blob: adc91c0bbb958b8e80d90a104f08c8453eb57496 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Toshiba rbtx4927 specific setup
3 *
4 * Author: MontaVista Software, Inc.
5 * source@mvista.com
6 *
7 * Copyright 2001-2002 MontaVista Software Inc.
8 *
9 * Copyright (C) 1996, 97, 2001, 04 Ralf Baechle (ralf@linux-mips.org)
10 * Copyright (C) 2000 RidgeRun, Inc.
11 * Author: RidgeRun, Inc.
12 * glonnon@ridgerun.com, skranz@ridgerun.com, stevej@ridgerun.com
13 *
14 * Copyright 2001 MontaVista Software Inc.
15 * Author: jsun@mvista.com or jsun@junsun.net
16 *
17 * Copyright 2002 MontaVista Software Inc.
18 * Author: Michael Pruznick, michael_pruznick@mvista.com
19 *
20 * Copyright (C) 2000-2001 Toshiba Corporation
21 *
22 * Copyright (C) 2004 MontaVista Software Inc.
23 * Author: Manish Lachwani, mlachwani@mvista.com
24 *
25 * This program is free software; you can redistribute it and/or modify it
26 * under the terms of the GNU General Public License as published by the
27 * Free Software Foundation; either version 2 of the License, or (at your
28 * option) any later version.
29 *
30 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
31 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
32 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
33 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
34 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
35 * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
36 * OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
37 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
38 * TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE
39 * USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
40 *
41 * You should have received a copy of the GNU General Public License along
42 * with this program; if not, write to the Free Software Foundation, Inc.,
43 * 675 Mass Ave, Cambridge, MA 02139, USA.
44 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <linux/init.h>
46#include <linux/kernel.h>
47#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <linux/interrupt.h>
Ralf Baechlefcdb27a2006-01-18 17:37:07 +000050#include <linux/pm.h>
Atsushi Nemotoa0574e02007-03-01 00:40:21 +090051#include <linux/platform_device.h>
Atsushi Nemoto89d63fe2008-07-11 00:33:08 +090052#include <linux/delay.h>
Ralf Baechlefcdb27a2006-01-18 17:37:07 +000053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <asm/bootinfo.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#include <asm/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#include <asm/processor.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#include <asm/reboot.h>
58#include <asm/time.h>
Atsushi Nemoto229f7732007-10-25 01:34:09 +090059#include <asm/txx9tmr.h>
Atsushi Nemoto89d63fe2008-07-11 00:33:08 +090060#include <asm/txx9/generic.h>
61#include <asm/txx9/pci.h>
Atsushi Nemoto22b1d702008-07-11 00:31:36 +090062#include <asm/txx9/rbtx4927.h>
Atsushi Nemoto89d63fe2008-07-11 00:33:08 +090063#include <asm/txx9/tx4938.h> /* for TX4937 */
Ralf Baechle5eaf7a22005-03-04 17:24:32 +000064#ifdef CONFIG_SERIAL_TXX9
Ralf Baechle5eaf7a22005-03-04 17:24:32 +000065#include <linux/serial_core.h>
66#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Linus Torvalds1da177e2005-04-16 15:20:36 -070068/* These functions are used for rebooting or halting the machine*/
69extern void toshiba_rbtx4927_restart(char *command);
70extern void toshiba_rbtx4927_halt(void);
71extern void toshiba_rbtx4927_power_off(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070072extern void toshiba_rbtx4927_irq_setup(void);
73
Sergei Shtylyov57340b22007-02-07 20:41:36 +030074char *prom_getcmdline(void);
75
Linus Torvalds1da177e2005-04-16 15:20:36 -070076static int tx4927_ccfg_toeon = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
Linus Torvalds1da177e2005-04-16 15:20:36 -070078#ifdef CONFIG_PCI
Atsushi Nemoto89d63fe2008-07-11 00:33:08 +090079static void __init tx4927_pci_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070080{
Atsushi Nemoto89d63fe2008-07-11 00:33:08 +090081 int extarb = !(__raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_PCIARB);
82 struct pci_controller *c = &txx9_primary_pcic;
Linus Torvalds1da177e2005-04-16 15:20:36 -070083
Atsushi Nemoto89d63fe2008-07-11 00:33:08 +090084 register_pci_controller(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Atsushi Nemoto89d63fe2008-07-11 00:33:08 +090086 if (__raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_PCI66)
87 txx9_pci_option =
88 (txx9_pci_option & ~TXX9_PCI_OPT_CLK_MASK) |
89 TXX9_PCI_OPT_CLK_66; /* already configured */
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
Atsushi Nemoto89d63fe2008-07-11 00:33:08 +090091 /* Reset PCI Bus */
92 writeb(1, rbtx4927_pcireset_addr);
93 /* Reset PCIC */
94 txx9_set64(&tx4927_ccfgptr->clkctr, TX4927_CLKCTR_PCIRST);
95 if ((txx9_pci_option & TXX9_PCI_OPT_CLK_MASK) ==
96 TXX9_PCI_OPT_CLK_66)
97 tx4927_pciclk66_setup();
98 mdelay(10);
99 /* clear PCIC reset */
100 txx9_clear64(&tx4927_ccfgptr->clkctr, TX4927_CLKCTR_PCIRST);
101 writeb(0, rbtx4927_pcireset_addr);
102 iob();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103
Atsushi Nemoto89d63fe2008-07-11 00:33:08 +0900104 tx4927_report_pciclk();
105 tx4927_pcic_setup(tx4927_pcicptr, c, extarb);
106 if ((txx9_pci_option & TXX9_PCI_OPT_CLK_MASK) ==
107 TXX9_PCI_OPT_CLK_AUTO &&
108 txx9_pci66_check(c, 0, 0)) {
109 /* Reset PCI Bus */
110 writeb(1, rbtx4927_pcireset_addr);
111 /* Reset PCIC */
112 txx9_set64(&tx4927_ccfgptr->clkctr, TX4927_CLKCTR_PCIRST);
113 tx4927_pciclk66_setup();
114 mdelay(10);
115 /* clear PCIC reset */
116 txx9_clear64(&tx4927_ccfgptr->clkctr, TX4927_CLKCTR_PCIRST);
117 writeb(0, rbtx4927_pcireset_addr);
118 iob();
119 /* Reinitialize PCIC */
120 tx4927_report_pciclk();
121 tx4927_pcic_setup(tx4927_pcicptr, c, extarb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 }
Atsushi Nemoto89d63fe2008-07-11 00:33:08 +0900123}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124
Atsushi Nemoto89d63fe2008-07-11 00:33:08 +0900125static void __init tx4937_pci_setup(void)
126{
127 int extarb = !(__raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_PCIARB);
128 struct pci_controller *c = &txx9_primary_pcic;
129
130 register_pci_controller(c);
131
132 if (__raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_PCI66)
133 txx9_pci_option =
134 (txx9_pci_option & ~TXX9_PCI_OPT_CLK_MASK) |
135 TXX9_PCI_OPT_CLK_66; /* already configured */
136
137 /* Reset PCI Bus */
138 writeb(1, rbtx4927_pcireset_addr);
139 /* Reset PCIC */
140 txx9_set64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIRST);
141 if ((txx9_pci_option & TXX9_PCI_OPT_CLK_MASK) ==
142 TXX9_PCI_OPT_CLK_66)
143 tx4938_pciclk66_setup();
144 mdelay(10);
145 /* clear PCIC reset */
146 txx9_clear64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIRST);
147 writeb(0, rbtx4927_pcireset_addr);
148 iob();
149
150 tx4938_report_pciclk();
151 tx4927_pcic_setup(tx4938_pcicptr, c, extarb);
152 if ((txx9_pci_option & TXX9_PCI_OPT_CLK_MASK) ==
153 TXX9_PCI_OPT_CLK_AUTO &&
154 txx9_pci66_check(c, 0, 0)) {
155 /* Reset PCI Bus */
156 writeb(1, rbtx4927_pcireset_addr);
157 /* Reset PCIC */
158 txx9_set64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIRST);
159 tx4938_pciclk66_setup();
160 mdelay(10);
161 /* clear PCIC reset */
162 txx9_clear64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIRST);
163 writeb(0, rbtx4927_pcireset_addr);
164 iob();
165 /* Reinitialize PCIC */
166 tx4938_report_pciclk();
167 tx4927_pcic_setup(tx4938_pcicptr, c, extarb);
168 }
169}
170
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900171static void __init rbtx4927_arch_init(void)
Atsushi Nemoto89d63fe2008-07-11 00:33:08 +0900172{
Yoichi Yuasaa38c4752008-07-13 20:01:04 +0900173 tx4927_pci_setup();
174}
175
176static void __init rbtx4937_arch_init(void)
177{
178 tx4937_pci_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179}
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900180#else
181#define rbtx4927_arch_init NULL
Yoichi Yuasaa38c4752008-07-13 20:01:04 +0900182#define rbtx4937_arch_init NULL
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183#endif /* CONFIG_PCI */
184
Atsushi Nemotoa02eb8d2007-08-28 00:28:09 +0900185static void __noreturn wait_forever(void)
186{
187 while (1)
188 if (cpu_wait)
189 (*cpu_wait)();
190}
191
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192void toshiba_rbtx4927_restart(char *command)
193{
194 printk(KERN_NOTICE "System Rebooting...\n");
195
196 /* enable the s/w reset register */
Atsushi Nemotoa02eb8d2007-08-28 00:28:09 +0900197 writeb(RBTX4927_SW_RESET_ENABLE_SET, RBTX4927_SW_RESET_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198
199 /* wait for enable to be seen */
Atsushi Nemotoa02eb8d2007-08-28 00:28:09 +0900200 while ((readb(RBTX4927_SW_RESET_ENABLE) &
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 RBTX4927_SW_RESET_ENABLE_SET) == 0x00);
202
203 /* do a s/w reset */
Atsushi Nemotoa02eb8d2007-08-28 00:28:09 +0900204 writeb(RBTX4927_SW_RESET_DO_SET, RBTX4927_SW_RESET_DO);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205
206 /* do something passive while waiting for reset */
207 local_irq_disable();
Atsushi Nemotoa02eb8d2007-08-28 00:28:09 +0900208 wait_forever();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 /* no return */
210}
211
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212void toshiba_rbtx4927_halt(void)
213{
214 printk(KERN_NOTICE "System Halted\n");
215 local_irq_disable();
Atsushi Nemotoa02eb8d2007-08-28 00:28:09 +0900216 wait_forever();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 /* no return */
218}
219
220void toshiba_rbtx4927_power_off(void)
221{
222 toshiba_rbtx4927_halt();
223 /* no return */
224}
225
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900226static void __init rbtx4927_mem_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227{
Atsushi Nemoto229f7732007-10-25 01:34:09 +0900228 int i;
Atsushi Nemotoa02eb8d2007-08-28 00:28:09 +0900229 u32 cp0_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 char *argptr;
231
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 /* f/w leaves this on at startup */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 clear_c0_status(ST0_ERL);
234
235 /* enable caches -- HCP5 does this, pmon does not */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 cp0_config = read_c0_config();
237 cp0_config = cp0_config & ~(TX49_CONF_IC | TX49_CONF_DC);
238 write_c0_config(cp0_config);
239
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 ioport_resource.end = 0xffffffff;
241 iomem_resource.end = 0xffffffff;
242
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 _machine_restart = toshiba_rbtx4927_restart;
244 _machine_halt = toshiba_rbtx4927_halt;
Ralf Baechlefcdb27a2006-01-18 17:37:07 +0000245 pm_power_off = toshiba_rbtx4927_power_off;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
Atsushi Nemoto229f7732007-10-25 01:34:09 +0900247 for (i = 0; i < TX4927_NR_TMR; i++)
248 txx9_tmr_init(TX4927_TMR_REG(0) & 0xfffffffffULL);
249
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250#ifdef CONFIG_PCI
Atsushi Nemoto89d63fe2008-07-11 00:33:08 +0900251 txx9_alloc_pci_controller(&txx9_primary_pcic,
252 RBTX4927_PCIMEM, RBTX4927_PCIMEM_SIZE,
253 RBTX4927_PCIIO, RBTX4927_PCIIO_SIZE);
254#else
255 set_io_port_base(KSEG1 + RBTX4927_ISA_IO_OFFSET);
256#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 /* CCFG */
Atsushi Nemoto2064ba22007-11-24 01:20:27 +0900259 /* do reset on watchdog */
Atsushi Nemoto89d63fe2008-07-11 00:33:08 +0900260 tx4927_ccfg_set(TX4927_CCFG_WR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 /* enable Timeout BusError */
262 if (tx4927_ccfg_toeon)
Atsushi Nemoto89d63fe2008-07-11 00:33:08 +0900263 tx4927_ccfg_set(TX4927_CCFG_TOE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264
Ralf Baechle5eaf7a22005-03-04 17:24:32 +0000265#ifdef CONFIG_SERIAL_TXX9
266 {
267 extern int early_serial_txx9_setup(struct uart_port *port);
Ralf Baechle5eaf7a22005-03-04 17:24:32 +0000268 struct uart_port req;
269 for(i = 0; i < 2; i++) {
270 memset(&req, 0, sizeof(req));
271 req.line = i;
272 req.iotype = UPIO_MEM;
273 req.membase = (char *)(0xff1ff300 + i * 0x100);
274 req.mapbase = 0xff1ff300 + i * 0x100;
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900275 req.irq = TXX9_IRQ_BASE + TX4927_IR_SIO(i);
Ralf Baechle5eaf7a22005-03-04 17:24:32 +0000276 req.flags |= UPF_BUGGY_UART /*HAVE_CTS_LINE*/;
277 req.uartclk = 50000000;
278 early_serial_txx9_setup(&req);
279 }
280 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281#ifdef CONFIG_SERIAL_TXX9_CONSOLE
282 argptr = prom_getcmdline();
283 if (strstr(argptr, "console=") == NULL) {
284 strcat(argptr, " console=ttyS0,38400");
285 }
286#endif
Ralf Baechle5eaf7a22005-03-04 17:24:32 +0000287#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
289#ifdef CONFIG_ROOT_NFS
290 argptr = prom_getcmdline();
291 if (strstr(argptr, "root=") == NULL) {
292 strcat(argptr, " root=/dev/nfs rw");
293 }
294#endif
295
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296#ifdef CONFIG_IP_PNP
297 argptr = prom_getcmdline();
298 if (strstr(argptr, "ip=") == NULL) {
299 strcat(argptr, " ip=any");
300 }
301#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302}
303
Yoichi Yuasab6c40532008-07-13 20:02:13 +0900304static void __init rbtx49x7_common_time_init(void)
305{
306 /* change default value to udelay/mdelay take reasonable time */
307 loops_per_jiffy = txx9_cpu_clock / HZ / 2;
308
309 mips_hpt_frequency = txx9_cpu_clock / 2;
310 if (____raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_TINTDIS)
311 txx9_clockevent_init(TX4927_TMR_REG(0) & 0xfffffffffULL,
312 TXX9_IRQ_BASE + 17,
313 50000000);
314}
315
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900316static void __init rbtx4927_time_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317{
Yoichi Yuasaa00fb662008-07-13 19:54:08 +0900318 /*
319 * ASSUMPTION: PCIDIVMODE is configured for PCI 33MHz or 66MHz.
320 *
321 * For TX4927:
322 * PCIDIVMODE[12:11]'s initial value is given by S9[4:3] (ON:0, OFF:1).
323 * CPU 166MHz: PCI 66MHz : PCIDIVMODE: 00 (1/2.5)
324 * CPU 200MHz: PCI 66MHz : PCIDIVMODE: 01 (1/3)
325 * CPU 166MHz: PCI 33MHz : PCIDIVMODE: 10 (1/5)
326 * CPU 200MHz: PCI 33MHz : PCIDIVMODE: 11 (1/6)
327 * i.e. S9[3]: ON (83MHz), OFF (100MHz)
Yoichi Yuasab6c40532008-07-13 20:02:13 +0900328 */
329 switch ((unsigned long)__raw_readq(&tx4927_ccfgptr->ccfg) &
330 TX4927_CCFG_PCIDIVMODE_MASK) {
331 case TX4927_CCFG_PCIDIVMODE_2_5:
332 case TX4927_CCFG_PCIDIVMODE_5:
333 txx9_cpu_clock = 166666666; /* 166MHz */
334 break;
335 default:
336 txx9_cpu_clock = 200000000; /* 200MHz */
337 }
338
339 rbtx49x7_common_time_init();
340}
341
342static void __init rbtx4937_time_init(void)
343{
344 /*
345 * ASSUMPTION: PCIDIVMODE is configured for PCI 33MHz or 66MHz.
Yoichi Yuasaa00fb662008-07-13 19:54:08 +0900346 *
347 * For TX4937:
348 * PCIDIVMODE[12:11]'s initial value is given by S1[5:4] (ON:0, OFF:1)
349 * PCIDIVMODE[10] is 0.
350 * CPU 266MHz: PCI 33MHz : PCIDIVMODE: 000 (1/8)
351 * CPU 266MHz: PCI 66MHz : PCIDIVMODE: 001 (1/4)
352 * CPU 300MHz: PCI 33MHz : PCIDIVMODE: 010 (1/9)
353 * CPU 300MHz: PCI 66MHz : PCIDIVMODE: 011 (1/4.5)
354 * CPU 333MHz: PCI 33MHz : PCIDIVMODE: 100 (1/10)
355 * CPU 333MHz: PCI 66MHz : PCIDIVMODE: 101 (1/5)
356 */
Yoichi Yuasab6c40532008-07-13 20:02:13 +0900357 switch ((unsigned long)__raw_readq(&tx4938_ccfgptr->ccfg) &
358 TX4938_CCFG_PCIDIVMODE_MASK) {
359 case TX4938_CCFG_PCIDIVMODE_8:
360 case TX4938_CCFG_PCIDIVMODE_4:
361 txx9_cpu_clock = 266666666; /* 266MHz */
362 break;
363 case TX4938_CCFG_PCIDIVMODE_9:
364 case TX4938_CCFG_PCIDIVMODE_4_5:
365 txx9_cpu_clock = 300000000; /* 300MHz */
366 break;
367 default:
368 txx9_cpu_clock = 333333333; /* 333MHz */
369 }
Yoichi Yuasaa00fb662008-07-13 19:54:08 +0900370
Yoichi Yuasab6c40532008-07-13 20:02:13 +0900371 rbtx49x7_common_time_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372}
373
Atsushi Nemotoa0574e02007-03-01 00:40:21 +0900374static int __init toshiba_rbtx4927_rtc_init(void)
375{
Atsushi Nemoto4614c322007-05-01 01:49:20 +0900376 static struct resource __initdata res = {
Atsushi Nemotoa0574e02007-03-01 00:40:21 +0900377 .start = 0x1c010000,
378 .end = 0x1c010000 + 0x800 - 1,
379 .flags = IORESOURCE_MEM,
380 };
381 struct platform_device *dev =
Atsushi Nemotoa95e23a2007-10-16 01:28:18 -0700382 platform_device_register_simple("rtc-ds1742", -1, &res, 1);
Atsushi Nemotoa0574e02007-03-01 00:40:21 +0900383 return IS_ERR(dev) ? PTR_ERR(dev) : 0;
384}
Atsushi Nemoto57e386c2007-05-01 00:27:58 +0900385
386static int __init rbtx4927_ne_init(void)
387{
388 static struct resource __initdata res[] = {
389 {
390 .start = RBTX4927_RTL_8019_BASE,
391 .end = RBTX4927_RTL_8019_BASE + 0x20 - 1,
392 .flags = IORESOURCE_IO,
393 }, {
394 .start = RBTX4927_RTL_8019_IRQ,
395 .flags = IORESOURCE_IRQ,
396 }
397 };
398 struct platform_device *dev =
399 platform_device_register_simple("ne", -1,
400 res, ARRAY_SIZE(res));
401 return IS_ERR(dev) ? PTR_ERR(dev) : 0;
402}
Atsushi Nemoto2064ba22007-11-24 01:20:27 +0900403
404/* Watchdog support */
405
406static int __init txx9_wdt_init(unsigned long base)
407{
408 struct resource res = {
409 .start = base,
410 .end = base + 0x100 - 1,
411 .flags = IORESOURCE_MEM,
412 };
413 struct platform_device *dev =
414 platform_device_register_simple("txx9wdt", -1, &res, 1);
415 return IS_ERR(dev) ? PTR_ERR(dev) : 0;
416}
417
418static int __init rbtx4927_wdt_init(void)
419{
420 return txx9_wdt_init(TX4927_TMR_REG(2) & 0xfffffffffULL);
421}
Atsushi Nemoto2064ba22007-11-24 01:20:27 +0900422
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900423static void __init rbtx4927_device_init(void)
Atsushi Nemoto2064ba22007-11-24 01:20:27 +0900424{
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900425 toshiba_rbtx4927_rtc_init();
426 rbtx4927_ne_init();
427 rbtx4927_wdt_init();
Atsushi Nemoto2064ba22007-11-24 01:20:27 +0900428}
Atsushi Nemoto2064ba22007-11-24 01:20:27 +0900429
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900430struct txx9_board_vec rbtx4927_vec __initdata = {
431 .type = MACH_TOSHIBA_RBTX4927,
432 .system = "Toshiba RBTX4927",
433 .prom_init = rbtx4927_prom_init,
434 .mem_setup = rbtx4927_mem_setup,
435 .irq_setup = rbtx4927_irq_setup,
436 .time_init = rbtx4927_time_init,
437 .device_init = rbtx4927_device_init,
438 .arch_init = rbtx4927_arch_init,
439#ifdef CONFIG_PCI
440 .pci_map_irq = rbtx4927_pci_map_irq,
441#endif
442};
443struct txx9_board_vec rbtx4937_vec __initdata = {
444 .type = MACH_TOSHIBA_RBTX4937,
445 .system = "Toshiba RBTX4937",
446 .prom_init = rbtx4927_prom_init,
447 .mem_setup = rbtx4927_mem_setup,
448 .irq_setup = rbtx4927_irq_setup,
Yoichi Yuasab6c40532008-07-13 20:02:13 +0900449 .time_init = rbtx4937_time_init,
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900450 .device_init = rbtx4927_device_init,
Yoichi Yuasaa38c4752008-07-13 20:01:04 +0900451 .arch_init = rbtx4937_arch_init,
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900452#ifdef CONFIG_PCI
453 .pci_map_irq = rbtx4927_pci_map_irq,
454#endif
455};