blob: 0e62644cb7eb2339e1430a6ab1c1cf88c20a1b6e [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001#ifndef _MSM_KGSL_H
2#define _MSM_KGSL_H
3
4#define KGSL_VERSION_MAJOR 3
Jordan Croused4bc9d22011-11-17 13:39:21 -07005#define KGSL_VERSION_MINOR 8
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006
7/*context flags */
8#define KGSL_CONTEXT_SAVE_GMEM 1
9#define KGSL_CONTEXT_NO_GMEM_ALLOC 2
10#define KGSL_CONTEXT_SUBMIT_IB_LIST 4
11#define KGSL_CONTEXT_CTX_SWITCH 8
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -070012#define KGSL_CONTEXT_PREAMBLE 16
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070013
14/* Memory allocayion flags */
15#define KGSL_MEMFLAGS_GPUREADONLY 0x01000000
16
17/* generic flag values */
18#define KGSL_FLAGS_NORMALMODE 0x00000000
19#define KGSL_FLAGS_SAFEMODE 0x00000001
20#define KGSL_FLAGS_INITIALIZED0 0x00000002
21#define KGSL_FLAGS_INITIALIZED 0x00000004
22#define KGSL_FLAGS_STARTED 0x00000008
23#define KGSL_FLAGS_ACTIVE 0x00000010
24#define KGSL_FLAGS_RESERVED0 0x00000020
25#define KGSL_FLAGS_RESERVED1 0x00000040
26#define KGSL_FLAGS_RESERVED2 0x00000080
27#define KGSL_FLAGS_SOFT_RESET 0x00000100
28
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -060029/* Clock flags to show which clocks should be controled by a given platform */
30#define KGSL_CLK_SRC 0x00000001
31#define KGSL_CLK_CORE 0x00000002
32#define KGSL_CLK_IFACE 0x00000004
33#define KGSL_CLK_MEM 0x00000008
34#define KGSL_CLK_MEM_IFACE 0x00000010
35#define KGSL_CLK_AXI 0x00000020
36
Shubhraprakash Das2dfe5dd2012-02-10 13:49:53 -070037/*
38 * Reset status values for context
39 */
40enum kgsl_ctx_reset_stat {
41 KGSL_CTX_STAT_NO_ERROR = 0x00000000,
42 KGSL_CTX_STAT_GUILTY_CONTEXT_RESET_EXT = 0x00000001,
43 KGSL_CTX_STAT_INNOCENT_CONTEXT_RESET_EXT = 0x00000002,
44 KGSL_CTX_STAT_UNKNOWN_CONTEXT_RESET_EXT = 0x00000003
45};
46
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070047#define KGSL_MAX_PWRLEVELS 5
48
Suman Tatiraju0123d182011-09-30 14:59:06 -070049#define KGSL_CONVERT_TO_MBPS(val) \
50 (val*1000*1000U)
51
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070052/* device id */
53enum kgsl_deviceid {
54 KGSL_DEVICE_3D0 = 0x00000000,
55 KGSL_DEVICE_2D0 = 0x00000001,
56 KGSL_DEVICE_2D1 = 0x00000002,
57 KGSL_DEVICE_MAX = 0x00000003
58};
59
60enum kgsl_user_mem_type {
61 KGSL_USER_MEM_TYPE_PMEM = 0x00000000,
62 KGSL_USER_MEM_TYPE_ASHMEM = 0x00000001,
Jordan Crouse8eab35a2011-10-12 16:57:48 -060063 KGSL_USER_MEM_TYPE_ADDR = 0x00000002,
64 KGSL_USER_MEM_TYPE_ION = 0x00000003,
Lynus Vaz31b5290e2012-01-18 19:20:24 +053065 KGSL_USER_MEM_TYPE_MAX = 0x00000004,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070066};
67
68struct kgsl_devinfo {
69
70 unsigned int device_id;
71 /* chip revision id
72 * coreid:8 majorrev:8 minorrev:8 patch:8
73 */
74 unsigned int chip_id;
75 unsigned int mmu_enabled;
76 unsigned int gmem_gpubaseaddr;
77 /*
78 * This field contains the adreno revision
79 * number 200, 205, 220, etc...
80 */
81 unsigned int gpu_id;
82 unsigned int gmem_sizebytes;
83};
84
85/* this structure defines the region of memory that can be mmap()ed from this
86 driver. The timestamp fields are volatile because they are written by the
87 GPU
88*/
89struct kgsl_devmemstore {
90 volatile unsigned int soptimestamp;
91 unsigned int sbz;
92 volatile unsigned int eoptimestamp;
93 unsigned int sbz2;
94 volatile unsigned int ts_cmp_enable;
95 unsigned int sbz3;
96 volatile unsigned int ref_wait_ts;
97 unsigned int sbz4;
98 unsigned int current_context;
99 unsigned int sbz5;
100};
101
102#define KGSL_DEVICE_MEMSTORE_OFFSET(field) \
103 offsetof(struct kgsl_devmemstore, field)
104
105
106/* timestamp id*/
107enum kgsl_timestamp_type {
108 KGSL_TIMESTAMP_CONSUMED = 0x00000001, /* start-of-pipeline timestamp */
109 KGSL_TIMESTAMP_RETIRED = 0x00000002, /* end-of-pipeline timestamp*/
110 KGSL_TIMESTAMP_MAX = 0x00000002,
111};
112
113/* property types - used with kgsl_device_getproperty */
114enum kgsl_property_type {
115 KGSL_PROP_DEVICE_INFO = 0x00000001,
116 KGSL_PROP_DEVICE_SHADOW = 0x00000002,
117 KGSL_PROP_DEVICE_POWER = 0x00000003,
118 KGSL_PROP_SHMEM = 0x00000004,
119 KGSL_PROP_SHMEM_APERTURES = 0x00000005,
120 KGSL_PROP_MMU_ENABLE = 0x00000006,
121 KGSL_PROP_INTERRUPT_WAITS = 0x00000007,
122 KGSL_PROP_VERSION = 0x00000008,
Shubhraprakash Das2dfe5dd2012-02-10 13:49:53 -0700123 KGSL_PROP_GPU_RESET_STAT = 0x00000009
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700124};
125
126struct kgsl_shadowprop {
127 unsigned int gpuaddr;
128 unsigned int size;
129 unsigned int flags; /* contains KGSL_FLAGS_ values */
130};
131
132struct kgsl_pwrlevel {
133 unsigned int gpu_freq;
134 unsigned int bus_freq;
Lucille Sylvester596d4c22011-10-19 18:04:01 -0600135 unsigned int io_fraction;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700136};
137
138struct kgsl_version {
139 unsigned int drv_major;
140 unsigned int drv_minor;
141 unsigned int dev_major;
142 unsigned int dev_minor;
143};
144
145#ifdef __KERNEL__
146
147#define KGSL_3D0_REG_MEMORY "kgsl_3d0_reg_memory"
148#define KGSL_3D0_IRQ "kgsl_3d0_irq"
149#define KGSL_2D0_REG_MEMORY "kgsl_2d0_reg_memory"
150#define KGSL_2D0_IRQ "kgsl_2d0_irq"
151#define KGSL_2D1_REG_MEMORY "kgsl_2d1_reg_memory"
152#define KGSL_2D1_IRQ "kgsl_2d1_irq"
153
Jordan Crouse46cf4bb2012-02-21 08:54:52 -0700154struct kgsl_device_iommu_data {
155 const char **iommu_ctx_names;
156 int iommu_ctx_count;
157 unsigned int physstart;
158 unsigned int physend;
159};
160
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600161struct kgsl_device_platform_data {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700162 struct kgsl_pwrlevel pwrlevel[KGSL_MAX_PWRLEVELS];
163 int init_level;
164 int num_levels;
165 int (*set_grp_async)(void);
166 unsigned int idle_timeout;
167 unsigned int nap_allowed;
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600168 unsigned int clk_map;
Kedar Joshic11d0982012-02-07 10:59:49 +0530169 unsigned int idle_needed;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700170 struct msm_bus_scale_pdata *bus_scale_table;
Jordan Crouse46cf4bb2012-02-21 08:54:52 -0700171 struct kgsl_device_iommu_data *iommu_data;
172 int iommu_count;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700173};
174
175#endif
176
177/* structure holds list of ibs */
178struct kgsl_ibdesc {
179 unsigned int gpuaddr;
180 void *hostptr;
181 unsigned int sizedwords;
182 unsigned int ctrl;
183};
184
185/* ioctls */
186#define KGSL_IOC_TYPE 0x09
187
188/* get misc info about the GPU
189 type should be a value from enum kgsl_property_type
190 value points to a structure that varies based on type
191 sizebytes is sizeof() that structure
192 for KGSL_PROP_DEVICE_INFO, use struct kgsl_devinfo
193 this structure contaings hardware versioning info.
194 for KGSL_PROP_DEVICE_SHADOW, use struct kgsl_shadowprop
195 this is used to find mmap() offset and sizes for mapping
196 struct kgsl_memstore into userspace.
197*/
198struct kgsl_device_getproperty {
199 unsigned int type;
200 void *value;
201 unsigned int sizebytes;
202};
203
204#define IOCTL_KGSL_DEVICE_GETPROPERTY \
205 _IOWR(KGSL_IOC_TYPE, 0x2, struct kgsl_device_getproperty)
206
Harsh Vardhan Dwivedib6cebfe2012-03-15 18:20:59 -0600207/* IOCTL_KGSL_DEVICE_READ (0x3) - removed 03/2012
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700208 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700209
210/* block until the GPU has executed past a given timestamp
211 * timeout is in milliseconds.
212 */
213struct kgsl_device_waittimestamp {
214 unsigned int timestamp;
215 unsigned int timeout;
216};
217
218#define IOCTL_KGSL_DEVICE_WAITTIMESTAMP \
219 _IOW(KGSL_IOC_TYPE, 0x6, struct kgsl_device_waittimestamp)
220
221
222/* issue indirect commands to the GPU.
223 * drawctxt_id must have been created with IOCTL_KGSL_DRAWCTXT_CREATE
224 * ibaddr and sizedwords must specify a subset of a buffer created
225 * with IOCTL_KGSL_SHAREDMEM_FROM_PMEM
226 * flags may be a mask of KGSL_CONTEXT_ values
227 * timestamp is a returned counter value which can be passed to
228 * other ioctls to determine when the commands have been executed by
229 * the GPU.
230 */
231struct kgsl_ringbuffer_issueibcmds {
232 unsigned int drawctxt_id;
233 unsigned int ibdesc_addr;
234 unsigned int numibs;
235 unsigned int timestamp; /*output param */
236 unsigned int flags;
237};
238
239#define IOCTL_KGSL_RINGBUFFER_ISSUEIBCMDS \
240 _IOWR(KGSL_IOC_TYPE, 0x10, struct kgsl_ringbuffer_issueibcmds)
241
242/* read the most recently executed timestamp value
243 * type should be a value from enum kgsl_timestamp_type
244 */
245struct kgsl_cmdstream_readtimestamp {
246 unsigned int type;
247 unsigned int timestamp; /*output param */
248};
249
Jason Varbedian80ba33d2011-07-11 17:29:05 -0700250#define IOCTL_KGSL_CMDSTREAM_READTIMESTAMP_OLD \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700251 _IOR(KGSL_IOC_TYPE, 0x11, struct kgsl_cmdstream_readtimestamp)
252
Jason Varbedian80ba33d2011-07-11 17:29:05 -0700253#define IOCTL_KGSL_CMDSTREAM_READTIMESTAMP \
254 _IOWR(KGSL_IOC_TYPE, 0x11, struct kgsl_cmdstream_readtimestamp)
255
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700256/* free memory when the GPU reaches a given timestamp.
257 * gpuaddr specify a memory region created by a
258 * IOCTL_KGSL_SHAREDMEM_FROM_PMEM call
259 * type should be a value from enum kgsl_timestamp_type
260 */
261struct kgsl_cmdstream_freememontimestamp {
262 unsigned int gpuaddr;
263 unsigned int type;
264 unsigned int timestamp;
265};
266
267#define IOCTL_KGSL_CMDSTREAM_FREEMEMONTIMESTAMP \
268 _IOW(KGSL_IOC_TYPE, 0x12, struct kgsl_cmdstream_freememontimestamp)
269
270/* Previous versions of this header had incorrectly defined
271 IOCTL_KGSL_CMDSTREAM_FREEMEMONTIMESTAMP as a read-only ioctl instead
272 of a write only ioctl. To ensure binary compatability, the following
273 #define will be used to intercept the incorrect ioctl
274*/
275
276#define IOCTL_KGSL_CMDSTREAM_FREEMEMONTIMESTAMP_OLD \
277 _IOR(KGSL_IOC_TYPE, 0x12, struct kgsl_cmdstream_freememontimestamp)
278
279/* create a draw context, which is used to preserve GPU state.
280 * The flags field may contain a mask KGSL_CONTEXT_* values
281 */
282struct kgsl_drawctxt_create {
283 unsigned int flags;
284 unsigned int drawctxt_id; /*output param */
285};
286
287#define IOCTL_KGSL_DRAWCTXT_CREATE \
288 _IOWR(KGSL_IOC_TYPE, 0x13, struct kgsl_drawctxt_create)
289
290/* destroy a draw context */
291struct kgsl_drawctxt_destroy {
292 unsigned int drawctxt_id;
293};
294
295#define IOCTL_KGSL_DRAWCTXT_DESTROY \
296 _IOW(KGSL_IOC_TYPE, 0x14, struct kgsl_drawctxt_destroy)
297
298/* add a block of pmem, fb, ashmem or user allocated address
299 * into the GPU address space */
300struct kgsl_map_user_mem {
301 int fd;
302 unsigned int gpuaddr; /*output param */
303 unsigned int len;
304 unsigned int offset;
305 unsigned int hostptr; /*input param */
306 enum kgsl_user_mem_type memtype;
307 unsigned int reserved; /* May be required to add
308 params for another mem type */
309};
310
311#define IOCTL_KGSL_MAP_USER_MEM \
312 _IOWR(KGSL_IOC_TYPE, 0x15, struct kgsl_map_user_mem)
313
314/* add a block of pmem or fb into the GPU address space */
315struct kgsl_sharedmem_from_pmem {
316 int pmem_fd;
317 unsigned int gpuaddr; /*output param */
318 unsigned int len;
319 unsigned int offset;
320};
321
322#define IOCTL_KGSL_SHAREDMEM_FROM_PMEM \
323 _IOWR(KGSL_IOC_TYPE, 0x20, struct kgsl_sharedmem_from_pmem)
324
325/* remove memory from the GPU's address space */
326struct kgsl_sharedmem_free {
327 unsigned int gpuaddr;
328};
329
330#define IOCTL_KGSL_SHAREDMEM_FREE \
331 _IOW(KGSL_IOC_TYPE, 0x21, struct kgsl_sharedmem_free)
332
Sushmita Susheelendra41f8fa32011-05-11 17:15:58 -0600333struct kgsl_cff_user_event {
334 unsigned char cff_opcode;
335 unsigned int op1;
336 unsigned int op2;
337 unsigned int op3;
338 unsigned int op4;
339 unsigned int op5;
340 unsigned int __pad[2];
341};
342
343#define IOCTL_KGSL_CFF_USER_EVENT \
344 _IOW(KGSL_IOC_TYPE, 0x31, struct kgsl_cff_user_event)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700345
346struct kgsl_gmem_desc {
347 unsigned int x;
348 unsigned int y;
349 unsigned int width;
350 unsigned int height;
351 unsigned int pitch;
352};
353
354struct kgsl_buffer_desc {
355 void *hostptr;
356 unsigned int gpuaddr;
357 int size;
358 unsigned int format;
359 unsigned int pitch;
360 unsigned int enabled;
361};
362
363struct kgsl_bind_gmem_shadow {
364 unsigned int drawctxt_id;
365 struct kgsl_gmem_desc gmem_desc;
366 unsigned int shadow_x;
367 unsigned int shadow_y;
368 struct kgsl_buffer_desc shadow_buffer;
369 unsigned int buffer_id;
370};
371
372#define IOCTL_KGSL_DRAWCTXT_BIND_GMEM_SHADOW \
373 _IOW(KGSL_IOC_TYPE, 0x22, struct kgsl_bind_gmem_shadow)
374
375/* add a block of memory into the GPU address space */
376struct kgsl_sharedmem_from_vmalloc {
377 unsigned int gpuaddr; /*output param */
378 unsigned int hostptr;
379 unsigned int flags;
380};
381
382#define IOCTL_KGSL_SHAREDMEM_FROM_VMALLOC \
383 _IOWR(KGSL_IOC_TYPE, 0x23, struct kgsl_sharedmem_from_vmalloc)
384
385#define IOCTL_KGSL_SHAREDMEM_FLUSH_CACHE \
386 _IOW(KGSL_IOC_TYPE, 0x24, struct kgsl_sharedmem_free)
387
388struct kgsl_drawctxt_set_bin_base_offset {
389 unsigned int drawctxt_id;
390 unsigned int offset;
391};
392
393#define IOCTL_KGSL_DRAWCTXT_SET_BIN_BASE_OFFSET \
394 _IOW(KGSL_IOC_TYPE, 0x25, struct kgsl_drawctxt_set_bin_base_offset)
395
396enum kgsl_cmdwindow_type {
397 KGSL_CMDWINDOW_MIN = 0x00000000,
398 KGSL_CMDWINDOW_2D = 0x00000000,
399 KGSL_CMDWINDOW_3D = 0x00000001, /* legacy */
400 KGSL_CMDWINDOW_MMU = 0x00000002,
401 KGSL_CMDWINDOW_ARBITER = 0x000000FF,
402 KGSL_CMDWINDOW_MAX = 0x000000FF,
403};
404
405/* write to the command window */
406struct kgsl_cmdwindow_write {
407 enum kgsl_cmdwindow_type target;
408 unsigned int addr;
409 unsigned int data;
410};
411
412#define IOCTL_KGSL_CMDWINDOW_WRITE \
413 _IOW(KGSL_IOC_TYPE, 0x2e, struct kgsl_cmdwindow_write)
414
415struct kgsl_gpumem_alloc {
416 unsigned long gpuaddr;
417 size_t size;
418 unsigned int flags;
419};
420
421#define IOCTL_KGSL_GPUMEM_ALLOC \
422 _IOWR(KGSL_IOC_TYPE, 0x2f, struct kgsl_gpumem_alloc)
423
Jeremy Gebbena7423e42011-04-18 15:11:21 -0600424struct kgsl_cff_syncmem {
425 unsigned int gpuaddr;
426 unsigned int len;
427 unsigned int __pad[2]; /* For future binary compatibility */
428};
429
430#define IOCTL_KGSL_CFF_SYNCMEM \
431 _IOW(KGSL_IOC_TYPE, 0x30, struct kgsl_cff_syncmem)
432
Jordan Croused4bc9d22011-11-17 13:39:21 -0700433/*
434 * A timestamp event allows the user space to register an action following an
435 * expired timestamp.
436 */
437
438struct kgsl_timestamp_event {
439 int type; /* Type of event (see list below) */
440 unsigned int timestamp; /* Timestamp to trigger event on */
441 unsigned int context_id; /* Context for the timestamp */
442 void *priv; /* Pointer to the event specific blob */
443 size_t len; /* Size of the event specific blob */
444};
445
446#define IOCTL_KGSL_TIMESTAMP_EVENT \
447 _IOW(KGSL_IOC_TYPE, 0x31, struct kgsl_timestamp_event)
448
449/* A genlock timestamp event releases an existing lock on timestamp expire */
450
451#define KGSL_TIMESTAMP_EVENT_GENLOCK 1
452
453struct kgsl_timestamp_event_genlock {
454 int handle; /* Handle of the genlock lock to release */
455};
456
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700457#ifdef __KERNEL__
458#ifdef CONFIG_MSM_KGSL_DRM
459int kgsl_gem_obj_addr(int drm_fd, int handle, unsigned long *start,
460 unsigned long *len);
461#else
462#define kgsl_gem_obj_addr(...) 0
463#endif
464#endif
465#endif /* _MSM_KGSL_H */