blob: 8d1239b988661c21e2db4688c0ce2f5e31616be0 [file] [log] [blame]
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
21
22#include <mach/clk.h>
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070023#include <mach/rpm-regulator-smd.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070024
25#include "clock-local2.h"
26#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070027#include "clock-rpm.h"
28#include "clock-voter.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070029
30enum {
31 GCC_BASE,
32 MMSS_BASE,
33 LPASS_BASE,
34 MSS_BASE,
35 N_BASES,
36};
37
38static void __iomem *virt_bases[N_BASES];
39
40#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
41#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
42#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
43#define MSS_REG_BASE(x) (void __iomem *)(virt_bases[MSS_BASE] + (x))
44
45#define GPLL0_MODE_REG 0x0000
46#define GPLL0_L_REG 0x0004
47#define GPLL0_M_REG 0x0008
48#define GPLL0_N_REG 0x000C
49#define GPLL0_USER_CTL_REG 0x0010
50#define GPLL0_CONFIG_CTL_REG 0x0014
51#define GPLL0_TEST_CTL_REG 0x0018
52#define GPLL0_STATUS_REG 0x001C
53
54#define GPLL1_MODE_REG 0x0040
55#define GPLL1_L_REG 0x0044
56#define GPLL1_M_REG 0x0048
57#define GPLL1_N_REG 0x004C
58#define GPLL1_USER_CTL_REG 0x0050
59#define GPLL1_CONFIG_CTL_REG 0x0054
60#define GPLL1_TEST_CTL_REG 0x0058
61#define GPLL1_STATUS_REG 0x005C
62
63#define MMPLL0_MODE_REG 0x0000
64#define MMPLL0_L_REG 0x0004
65#define MMPLL0_M_REG 0x0008
66#define MMPLL0_N_REG 0x000C
67#define MMPLL0_USER_CTL_REG 0x0010
68#define MMPLL0_CONFIG_CTL_REG 0x0014
69#define MMPLL0_TEST_CTL_REG 0x0018
70#define MMPLL0_STATUS_REG 0x001C
71
72#define MMPLL1_MODE_REG 0x0040
73#define MMPLL1_L_REG 0x0044
74#define MMPLL1_M_REG 0x0048
75#define MMPLL1_N_REG 0x004C
76#define MMPLL1_USER_CTL_REG 0x0050
77#define MMPLL1_CONFIG_CTL_REG 0x0054
78#define MMPLL1_TEST_CTL_REG 0x0058
79#define MMPLL1_STATUS_REG 0x005C
80
81#define MMPLL3_MODE_REG 0x0080
82#define MMPLL3_L_REG 0x0084
83#define MMPLL3_M_REG 0x0088
84#define MMPLL3_N_REG 0x008C
85#define MMPLL3_USER_CTL_REG 0x0090
86#define MMPLL3_CONFIG_CTL_REG 0x0094
87#define MMPLL3_TEST_CTL_REG 0x0098
88#define MMPLL3_STATUS_REG 0x009C
89
90#define LPAPLL_MODE_REG 0x0000
91#define LPAPLL_L_REG 0x0004
92#define LPAPLL_M_REG 0x0008
93#define LPAPLL_N_REG 0x000C
94#define LPAPLL_USER_CTL_REG 0x0010
95#define LPAPLL_CONFIG_CTL_REG 0x0014
96#define LPAPLL_TEST_CTL_REG 0x0018
97#define LPAPLL_STATUS_REG 0x001C
98
99#define GCC_DEBUG_CLK_CTL_REG 0x1880
100#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
101#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
102#define GCC_XO_DIV4_CBCR_REG 0x10C8
103#define APCS_GPLL_ENA_VOTE_REG 0x1480
104#define MMSS_PLL_VOTE_APCS_REG 0x0100
105#define MMSS_DEBUG_CLK_CTL_REG 0x0900
106#define LPASS_DEBUG_CLK_CTL_REG 0x29000
107#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700108#define MSS_DEBUG_CLK_CTL_REG 0x0078
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700109
110#define USB30_MASTER_CMD_RCGR 0x03D4
111#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
112#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
113#define USB_HSIC_CMD_RCGR 0x0440
114#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
115#define USB_HS_SYSTEM_CMD_RCGR 0x0490
116#define SDCC1_APPS_CMD_RCGR 0x04D0
117#define SDCC2_APPS_CMD_RCGR 0x0510
118#define SDCC3_APPS_CMD_RCGR 0x0550
119#define SDCC4_APPS_CMD_RCGR 0x0590
120#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
121#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
122#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
123#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
124#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
125#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
126#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
127#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
128#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
129#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
130#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
131#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
132#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
133#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
134#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
135#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
136#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
137#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
138#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
139#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
140#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
141#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
142#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
143#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
144#define PDM2_CMD_RCGR 0x0CD0
145#define TSIF_REF_CMD_RCGR 0x0D90
146#define CE1_CMD_RCGR 0x1050
147#define CE2_CMD_RCGR 0x1090
148#define GP1_CMD_RCGR 0x1904
149#define GP2_CMD_RCGR 0x1944
150#define GP3_CMD_RCGR 0x1984
151#define LPAIF_SPKR_CMD_RCGR 0xA000
152#define LPAIF_PRI_CMD_RCGR 0xB000
153#define LPAIF_SEC_CMD_RCGR 0xC000
154#define LPAIF_TER_CMD_RCGR 0xD000
155#define LPAIF_QUAD_CMD_RCGR 0xE000
156#define LPAIF_PCM0_CMD_RCGR 0xF000
157#define LPAIF_PCM1_CMD_RCGR 0x10000
158#define RESAMPLER_CMD_RCGR 0x11000
159#define SLIMBUS_CMD_RCGR 0x12000
160#define LPAIF_PCMOE_CMD_RCGR 0x13000
161#define AHBFABRIC_CMD_RCGR 0x18000
162#define VCODEC0_CMD_RCGR 0x1000
163#define PCLK0_CMD_RCGR 0x2000
164#define PCLK1_CMD_RCGR 0x2020
165#define MDP_CMD_RCGR 0x2040
166#define EXTPCLK_CMD_RCGR 0x2060
167#define VSYNC_CMD_RCGR 0x2080
168#define EDPPIXEL_CMD_RCGR 0x20A0
169#define EDPLINK_CMD_RCGR 0x20C0
170#define EDPAUX_CMD_RCGR 0x20E0
171#define HDMI_CMD_RCGR 0x2100
172#define BYTE0_CMD_RCGR 0x2120
173#define BYTE1_CMD_RCGR 0x2140
174#define ESC0_CMD_RCGR 0x2160
175#define ESC1_CMD_RCGR 0x2180
176#define CSI0PHYTIMER_CMD_RCGR 0x3000
177#define CSI1PHYTIMER_CMD_RCGR 0x3030
178#define CSI2PHYTIMER_CMD_RCGR 0x3060
179#define CSI0_CMD_RCGR 0x3090
180#define CSI1_CMD_RCGR 0x3100
181#define CSI2_CMD_RCGR 0x3160
182#define CSI3_CMD_RCGR 0x31C0
183#define CCI_CMD_RCGR 0x3300
184#define MCLK0_CMD_RCGR 0x3360
185#define MCLK1_CMD_RCGR 0x3390
186#define MCLK2_CMD_RCGR 0x33C0
187#define MCLK3_CMD_RCGR 0x33F0
188#define MMSS_GP0_CMD_RCGR 0x3420
189#define MMSS_GP1_CMD_RCGR 0x3450
190#define JPEG0_CMD_RCGR 0x3500
191#define JPEG1_CMD_RCGR 0x3520
192#define JPEG2_CMD_RCGR 0x3540
193#define VFE0_CMD_RCGR 0x3600
194#define VFE1_CMD_RCGR 0x3620
195#define CPP_CMD_RCGR 0x3640
196#define GFX3D_CMD_RCGR 0x4000
197#define RBCPR_CMD_RCGR 0x4060
198#define AHB_CMD_RCGR 0x5000
199#define AXI_CMD_RCGR 0x5040
200#define OCMEMNOC_CMD_RCGR 0x5090
201
202#define MMSS_BCR 0x0240
203#define USB_30_BCR 0x03C0
204#define USB3_PHY_BCR 0x03FC
205#define USB_HS_HSIC_BCR 0x0400
206#define USB_HS_BCR 0x0480
207#define SDCC1_BCR 0x04C0
208#define SDCC2_BCR 0x0500
209#define SDCC3_BCR 0x0540
210#define SDCC4_BCR 0x0580
211#define BLSP1_BCR 0x05C0
212#define BLSP1_QUP1_BCR 0x0640
213#define BLSP1_UART1_BCR 0x0680
214#define BLSP1_QUP2_BCR 0x06C0
215#define BLSP1_UART2_BCR 0x0700
216#define BLSP1_QUP3_BCR 0x0740
217#define BLSP1_UART3_BCR 0x0780
218#define BLSP1_QUP4_BCR 0x07C0
219#define BLSP1_UART4_BCR 0x0800
220#define BLSP1_QUP5_BCR 0x0840
221#define BLSP1_UART5_BCR 0x0880
222#define BLSP1_QUP6_BCR 0x08C0
223#define BLSP1_UART6_BCR 0x0900
224#define BLSP2_BCR 0x0940
225#define BLSP2_QUP1_BCR 0x0980
226#define BLSP2_UART1_BCR 0x09C0
227#define BLSP2_QUP2_BCR 0x0A00
228#define BLSP2_UART2_BCR 0x0A40
229#define BLSP2_QUP3_BCR 0x0A80
230#define BLSP2_UART3_BCR 0x0AC0
231#define BLSP2_QUP4_BCR 0x0B00
232#define BLSP2_UART4_BCR 0x0B40
233#define BLSP2_QUP5_BCR 0x0B80
234#define BLSP2_UART5_BCR 0x0BC0
235#define BLSP2_QUP6_BCR 0x0C00
236#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700237#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700238#define PDM_BCR 0x0CC0
239#define PRNG_BCR 0x0D00
240#define BAM_DMA_BCR 0x0D40
241#define TSIF_BCR 0x0D80
242#define CE1_BCR 0x1040
243#define CE2_BCR 0x1080
244#define AUDIO_CORE_BCR 0x4000
245#define VENUS0_BCR 0x1020
246#define MDSS_BCR 0x2300
247#define CAMSS_PHY0_BCR 0x3020
248#define CAMSS_PHY1_BCR 0x3050
249#define CAMSS_PHY2_BCR 0x3080
250#define CAMSS_CSI0_BCR 0x30B0
251#define CAMSS_CSI0PHY_BCR 0x30C0
252#define CAMSS_CSI0RDI_BCR 0x30D0
253#define CAMSS_CSI0PIX_BCR 0x30E0
254#define CAMSS_CSI1_BCR 0x3120
255#define CAMSS_CSI1PHY_BCR 0x3130
256#define CAMSS_CSI1RDI_BCR 0x3140
257#define CAMSS_CSI1PIX_BCR 0x3150
258#define CAMSS_CSI2_BCR 0x3180
259#define CAMSS_CSI2PHY_BCR 0x3190
260#define CAMSS_CSI2RDI_BCR 0x31A0
261#define CAMSS_CSI2PIX_BCR 0x31B0
262#define CAMSS_CSI3_BCR 0x31E0
263#define CAMSS_CSI3PHY_BCR 0x31F0
264#define CAMSS_CSI3RDI_BCR 0x3200
265#define CAMSS_CSI3PIX_BCR 0x3210
266#define CAMSS_ISPIF_BCR 0x3220
267#define CAMSS_CCI_BCR 0x3340
268#define CAMSS_MCLK0_BCR 0x3380
269#define CAMSS_MCLK1_BCR 0x33B0
270#define CAMSS_MCLK2_BCR 0x33E0
271#define CAMSS_MCLK3_BCR 0x3410
272#define CAMSS_GP0_BCR 0x3440
273#define CAMSS_GP1_BCR 0x3470
274#define CAMSS_TOP_BCR 0x3480
275#define CAMSS_MICRO_BCR 0x3490
276#define CAMSS_JPEG_BCR 0x35A0
277#define CAMSS_VFE_BCR 0x36A0
278#define CAMSS_CSI_VFE0_BCR 0x3700
279#define CAMSS_CSI_VFE1_BCR 0x3710
280#define OCMEMNOC_BCR 0x50B0
281#define MMSSNOCAHB_BCR 0x5020
282#define MMSSNOCAXI_BCR 0x5060
283#define OXILI_GFX3D_CBCR 0x4028
284#define OXILICX_AHB_CBCR 0x403C
285#define OXILICX_AXI_CBCR 0x4038
286#define OXILI_BCR 0x4020
287#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700288#define LPASS_Q6SS_BCR 0x6000
289#define MSS_Q6SS_BCR 0x1068
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700290
291#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
292#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
293#define MMSS_NOC_CFG_AHB_CBCR 0x024C
294
295#define USB30_MASTER_CBCR 0x03C8
296#define USB30_MOCK_UTMI_CBCR 0x03D0
297#define USB_HSIC_AHB_CBCR 0x0408
298#define USB_HSIC_SYSTEM_CBCR 0x040C
299#define USB_HSIC_CBCR 0x0410
300#define USB_HSIC_IO_CAL_CBCR 0x0414
301#define USB_HS_SYSTEM_CBCR 0x0484
302#define USB_HS_AHB_CBCR 0x0488
303#define SDCC1_APPS_CBCR 0x04C4
304#define SDCC1_AHB_CBCR 0x04C8
305#define SDCC2_APPS_CBCR 0x0504
306#define SDCC2_AHB_CBCR 0x0508
307#define SDCC3_APPS_CBCR 0x0544
308#define SDCC3_AHB_CBCR 0x0548
309#define SDCC4_APPS_CBCR 0x0584
310#define SDCC4_AHB_CBCR 0x0588
311#define BLSP1_AHB_CBCR 0x05C4
312#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
313#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
314#define BLSP1_UART1_APPS_CBCR 0x0684
315#define BLSP1_UART1_SIM_CBCR 0x0688
316#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
317#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
318#define BLSP1_UART2_APPS_CBCR 0x0704
319#define BLSP1_UART2_SIM_CBCR 0x0708
320#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
321#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
322#define BLSP1_UART3_APPS_CBCR 0x0784
323#define BLSP1_UART3_SIM_CBCR 0x0788
324#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
325#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
326#define BLSP1_UART4_APPS_CBCR 0x0804
327#define BLSP1_UART4_SIM_CBCR 0x0808
328#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
329#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
330#define BLSP1_UART5_APPS_CBCR 0x0884
331#define BLSP1_UART5_SIM_CBCR 0x0888
332#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
333#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
334#define BLSP1_UART6_APPS_CBCR 0x0904
335#define BLSP1_UART6_SIM_CBCR 0x0908
336#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700337#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700338#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
339#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
340#define BLSP2_UART1_APPS_CBCR 0x09C4
341#define BLSP2_UART1_SIM_CBCR 0x09C8
342#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
343#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
344#define BLSP2_UART2_APPS_CBCR 0x0A44
345#define BLSP2_UART2_SIM_CBCR 0x0A48
346#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
347#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
348#define BLSP2_UART3_APPS_CBCR 0x0AC4
349#define BLSP2_UART3_SIM_CBCR 0x0AC8
350#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
351#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
352#define BLSP2_UART4_APPS_CBCR 0x0B44
353#define BLSP2_UART4_SIM_CBCR 0x0B48
354#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
355#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
356#define BLSP2_UART5_APPS_CBCR 0x0BC4
357#define BLSP2_UART5_SIM_CBCR 0x0BC8
358#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
359#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
360#define BLSP2_UART6_APPS_CBCR 0x0C44
361#define BLSP2_UART6_SIM_CBCR 0x0C48
362#define PDM_AHB_CBCR 0x0CC4
363#define PDM_XO4_CBCR 0x0CC8
364#define PDM2_CBCR 0x0CCC
365#define PRNG_AHB_CBCR 0x0D04
366#define BAM_DMA_AHB_CBCR 0x0D44
367#define TSIF_AHB_CBCR 0x0D84
368#define TSIF_REF_CBCR 0x0D88
369#define MSG_RAM_AHB_CBCR 0x0E44
370#define CE1_CBCR 0x1044
371#define CE1_AXI_CBCR 0x1048
372#define CE1_AHB_CBCR 0x104C
373#define CE2_CBCR 0x1084
374#define CE2_AXI_CBCR 0x1088
375#define CE2_AHB_CBCR 0x108C
376#define GCC_AHB_CBCR 0x10C0
377#define GP1_CBCR 0x1900
378#define GP2_CBCR 0x1940
379#define GP3_CBCR 0x1980
380#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
381#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
382#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
383#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
384#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
385#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
386#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
387#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
388#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
389#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
390#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
391#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
392#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
393#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
394#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
395#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
396#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
397#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
398#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
399#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
400#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
401#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
402#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
403#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
404#define VENUS0_VCODEC0_CBCR 0x1028
405#define VENUS0_AHB_CBCR 0x1030
406#define VENUS0_AXI_CBCR 0x1034
407#define VENUS0_OCMEMNOC_CBCR 0x1038
408#define MDSS_AHB_CBCR 0x2308
409#define MDSS_HDMI_AHB_CBCR 0x230C
410#define MDSS_AXI_CBCR 0x2310
411#define MDSS_PCLK0_CBCR 0x2314
412#define MDSS_PCLK1_CBCR 0x2318
413#define MDSS_MDP_CBCR 0x231C
414#define MDSS_MDP_LUT_CBCR 0x2320
415#define MDSS_EXTPCLK_CBCR 0x2324
416#define MDSS_VSYNC_CBCR 0x2328
417#define MDSS_EDPPIXEL_CBCR 0x232C
418#define MDSS_EDPLINK_CBCR 0x2330
419#define MDSS_EDPAUX_CBCR 0x2334
420#define MDSS_HDMI_CBCR 0x2338
421#define MDSS_BYTE0_CBCR 0x233C
422#define MDSS_BYTE1_CBCR 0x2340
423#define MDSS_ESC0_CBCR 0x2344
424#define MDSS_ESC1_CBCR 0x2348
425#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
426#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
427#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
428#define CAMSS_CSI0_CBCR 0x30B4
429#define CAMSS_CSI0_AHB_CBCR 0x30BC
430#define CAMSS_CSI0PHY_CBCR 0x30C4
431#define CAMSS_CSI0RDI_CBCR 0x30D4
432#define CAMSS_CSI0PIX_CBCR 0x30E4
433#define CAMSS_CSI1_CBCR 0x3124
434#define CAMSS_CSI1_AHB_CBCR 0x3128
435#define CAMSS_CSI1PHY_CBCR 0x3134
436#define CAMSS_CSI1RDI_CBCR 0x3144
437#define CAMSS_CSI1PIX_CBCR 0x3154
438#define CAMSS_CSI2_CBCR 0x3184
439#define CAMSS_CSI2_AHB_CBCR 0x3188
440#define CAMSS_CSI2PHY_CBCR 0x3194
441#define CAMSS_CSI2RDI_CBCR 0x31A4
442#define CAMSS_CSI2PIX_CBCR 0x31B4
443#define CAMSS_CSI3_CBCR 0x31E4
444#define CAMSS_CSI3_AHB_CBCR 0x31E8
445#define CAMSS_CSI3PHY_CBCR 0x31F4
446#define CAMSS_CSI3RDI_CBCR 0x3204
447#define CAMSS_CSI3PIX_CBCR 0x3214
448#define CAMSS_ISPIF_AHB_CBCR 0x3224
449#define CAMSS_CCI_CCI_CBCR 0x3344
450#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
451#define CAMSS_MCLK0_CBCR 0x3384
452#define CAMSS_MCLK1_CBCR 0x33B4
453#define CAMSS_MCLK2_CBCR 0x33E4
454#define CAMSS_MCLK3_CBCR 0x3414
455#define CAMSS_GP0_CBCR 0x3444
456#define CAMSS_GP1_CBCR 0x3474
457#define CAMSS_TOP_AHB_CBCR 0x3484
458#define CAMSS_MICRO_AHB_CBCR 0x3494
459#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
460#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
461#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
462#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
463#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
464#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
465#define CAMSS_VFE_VFE0_CBCR 0x36A8
466#define CAMSS_VFE_VFE1_CBCR 0x36AC
467#define CAMSS_VFE_CPP_CBCR 0x36B0
468#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
469#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
470#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
471#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
472#define CAMSS_CSI_VFE0_CBCR 0x3704
473#define CAMSS_CSI_VFE1_CBCR 0x3714
474#define MMSS_MMSSNOC_AXI_CBCR 0x506C
475#define MMSS_MMSSNOC_AHB_CBCR 0x5024
476#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
477#define MMSS_MISC_AHB_CBCR 0x502C
478#define MMSS_S0_AXI_CBCR 0x5064
479#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700480#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
481#define LPASS_Q6SS_XO_CBCR 0x26000
482#define MSS_XO_Q6_CBCR 0x108C
483#define MSS_BUS_Q6_CBCR 0x10A4
484#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700485
486#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
487#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
488
489/* Mux source select values */
490#define cxo_source_val 0
491#define gpll0_source_val 1
492#define gpll1_source_val 2
493#define gnd_source_val 5
494#define mmpll0_mm_source_val 1
495#define mmpll1_mm_source_val 2
496#define mmpll3_mm_source_val 3
497#define gpll0_mm_source_val 5
498#define cxo_mm_source_val 0
499#define mm_gnd_source_val 6
500#define gpll1_hsic_source_val 4
501#define cxo_lpass_source_val 0
502#define lpapll0_lpass_source_val 1
503#define gpll0_lpass_source_val 5
504#define edppll_270_mm_source_val 4
505#define edppll_350_mm_source_val 4
506#define dsipll_750_mm_source_val 1
507#define dsipll_250_mm_source_val 2
508#define hdmipll_297_mm_source_val 3
509
510#define F(f, s, div, m, n) \
511 { \
512 .freq_hz = (f), \
513 .src_clk = &s##_clk_src.c, \
514 .m_val = (m), \
515 .n_val = ~((n)-(m)), \
516 .d_val = ~(n),\
517 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
518 | BVAL(10, 8, s##_source_val), \
519 }
520
521#define F_MM(f, s, div, m, n) \
522 { \
523 .freq_hz = (f), \
524 .src_clk = &s##_clk_src.c, \
525 .m_val = (m), \
526 .n_val = ~((n)-(m)), \
527 .d_val = ~(n),\
528 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
529 | BVAL(10, 8, s##_mm_source_val), \
530 }
531
532#define F_MDSS(f, s, div, m, n) \
533 { \
534 .freq_hz = (f), \
535 .m_val = (m), \
536 .n_val = ~((n)-(m)), \
537 .d_val = ~(n),\
538 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
539 | BVAL(10, 8, s##_mm_source_val), \
540 }
541
542#define F_HSIC(f, s, div, m, n) \
543 { \
544 .freq_hz = (f), \
545 .src_clk = &s##_clk_src.c, \
546 .m_val = (m), \
547 .n_val = ~((n)-(m)), \
548 .d_val = ~(n),\
549 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
550 | BVAL(10, 8, s##_hsic_source_val), \
551 }
552
553#define F_LPASS(f, s, div, m, n) \
554 { \
555 .freq_hz = (f), \
556 .src_clk = &s##_clk_src.c, \
557 .m_val = (m), \
558 .n_val = ~((n)-(m)), \
559 .d_val = ~(n),\
560 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
561 | BVAL(10, 8, s##_lpass_source_val), \
562 }
563
564#define VDD_DIG_FMAX_MAP1(l1, f1) \
565 .vdd_class = &vdd_dig, \
566 .fmax[VDD_DIG_##l1] = (f1)
567#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
568 .vdd_class = &vdd_dig, \
569 .fmax[VDD_DIG_##l1] = (f1), \
570 .fmax[VDD_DIG_##l2] = (f2)
571#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
572 .vdd_class = &vdd_dig, \
573 .fmax[VDD_DIG_##l1] = (f1), \
574 .fmax[VDD_DIG_##l2] = (f2), \
575 .fmax[VDD_DIG_##l3] = (f3)
576
577enum vdd_dig_levels {
578 VDD_DIG_NONE,
579 VDD_DIG_LOW,
580 VDD_DIG_NOMINAL,
581 VDD_DIG_HIGH
582};
583
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700584static const int vdd_corner[] = {
585 [VDD_DIG_NONE] = RPM_REGULATOR_CORNER_NONE,
586 [VDD_DIG_LOW] = RPM_REGULATOR_CORNER_SVS_SOC,
587 [VDD_DIG_NOMINAL] = RPM_REGULATOR_CORNER_NORMAL,
588 [VDD_DIG_HIGH] = RPM_REGULATOR_CORNER_SUPER_TURBO,
589};
590
591static struct rpm_regulator *vdd_dig_reg;
592
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700593static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
594{
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700595 return rpm_regulator_set_voltage(vdd_dig_reg, vdd_corner[level],
596 RPM_REGULATOR_CORNER_SUPER_TURBO);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700597}
598
599static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
600
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700601#define RPM_MISC_CLK_TYPE 0x306b6c63
602#define RPM_BUS_CLK_TYPE 0x316b6c63
603#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700604
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700605#define CXO_ID 0x0
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700606#define QDSS_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700607
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700608#define PNOC_ID 0x0
609#define SNOC_ID 0x1
610#define CNOC_ID 0x2
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700611#define MMSSNOC_AHB_ID 0x4
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700612
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700613#define BIMC_ID 0x0
614#define OCMEM_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700615
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700616DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
617DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
618DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700619DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
620 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700621
622DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
623DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
624 NULL);
625
626DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
627 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700628DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700629
630static struct pll_vote_clk gpll0_clk_src = {
631 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700632 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
633 .status_mask = BIT(17),
634 .parent = &cxo_clk_src.c,
635 .base = &virt_bases[GCC_BASE],
636 .c = {
637 .rate = 600000000,
638 .dbg_name = "gpll0_clk_src",
639 .ops = &clk_ops_pll_vote,
640 .warned = true,
641 CLK_INIT(gpll0_clk_src.c),
642 },
643};
644
645static struct pll_vote_clk gpll1_clk_src = {
646 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
647 .en_mask = BIT(1),
648 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
649 .status_mask = BIT(17),
650 .parent = &cxo_clk_src.c,
651 .base = &virt_bases[GCC_BASE],
652 .c = {
653 .rate = 480000000,
654 .dbg_name = "gpll1_clk_src",
655 .ops = &clk_ops_pll_vote,
656 .warned = true,
657 CLK_INIT(gpll1_clk_src.c),
658 },
659};
660
661static struct pll_vote_clk lpapll0_clk_src = {
662 .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG,
663 .en_mask = BIT(0),
664 .status_reg = (void __iomem *)LPAPLL_STATUS_REG,
665 .status_mask = BIT(17),
666 .parent = &cxo_clk_src.c,
667 .base = &virt_bases[LPASS_BASE],
668 .c = {
669 .rate = 491520000,
670 .dbg_name = "lpapll0_clk_src",
671 .ops = &clk_ops_pll_vote,
672 .warned = true,
673 CLK_INIT(lpapll0_clk_src.c),
674 },
675};
676
677static struct pll_vote_clk mmpll0_clk_src = {
678 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
679 .en_mask = BIT(0),
680 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
681 .status_mask = BIT(17),
682 .parent = &cxo_clk_src.c,
683 .base = &virt_bases[MMSS_BASE],
684 .c = {
685 .dbg_name = "mmpll0_clk_src",
686 .rate = 800000000,
687 .ops = &clk_ops_pll_vote,
688 .warned = true,
689 CLK_INIT(mmpll0_clk_src.c),
690 },
691};
692
693static struct pll_vote_clk mmpll1_clk_src = {
694 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
695 .en_mask = BIT(1),
696 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
697 .status_mask = BIT(17),
698 .parent = &cxo_clk_src.c,
699 .base = &virt_bases[MMSS_BASE],
700 .c = {
701 .dbg_name = "mmpll1_clk_src",
702 .rate = 1000000000,
703 .ops = &clk_ops_pll_vote,
704 .warned = true,
705 CLK_INIT(mmpll1_clk_src.c),
706 },
707};
708
709static struct pll_clk mmpll3_clk_src = {
710 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
711 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
712 .parent = &cxo_clk_src.c,
713 .base = &virt_bases[MMSS_BASE],
714 .c = {
715 .dbg_name = "mmpll3_clk_src",
716 .rate = 1000000000,
717 .ops = &clk_ops_local_pll,
718 CLK_INIT(mmpll3_clk_src.c),
719 },
720};
721
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700722static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
723static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
724static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
725static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
726static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
727static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
728
729static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
730static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
731static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
732static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
733static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
734
Sujit Reddy Thumma50247492012-06-18 09:39:36 +0530735static DEFINE_CLK_VOTER(pnoc_sdcc1_clk, &pnoc_clk.c, 0);
736static DEFINE_CLK_VOTER(pnoc_sdcc2_clk, &pnoc_clk.c, 0);
737static DEFINE_CLK_VOTER(pnoc_sdcc3_clk, &pnoc_clk.c, 0);
738static DEFINE_CLK_VOTER(pnoc_sdcc4_clk, &pnoc_clk.c, 0);
739
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700740static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
741 F(125000000, gpll0, 1, 5, 24),
742 F_END
743};
744
745static struct rcg_clk usb30_master_clk_src = {
746 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
747 .set_rate = set_rate_mnd,
748 .freq_tbl = ftbl_gcc_usb30_master_clk,
749 .current_freq = &rcg_dummy_freq,
750 .base = &virt_bases[GCC_BASE],
751 .c = {
752 .dbg_name = "usb30_master_clk_src",
753 .ops = &clk_ops_rcg_mnd,
754 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
755 CLK_INIT(usb30_master_clk_src.c),
756 },
757};
758
759static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
760 F( 960000, cxo, 10, 1, 2),
761 F( 4800000, cxo, 4, 0, 0),
762 F( 9600000, cxo, 2, 0, 0),
763 F(15000000, gpll0, 10, 1, 4),
764 F(19200000, cxo, 1, 0, 0),
765 F(25000000, gpll0, 12, 1, 2),
766 F(50000000, gpll0, 12, 0, 0),
767 F_END
768};
769
770static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
771 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
772 .set_rate = set_rate_mnd,
773 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
774 .current_freq = &rcg_dummy_freq,
775 .base = &virt_bases[GCC_BASE],
776 .c = {
777 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
778 .ops = &clk_ops_rcg_mnd,
779 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
780 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
781 },
782};
783
784static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
785 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
786 .set_rate = set_rate_mnd,
787 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
788 .current_freq = &rcg_dummy_freq,
789 .base = &virt_bases[GCC_BASE],
790 .c = {
791 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
792 .ops = &clk_ops_rcg_mnd,
793 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
794 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
795 },
796};
797
798static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
799 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
800 .set_rate = set_rate_mnd,
801 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
802 .current_freq = &rcg_dummy_freq,
803 .base = &virt_bases[GCC_BASE],
804 .c = {
805 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
806 .ops = &clk_ops_rcg_mnd,
807 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
808 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
809 },
810};
811
812static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
813 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
814 .set_rate = set_rate_mnd,
815 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
816 .current_freq = &rcg_dummy_freq,
817 .base = &virt_bases[GCC_BASE],
818 .c = {
819 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
820 .ops = &clk_ops_rcg_mnd,
821 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
822 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
823 },
824};
825
826static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
827 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
828 .set_rate = set_rate_mnd,
829 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
830 .current_freq = &rcg_dummy_freq,
831 .base = &virt_bases[GCC_BASE],
832 .c = {
833 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
834 .ops = &clk_ops_rcg_mnd,
835 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
836 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
837 },
838};
839
840static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
841 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
842 .set_rate = set_rate_mnd,
843 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
844 .current_freq = &rcg_dummy_freq,
845 .base = &virt_bases[GCC_BASE],
846 .c = {
847 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
848 .ops = &clk_ops_rcg_mnd,
849 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
850 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
851 },
852};
853
854static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
855 F( 3686400, gpll0, 1, 96, 15625),
856 F( 7372800, gpll0, 1, 192, 15625),
857 F(14745600, gpll0, 1, 384, 15625),
858 F(16000000, gpll0, 5, 2, 15),
859 F(19200000, cxo, 1, 0, 0),
860 F(24000000, gpll0, 5, 1, 5),
861 F(32000000, gpll0, 1, 4, 75),
862 F(40000000, gpll0, 15, 0, 0),
863 F(46400000, gpll0, 1, 29, 375),
864 F(48000000, gpll0, 12.5, 0, 0),
865 F(51200000, gpll0, 1, 32, 375),
866 F(56000000, gpll0, 1, 7, 75),
867 F(58982400, gpll0, 1, 1536, 15625),
868 F(60000000, gpll0, 10, 0, 0),
869 F_END
870};
871
872static struct rcg_clk blsp1_uart1_apps_clk_src = {
873 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
874 .set_rate = set_rate_mnd,
875 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
876 .current_freq = &rcg_dummy_freq,
877 .base = &virt_bases[GCC_BASE],
878 .c = {
879 .dbg_name = "blsp1_uart1_apps_clk_src",
880 .ops = &clk_ops_rcg_mnd,
881 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
882 CLK_INIT(blsp1_uart1_apps_clk_src.c),
883 },
884};
885
886static struct rcg_clk blsp1_uart2_apps_clk_src = {
887 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
888 .set_rate = set_rate_mnd,
889 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
890 .current_freq = &rcg_dummy_freq,
891 .base = &virt_bases[GCC_BASE],
892 .c = {
893 .dbg_name = "blsp1_uart2_apps_clk_src",
894 .ops = &clk_ops_rcg_mnd,
895 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
896 CLK_INIT(blsp1_uart2_apps_clk_src.c),
897 },
898};
899
900static struct rcg_clk blsp1_uart3_apps_clk_src = {
901 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
902 .set_rate = set_rate_mnd,
903 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
904 .current_freq = &rcg_dummy_freq,
905 .base = &virt_bases[GCC_BASE],
906 .c = {
907 .dbg_name = "blsp1_uart3_apps_clk_src",
908 .ops = &clk_ops_rcg_mnd,
909 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
910 CLK_INIT(blsp1_uart3_apps_clk_src.c),
911 },
912};
913
914static struct rcg_clk blsp1_uart4_apps_clk_src = {
915 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
916 .set_rate = set_rate_mnd,
917 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
918 .current_freq = &rcg_dummy_freq,
919 .base = &virt_bases[GCC_BASE],
920 .c = {
921 .dbg_name = "blsp1_uart4_apps_clk_src",
922 .ops = &clk_ops_rcg_mnd,
923 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
924 CLK_INIT(blsp1_uart4_apps_clk_src.c),
925 },
926};
927
928static struct rcg_clk blsp1_uart5_apps_clk_src = {
929 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
930 .set_rate = set_rate_mnd,
931 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
932 .current_freq = &rcg_dummy_freq,
933 .base = &virt_bases[GCC_BASE],
934 .c = {
935 .dbg_name = "blsp1_uart5_apps_clk_src",
936 .ops = &clk_ops_rcg_mnd,
937 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
938 CLK_INIT(blsp1_uart5_apps_clk_src.c),
939 },
940};
941
942static struct rcg_clk blsp1_uart6_apps_clk_src = {
943 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
944 .set_rate = set_rate_mnd,
945 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
946 .current_freq = &rcg_dummy_freq,
947 .base = &virt_bases[GCC_BASE],
948 .c = {
949 .dbg_name = "blsp1_uart6_apps_clk_src",
950 .ops = &clk_ops_rcg_mnd,
951 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
952 CLK_INIT(blsp1_uart6_apps_clk_src.c),
953 },
954};
955
956static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
957 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
958 .set_rate = set_rate_mnd,
959 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
960 .current_freq = &rcg_dummy_freq,
961 .base = &virt_bases[GCC_BASE],
962 .c = {
963 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
964 .ops = &clk_ops_rcg_mnd,
965 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
966 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
967 },
968};
969
970static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
971 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
972 .set_rate = set_rate_mnd,
973 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
974 .current_freq = &rcg_dummy_freq,
975 .base = &virt_bases[GCC_BASE],
976 .c = {
977 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
978 .ops = &clk_ops_rcg_mnd,
979 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
980 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
981 },
982};
983
984static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
985 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
986 .set_rate = set_rate_mnd,
987 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
988 .current_freq = &rcg_dummy_freq,
989 .base = &virt_bases[GCC_BASE],
990 .c = {
991 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
992 .ops = &clk_ops_rcg_mnd,
993 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
994 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
995 },
996};
997
998static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
999 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1000 .set_rate = set_rate_mnd,
1001 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1002 .current_freq = &rcg_dummy_freq,
1003 .base = &virt_bases[GCC_BASE],
1004 .c = {
1005 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1006 .ops = &clk_ops_rcg_mnd,
1007 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1008 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1009 },
1010};
1011
1012static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1013 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1014 .set_rate = set_rate_mnd,
1015 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1016 .current_freq = &rcg_dummy_freq,
1017 .base = &virt_bases[GCC_BASE],
1018 .c = {
1019 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1020 .ops = &clk_ops_rcg_mnd,
1021 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1022 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1023 },
1024};
1025
1026static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1027 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1028 .set_rate = set_rate_mnd,
1029 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1030 .current_freq = &rcg_dummy_freq,
1031 .base = &virt_bases[GCC_BASE],
1032 .c = {
1033 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1034 .ops = &clk_ops_rcg_mnd,
1035 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1036 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1037 },
1038};
1039
1040static struct rcg_clk blsp2_uart1_apps_clk_src = {
1041 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1042 .set_rate = set_rate_mnd,
1043 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1044 .current_freq = &rcg_dummy_freq,
1045 .base = &virt_bases[GCC_BASE],
1046 .c = {
1047 .dbg_name = "blsp2_uart1_apps_clk_src",
1048 .ops = &clk_ops_rcg_mnd,
1049 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1050 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1051 },
1052};
1053
1054static struct rcg_clk blsp2_uart2_apps_clk_src = {
1055 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1056 .set_rate = set_rate_mnd,
1057 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1058 .current_freq = &rcg_dummy_freq,
1059 .base = &virt_bases[GCC_BASE],
1060 .c = {
1061 .dbg_name = "blsp2_uart2_apps_clk_src",
1062 .ops = &clk_ops_rcg_mnd,
1063 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1064 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1065 },
1066};
1067
1068static struct rcg_clk blsp2_uart3_apps_clk_src = {
1069 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1070 .set_rate = set_rate_mnd,
1071 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1072 .current_freq = &rcg_dummy_freq,
1073 .base = &virt_bases[GCC_BASE],
1074 .c = {
1075 .dbg_name = "blsp2_uart3_apps_clk_src",
1076 .ops = &clk_ops_rcg_mnd,
1077 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1078 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1079 },
1080};
1081
1082static struct rcg_clk blsp2_uart4_apps_clk_src = {
1083 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1084 .set_rate = set_rate_mnd,
1085 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1086 .current_freq = &rcg_dummy_freq,
1087 .base = &virt_bases[GCC_BASE],
1088 .c = {
1089 .dbg_name = "blsp2_uart4_apps_clk_src",
1090 .ops = &clk_ops_rcg_mnd,
1091 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1092 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1093 },
1094};
1095
1096static struct rcg_clk blsp2_uart5_apps_clk_src = {
1097 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1098 .set_rate = set_rate_mnd,
1099 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1100 .current_freq = &rcg_dummy_freq,
1101 .base = &virt_bases[GCC_BASE],
1102 .c = {
1103 .dbg_name = "blsp2_uart5_apps_clk_src",
1104 .ops = &clk_ops_rcg_mnd,
1105 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1106 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1107 },
1108};
1109
1110static struct rcg_clk blsp2_uart6_apps_clk_src = {
1111 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1112 .set_rate = set_rate_mnd,
1113 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1114 .current_freq = &rcg_dummy_freq,
1115 .base = &virt_bases[GCC_BASE],
1116 .c = {
1117 .dbg_name = "blsp2_uart6_apps_clk_src",
1118 .ops = &clk_ops_rcg_mnd,
1119 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1120 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1121 },
1122};
1123
1124static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1125 F( 50000000, gpll0, 12, 0, 0),
1126 F(100000000, gpll0, 6, 0, 0),
1127 F_END
1128};
1129
1130static struct rcg_clk ce1_clk_src = {
1131 .cmd_rcgr_reg = CE1_CMD_RCGR,
1132 .set_rate = set_rate_hid,
1133 .freq_tbl = ftbl_gcc_ce1_clk,
1134 .current_freq = &rcg_dummy_freq,
1135 .base = &virt_bases[GCC_BASE],
1136 .c = {
1137 .dbg_name = "ce1_clk_src",
1138 .ops = &clk_ops_rcg,
1139 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1140 CLK_INIT(ce1_clk_src.c),
1141 },
1142};
1143
1144static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1145 F( 50000000, gpll0, 12, 0, 0),
1146 F(100000000, gpll0, 6, 0, 0),
1147 F_END
1148};
1149
1150static struct rcg_clk ce2_clk_src = {
1151 .cmd_rcgr_reg = CE2_CMD_RCGR,
1152 .set_rate = set_rate_hid,
1153 .freq_tbl = ftbl_gcc_ce2_clk,
1154 .current_freq = &rcg_dummy_freq,
1155 .base = &virt_bases[GCC_BASE],
1156 .c = {
1157 .dbg_name = "ce2_clk_src",
1158 .ops = &clk_ops_rcg,
1159 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1160 CLK_INIT(ce2_clk_src.c),
1161 },
1162};
1163
1164static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1165 F(19200000, cxo, 1, 0, 0),
1166 F_END
1167};
1168
1169static struct rcg_clk gp1_clk_src = {
1170 .cmd_rcgr_reg = GP1_CMD_RCGR,
1171 .set_rate = set_rate_mnd,
1172 .freq_tbl = ftbl_gcc_gp_clk,
1173 .current_freq = &rcg_dummy_freq,
1174 .base = &virt_bases[GCC_BASE],
1175 .c = {
1176 .dbg_name = "gp1_clk_src",
1177 .ops = &clk_ops_rcg_mnd,
1178 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1179 CLK_INIT(gp1_clk_src.c),
1180 },
1181};
1182
1183static struct rcg_clk gp2_clk_src = {
1184 .cmd_rcgr_reg = GP2_CMD_RCGR,
1185 .set_rate = set_rate_mnd,
1186 .freq_tbl = ftbl_gcc_gp_clk,
1187 .current_freq = &rcg_dummy_freq,
1188 .base = &virt_bases[GCC_BASE],
1189 .c = {
1190 .dbg_name = "gp2_clk_src",
1191 .ops = &clk_ops_rcg_mnd,
1192 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1193 CLK_INIT(gp2_clk_src.c),
1194 },
1195};
1196
1197static struct rcg_clk gp3_clk_src = {
1198 .cmd_rcgr_reg = GP3_CMD_RCGR,
1199 .set_rate = set_rate_mnd,
1200 .freq_tbl = ftbl_gcc_gp_clk,
1201 .current_freq = &rcg_dummy_freq,
1202 .base = &virt_bases[GCC_BASE],
1203 .c = {
1204 .dbg_name = "gp3_clk_src",
1205 .ops = &clk_ops_rcg_mnd,
1206 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1207 CLK_INIT(gp3_clk_src.c),
1208 },
1209};
1210
1211static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1212 F(60000000, gpll0, 10, 0, 0),
1213 F_END
1214};
1215
1216static struct rcg_clk pdm2_clk_src = {
1217 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1218 .set_rate = set_rate_hid,
1219 .freq_tbl = ftbl_gcc_pdm2_clk,
1220 .current_freq = &rcg_dummy_freq,
1221 .base = &virt_bases[GCC_BASE],
1222 .c = {
1223 .dbg_name = "pdm2_clk_src",
1224 .ops = &clk_ops_rcg,
1225 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1226 CLK_INIT(pdm2_clk_src.c),
1227 },
1228};
1229
1230static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1231 F( 144000, cxo, 16, 3, 25),
1232 F( 400000, cxo, 12, 1, 4),
1233 F( 20000000, gpll0, 15, 1, 2),
1234 F( 25000000, gpll0, 12, 1, 2),
1235 F( 50000000, gpll0, 12, 0, 0),
1236 F(100000000, gpll0, 6, 0, 0),
1237 F(200000000, gpll0, 3, 0, 0),
1238 F_END
1239};
1240
1241static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1242 F( 144000, cxo, 16, 3, 25),
1243 F( 400000, cxo, 12, 1, 4),
1244 F( 20000000, gpll0, 15, 1, 2),
1245 F( 25000000, gpll0, 12, 1, 2),
1246 F( 50000000, gpll0, 12, 0, 0),
1247 F(100000000, gpll0, 6, 0, 0),
1248 F_END
1249};
1250
1251static struct rcg_clk sdcc1_apps_clk_src = {
1252 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1253 .set_rate = set_rate_mnd,
1254 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1255 .current_freq = &rcg_dummy_freq,
1256 .base = &virt_bases[GCC_BASE],
1257 .c = {
1258 .dbg_name = "sdcc1_apps_clk_src",
1259 .ops = &clk_ops_rcg_mnd,
1260 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1261 CLK_INIT(sdcc1_apps_clk_src.c),
1262 },
1263};
1264
1265static struct rcg_clk sdcc2_apps_clk_src = {
1266 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1267 .set_rate = set_rate_mnd,
1268 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1269 .current_freq = &rcg_dummy_freq,
1270 .base = &virt_bases[GCC_BASE],
1271 .c = {
1272 .dbg_name = "sdcc2_apps_clk_src",
1273 .ops = &clk_ops_rcg_mnd,
1274 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1275 CLK_INIT(sdcc2_apps_clk_src.c),
1276 },
1277};
1278
1279static struct rcg_clk sdcc3_apps_clk_src = {
1280 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1281 .set_rate = set_rate_mnd,
1282 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1283 .current_freq = &rcg_dummy_freq,
1284 .base = &virt_bases[GCC_BASE],
1285 .c = {
1286 .dbg_name = "sdcc3_apps_clk_src",
1287 .ops = &clk_ops_rcg_mnd,
1288 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1289 CLK_INIT(sdcc3_apps_clk_src.c),
1290 },
1291};
1292
1293static struct rcg_clk sdcc4_apps_clk_src = {
1294 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1295 .set_rate = set_rate_mnd,
1296 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1297 .current_freq = &rcg_dummy_freq,
1298 .base = &virt_bases[GCC_BASE],
1299 .c = {
1300 .dbg_name = "sdcc4_apps_clk_src",
1301 .ops = &clk_ops_rcg_mnd,
1302 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1303 CLK_INIT(sdcc4_apps_clk_src.c),
1304 },
1305};
1306
1307static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1308 F(105000, cxo, 2, 1, 91),
1309 F_END
1310};
1311
1312static struct rcg_clk tsif_ref_clk_src = {
1313 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1314 .set_rate = set_rate_mnd,
1315 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1316 .current_freq = &rcg_dummy_freq,
1317 .base = &virt_bases[GCC_BASE],
1318 .c = {
1319 .dbg_name = "tsif_ref_clk_src",
1320 .ops = &clk_ops_rcg_mnd,
1321 VDD_DIG_FMAX_MAP1(LOW, 105500),
1322 CLK_INIT(tsif_ref_clk_src.c),
1323 },
1324};
1325
1326static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1327 F(60000000, gpll0, 10, 0, 0),
1328 F_END
1329};
1330
1331static struct rcg_clk usb30_mock_utmi_clk_src = {
1332 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1333 .set_rate = set_rate_hid,
1334 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1335 .current_freq = &rcg_dummy_freq,
1336 .base = &virt_bases[GCC_BASE],
1337 .c = {
1338 .dbg_name = "usb30_mock_utmi_clk_src",
1339 .ops = &clk_ops_rcg,
1340 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1341 CLK_INIT(usb30_mock_utmi_clk_src.c),
1342 },
1343};
1344
1345static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1346 F(75000000, gpll0, 8, 0, 0),
1347 F_END
1348};
1349
1350static struct rcg_clk usb_hs_system_clk_src = {
1351 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1352 .set_rate = set_rate_hid,
1353 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1354 .current_freq = &rcg_dummy_freq,
1355 .base = &virt_bases[GCC_BASE],
1356 .c = {
1357 .dbg_name = "usb_hs_system_clk_src",
1358 .ops = &clk_ops_rcg,
1359 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1360 CLK_INIT(usb_hs_system_clk_src.c),
1361 },
1362};
1363
1364static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1365 F_HSIC(480000000, gpll1, 1, 0, 0),
1366 F_END
1367};
1368
1369static struct rcg_clk usb_hsic_clk_src = {
1370 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1371 .set_rate = set_rate_hid,
1372 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1373 .current_freq = &rcg_dummy_freq,
1374 .base = &virt_bases[GCC_BASE],
1375 .c = {
1376 .dbg_name = "usb_hsic_clk_src",
1377 .ops = &clk_ops_rcg,
1378 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1379 CLK_INIT(usb_hsic_clk_src.c),
1380 },
1381};
1382
1383static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1384 F(9600000, cxo, 2, 0, 0),
1385 F_END
1386};
1387
1388static struct rcg_clk usb_hsic_io_cal_clk_src = {
1389 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1390 .set_rate = set_rate_hid,
1391 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1392 .current_freq = &rcg_dummy_freq,
1393 .base = &virt_bases[GCC_BASE],
1394 .c = {
1395 .dbg_name = "usb_hsic_io_cal_clk_src",
1396 .ops = &clk_ops_rcg,
1397 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1398 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1399 },
1400};
1401
1402static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1403 F(75000000, gpll0, 8, 0, 0),
1404 F_END
1405};
1406
1407static struct rcg_clk usb_hsic_system_clk_src = {
1408 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1409 .set_rate = set_rate_hid,
1410 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1411 .current_freq = &rcg_dummy_freq,
1412 .base = &virt_bases[GCC_BASE],
1413 .c = {
1414 .dbg_name = "usb_hsic_system_clk_src",
1415 .ops = &clk_ops_rcg,
1416 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1417 CLK_INIT(usb_hsic_system_clk_src.c),
1418 },
1419};
1420
1421static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1422 .cbcr_reg = BAM_DMA_AHB_CBCR,
1423 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1424 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001425 .base = &virt_bases[GCC_BASE],
1426 .c = {
1427 .dbg_name = "gcc_bam_dma_ahb_clk",
1428 .ops = &clk_ops_vote,
1429 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1430 },
1431};
1432
1433static struct local_vote_clk gcc_blsp1_ahb_clk = {
1434 .cbcr_reg = BLSP1_AHB_CBCR,
1435 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1436 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001437 .base = &virt_bases[GCC_BASE],
1438 .c = {
1439 .dbg_name = "gcc_blsp1_ahb_clk",
1440 .ops = &clk_ops_vote,
1441 CLK_INIT(gcc_blsp1_ahb_clk.c),
1442 },
1443};
1444
1445static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1446 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
1447 .parent = &cxo_clk_src.c,
1448 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001449 .base = &virt_bases[GCC_BASE],
1450 .c = {
1451 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1452 .ops = &clk_ops_branch,
1453 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1454 },
1455};
1456
1457static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1458 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
1459 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001460 .base = &virt_bases[GCC_BASE],
1461 .c = {
1462 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1463 .ops = &clk_ops_branch,
1464 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1465 },
1466};
1467
1468static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1469 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
1470 .parent = &cxo_clk_src.c,
1471 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001472 .base = &virt_bases[GCC_BASE],
1473 .c = {
1474 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1475 .ops = &clk_ops_branch,
1476 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1477 },
1478};
1479
1480static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1481 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
1482 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001483 .base = &virt_bases[GCC_BASE],
1484 .c = {
1485 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1486 .ops = &clk_ops_branch,
1487 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1488 },
1489};
1490
1491static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1492 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
1493 .parent = &cxo_clk_src.c,
1494 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001495 .base = &virt_bases[GCC_BASE],
1496 .c = {
1497 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1498 .ops = &clk_ops_branch,
1499 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1500 },
1501};
1502
1503static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1504 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
1505 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001506 .base = &virt_bases[GCC_BASE],
1507 .c = {
1508 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1509 .ops = &clk_ops_branch,
1510 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1511 },
1512};
1513
1514static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1515 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
1516 .parent = &cxo_clk_src.c,
1517 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001518 .base = &virt_bases[GCC_BASE],
1519 .c = {
1520 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1521 .ops = &clk_ops_branch,
1522 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1523 },
1524};
1525
1526static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1527 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
1528 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001529 .base = &virt_bases[GCC_BASE],
1530 .c = {
1531 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1532 .ops = &clk_ops_branch,
1533 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1534 },
1535};
1536
1537static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1538 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
1539 .parent = &cxo_clk_src.c,
1540 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001541 .base = &virt_bases[GCC_BASE],
1542 .c = {
1543 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1544 .ops = &clk_ops_branch,
1545 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1546 },
1547};
1548
1549static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1550 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
1551 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001552 .base = &virt_bases[GCC_BASE],
1553 .c = {
1554 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1555 .ops = &clk_ops_branch,
1556 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1557 },
1558};
1559
1560static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1561 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
1562 .parent = &cxo_clk_src.c,
1563 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001564 .base = &virt_bases[GCC_BASE],
1565 .c = {
1566 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1567 .ops = &clk_ops_branch,
1568 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1569 },
1570};
1571
1572static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1573 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
1574 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001575 .base = &virt_bases[GCC_BASE],
1576 .c = {
1577 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1578 .ops = &clk_ops_branch,
1579 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1580 },
1581};
1582
1583static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1584 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
1585 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001586 .base = &virt_bases[GCC_BASE],
1587 .c = {
1588 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1589 .ops = &clk_ops_branch,
1590 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1591 },
1592};
1593
1594static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1595 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
1596 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001597 .base = &virt_bases[GCC_BASE],
1598 .c = {
1599 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1600 .ops = &clk_ops_branch,
1601 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1602 },
1603};
1604
1605static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1606 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
1607 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001608 .base = &virt_bases[GCC_BASE],
1609 .c = {
1610 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1611 .ops = &clk_ops_branch,
1612 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1613 },
1614};
1615
1616static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1617 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
1618 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001619 .base = &virt_bases[GCC_BASE],
1620 .c = {
1621 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1622 .ops = &clk_ops_branch,
1623 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1624 },
1625};
1626
1627static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1628 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
1629 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001630 .base = &virt_bases[GCC_BASE],
1631 .c = {
1632 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1633 .ops = &clk_ops_branch,
1634 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1635 },
1636};
1637
1638static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1639 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
1640 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001641 .base = &virt_bases[GCC_BASE],
1642 .c = {
1643 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1644 .ops = &clk_ops_branch,
1645 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1646 },
1647};
1648
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001649static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1650 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1651 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1652 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001653 .base = &virt_bases[GCC_BASE],
1654 .c = {
1655 .dbg_name = "gcc_boot_rom_ahb_clk",
1656 .ops = &clk_ops_vote,
1657 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1658 },
1659};
1660
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001661static struct local_vote_clk gcc_blsp2_ahb_clk = {
1662 .cbcr_reg = BLSP2_AHB_CBCR,
1663 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1664 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001665 .base = &virt_bases[GCC_BASE],
1666 .c = {
1667 .dbg_name = "gcc_blsp2_ahb_clk",
1668 .ops = &clk_ops_vote,
1669 CLK_INIT(gcc_blsp2_ahb_clk.c),
1670 },
1671};
1672
1673static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1674 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
1675 .parent = &cxo_clk_src.c,
1676 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001677 .base = &virt_bases[GCC_BASE],
1678 .c = {
1679 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1680 .ops = &clk_ops_branch,
1681 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1682 },
1683};
1684
1685static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1686 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
1687 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001688 .base = &virt_bases[GCC_BASE],
1689 .c = {
1690 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1691 .ops = &clk_ops_branch,
1692 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1693 },
1694};
1695
1696static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1697 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
1698 .parent = &cxo_clk_src.c,
1699 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001700 .base = &virt_bases[GCC_BASE],
1701 .c = {
1702 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1703 .ops = &clk_ops_branch,
1704 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1705 },
1706};
1707
1708static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1709 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
1710 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001711 .base = &virt_bases[GCC_BASE],
1712 .c = {
1713 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1714 .ops = &clk_ops_branch,
1715 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1716 },
1717};
1718
1719static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1720 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
1721 .parent = &cxo_clk_src.c,
1722 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001723 .base = &virt_bases[GCC_BASE],
1724 .c = {
1725 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1726 .ops = &clk_ops_branch,
1727 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1728 },
1729};
1730
1731static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1732 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
1733 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001734 .base = &virt_bases[GCC_BASE],
1735 .c = {
1736 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1737 .ops = &clk_ops_branch,
1738 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1739 },
1740};
1741
1742static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1743 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
1744 .parent = &cxo_clk_src.c,
1745 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001746 .base = &virt_bases[GCC_BASE],
1747 .c = {
1748 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1749 .ops = &clk_ops_branch,
1750 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1751 },
1752};
1753
1754static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1755 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
1756 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001757 .base = &virt_bases[GCC_BASE],
1758 .c = {
1759 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1760 .ops = &clk_ops_branch,
1761 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
1762 },
1763};
1764
1765static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
1766 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
1767 .parent = &cxo_clk_src.c,
1768 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001769 .base = &virt_bases[GCC_BASE],
1770 .c = {
1771 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
1772 .ops = &clk_ops_branch,
1773 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
1774 },
1775};
1776
1777static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
1778 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
1779 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001780 .base = &virt_bases[GCC_BASE],
1781 .c = {
1782 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
1783 .ops = &clk_ops_branch,
1784 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
1785 },
1786};
1787
1788static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
1789 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
1790 .parent = &cxo_clk_src.c,
1791 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001792 .base = &virt_bases[GCC_BASE],
1793 .c = {
1794 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
1795 .ops = &clk_ops_branch,
1796 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
1797 },
1798};
1799
1800static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
1801 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
1802 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001803 .base = &virt_bases[GCC_BASE],
1804 .c = {
1805 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
1806 .ops = &clk_ops_branch,
1807 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
1808 },
1809};
1810
1811static struct branch_clk gcc_blsp2_uart1_apps_clk = {
1812 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
1813 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001814 .base = &virt_bases[GCC_BASE],
1815 .c = {
1816 .dbg_name = "gcc_blsp2_uart1_apps_clk",
1817 .ops = &clk_ops_branch,
1818 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
1819 },
1820};
1821
1822static struct branch_clk gcc_blsp2_uart2_apps_clk = {
1823 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
1824 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001825 .base = &virt_bases[GCC_BASE],
1826 .c = {
1827 .dbg_name = "gcc_blsp2_uart2_apps_clk",
1828 .ops = &clk_ops_branch,
1829 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
1830 },
1831};
1832
1833static struct branch_clk gcc_blsp2_uart3_apps_clk = {
1834 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
1835 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001836 .base = &virt_bases[GCC_BASE],
1837 .c = {
1838 .dbg_name = "gcc_blsp2_uart3_apps_clk",
1839 .ops = &clk_ops_branch,
1840 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
1841 },
1842};
1843
1844static struct branch_clk gcc_blsp2_uart4_apps_clk = {
1845 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
1846 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001847 .base = &virt_bases[GCC_BASE],
1848 .c = {
1849 .dbg_name = "gcc_blsp2_uart4_apps_clk",
1850 .ops = &clk_ops_branch,
1851 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
1852 },
1853};
1854
1855static struct branch_clk gcc_blsp2_uart5_apps_clk = {
1856 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
1857 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001858 .base = &virt_bases[GCC_BASE],
1859 .c = {
1860 .dbg_name = "gcc_blsp2_uart5_apps_clk",
1861 .ops = &clk_ops_branch,
1862 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
1863 },
1864};
1865
1866static struct branch_clk gcc_blsp2_uart6_apps_clk = {
1867 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
1868 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001869 .base = &virt_bases[GCC_BASE],
1870 .c = {
1871 .dbg_name = "gcc_blsp2_uart6_apps_clk",
1872 .ops = &clk_ops_branch,
1873 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
1874 },
1875};
1876
1877static struct local_vote_clk gcc_ce1_clk = {
1878 .cbcr_reg = CE1_CBCR,
1879 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1880 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001881 .base = &virt_bases[GCC_BASE],
1882 .c = {
1883 .dbg_name = "gcc_ce1_clk",
1884 .ops = &clk_ops_vote,
1885 CLK_INIT(gcc_ce1_clk.c),
1886 },
1887};
1888
1889static struct local_vote_clk gcc_ce1_ahb_clk = {
1890 .cbcr_reg = CE1_AHB_CBCR,
1891 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1892 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001893 .base = &virt_bases[GCC_BASE],
1894 .c = {
1895 .dbg_name = "gcc_ce1_ahb_clk",
1896 .ops = &clk_ops_vote,
1897 CLK_INIT(gcc_ce1_ahb_clk.c),
1898 },
1899};
1900
1901static struct local_vote_clk gcc_ce1_axi_clk = {
1902 .cbcr_reg = CE1_AXI_CBCR,
1903 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1904 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001905 .base = &virt_bases[GCC_BASE],
1906 .c = {
1907 .dbg_name = "gcc_ce1_axi_clk",
1908 .ops = &clk_ops_vote,
1909 CLK_INIT(gcc_ce1_axi_clk.c),
1910 },
1911};
1912
1913static struct local_vote_clk gcc_ce2_clk = {
1914 .cbcr_reg = CE2_CBCR,
1915 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1916 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001917 .base = &virt_bases[GCC_BASE],
1918 .c = {
1919 .dbg_name = "gcc_ce2_clk",
1920 .ops = &clk_ops_vote,
1921 CLK_INIT(gcc_ce2_clk.c),
1922 },
1923};
1924
1925static struct local_vote_clk gcc_ce2_ahb_clk = {
1926 .cbcr_reg = CE2_AHB_CBCR,
1927 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1928 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001929 .base = &virt_bases[GCC_BASE],
1930 .c = {
1931 .dbg_name = "gcc_ce1_ahb_clk",
1932 .ops = &clk_ops_vote,
1933 CLK_INIT(gcc_ce1_ahb_clk.c),
1934 },
1935};
1936
1937static struct local_vote_clk gcc_ce2_axi_clk = {
1938 .cbcr_reg = CE2_AXI_CBCR,
1939 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1940 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001941 .base = &virt_bases[GCC_BASE],
1942 .c = {
1943 .dbg_name = "gcc_ce1_axi_clk",
1944 .ops = &clk_ops_vote,
1945 CLK_INIT(gcc_ce2_axi_clk.c),
1946 },
1947};
1948
1949static struct branch_clk gcc_gp1_clk = {
1950 .cbcr_reg = GP1_CBCR,
1951 .parent = &gp1_clk_src.c,
1952 .base = &virt_bases[GCC_BASE],
1953 .c = {
1954 .dbg_name = "gcc_gp1_clk",
1955 .ops = &clk_ops_branch,
1956 CLK_INIT(gcc_gp1_clk.c),
1957 },
1958};
1959
1960static struct branch_clk gcc_gp2_clk = {
1961 .cbcr_reg = GP2_CBCR,
1962 .parent = &gp2_clk_src.c,
1963 .base = &virt_bases[GCC_BASE],
1964 .c = {
1965 .dbg_name = "gcc_gp2_clk",
1966 .ops = &clk_ops_branch,
1967 CLK_INIT(gcc_gp2_clk.c),
1968 },
1969};
1970
1971static struct branch_clk gcc_gp3_clk = {
1972 .cbcr_reg = GP3_CBCR,
1973 .parent = &gp3_clk_src.c,
1974 .base = &virt_bases[GCC_BASE],
1975 .c = {
1976 .dbg_name = "gcc_gp3_clk",
1977 .ops = &clk_ops_branch,
1978 CLK_INIT(gcc_gp3_clk.c),
1979 },
1980};
1981
1982static struct branch_clk gcc_pdm2_clk = {
1983 .cbcr_reg = PDM2_CBCR,
1984 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001985 .base = &virt_bases[GCC_BASE],
1986 .c = {
1987 .dbg_name = "gcc_pdm2_clk",
1988 .ops = &clk_ops_branch,
1989 CLK_INIT(gcc_pdm2_clk.c),
1990 },
1991};
1992
1993static struct branch_clk gcc_pdm_ahb_clk = {
1994 .cbcr_reg = PDM_AHB_CBCR,
1995 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001996 .base = &virt_bases[GCC_BASE],
1997 .c = {
1998 .dbg_name = "gcc_pdm_ahb_clk",
1999 .ops = &clk_ops_branch,
2000 CLK_INIT(gcc_pdm_ahb_clk.c),
2001 },
2002};
2003
2004static struct local_vote_clk gcc_prng_ahb_clk = {
2005 .cbcr_reg = PRNG_AHB_CBCR,
2006 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2007 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002008 .base = &virt_bases[GCC_BASE],
2009 .c = {
2010 .dbg_name = "gcc_prng_ahb_clk",
2011 .ops = &clk_ops_vote,
2012 CLK_INIT(gcc_prng_ahb_clk.c),
2013 },
2014};
2015
2016static struct branch_clk gcc_sdcc1_ahb_clk = {
2017 .cbcr_reg = SDCC1_AHB_CBCR,
2018 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002019 .base = &virt_bases[GCC_BASE],
2020 .c = {
2021 .dbg_name = "gcc_sdcc1_ahb_clk",
2022 .ops = &clk_ops_branch,
2023 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2024 },
2025};
2026
2027static struct branch_clk gcc_sdcc1_apps_clk = {
2028 .cbcr_reg = SDCC1_APPS_CBCR,
2029 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002030 .base = &virt_bases[GCC_BASE],
2031 .c = {
2032 .dbg_name = "gcc_sdcc1_apps_clk",
2033 .ops = &clk_ops_branch,
2034 CLK_INIT(gcc_sdcc1_apps_clk.c),
2035 },
2036};
2037
2038static struct branch_clk gcc_sdcc2_ahb_clk = {
2039 .cbcr_reg = SDCC2_AHB_CBCR,
2040 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002041 .base = &virt_bases[GCC_BASE],
2042 .c = {
2043 .dbg_name = "gcc_sdcc2_ahb_clk",
2044 .ops = &clk_ops_branch,
2045 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2046 },
2047};
2048
2049static struct branch_clk gcc_sdcc2_apps_clk = {
2050 .cbcr_reg = SDCC2_APPS_CBCR,
2051 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002052 .base = &virt_bases[GCC_BASE],
2053 .c = {
2054 .dbg_name = "gcc_sdcc2_apps_clk",
2055 .ops = &clk_ops_branch,
2056 CLK_INIT(gcc_sdcc2_apps_clk.c),
2057 },
2058};
2059
2060static struct branch_clk gcc_sdcc3_ahb_clk = {
2061 .cbcr_reg = SDCC3_AHB_CBCR,
2062 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002063 .base = &virt_bases[GCC_BASE],
2064 .c = {
2065 .dbg_name = "gcc_sdcc3_ahb_clk",
2066 .ops = &clk_ops_branch,
2067 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2068 },
2069};
2070
2071static struct branch_clk gcc_sdcc3_apps_clk = {
2072 .cbcr_reg = SDCC3_APPS_CBCR,
2073 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002074 .base = &virt_bases[GCC_BASE],
2075 .c = {
2076 .dbg_name = "gcc_sdcc3_apps_clk",
2077 .ops = &clk_ops_branch,
2078 CLK_INIT(gcc_sdcc3_apps_clk.c),
2079 },
2080};
2081
2082static struct branch_clk gcc_sdcc4_ahb_clk = {
2083 .cbcr_reg = SDCC4_AHB_CBCR,
2084 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002085 .base = &virt_bases[GCC_BASE],
2086 .c = {
2087 .dbg_name = "gcc_sdcc4_ahb_clk",
2088 .ops = &clk_ops_branch,
2089 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2090 },
2091};
2092
2093static struct branch_clk gcc_sdcc4_apps_clk = {
2094 .cbcr_reg = SDCC4_APPS_CBCR,
2095 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002096 .base = &virt_bases[GCC_BASE],
2097 .c = {
2098 .dbg_name = "gcc_sdcc4_apps_clk",
2099 .ops = &clk_ops_branch,
2100 CLK_INIT(gcc_sdcc4_apps_clk.c),
2101 },
2102};
2103
2104static struct branch_clk gcc_tsif_ahb_clk = {
2105 .cbcr_reg = TSIF_AHB_CBCR,
2106 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002107 .base = &virt_bases[GCC_BASE],
2108 .c = {
2109 .dbg_name = "gcc_tsif_ahb_clk",
2110 .ops = &clk_ops_branch,
2111 CLK_INIT(gcc_tsif_ahb_clk.c),
2112 },
2113};
2114
2115static struct branch_clk gcc_tsif_ref_clk = {
2116 .cbcr_reg = TSIF_REF_CBCR,
2117 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002118 .base = &virt_bases[GCC_BASE],
2119 .c = {
2120 .dbg_name = "gcc_tsif_ref_clk",
2121 .ops = &clk_ops_branch,
2122 CLK_INIT(gcc_tsif_ref_clk.c),
2123 },
2124};
2125
2126static struct branch_clk gcc_usb30_master_clk = {
2127 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002128 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002129 .parent = &usb30_master_clk_src.c,
2130 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002131 .base = &virt_bases[GCC_BASE],
2132 .c = {
2133 .dbg_name = "gcc_usb30_master_clk",
2134 .ops = &clk_ops_branch,
2135 CLK_INIT(gcc_usb30_master_clk.c),
2136 },
2137};
2138
2139static struct branch_clk gcc_usb30_mock_utmi_clk = {
2140 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
2141 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002142 .base = &virt_bases[GCC_BASE],
2143 .c = {
2144 .dbg_name = "gcc_usb30_mock_utmi_clk",
2145 .ops = &clk_ops_branch,
2146 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2147 },
2148};
2149
2150static struct branch_clk gcc_usb_hs_ahb_clk = {
2151 .cbcr_reg = USB_HS_AHB_CBCR,
2152 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002153 .base = &virt_bases[GCC_BASE],
2154 .c = {
2155 .dbg_name = "gcc_usb_hs_ahb_clk",
2156 .ops = &clk_ops_branch,
2157 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2158 },
2159};
2160
2161static struct branch_clk gcc_usb_hs_system_clk = {
2162 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002163 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002164 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002165 .base = &virt_bases[GCC_BASE],
2166 .c = {
2167 .dbg_name = "gcc_usb_hs_system_clk",
2168 .ops = &clk_ops_branch,
2169 CLK_INIT(gcc_usb_hs_system_clk.c),
2170 },
2171};
2172
2173static struct branch_clk gcc_usb_hsic_ahb_clk = {
2174 .cbcr_reg = USB_HSIC_AHB_CBCR,
2175 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002176 .base = &virt_bases[GCC_BASE],
2177 .c = {
2178 .dbg_name = "gcc_usb_hsic_ahb_clk",
2179 .ops = &clk_ops_branch,
2180 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2181 },
2182};
2183
2184static struct branch_clk gcc_usb_hsic_clk = {
2185 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002186 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002187 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002188 .base = &virt_bases[GCC_BASE],
2189 .c = {
2190 .dbg_name = "gcc_usb_hsic_clk",
2191 .ops = &clk_ops_branch,
2192 CLK_INIT(gcc_usb_hsic_clk.c),
2193 },
2194};
2195
2196static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2197 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
2198 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002199 .base = &virt_bases[GCC_BASE],
2200 .c = {
2201 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2202 .ops = &clk_ops_branch,
2203 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2204 },
2205};
2206
2207static struct branch_clk gcc_usb_hsic_system_clk = {
2208 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
2209 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002210 .base = &virt_bases[GCC_BASE],
2211 .c = {
2212 .dbg_name = "gcc_usb_hsic_system_clk",
2213 .ops = &clk_ops_branch,
2214 CLK_INIT(gcc_usb_hsic_system_clk.c),
2215 },
2216};
2217
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002218static struct branch_clk gcc_mss_cfg_ahb_clk = {
2219 .cbcr_reg = MSS_CFG_AHB_CBCR,
2220 .has_sibling = 1,
2221 .base = &virt_bases[GCC_BASE],
2222 .c = {
2223 .dbg_name = "gcc_mss_cfg_ahb_clk",
2224 .ops = &clk_ops_branch,
2225 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2226 },
2227};
2228
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002229static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
2230 F_MM( 19200000, cxo, 1, 0, 0),
2231 F_MM(150000000, gpll0, 4, 0, 0),
2232 F_MM(333330000, mmpll1, 3, 0, 0),
2233 F_MM(400000000, mmpll0, 2, 0, 0),
2234 F_END
2235};
2236
2237static struct rcg_clk axi_clk_src = {
2238 .cmd_rcgr_reg = 0x5040,
2239 .set_rate = set_rate_hid,
2240 .freq_tbl = ftbl_mmss_axi_clk,
2241 .current_freq = &rcg_dummy_freq,
2242 .base = &virt_bases[MMSS_BASE],
2243 .c = {
2244 .dbg_name = "axi_clk_src",
2245 .ops = &clk_ops_rcg,
2246 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 333330000,
2247 HIGH, 400000000),
2248 CLK_INIT(axi_clk_src.c),
2249 },
2250};
2251
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002252static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2253 F_MM( 19200000, cxo, 1, 0, 0),
2254 F_MM(150000000, gpll0, 4, 0, 0),
2255 F_MM(333330000, mmpll1, 3, 0, 0),
2256 F_MM(400000000, mmpll0, 2, 0, 0),
2257 F_END
2258};
2259
2260struct rcg_clk ocmemnoc_clk_src = {
2261 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2262 .set_rate = set_rate_hid,
2263 .freq_tbl = ftbl_ocmemnoc_clk,
2264 .current_freq = &rcg_dummy_freq,
2265 .base = &virt_bases[MMSS_BASE],
2266 .c = {
2267 .dbg_name = "ocmemnoc_clk_src",
2268 .ops = &clk_ops_rcg,
2269 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 333330000,
2270 HIGH, 400000000),
2271 CLK_INIT(ocmemnoc_clk_src.c),
2272 },
2273};
2274
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002275static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2276 F_MM(100000000, gpll0, 6, 0, 0),
2277 F_MM(200000000, mmpll0, 4, 0, 0),
2278 F_END
2279};
2280
2281static struct rcg_clk csi0_clk_src = {
2282 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2283 .set_rate = set_rate_hid,
2284 .freq_tbl = ftbl_camss_csi0_3_clk,
2285 .current_freq = &rcg_dummy_freq,
2286 .base = &virt_bases[MMSS_BASE],
2287 .c = {
2288 .dbg_name = "csi0_clk_src",
2289 .ops = &clk_ops_rcg,
2290 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2291 CLK_INIT(csi0_clk_src.c),
2292 },
2293};
2294
2295static struct rcg_clk csi1_clk_src = {
2296 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2297 .set_rate = set_rate_hid,
2298 .freq_tbl = ftbl_camss_csi0_3_clk,
2299 .current_freq = &rcg_dummy_freq,
2300 .base = &virt_bases[MMSS_BASE],
2301 .c = {
2302 .dbg_name = "csi1_clk_src",
2303 .ops = &clk_ops_rcg,
2304 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2305 CLK_INIT(csi1_clk_src.c),
2306 },
2307};
2308
2309static struct rcg_clk csi2_clk_src = {
2310 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2311 .set_rate = set_rate_hid,
2312 .freq_tbl = ftbl_camss_csi0_3_clk,
2313 .current_freq = &rcg_dummy_freq,
2314 .base = &virt_bases[MMSS_BASE],
2315 .c = {
2316 .dbg_name = "csi2_clk_src",
2317 .ops = &clk_ops_rcg,
2318 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2319 CLK_INIT(csi2_clk_src.c),
2320 },
2321};
2322
2323static struct rcg_clk csi3_clk_src = {
2324 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2325 .set_rate = set_rate_hid,
2326 .freq_tbl = ftbl_camss_csi0_3_clk,
2327 .current_freq = &rcg_dummy_freq,
2328 .base = &virt_bases[MMSS_BASE],
2329 .c = {
2330 .dbg_name = "csi3_clk_src",
2331 .ops = &clk_ops_rcg,
2332 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2333 CLK_INIT(csi3_clk_src.c),
2334 },
2335};
2336
2337static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2338 F_MM( 37500000, gpll0, 16, 0, 0),
2339 F_MM( 50000000, gpll0, 12, 0, 0),
2340 F_MM( 60000000, gpll0, 10, 0, 0),
2341 F_MM( 80000000, gpll0, 7.5, 0, 0),
2342 F_MM(100000000, gpll0, 6, 0, 0),
2343 F_MM(109090000, gpll0, 5.5, 0, 0),
2344 F_MM(150000000, gpll0, 4, 0, 0),
2345 F_MM(200000000, gpll0, 3, 0, 0),
2346 F_MM(228570000, mmpll0, 3.5, 0, 0),
2347 F_MM(266670000, mmpll0, 3, 0, 0),
2348 F_MM(320000000, mmpll0, 2.5, 0, 0),
2349 F_END
2350};
2351
2352static struct rcg_clk vfe0_clk_src = {
2353 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2354 .set_rate = set_rate_hid,
2355 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2356 .current_freq = &rcg_dummy_freq,
2357 .base = &virt_bases[MMSS_BASE],
2358 .c = {
2359 .dbg_name = "vfe0_clk_src",
2360 .ops = &clk_ops_rcg,
2361 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2362 HIGH, 320000000),
2363 CLK_INIT(vfe0_clk_src.c),
2364 },
2365};
2366
2367static struct rcg_clk vfe1_clk_src = {
2368 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2369 .set_rate = set_rate_hid,
2370 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2371 .current_freq = &rcg_dummy_freq,
2372 .base = &virt_bases[MMSS_BASE],
2373 .c = {
2374 .dbg_name = "vfe1_clk_src",
2375 .ops = &clk_ops_rcg,
2376 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2377 HIGH, 320000000),
2378 CLK_INIT(vfe1_clk_src.c),
2379 },
2380};
2381
2382static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2383 F_MM( 37500000, gpll0, 16, 0, 0),
2384 F_MM( 60000000, gpll0, 10, 0, 0),
2385 F_MM( 75000000, gpll0, 8, 0, 0),
2386 F_MM( 85710000, gpll0, 7, 0, 0),
2387 F_MM(100000000, gpll0, 6, 0, 0),
2388 F_MM(133330000, mmpll0, 6, 0, 0),
2389 F_MM(160000000, mmpll0, 5, 0, 0),
2390 F_MM(200000000, mmpll0, 4, 0, 0),
2391 F_MM(266670000, mmpll0, 3, 0, 0),
2392 F_MM(320000000, mmpll0, 2.5, 0, 0),
2393 F_END
2394};
2395
2396static struct rcg_clk mdp_clk_src = {
2397 .cmd_rcgr_reg = MDP_CMD_RCGR,
2398 .set_rate = set_rate_hid,
2399 .freq_tbl = ftbl_mdss_mdp_clk,
2400 .current_freq = &rcg_dummy_freq,
2401 .base = &virt_bases[MMSS_BASE],
2402 .c = {
2403 .dbg_name = "mdp_clk_src",
2404 .ops = &clk_ops_rcg,
2405 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2406 HIGH, 320000000),
2407 CLK_INIT(mdp_clk_src.c),
2408 },
2409};
2410
2411static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2412 F_MM(19200000, cxo, 1, 0, 0),
2413 F_END
2414};
2415
2416static struct rcg_clk cci_clk_src = {
2417 .cmd_rcgr_reg = CCI_CMD_RCGR,
2418 .set_rate = set_rate_hid,
2419 .freq_tbl = ftbl_camss_cci_cci_clk,
2420 .current_freq = &rcg_dummy_freq,
2421 .base = &virt_bases[MMSS_BASE],
2422 .c = {
2423 .dbg_name = "cci_clk_src",
2424 .ops = &clk_ops_rcg,
2425 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2426 CLK_INIT(cci_clk_src.c),
2427 },
2428};
2429
2430static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2431 F_MM( 10000, cxo, 16, 1, 120),
2432 F_MM( 20000, cxo, 16, 1, 50),
2433 F_MM( 6000000, gpll0, 10, 1, 10),
2434 F_MM(12000000, gpll0, 10, 1, 5),
2435 F_MM(13000000, gpll0, 10, 13, 60),
2436 F_MM(24000000, gpll0, 5, 1, 5),
2437 F_END
2438};
2439
2440static struct rcg_clk mmss_gp0_clk_src = {
2441 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2442 .set_rate = set_rate_mnd,
2443 .freq_tbl = ftbl_camss_gp0_1_clk,
2444 .current_freq = &rcg_dummy_freq,
2445 .base = &virt_bases[MMSS_BASE],
2446 .c = {
2447 .dbg_name = "mmss_gp0_clk_src",
2448 .ops = &clk_ops_rcg_mnd,
2449 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2450 CLK_INIT(mmss_gp0_clk_src.c),
2451 },
2452};
2453
2454static struct rcg_clk mmss_gp1_clk_src = {
2455 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2456 .set_rate = set_rate_mnd,
2457 .freq_tbl = ftbl_camss_gp0_1_clk,
2458 .current_freq = &rcg_dummy_freq,
2459 .base = &virt_bases[MMSS_BASE],
2460 .c = {
2461 .dbg_name = "mmss_gp1_clk_src",
2462 .ops = &clk_ops_rcg_mnd,
2463 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2464 CLK_INIT(mmss_gp1_clk_src.c),
2465 },
2466};
2467
2468static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2469 F_MM( 75000000, gpll0, 8, 0, 0),
2470 F_MM(150000000, gpll0, 4, 0, 0),
2471 F_MM(200000000, gpll0, 3, 0, 0),
2472 F_MM(228570000, mmpll0, 3.5, 0, 0),
2473 F_MM(266670000, mmpll0, 3, 0, 0),
2474 F_MM(320000000, mmpll0, 2.5, 0, 0),
2475 F_END
2476};
2477
2478static struct rcg_clk jpeg0_clk_src = {
2479 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2480 .set_rate = set_rate_hid,
2481 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2482 .current_freq = &rcg_dummy_freq,
2483 .base = &virt_bases[MMSS_BASE],
2484 .c = {
2485 .dbg_name = "jpeg0_clk_src",
2486 .ops = &clk_ops_rcg,
2487 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2488 HIGH, 320000000),
2489 CLK_INIT(jpeg0_clk_src.c),
2490 },
2491};
2492
2493static struct rcg_clk jpeg1_clk_src = {
2494 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2495 .set_rate = set_rate_hid,
2496 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2497 .current_freq = &rcg_dummy_freq,
2498 .base = &virt_bases[MMSS_BASE],
2499 .c = {
2500 .dbg_name = "jpeg1_clk_src",
2501 .ops = &clk_ops_rcg,
2502 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2503 HIGH, 320000000),
2504 CLK_INIT(jpeg1_clk_src.c),
2505 },
2506};
2507
2508static struct rcg_clk jpeg2_clk_src = {
2509 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2510 .set_rate = set_rate_hid,
2511 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2512 .current_freq = &rcg_dummy_freq,
2513 .base = &virt_bases[MMSS_BASE],
2514 .c = {
2515 .dbg_name = "jpeg2_clk_src",
2516 .ops = &clk_ops_rcg,
2517 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2518 HIGH, 320000000),
2519 CLK_INIT(jpeg2_clk_src.c),
2520 },
2521};
2522
2523static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
2524 F_MM(66670000, gpll0, 9, 0, 0),
2525 F_END
2526};
2527
2528static struct rcg_clk mclk0_clk_src = {
2529 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2530 .set_rate = set_rate_hid,
2531 .freq_tbl = ftbl_camss_mclk0_3_clk,
2532 .current_freq = &rcg_dummy_freq,
2533 .base = &virt_bases[MMSS_BASE],
2534 .c = {
2535 .dbg_name = "mclk0_clk_src",
2536 .ops = &clk_ops_rcg,
2537 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2538 CLK_INIT(mclk0_clk_src.c),
2539 },
2540};
2541
2542static struct rcg_clk mclk1_clk_src = {
2543 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2544 .set_rate = set_rate_hid,
2545 .freq_tbl = ftbl_camss_mclk0_3_clk,
2546 .current_freq = &rcg_dummy_freq,
2547 .base = &virt_bases[MMSS_BASE],
2548 .c = {
2549 .dbg_name = "mclk1_clk_src",
2550 .ops = &clk_ops_rcg,
2551 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2552 CLK_INIT(mclk1_clk_src.c),
2553 },
2554};
2555
2556static struct rcg_clk mclk2_clk_src = {
2557 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2558 .set_rate = set_rate_hid,
2559 .freq_tbl = ftbl_camss_mclk0_3_clk,
2560 .current_freq = &rcg_dummy_freq,
2561 .base = &virt_bases[MMSS_BASE],
2562 .c = {
2563 .dbg_name = "mclk2_clk_src",
2564 .ops = &clk_ops_rcg,
2565 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2566 CLK_INIT(mclk2_clk_src.c),
2567 },
2568};
2569
2570static struct rcg_clk mclk3_clk_src = {
2571 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2572 .set_rate = set_rate_hid,
2573 .freq_tbl = ftbl_camss_mclk0_3_clk,
2574 .current_freq = &rcg_dummy_freq,
2575 .base = &virt_bases[MMSS_BASE],
2576 .c = {
2577 .dbg_name = "mclk3_clk_src",
2578 .ops = &clk_ops_rcg,
2579 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2580 CLK_INIT(mclk3_clk_src.c),
2581 },
2582};
2583
2584static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2585 F_MM(100000000, gpll0, 6, 0, 0),
2586 F_MM(200000000, mmpll0, 4, 0, 0),
2587 F_END
2588};
2589
2590static struct rcg_clk csi0phytimer_clk_src = {
2591 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2592 .set_rate = set_rate_hid,
2593 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2594 .current_freq = &rcg_dummy_freq,
2595 .base = &virt_bases[MMSS_BASE],
2596 .c = {
2597 .dbg_name = "csi0phytimer_clk_src",
2598 .ops = &clk_ops_rcg,
2599 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2600 CLK_INIT(csi0phytimer_clk_src.c),
2601 },
2602};
2603
2604static struct rcg_clk csi1phytimer_clk_src = {
2605 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2606 .set_rate = set_rate_hid,
2607 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2608 .current_freq = &rcg_dummy_freq,
2609 .base = &virt_bases[MMSS_BASE],
2610 .c = {
2611 .dbg_name = "csi1phytimer_clk_src",
2612 .ops = &clk_ops_rcg,
2613 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2614 CLK_INIT(csi1phytimer_clk_src.c),
2615 },
2616};
2617
2618static struct rcg_clk csi2phytimer_clk_src = {
2619 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2620 .set_rate = set_rate_hid,
2621 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2622 .current_freq = &rcg_dummy_freq,
2623 .base = &virt_bases[MMSS_BASE],
2624 .c = {
2625 .dbg_name = "csi2phytimer_clk_src",
2626 .ops = &clk_ops_rcg,
2627 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2628 CLK_INIT(csi2phytimer_clk_src.c),
2629 },
2630};
2631
2632static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2633 F_MM(150000000, gpll0, 4, 0, 0),
2634 F_MM(266670000, mmpll0, 3, 0, 0),
2635 F_MM(320000000, mmpll0, 2.5, 0, 0),
2636 F_END
2637};
2638
2639static struct rcg_clk cpp_clk_src = {
2640 .cmd_rcgr_reg = CPP_CMD_RCGR,
2641 .set_rate = set_rate_hid,
2642 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2643 .current_freq = &rcg_dummy_freq,
2644 .base = &virt_bases[MMSS_BASE],
2645 .c = {
2646 .dbg_name = "cpp_clk_src",
2647 .ops = &clk_ops_rcg,
2648 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2649 HIGH, 320000000),
2650 CLK_INIT(cpp_clk_src.c),
2651 },
2652};
2653
2654static struct clk_freq_tbl ftbl_mdss_byte0_1_clk[] = {
2655 F_MDSS( 93750000, dsipll_750, 8, 0, 0),
2656 F_MDSS(187500000, dsipll_750, 4, 0, 0),
2657 F_END
2658};
2659
2660static struct rcg_clk byte0_clk_src = {
2661 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
2662 .set_rate = set_rate_hid,
2663 .freq_tbl = ftbl_mdss_byte0_1_clk,
2664 .current_freq = &rcg_dummy_freq,
2665 .base = &virt_bases[MMSS_BASE],
2666 .c = {
2667 .dbg_name = "byte0_clk_src",
2668 .ops = &clk_ops_rcg,
2669 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2670 HIGH, 188000000),
2671 CLK_INIT(byte0_clk_src.c),
2672 },
2673};
2674
2675static struct rcg_clk byte1_clk_src = {
2676 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
2677 .set_rate = set_rate_hid,
2678 .freq_tbl = ftbl_mdss_byte0_1_clk,
2679 .current_freq = &rcg_dummy_freq,
2680 .base = &virt_bases[MMSS_BASE],
2681 .c = {
2682 .dbg_name = "byte1_clk_src",
2683 .ops = &clk_ops_rcg,
2684 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2685 HIGH, 188000000),
2686 CLK_INIT(byte1_clk_src.c),
2687 },
2688};
2689
2690static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
2691 F_MM(19200000, cxo, 1, 0, 0),
2692 F_END
2693};
2694
2695static struct rcg_clk edpaux_clk_src = {
2696 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
2697 .set_rate = set_rate_hid,
2698 .freq_tbl = ftbl_mdss_edpaux_clk,
2699 .current_freq = &rcg_dummy_freq,
2700 .base = &virt_bases[MMSS_BASE],
2701 .c = {
2702 .dbg_name = "edpaux_clk_src",
2703 .ops = &clk_ops_rcg,
2704 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2705 CLK_INIT(edpaux_clk_src.c),
2706 },
2707};
2708
2709static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
2710 F_MDSS(135000000, edppll_270, 2, 0, 0),
2711 F_MDSS(270000000, edppll_270, 11, 0, 0),
2712 F_END
2713};
2714
2715static struct rcg_clk edplink_clk_src = {
2716 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
2717 .set_rate = set_rate_hid,
2718 .freq_tbl = ftbl_mdss_edplink_clk,
2719 .current_freq = &rcg_dummy_freq,
2720 .base = &virt_bases[MMSS_BASE],
2721 .c = {
2722 .dbg_name = "edplink_clk_src",
2723 .ops = &clk_ops_rcg,
2724 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
2725 CLK_INIT(edplink_clk_src.c),
2726 },
2727};
2728
2729static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
2730 F_MDSS(175000000, edppll_350, 2, 0, 0),
2731 F_MDSS(350000000, edppll_350, 11, 0, 0),
2732 F_END
2733};
2734
2735static struct rcg_clk edppixel_clk_src = {
2736 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
2737 .set_rate = set_rate_mnd,
2738 .freq_tbl = ftbl_mdss_edppixel_clk,
2739 .current_freq = &rcg_dummy_freq,
2740 .base = &virt_bases[MMSS_BASE],
2741 .c = {
2742 .dbg_name = "edppixel_clk_src",
2743 .ops = &clk_ops_rcg_mnd,
2744 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
2745 CLK_INIT(edppixel_clk_src.c),
2746 },
2747};
2748
2749static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
2750 F_MM(19200000, cxo, 1, 0, 0),
2751 F_END
2752};
2753
2754static struct rcg_clk esc0_clk_src = {
2755 .cmd_rcgr_reg = ESC0_CMD_RCGR,
2756 .set_rate = set_rate_hid,
2757 .freq_tbl = ftbl_mdss_esc0_1_clk,
2758 .current_freq = &rcg_dummy_freq,
2759 .base = &virt_bases[MMSS_BASE],
2760 .c = {
2761 .dbg_name = "esc0_clk_src",
2762 .ops = &clk_ops_rcg,
2763 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2764 CLK_INIT(esc0_clk_src.c),
2765 },
2766};
2767
2768static struct rcg_clk esc1_clk_src = {
2769 .cmd_rcgr_reg = ESC1_CMD_RCGR,
2770 .set_rate = set_rate_hid,
2771 .freq_tbl = ftbl_mdss_esc0_1_clk,
2772 .current_freq = &rcg_dummy_freq,
2773 .base = &virt_bases[MMSS_BASE],
2774 .c = {
2775 .dbg_name = "esc1_clk_src",
2776 .ops = &clk_ops_rcg,
2777 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2778 CLK_INIT(esc1_clk_src.c),
2779 },
2780};
2781
2782static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
2783 F_MDSS(148500000, hdmipll_297, 2, 0, 0),
2784 F_END
2785};
2786
2787static struct rcg_clk extpclk_clk_src = {
2788 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
2789 .set_rate = set_rate_hid,
2790 .freq_tbl = ftbl_mdss_extpclk_clk,
2791 .current_freq = &rcg_dummy_freq,
2792 .base = &virt_bases[MMSS_BASE],
2793 .c = {
2794 .dbg_name = "extpclk_clk_src",
2795 .ops = &clk_ops_rcg,
2796 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
2797 CLK_INIT(extpclk_clk_src.c),
2798 },
2799};
2800
2801static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
2802 F_MDSS(19200000, cxo, 1, 0, 0),
2803 F_END
2804};
2805
2806static struct rcg_clk hdmi_clk_src = {
2807 .cmd_rcgr_reg = HDMI_CMD_RCGR,
2808 .set_rate = set_rate_hid,
2809 .freq_tbl = ftbl_mdss_hdmi_clk,
2810 .current_freq = &rcg_dummy_freq,
2811 .base = &virt_bases[MMSS_BASE],
2812 .c = {
2813 .dbg_name = "hdmi_clk_src",
2814 .ops = &clk_ops_rcg,
2815 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2816 CLK_INIT(hdmi_clk_src.c),
2817 },
2818};
2819
2820static struct clk_freq_tbl ftbl_mdss_pclk0_1_clk[] = {
2821 F_MDSS(125000000, dsipll_250, 2, 0, 0),
2822 F_MDSS(250000000, dsipll_250, 1, 0, 0),
2823 F_END
2824};
2825
2826static struct rcg_clk pclk0_clk_src = {
2827 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
2828 .set_rate = set_rate_mnd,
2829 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2830 .current_freq = &rcg_dummy_freq,
2831 .base = &virt_bases[MMSS_BASE],
2832 .c = {
2833 .dbg_name = "pclk0_clk_src",
2834 .ops = &clk_ops_rcg_mnd,
2835 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2836 CLK_INIT(pclk0_clk_src.c),
2837 },
2838};
2839
2840static struct rcg_clk pclk1_clk_src = {
2841 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
2842 .set_rate = set_rate_mnd,
2843 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2844 .current_freq = &rcg_dummy_freq,
2845 .base = &virt_bases[MMSS_BASE],
2846 .c = {
2847 .dbg_name = "pclk1_clk_src",
2848 .ops = &clk_ops_rcg_mnd,
2849 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2850 CLK_INIT(pclk1_clk_src.c),
2851 },
2852};
2853
2854static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
2855 F_MDSS(19200000, cxo, 1, 0, 0),
2856 F_END
2857};
2858
2859static struct rcg_clk vsync_clk_src = {
2860 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
2861 .set_rate = set_rate_hid,
2862 .freq_tbl = ftbl_mdss_vsync_clk,
2863 .current_freq = &rcg_dummy_freq,
2864 .base = &virt_bases[MMSS_BASE],
2865 .c = {
2866 .dbg_name = "vsync_clk_src",
2867 .ops = &clk_ops_rcg,
2868 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2869 CLK_INIT(vsync_clk_src.c),
2870 },
2871};
2872
2873static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
2874 F_MM( 50000000, gpll0, 12, 0, 0),
2875 F_MM(100000000, gpll0, 6, 0, 0),
2876 F_MM(133330000, mmpll0, 6, 0, 0),
2877 F_MM(200000000, mmpll0, 4, 0, 0),
2878 F_MM(266670000, mmpll0, 3, 0, 0),
2879 F_MM(410000000, mmpll3, 2, 0, 0),
2880 F_END
2881};
2882
2883static struct rcg_clk vcodec0_clk_src = {
2884 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
2885 .set_rate = set_rate_mnd,
2886 .freq_tbl = ftbl_venus0_vcodec0_clk,
2887 .current_freq = &rcg_dummy_freq,
2888 .base = &virt_bases[MMSS_BASE],
2889 .c = {
2890 .dbg_name = "vcodec0_clk_src",
2891 .ops = &clk_ops_rcg_mnd,
2892 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2893 HIGH, 410000000),
2894 CLK_INIT(vcodec0_clk_src.c),
2895 },
2896};
2897
2898static struct branch_clk camss_cci_cci_ahb_clk = {
2899 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002900 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002901 .base = &virt_bases[MMSS_BASE],
2902 .c = {
2903 .dbg_name = "camss_cci_cci_ahb_clk",
2904 .ops = &clk_ops_branch,
2905 CLK_INIT(camss_cci_cci_ahb_clk.c),
2906 },
2907};
2908
2909static struct branch_clk camss_cci_cci_clk = {
2910 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
2911 .parent = &cci_clk_src.c,
2912 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002913 .base = &virt_bases[MMSS_BASE],
2914 .c = {
2915 .dbg_name = "camss_cci_cci_clk",
2916 .ops = &clk_ops_branch,
2917 CLK_INIT(camss_cci_cci_clk.c),
2918 },
2919};
2920
2921static struct branch_clk camss_csi0_ahb_clk = {
2922 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002923 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002924 .base = &virt_bases[MMSS_BASE],
2925 .c = {
2926 .dbg_name = "camss_csi0_ahb_clk",
2927 .ops = &clk_ops_branch,
2928 CLK_INIT(camss_csi0_ahb_clk.c),
2929 },
2930};
2931
2932static struct branch_clk camss_csi0_clk = {
2933 .cbcr_reg = CAMSS_CSI0_CBCR,
2934 .parent = &csi0_clk_src.c,
2935 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002936 .base = &virt_bases[MMSS_BASE],
2937 .c = {
2938 .dbg_name = "camss_csi0_clk",
2939 .ops = &clk_ops_branch,
2940 CLK_INIT(camss_csi0_clk.c),
2941 },
2942};
2943
2944static struct branch_clk camss_csi0phy_clk = {
2945 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
2946 .parent = &csi0_clk_src.c,
2947 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002948 .base = &virt_bases[MMSS_BASE],
2949 .c = {
2950 .dbg_name = "camss_csi0phy_clk",
2951 .ops = &clk_ops_branch,
2952 CLK_INIT(camss_csi0phy_clk.c),
2953 },
2954};
2955
2956static struct branch_clk camss_csi0pix_clk = {
2957 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
2958 .parent = &csi0_clk_src.c,
2959 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002960 .base = &virt_bases[MMSS_BASE],
2961 .c = {
2962 .dbg_name = "camss_csi0pix_clk",
2963 .ops = &clk_ops_branch,
2964 CLK_INIT(camss_csi0pix_clk.c),
2965 },
2966};
2967
2968static struct branch_clk camss_csi0rdi_clk = {
2969 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
2970 .parent = &csi0_clk_src.c,
2971 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002972 .base = &virt_bases[MMSS_BASE],
2973 .c = {
2974 .dbg_name = "camss_csi0rdi_clk",
2975 .ops = &clk_ops_branch,
2976 CLK_INIT(camss_csi0rdi_clk.c),
2977 },
2978};
2979
2980static struct branch_clk camss_csi1_ahb_clk = {
2981 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002982 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002983 .base = &virt_bases[MMSS_BASE],
2984 .c = {
2985 .dbg_name = "camss_csi1_ahb_clk",
2986 .ops = &clk_ops_branch,
2987 CLK_INIT(camss_csi1_ahb_clk.c),
2988 },
2989};
2990
2991static struct branch_clk camss_csi1_clk = {
2992 .cbcr_reg = CAMSS_CSI1_CBCR,
2993 .parent = &csi1_clk_src.c,
2994 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002995 .base = &virt_bases[MMSS_BASE],
2996 .c = {
2997 .dbg_name = "camss_csi1_clk",
2998 .ops = &clk_ops_branch,
2999 CLK_INIT(camss_csi1_clk.c),
3000 },
3001};
3002
3003static struct branch_clk camss_csi1phy_clk = {
3004 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
3005 .parent = &csi1_clk_src.c,
3006 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003007 .base = &virt_bases[MMSS_BASE],
3008 .c = {
3009 .dbg_name = "camss_csi1phy_clk",
3010 .ops = &clk_ops_branch,
3011 CLK_INIT(camss_csi1phy_clk.c),
3012 },
3013};
3014
3015static struct branch_clk camss_csi1pix_clk = {
3016 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
3017 .parent = &csi1_clk_src.c,
3018 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003019 .base = &virt_bases[MMSS_BASE],
3020 .c = {
3021 .dbg_name = "camss_csi1pix_clk",
3022 .ops = &clk_ops_branch,
3023 CLK_INIT(camss_csi1pix_clk.c),
3024 },
3025};
3026
3027static struct branch_clk camss_csi1rdi_clk = {
3028 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
3029 .parent = &csi1_clk_src.c,
3030 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003031 .base = &virt_bases[MMSS_BASE],
3032 .c = {
3033 .dbg_name = "camss_csi1rdi_clk",
3034 .ops = &clk_ops_branch,
3035 CLK_INIT(camss_csi1rdi_clk.c),
3036 },
3037};
3038
3039static struct branch_clk camss_csi2_ahb_clk = {
3040 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003041 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003042 .base = &virt_bases[MMSS_BASE],
3043 .c = {
3044 .dbg_name = "camss_csi2_ahb_clk",
3045 .ops = &clk_ops_branch,
3046 CLK_INIT(camss_csi2_ahb_clk.c),
3047 },
3048};
3049
3050static struct branch_clk camss_csi2_clk = {
3051 .cbcr_reg = CAMSS_CSI2_CBCR,
3052 .parent = &csi2_clk_src.c,
3053 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003054 .base = &virt_bases[MMSS_BASE],
3055 .c = {
3056 .dbg_name = "camss_csi2_clk",
3057 .ops = &clk_ops_branch,
3058 CLK_INIT(camss_csi2_clk.c),
3059 },
3060};
3061
3062static struct branch_clk camss_csi2phy_clk = {
3063 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
3064 .parent = &csi2_clk_src.c,
3065 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003066 .base = &virt_bases[MMSS_BASE],
3067 .c = {
3068 .dbg_name = "camss_csi2phy_clk",
3069 .ops = &clk_ops_branch,
3070 CLK_INIT(camss_csi2phy_clk.c),
3071 },
3072};
3073
3074static struct branch_clk camss_csi2pix_clk = {
3075 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
3076 .parent = &csi2_clk_src.c,
3077 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003078 .base = &virt_bases[MMSS_BASE],
3079 .c = {
3080 .dbg_name = "camss_csi2pix_clk",
3081 .ops = &clk_ops_branch,
3082 CLK_INIT(camss_csi2pix_clk.c),
3083 },
3084};
3085
3086static struct branch_clk camss_csi2rdi_clk = {
3087 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
3088 .parent = &csi2_clk_src.c,
3089 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003090 .base = &virt_bases[MMSS_BASE],
3091 .c = {
3092 .dbg_name = "camss_csi2rdi_clk",
3093 .ops = &clk_ops_branch,
3094 CLK_INIT(camss_csi2rdi_clk.c),
3095 },
3096};
3097
3098static struct branch_clk camss_csi3_ahb_clk = {
3099 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003100 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003101 .base = &virt_bases[MMSS_BASE],
3102 .c = {
3103 .dbg_name = "camss_csi3_ahb_clk",
3104 .ops = &clk_ops_branch,
3105 CLK_INIT(camss_csi3_ahb_clk.c),
3106 },
3107};
3108
3109static struct branch_clk camss_csi3_clk = {
3110 .cbcr_reg = CAMSS_CSI3_CBCR,
3111 .parent = &csi3_clk_src.c,
3112 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003113 .base = &virt_bases[MMSS_BASE],
3114 .c = {
3115 .dbg_name = "camss_csi3_clk",
3116 .ops = &clk_ops_branch,
3117 CLK_INIT(camss_csi3_clk.c),
3118 },
3119};
3120
3121static struct branch_clk camss_csi3phy_clk = {
3122 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
3123 .parent = &csi3_clk_src.c,
3124 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003125 .base = &virt_bases[MMSS_BASE],
3126 .c = {
3127 .dbg_name = "camss_csi3phy_clk",
3128 .ops = &clk_ops_branch,
3129 CLK_INIT(camss_csi3phy_clk.c),
3130 },
3131};
3132
3133static struct branch_clk camss_csi3pix_clk = {
3134 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
3135 .parent = &csi3_clk_src.c,
3136 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003137 .base = &virt_bases[MMSS_BASE],
3138 .c = {
3139 .dbg_name = "camss_csi3pix_clk",
3140 .ops = &clk_ops_branch,
3141 CLK_INIT(camss_csi3pix_clk.c),
3142 },
3143};
3144
3145static struct branch_clk camss_csi3rdi_clk = {
3146 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
3147 .parent = &csi3_clk_src.c,
3148 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003149 .base = &virt_bases[MMSS_BASE],
3150 .c = {
3151 .dbg_name = "camss_csi3rdi_clk",
3152 .ops = &clk_ops_branch,
3153 CLK_INIT(camss_csi3rdi_clk.c),
3154 },
3155};
3156
3157static struct branch_clk camss_csi_vfe0_clk = {
3158 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
3159 .parent = &vfe0_clk_src.c,
3160 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003161 .base = &virt_bases[MMSS_BASE],
3162 .c = {
3163 .dbg_name = "camss_csi_vfe0_clk",
3164 .ops = &clk_ops_branch,
3165 CLK_INIT(camss_csi_vfe0_clk.c),
3166 },
3167};
3168
3169static struct branch_clk camss_csi_vfe1_clk = {
3170 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
3171 .parent = &vfe1_clk_src.c,
3172 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003173 .base = &virt_bases[MMSS_BASE],
3174 .c = {
3175 .dbg_name = "camss_csi_vfe1_clk",
3176 .ops = &clk_ops_branch,
3177 CLK_INIT(camss_csi_vfe1_clk.c),
3178 },
3179};
3180
3181static struct branch_clk camss_gp0_clk = {
3182 .cbcr_reg = CAMSS_GP0_CBCR,
3183 .parent = &mmss_gp0_clk_src.c,
3184 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003185 .base = &virt_bases[MMSS_BASE],
3186 .c = {
3187 .dbg_name = "camss_gp0_clk",
3188 .ops = &clk_ops_branch,
3189 CLK_INIT(camss_gp0_clk.c),
3190 },
3191};
3192
3193static struct branch_clk camss_gp1_clk = {
3194 .cbcr_reg = CAMSS_GP1_CBCR,
3195 .parent = &mmss_gp1_clk_src.c,
3196 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003197 .base = &virt_bases[MMSS_BASE],
3198 .c = {
3199 .dbg_name = "camss_gp1_clk",
3200 .ops = &clk_ops_branch,
3201 CLK_INIT(camss_gp1_clk.c),
3202 },
3203};
3204
3205static struct branch_clk camss_ispif_ahb_clk = {
3206 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003207 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003208 .base = &virt_bases[MMSS_BASE],
3209 .c = {
3210 .dbg_name = "camss_ispif_ahb_clk",
3211 .ops = &clk_ops_branch,
3212 CLK_INIT(camss_ispif_ahb_clk.c),
3213 },
3214};
3215
3216static struct branch_clk camss_jpeg_jpeg0_clk = {
3217 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
3218 .parent = &jpeg0_clk_src.c,
3219 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003220 .base = &virt_bases[MMSS_BASE],
3221 .c = {
3222 .dbg_name = "camss_jpeg_jpeg0_clk",
3223 .ops = &clk_ops_branch,
3224 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3225 },
3226};
3227
3228static struct branch_clk camss_jpeg_jpeg1_clk = {
3229 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
3230 .parent = &jpeg1_clk_src.c,
3231 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003232 .base = &virt_bases[MMSS_BASE],
3233 .c = {
3234 .dbg_name = "camss_jpeg_jpeg1_clk",
3235 .ops = &clk_ops_branch,
3236 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3237 },
3238};
3239
3240static struct branch_clk camss_jpeg_jpeg2_clk = {
3241 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
3242 .parent = &jpeg2_clk_src.c,
3243 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003244 .base = &virt_bases[MMSS_BASE],
3245 .c = {
3246 .dbg_name = "camss_jpeg_jpeg2_clk",
3247 .ops = &clk_ops_branch,
3248 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3249 },
3250};
3251
3252static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3253 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003254 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003255 .base = &virt_bases[MMSS_BASE],
3256 .c = {
3257 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3258 .ops = &clk_ops_branch,
3259 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3260 },
3261};
3262
3263static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3264 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
3265 .parent = &axi_clk_src.c,
3266 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003267 .base = &virt_bases[MMSS_BASE],
3268 .c = {
3269 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3270 .ops = &clk_ops_branch,
3271 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3272 },
3273};
3274
3275static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3276 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003277 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003278 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003279 .base = &virt_bases[MMSS_BASE],
3280 .c = {
3281 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3282 .ops = &clk_ops_branch,
3283 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3284 },
3285};
3286
3287static struct branch_clk camss_mclk0_clk = {
3288 .cbcr_reg = CAMSS_MCLK0_CBCR,
3289 .parent = &mclk0_clk_src.c,
3290 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003291 .base = &virt_bases[MMSS_BASE],
3292 .c = {
3293 .dbg_name = "camss_mclk0_clk",
3294 .ops = &clk_ops_branch,
3295 CLK_INIT(camss_mclk0_clk.c),
3296 },
3297};
3298
3299static struct branch_clk camss_mclk1_clk = {
3300 .cbcr_reg = CAMSS_MCLK1_CBCR,
3301 .parent = &mclk1_clk_src.c,
3302 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003303 .base = &virt_bases[MMSS_BASE],
3304 .c = {
3305 .dbg_name = "camss_mclk1_clk",
3306 .ops = &clk_ops_branch,
3307 CLK_INIT(camss_mclk1_clk.c),
3308 },
3309};
3310
3311static struct branch_clk camss_mclk2_clk = {
3312 .cbcr_reg = CAMSS_MCLK2_CBCR,
3313 .parent = &mclk2_clk_src.c,
3314 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003315 .base = &virt_bases[MMSS_BASE],
3316 .c = {
3317 .dbg_name = "camss_mclk2_clk",
3318 .ops = &clk_ops_branch,
3319 CLK_INIT(camss_mclk2_clk.c),
3320 },
3321};
3322
3323static struct branch_clk camss_mclk3_clk = {
3324 .cbcr_reg = CAMSS_MCLK3_CBCR,
3325 .parent = &mclk3_clk_src.c,
3326 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003327 .base = &virt_bases[MMSS_BASE],
3328 .c = {
3329 .dbg_name = "camss_mclk3_clk",
3330 .ops = &clk_ops_branch,
3331 CLK_INIT(camss_mclk3_clk.c),
3332 },
3333};
3334
3335static struct branch_clk camss_micro_ahb_clk = {
3336 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003337 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003338 .base = &virt_bases[MMSS_BASE],
3339 .c = {
3340 .dbg_name = "camss_micro_ahb_clk",
3341 .ops = &clk_ops_branch,
3342 CLK_INIT(camss_micro_ahb_clk.c),
3343 },
3344};
3345
3346static struct branch_clk camss_phy0_csi0phytimer_clk = {
3347 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
3348 .parent = &csi0phytimer_clk_src.c,
3349 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003350 .base = &virt_bases[MMSS_BASE],
3351 .c = {
3352 .dbg_name = "camss_phy0_csi0phytimer_clk",
3353 .ops = &clk_ops_branch,
3354 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3355 },
3356};
3357
3358static struct branch_clk camss_phy1_csi1phytimer_clk = {
3359 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
3360 .parent = &csi1phytimer_clk_src.c,
3361 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003362 .base = &virt_bases[MMSS_BASE],
3363 .c = {
3364 .dbg_name = "camss_phy1_csi1phytimer_clk",
3365 .ops = &clk_ops_branch,
3366 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3367 },
3368};
3369
3370static struct branch_clk camss_phy2_csi2phytimer_clk = {
3371 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
3372 .parent = &csi2phytimer_clk_src.c,
3373 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003374 .base = &virt_bases[MMSS_BASE],
3375 .c = {
3376 .dbg_name = "camss_phy2_csi2phytimer_clk",
3377 .ops = &clk_ops_branch,
3378 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3379 },
3380};
3381
3382static struct branch_clk camss_top_ahb_clk = {
3383 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003384 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003385 .base = &virt_bases[MMSS_BASE],
3386 .c = {
3387 .dbg_name = "camss_top_ahb_clk",
3388 .ops = &clk_ops_branch,
3389 CLK_INIT(camss_top_ahb_clk.c),
3390 },
3391};
3392
3393static struct branch_clk camss_vfe_cpp_ahb_clk = {
3394 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003395 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003396 .base = &virt_bases[MMSS_BASE],
3397 .c = {
3398 .dbg_name = "camss_vfe_cpp_ahb_clk",
3399 .ops = &clk_ops_branch,
3400 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3401 },
3402};
3403
3404static struct branch_clk camss_vfe_cpp_clk = {
3405 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
3406 .parent = &cpp_clk_src.c,
3407 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003408 .base = &virt_bases[MMSS_BASE],
3409 .c = {
3410 .dbg_name = "camss_vfe_cpp_clk",
3411 .ops = &clk_ops_branch,
3412 CLK_INIT(camss_vfe_cpp_clk.c),
3413 },
3414};
3415
3416static struct branch_clk camss_vfe_vfe0_clk = {
3417 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
3418 .parent = &vfe0_clk_src.c,
3419 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003420 .base = &virt_bases[MMSS_BASE],
3421 .c = {
3422 .dbg_name = "camss_vfe_vfe0_clk",
3423 .ops = &clk_ops_branch,
3424 CLK_INIT(camss_vfe_vfe0_clk.c),
3425 },
3426};
3427
3428static struct branch_clk camss_vfe_vfe1_clk = {
3429 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
3430 .parent = &vfe1_clk_src.c,
3431 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003432 .base = &virt_bases[MMSS_BASE],
3433 .c = {
3434 .dbg_name = "camss_vfe_vfe1_clk",
3435 .ops = &clk_ops_branch,
3436 CLK_INIT(camss_vfe_vfe1_clk.c),
3437 },
3438};
3439
3440static struct branch_clk camss_vfe_vfe_ahb_clk = {
3441 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003442 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003443 .base = &virt_bases[MMSS_BASE],
3444 .c = {
3445 .dbg_name = "camss_vfe_vfe_ahb_clk",
3446 .ops = &clk_ops_branch,
3447 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3448 },
3449};
3450
3451static struct branch_clk camss_vfe_vfe_axi_clk = {
3452 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
3453 .parent = &axi_clk_src.c,
3454 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003455 .base = &virt_bases[MMSS_BASE],
3456 .c = {
3457 .dbg_name = "camss_vfe_vfe_axi_clk",
3458 .ops = &clk_ops_branch,
3459 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3460 },
3461};
3462
3463static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3464 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003465 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003466 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003467 .base = &virt_bases[MMSS_BASE],
3468 .c = {
3469 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3470 .ops = &clk_ops_branch,
3471 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3472 },
3473};
3474
3475static struct branch_clk mdss_ahb_clk = {
3476 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003477 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003478 .base = &virt_bases[MMSS_BASE],
3479 .c = {
3480 .dbg_name = "mdss_ahb_clk",
3481 .ops = &clk_ops_branch,
3482 CLK_INIT(mdss_ahb_clk.c),
3483 },
3484};
3485
3486static struct branch_clk mdss_axi_clk = {
3487 .cbcr_reg = MDSS_AXI_CBCR,
3488 .parent = &axi_clk_src.c,
3489 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003490 .base = &virt_bases[MMSS_BASE],
3491 .c = {
3492 .dbg_name = "mdss_axi_clk",
3493 .ops = &clk_ops_branch,
3494 CLK_INIT(mdss_axi_clk.c),
3495 },
3496};
3497
3498static struct branch_clk mdss_byte0_clk = {
3499 .cbcr_reg = MDSS_BYTE0_CBCR,
3500 .parent = &byte0_clk_src.c,
3501 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003502 .base = &virt_bases[MMSS_BASE],
3503 .c = {
3504 .dbg_name = "mdss_byte0_clk",
3505 .ops = &clk_ops_branch,
3506 CLK_INIT(mdss_byte0_clk.c),
3507 },
3508};
3509
3510static struct branch_clk mdss_byte1_clk = {
3511 .cbcr_reg = MDSS_BYTE1_CBCR,
3512 .parent = &byte1_clk_src.c,
3513 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003514 .base = &virt_bases[MMSS_BASE],
3515 .c = {
3516 .dbg_name = "mdss_byte1_clk",
3517 .ops = &clk_ops_branch,
3518 CLK_INIT(mdss_byte1_clk.c),
3519 },
3520};
3521
3522static struct branch_clk mdss_edpaux_clk = {
3523 .cbcr_reg = MDSS_EDPAUX_CBCR,
3524 .parent = &edpaux_clk_src.c,
3525 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003526 .base = &virt_bases[MMSS_BASE],
3527 .c = {
3528 .dbg_name = "mdss_edpaux_clk",
3529 .ops = &clk_ops_branch,
3530 CLK_INIT(mdss_edpaux_clk.c),
3531 },
3532};
3533
3534static struct branch_clk mdss_edplink_clk = {
3535 .cbcr_reg = MDSS_EDPLINK_CBCR,
3536 .parent = &edplink_clk_src.c,
3537 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003538 .base = &virt_bases[MMSS_BASE],
3539 .c = {
3540 .dbg_name = "mdss_edplink_clk",
3541 .ops = &clk_ops_branch,
3542 CLK_INIT(mdss_edplink_clk.c),
3543 },
3544};
3545
3546static struct branch_clk mdss_edppixel_clk = {
3547 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
3548 .parent = &edppixel_clk_src.c,
3549 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003550 .base = &virt_bases[MMSS_BASE],
3551 .c = {
3552 .dbg_name = "mdss_edppixel_clk",
3553 .ops = &clk_ops_branch,
3554 CLK_INIT(mdss_edppixel_clk.c),
3555 },
3556};
3557
3558static struct branch_clk mdss_esc0_clk = {
3559 .cbcr_reg = MDSS_ESC0_CBCR,
3560 .parent = &esc0_clk_src.c,
3561 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003562 .base = &virt_bases[MMSS_BASE],
3563 .c = {
3564 .dbg_name = "mdss_esc0_clk",
3565 .ops = &clk_ops_branch,
3566 CLK_INIT(mdss_esc0_clk.c),
3567 },
3568};
3569
3570static struct branch_clk mdss_esc1_clk = {
3571 .cbcr_reg = MDSS_ESC1_CBCR,
3572 .parent = &esc1_clk_src.c,
3573 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003574 .base = &virt_bases[MMSS_BASE],
3575 .c = {
3576 .dbg_name = "mdss_esc1_clk",
3577 .ops = &clk_ops_branch,
3578 CLK_INIT(mdss_esc1_clk.c),
3579 },
3580};
3581
3582static struct branch_clk mdss_extpclk_clk = {
3583 .cbcr_reg = MDSS_EXTPCLK_CBCR,
3584 .parent = &extpclk_clk_src.c,
3585 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003586 .base = &virt_bases[MMSS_BASE],
3587 .c = {
3588 .dbg_name = "mdss_extpclk_clk",
3589 .ops = &clk_ops_branch,
3590 CLK_INIT(mdss_extpclk_clk.c),
3591 },
3592};
3593
3594static struct branch_clk mdss_hdmi_ahb_clk = {
3595 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003596 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003597 .base = &virt_bases[MMSS_BASE],
3598 .c = {
3599 .dbg_name = "mdss_hdmi_ahb_clk",
3600 .ops = &clk_ops_branch,
3601 CLK_INIT(mdss_hdmi_ahb_clk.c),
3602 },
3603};
3604
3605static struct branch_clk mdss_hdmi_clk = {
3606 .cbcr_reg = MDSS_HDMI_CBCR,
3607 .parent = &hdmi_clk_src.c,
3608 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003609 .base = &virt_bases[MMSS_BASE],
3610 .c = {
3611 .dbg_name = "mdss_hdmi_clk",
3612 .ops = &clk_ops_branch,
3613 CLK_INIT(mdss_hdmi_clk.c),
3614 },
3615};
3616
3617static struct branch_clk mdss_mdp_clk = {
3618 .cbcr_reg = MDSS_MDP_CBCR,
3619 .parent = &mdp_clk_src.c,
3620 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003621 .base = &virt_bases[MMSS_BASE],
3622 .c = {
3623 .dbg_name = "mdss_mdp_clk",
3624 .ops = &clk_ops_branch,
3625 CLK_INIT(mdss_mdp_clk.c),
3626 },
3627};
3628
3629static struct branch_clk mdss_mdp_lut_clk = {
3630 .cbcr_reg = MDSS_MDP_LUT_CBCR,
3631 .parent = &mdp_clk_src.c,
3632 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003633 .base = &virt_bases[MMSS_BASE],
3634 .c = {
3635 .dbg_name = "mdss_mdp_lut_clk",
3636 .ops = &clk_ops_branch,
3637 CLK_INIT(mdss_mdp_lut_clk.c),
3638 },
3639};
3640
3641static struct branch_clk mdss_pclk0_clk = {
3642 .cbcr_reg = MDSS_PCLK0_CBCR,
3643 .parent = &pclk0_clk_src.c,
3644 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003645 .base = &virt_bases[MMSS_BASE],
3646 .c = {
3647 .dbg_name = "mdss_pclk0_clk",
3648 .ops = &clk_ops_branch,
3649 CLK_INIT(mdss_pclk0_clk.c),
3650 },
3651};
3652
3653static struct branch_clk mdss_pclk1_clk = {
3654 .cbcr_reg = MDSS_PCLK1_CBCR,
3655 .parent = &pclk1_clk_src.c,
3656 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003657 .base = &virt_bases[MMSS_BASE],
3658 .c = {
3659 .dbg_name = "mdss_pclk1_clk",
3660 .ops = &clk_ops_branch,
3661 CLK_INIT(mdss_pclk1_clk.c),
3662 },
3663};
3664
3665static struct branch_clk mdss_vsync_clk = {
3666 .cbcr_reg = MDSS_VSYNC_CBCR,
3667 .parent = &vsync_clk_src.c,
3668 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003669 .base = &virt_bases[MMSS_BASE],
3670 .c = {
3671 .dbg_name = "mdss_vsync_clk",
3672 .ops = &clk_ops_branch,
3673 CLK_INIT(mdss_vsync_clk.c),
3674 },
3675};
3676
3677static struct branch_clk mmss_misc_ahb_clk = {
3678 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003679 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003680 .base = &virt_bases[MMSS_BASE],
3681 .c = {
3682 .dbg_name = "mmss_misc_ahb_clk",
3683 .ops = &clk_ops_branch,
3684 CLK_INIT(mmss_misc_ahb_clk.c),
3685 },
3686};
3687
3688static struct branch_clk mmss_mmssnoc_ahb_clk = {
3689 .cbcr_reg = MMSS_MMSSNOC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003690 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003691 .base = &virt_bases[MMSS_BASE],
3692 .c = {
3693 .dbg_name = "mmss_mmssnoc_ahb_clk",
3694 .ops = &clk_ops_branch,
3695 CLK_INIT(mmss_mmssnoc_ahb_clk.c),
3696 },
3697};
3698
3699static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
3700 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003701 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003702 .base = &virt_bases[MMSS_BASE],
3703 .c = {
3704 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
3705 .ops = &clk_ops_branch,
3706 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
3707 },
3708};
3709
3710static struct branch_clk mmss_mmssnoc_axi_clk = {
3711 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
3712 .parent = &axi_clk_src.c,
Vikram Mulukutlabb475ec2012-06-15 11:18:31 -07003713 /* The bus driver needs set_rate to go through to the parent */
3714 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003715 .base = &virt_bases[MMSS_BASE],
3716 .c = {
3717 .dbg_name = "mmss_mmssnoc_axi_clk",
3718 .ops = &clk_ops_branch,
3719 CLK_INIT(mmss_mmssnoc_axi_clk.c),
3720 },
3721};
3722
3723static struct branch_clk mmss_s0_axi_clk = {
3724 .cbcr_reg = MMSS_S0_AXI_CBCR,
3725 .parent = &axi_clk_src.c,
3726 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003727 .base = &virt_bases[MMSS_BASE],
3728 .c = {
3729 .dbg_name = "mmss_s0_axi_clk",
3730 .ops = &clk_ops_branch,
3731 CLK_INIT(mmss_s0_axi_clk.c),
3732 },
3733};
3734
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003735struct branch_clk ocmemnoc_clk = {
3736 .cbcr_reg = OCMEMNOC_CBCR,
3737 .parent = &ocmemnoc_clk_src.c,
3738 .has_sibling = 0,
3739 .bcr_reg = 0x50b0,
3740 .base = &virt_bases[MMSS_BASE],
3741 .c = {
3742 .dbg_name = "ocmemnoc_clk",
3743 .ops = &clk_ops_branch,
3744 CLK_INIT(ocmemnoc_clk.c),
3745 },
3746};
3747
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003748static struct branch_clk venus0_ahb_clk = {
3749 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003750 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003751 .base = &virt_bases[MMSS_BASE],
3752 .c = {
3753 .dbg_name = "venus0_ahb_clk",
3754 .ops = &clk_ops_branch,
3755 CLK_INIT(venus0_ahb_clk.c),
3756 },
3757};
3758
3759static struct branch_clk venus0_axi_clk = {
3760 .cbcr_reg = VENUS0_AXI_CBCR,
3761 .parent = &axi_clk_src.c,
3762 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003763 .base = &virt_bases[MMSS_BASE],
3764 .c = {
3765 .dbg_name = "venus0_axi_clk",
3766 .ops = &clk_ops_branch,
3767 CLK_INIT(venus0_axi_clk.c),
3768 },
3769};
3770
3771static struct branch_clk venus0_ocmemnoc_clk = {
3772 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003773 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003774 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003775 .base = &virt_bases[MMSS_BASE],
3776 .c = {
3777 .dbg_name = "venus0_ocmemnoc_clk",
3778 .ops = &clk_ops_branch,
3779 CLK_INIT(venus0_ocmemnoc_clk.c),
3780 },
3781};
3782
3783static struct branch_clk venus0_vcodec0_clk = {
3784 .cbcr_reg = VENUS0_VCODEC0_CBCR,
3785 .parent = &vcodec0_clk_src.c,
3786 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003787 .base = &virt_bases[MMSS_BASE],
3788 .c = {
3789 .dbg_name = "venus0_vcodec0_clk",
3790 .ops = &clk_ops_branch,
3791 CLK_INIT(venus0_vcodec0_clk.c),
3792 },
3793};
3794
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003795static struct branch_clk oxilicx_axi_clk = {
3796 .cbcr_reg = OXILICX_AXI_CBCR,
3797 .parent = &axi_clk_src.c,
3798 .has_sibling = 1,
3799 .base = &virt_bases[MMSS_BASE],
3800 .c = {
3801 .dbg_name = "oxilicx_axi_clk",
3802 .ops = &clk_ops_branch,
3803 CLK_INIT(oxilicx_axi_clk.c),
3804 },
3805};
3806
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003807static struct branch_clk oxili_gfx3d_clk = {
3808 .cbcr_reg = OXILI_GFX3D_CBCR,
3809 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003810 .base = &virt_bases[MMSS_BASE],
3811 .c = {
3812 .dbg_name = "oxili_gfx3d_clk",
3813 .ops = &clk_ops_branch,
3814 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003815 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003816 },
3817};
3818
3819static struct branch_clk oxilicx_ahb_clk = {
3820 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003821 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003822 .base = &virt_bases[MMSS_BASE],
3823 .c = {
3824 .dbg_name = "oxilicx_ahb_clk",
3825 .ops = &clk_ops_branch,
3826 CLK_INIT(oxilicx_ahb_clk.c),
3827 },
3828};
3829
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003830static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = {
3831 F_LPASS(28800000, lpapll0, 1, 15, 256),
3832 F_END
3833};
3834
3835static struct rcg_clk audio_core_slimbus_core_clk_src = {
3836 .cmd_rcgr_reg = SLIMBUS_CMD_RCGR,
3837 .set_rate = set_rate_mnd,
3838 .freq_tbl = ftbl_audio_core_slimbus_core_clock,
3839 .current_freq = &rcg_dummy_freq,
3840 .base = &virt_bases[LPASS_BASE],
3841 .c = {
3842 .dbg_name = "audio_core_slimbus_core_clk_src",
3843 .ops = &clk_ops_rcg_mnd,
3844 VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000),
3845 CLK_INIT(audio_core_slimbus_core_clk_src.c),
3846 },
3847};
3848
3849static struct branch_clk audio_core_slimbus_core_clk = {
3850 .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR,
3851 .parent = &audio_core_slimbus_core_clk_src.c,
3852 .base = &virt_bases[LPASS_BASE],
3853 .c = {
3854 .dbg_name = "audio_core_slimbus_core_clk",
3855 .ops = &clk_ops_branch,
3856 CLK_INIT(audio_core_slimbus_core_clk.c),
3857 },
3858};
3859
3860static struct branch_clk audio_core_slimbus_lfabif_clk = {
3861 .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR,
3862 .has_sibling = 1,
3863 .base = &virt_bases[LPASS_BASE],
3864 .c = {
3865 .dbg_name = "audio_core_slimbus_lfabif_clk",
3866 .ops = &clk_ops_branch,
3867 CLK_INIT(audio_core_slimbus_lfabif_clk.c),
3868 },
3869};
3870
3871static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = {
3872 F_LPASS( 512000, lpapll0, 16, 1, 60),
3873 F_LPASS( 768000, lpapll0, 16, 1, 40),
3874 F_LPASS( 1024000, lpapll0, 16, 1, 30),
3875 F_LPASS( 1536000, lpapll0, 16, 1, 10),
3876 F_LPASS( 2048000, lpapll0, 16, 1, 15),
3877 F_LPASS( 3072000, lpapll0, 16, 1, 10),
3878 F_LPASS( 4096000, lpapll0, 15, 1, 8),
3879 F_LPASS( 6144000, lpapll0, 10, 1, 8),
3880 F_LPASS( 8192000, lpapll0, 15, 1, 4),
3881 F_LPASS(12288000, lpapll0, 10, 1, 4),
3882 F_END
3883};
3884
3885static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = {
3886 .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR,
3887 .set_rate = set_rate_mnd,
3888 .freq_tbl = ftbl_audio_core_lpaif_clock,
3889 .current_freq = &rcg_dummy_freq,
3890 .base = &virt_bases[LPASS_BASE],
3891 .c = {
3892 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3893 .ops = &clk_ops_rcg_mnd,
3894 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3895 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3896 },
3897};
3898
3899static struct rcg_clk audio_core_lpaif_pri_clk_src = {
3900 .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR,
3901 .set_rate = set_rate_mnd,
3902 .freq_tbl = ftbl_audio_core_lpaif_clock,
3903 .current_freq = &rcg_dummy_freq,
3904 .base = &virt_bases[LPASS_BASE],
3905 .c = {
3906 .dbg_name = "audio_core_lpaif_pri_clk_src",
3907 .ops = &clk_ops_rcg_mnd,
3908 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3909 CLK_INIT(audio_core_lpaif_pri_clk_src.c),
3910 },
3911};
3912
3913static struct rcg_clk audio_core_lpaif_sec_clk_src = {
3914 .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR,
3915 .set_rate = set_rate_mnd,
3916 .freq_tbl = ftbl_audio_core_lpaif_clock,
3917 .current_freq = &rcg_dummy_freq,
3918 .base = &virt_bases[LPASS_BASE],
3919 .c = {
3920 .dbg_name = "audio_core_lpaif_sec_clk_src",
3921 .ops = &clk_ops_rcg_mnd,
3922 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3923 CLK_INIT(audio_core_lpaif_sec_clk_src.c),
3924 },
3925};
3926
3927static struct rcg_clk audio_core_lpaif_ter_clk_src = {
3928 .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR,
3929 .set_rate = set_rate_mnd,
3930 .freq_tbl = ftbl_audio_core_lpaif_clock,
3931 .current_freq = &rcg_dummy_freq,
3932 .base = &virt_bases[LPASS_BASE],
3933 .c = {
3934 .dbg_name = "audio_core_lpaif_ter_clk_src",
3935 .ops = &clk_ops_rcg_mnd,
3936 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3937 CLK_INIT(audio_core_lpaif_ter_clk_src.c),
3938 },
3939};
3940
3941static struct rcg_clk audio_core_lpaif_quad_clk_src = {
3942 .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR,
3943 .set_rate = set_rate_mnd,
3944 .freq_tbl = ftbl_audio_core_lpaif_clock,
3945 .current_freq = &rcg_dummy_freq,
3946 .base = &virt_bases[LPASS_BASE],
3947 .c = {
3948 .dbg_name = "audio_core_lpaif_quad_clk_src",
3949 .ops = &clk_ops_rcg_mnd,
3950 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3951 CLK_INIT(audio_core_lpaif_quad_clk_src.c),
3952 },
3953};
3954
3955static struct rcg_clk audio_core_lpaif_pcm0_clk_src = {
3956 .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR,
3957 .set_rate = set_rate_mnd,
3958 .freq_tbl = ftbl_audio_core_lpaif_clock,
3959 .current_freq = &rcg_dummy_freq,
3960 .base = &virt_bases[LPASS_BASE],
3961 .c = {
3962 .dbg_name = "audio_core_lpaif_pcm0_clk_src",
3963 .ops = &clk_ops_rcg_mnd,
3964 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3965 CLK_INIT(audio_core_lpaif_pcm0_clk_src.c),
3966 },
3967};
3968
3969static struct rcg_clk audio_core_lpaif_pcm1_clk_src = {
3970 .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR,
3971 .set_rate = set_rate_mnd,
3972 .freq_tbl = ftbl_audio_core_lpaif_clock,
3973 .current_freq = &rcg_dummy_freq,
3974 .base = &virt_bases[LPASS_BASE],
3975 .c = {
3976 .dbg_name = "audio_core_lpaif_pcm1_clk_src",
3977 .ops = &clk_ops_rcg_mnd,
3978 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3979 CLK_INIT(audio_core_lpaif_pcm1_clk_src.c),
3980 },
3981};
3982
Vikram Mulukutla1d252182012-07-13 10:51:44 -07003983struct rcg_clk audio_core_lpaif_pcmoe_clk_src = {
3984 .cmd_rcgr_reg = LPAIF_PCMOE_CMD_RCGR,
3985 .set_rate = set_rate_mnd,
3986 .freq_tbl = ftbl_audio_core_lpaif_clock,
3987 .current_freq = &rcg_dummy_freq,
3988 .base = &virt_bases[LPASS_BASE],
3989 .c = {
3990 .dbg_name = "audio_core_lpaif_pcmoe_clk_src",
3991 .ops = &clk_ops_rcg_mnd,
3992 VDD_DIG_FMAX_MAP1(LOW, 12290000),
3993 CLK_INIT(audio_core_lpaif_pcmoe_clk_src.c),
3994 },
3995};
3996
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003997static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = {
3998 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR,
3999 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4000 .has_sibling = 1,
4001 .base = &virt_bases[LPASS_BASE],
4002 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004003 .dbg_name = "audio_core_lpaif_codec_spkr_osr_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004004 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004005 CLK_INIT(audio_core_lpaif_codec_spkr_osr_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004006 },
4007};
4008
4009static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = {
4010 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004011 .has_sibling = 1,
4012 .base = &virt_bases[LPASS_BASE],
4013 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004014 .dbg_name = "audio_core_lpaif_codec_spkr_ebit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004015 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004016 CLK_INIT(audio_core_lpaif_codec_spkr_ebit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004017 },
4018};
4019
4020static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = {
4021 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR,
4022 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4023 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004024 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004025 .base = &virt_bases[LPASS_BASE],
4026 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004027 .dbg_name = "audio_core_lpaif_codec_spkr_ibit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004028 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004029 CLK_INIT(audio_core_lpaif_codec_spkr_ibit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004030 },
4031};
4032
4033static struct branch_clk audio_core_lpaif_pri_osr_clk = {
4034 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR,
4035 .parent = &audio_core_lpaif_pri_clk_src.c,
4036 .has_sibling = 1,
4037 .base = &virt_bases[LPASS_BASE],
4038 .c = {
4039 .dbg_name = "audio_core_lpaif_pri_osr_clk",
4040 .ops = &clk_ops_branch,
4041 CLK_INIT(audio_core_lpaif_pri_osr_clk.c),
4042 },
4043};
4044
4045static struct branch_clk audio_core_lpaif_pri_ebit_clk = {
4046 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004047 .has_sibling = 1,
4048 .base = &virt_bases[LPASS_BASE],
4049 .c = {
4050 .dbg_name = "audio_core_lpaif_pri_ebit_clk",
4051 .ops = &clk_ops_branch,
4052 CLK_INIT(audio_core_lpaif_pri_ebit_clk.c),
4053 },
4054};
4055
4056static struct branch_clk audio_core_lpaif_pri_ibit_clk = {
4057 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR,
4058 .parent = &audio_core_lpaif_pri_clk_src.c,
4059 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004060 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004061 .base = &virt_bases[LPASS_BASE],
4062 .c = {
4063 .dbg_name = "audio_core_lpaif_pri_ibit_clk",
4064 .ops = &clk_ops_branch,
4065 CLK_INIT(audio_core_lpaif_pri_ibit_clk.c),
4066 },
4067};
4068
4069static struct branch_clk audio_core_lpaif_sec_osr_clk = {
4070 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR,
4071 .parent = &audio_core_lpaif_sec_clk_src.c,
4072 .has_sibling = 1,
4073 .base = &virt_bases[LPASS_BASE],
4074 .c = {
4075 .dbg_name = "audio_core_lpaif_sec_osr_clk",
4076 .ops = &clk_ops_branch,
4077 CLK_INIT(audio_core_lpaif_sec_osr_clk.c),
4078 },
4079};
4080
4081static struct branch_clk audio_core_lpaif_sec_ebit_clk = {
4082 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004083 .has_sibling = 1,
4084 .base = &virt_bases[LPASS_BASE],
4085 .c = {
4086 .dbg_name = "audio_core_lpaif_sec_ebit_clk",
4087 .ops = &clk_ops_branch,
4088 CLK_INIT(audio_core_lpaif_sec_ebit_clk.c),
4089 },
4090};
4091
4092static struct branch_clk audio_core_lpaif_sec_ibit_clk = {
4093 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR,
4094 .parent = &audio_core_lpaif_sec_clk_src.c,
4095 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004096 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004097 .base = &virt_bases[LPASS_BASE],
4098 .c = {
4099 .dbg_name = "audio_core_lpaif_sec_ibit_clk",
4100 .ops = &clk_ops_branch,
4101 CLK_INIT(audio_core_lpaif_sec_ibit_clk.c),
4102 },
4103};
4104
4105static struct branch_clk audio_core_lpaif_ter_osr_clk = {
4106 .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR,
4107 .parent = &audio_core_lpaif_ter_clk_src.c,
4108 .has_sibling = 1,
4109 .base = &virt_bases[LPASS_BASE],
4110 .c = {
4111 .dbg_name = "audio_core_lpaif_ter_osr_clk",
4112 .ops = &clk_ops_branch,
4113 CLK_INIT(audio_core_lpaif_ter_osr_clk.c),
4114 },
4115};
4116
4117static struct branch_clk audio_core_lpaif_ter_ebit_clk = {
4118 .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004119 .has_sibling = 1,
4120 .base = &virt_bases[LPASS_BASE],
4121 .c = {
4122 .dbg_name = "audio_core_lpaif_ter_ebit_clk",
4123 .ops = &clk_ops_branch,
4124 CLK_INIT(audio_core_lpaif_ter_ebit_clk.c),
4125 },
4126};
4127
4128static struct branch_clk audio_core_lpaif_ter_ibit_clk = {
4129 .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR,
4130 .parent = &audio_core_lpaif_ter_clk_src.c,
4131 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004132 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004133 .base = &virt_bases[LPASS_BASE],
4134 .c = {
4135 .dbg_name = "audio_core_lpaif_ter_ibit_clk",
4136 .ops = &clk_ops_branch,
4137 CLK_INIT(audio_core_lpaif_ter_ibit_clk.c),
4138 },
4139};
4140
4141static struct branch_clk audio_core_lpaif_quad_osr_clk = {
4142 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR,
4143 .parent = &audio_core_lpaif_quad_clk_src.c,
4144 .has_sibling = 1,
4145 .base = &virt_bases[LPASS_BASE],
4146 .c = {
4147 .dbg_name = "audio_core_lpaif_quad_osr_clk",
4148 .ops = &clk_ops_branch,
4149 CLK_INIT(audio_core_lpaif_quad_osr_clk.c),
4150 },
4151};
4152
4153static struct branch_clk audio_core_lpaif_quad_ebit_clk = {
4154 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004155 .has_sibling = 1,
4156 .base = &virt_bases[LPASS_BASE],
4157 .c = {
4158 .dbg_name = "audio_core_lpaif_quad_ebit_clk",
4159 .ops = &clk_ops_branch,
4160 CLK_INIT(audio_core_lpaif_quad_ebit_clk.c),
4161 },
4162};
4163
4164static struct branch_clk audio_core_lpaif_quad_ibit_clk = {
4165 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR,
4166 .parent = &audio_core_lpaif_quad_clk_src.c,
4167 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004168 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004169 .base = &virt_bases[LPASS_BASE],
4170 .c = {
4171 .dbg_name = "audio_core_lpaif_quad_ibit_clk",
4172 .ops = &clk_ops_branch,
4173 CLK_INIT(audio_core_lpaif_quad_ibit_clk.c),
4174 },
4175};
4176
4177static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = {
4178 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004179 .has_sibling = 1,
4180 .base = &virt_bases[LPASS_BASE],
4181 .c = {
4182 .dbg_name = "audio_core_lpaif_pcm0_ebit_clk",
4183 .ops = &clk_ops_branch,
4184 CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c),
4185 },
4186};
4187
4188static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = {
4189 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR,
4190 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4191 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004192 .base = &virt_bases[LPASS_BASE],
4193 .c = {
4194 .dbg_name = "audio_core_lpaif_pcm0_ibit_clk",
4195 .ops = &clk_ops_branch,
4196 CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c),
4197 },
4198};
4199
4200static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = {
4201 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR,
4202 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4203 .has_sibling = 1,
4204 .base = &virt_bases[LPASS_BASE],
4205 .c = {
4206 .dbg_name = "audio_core_lpaif_pcm1_ebit_clk",
4207 .ops = &clk_ops_branch,
4208 CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c),
4209 },
4210};
4211
4212static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = {
4213 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR,
4214 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4215 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004216 .base = &virt_bases[LPASS_BASE],
4217 .c = {
4218 .dbg_name = "audio_core_lpaif_pcm1_ibit_clk",
4219 .ops = &clk_ops_branch,
4220 CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c),
4221 },
4222};
4223
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004224struct branch_clk audio_core_lpaif_pcmoe_clk = {
4225 .cbcr_reg = AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR,
4226 .parent = &audio_core_lpaif_pcmoe_clk_src.c,
4227 .base = &virt_bases[LPASS_BASE],
4228 .c = {
4229 .dbg_name = "audio_core_lpaif_pcmoe_clk",
4230 .ops = &clk_ops_branch,
4231 CLK_INIT(audio_core_lpaif_pcmoe_clk.c),
4232 },
4233};
4234
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004235static struct branch_clk q6ss_ahb_lfabif_clk = {
4236 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4237 .has_sibling = 1,
4238 .base = &virt_bases[LPASS_BASE],
4239 .c = {
4240 .dbg_name = "q6ss_ahb_lfabif_clk",
4241 .ops = &clk_ops_branch,
4242 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4243 },
4244};
4245
4246static struct branch_clk q6ss_xo_clk = {
4247 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4248 .bcr_reg = LPASS_Q6SS_BCR,
4249 .has_sibling = 1,
4250 .base = &virt_bases[LPASS_BASE],
4251 .c = {
4252 .dbg_name = "q6ss_xo_clk",
4253 .ops = &clk_ops_branch,
4254 CLK_INIT(q6ss_xo_clk.c),
4255 },
4256};
4257
4258static struct branch_clk mss_xo_q6_clk = {
4259 .cbcr_reg = MSS_XO_Q6_CBCR,
4260 .bcr_reg = MSS_Q6SS_BCR,
4261 .has_sibling = 1,
4262 .base = &virt_bases[MSS_BASE],
4263 .c = {
4264 .dbg_name = "mss_xo_q6_clk",
4265 .ops = &clk_ops_branch,
4266 CLK_INIT(mss_xo_q6_clk.c),
4267 .depends = &gcc_mss_cfg_ahb_clk.c,
4268 },
4269};
4270
4271static struct branch_clk mss_bus_q6_clk = {
4272 .cbcr_reg = MSS_BUS_Q6_CBCR,
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004273 .has_sibling = 1,
4274 .base = &virt_bases[MSS_BASE],
4275 .c = {
4276 .dbg_name = "mss_bus_q6_clk",
4277 .ops = &clk_ops_branch,
4278 CLK_INIT(mss_bus_q6_clk.c),
4279 .depends = &gcc_mss_cfg_ahb_clk.c,
4280 },
4281};
4282
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004283#ifdef CONFIG_DEBUG_FS
4284
4285struct measure_mux_entry {
4286 struct clk *c;
4287 int base;
4288 u32 debug_mux;
4289};
4290
4291struct measure_mux_entry measure_mux[] = {
4292 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e8},
4293 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0090},
4294 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x0093},
4295 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x0092},
4296 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0098},
4297 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x0096},
4298 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x009c},
4299 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x009b},
4300 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x00a1},
4301 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x00a0},
4302 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x00a5},
4303 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x00a4},
4304 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00aa},
4305 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a9},
4306 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x0094},
4307 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0099},
4308 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x009d},
4309 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x00a2},
4310 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x00a6},
4311 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00ab},
4312 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00b0},
4313 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00b3},
4314 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00b2},
4315 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b8},
4316 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00b6},
4317 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00bc},
4318 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00bb},
4319 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00c1},
4320 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00c0},
4321 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00c5},
4322 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00c4},
4323 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00ca},
4324 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c9},
4325 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00b4},
4326 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b9},
4327 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00bd},
4328 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00c2},
4329 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00c6},
4330 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00cb},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004331 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x0100},
4332 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004333 {&gcc_ce1_clk.c, GCC_BASE, 0x0140},
4334 {&gcc_ce2_clk.c, GCC_BASE, 0x0148},
4335 {&gcc_pdm2_clk.c, GCC_BASE, 0x00da},
4336 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d8},
4337 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00e0},
4338 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0071},
4339 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0070},
4340 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0079},
4341 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0078},
4342 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0081},
4343 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0080},
4344 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0089},
4345 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0088},
4346 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00f0},
4347 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00f1},
4348 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
4349 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
4350 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0069},
4351 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0068},
4352 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0060},
4353 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x0062},
4354 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x0063},
4355 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0061},
4356 {&mmss_mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
4357 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004358 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004359 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4360 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4361 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4362 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4363 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4364 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4365 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4366 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4367 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4368 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4369 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4370 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4371 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4372 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4373 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4374 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4375 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4376 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4377 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4378 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4379 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4380 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4381 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4382 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4383 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4384 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4385 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4386 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4387 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4388 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4389 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4390 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4391 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4392 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4393 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4394 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4395 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4396 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4397 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4398 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4399 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4400 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4401 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4402 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4403 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4404 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4405 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4406 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4407 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
4408 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4409 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4410 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4411 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4412 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4413 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4414 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4415 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4416 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4417 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4418 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4419 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4420 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4421 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4422 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4423 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4424 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
4425 {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017},
4426 {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016},
4427 {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015},
4428 {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014},
4429 {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013},
4430 {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012},
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004431 {&audio_core_lpaif_pcmoe_clk_src.c, LPASS_BASE, 0x000f},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004432 {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d},
4433 {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004434 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4435 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
4436 {&mss_bus_q6_clk.c, MSS_BASE, 0x003c},
4437 {&mss_xo_q6_clk.c, MSS_BASE, 0x0007},
4438
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004439 {&dummy_clk, N_BASES, 0x0000},
4440};
4441
4442static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4443{
4444 struct measure_clk *clk = to_measure_clk(c);
4445 unsigned long flags;
4446 u32 regval, clk_sel, i;
4447
4448 if (!parent)
4449 return -EINVAL;
4450
4451 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4452 if (measure_mux[i].c == parent)
4453 break;
4454
4455 if (measure_mux[i].c == &dummy_clk)
4456 return -EINVAL;
4457
4458 spin_lock_irqsave(&local_clock_reg_lock, flags);
4459 /*
4460 * Program the test vector, measurement period (sample_ticks)
4461 * and scaling multiplier.
4462 */
4463 clk->sample_ticks = 0x10000;
4464 clk->multiplier = 1;
4465
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004466 writel_relaxed(0, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004467 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4468 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4469 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4470
4471 switch (measure_mux[i].base) {
4472
4473 case GCC_BASE:
4474 clk_sel = measure_mux[i].debug_mux;
4475 break;
4476
4477 case MMSS_BASE:
4478 clk_sel = 0x02C;
4479 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4480 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4481
4482 /* Activate debug clock output */
4483 regval |= BIT(16);
4484 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4485 break;
4486
4487 case LPASS_BASE:
4488 clk_sel = 0x169;
4489 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4490 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4491
4492 /* Activate debug clock output */
4493 regval |= BIT(16);
4494 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4495 break;
4496
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004497 case MSS_BASE:
4498 clk_sel = 0x32;
4499 regval = BVAL(5, 0, measure_mux[i].debug_mux);
4500 writel_relaxed(regval, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
4501 break;
4502
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004503 default:
4504 return -EINVAL;
4505 }
4506
4507 /* Set debug mux clock index */
4508 regval = BVAL(8, 0, clk_sel);
4509 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4510
4511 /* Activate debug clock output */
4512 regval |= BIT(16);
4513 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4514
4515 /* Make sure test vector is set before starting measurements. */
4516 mb();
4517 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4518
4519 return 0;
4520}
4521
4522/* Sample clock for 'ticks' reference clock ticks. */
4523static u32 run_measurement(unsigned ticks)
4524{
4525 /* Stop counters and set the XO4 counter start value. */
4526 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4527
4528 /* Wait for timer to become ready. */
4529 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4530 BIT(25)) != 0)
4531 cpu_relax();
4532
4533 /* Run measurement and wait for completion. */
4534 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4535 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4536 BIT(25)) == 0)
4537 cpu_relax();
4538
4539 /* Return measured ticks. */
4540 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4541 BM(24, 0);
4542}
4543
4544/*
4545 * Perform a hardware rate measurement for a given clock.
4546 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4547 */
4548static unsigned long measure_clk_get_rate(struct clk *c)
4549{
4550 unsigned long flags;
4551 u32 gcc_xo4_reg_backup;
4552 u64 raw_count_short, raw_count_full;
4553 struct measure_clk *clk = to_measure_clk(c);
4554 unsigned ret;
4555
4556 ret = clk_prepare_enable(&cxo_clk_src.c);
4557 if (ret) {
4558 pr_warning("CXO clock failed to enable. Can't measure\n");
4559 return 0;
4560 }
4561
4562 spin_lock_irqsave(&local_clock_reg_lock, flags);
4563
4564 /* Enable CXO/4 and RINGOSC branch. */
4565 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4566 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4567
4568 /*
4569 * The ring oscillator counter will not reset if the measured clock
4570 * is not running. To detect this, run a short measurement before
4571 * the full measurement. If the raw results of the two are the same
4572 * then the clock must be off.
4573 */
4574
4575 /* Run a short measurement. (~1 ms) */
4576 raw_count_short = run_measurement(0x1000);
4577 /* Run a full measurement. (~14 ms) */
4578 raw_count_full = run_measurement(clk->sample_ticks);
4579
4580 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4581
4582 /* Return 0 if the clock is off. */
4583 if (raw_count_full == raw_count_short) {
4584 ret = 0;
4585 } else {
4586 /* Compute rate in Hz. */
4587 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4588 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4589 ret = (raw_count_full * clk->multiplier);
4590 }
4591
4592 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4593
4594 clk_disable_unprepare(&cxo_clk_src.c);
4595
4596 return ret;
4597}
4598#else /* !CONFIG_DEBUG_FS */
4599static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4600{
4601 return -EINVAL;
4602}
4603
4604static unsigned long measure_clk_get_rate(struct clk *clk)
4605{
4606 return 0;
4607}
4608#endif /* CONFIG_DEBUG_FS */
4609
Matt Wagantallae053222012-05-14 19:42:07 -07004610static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004611 .set_parent = measure_clk_set_parent,
4612 .get_rate = measure_clk_get_rate,
4613};
4614
4615static struct measure_clk measure_clk = {
4616 .c = {
4617 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004618 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004619 CLK_INIT(measure_clk.c),
4620 },
4621 .multiplier = 1,
4622};
4623
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07004624static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004625 CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"),
4626 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"),
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004627 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-mss"),
Matt Wagantalle6e00d52012-03-08 17:39:07 -08004628 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-mba"),
Tianyi Gou4307d6c2012-05-31 18:36:07 -07004629 CLK_LOOKUP("xo", cxo_clk_src.c, "pil_pronto"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004630 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4631
4632 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
4633 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "msm_serial_hsl.0"),
4634 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "spi_qsd.1"),
4635 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004636 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004637 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004638 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, "spi_qsd.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004639 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4640 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4641 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4642 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4643 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4644 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4645 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4646 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4647 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004648 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, ""),
4649 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "msm_serial_hsl.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004650 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4651 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4652 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4653
4654 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.i2c"),
4655 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
4656 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4657 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4658 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4659 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004660 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004661 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004662 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, "f9966000.i2c"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004663 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""),
4664 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, ""),
4665 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4666 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4667 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004668 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, ""),
4669 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004670 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4671 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4672 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4673 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4674
4675 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4676 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4677 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4678 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4679 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4680 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4681
4682 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4683 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4684 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4685
4686 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4687 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4688 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4689
4690 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4691 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304692 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004693 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4694 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304695 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004696 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4697 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304698 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004699 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4700 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304701 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004702
4703 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, ""),
4704 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, ""),
4705
Manu Gautam51be9712012-06-06 14:54:52 +05304706 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
4707 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
4708 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4709 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
4710 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
4711 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
4712 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
4713 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004714
4715 /* Multimedia clocks */
4716 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004717 CLK_LOOKUP("bus_clk", mmss_mmssnoc_ahb_clk.c, ""),
4718 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
4719 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""),
4720 CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""),
4721 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, ""),
4722 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""),
4723 CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, ""),
4724 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004725 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
4726 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
4727 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
4728 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004729 CLK_LOOKUP("iface_clk", camss_cci_cci_ahb_clk.c, ""),
4730 CLK_LOOKUP("core_clk", camss_cci_cci_clk.c, ""),
4731 CLK_LOOKUP("iface_clk", camss_csi0_ahb_clk.c, ""),
4732 CLK_LOOKUP("camss_csi0_clk", camss_csi0_clk.c, ""),
4733 CLK_LOOKUP("camss_csi0phy_clk", camss_csi0phy_clk.c, ""),
4734 CLK_LOOKUP("camss_csi0pix_clk", camss_csi0pix_clk.c, ""),
4735 CLK_LOOKUP("camss_csi0rdi_clk", camss_csi0rdi_clk.c, ""),
4736 CLK_LOOKUP("iface_clk", camss_csi1_ahb_clk.c, ""),
4737 CLK_LOOKUP("camss_csi1_clk", camss_csi1_clk.c, ""),
4738 CLK_LOOKUP("camss_csi1phy_clk", camss_csi1phy_clk.c, ""),
4739 CLK_LOOKUP("camss_csi1pix_clk", camss_csi1pix_clk.c, ""),
4740 CLK_LOOKUP("camss_csi1rdi_clk", camss_csi1rdi_clk.c, ""),
4741 CLK_LOOKUP("iface_clk", camss_csi2_ahb_clk.c, ""),
4742 CLK_LOOKUP("camss_csi2_clk", camss_csi2_clk.c, ""),
4743 CLK_LOOKUP("camss_csi2phy_clk", camss_csi2phy_clk.c, ""),
4744 CLK_LOOKUP("camss_csi2pix_clk", camss_csi2pix_clk.c, ""),
4745 CLK_LOOKUP("camss_csi2rdi_clk", camss_csi2rdi_clk.c, ""),
4746 CLK_LOOKUP("iface_clk", camss_csi3_ahb_clk.c, ""),
4747 CLK_LOOKUP("camss_csi3_clk", camss_csi3_clk.c, ""),
4748 CLK_LOOKUP("camss_csi3phy_clk", camss_csi3phy_clk.c, ""),
4749 CLK_LOOKUP("camss_csi3pix_clk", camss_csi3pix_clk.c, ""),
4750 CLK_LOOKUP("camss_csi3rdi_clk", camss_csi3rdi_clk.c, ""),
4751 CLK_LOOKUP("camss_csi0_clk_src", csi0_clk_src.c, ""),
4752 CLK_LOOKUP("camss_csi1_clk_src", csi1_clk_src.c, ""),
4753 CLK_LOOKUP("camss_csi2_clk_src", csi2_clk_src.c, ""),
4754 CLK_LOOKUP("camss_csi3_clk_src", csi3_clk_src.c, ""),
4755 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c, ""),
4756 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c, ""),
4757 CLK_LOOKUP("core_clk", camss_gp0_clk.c, ""),
4758 CLK_LOOKUP("core_clk", camss_gp1_clk.c, ""),
4759 CLK_LOOKUP("iface_clk", camss_ispif_ahb_clk.c, ""),
4760 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, ""),
4761 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, ""),
4762 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004763 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
4764 "fda64000.qcom,iommu"),
4765 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
4766 "fda64000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004767 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_axi_clk.c, ""),
4768 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c, ""),
4769 CLK_LOOKUP("core_clk", camss_mclk0_clk.c, ""),
4770 CLK_LOOKUP("core_clk", camss_mclk1_clk.c, ""),
4771 CLK_LOOKUP("core_clk", camss_mclk2_clk.c, ""),
4772 CLK_LOOKUP("core_clk", camss_mclk3_clk.c, ""),
4773 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
4774 CLK_LOOKUP("core_clk", camss_phy0_csi0phytimer_clk.c, ""),
4775 CLK_LOOKUP("core_clk", camss_phy1_csi1phytimer_clk.c, ""),
4776 CLK_LOOKUP("core_clk", camss_phy2_csi2phytimer_clk.c, ""),
4777 CLK_LOOKUP("iface_clk", camss_top_ahb_clk.c, ""),
Stepan Moskovchenko372cfb42012-07-10 20:19:11 -07004778 CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, "fda44000.qcom,iommu"),
4779 CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, "fda44000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004780 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c, ""),
4781 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c, ""),
4782 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, ""),
4783 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, ""),
4784 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, ""),
4785 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, ""),
4786 CLK_LOOKUP("bus_clk", camss_vfe_vfe_ocmemnoc_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004787 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004788 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
4789 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004790 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004791 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
4792 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
4793 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
4794 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07004795 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004796 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07004797 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004798 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
4799 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07004800 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
4801 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
4802 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
4803 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
4804 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07004805 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
4806 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
4807 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
4808 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07004809
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004810
4811 /* LPASS clocks */
4812 CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"),
4813 CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c,
4814 "fe12f000.slim"),
4815 CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""),
4816 CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""),
4817 CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""),
4818 CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""),
4819 CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""),
4820 CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""),
4821 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""),
4822 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""),
4823 CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""),
4824 CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""),
4825 CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""),
4826 CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""),
4827 CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""),
4828 CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""),
4829 CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""),
4830 CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""),
4831 CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""),
4832 CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""),
4833 CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""),
4834 CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""),
4835 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm0_clk_src.c, ""),
4836 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""),
4837 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""),
4838 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""),
4839 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""),
4840 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""),
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004841 CLK_LOOKUP("core_clk_src", audio_core_lpaif_pcmoe_clk_src.c, ""),
4842 CLK_LOOKUP("core_clk", audio_core_lpaif_pcmoe_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004843
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004844 CLK_LOOKUP("core_clk", mss_xo_q6_clk.c, "pil-q6v5-mss"),
4845 CLK_LOOKUP("bus_clk", mss_bus_q6_clk.c, "pil-q6v5-mss"),
4846 CLK_LOOKUP("bus_clk", gcc_mss_cfg_ahb_clk.c, ""),
4847 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "pil-q6v5-mss"),
Matt Wagantalld41ce772012-05-10 23:16:41 -07004848 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "pil-q6v5-lpass"),
4849 CLK_LOOKUP("bus_clk", q6ss_ahb_lfabif_clk.c, "pil-q6v5-lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07004850 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004851
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004852 /* TODO: Remove dummy clocks as soon as they become unnecessary */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004853 CLK_DUMMY("dfab_clk", DFAB_CLK, "msm_sps", OFF),
4854 CLK_DUMMY("mem_clk", NULL, "msm_sps", OFF),
4855 CLK_DUMMY("bus_clk", NULL, "scm", OFF),
Ramesh Masavarapufb1f01e2012-06-14 09:40:40 -07004856 CLK_DUMMY("bus_clk", NULL, "qseecom", OFF),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004857
4858 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
4859 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
4860 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
4861 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
4862 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
4863 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
4864 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
4865 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
4866 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
4867 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
4868
4869 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
4870 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
4871 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
4872 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
4873 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
4874 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
4875 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
4876 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
4877 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
4878 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
4879 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
4880 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
4881 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlabb475ec2012-06-15 11:18:31 -07004882 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"),
4883 CLK_LOOKUP("bus_a_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07004884
4885 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etr"),
4886 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu"),
4887 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-replicator"),
4888 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etf"),
4889 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-merg"),
4890 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in0"),
4891 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in1"),
4892 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-kpss"),
4893 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-mmss"),
4894 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-stm"),
4895 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm0"),
4896 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm1"),
4897 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm2"),
4898 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm3"),
4899
4900 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etr"),
4901 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tpiu"),
4902 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-replicator"),
4903 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etf"),
4904 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-merg"),
4905 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in0"),
4906 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in1"),
4907 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-kpss"),
4908 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-mmss"),
4909 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-stm"),
4910 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm0"),
4911 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm1"),
4912 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm2"),
4913 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004914};
4915
4916static struct pll_config_regs gpll0_regs __initdata = {
4917 .l_reg = (void __iomem *)GPLL0_L_REG,
4918 .m_reg = (void __iomem *)GPLL0_M_REG,
4919 .n_reg = (void __iomem *)GPLL0_N_REG,
4920 .config_reg = (void __iomem *)GPLL0_USER_CTL_REG,
4921 .mode_reg = (void __iomem *)GPLL0_MODE_REG,
4922 .base = &virt_bases[GCC_BASE],
4923};
4924
4925/* GPLL0 at 600 MHz, main output enabled. */
4926static struct pll_config gpll0_config __initdata = {
4927 .l = 0x1f,
4928 .m = 0x1,
4929 .n = 0x4,
4930 .vco_val = 0x0,
4931 .vco_mask = BM(21, 20),
4932 .pre_div_val = 0x0,
4933 .pre_div_mask = BM(14, 12),
4934 .post_div_val = 0x0,
4935 .post_div_mask = BM(9, 8),
4936 .mn_ena_val = BIT(24),
4937 .mn_ena_mask = BIT(24),
4938 .main_output_val = BIT(0),
4939 .main_output_mask = BIT(0),
4940};
4941
4942static struct pll_config_regs gpll1_regs __initdata = {
4943 .l_reg = (void __iomem *)GPLL1_L_REG,
4944 .m_reg = (void __iomem *)GPLL1_M_REG,
4945 .n_reg = (void __iomem *)GPLL1_N_REG,
4946 .config_reg = (void __iomem *)GPLL1_USER_CTL_REG,
4947 .mode_reg = (void __iomem *)GPLL1_MODE_REG,
4948 .base = &virt_bases[GCC_BASE],
4949};
4950
4951/* GPLL1 at 480 MHz, main output enabled. */
4952static struct pll_config gpll1_config __initdata = {
4953 .l = 0x19,
4954 .m = 0x0,
4955 .n = 0x1,
4956 .vco_val = 0x0,
4957 .vco_mask = BM(21, 20),
4958 .pre_div_val = 0x0,
4959 .pre_div_mask = BM(14, 12),
4960 .post_div_val = 0x0,
4961 .post_div_mask = BM(9, 8),
4962 .main_output_val = BIT(0),
4963 .main_output_mask = BIT(0),
4964};
4965
4966static struct pll_config_regs mmpll0_regs __initdata = {
4967 .l_reg = (void __iomem *)MMPLL0_L_REG,
4968 .m_reg = (void __iomem *)MMPLL0_M_REG,
4969 .n_reg = (void __iomem *)MMPLL0_N_REG,
4970 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
4971 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
4972 .base = &virt_bases[MMSS_BASE],
4973};
4974
4975/* MMPLL0 at 800 MHz, main output enabled. */
4976static struct pll_config mmpll0_config __initdata = {
4977 .l = 0x29,
4978 .m = 0x2,
4979 .n = 0x3,
4980 .vco_val = 0x0,
4981 .vco_mask = BM(21, 20),
4982 .pre_div_val = 0x0,
4983 .pre_div_mask = BM(14, 12),
4984 .post_div_val = 0x0,
4985 .post_div_mask = BM(9, 8),
4986 .mn_ena_val = BIT(24),
4987 .mn_ena_mask = BIT(24),
4988 .main_output_val = BIT(0),
4989 .main_output_mask = BIT(0),
4990};
4991
4992static struct pll_config_regs mmpll1_regs __initdata = {
4993 .l_reg = (void __iomem *)MMPLL1_L_REG,
4994 .m_reg = (void __iomem *)MMPLL1_M_REG,
4995 .n_reg = (void __iomem *)MMPLL1_N_REG,
4996 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
4997 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
4998 .base = &virt_bases[MMSS_BASE],
4999};
5000
5001/* MMPLL1 at 1000 MHz, main output enabled. */
5002static struct pll_config mmpll1_config __initdata = {
5003 .l = 0x34,
5004 .m = 0x1,
5005 .n = 0xC,
5006 .vco_val = 0x0,
5007 .vco_mask = BM(21, 20),
5008 .pre_div_val = 0x0,
5009 .pre_div_mask = BM(14, 12),
5010 .post_div_val = 0x0,
5011 .post_div_mask = BM(9, 8),
5012 .mn_ena_val = BIT(24),
5013 .mn_ena_mask = BIT(24),
5014 .main_output_val = BIT(0),
5015 .main_output_mask = BIT(0),
5016};
5017
5018static struct pll_config_regs mmpll3_regs __initdata = {
5019 .l_reg = (void __iomem *)MMPLL3_L_REG,
5020 .m_reg = (void __iomem *)MMPLL3_M_REG,
5021 .n_reg = (void __iomem *)MMPLL3_N_REG,
5022 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5023 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5024 .base = &virt_bases[MMSS_BASE],
5025};
5026
5027/* MMPLL3 at 820 MHz, main output enabled. */
5028static struct pll_config mmpll3_config __initdata = {
5029 .l = 0x2A,
5030 .m = 0x11,
5031 .n = 0x18,
5032 .vco_val = 0x0,
5033 .vco_mask = BM(21, 20),
5034 .pre_div_val = 0x0,
5035 .pre_div_mask = BM(14, 12),
5036 .post_div_val = 0x0,
5037 .post_div_mask = BM(9, 8),
5038 .mn_ena_val = BIT(24),
5039 .mn_ena_mask = BIT(24),
5040 .main_output_val = BIT(0),
5041 .main_output_mask = BIT(0),
5042};
5043
5044static struct pll_config_regs lpapll0_regs __initdata = {
5045 .l_reg = (void __iomem *)LPAPLL_L_REG,
5046 .m_reg = (void __iomem *)LPAPLL_M_REG,
5047 .n_reg = (void __iomem *)LPAPLL_N_REG,
5048 .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG,
5049 .mode_reg = (void __iomem *)LPAPLL_MODE_REG,
5050 .base = &virt_bases[LPASS_BASE],
5051};
5052
5053/* LPAPLL0 at 491.52 MHz, main output enabled. */
5054static struct pll_config lpapll0_config __initdata = {
5055 .l = 0x33,
5056 .m = 0x1,
5057 .n = 0x5,
5058 .vco_val = 0x0,
5059 .vco_mask = BM(21, 20),
5060 .pre_div_val = BVAL(14, 12, 0x1),
5061 .pre_div_mask = BM(14, 12),
5062 .post_div_val = 0x0,
5063 .post_div_mask = BM(9, 8),
5064 .mn_ena_val = BIT(24),
5065 .mn_ena_mask = BIT(24),
5066 .main_output_val = BIT(0),
5067 .main_output_mask = BIT(0),
5068};
5069
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005070#define PLL_AUX_OUTPUT_BIT 1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005071
5072static void __init reg_init(void)
5073{
5074 u32 regval;
5075
5076 if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG))
5077 & gpll0_clk_src.status_mask))
5078 configure_pll(&gpll0_config, &gpll0_regs, 1);
5079
5080 if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG))
5081 & gpll1_clk_src.status_mask))
5082 configure_pll(&gpll1_config, &gpll1_regs, 1);
5083
5084 configure_pll(&mmpll0_config, &mmpll0_regs, 1);
5085 configure_pll(&mmpll1_config, &mmpll1_regs, 1);
5086 configure_pll(&mmpll3_config, &mmpll3_regs, 0);
5087 configure_pll(&lpapll0_config, &lpapll0_regs, 1);
5088
5089 /* Active GPLL0's aux output. This is needed by acpuclock. */
5090 regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG));
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005091 regval |= BIT(PLL_AUX_OUTPUT_BIT);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005092 writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG));
5093
5094 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5095 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5096 regval |= BIT(0);
5097 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5098
5099 /*
5100 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5101 * register.
5102 */
5103 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
5104}
5105
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005106static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005107{
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005108 clk_set_rate(&axi_clk_src.c, 333330000);
Vikram Mulukutla7e30c8d2012-06-21 14:26:36 -07005109 clk_set_rate(&ocmemnoc_clk_src.c, 333330000);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005110
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005111 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005112 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5113 * source. Sleep set vote is 0.
5114 */
5115 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5116 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5117
5118 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005119 * Hold an active set vote for CXO; this is because CXO is expected
5120 * to remain on whenever CPUs aren't power collapsed.
5121 */
5122 clk_prepare_enable(&cxo_a_clk_src.c);
5123
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005124 /* Set rates for single-rate clocks. */
5125 clk_set_rate(&usb30_master_clk_src.c,
5126 usb30_master_clk_src.freq_tbl[0].freq_hz);
5127 clk_set_rate(&tsif_ref_clk_src.c,
5128 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5129 clk_set_rate(&usb_hs_system_clk_src.c,
5130 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5131 clk_set_rate(&usb_hsic_clk_src.c,
5132 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5133 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5134 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5135 clk_set_rate(&usb_hsic_system_clk_src.c,
5136 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5137 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5138 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5139 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5140 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5141 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5142 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5143 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5144 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5145 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5146 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5147 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5148 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
5149 clk_set_rate(&audio_core_slimbus_core_clk_src.c,
5150 audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz);
5151}
5152
5153#define GCC_CC_PHYS 0xFC400000
5154#define GCC_CC_SIZE SZ_16K
5155
5156#define MMSS_CC_PHYS 0xFD8C0000
5157#define MMSS_CC_SIZE SZ_256K
5158
5159#define LPASS_CC_PHYS 0xFE000000
5160#define LPASS_CC_SIZE SZ_256K
5161
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005162#define MSS_CC_PHYS 0xFC980000
5163#define MSS_CC_SIZE SZ_16K
5164
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005165static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005166{
5167 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5168 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005169 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005170
5171 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5172 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005173 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005174
5175 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5176 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005177 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005178
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005179 virt_bases[MSS_BASE] = ioremap(MSS_CC_PHYS, MSS_CC_SIZE);
5180 if (!virt_bases[MSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005181 panic("clock-8974: Unable to ioremap MSS_CC memory!");
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005182
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005183 clk_ops_local_pll.enable = msm8974_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005184
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005185 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5186 if (IS_ERR(vdd_dig_reg))
5187 panic("clock-copper: Unable to get the vdd_dig regulator!");
5188
5189 /*
5190 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5191 * until late_init. This may not be necessary with clock handoff;
5192 * Investigate this code on a real non-simulator target to determine
5193 * its necessity.
5194 */
5195 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5196 rpm_regulator_enable(vdd_dig_reg);
5197
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005198 reg_init();
5199}
5200
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005201static int __init msm8974_clock_late_init(void)
5202{
5203 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5204}
5205
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005206struct clock_init_data msm8974_clock_init_data __initdata = {
5207 .table = msm_clocks_8974,
5208 .size = ARRAY_SIZE(msm_clocks_8974),
5209 .pre_init = msm8974_clock_pre_init,
5210 .post_init = msm8974_clock_post_init,
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005211 .late_init = msm8974_clock_late_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005212};