blob: 71a4d040f140232ca4be8b5e1a4c1c33badc9e88 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
Hugh Daschbachd027bb32013-01-04 14:39:09 -080056 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010057 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090058};
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Tejun Heo441577e2010-03-29 10:32:39 +090060enum board_ids {
61 /* board IDs by feature in alphabetical order */
62 board_ahci,
63 board_ahci_ign_iferr,
64 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020065 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090066
67 /* board IDs for specific chipsets in alphabetical order */
68 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090069 board_ahci_mcp77,
70 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090071 board_ahci_mv,
72 board_ahci_sb600,
73 board_ahci_sb700, /* for SB700 and SB800 */
74 board_ahci_vt8251,
75
76 /* aliases */
77 board_ahci_mcp_linux = board_ahci_mcp65,
78 board_ahci_mcp67 = board_ahci_mcp65,
79 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090080 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081};
82
Jeff Garzik2dcb4072007-10-19 06:42:56 -040083static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090084static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
85 unsigned long deadline);
86static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
87 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090088#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090089static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
90static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090091#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Tejun Heofad16e72010-09-21 09:25:48 +020093static struct scsi_host_template ahci_sht = {
94 AHCI_SHT("ahci"),
95};
96
Tejun Heo029cfd62008-03-25 12:22:49 +090097static struct ata_port_operations ahci_vt8251_ops = {
98 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090099 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900100};
101
Tejun Heo029cfd62008-03-25 12:22:49 +0900102static struct ata_port_operations ahci_p5wdh_ops = {
103 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900104 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900105};
106
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100107static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900108 /* by features */
Jeff Garzik4da646b2009-04-08 02:00:13 -0400109 [board_ahci] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900111 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100112 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400113 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 .port_ops = &ahci_ops,
115 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400116 [board_ahci_ign_iferr] =
Tejun Heo41669552006-11-29 11:33:14 +0900117 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900118 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
119 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100120 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400121 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900122 .port_ops = &ahci_ops,
123 },
Tejun Heo441577e2010-03-29 10:32:39 +0900124 [board_ahci_nosntf] =
125 {
126 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
127 .flags = AHCI_FLAG_COMMON,
128 .pio_mask = ATA_PIO4,
129 .udma_mask = ATA_UDMA6,
130 .port_ops = &ahci_ops,
131 },
Tejun Heo5f173102010-07-24 16:53:48 +0200132 [board_ahci_yes_fbs] =
133 {
134 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
135 .flags = AHCI_FLAG_COMMON,
136 .pio_mask = ATA_PIO4,
137 .udma_mask = ATA_UDMA6,
138 .port_ops = &ahci_ops,
139 },
Tejun Heo441577e2010-03-29 10:32:39 +0900140 /* by chipsets */
141 [board_ahci_mcp65] =
142 {
Tejun Heo83f2b962010-03-30 10:28:32 +0900143 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
144 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100145 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900146 .pio_mask = ATA_PIO4,
147 .udma_mask = ATA_UDMA6,
148 .port_ops = &ahci_ops,
149 },
150 [board_ahci_mcp77] =
151 {
152 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
153 .flags = AHCI_FLAG_COMMON,
154 .pio_mask = ATA_PIO4,
155 .udma_mask = ATA_UDMA6,
156 .port_ops = &ahci_ops,
157 },
158 [board_ahci_mcp89] =
159 {
160 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900161 .flags = AHCI_FLAG_COMMON,
162 .pio_mask = ATA_PIO4,
163 .udma_mask = ATA_UDMA6,
164 .port_ops = &ahci_ops,
165 },
166 [board_ahci_mv] =
167 {
168 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
169 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300170 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900171 .pio_mask = ATA_PIO4,
172 .udma_mask = ATA_UDMA6,
173 .port_ops = &ahci_ops,
174 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400175 [board_ahci_sb600] =
Conke Hu55a61602007-03-27 18:33:05 +0800176 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900177 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900178 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
179 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900180 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100181 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400182 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800183 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800184 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400185 [board_ahci_sb700] = /* for SB700 and SB800 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800186 {
Shane Huangbd172432008-06-10 15:52:04 +0800187 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800188 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100189 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800190 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800191 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800192 },
Tejun Heo441577e2010-03-29 10:32:39 +0900193 [board_ahci_vt8251] =
Tejun Heoe297d992008-06-10 00:13:04 +0900194 {
Tejun Heo441577e2010-03-29 10:32:39 +0900195 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900196 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100197 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900198 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900199 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201};
202
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500203static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400204 /* Intel */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400205 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
206 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
207 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
208 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
209 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900210 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400211 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
212 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
213 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
214 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900215 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800216 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900217 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
218 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
219 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
220 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
221 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
222 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
223 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
224 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
225 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
226 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
227 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
228 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
229 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
230 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
231 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400232 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
233 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800234 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500235 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800236 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500237 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
238 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700239 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700240 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500241 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700242 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700243 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500244 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800245 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
246 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
247 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
248 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
249 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
250 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700251 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
252 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
253 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800254 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800255 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700256 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
257 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
258 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
259 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
260 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
261 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700262 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800263 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
264 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
265 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
266 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
267 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
268 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
269 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
270 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400271
Tejun Heoe34bb372007-02-26 20:24:03 +0900272 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
273 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
274 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400275
276 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800277 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800278 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
279 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
280 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
281 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
282 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
283 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400284
Shane Huange2dd90b2009-07-29 11:34:49 +0800285 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800286 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huange2dd90b2009-07-29 11:34:49 +0800287 /* AMD is using RAID class only for ahci controllers */
288 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
289 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
290
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400291 /* VIA */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400292 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900293 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400294
295 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900296 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
297 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
298 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
299 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
300 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
301 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
302 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
303 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900304 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
305 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
306 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
307 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
308 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
309 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
310 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
311 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
312 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
313 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
314 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
315 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
316 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
317 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
318 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
319 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
320 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
321 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
322 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
323 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
324 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
325 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
326 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
327 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
328 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
329 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
330 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
331 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
332 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
333 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
334 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
335 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
336 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
337 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
338 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
339 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
340 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
341 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
342 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
343 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
344 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
345 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
346 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
347 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
348 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
349 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
350 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
351 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
352 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
353 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
354 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
355 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
356 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
357 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
358 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
359 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
360 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
361 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
362 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
363 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
364 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
365 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
366 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
367 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
368 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
369 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
370 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
371 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
372 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
373 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
374 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
375 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
376 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
377 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
378 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
379 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400380
Jeff Garzik95916ed2006-07-29 04:10:14 -0400381 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900382 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
383 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
384 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400385
Alessandro Rubini318893e2012-01-06 13:33:39 +0100386 /* ST Microelectronics */
387 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
388
Jeff Garzikcd70c262007-07-08 02:29:42 -0400389 /* Marvell */
390 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100391 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Tejun Heo5f173102010-07-24 16:53:48 +0200392 { PCI_DEVICE(0x1b4b, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500393 .class = PCI_CLASS_STORAGE_SATA_AHCI,
394 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200395 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Per Jessen467b41c2011-02-08 13:54:32 +0100396 { PCI_DEVICE(0x1b4b, 0x9125),
397 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Matt Johnson642d8922012-04-27 01:42:30 -0500398 { PCI_DEVICE(0x1b4b, 0x917a),
399 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Alan Coxf0868b72012-09-04 16:07:18 +0100400 { PCI_DEVICE(0x1b4b, 0x9192),
401 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Tejun Heo50be5e32010-11-29 15:57:14 +0100402 { PCI_DEVICE(0x1b4b, 0x91a3),
403 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400404
Mark Nelsonc77a0362008-10-23 14:08:16 +1100405 /* Promise */
406 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
407
Keng-Yu Linc9703762011-11-09 01:47:36 -0500408 /* Asmedia */
Alan Coxb7cd50f2012-09-04 16:25:25 +0100409 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
410 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
411 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
412 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500413
Hugh Daschbachd027bb32013-01-04 14:39:09 -0800414 /* Enmotus */
415 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
416
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500417 /* Generic, PCI class code for AHCI */
418 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500419 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500420
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 { } /* terminate list */
422};
423
424
425static struct pci_driver ahci_pci_driver = {
426 .name = DRV_NAME,
427 .id_table = ahci_pci_tbl,
428 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900429 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900430#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900431 .suspend = ahci_pci_device_suspend,
432 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900433#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434};
435
Alan Cox5b66c822008-09-03 14:48:34 +0100436#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
437static int marvell_enable;
438#else
439static int marvell_enable = 1;
440#endif
441module_param(marvell_enable, int, 0644);
442MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
443
444
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300445static void ahci_pci_save_initial_config(struct pci_dev *pdev,
446 struct ahci_host_priv *hpriv)
447{
448 unsigned int force_port_map = 0;
449 unsigned int mask_port_map = 0;
450
451 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
452 dev_info(&pdev->dev, "JMB361 has only one port\n");
453 force_port_map = 1;
454 }
455
456 /*
457 * Temporary Marvell 6145 hack: PATA port presence
458 * is asserted through the standard AHCI port
459 * presence register, as bit 4 (counting from 0)
460 */
461 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
462 if (pdev->device == 0x6121)
463 mask_port_map = 0x3;
464 else
465 mask_port_map = 0xf;
466 dev_info(&pdev->dev,
467 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
468 }
469
Anton Vorontsov1d513352010-03-03 20:17:37 +0300470 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
471 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300472}
473
Anton Vorontsov33030402010-03-03 20:17:39 +0300474static int ahci_pci_reset_controller(struct ata_host *host)
475{
476 struct pci_dev *pdev = to_pci_dev(host->dev);
477
478 ahci_reset_controller(host);
479
Tejun Heod91542c2006-07-26 15:59:26 +0900480 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300481 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900482 u16 tmp16;
483
484 /* configure PCS */
485 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900486 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
487 tmp16 |= hpriv->port_map;
488 pci_write_config_word(pdev, 0x92, tmp16);
489 }
Tejun Heod91542c2006-07-26 15:59:26 +0900490 }
491
492 return 0;
493}
494
Anton Vorontsov781d6552010-03-03 20:17:42 +0300495static void ahci_pci_init_controller(struct ata_host *host)
496{
497 struct ahci_host_priv *hpriv = host->private_data;
498 struct pci_dev *pdev = to_pci_dev(host->dev);
499 void __iomem *port_mmio;
500 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100501 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900502
Tejun Heo417a1a62007-09-23 13:19:55 +0900503 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100504 if (pdev->device == 0x6121)
505 mv = 2;
506 else
507 mv = 4;
508 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400509
510 writel(0, port_mmio + PORT_IRQ_MASK);
511
512 /* clear port IRQ */
513 tmp = readl(port_mmio + PORT_IRQ_STAT);
514 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
515 if (tmp)
516 writel(tmp, port_mmio + PORT_IRQ_STAT);
517 }
518
Anton Vorontsov781d6552010-03-03 20:17:42 +0300519 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900520}
521
Tejun Heocc0680a2007-08-06 18:36:23 +0900522static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900523 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900524{
Tejun Heocc0680a2007-08-06 18:36:23 +0900525 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900526 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900527 int rc;
528
529 DPRINTK("ENTER\n");
530
Tejun Heo4447d352007-04-17 23:44:08 +0900531 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900532
Tejun Heocc0680a2007-08-06 18:36:23 +0900533 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900534 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900535
Tejun Heo4447d352007-04-17 23:44:08 +0900536 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900537
538 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
539
540 /* vt8251 doesn't clear BSY on signature FIS reception,
541 * request follow-up softreset.
542 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900543 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900544}
545
Tejun Heoedc93052007-10-25 14:59:16 +0900546static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
547 unsigned long deadline)
548{
549 struct ata_port *ap = link->ap;
550 struct ahci_port_priv *pp = ap->private_data;
551 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
552 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900553 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900554 int rc;
555
556 ahci_stop_engine(ap);
557
558 /* clear D2H reception area to properly wait for D2H FIS */
559 ata_tf_init(link->device, &tf);
560 tf.command = 0x80;
561 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
562
563 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900564 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900565
566 ahci_start_engine(ap);
567
Tejun Heoedc93052007-10-25 14:59:16 +0900568 /* The pseudo configuration device on SIMG4726 attached to
569 * ASUS P5W-DH Deluxe doesn't send signature FIS after
570 * hardreset if no device is attached to the first downstream
571 * port && the pseudo device locks up on SRST w/ PMP==0. To
572 * work around this, wait for !BSY only briefly. If BSY isn't
573 * cleared, perform CLO and proceed to IDENTIFY (achieved by
574 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
575 *
576 * Wait for two seconds. Devices attached to downstream port
577 * which can't process the following IDENTIFY after this will
578 * have to be reset again. For most cases, this should
579 * suffice while making probing snappish enough.
580 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900581 if (online) {
582 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
583 ahci_check_ready);
584 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800585 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900586 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900587 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900588}
589
Tejun Heo438ac6d2007-03-02 17:31:26 +0900590#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900591static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
592{
Jeff Garzikcca39742006-08-24 03:19:22 -0400593 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900594 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300595 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900596 u32 ctl;
597
Tejun Heo9b10ae82009-05-30 20:50:12 +0900598 if (mesg.event & PM_EVENT_SUSPEND &&
599 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700600 dev_err(&pdev->dev,
601 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900602 return -EIO;
603 }
604
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100605 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900606 /* AHCI spec rev1.1 section 8.3.3:
607 * Software must disable interrupts prior to requesting a
608 * transition of the HBA to D3 state.
609 */
610 ctl = readl(mmio + HOST_CTL);
611 ctl &= ~HOST_IRQ_EN;
612 writel(ctl, mmio + HOST_CTL);
613 readl(mmio + HOST_CTL); /* flush */
614 }
615
616 return ata_pci_device_suspend(pdev, mesg);
617}
618
619static int ahci_pci_device_resume(struct pci_dev *pdev)
620{
Jeff Garzikcca39742006-08-24 03:19:22 -0400621 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900622 int rc;
623
Tejun Heo553c4aa2006-12-26 19:39:50 +0900624 rc = ata_pci_device_do_resume(pdev);
625 if (rc)
626 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900627
628 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300629 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900630 if (rc)
631 return rc;
632
Anton Vorontsov781d6552010-03-03 20:17:42 +0300633 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900634 }
635
Jeff Garzikcca39742006-08-24 03:19:22 -0400636 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900637
638 return 0;
639}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900640#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900641
Tejun Heo4447d352007-04-17 23:44:08 +0900642static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645
Alessandro Rubini318893e2012-01-06 13:33:39 +0100646 /*
647 * If the device fixup already set the dma_mask to some non-standard
648 * value, don't extend it here. This happens on STA2X11, for example.
649 */
650 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
651 return 0;
652
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700654 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
655 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700657 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700659 dev_err(&pdev->dev,
660 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 return rc;
662 }
663 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700665 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700667 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668 return rc;
669 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700670 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700672 dev_err(&pdev->dev,
673 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 return rc;
675 }
676 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 return 0;
678}
679
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300680static void ahci_pci_print_info(struct ata_host *host)
681{
682 struct pci_dev *pdev = to_pci_dev(host->dev);
683 u16 cc;
684 const char *scc_s;
685
686 pci_read_config_word(pdev, 0x0a, &cc);
687 if (cc == PCI_CLASS_STORAGE_IDE)
688 scc_s = "IDE";
689 else if (cc == PCI_CLASS_STORAGE_SATA)
690 scc_s = "SATA";
691 else if (cc == PCI_CLASS_STORAGE_RAID)
692 scc_s = "RAID";
693 else
694 scc_s = "unknown";
695
696 ahci_print_info(host, scc_s);
697}
698
Tejun Heoedc93052007-10-25 14:59:16 +0900699/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
700 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
701 * support PMP and the 4726 either directly exports the device
702 * attached to the first downstream port or acts as a hardware storage
703 * controller and emulate a single ATA device (can be RAID 0/1 or some
704 * other configuration).
705 *
706 * When there's no device attached to the first downstream port of the
707 * 4726, "Config Disk" appears, which is a pseudo ATA device to
708 * configure the 4726. However, ATA emulation of the device is very
709 * lame. It doesn't send signature D2H Reg FIS after the initial
710 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
711 *
712 * The following function works around the problem by always using
713 * hardreset on the port and not depending on receiving signature FIS
714 * afterward. If signature FIS isn't received soon, ATA class is
715 * assumed without follow-up softreset.
716 */
717static void ahci_p5wdh_workaround(struct ata_host *host)
718{
719 static struct dmi_system_id sysids[] = {
720 {
721 .ident = "P5W DH Deluxe",
722 .matches = {
723 DMI_MATCH(DMI_SYS_VENDOR,
724 "ASUSTEK COMPUTER INC"),
725 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
726 },
727 },
728 { }
729 };
730 struct pci_dev *pdev = to_pci_dev(host->dev);
731
732 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
733 dmi_check_system(sysids)) {
734 struct ata_port *ap = host->ports[1];
735
Joe Perchesa44fec12011-04-15 15:51:58 -0700736 dev_info(&pdev->dev,
737 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900738
739 ap->ops = &ahci_p5wdh_ops;
740 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
741 }
742}
743
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900744/* only some SB600 ahci controllers can do 64bit DMA */
745static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800746{
747 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900748 /*
749 * The oldest version known to be broken is 0901 and
750 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900751 * Enable 64bit DMA on 1501 and anything newer.
752 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900753 * Please read bko#9412 for more info.
754 */
Shane Huang58a09b32009-05-27 15:04:43 +0800755 {
756 .ident = "ASUS M2A-VM",
757 .matches = {
758 DMI_MATCH(DMI_BOARD_VENDOR,
759 "ASUSTeK Computer INC."),
760 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
761 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900762 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800763 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100764 /*
765 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
766 * support 64bit DMA.
767 *
768 * BIOS versions earlier than 1.5 had the Manufacturer DMI
769 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
770 * This spelling mistake was fixed in BIOS version 1.5, so
771 * 1.5 and later have the Manufacturer as
772 * "MICRO-STAR INTERNATIONAL CO.,LTD".
773 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
774 *
775 * BIOS versions earlier than 1.9 had a Board Product Name
776 * DMI field of "MS-7376". This was changed to be
777 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
778 * match on DMI_BOARD_NAME of "MS-7376".
779 */
780 {
781 .ident = "MSI K9A2 Platinum",
782 .matches = {
783 DMI_MATCH(DMI_BOARD_VENDOR,
784 "MICRO-STAR INTER"),
785 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
786 },
787 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000788 /*
789 * All BIOS versions for the Asus M3A support 64bit DMA.
790 * (all release versions from 0301 to 1206 were tested)
791 */
792 {
793 .ident = "ASUS M3A",
794 .matches = {
795 DMI_MATCH(DMI_BOARD_VENDOR,
796 "ASUSTeK Computer INC."),
797 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
798 },
799 },
Shane Huang58a09b32009-05-27 15:04:43 +0800800 { }
801 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900802 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900803 int year, month, date;
804 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800805
Tejun Heo03d783b2009-08-16 21:04:02 +0900806 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800807 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900808 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800809 return false;
810
Mark Nelsone65cc192009-11-03 20:06:48 +1100811 if (!match->driver_data)
812 goto enable_64bit;
813
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900814 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
815 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800816
Mark Nelsone65cc192009-11-03 20:06:48 +1100817 if (strcmp(buf, match->driver_data) >= 0)
818 goto enable_64bit;
819 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700820 dev_warn(&pdev->dev,
821 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
822 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900823 return false;
824 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100825
826enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700827 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100828 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800829}
830
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100831static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
832{
833 static const struct dmi_system_id broken_systems[] = {
834 {
835 .ident = "HP Compaq nx6310",
836 .matches = {
837 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
838 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
839 },
840 /* PCI slot number of the controller */
841 .driver_data = (void *)0x1FUL,
842 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100843 {
844 .ident = "HP Compaq 6720s",
845 .matches = {
846 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
847 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
848 },
849 /* PCI slot number of the controller */
850 .driver_data = (void *)0x1FUL,
851 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100852
853 { } /* terminate list */
854 };
855 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
856
857 if (dmi) {
858 unsigned long slot = (unsigned long)dmi->driver_data;
859 /* apply the quirk only to on-board controllers */
860 return slot == PCI_SLOT(pdev->devfn);
861 }
862
863 return false;
864}
865
Tejun Heo9b10ae82009-05-30 20:50:12 +0900866static bool ahci_broken_suspend(struct pci_dev *pdev)
867{
868 static const struct dmi_system_id sysids[] = {
869 /*
870 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
871 * to the harddisk doesn't become online after
872 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900873 *
874 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
875 *
876 * Use dates instead of versions to match as HP is
877 * apparently recycling both product and version
878 * strings.
879 *
880 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900881 */
882 {
883 .ident = "dv4",
884 .matches = {
885 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
886 DMI_MATCH(DMI_PRODUCT_NAME,
887 "HP Pavilion dv4 Notebook PC"),
888 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900889 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900890 },
891 {
892 .ident = "dv5",
893 .matches = {
894 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
895 DMI_MATCH(DMI_PRODUCT_NAME,
896 "HP Pavilion dv5 Notebook PC"),
897 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900898 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900899 },
900 {
901 .ident = "dv6",
902 .matches = {
903 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
904 DMI_MATCH(DMI_PRODUCT_NAME,
905 "HP Pavilion dv6 Notebook PC"),
906 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900907 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900908 },
909 {
910 .ident = "HDX18",
911 .matches = {
912 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
913 DMI_MATCH(DMI_PRODUCT_NAME,
914 "HP HDX18 Notebook PC"),
915 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900916 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900917 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900918 /*
919 * Acer eMachines G725 has the same problem. BIOS
920 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300921 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +0900922 * that we don't have much idea about. For now,
923 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900924 *
925 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +0900926 */
927 {
928 .ident = "G725",
929 .matches = {
930 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
931 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
932 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900933 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +0900934 },
Tejun Heo9b10ae82009-05-30 20:50:12 +0900935 { } /* terminate list */
936 };
937 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +0900938 int year, month, date;
939 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +0900940
941 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
942 return false;
943
Tejun Heo9deb3432010-03-16 09:50:26 +0900944 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
945 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900946
Tejun Heo9deb3432010-03-16 09:50:26 +0900947 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +0900948}
949
Tejun Heo55946392009-08-04 14:30:08 +0900950static bool ahci_broken_online(struct pci_dev *pdev)
951{
952#define ENCODE_BUSDEVFN(bus, slot, func) \
953 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
954 static const struct dmi_system_id sysids[] = {
955 /*
956 * There are several gigabyte boards which use
957 * SIMG5723s configured as hardware RAID. Certain
958 * 5723 firmware revisions shipped there keep the link
959 * online but fail to answer properly to SRST or
960 * IDENTIFY when no device is attached downstream
961 * causing libata to retry quite a few times leading
962 * to excessive detection delay.
963 *
964 * As these firmwares respond to the second reset try
965 * with invalid device signature, considering unknown
966 * sig as offline works around the problem acceptably.
967 */
968 {
969 .ident = "EP45-DQ6",
970 .matches = {
971 DMI_MATCH(DMI_BOARD_VENDOR,
972 "Gigabyte Technology Co., Ltd."),
973 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
974 },
975 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
976 },
977 {
978 .ident = "EP45-DS5",
979 .matches = {
980 DMI_MATCH(DMI_BOARD_VENDOR,
981 "Gigabyte Technology Co., Ltd."),
982 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
983 },
984 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
985 },
986 { } /* terminate list */
987 };
988#undef ENCODE_BUSDEVFN
989 const struct dmi_system_id *dmi = dmi_first_match(sysids);
990 unsigned int val;
991
992 if (!dmi)
993 return false;
994
995 val = (unsigned long)dmi->driver_data;
996
997 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
998}
999
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001000#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001001static void ahci_gtf_filter_workaround(struct ata_host *host)
1002{
1003 static const struct dmi_system_id sysids[] = {
1004 /*
1005 * Aspire 3810T issues a bunch of SATA enable commands
1006 * via _GTF including an invalid one and one which is
1007 * rejected by the device. Among the successful ones
1008 * is FPDMA non-zero offset enable which when enabled
1009 * only on the drive side leads to NCQ command
1010 * failures. Filter it out.
1011 */
1012 {
1013 .ident = "Aspire 3810T",
1014 .matches = {
1015 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1016 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1017 },
1018 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1019 },
1020 { }
1021 };
1022 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1023 unsigned int filter;
1024 int i;
1025
1026 if (!dmi)
1027 return;
1028
1029 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001030 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1031 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001032
1033 for (i = 0; i < host->n_ports; i++) {
1034 struct ata_port *ap = host->ports[i];
1035 struct ata_link *link;
1036 struct ata_device *dev;
1037
1038 ata_for_each_link(link, ap, EDGE)
1039 ata_for_each_dev(dev, link, ALL)
1040 dev->gtf_filter |= filter;
1041 }
1042}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001043#else
1044static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1045{}
1046#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001047
Tejun Heo24dc5f32007-01-20 16:00:28 +09001048static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049{
Tejun Heoe297d992008-06-10 00:13:04 +09001050 unsigned int board_id = ent->driver_data;
1051 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001052 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001053 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001055 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09001056 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001057 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058
1059 VPRINTK("ENTER\n");
1060
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001061 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001062
Joe Perches06296a12011-04-15 15:52:00 -07001063 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064
Alan Cox5b66c822008-09-03 14:48:34 +01001065 /* The AHCI driver can only drive the SATA ports, the PATA driver
1066 can drive them all so if both drivers are selected make sure
1067 AHCI stays out of the way */
1068 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1069 return -ENODEV;
1070
Tejun Heoc6353b42010-06-17 11:42:22 +02001071 /*
1072 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1073 * ahci, use ata_generic instead.
1074 */
1075 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1076 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1077 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1078 pdev->subsystem_device == 0xcb89)
1079 return -ENODEV;
1080
Mark Nelson7a022672009-11-22 12:07:41 +11001081 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1082 * At the moment, we can only use the AHCI mode. Let the users know
1083 * that for SAS drives they're out of luck.
1084 */
1085 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001086 dev_info(&pdev->dev,
1087 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001088
Hugh Daschbachd027bb32013-01-04 14:39:09 -08001089 /* Both Connext and Enmotus devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001090 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1091 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbachd027bb32013-01-04 14:39:09 -08001092 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1093 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001094
Tejun Heo4447d352007-04-17 23:44:08 +09001095 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001096 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097 if (rc)
1098 return rc;
1099
Tejun Heodea55132008-03-11 19:52:31 +09001100 /* AHCI controllers often implement SFF compatible interface.
1101 * Grab all PCI BARs just in case.
1102 */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001103 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001104 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001105 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001106 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001107 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108
Tejun Heoc4f77922007-12-06 15:09:43 +09001109 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1110 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1111 u8 map;
1112
1113 /* ICH6s share the same PCI ID for both piix and ahci
1114 * modes. Enabling ahci mode while MAP indicates
1115 * combined mode is a bad idea. Yield to ata_piix.
1116 */
1117 pci_read_config_byte(pdev, ICH_MAP, &map);
1118 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001119 dev_info(&pdev->dev,
1120 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001121 return -ENODEV;
1122 }
1123 }
1124
Tejun Heo24dc5f32007-01-20 16:00:28 +09001125 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1126 if (!hpriv)
1127 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001128 hpriv->flags |= (unsigned long)pi.private_data;
1129
Tejun Heoe297d992008-06-10 00:13:04 +09001130 /* MCP65 revision A1 and A2 can't do MSI */
1131 if (board_id == board_ahci_mcp65 &&
1132 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1133 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1134
Shane Huange427fe02008-12-30 10:53:41 +08001135 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1136 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1137 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1138
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001139 /* only some SB600s can do 64bit DMA */
1140 if (ahci_sb600_enable_64bit(pdev))
1141 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001142
Tejun Heo31b239a2009-09-17 00:34:39 +09001143 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
1144 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145
Alessandro Rubini318893e2012-01-06 13:33:39 +01001146 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001147
Tejun Heo4447d352007-04-17 23:44:08 +09001148 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001149 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150
Tejun Heo4447d352007-04-17 23:44:08 +09001151 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001152 if (hpriv->cap & HOST_CAP_NCQ) {
1153 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001154 /*
1155 * Auto-activate optimization is supposed to be
1156 * supported on all AHCI controllers indicating NCQ
1157 * capability, but it seems to be broken on some
1158 * chipsets including NVIDIAs.
1159 */
1160 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001161 pi.flags |= ATA_FLAG_FPDMA_AA;
1162 }
Tejun Heo4447d352007-04-17 23:44:08 +09001163
Tejun Heo7d50b602007-09-23 13:19:54 +09001164 if (hpriv->cap & HOST_CAP_PMP)
1165 pi.flags |= ATA_FLAG_PMP;
1166
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001167 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001168
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001169 if (ahci_broken_system_poweroff(pdev)) {
1170 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1171 dev_info(&pdev->dev,
1172 "quirky BIOS, skipping spindown on poweroff\n");
1173 }
1174
Tejun Heo9b10ae82009-05-30 20:50:12 +09001175 if (ahci_broken_suspend(pdev)) {
1176 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001177 dev_warn(&pdev->dev,
1178 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001179 }
1180
Tejun Heo55946392009-08-04 14:30:08 +09001181 if (ahci_broken_online(pdev)) {
1182 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1183 dev_info(&pdev->dev,
1184 "online status unreliable, applying workaround\n");
1185 }
1186
Tejun Heo837f5f82008-02-06 15:13:51 +09001187 /* CAP.NP sometimes indicate the index of the last enabled
1188 * port, at other times, that of the last possible port, so
1189 * determining the maximum port number requires looking at
1190 * both CAP.NP and port_map.
1191 */
1192 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1193
1194 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001195 if (!host)
1196 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001197 host->private_data = hpriv;
1198
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001199 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001200 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001201 else
1202 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001203
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001204 if (pi.flags & ATA_FLAG_EM)
1205 ahci_reset_em(host);
1206
Tejun Heo4447d352007-04-17 23:44:08 +09001207 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001208 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001209
Alessandro Rubini318893e2012-01-06 13:33:39 +01001210 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1211 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001212 0x100 + ap->port_no * 0x80, "port");
1213
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001214 /* set enclosure management message type */
1215 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001216 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001217
1218
Jeff Garzikdab632e2007-05-28 08:33:01 -04001219 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001220 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001221 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001222 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223
Tejun Heoedc93052007-10-25 14:59:16 +09001224 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1225 ahci_p5wdh_workaround(host);
1226
Tejun Heof80ae7e2009-09-16 04:18:03 +09001227 /* apply gtf filter quirk */
1228 ahci_gtf_filter_workaround(host);
1229
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001231 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001233 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234
Anton Vorontsov33030402010-03-03 20:17:39 +03001235 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001236 if (rc)
1237 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001238
Anton Vorontsov781d6552010-03-03 20:17:42 +03001239 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001240 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241
Tejun Heo4447d352007-04-17 23:44:08 +09001242 pci_set_master(pdev);
1243 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1244 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001245}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246
1247static int __init ahci_init(void)
1248{
Pavel Roskinb7887192006-08-10 18:13:18 +09001249 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250}
1251
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252static void __exit ahci_exit(void)
1253{
1254 pci_unregister_driver(&ahci_pci_driver);
1255}
1256
1257
1258MODULE_AUTHOR("Jeff Garzik");
1259MODULE_DESCRIPTION("AHCI SATA low-level driver");
1260MODULE_LICENSE("GPL");
1261MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001262MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263
1264module_init(ahci_init);
1265module_exit(ahci_exit);