blob: 3814abb9f765d41504eabdaf4a1205152f018855 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2009-2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#ifndef MIPI_DSI_H
15#define MIPI_DSI_H
16
17#include <mach/scm-io.h>
18#include <linux/list.h>
19
20#ifdef BIT
21#undef BIT
22#endif
23
24#define BIT(x) (1<<(x))
25
26#define MMSS_CC_BASE_PHY 0x04000000 /* mmss clcok control */
27#define MMSS_SFPB_BASE_PHY 0x05700000 /* mmss SFPB CFG */
28#define MMSS_SERDES_BASE_PHY 0x04f01000 /* mmss (De)Serializer CFG */
29
30#define MIPI_DSI_BASE mipi_dsi_base
31
32#define MIPI_OUTP(addr, data) writel((data), (addr))
33#define MIPI_INP(addr) readl(addr)
34
35#ifdef CONFIG_MSM_SECURE_IO
36#define MIPI_OUTP_SECURE(addr, data) secure_writel((data), (addr))
37#define MIPI_INP_SECURE(addr) secure_readl(addr)
38#else
39#define MIPI_OUTP_SECURE(addr, data) writel((data), (addr))
40#define MIPI_INP_SECURE(addr) readl(addr)
41#endif
42
43#define MIPI_DSI_PRIM 1
44#define MIPI_DSI_SECD 2
45
46#define MIPI_DSI_PANEL_VGA 0
47#define MIPI_DSI_PANEL_WVGA 1
48#define MIPI_DSI_PANEL_WVGA_PT 2
49#define MIPI_DSI_PANEL_FWVGA_PT 3
Amir Samuelovb84120b2011-09-03 17:49:43 +030050#define MIPI_DSI_PANEL_WXGA 4
51
52#define DSI_PANEL_MAX 4
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070053
54enum { /* mipi dsi panel */
55 DSI_VIDEO_MODE,
56 DSI_CMD_MODE,
57};
58
59enum {
60 ST_DSI_CLK_OFF,
61 ST_DSI_SUSPEND,
62 ST_DSI_RESUME,
63 ST_DSI_PLAYING,
64 ST_DSI_NUM
65};
66
67enum {
68 EV_DSI_UPDATE,
69 EV_DSI_DONE,
70 EV_DSI_TOUT,
71 EV_DSI_NUM
72};
73
74enum {
75 LANDSCAPE = 1,
76 PORTRAIT = 2,
77};
78
79#define DSI_NON_BURST_SYNCH_PULSE 0
80#define DSI_NON_BURST_SYNCH_EVENT 1
81#define DSI_BURST_MODE 2
82
83
84#define DSI_RGB_SWAP_RGB 0
85#define DSI_RGB_SWAP_RBG 1
86#define DSI_RGB_SWAP_BGR 2
87#define DSI_RGB_SWAP_BRG 3
88#define DSI_RGB_SWAP_GRB 4
89#define DSI_RGB_SWAP_GBR 5
90
91#define DSI_VIDEO_DST_FORMAT_RGB565 0
92#define DSI_VIDEO_DST_FORMAT_RGB666 1
93#define DSI_VIDEO_DST_FORMAT_RGB666_LOOSE 2
94#define DSI_VIDEO_DST_FORMAT_RGB888 3
95
96#define DSI_CMD_DST_FORMAT_RGB111 0
97#define DSI_CMD_DST_FORMAT_RGB332 3
98#define DSI_CMD_DST_FORMAT_RGB444 4
99#define DSI_CMD_DST_FORMAT_RGB565 6
100#define DSI_CMD_DST_FORMAT_RGB666 7
101#define DSI_CMD_DST_FORMAT_RGB888 8
102
103#define DSI_INTR_ERROR_MASK BIT(25)
104#define DSI_INTR_ERROR BIT(24)
105#define DSI_INTR_VIDEO_DONE_MASK BIT(17)
106#define DSI_INTR_VIDEO_DONE BIT(16)
107#define DSI_INTR_CMD_MDP_DONE_MASK BIT(9)
108#define DSI_INTR_CMD_MDP_DONE BIT(8)
109#define DSI_INTR_CMD_DMA_DONE_MASK BIT(1)
110#define DSI_INTR_CMD_DMA_DONE BIT(0)
111
112#define DSI_CMD_TRIGGER_NONE 0x0 /* mdp trigger */
113#define DSI_CMD_TRIGGER_TE 0x02
114#define DSI_CMD_TRIGGER_SW 0x04
115#define DSI_CMD_TRIGGER_SW_SEOF 0x05 /* cmd dma only */
116#define DSI_CMD_TRIGGER_SW_TE 0x06
117
118extern struct device dsi_dev;
119extern int mipi_dsi_clk_on;
120extern u32 dsi_irq;
121
122extern void __iomem *periph_base;
123extern char *mmss_cc_base; /* mutimedia sub system clock control */
124extern char *mmss_sfpb_base; /* mutimedia sub system sfpb */
125
126struct dsiphy_pll_divider_config {
127 u32 clk_rate;
128 u32 fb_divider;
129 u32 ref_divider_ratio;
130 u32 bit_clk_divider; /* oCLK1 */
131 u32 byte_clk_divider; /* oCLK2 */
132 u32 dsi_clk_divider; /* oCLK3 */
133};
134
135extern struct dsiphy_pll_divider_config pll_divider_config;
136
137struct dsi_clk_mnd_table {
138 uint8 lanes;
139 uint8 bpp;
140 uint8 dsiclk_div;
141 uint8 dsiclk_m;
142 uint8 dsiclk_n;
143 uint8 dsiclk_d;
144 uint8 pclk_m;
145 uint8 pclk_n;
146 uint8 pclk_d;
147};
148
149static const struct dsi_clk_mnd_table mnd_table[] = {
150 { 1, 2, 8, 1, 1, 0, 1, 2, 1},
151 { 1, 3, 8, 1, 1, 0, 1, 3, 2},
152 { 2, 2, 4, 1, 1, 0, 1, 2, 1},
153 { 2, 3, 4, 1, 1, 0, 1, 3, 2},
154 { 3, 2, 1, 3, 8, 4, 3, 16, 8},
155 { 3, 3, 1, 3, 8, 4, 1, 8, 4},
156 { 4, 2, 2, 1, 1, 0, 1, 2, 1},
157 { 4, 3, 2, 1, 1, 0, 1, 3, 2},
158};
159
160struct dsi_clk_desc {
161 uint32 src;
162 uint32 m;
163 uint32 n;
164 uint32 d;
165 uint32 mnd_mode;
166 uint32 pre_div_func;
167};
168
169#define DSI_HOST_HDR_SIZE 4
170#define DSI_HDR_LAST BIT(31)
171#define DSI_HDR_LONG_PKT BIT(30)
172#define DSI_HDR_BTA BIT(29)
173#define DSI_HDR_VC(vc) (((vc) & 0x03) << 22)
174#define DSI_HDR_DTYPE(dtype) (((dtype) & 0x03f) << 16)
175#define DSI_HDR_DATA2(data) (((data) & 0x0ff) << 8)
176#define DSI_HDR_DATA1(data) ((data) & 0x0ff)
177#define DSI_HDR_WC(wc) ((wc) & 0x0ffff)
178
179#define DSI_BUF_SIZE 1024
180#define MIPI_DSI_MRPS 0x04 /* Maximum Return Packet Size */
181
182#define MIPI_DSI_LEN 8 /* 4 x 4 - 6 - 2, bytes dcs header+crc-align */
183
184struct dsi_buf {
185 uint32 *hdr; /* dsi host header */
186 char *start; /* buffer start addr */
187 char *end; /* buffer end addr */
188 int size; /* size of buffer */
189 char *data; /* buffer */
190 int len; /* data length */
191 dma_addr_t dmap; /* mapped dma addr */
192};
193
194/* dcs read/write */
195#define DTYPE_DCS_WRITE 0x05 /* short write, 0 parameter */
196#define DTYPE_DCS_WRITE1 0x15 /* short write, 1 parameter */
197#define DTYPE_DCS_READ 0x06 /* read */
198#define DTYPE_DCS_LWRITE 0x39 /* long write */
199
200/* generic read/write */
201#define DTYPE_GEN_WRITE 0x03 /* short write, 0 parameter */
202#define DTYPE_GEN_WRITE1 0x13 /* short write, 1 parameter */
203#define DTYPE_GEN_WRITE2 0x23 /* short write, 2 parameter */
204#define DTYPE_GEN_LWRITE 0x29 /* long write */
205#define DTYPE_GEN_READ 0x04 /* long read, 0 parameter */
206#define DTYPE_GEN_READ1 0x14 /* long read, 1 parameter */
207#define DTYPE_GEN_READ2 0x24 /* long read, 2 parameter */
208
209#define DTYPE_TEAR_ON 0x35 /* set tear on */
210#define DTYPE_MAX_PKTSIZE 0x37 /* set max packet size */
211#define DTYPE_NULL_PKT 0x09 /* null packet, no data */
212#define DTYPE_BLANK_PKT 0x19 /* blankiing packet, no data */
213
214#define DTYPE_CM_ON 0x02 /* color mode off */
215#define DTYPE_CM_OFF 0x12 /* color mode on */
216#define DTYPE_PERIPHERAL_OFF 0x22
217#define DTYPE_PERIPHERAL_ON 0x32
218
219
220struct dsi_cmd_desc {
221 int dtype;
222 int last;
223 int vc;
224 int ack; /* ask ACK from peripheral */
225 int wait;
226 int dlen;
227 char *payload;
228};
229
230
231typedef void (*kickoff_act)(void *);
232
233struct dsi_kickoff_action {
234 struct list_head act_entry;
235 kickoff_act action;
236 void *data;
237};
238
239
240char *mipi_dsi_buf_reserve_hdr(struct dsi_buf *dp, int hlen);
241char *mipi_dsi_buf_init(struct dsi_buf *dp);
242void mipi_dsi_init(void);
243int mipi_dsi_buf_alloc(struct dsi_buf *, int size);
244int mipi_dsi_cmd_dma_add(struct dsi_buf *dp, struct dsi_cmd_desc *cm);
245int mipi_dsi_cmds_tx(struct msm_fb_data_type *mfd,
246 struct dsi_buf *dp, struct dsi_cmd_desc *cmds, int cnt);
247
248int mipi_dsi_cmd_dma_tx(struct dsi_buf *dp);
249int mipi_dsi_cmd_reg_tx(uint32 data);
250int mipi_dsi_cmds_rx(struct msm_fb_data_type *mfd,
251 struct dsi_buf *tp, struct dsi_buf *rp,
252 struct dsi_cmd_desc *cmds, int len);
253int mipi_dsi_cmd_dma_rx(struct dsi_buf *tp, int rlen);
254void mipi_dsi_host_init(struct mipi_panel_info *pinfo);
255void mipi_dsi_op_mode_config(int mode);
256void mipi_dsi_cmd_mode_ctrl(int enable);
257void mdp4_dsi_cmd_trigger(void);
258void mipi_dsi_cmd_mdp_sw_trigger(void);
259void mipi_dsi_cmd_bta_sw_trigger(void);
260void mipi_dsi_ack_err_status(void);
261void mipi_dsi_set_tear_on(struct msm_fb_data_type *mfd);
262void mipi_dsi_set_tear_off(struct msm_fb_data_type *mfd);
263void mipi_dsi_clk_enable(void);
264void mipi_dsi_clk_disable(void);
265void mipi_dsi_pre_kickoff_action(void);
266void mipi_dsi_post_kickoff_action(void);
267void mipi_dsi_pre_kickoff_add(struct dsi_kickoff_action *act);
268void mipi_dsi_post_kickoff_add(struct dsi_kickoff_action *act);
269void mipi_dsi_pre_kickoff_del(struct dsi_kickoff_action *act);
270void mipi_dsi_post_kickoff_del(struct dsi_kickoff_action *act);
kuogee hsieh4d3c7792011-07-25 11:02:24 -0700271void mipi_dsi_controller_cfg(int enable);
272void mipi_dsi_sw_reset(void);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700273
274irqreturn_t mipi_dsi_isr(int irq, void *ptr);
275
276void mipi_set_tx_power_mode(int mode);
277void mipi_dsi_phy_ctrl(int on);
278void mipi_dsi_phy_init(int panel_ndx, struct msm_panel_info const *panel_info,
279 int target_type);
280int mipi_dsi_clk_div_config(uint8 bpp, uint8 lanes,
281 uint32 *expected_dsi_pclk);
282void mipi_dsi_clk_init(struct device *dev);
283void mipi_dsi_clk_deinit(struct device *dev);
Nagamalleswararao Ganji2ca30352011-06-24 18:16:23 -0700284void mipi_dsi_ahb_ctrl(u32 enable);
285void mipi_dsi_turn_on_clks(void);
286void mipi_dsi_turn_off_clks(void);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700287
288#ifdef CONFIG_FB_MSM_MDP303
289void update_lane_config(struct msm_panel_info *pinfo);
290#endif
291
292#endif /* MIPI_DSI_H */