blob: 09a045f0c406c50b64275f450993874b1af18f02 [file] [log] [blame]
Tzachi Perelstein038ee082007-10-23 15:14:42 -04001/*
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -04002 * arch/arm/mach-orion5x/pci.c
Tzachi Perelstein038ee082007-10-23 15:14:42 -04003 *
Lennert Buytenhek159ffb32008-03-27 14:51:41 -04004 * PCI and PCIe functions for Marvell Orion System On Chip
Tzachi Perelstein038ee082007-10-23 15:14:42 -04005 *
6 * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
7 *
Lennert Buytenhek159ffb32008-03-27 14:51:41 -04008 * This file is licensed under the terms of the GNU General Public
9 * License version 2. This program is licensed "as is" without any
Tzachi Perelstein038ee082007-10-23 15:14:42 -040010 * warranty of any kind, whether express or implied.
11 */
12
13#include <linux/kernel.h>
14#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -040016#include <linux/mbus.h>
Bryan Wu158c0c62011-08-17 17:29:38 +080017#include <video/vga.h>
Nicolas Pitreff89c462009-01-07 04:52:58 +010018#include <asm/irq.h>
Tzachi Perelstein038ee082007-10-23 15:14:42 -040019#include <asm/mach/pci.h>
Lennert Buytenhek6f088f12008-08-09 13:44:58 +020020#include <plat/pcie.h>
Andrew Lunn45173d52011-12-07 21:48:06 +010021#include <plat/addr-map.h>
Tzachi Perelstein038ee082007-10-23 15:14:42 -040022#include "common.h"
23
24/*****************************************************************************
Lennert Buytenhek159ffb32008-03-27 14:51:41 -040025 * Orion has one PCIe controller and one PCI controller.
Tzachi Perelstein038ee082007-10-23 15:14:42 -040026 *
Lennert Buytenhek159ffb32008-03-27 14:51:41 -040027 * Note1: The local PCIe bus number is '0'. The local PCI bus number
28 * follows the scanned PCIe bridged busses, if any.
Tzachi Perelstein038ee082007-10-23 15:14:42 -040029 *
Lennert Buytenhek159ffb32008-03-27 14:51:41 -040030 * Note2: It is possible for PCI/PCIe agents to access many subsystem's
Tzachi Perelstein038ee082007-10-23 15:14:42 -040031 * space, by configuring BARs and Address Decode Windows, e.g. flashes on
32 * device bus, Orion registers, etc. However this code only enable the
33 * access to DDR banks.
34 ****************************************************************************/
35
36
37/*****************************************************************************
Lennert Buytenhek159ffb32008-03-27 14:51:41 -040038 * PCIe controller
Tzachi Perelstein038ee082007-10-23 15:14:42 -040039 ****************************************************************************/
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040040#define PCIE_BASE ((void __iomem *)ORION5X_PCIE_VIRT_BASE)
Tzachi Perelstein038ee082007-10-23 15:14:42 -040041
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040042void __init orion5x_pcie_id(u32 *dev, u32 *rev)
Lennert Buytenhekabc01972008-03-27 14:51:40 -040043{
44 *dev = orion_pcie_dev_id(PCIE_BASE);
45 *rev = orion_pcie_rev(PCIE_BASE);
46}
Tzachi Perelstein038ee082007-10-23 15:14:42 -040047
Lennert Buytenhekabc01972008-03-27 14:51:40 -040048static int pcie_valid_config(int bus, int dev)
49{
50 /*
51 * Don't go out when trying to access --
Lennert Buytenhekd50c60a2008-03-27 14:51:41 -040052 * 1. nonexisting device on local bus
Lennert Buytenhekabc01972008-03-27 14:51:40 -040053 * 2. where there's no device connected (no link)
54 */
Lennert Buytenhekd50c60a2008-03-27 14:51:41 -040055 if (bus == 0 && dev == 0)
56 return 1;
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -040057
Lennert Buytenhekabc01972008-03-27 14:51:40 -040058 if (!orion_pcie_link_up(PCIE_BASE))
59 return 0;
60
Lennert Buytenhekd50c60a2008-03-27 14:51:41 -040061 if (bus == 0 && dev != 1)
62 return 0;
63
Lennert Buytenhekabc01972008-03-27 14:51:40 -040064 return 1;
65}
66
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -040067
68/*
Lennert Buytenhek159ffb32008-03-27 14:51:41 -040069 * PCIe config cycles are done by programming the PCIE_CONF_ADDR register
Tzachi Perelstein038ee082007-10-23 15:14:42 -040070 * and then reading the PCIE_CONF_DATA register. Need to make sure these
71 * transactions are atomic.
72 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040073static DEFINE_SPINLOCK(orion5x_pcie_lock);
Tzachi Perelstein038ee082007-10-23 15:14:42 -040074
Lennert Buytenhekabc01972008-03-27 14:51:40 -040075static int pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
76 int size, u32 *val)
Tzachi Perelstein038ee082007-10-23 15:14:42 -040077{
78 unsigned long flags;
Lennert Buytenhekabc01972008-03-27 14:51:40 -040079 int ret;
Tzachi Perelstein038ee082007-10-23 15:14:42 -040080
Lennert Buytenhekabc01972008-03-27 14:51:40 -040081 if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
Tzachi Perelstein038ee082007-10-23 15:14:42 -040082 *val = 0xffffffff;
83 return PCIBIOS_DEVICE_NOT_FOUND;
84 }
85
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040086 spin_lock_irqsave(&orion5x_pcie_lock, flags);
Lennert Buytenhekabc01972008-03-27 14:51:40 -040087 ret = orion_pcie_rd_conf(PCIE_BASE, bus, devfn, where, size, val);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040088 spin_unlock_irqrestore(&orion5x_pcie_lock, flags);
Tzachi Perelstein038ee082007-10-23 15:14:42 -040089
90 return ret;
91}
92
Lennert Buytenhekabc01972008-03-27 14:51:40 -040093static int pcie_rd_conf_wa(struct pci_bus *bus, u32 devfn,
94 int where, int size, u32 *val)
95{
96 int ret;
97
98 if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
99 *val = 0xffffffff;
100 return PCIBIOS_DEVICE_NOT_FOUND;
101 }
102
103 /*
104 * We only support access to the non-extended configuration
105 * space when using the WA access method (or we would have to
106 * sacrifice 256M of CPU virtual address space.)
107 */
108 if (where >= 0x100) {
109 *val = 0xffffffff;
110 return PCIBIOS_DEVICE_NOT_FOUND;
111 }
112
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400113 ret = orion_pcie_rd_conf_wa((void __iomem *)ORION5X_PCIE_WA_VIRT_BASE,
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400114 bus, devfn, where, size, val);
115
116 return ret;
117}
118
119static int pcie_wr_conf(struct pci_bus *bus, u32 devfn,
120 int where, int size, u32 val)
121{
122 unsigned long flags;
123 int ret;
124
125 if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0)
126 return PCIBIOS_DEVICE_NOT_FOUND;
127
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400128 spin_lock_irqsave(&orion5x_pcie_lock, flags);
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400129 ret = orion_pcie_wr_conf(PCIE_BASE, bus, devfn, where, size, val);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400130 spin_unlock_irqrestore(&orion5x_pcie_lock, flags);
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400131
132 return ret;
133}
134
Lennert Buytenhek159ffb32008-03-27 14:51:41 -0400135static struct pci_ops pcie_ops = {
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400136 .read = pcie_rd_conf,
137 .write = pcie_wr_conf,
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400138};
139
140
Lennert Buytenheka9984272008-03-27 14:51:41 -0400141static int __init pcie_setup(struct pci_sys_data *sys)
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400142{
143 struct resource *res;
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400144 int dev;
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400145
146 /*
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400147 * Generic PCIe unit setup.
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400148 */
Andrew Lunn63a93322011-12-07 21:48:07 +0100149 orion_pcie_setup(PCIE_BASE);
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400150
151 /*
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400152 * Check whether to apply Orion-1/Orion-NAS PCIe config
153 * read transaction workaround.
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400154 */
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400155 dev = orion_pcie_dev_id(PCIE_BASE);
156 if (dev == MV88F5181_DEV_ID || dev == MV88F5182_DEV_ID) {
157 printk(KERN_NOTICE "Applying Orion-1/Orion-NAS PCIe config "
158 "read transaction workaround\n");
Lennert Buytenhek386a0482008-05-10 17:01:18 +0200159 orion5x_setup_pcie_wa_win(ORION5X_PCIE_WA_PHYS_BASE,
160 ORION5X_PCIE_WA_SIZE);
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400161 pcie_ops.read = pcie_rd_conf_wa;
162 }
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400163
164 /*
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400165 * Request resources.
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400166 */
167 res = kzalloc(sizeof(struct resource) * 2, GFP_KERNEL);
168 if (!res)
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400169 panic("pcie_setup unable to alloc resources");
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400170
171 /*
172 * IORESOURCE_IO
173 */
Lennert Buytenhek159ffb32008-03-27 14:51:41 -0400174 res[0].name = "PCIe I/O Space";
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400175 res[0].flags = IORESOURCE_IO;
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400176 res[0].start = ORION5X_PCIE_IO_BUS_BASE;
177 res[0].end = res[0].start + ORION5X_PCIE_IO_SIZE - 1;
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400178 if (request_resource(&ioport_resource, &res[0]))
Lennert Buytenhek159ffb32008-03-27 14:51:41 -0400179 panic("Request PCIe IO resource failed\n");
Bjorn Helgaas37d15902011-10-28 16:26:16 -0600180 pci_add_resource(&sys->resources, &res[0]);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400181
182 /*
183 * IORESOURCE_MEM
184 */
Lennert Buytenhek159ffb32008-03-27 14:51:41 -0400185 res[1].name = "PCIe Memory Space";
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400186 res[1].flags = IORESOURCE_MEM;
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400187 res[1].start = ORION5X_PCIE_MEM_PHYS_BASE;
188 res[1].end = res[1].start + ORION5X_PCIE_MEM_SIZE - 1;
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400189 if (request_resource(&iomem_resource, &res[1]))
Lennert Buytenhek159ffb32008-03-27 14:51:41 -0400190 panic("Request PCIe Memory resource failed\n");
Bjorn Helgaas37d15902011-10-28 16:26:16 -0600191 pci_add_resource(&sys->resources, &res[1]);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400192
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400193 sys->io_offset = 0;
194
195 return 1;
196}
197
198/*****************************************************************************
199 * PCI controller
200 ****************************************************************************/
Nicolas Pitrefdd8b072009-04-22 20:08:17 +0100201#define ORION5X_PCI_REG(x) (ORION5X_PCI_VIRT_BASE | (x))
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400202#define PCI_MODE ORION5X_PCI_REG(0xd00)
203#define PCI_CMD ORION5X_PCI_REG(0xc00)
204#define PCI_P2P_CONF ORION5X_PCI_REG(0x1d14)
205#define PCI_CONF_ADDR ORION5X_PCI_REG(0xc78)
206#define PCI_CONF_DATA ORION5X_PCI_REG(0xc7c)
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400207
208/*
209 * PCI_MODE bits
210 */
211#define PCI_MODE_64BIT (1 << 2)
212#define PCI_MODE_PCIX ((1 << 4) | (1 << 5))
213
214/*
215 * PCI_CMD bits
216 */
217#define PCI_CMD_HOST_REORDER (1 << 29)
218
219/*
220 * PCI_P2P_CONF bits
221 */
222#define PCI_P2P_BUS_OFFS 16
223#define PCI_P2P_BUS_MASK (0xff << PCI_P2P_BUS_OFFS)
224#define PCI_P2P_DEV_OFFS 24
225#define PCI_P2P_DEV_MASK (0x1f << PCI_P2P_DEV_OFFS)
226
227/*
228 * PCI_CONF_ADDR bits
229 */
230#define PCI_CONF_REG(reg) ((reg) & 0xfc)
231#define PCI_CONF_FUNC(func) (((func) & 0x3) << 8)
232#define PCI_CONF_DEV(dev) (((dev) & 0x1f) << 11)
233#define PCI_CONF_BUS(bus) (((bus) & 0xff) << 16)
234#define PCI_CONF_ADDR_EN (1 << 31)
235
236/*
237 * Internal configuration space
238 */
239#define PCI_CONF_FUNC_STAT_CMD 0
240#define PCI_CONF_REG_STAT_CMD 4
241#define PCIX_STAT 0x64
242#define PCIX_STAT_BUS_OFFS 8
243#define PCIX_STAT_BUS_MASK (0xff << PCIX_STAT_BUS_OFFS)
244
245/*
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400246 * PCI Address Decode Windows registers
247 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400248#define PCI_BAR_SIZE_DDR_CS(n) (((n) == 0) ? ORION5X_PCI_REG(0xc08) : \
Lennert Buytenheke7068ad2008-05-10 16:30:01 +0200249 ((n) == 1) ? ORION5X_PCI_REG(0xd08) : \
250 ((n) == 2) ? ORION5X_PCI_REG(0xc0c) : \
251 ((n) == 3) ? ORION5X_PCI_REG(0xd0c) : 0)
252#define PCI_BAR_REMAP_DDR_CS(n) (((n) == 0) ? ORION5X_PCI_REG(0xc48) : \
253 ((n) == 1) ? ORION5X_PCI_REG(0xd48) : \
254 ((n) == 2) ? ORION5X_PCI_REG(0xc4c) : \
255 ((n) == 3) ? ORION5X_PCI_REG(0xd4c) : 0)
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400256#define PCI_BAR_ENABLE ORION5X_PCI_REG(0xc3c)
257#define PCI_ADDR_DECODE_CTRL ORION5X_PCI_REG(0xd3c)
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400258
259/*
260 * PCI configuration helpers for BAR settings
261 */
262#define PCI_CONF_FUNC_BAR_CS(n) ((n) >> 1)
263#define PCI_CONF_REG_BAR_LO_CS(n) (((n) & 1) ? 0x18 : 0x10)
264#define PCI_CONF_REG_BAR_HI_CS(n) (((n) & 1) ? 0x1c : 0x14)
265
266/*
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400267 * PCI config cycles are done by programming the PCI_CONF_ADDR register
268 * and then reading the PCI_CONF_DATA register. Need to make sure these
269 * transactions are atomic.
270 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400271static DEFINE_SPINLOCK(orion5x_pci_lock);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400272
Lennert Buytenhekda01bba2008-06-26 17:12:50 +0200273static int orion5x_pci_cardbus_mode;
274
Lennert Buytenhek92b913b2008-04-25 16:28:33 -0400275static int orion5x_pci_local_bus_nr(void)
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400276{
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200277 u32 conf = readl(PCI_P2P_CONF);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400278 return((conf & PCI_P2P_BUS_MASK) >> PCI_P2P_BUS_OFFS);
279}
280
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400281static int orion5x_pci_hw_rd_conf(int bus, int dev, u32 func,
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400282 u32 where, u32 size, u32 *val)
283{
284 unsigned long flags;
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400285 spin_lock_irqsave(&orion5x_pci_lock, flags);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400286
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200287 writel(PCI_CONF_BUS(bus) |
288 PCI_CONF_DEV(dev) | PCI_CONF_REG(where) |
289 PCI_CONF_FUNC(func) | PCI_CONF_ADDR_EN, PCI_CONF_ADDR);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400290
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200291 *val = readl(PCI_CONF_DATA);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400292
293 if (size == 1)
294 *val = (*val >> (8*(where & 0x3))) & 0xff;
295 else if (size == 2)
296 *val = (*val >> (8*(where & 0x3))) & 0xffff;
297
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400298 spin_unlock_irqrestore(&orion5x_pci_lock, flags);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400299
300 return PCIBIOS_SUCCESSFUL;
301}
302
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400303static int orion5x_pci_hw_wr_conf(int bus, int dev, u32 func,
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400304 u32 where, u32 size, u32 val)
305{
306 unsigned long flags;
307 int ret = PCIBIOS_SUCCESSFUL;
308
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400309 spin_lock_irqsave(&orion5x_pci_lock, flags);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400310
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200311 writel(PCI_CONF_BUS(bus) |
312 PCI_CONF_DEV(dev) | PCI_CONF_REG(where) |
313 PCI_CONF_FUNC(func) | PCI_CONF_ADDR_EN, PCI_CONF_ADDR);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400314
315 if (size == 4) {
316 __raw_writel(val, PCI_CONF_DATA);
317 } else if (size == 2) {
318 __raw_writew(val, PCI_CONF_DATA + (where & 0x3));
319 } else if (size == 1) {
320 __raw_writeb(val, PCI_CONF_DATA + (where & 0x3));
321 } else {
322 ret = PCIBIOS_BAD_REGISTER_NUMBER;
323 }
324
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400325 spin_unlock_irqrestore(&orion5x_pci_lock, flags);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400326
327 return ret;
328}
329
Lennert Buytenhekda01bba2008-06-26 17:12:50 +0200330static int orion5x_pci_valid_config(int bus, u32 devfn)
331{
332 if (bus == orion5x_pci_local_bus_nr()) {
333 /*
334 * Don't go out for local device
335 */
336 if (PCI_SLOT(devfn) == 0 && PCI_FUNC(devfn) != 0)
337 return 0;
338
339 /*
340 * When the PCI signals are directly connected to a
341 * Cardbus slot, ignore all but device IDs 0 and 1.
342 */
343 if (orion5x_pci_cardbus_mode && PCI_SLOT(devfn) > 1)
344 return 0;
345 }
346
347 return 1;
348}
349
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400350static int orion5x_pci_rd_conf(struct pci_bus *bus, u32 devfn,
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400351 int where, int size, u32 *val)
352{
Lennert Buytenhekda01bba2008-06-26 17:12:50 +0200353 if (!orion5x_pci_valid_config(bus->number, devfn)) {
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400354 *val = 0xffffffff;
355 return PCIBIOS_DEVICE_NOT_FOUND;
356 }
357
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400358 return orion5x_pci_hw_rd_conf(bus->number, PCI_SLOT(devfn),
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400359 PCI_FUNC(devfn), where, size, val);
360}
361
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400362static int orion5x_pci_wr_conf(struct pci_bus *bus, u32 devfn,
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400363 int where, int size, u32 val)
364{
Lennert Buytenhekda01bba2008-06-26 17:12:50 +0200365 if (!orion5x_pci_valid_config(bus->number, devfn))
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400366 return PCIBIOS_DEVICE_NOT_FOUND;
367
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400368 return orion5x_pci_hw_wr_conf(bus->number, PCI_SLOT(devfn),
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400369 PCI_FUNC(devfn), where, size, val);
370}
371
Lennert Buytenhek159ffb32008-03-27 14:51:41 -0400372static struct pci_ops pci_ops = {
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400373 .read = orion5x_pci_rd_conf,
374 .write = orion5x_pci_wr_conf,
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400375};
376
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400377static void __init orion5x_pci_set_bus_nr(int nr)
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400378{
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200379 u32 p2p = readl(PCI_P2P_CONF);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400380
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200381 if (readl(PCI_MODE) & PCI_MODE_PCIX) {
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400382 /*
383 * PCI-X mode
384 */
385 u32 pcix_status, bus, dev;
386 bus = (p2p & PCI_P2P_BUS_MASK) >> PCI_P2P_BUS_OFFS;
387 dev = (p2p & PCI_P2P_DEV_MASK) >> PCI_P2P_DEV_OFFS;
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400388 orion5x_pci_hw_rd_conf(bus, dev, 0, PCIX_STAT, 4, &pcix_status);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400389 pcix_status &= ~PCIX_STAT_BUS_MASK;
390 pcix_status |= (nr << PCIX_STAT_BUS_OFFS);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400391 orion5x_pci_hw_wr_conf(bus, dev, 0, PCIX_STAT, 4, pcix_status);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400392 } else {
393 /*
394 * PCI Conventional mode
395 */
396 p2p &= ~PCI_P2P_BUS_MASK;
397 p2p |= (nr << PCI_P2P_BUS_OFFS);
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200398 writel(p2p, PCI_P2P_CONF);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400399 }
400}
401
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400402static void __init orion5x_pci_master_slave_enable(void)
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400403{
Lennert Buytenhekd50c60a2008-03-27 14:51:41 -0400404 int bus_nr, func, reg;
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400405 u32 val;
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400406
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400407 bus_nr = orion5x_pci_local_bus_nr();
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400408 func = PCI_CONF_FUNC_STAT_CMD;
409 reg = PCI_CONF_REG_STAT_CMD;
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400410 orion5x_pci_hw_rd_conf(bus_nr, 0, func, reg, 4, &val);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400411 val |= (PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400412 orion5x_pci_hw_wr_conf(bus_nr, 0, func, reg, 4, val | 0x7);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400413}
414
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400415static void __init orion5x_setup_pci_wins(struct mbus_dram_target_info *dram)
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400416{
417 u32 win_enable;
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400418 int bus;
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400419 int i;
420
421 /*
422 * First, disable windows.
423 */
424 win_enable = 0xffffffff;
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200425 writel(win_enable, PCI_BAR_ENABLE);
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400426
427 /*
428 * Setup windows for DDR banks.
429 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400430 bus = orion5x_pci_local_bus_nr();
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400431
432 for (i = 0; i < dram->num_cs; i++) {
433 struct mbus_dram_window *cs = dram->cs + i;
434 u32 func = PCI_CONF_FUNC_BAR_CS(cs->cs_index);
435 u32 reg;
436 u32 val;
437
438 /*
439 * Write DRAM bank base address register.
440 */
441 reg = PCI_CONF_REG_BAR_LO_CS(cs->cs_index);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400442 orion5x_pci_hw_rd_conf(bus, 0, func, reg, 4, &val);
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400443 val = (cs->base & 0xfffff000) | (val & 0xfff);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400444 orion5x_pci_hw_wr_conf(bus, 0, func, reg, 4, val);
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400445
446 /*
447 * Write DRAM bank size register.
448 */
449 reg = PCI_CONF_REG_BAR_HI_CS(cs->cs_index);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400450 orion5x_pci_hw_wr_conf(bus, 0, func, reg, 4, 0);
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200451 writel((cs->size - 1) & 0xfffff000,
452 PCI_BAR_SIZE_DDR_CS(cs->cs_index));
453 writel(cs->base & 0xfffff000,
454 PCI_BAR_REMAP_DDR_CS(cs->cs_index));
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400455
456 /*
457 * Enable decode window for this chip select.
458 */
459 win_enable &= ~(1 << cs->cs_index);
460 }
461
462 /*
463 * Re-enable decode windows.
464 */
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200465 writel(win_enable, PCI_BAR_ENABLE);
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400466
467 /*
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200468 * Disable automatic update of address remapping when writing to BARs.
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400469 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400470 orion5x_setbits(PCI_ADDR_DECODE_CTRL, 1);
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400471}
472
Lennert Buytenheka9984272008-03-27 14:51:41 -0400473static int __init pci_setup(struct pci_sys_data *sys)
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400474{
475 struct resource *res;
476
477 /*
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400478 * Point PCI unit MBUS decode windows to DRAM space.
479 */
Andrew Lunn45173d52011-12-07 21:48:06 +0100480 orion5x_setup_pci_wins(&orion_mbus_dram_info);
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400481
482 /*
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400483 * Master + Slave enable
484 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400485 orion5x_pci_master_slave_enable();
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400486
487 /*
488 * Force ordering
489 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400490 orion5x_setbits(PCI_CMD, PCI_CMD_HOST_REORDER);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400491
492 /*
493 * Request resources
494 */
495 res = kzalloc(sizeof(struct resource) * 2, GFP_KERNEL);
496 if (!res)
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400497 panic("pci_setup unable to alloc resources");
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400498
499 /*
500 * IORESOURCE_IO
501 */
502 res[0].name = "PCI I/O Space";
503 res[0].flags = IORESOURCE_IO;
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400504 res[0].start = ORION5X_PCI_IO_BUS_BASE;
505 res[0].end = res[0].start + ORION5X_PCI_IO_SIZE - 1;
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400506 if (request_resource(&ioport_resource, &res[0]))
507 panic("Request PCI IO resource failed\n");
Bjorn Helgaas37d15902011-10-28 16:26:16 -0600508 pci_add_resource(&sys->resources, &res[0]);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400509
510 /*
511 * IORESOURCE_MEM
512 */
513 res[1].name = "PCI Memory Space";
514 res[1].flags = IORESOURCE_MEM;
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400515 res[1].start = ORION5X_PCI_MEM_PHYS_BASE;
516 res[1].end = res[1].start + ORION5X_PCI_MEM_SIZE - 1;
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400517 if (request_resource(&iomem_resource, &res[1]))
518 panic("Request PCI Memory resource failed\n");
Bjorn Helgaas37d15902011-10-28 16:26:16 -0600519 pci_add_resource(&sys->resources, &res[1]);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400520
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400521 sys->io_offset = 0;
522
523 return 1;
524}
525
526
527/*****************************************************************************
Lennert Buytenhek159ffb32008-03-27 14:51:41 -0400528 * General PCIe + PCI
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400529 ****************************************************************************/
Lennert Buytenhekd50c60a2008-03-27 14:51:41 -0400530static void __devinit rc_pci_fixup(struct pci_dev *dev)
531{
532 /*
533 * Prevent enumeration of root complex.
534 */
535 if (dev->bus->parent == NULL && dev->devfn == 0) {
536 int i;
537
538 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
539 dev->resource[i].start = 0;
540 dev->resource[i].end = 0;
541 dev->resource[i].flags = 0;
542 }
543 }
544}
545DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL, PCI_ANY_ID, rc_pci_fixup);
546
Per Andersson7a6bb262008-08-11 12:00:52 +0200547static int orion5x_pci_disabled __initdata;
548
549void __init orion5x_pci_disable(void)
550{
551 orion5x_pci_disabled = 1;
552}
553
Lennert Buytenhekda01bba2008-06-26 17:12:50 +0200554void __init orion5x_pci_set_cardbus_mode(void)
555{
556 orion5x_pci_cardbus_mode = 1;
557}
558
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400559int __init orion5x_pci_sys_setup(int nr, struct pci_sys_data *sys)
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400560{
561 int ret = 0;
562
Rob Herringcc22b4c2011-06-28 21:22:40 -0500563 vga_base = ORION5X_PCIE_MEM_PHYS_BASE;
564
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400565 if (nr == 0) {
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400566 orion_pcie_set_local_bus_nr(PCIE_BASE, sys->busnr);
567 ret = pcie_setup(sys);
Per Andersson7a6bb262008-08-11 12:00:52 +0200568 } else if (nr == 1 && !orion5x_pci_disabled) {
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400569 orion5x_pci_set_bus_nr(sys->busnr);
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400570 ret = pci_setup(sys);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400571 }
572
573 return ret;
574}
575
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400576struct pci_bus __init *orion5x_pci_sys_scan_bus(int nr, struct pci_sys_data *sys)
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400577{
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400578 struct pci_bus *bus;
579
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400580 if (nr == 0) {
Bjorn Helgaas37d15902011-10-28 16:26:16 -0600581 bus = pci_scan_root_bus(NULL, sys->busnr, &pcie_ops, sys,
582 &sys->resources);
Per Andersson7a6bb262008-08-11 12:00:52 +0200583 } else if (nr == 1 && !orion5x_pci_disabled) {
Bjorn Helgaas37d15902011-10-28 16:26:16 -0600584 bus = pci_scan_root_bus(NULL, sys->busnr, &pci_ops, sys,
585 &sys->resources);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400586 } else {
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400587 bus = NULL;
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400588 BUG();
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400589 }
590
591 return bus;
592}
Lennert Buytenhek92b913b2008-04-25 16:28:33 -0400593
Ralf Baechled5341942011-06-10 15:30:21 +0100594int __init orion5x_pci_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
Lennert Buytenhek92b913b2008-04-25 16:28:33 -0400595{
596 int bus = dev->bus->number;
597
598 /*
599 * PCIe endpoint?
600 */
Per Andersson7a6bb262008-08-11 12:00:52 +0200601 if (orion5x_pci_disabled || bus < orion5x_pci_local_bus_nr())
Lennert Buytenhek92b913b2008-04-25 16:28:33 -0400602 return IRQ_ORION5X_PCIE0_INT;
603
604 return -1;
605}