blob: fa7aadfec7b81c4200d31f455736d85331824d66 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
28#include <linux/clk.h>
29#include <linux/io.h>
30#include <linux/jiffies.h>
31#include <linux/seq_file.h>
32#include <linux/delay.h>
33#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030034#include <linux/hardirq.h>
archit tanejaaffe3602011-02-23 08:41:03 +000035#include <linux/interrupt.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030037#include <linux/pm_runtime.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020038
39#include <plat/sram.h>
40#include <plat/clock.h>
41
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020043
44#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053045#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053046#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020047
48/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000049#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020050
Tomi Valkeinen80c39712009-11-12 11:41:42 +020051#define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
52 DISPC_IRQ_OCP_ERR | \
53 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
54 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
55 DISPC_IRQ_SYNC_LOST | \
56 DISPC_IRQ_SYNC_LOST_DIGIT)
57
58#define DISPC_MAX_NR_ISRS 8
59
60struct omap_dispc_isr_data {
61 omap_dispc_isr_t isr;
62 void *arg;
63 u32 mask;
64};
65
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +020066struct dispc_h_coef {
67 s8 hc4;
68 s8 hc3;
69 u8 hc2;
70 s8 hc1;
71 s8 hc0;
72};
73
74struct dispc_v_coef {
75 s8 vc22;
76 s8 vc2;
77 u8 vc1;
78 s8 vc0;
79 s8 vc00;
80};
81
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030082enum omap_burst_size {
83 BURST_SIZE_X2 = 0,
84 BURST_SIZE_X4 = 1,
85 BURST_SIZE_X8 = 2,
86};
87
Tomi Valkeinen80c39712009-11-12 11:41:42 +020088#define REG_GET(idx, start, end) \
89 FLD_GET(dispc_read_reg(idx), start, end)
90
91#define REG_FLD_MOD(idx, val, start, end) \
92 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
93
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +020094struct dispc_irq_stats {
95 unsigned long last_reset;
96 unsigned irq_count;
97 unsigned irqs[32];
98};
99
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200100static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000101 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200102 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300103
104 int ctx_loss_cnt;
105
archit tanejaaffe3602011-02-23 08:41:03 +0000106 int irq;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300107 struct clk *dss_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200108
Archit Tanejae13a1382011-08-05 19:06:04 +0530109 u32 fifo_size[MAX_DSS_OVERLAYS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200110
111 spinlock_t irq_lock;
112 u32 irq_error_mask;
113 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
114 u32 error_irqs;
115 struct work_struct error_work;
116
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300117 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200118 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200119
120#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
121 spinlock_t irq_stats_lock;
122 struct dispc_irq_stats irq_stats;
123#endif
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200124} dispc;
125
Amber Jain0d66cbb2011-05-19 19:47:54 +0530126enum omap_color_component {
127 /* used for all color formats for OMAP3 and earlier
128 * and for RGB and Y color component on OMAP4
129 */
130 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
131 /* used for UV component for
132 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
133 * color formats on OMAP4
134 */
135 DISPC_COLOR_COMPONENT_UV = 1 << 1,
136};
137
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200138static void _omap_dispc_set_irqs(void);
139
Archit Taneja55978cc2011-05-06 11:45:51 +0530140static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200141{
Archit Taneja55978cc2011-05-06 11:45:51 +0530142 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200143}
144
Archit Taneja55978cc2011-05-06 11:45:51 +0530145static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200146{
Archit Taneja55978cc2011-05-06 11:45:51 +0530147 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200148}
149
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300150static int dispc_get_ctx_loss_count(void)
151{
152 struct device *dev = &dispc.pdev->dev;
153 struct omap_display_platform_data *pdata = dev->platform_data;
154 struct omap_dss_board_info *board_data = pdata->board_data;
155 int cnt;
156
157 if (!board_data->get_context_loss_count)
158 return -ENOENT;
159
160 cnt = board_data->get_context_loss_count(dev);
161
162 WARN_ONCE(cnt < 0, "get_context_loss_count failed: %d\n", cnt);
163
164 return cnt;
165}
166
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200167#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530168 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200169#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530170 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200171
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300172static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200173{
Archit Tanejac6104b82011-08-05 19:06:02 +0530174 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200175
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300176 DSSDBG("dispc_save_context\n");
177
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200178 SR(IRQENABLE);
179 SR(CONTROL);
180 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200181 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530182 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
183 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300184 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000185 if (dss_has_feature(FEAT_MGR_LCD2)) {
186 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000187 SR(CONFIG2);
188 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200189
Archit Tanejac6104b82011-08-05 19:06:02 +0530190 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
191 SR(DEFAULT_COLOR(i));
192 SR(TRANS_COLOR(i));
193 SR(SIZE_MGR(i));
194 if (i == OMAP_DSS_CHANNEL_DIGIT)
195 continue;
196 SR(TIMING_H(i));
197 SR(TIMING_V(i));
198 SR(POL_FREQ(i));
199 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200200
Archit Tanejac6104b82011-08-05 19:06:02 +0530201 SR(DATA_CYCLE1(i));
202 SR(DATA_CYCLE2(i));
203 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200204
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300205 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530206 SR(CPR_COEF_R(i));
207 SR(CPR_COEF_G(i));
208 SR(CPR_COEF_B(i));
209 }
210 }
211
212 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
213 SR(OVL_BA0(i));
214 SR(OVL_BA1(i));
215 SR(OVL_POSITION(i));
216 SR(OVL_SIZE(i));
217 SR(OVL_ATTRIBUTES(i));
218 SR(OVL_FIFO_THRESHOLD(i));
219 SR(OVL_ROW_INC(i));
220 SR(OVL_PIXEL_INC(i));
221 if (dss_has_feature(FEAT_PRELOAD))
222 SR(OVL_PRELOAD(i));
223 if (i == OMAP_DSS_GFX) {
224 SR(OVL_WINDOW_SKIP(i));
225 SR(OVL_TABLE_BA(i));
226 continue;
227 }
228 SR(OVL_FIR(i));
229 SR(OVL_PICTURE_SIZE(i));
230 SR(OVL_ACCU0(i));
231 SR(OVL_ACCU1(i));
232
233 for (j = 0; j < 8; j++)
234 SR(OVL_FIR_COEF_H(i, j));
235
236 for (j = 0; j < 8; j++)
237 SR(OVL_FIR_COEF_HV(i, j));
238
239 for (j = 0; j < 5; j++)
240 SR(OVL_CONV_COEF(i, j));
241
242 if (dss_has_feature(FEAT_FIR_COEF_V)) {
243 for (j = 0; j < 8; j++)
244 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300245 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000246
Archit Tanejac6104b82011-08-05 19:06:02 +0530247 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
248 SR(OVL_BA0_UV(i));
249 SR(OVL_BA1_UV(i));
250 SR(OVL_FIR2(i));
251 SR(OVL_ACCU2_0(i));
252 SR(OVL_ACCU2_1(i));
253
254 for (j = 0; j < 8; j++)
255 SR(OVL_FIR_COEF_H2(i, j));
256
257 for (j = 0; j < 8; j++)
258 SR(OVL_FIR_COEF_HV2(i, j));
259
260 for (j = 0; j < 8; j++)
261 SR(OVL_FIR_COEF_V2(i, j));
262 }
263 if (dss_has_feature(FEAT_ATTR2))
264 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000265 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200266
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600267 if (dss_has_feature(FEAT_CORE_CLK_DIV))
268 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300269
270 dispc.ctx_loss_cnt = dispc_get_ctx_loss_count();
271 dispc.ctx_valid = true;
272
273 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200274}
275
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300276static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200277{
Archit Tanejac6104b82011-08-05 19:06:02 +0530278 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300279
280 DSSDBG("dispc_restore_context\n");
281
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300282 if (!dispc.ctx_valid)
283 return;
284
285 ctx = dispc_get_ctx_loss_count();
286
287 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
288 return;
289
290 DSSDBG("ctx_loss_count: saved %d, current %d\n",
291 dispc.ctx_loss_cnt, ctx);
292
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200293 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200294 /*RR(CONTROL);*/
295 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200296 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530297 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
298 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300299 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530300 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000301 RR(CONFIG2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200302
Archit Tanejac6104b82011-08-05 19:06:02 +0530303 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
304 RR(DEFAULT_COLOR(i));
305 RR(TRANS_COLOR(i));
306 RR(SIZE_MGR(i));
307 if (i == OMAP_DSS_CHANNEL_DIGIT)
308 continue;
309 RR(TIMING_H(i));
310 RR(TIMING_V(i));
311 RR(POL_FREQ(i));
312 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530313
Archit Tanejac6104b82011-08-05 19:06:02 +0530314 RR(DATA_CYCLE1(i));
315 RR(DATA_CYCLE2(i));
316 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000317
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300318 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530319 RR(CPR_COEF_R(i));
320 RR(CPR_COEF_G(i));
321 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300322 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000323 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200324
Archit Tanejac6104b82011-08-05 19:06:02 +0530325 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
326 RR(OVL_BA0(i));
327 RR(OVL_BA1(i));
328 RR(OVL_POSITION(i));
329 RR(OVL_SIZE(i));
330 RR(OVL_ATTRIBUTES(i));
331 RR(OVL_FIFO_THRESHOLD(i));
332 RR(OVL_ROW_INC(i));
333 RR(OVL_PIXEL_INC(i));
334 if (dss_has_feature(FEAT_PRELOAD))
335 RR(OVL_PRELOAD(i));
336 if (i == OMAP_DSS_GFX) {
337 RR(OVL_WINDOW_SKIP(i));
338 RR(OVL_TABLE_BA(i));
339 continue;
340 }
341 RR(OVL_FIR(i));
342 RR(OVL_PICTURE_SIZE(i));
343 RR(OVL_ACCU0(i));
344 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200345
Archit Tanejac6104b82011-08-05 19:06:02 +0530346 for (j = 0; j < 8; j++)
347 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200348
Archit Tanejac6104b82011-08-05 19:06:02 +0530349 for (j = 0; j < 8; j++)
350 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200351
Archit Tanejac6104b82011-08-05 19:06:02 +0530352 for (j = 0; j < 5; j++)
353 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200354
Archit Tanejac6104b82011-08-05 19:06:02 +0530355 if (dss_has_feature(FEAT_FIR_COEF_V)) {
356 for (j = 0; j < 8; j++)
357 RR(OVL_FIR_COEF_V(i, j));
358 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200359
Archit Tanejac6104b82011-08-05 19:06:02 +0530360 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
361 RR(OVL_BA0_UV(i));
362 RR(OVL_BA1_UV(i));
363 RR(OVL_FIR2(i));
364 RR(OVL_ACCU2_0(i));
365 RR(OVL_ACCU2_1(i));
366
367 for (j = 0; j < 8; j++)
368 RR(OVL_FIR_COEF_H2(i, j));
369
370 for (j = 0; j < 8; j++)
371 RR(OVL_FIR_COEF_HV2(i, j));
372
373 for (j = 0; j < 8; j++)
374 RR(OVL_FIR_COEF_V2(i, j));
375 }
376 if (dss_has_feature(FEAT_ATTR2))
377 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300378 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200379
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600380 if (dss_has_feature(FEAT_CORE_CLK_DIV))
381 RR(DIVISOR);
382
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200383 /* enable last, because LCD & DIGIT enable are here */
384 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000385 if (dss_has_feature(FEAT_MGR_LCD2))
386 RR(CONTROL2);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200387 /* clear spurious SYNC_LOST_DIGIT interrupts */
388 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
389
390 /*
391 * enable last so IRQs won't trigger before
392 * the context is fully restored
393 */
394 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300395
396 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200397}
398
399#undef SR
400#undef RR
401
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300402int dispc_runtime_get(void)
403{
404 int r;
405
406 DSSDBG("dispc_runtime_get\n");
407
408 r = pm_runtime_get_sync(&dispc.pdev->dev);
409 WARN_ON(r < 0);
410 return r < 0 ? r : 0;
411}
412
413void dispc_runtime_put(void)
414{
415 int r;
416
417 DSSDBG("dispc_runtime_put\n");
418
419 r = pm_runtime_put(&dispc.pdev->dev);
420 WARN_ON(r < 0);
421}
422
Archit Tanejadac57a02011-09-08 12:30:19 +0530423static inline bool dispc_mgr_is_lcd(enum omap_channel channel)
424{
425 if (channel == OMAP_DSS_CHANNEL_LCD ||
426 channel == OMAP_DSS_CHANNEL_LCD2)
427 return true;
428 else
429 return false;
430}
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300431
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530432static struct omap_dss_device *dispc_mgr_get_device(enum omap_channel channel)
433{
434 struct omap_overlay_manager *mgr =
435 omap_dss_get_overlay_manager(channel);
436
437 return mgr ? mgr->device : NULL;
438}
439
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300440bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200441{
442 int bit;
443
Archit Tanejadac57a02011-09-08 12:30:19 +0530444 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200445 bit = 5; /* GOLCD */
446 else
447 bit = 6; /* GODIGIT */
448
Sumit Semwal2a205f32010-12-02 11:27:12 +0000449 if (channel == OMAP_DSS_CHANNEL_LCD2)
450 return REG_GET(DISPC_CONTROL2, bit, bit) == 1;
451 else
452 return REG_GET(DISPC_CONTROL, bit, bit) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200453}
454
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300455void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200456{
457 int bit;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000458 bool enable_bit, go_bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200459
Archit Tanejadac57a02011-09-08 12:30:19 +0530460 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200461 bit = 0; /* LCDENABLE */
462 else
463 bit = 1; /* DIGITALENABLE */
464
465 /* if the channel is not enabled, we don't need GO */
Sumit Semwal2a205f32010-12-02 11:27:12 +0000466 if (channel == OMAP_DSS_CHANNEL_LCD2)
467 enable_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
468 else
469 enable_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
470
471 if (!enable_bit)
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300472 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200473
Archit Tanejadac57a02011-09-08 12:30:19 +0530474 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200475 bit = 5; /* GOLCD */
476 else
477 bit = 6; /* GODIGIT */
478
Sumit Semwal2a205f32010-12-02 11:27:12 +0000479 if (channel == OMAP_DSS_CHANNEL_LCD2)
480 go_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
481 else
482 go_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
483
484 if (go_bit) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200485 DSSERR("GO bit not down for channel %d\n", channel);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300486 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200487 }
488
Sumit Semwal2a205f32010-12-02 11:27:12 +0000489 DSSDBG("GO %s\n", channel == OMAP_DSS_CHANNEL_LCD ? "LCD" :
490 (channel == OMAP_DSS_CHANNEL_LCD2 ? "LCD2" : "DIGIT"));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200491
Sumit Semwal2a205f32010-12-02 11:27:12 +0000492 if (channel == OMAP_DSS_CHANNEL_LCD2)
493 REG_FLD_MOD(DISPC_CONTROL2, 1, bit, bit);
494 else
495 REG_FLD_MOD(DISPC_CONTROL, 1, bit, bit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200496}
497
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300498static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200499{
Archit Taneja9b372c22011-05-06 11:45:49 +0530500 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200501}
502
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300503static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200504{
Archit Taneja9b372c22011-05-06 11:45:49 +0530505 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200506}
507
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300508static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200509{
Archit Taneja9b372c22011-05-06 11:45:49 +0530510 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200511}
512
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300513static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530514{
515 BUG_ON(plane == OMAP_DSS_GFX);
516
517 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
518}
519
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300520static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
521 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530522{
523 BUG_ON(plane == OMAP_DSS_GFX);
524
525 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
526}
527
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300528static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530529{
530 BUG_ON(plane == OMAP_DSS_GFX);
531
532 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
533}
534
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300535static void dispc_ovl_set_scale_coef(enum omap_plane plane, int hscaleup,
Amber Jain0d66cbb2011-05-19 19:47:54 +0530536 int vscaleup, int five_taps,
537 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200538{
539 /* Coefficients for horizontal up-sampling */
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200540 static const struct dispc_h_coef coef_hup[8] = {
541 { 0, 0, 128, 0, 0 },
542 { -1, 13, 124, -8, 0 },
543 { -2, 30, 112, -11, -1 },
544 { -5, 51, 95, -11, -2 },
545 { 0, -9, 73, 73, -9 },
546 { -2, -11, 95, 51, -5 },
547 { -1, -11, 112, 30, -2 },
548 { 0, -8, 124, 13, -1 },
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200549 };
550
551 /* Coefficients for vertical up-sampling */
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200552 static const struct dispc_v_coef coef_vup_3tap[8] = {
553 { 0, 0, 128, 0, 0 },
554 { 0, 3, 123, 2, 0 },
555 { 0, 12, 111, 5, 0 },
556 { 0, 32, 89, 7, 0 },
557 { 0, 0, 64, 64, 0 },
558 { 0, 7, 89, 32, 0 },
559 { 0, 5, 111, 12, 0 },
560 { 0, 2, 123, 3, 0 },
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200561 };
562
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200563 static const struct dispc_v_coef coef_vup_5tap[8] = {
564 { 0, 0, 128, 0, 0 },
565 { -1, 13, 124, -8, 0 },
566 { -2, 30, 112, -11, -1 },
567 { -5, 51, 95, -11, -2 },
568 { 0, -9, 73, 73, -9 },
569 { -2, -11, 95, 51, -5 },
570 { -1, -11, 112, 30, -2 },
571 { 0, -8, 124, 13, -1 },
572 };
573
574 /* Coefficients for horizontal down-sampling */
575 static const struct dispc_h_coef coef_hdown[8] = {
576 { 0, 36, 56, 36, 0 },
577 { 4, 40, 55, 31, -2 },
578 { 8, 44, 54, 27, -5 },
579 { 12, 48, 53, 22, -7 },
580 { -9, 17, 52, 51, 17 },
581 { -7, 22, 53, 48, 12 },
582 { -5, 27, 54, 44, 8 },
583 { -2, 31, 55, 40, 4 },
584 };
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200585
586 /* Coefficients for vertical down-sampling */
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200587 static const struct dispc_v_coef coef_vdown_3tap[8] = {
588 { 0, 36, 56, 36, 0 },
589 { 0, 40, 57, 31, 0 },
590 { 0, 45, 56, 27, 0 },
591 { 0, 50, 55, 23, 0 },
592 { 0, 18, 55, 55, 0 },
593 { 0, 23, 55, 50, 0 },
594 { 0, 27, 56, 45, 0 },
595 { 0, 31, 57, 40, 0 },
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200596 };
597
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200598 static const struct dispc_v_coef coef_vdown_5tap[8] = {
599 { 0, 36, 56, 36, 0 },
600 { 4, 40, 55, 31, -2 },
601 { 8, 44, 54, 27, -5 },
602 { 12, 48, 53, 22, -7 },
603 { -9, 17, 52, 51, 17 },
604 { -7, 22, 53, 48, 12 },
605 { -5, 27, 54, 44, 8 },
606 { -2, 31, 55, 40, 4 },
607 };
608
609 const struct dispc_h_coef *h_coef;
610 const struct dispc_v_coef *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200611 int i;
612
613 if (hscaleup)
614 h_coef = coef_hup;
615 else
616 h_coef = coef_hdown;
617
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200618 if (vscaleup)
619 v_coef = five_taps ? coef_vup_5tap : coef_vup_3tap;
620 else
621 v_coef = five_taps ? coef_vdown_5tap : coef_vdown_3tap;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200622
623 for (i = 0; i < 8; i++) {
624 u32 h, hv;
625
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200626 h = FLD_VAL(h_coef[i].hc0, 7, 0)
627 | FLD_VAL(h_coef[i].hc1, 15, 8)
628 | FLD_VAL(h_coef[i].hc2, 23, 16)
629 | FLD_VAL(h_coef[i].hc3, 31, 24);
630 hv = FLD_VAL(h_coef[i].hc4, 7, 0)
631 | FLD_VAL(v_coef[i].vc0, 15, 8)
632 | FLD_VAL(v_coef[i].vc1, 23, 16)
633 | FLD_VAL(v_coef[i].vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200634
Amber Jain0d66cbb2011-05-19 19:47:54 +0530635 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300636 dispc_ovl_write_firh_reg(plane, i, h);
637 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530638 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300639 dispc_ovl_write_firh2_reg(plane, i, h);
640 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530641 }
642
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200643 }
644
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200645 if (five_taps) {
646 for (i = 0; i < 8; i++) {
647 u32 v;
648 v = FLD_VAL(v_coef[i].vc00, 7, 0)
649 | FLD_VAL(v_coef[i].vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530650 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300651 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530652 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300653 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200654 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200655 }
656}
657
658static void _dispc_setup_color_conv_coef(void)
659{
Archit Tanejaac01c292011-08-05 19:06:03 +0530660 int i;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200661 const struct color_conv_coef {
662 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
663 int full_range;
664 } ctbl_bt601_5 = {
665 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
666 };
667
668 const struct color_conv_coef *ct;
669
670#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
671
672 ct = &ctbl_bt601_5;
673
Archit Tanejaac01c292011-08-05 19:06:03 +0530674 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
675 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 0),
676 CVAL(ct->rcr, ct->ry));
677 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 1),
678 CVAL(ct->gy, ct->rcb));
679 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 2),
680 CVAL(ct->gcb, ct->gcr));
681 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 3),
682 CVAL(ct->bcr, ct->by));
683 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 4),
684 CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200685
Archit Tanejaac01c292011-08-05 19:06:03 +0530686 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), ct->full_range,
687 11, 11);
688 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200689
690#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200691}
692
693
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300694static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200695{
Archit Taneja9b372c22011-05-06 11:45:49 +0530696 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200697}
698
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300699static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200700{
Archit Taneja9b372c22011-05-06 11:45:49 +0530701 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200702}
703
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300704static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530705{
706 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
707}
708
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300709static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530710{
711 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
712}
713
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300714static void dispc_ovl_set_pos(enum omap_plane plane, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200715{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200716 u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530717
718 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200719}
720
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300721static void dispc_ovl_set_pic_size(enum omap_plane plane, int width, int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200722{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200723 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530724
725 if (plane == OMAP_DSS_GFX)
726 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
727 else
728 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200729}
730
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300731static void dispc_ovl_set_vid_size(enum omap_plane plane, int width, int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200732{
733 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200734
735 BUG_ON(plane == OMAP_DSS_GFX);
736
737 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530738
739 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200740}
741
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300742static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100743{
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300744 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100745
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300746 if ((ovl->caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100747 return;
748
Archit Taneja9b372c22011-05-06 11:45:49 +0530749 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100750}
751
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300752static void dispc_ovl_setup_global_alpha(enum omap_plane plane, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200753{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530754 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300755 int shift;
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300756 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300757
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300758 if ((ovl->caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100759 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530760
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300761 shift = shifts[plane];
762 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200763}
764
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300765static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200766{
Archit Taneja9b372c22011-05-06 11:45:49 +0530767 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200768}
769
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300770static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200771{
Archit Taneja9b372c22011-05-06 11:45:49 +0530772 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200773}
774
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300775static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200776 enum omap_color_mode color_mode)
777{
778 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530779 if (plane != OMAP_DSS_GFX) {
780 switch (color_mode) {
781 case OMAP_DSS_COLOR_NV12:
782 m = 0x0; break;
783 case OMAP_DSS_COLOR_RGB12U:
784 m = 0x1; break;
785 case OMAP_DSS_COLOR_RGBA16:
786 m = 0x2; break;
787 case OMAP_DSS_COLOR_RGBX16:
788 m = 0x4; break;
789 case OMAP_DSS_COLOR_ARGB16:
790 m = 0x5; break;
791 case OMAP_DSS_COLOR_RGB16:
792 m = 0x6; break;
793 case OMAP_DSS_COLOR_ARGB16_1555:
794 m = 0x7; break;
795 case OMAP_DSS_COLOR_RGB24U:
796 m = 0x8; break;
797 case OMAP_DSS_COLOR_RGB24P:
798 m = 0x9; break;
799 case OMAP_DSS_COLOR_YUV2:
800 m = 0xa; break;
801 case OMAP_DSS_COLOR_UYVY:
802 m = 0xb; break;
803 case OMAP_DSS_COLOR_ARGB32:
804 m = 0xc; break;
805 case OMAP_DSS_COLOR_RGBA32:
806 m = 0xd; break;
807 case OMAP_DSS_COLOR_RGBX32:
808 m = 0xe; break;
809 case OMAP_DSS_COLOR_XRGB16_1555:
810 m = 0xf; break;
811 default:
812 BUG(); break;
813 }
814 } else {
815 switch (color_mode) {
816 case OMAP_DSS_COLOR_CLUT1:
817 m = 0x0; break;
818 case OMAP_DSS_COLOR_CLUT2:
819 m = 0x1; break;
820 case OMAP_DSS_COLOR_CLUT4:
821 m = 0x2; break;
822 case OMAP_DSS_COLOR_CLUT8:
823 m = 0x3; break;
824 case OMAP_DSS_COLOR_RGB12U:
825 m = 0x4; break;
826 case OMAP_DSS_COLOR_ARGB16:
827 m = 0x5; break;
828 case OMAP_DSS_COLOR_RGB16:
829 m = 0x6; break;
830 case OMAP_DSS_COLOR_ARGB16_1555:
831 m = 0x7; break;
832 case OMAP_DSS_COLOR_RGB24U:
833 m = 0x8; break;
834 case OMAP_DSS_COLOR_RGB24P:
835 m = 0x9; break;
836 case OMAP_DSS_COLOR_YUV2:
837 m = 0xa; break;
838 case OMAP_DSS_COLOR_UYVY:
839 m = 0xb; break;
840 case OMAP_DSS_COLOR_ARGB32:
841 m = 0xc; break;
842 case OMAP_DSS_COLOR_RGBA32:
843 m = 0xd; break;
844 case OMAP_DSS_COLOR_RGBX32:
845 m = 0xe; break;
846 case OMAP_DSS_COLOR_XRGB16_1555:
847 m = 0xf; break;
848 default:
849 BUG(); break;
850 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200851 }
852
Archit Taneja9b372c22011-05-06 11:45:49 +0530853 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200854}
855
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300856static void dispc_ovl_set_channel_out(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200857 enum omap_channel channel)
858{
859 int shift;
860 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000861 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200862
863 switch (plane) {
864 case OMAP_DSS_GFX:
865 shift = 8;
866 break;
867 case OMAP_DSS_VIDEO1:
868 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530869 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200870 shift = 16;
871 break;
872 default:
873 BUG();
874 return;
875 }
876
Archit Taneja9b372c22011-05-06 11:45:49 +0530877 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000878 if (dss_has_feature(FEAT_MGR_LCD2)) {
879 switch (channel) {
880 case OMAP_DSS_CHANNEL_LCD:
881 chan = 0;
882 chan2 = 0;
883 break;
884 case OMAP_DSS_CHANNEL_DIGIT:
885 chan = 1;
886 chan2 = 0;
887 break;
888 case OMAP_DSS_CHANNEL_LCD2:
889 chan = 0;
890 chan2 = 1;
891 break;
892 default:
893 BUG();
894 }
895
896 val = FLD_MOD(val, chan, shift, shift);
897 val = FLD_MOD(val, chan2, 31, 30);
898 } else {
899 val = FLD_MOD(val, channel, shift, shift);
900 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530901 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200902}
903
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300904static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200905 enum omap_burst_size burst_size)
906{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530907 static const unsigned shifts[] = { 6, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200908 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200909
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300910 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300911 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200912}
913
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300914static void dispc_configure_burst_sizes(void)
915{
916 int i;
917 const int burst_size = BURST_SIZE_X8;
918
919 /* Configure burst size always to maximum size */
920 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300921 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300922}
923
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300924u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300925{
926 unsigned unit = dss_feat_get_burst_size_unit();
927 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
928 return unit * 8;
929}
930
Mythri P Kd3862612011-03-11 18:02:49 +0530931void dispc_enable_gamma_table(bool enable)
932{
933 /*
934 * This is partially implemented to support only disabling of
935 * the gamma table.
936 */
937 if (enable) {
938 DSSWARN("Gamma table enabling for TV not yet supported");
939 return;
940 }
941
942 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
943}
944
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300945void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300946{
947 u16 reg;
948
949 if (channel == OMAP_DSS_CHANNEL_LCD)
950 reg = DISPC_CONFIG;
951 else if (channel == OMAP_DSS_CHANNEL_LCD2)
952 reg = DISPC_CONFIG2;
953 else
954 return;
955
956 REG_FLD_MOD(reg, enable, 15, 15);
957}
958
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300959void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300960 struct omap_dss_cpr_coefs *coefs)
961{
962 u32 coef_r, coef_g, coef_b;
963
Archit Tanejadac57a02011-09-08 12:30:19 +0530964 if (!dispc_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300965 return;
966
967 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
968 FLD_VAL(coefs->rb, 9, 0);
969 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
970 FLD_VAL(coefs->gb, 9, 0);
971 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
972 FLD_VAL(coefs->bb, 9, 0);
973
974 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
975 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
976 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
977}
978
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300979static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200980{
981 u32 val;
982
983 BUG_ON(plane == OMAP_DSS_GFX);
984
Archit Taneja9b372c22011-05-06 11:45:49 +0530985 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200986 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +0530987 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200988}
989
Archit Tanejac3d925292011-09-14 11:52:54 +0530990static void dispc_ovl_enable_replication(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200991{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530992 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300993 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200994
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300995 shift = shifts[plane];
996 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200997}
998
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300999void dispc_mgr_set_lcd_size(enum omap_channel channel, u16 width, u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001000{
1001 u32 val;
1002 BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
1003 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +05301004 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001005}
1006
1007void dispc_set_digit_size(u16 width, u16 height)
1008{
1009 u32 val;
1010 BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
1011 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +05301012 dispc_write_reg(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001013}
1014
1015static void dispc_read_plane_fifo_sizes(void)
1016{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001017 u32 size;
1018 int plane;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301019 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001020 u32 unit;
1021
1022 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001023
Archit Tanejaa0acb552010-09-15 19:20:00 +05301024 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001025
Archit Tanejae13a1382011-08-05 19:06:04 +05301026 for (plane = 0; plane < dss_feat_get_num_ovls(); ++plane) {
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001027 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(plane), start, end);
1028 size *= unit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001029 dispc.fifo_size[plane] = size;
1030 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001031}
1032
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001033u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001034{
1035 return dispc.fifo_size[plane];
1036}
1037
Archit Tanejac3d925292011-09-14 11:52:54 +05301038static void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low,
1039 u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001040{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301041 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001042 u32 unit;
1043
1044 unit = dss_feat_get_buffer_size_unit();
1045
1046 WARN_ON(low % unit != 0);
1047 WARN_ON(high % unit != 0);
1048
1049 low /= unit;
1050 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301051
Archit Taneja9b372c22011-05-06 11:45:49 +05301052 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1053 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1054
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001055 DSSDBG("fifo(%d) low/high old %u/%u, new %u/%u\n",
1056 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301057 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1058 lo_start, lo_end),
1059 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1060 hi_start, hi_end),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001061 low, high);
1062
Archit Taneja9b372c22011-05-06 11:45:49 +05301063 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301064 FLD_VAL(high, hi_start, hi_end) |
1065 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001066}
1067
1068void dispc_enable_fifomerge(bool enable)
1069{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001070 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1071 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001072}
1073
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001074static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301075 int hinc, int vinc,
1076 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001077{
1078 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001079
Amber Jain0d66cbb2011-05-19 19:47:54 +05301080 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1081 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301082
Amber Jain0d66cbb2011-05-19 19:47:54 +05301083 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1084 &hinc_start, &hinc_end);
1085 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1086 &vinc_start, &vinc_end);
1087 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1088 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301089
Amber Jain0d66cbb2011-05-19 19:47:54 +05301090 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1091 } else {
1092 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1093 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1094 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001095}
1096
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001097static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001098{
1099 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301100 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001101
Archit Taneja87a74842011-03-02 11:19:50 +05301102 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1103 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1104
1105 val = FLD_VAL(vaccu, vert_start, vert_end) |
1106 FLD_VAL(haccu, hor_start, hor_end);
1107
Archit Taneja9b372c22011-05-06 11:45:49 +05301108 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001109}
1110
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001111static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001112{
1113 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301114 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001115
Archit Taneja87a74842011-03-02 11:19:50 +05301116 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1117 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1118
1119 val = FLD_VAL(vaccu, vert_start, vert_end) |
1120 FLD_VAL(haccu, hor_start, hor_end);
1121
Archit Taneja9b372c22011-05-06 11:45:49 +05301122 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001123}
1124
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001125static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1126 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301127{
1128 u32 val;
1129
1130 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1131 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1132}
1133
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001134static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1135 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301136{
1137 u32 val;
1138
1139 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1140 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1141}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001142
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001143static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001144 u16 orig_width, u16 orig_height,
1145 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301146 bool five_taps, u8 rotation,
1147 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001148{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301149 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001150 int hscaleup, vscaleup;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001151
1152 hscaleup = orig_width <= out_width;
1153 vscaleup = orig_height <= out_height;
1154
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001155 dispc_ovl_set_scale_coef(plane, hscaleup, vscaleup, five_taps,
1156 color_comp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001157
Amber Jained14a3c2011-05-19 19:47:51 +05301158 fir_hinc = 1024 * orig_width / out_width;
1159 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001160
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001161 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301162}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001163
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001164static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301165 u16 orig_width, u16 orig_height,
1166 u16 out_width, u16 out_height,
1167 bool ilace, bool five_taps,
1168 bool fieldmode, enum omap_color_mode color_mode,
1169 u8 rotation)
1170{
1171 int accu0 = 0;
1172 int accu1 = 0;
1173 u32 l;
1174
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001175 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301176 out_width, out_height, five_taps,
1177 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301178 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001179
Archit Taneja87a74842011-03-02 11:19:50 +05301180 /* RESIZEENABLE and VERTICALTAPS */
1181 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301182 l |= (orig_width != out_width) ? (1 << 5) : 0;
1183 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001184 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301185
1186 /* VRESIZECONF and HRESIZECONF */
1187 if (dss_has_feature(FEAT_RESIZECONF)) {
1188 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301189 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1190 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301191 }
1192
1193 /* LINEBUFFERSPLIT */
1194 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1195 l &= ~(0x1 << 22);
1196 l |= five_taps ? (1 << 22) : 0;
1197 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001198
Archit Taneja9b372c22011-05-06 11:45:49 +05301199 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001200
1201 /*
1202 * field 0 = even field = bottom field
1203 * field 1 = odd field = top field
1204 */
1205 if (ilace && !fieldmode) {
1206 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301207 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001208 if (accu0 >= 1024/2) {
1209 accu1 = 1024/2;
1210 accu0 -= accu1;
1211 }
1212 }
1213
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001214 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1215 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001216}
1217
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001218static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301219 u16 orig_width, u16 orig_height,
1220 u16 out_width, u16 out_height,
1221 bool ilace, bool five_taps,
1222 bool fieldmode, enum omap_color_mode color_mode,
1223 u8 rotation)
1224{
1225 int scale_x = out_width != orig_width;
1226 int scale_y = out_height != orig_height;
1227
1228 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1229 return;
1230 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1231 color_mode != OMAP_DSS_COLOR_UYVY &&
1232 color_mode != OMAP_DSS_COLOR_NV12)) {
1233 /* reset chroma resampling for RGB formats */
1234 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1235 return;
1236 }
1237 switch (color_mode) {
1238 case OMAP_DSS_COLOR_NV12:
1239 /* UV is subsampled by 2 vertically*/
1240 orig_height >>= 1;
1241 /* UV is subsampled by 2 horz.*/
1242 orig_width >>= 1;
1243 break;
1244 case OMAP_DSS_COLOR_YUV2:
1245 case OMAP_DSS_COLOR_UYVY:
1246 /*For YUV422 with 90/270 rotation,
1247 *we don't upsample chroma
1248 */
1249 if (rotation == OMAP_DSS_ROT_0 ||
1250 rotation == OMAP_DSS_ROT_180)
1251 /* UV is subsampled by 2 hrz*/
1252 orig_width >>= 1;
1253 /* must use FIR for YUV422 if rotated */
1254 if (rotation != OMAP_DSS_ROT_0)
1255 scale_x = scale_y = true;
1256 break;
1257 default:
1258 BUG();
1259 }
1260
1261 if (out_width != orig_width)
1262 scale_x = true;
1263 if (out_height != orig_height)
1264 scale_y = true;
1265
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001266 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301267 out_width, out_height, five_taps,
1268 rotation, DISPC_COLOR_COMPONENT_UV);
1269
1270 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1271 (scale_x || scale_y) ? 1 : 0, 8, 8);
1272 /* set H scaling */
1273 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1274 /* set V scaling */
1275 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
1276
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001277 dispc_ovl_set_vid_accu2_0(plane, 0x80, 0);
1278 dispc_ovl_set_vid_accu2_1(plane, 0x80, 0);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301279}
1280
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001281static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301282 u16 orig_width, u16 orig_height,
1283 u16 out_width, u16 out_height,
1284 bool ilace, bool five_taps,
1285 bool fieldmode, enum omap_color_mode color_mode,
1286 u8 rotation)
1287{
1288 BUG_ON(plane == OMAP_DSS_GFX);
1289
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001290 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301291 orig_width, orig_height,
1292 out_width, out_height,
1293 ilace, five_taps,
1294 fieldmode, color_mode,
1295 rotation);
1296
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001297 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301298 orig_width, orig_height,
1299 out_width, out_height,
1300 ilace, five_taps,
1301 fieldmode, color_mode,
1302 rotation);
1303}
1304
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001305static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001306 bool mirroring, enum omap_color_mode color_mode)
1307{
Archit Taneja87a74842011-03-02 11:19:50 +05301308 bool row_repeat = false;
1309 int vidrot = 0;
1310
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001311 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1312 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001313
1314 if (mirroring) {
1315 switch (rotation) {
1316 case OMAP_DSS_ROT_0:
1317 vidrot = 2;
1318 break;
1319 case OMAP_DSS_ROT_90:
1320 vidrot = 1;
1321 break;
1322 case OMAP_DSS_ROT_180:
1323 vidrot = 0;
1324 break;
1325 case OMAP_DSS_ROT_270:
1326 vidrot = 3;
1327 break;
1328 }
1329 } else {
1330 switch (rotation) {
1331 case OMAP_DSS_ROT_0:
1332 vidrot = 0;
1333 break;
1334 case OMAP_DSS_ROT_90:
1335 vidrot = 1;
1336 break;
1337 case OMAP_DSS_ROT_180:
1338 vidrot = 2;
1339 break;
1340 case OMAP_DSS_ROT_270:
1341 vidrot = 3;
1342 break;
1343 }
1344 }
1345
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001346 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301347 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001348 else
Archit Taneja87a74842011-03-02 11:19:50 +05301349 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001350 }
Archit Taneja87a74842011-03-02 11:19:50 +05301351
Archit Taneja9b372c22011-05-06 11:45:49 +05301352 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301353 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301354 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1355 row_repeat ? 1 : 0, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001356}
1357
1358static int color_mode_to_bpp(enum omap_color_mode color_mode)
1359{
1360 switch (color_mode) {
1361 case OMAP_DSS_COLOR_CLUT1:
1362 return 1;
1363 case OMAP_DSS_COLOR_CLUT2:
1364 return 2;
1365 case OMAP_DSS_COLOR_CLUT4:
1366 return 4;
1367 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301368 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001369 return 8;
1370 case OMAP_DSS_COLOR_RGB12U:
1371 case OMAP_DSS_COLOR_RGB16:
1372 case OMAP_DSS_COLOR_ARGB16:
1373 case OMAP_DSS_COLOR_YUV2:
1374 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301375 case OMAP_DSS_COLOR_RGBA16:
1376 case OMAP_DSS_COLOR_RGBX16:
1377 case OMAP_DSS_COLOR_ARGB16_1555:
1378 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001379 return 16;
1380 case OMAP_DSS_COLOR_RGB24P:
1381 return 24;
1382 case OMAP_DSS_COLOR_RGB24U:
1383 case OMAP_DSS_COLOR_ARGB32:
1384 case OMAP_DSS_COLOR_RGBA32:
1385 case OMAP_DSS_COLOR_RGBX32:
1386 return 32;
1387 default:
1388 BUG();
1389 }
1390}
1391
1392static s32 pixinc(int pixels, u8 ps)
1393{
1394 if (pixels == 1)
1395 return 1;
1396 else if (pixels > 1)
1397 return 1 + (pixels - 1) * ps;
1398 else if (pixels < 0)
1399 return 1 - (-pixels + 1) * ps;
1400 else
1401 BUG();
1402}
1403
1404static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1405 u16 screen_width,
1406 u16 width, u16 height,
1407 enum omap_color_mode color_mode, bool fieldmode,
1408 unsigned int field_offset,
1409 unsigned *offset0, unsigned *offset1,
1410 s32 *row_inc, s32 *pix_inc)
1411{
1412 u8 ps;
1413
1414 /* FIXME CLUT formats */
1415 switch (color_mode) {
1416 case OMAP_DSS_COLOR_CLUT1:
1417 case OMAP_DSS_COLOR_CLUT2:
1418 case OMAP_DSS_COLOR_CLUT4:
1419 case OMAP_DSS_COLOR_CLUT8:
1420 BUG();
1421 return;
1422 case OMAP_DSS_COLOR_YUV2:
1423 case OMAP_DSS_COLOR_UYVY:
1424 ps = 4;
1425 break;
1426 default:
1427 ps = color_mode_to_bpp(color_mode) / 8;
1428 break;
1429 }
1430
1431 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1432 width, height);
1433
1434 /*
1435 * field 0 = even field = bottom field
1436 * field 1 = odd field = top field
1437 */
1438 switch (rotation + mirror * 4) {
1439 case OMAP_DSS_ROT_0:
1440 case OMAP_DSS_ROT_180:
1441 /*
1442 * If the pixel format is YUV or UYVY divide the width
1443 * of the image by 2 for 0 and 180 degree rotation.
1444 */
1445 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1446 color_mode == OMAP_DSS_COLOR_UYVY)
1447 width = width >> 1;
1448 case OMAP_DSS_ROT_90:
1449 case OMAP_DSS_ROT_270:
1450 *offset1 = 0;
1451 if (field_offset)
1452 *offset0 = field_offset * screen_width * ps;
1453 else
1454 *offset0 = 0;
1455
1456 *row_inc = pixinc(1 + (screen_width - width) +
1457 (fieldmode ? screen_width : 0),
1458 ps);
1459 *pix_inc = pixinc(1, ps);
1460 break;
1461
1462 case OMAP_DSS_ROT_0 + 4:
1463 case OMAP_DSS_ROT_180 + 4:
1464 /* If the pixel format is YUV or UYVY divide the width
1465 * of the image by 2 for 0 degree and 180 degree
1466 */
1467 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1468 color_mode == OMAP_DSS_COLOR_UYVY)
1469 width = width >> 1;
1470 case OMAP_DSS_ROT_90 + 4:
1471 case OMAP_DSS_ROT_270 + 4:
1472 *offset1 = 0;
1473 if (field_offset)
1474 *offset0 = field_offset * screen_width * ps;
1475 else
1476 *offset0 = 0;
1477 *row_inc = pixinc(1 - (screen_width + width) -
1478 (fieldmode ? screen_width : 0),
1479 ps);
1480 *pix_inc = pixinc(1, ps);
1481 break;
1482
1483 default:
1484 BUG();
1485 }
1486}
1487
1488static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1489 u16 screen_width,
1490 u16 width, u16 height,
1491 enum omap_color_mode color_mode, bool fieldmode,
1492 unsigned int field_offset,
1493 unsigned *offset0, unsigned *offset1,
1494 s32 *row_inc, s32 *pix_inc)
1495{
1496 u8 ps;
1497 u16 fbw, fbh;
1498
1499 /* FIXME CLUT formats */
1500 switch (color_mode) {
1501 case OMAP_DSS_COLOR_CLUT1:
1502 case OMAP_DSS_COLOR_CLUT2:
1503 case OMAP_DSS_COLOR_CLUT4:
1504 case OMAP_DSS_COLOR_CLUT8:
1505 BUG();
1506 return;
1507 default:
1508 ps = color_mode_to_bpp(color_mode) / 8;
1509 break;
1510 }
1511
1512 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1513 width, height);
1514
1515 /* width & height are overlay sizes, convert to fb sizes */
1516
1517 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1518 fbw = width;
1519 fbh = height;
1520 } else {
1521 fbw = height;
1522 fbh = width;
1523 }
1524
1525 /*
1526 * field 0 = even field = bottom field
1527 * field 1 = odd field = top field
1528 */
1529 switch (rotation + mirror * 4) {
1530 case OMAP_DSS_ROT_0:
1531 *offset1 = 0;
1532 if (field_offset)
1533 *offset0 = *offset1 + field_offset * screen_width * ps;
1534 else
1535 *offset0 = *offset1;
1536 *row_inc = pixinc(1 + (screen_width - fbw) +
1537 (fieldmode ? screen_width : 0),
1538 ps);
1539 *pix_inc = pixinc(1, ps);
1540 break;
1541 case OMAP_DSS_ROT_90:
1542 *offset1 = screen_width * (fbh - 1) * ps;
1543 if (field_offset)
1544 *offset0 = *offset1 + field_offset * ps;
1545 else
1546 *offset0 = *offset1;
1547 *row_inc = pixinc(screen_width * (fbh - 1) + 1 +
1548 (fieldmode ? 1 : 0), ps);
1549 *pix_inc = pixinc(-screen_width, ps);
1550 break;
1551 case OMAP_DSS_ROT_180:
1552 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1553 if (field_offset)
1554 *offset0 = *offset1 - field_offset * screen_width * ps;
1555 else
1556 *offset0 = *offset1;
1557 *row_inc = pixinc(-1 -
1558 (screen_width - fbw) -
1559 (fieldmode ? screen_width : 0),
1560 ps);
1561 *pix_inc = pixinc(-1, ps);
1562 break;
1563 case OMAP_DSS_ROT_270:
1564 *offset1 = (fbw - 1) * ps;
1565 if (field_offset)
1566 *offset0 = *offset1 - field_offset * ps;
1567 else
1568 *offset0 = *offset1;
1569 *row_inc = pixinc(-screen_width * (fbh - 1) - 1 -
1570 (fieldmode ? 1 : 0), ps);
1571 *pix_inc = pixinc(screen_width, ps);
1572 break;
1573
1574 /* mirroring */
1575 case OMAP_DSS_ROT_0 + 4:
1576 *offset1 = (fbw - 1) * ps;
1577 if (field_offset)
1578 *offset0 = *offset1 + field_offset * screen_width * ps;
1579 else
1580 *offset0 = *offset1;
1581 *row_inc = pixinc(screen_width * 2 - 1 +
1582 (fieldmode ? screen_width : 0),
1583 ps);
1584 *pix_inc = pixinc(-1, ps);
1585 break;
1586
1587 case OMAP_DSS_ROT_90 + 4:
1588 *offset1 = 0;
1589 if (field_offset)
1590 *offset0 = *offset1 + field_offset * ps;
1591 else
1592 *offset0 = *offset1;
1593 *row_inc = pixinc(-screen_width * (fbh - 1) + 1 +
1594 (fieldmode ? 1 : 0),
1595 ps);
1596 *pix_inc = pixinc(screen_width, ps);
1597 break;
1598
1599 case OMAP_DSS_ROT_180 + 4:
1600 *offset1 = screen_width * (fbh - 1) * ps;
1601 if (field_offset)
1602 *offset0 = *offset1 - field_offset * screen_width * ps;
1603 else
1604 *offset0 = *offset1;
1605 *row_inc = pixinc(1 - screen_width * 2 -
1606 (fieldmode ? screen_width : 0),
1607 ps);
1608 *pix_inc = pixinc(1, ps);
1609 break;
1610
1611 case OMAP_DSS_ROT_270 + 4:
1612 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1613 if (field_offset)
1614 *offset0 = *offset1 - field_offset * ps;
1615 else
1616 *offset0 = *offset1;
1617 *row_inc = pixinc(screen_width * (fbh - 1) - 1 -
1618 (fieldmode ? 1 : 0),
1619 ps);
1620 *pix_inc = pixinc(-screen_width, ps);
1621 break;
1622
1623 default:
1624 BUG();
1625 }
1626}
1627
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001628static unsigned long calc_fclk_five_taps(enum omap_channel channel, u16 width,
1629 u16 height, u16 out_width, u16 out_height,
1630 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001631{
1632 u32 fclk = 0;
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001633 u64 tmp, pclk = dispc_mgr_pclk_rate(channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001634
1635 if (height > out_height) {
Archit Tanejaebdc5242011-09-08 12:51:10 +05301636 struct omap_dss_device *dssdev = dispc_mgr_get_device(channel);
1637 unsigned int ppl = dssdev->panel.timings.x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001638
1639 tmp = pclk * height * out_width;
1640 do_div(tmp, 2 * out_height * ppl);
1641 fclk = tmp;
1642
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02001643 if (height > 2 * out_height) {
1644 if (ppl == out_width)
1645 return 0;
1646
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001647 tmp = pclk * (height - 2 * out_height) * out_width;
1648 do_div(tmp, 2 * out_height * (ppl - out_width));
1649 fclk = max(fclk, (u32) tmp);
1650 }
1651 }
1652
1653 if (width > out_width) {
1654 tmp = pclk * width;
1655 do_div(tmp, out_width);
1656 fclk = max(fclk, (u32) tmp);
1657
1658 if (color_mode == OMAP_DSS_COLOR_RGB24U)
1659 fclk <<= 1;
1660 }
1661
1662 return fclk;
1663}
1664
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001665static unsigned long calc_fclk(enum omap_channel channel, u16 width,
1666 u16 height, u16 out_width, u16 out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001667{
1668 unsigned int hf, vf;
1669
1670 /*
1671 * FIXME how to determine the 'A' factor
1672 * for the no downscaling case ?
1673 */
1674
1675 if (width > 3 * out_width)
1676 hf = 4;
1677 else if (width > 2 * out_width)
1678 hf = 3;
1679 else if (width > out_width)
1680 hf = 2;
1681 else
1682 hf = 1;
1683
1684 if (height > out_height)
1685 vf = 2;
1686 else
1687 vf = 1;
1688
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001689 return dispc_mgr_pclk_rate(channel) * vf * hf;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001690}
1691
Archit Taneja79ad75f2011-09-08 13:15:11 +05301692static int dispc_ovl_calc_scaling(enum omap_plane plane,
1693 enum omap_channel channel, u16 width, u16 height,
1694 u16 out_width, u16 out_height,
1695 enum omap_color_mode color_mode, bool *five_taps)
1696{
1697 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Archit Taneja0373cac2011-09-08 13:25:17 +05301698 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Archit Taneja79ad75f2011-09-08 13:15:11 +05301699 unsigned long fclk = 0;
1700
1701 if ((ovl->caps & OMAP_DSS_OVL_CAP_SCALE) == 0) {
1702 if (width != out_width || height != out_height)
1703 return -EINVAL;
1704 else
1705 return 0;
1706 }
1707
1708 if (out_width < width / maxdownscale ||
1709 out_width > width * 8)
1710 return -EINVAL;
1711
1712 if (out_height < height / maxdownscale ||
1713 out_height > height * 8)
1714 return -EINVAL;
1715
1716 /* Must use 5-tap filter? */
1717 *five_taps = height > out_height * 2;
1718
1719 if (!*five_taps) {
1720 fclk = calc_fclk(channel, width, height, out_width,
1721 out_height);
1722
1723 /* Try 5-tap filter if 3-tap fclk is too high */
1724 if (cpu_is_omap34xx() && height > out_height &&
1725 fclk > dispc_fclk_rate())
1726 *five_taps = true;
1727 }
1728
1729 if (width > (2048 >> *five_taps)) {
1730 DSSERR("failed to set up scaling, fclk too low\n");
1731 return -EINVAL;
1732 }
1733
1734 if (*five_taps)
1735 fclk = calc_fclk_five_taps(channel, width, height,
1736 out_width, out_height, color_mode);
1737
1738 DSSDBG("required fclk rate = %lu Hz\n", fclk);
1739 DSSDBG("current fclk rate = %lu Hz\n", dispc_fclk_rate());
1740
1741 if (!fclk || fclk > dispc_fclk_rate()) {
1742 DSSERR("failed to set up scaling, "
1743 "required fclk rate = %lu Hz, "
1744 "current fclk rate = %lu Hz\n",
1745 fclk, dispc_fclk_rate());
1746 return -EINVAL;
1747 }
1748
1749 return 0;
1750}
1751
Archit Tanejaa4273b72011-09-14 11:10:10 +05301752int dispc_ovl_setup(enum omap_plane plane, struct omap_overlay_info *oi,
Archit Tanejac3d925292011-09-14 11:52:54 +05301753 bool ilace, enum omap_channel channel, bool replication,
1754 u32 fifo_low, u32 fifo_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001755{
Archit Taneja79ad75f2011-09-08 13:15:11 +05301756 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
1757 bool five_taps = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001758 bool fieldmode = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05301759 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001760 unsigned offset0, offset1;
1761 s32 row_inc;
1762 s32 pix_inc;
Archit Tanejaa4273b72011-09-14 11:10:10 +05301763 u16 frame_height = oi->height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001764 unsigned int field_offset = 0;
1765
Archit Tanejaa4273b72011-09-14 11:10:10 +05301766 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
Archit Tanejac3d925292011-09-14 11:52:54 +05301767 "%dx%d, cmode %x, rot %d, mir %d, ilace %d chan %d repl %d "
1768 "fifo_low %d fifo high %d\n", plane, oi->paddr, oi->p_uv_addr,
1769 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
1770 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
1771 oi->mirror, ilace, channel, replication, fifo_low, fifo_high);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001772
Archit Tanejaa4273b72011-09-14 11:10:10 +05301773 if (oi->paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001774 return -EINVAL;
1775
Archit Tanejaa4273b72011-09-14 11:10:10 +05301776 if (ilace && oi->height == oi->out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001777 fieldmode = 1;
1778
1779 if (ilace) {
1780 if (fieldmode)
Archit Tanejaa4273b72011-09-14 11:10:10 +05301781 oi->height /= 2;
1782 oi->pos_y /= 2;
1783 oi->out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001784
1785 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
1786 "out_height %d\n",
Archit Tanejaa4273b72011-09-14 11:10:10 +05301787 oi->height, oi->pos_y, oi->out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001788 }
1789
Archit Tanejaa4273b72011-09-14 11:10:10 +05301790 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05301791 return -EINVAL;
1792
Archit Taneja79ad75f2011-09-08 13:15:11 +05301793 r = dispc_ovl_calc_scaling(plane, channel, oi->width, oi->height,
1794 oi->out_width, oi->out_height, oi->color_mode,
1795 &five_taps);
1796 if (r)
1797 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001798
Archit Taneja79ad75f2011-09-08 13:15:11 +05301799 if (oi->color_mode == OMAP_DSS_COLOR_YUV2 ||
1800 oi->color_mode == OMAP_DSS_COLOR_UYVY ||
1801 oi->color_mode == OMAP_DSS_COLOR_NV12)
1802 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001803
1804 if (ilace && !fieldmode) {
1805 /*
1806 * when downscaling the bottom field may have to start several
1807 * source lines below the top field. Unfortunately ACCUI
1808 * registers will only hold the fractional part of the offset
1809 * so the integer part must be added to the base address of the
1810 * bottom field.
1811 */
Archit Tanejaa4273b72011-09-14 11:10:10 +05301812 if (!oi->height || oi->height == oi->out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001813 field_offset = 0;
1814 else
Archit Tanejaa4273b72011-09-14 11:10:10 +05301815 field_offset = oi->height / oi->out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001816 }
1817
1818 /* Fields are independent but interleaved in memory. */
1819 if (fieldmode)
1820 field_offset = 1;
1821
Archit Tanejaa4273b72011-09-14 11:10:10 +05301822 if (oi->rotation_type == OMAP_DSS_ROT_DMA)
1823 calc_dma_rotation_offset(oi->rotation, oi->mirror,
1824 oi->screen_width, oi->width, frame_height,
1825 oi->color_mode, fieldmode, field_offset,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001826 &offset0, &offset1, &row_inc, &pix_inc);
1827 else
Archit Tanejaa4273b72011-09-14 11:10:10 +05301828 calc_vrfb_rotation_offset(oi->rotation, oi->mirror,
1829 oi->screen_width, oi->width, frame_height,
1830 oi->color_mode, fieldmode, field_offset,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001831 &offset0, &offset1, &row_inc, &pix_inc);
1832
1833 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
1834 offset0, offset1, row_inc, pix_inc);
1835
Archit Tanejaa4273b72011-09-14 11:10:10 +05301836 dispc_ovl_set_color_mode(plane, oi->color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001837
Archit Tanejaa4273b72011-09-14 11:10:10 +05301838 dispc_ovl_set_ba0(plane, oi->paddr + offset0);
1839 dispc_ovl_set_ba1(plane, oi->paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001840
Archit Tanejaa4273b72011-09-14 11:10:10 +05301841 if (OMAP_DSS_COLOR_NV12 == oi->color_mode) {
1842 dispc_ovl_set_ba0_uv(plane, oi->p_uv_addr + offset0);
1843 dispc_ovl_set_ba1_uv(plane, oi->p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301844 }
1845
1846
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001847 dispc_ovl_set_row_inc(plane, row_inc);
1848 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001849
Archit Tanejaa4273b72011-09-14 11:10:10 +05301850 DSSDBG("%d,%d %dx%d -> %dx%d\n", oi->pos_x, oi->pos_y, oi->width,
1851 oi->height, oi->out_width, oi->out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001852
Archit Tanejaa4273b72011-09-14 11:10:10 +05301853 dispc_ovl_set_pos(plane, oi->pos_x, oi->pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001854
Archit Tanejaa4273b72011-09-14 11:10:10 +05301855 dispc_ovl_set_pic_size(plane, oi->width, oi->height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001856
Archit Taneja79ad75f2011-09-08 13:15:11 +05301857 if (ovl->caps & OMAP_DSS_OVL_CAP_SCALE) {
Archit Tanejaa4273b72011-09-14 11:10:10 +05301858 dispc_ovl_set_scaling(plane, oi->width, oi->height,
1859 oi->out_width, oi->out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301860 ilace, five_taps, fieldmode,
Archit Tanejaa4273b72011-09-14 11:10:10 +05301861 oi->color_mode, oi->rotation);
1862 dispc_ovl_set_vid_size(plane, oi->out_width, oi->out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001863 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001864 }
1865
Archit Tanejaa4273b72011-09-14 11:10:10 +05301866 dispc_ovl_set_rotation_attrs(plane, oi->rotation, oi->mirror,
1867 oi->color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001868
Archit Tanejaa4273b72011-09-14 11:10:10 +05301869 dispc_ovl_set_pre_mult_alpha(plane, oi->pre_mult_alpha);
1870 dispc_ovl_setup_global_alpha(plane, oi->global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001871
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001872 dispc_ovl_set_channel_out(plane, channel);
Tomi Valkeinen8fa80312011-08-16 12:56:19 +03001873
Archit Tanejac3d925292011-09-14 11:52:54 +05301874 dispc_ovl_enable_replication(plane, replication);
1875 dispc_ovl_set_fifo_threshold(plane, fifo_low, fifo_high);
1876
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001877 return 0;
1878}
1879
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001880int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001881{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001882 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
1883
Archit Taneja9b372c22011-05-06 11:45:49 +05301884 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001885
1886 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001887}
1888
1889static void dispc_disable_isr(void *data, u32 mask)
1890{
1891 struct completion *compl = data;
1892 complete(compl);
1893}
1894
Sumit Semwal2a205f32010-12-02 11:27:12 +00001895static void _enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001896{
Sumit Semwal2a205f32010-12-02 11:27:12 +00001897 if (channel == OMAP_DSS_CHANNEL_LCD2)
1898 REG_FLD_MOD(DISPC_CONTROL2, enable ? 1 : 0, 0, 0);
1899 else
1900 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 0, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001901}
1902
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001903static void dispc_mgr_enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001904{
1905 struct completion frame_done_completion;
1906 bool is_on;
1907 int r;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001908 u32 irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001909
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001910 /* When we disable LCD output, we need to wait until frame is done.
1911 * Otherwise the DSS is still working, and turning off the clocks
1912 * prevents DSS from going to OFF mode */
Sumit Semwal2a205f32010-12-02 11:27:12 +00001913 is_on = channel == OMAP_DSS_CHANNEL_LCD2 ?
1914 REG_GET(DISPC_CONTROL2, 0, 0) :
1915 REG_GET(DISPC_CONTROL, 0, 0);
1916
1917 irq = channel == OMAP_DSS_CHANNEL_LCD2 ? DISPC_IRQ_FRAMEDONE2 :
1918 DISPC_IRQ_FRAMEDONE;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001919
1920 if (!enable && is_on) {
1921 init_completion(&frame_done_completion);
1922
1923 r = omap_dispc_register_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00001924 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001925
1926 if (r)
1927 DSSERR("failed to register FRAMEDONE isr\n");
1928 }
1929
Sumit Semwal2a205f32010-12-02 11:27:12 +00001930 _enable_lcd_out(channel, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001931
1932 if (!enable && is_on) {
1933 if (!wait_for_completion_timeout(&frame_done_completion,
1934 msecs_to_jiffies(100)))
1935 DSSERR("timeout waiting for FRAME DONE\n");
1936
1937 r = omap_dispc_unregister_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00001938 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001939
1940 if (r)
1941 DSSERR("failed to unregister FRAMEDONE isr\n");
1942 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001943}
1944
1945static void _enable_digit_out(bool enable)
1946{
1947 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
1948}
1949
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001950static void dispc_mgr_enable_digit_out(bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001951{
1952 struct completion frame_done_completion;
Tomi Valkeinene82b0902011-08-31 14:42:49 +03001953 enum dss_hdmi_venc_clk_source_select src;
1954 int r, i;
1955 u32 irq_mask;
1956 int num_irqs;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001957
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001958 if (REG_GET(DISPC_CONTROL, 1, 1) == enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001959 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001960
Tomi Valkeinene82b0902011-08-31 14:42:49 +03001961 src = dss_get_hdmi_venc_clk_source();
1962
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001963 if (enable) {
1964 unsigned long flags;
1965 /* When we enable digit output, we'll get an extra digit
1966 * sync lost interrupt, that we need to ignore */
1967 spin_lock_irqsave(&dispc.irq_lock, flags);
1968 dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
1969 _omap_dispc_set_irqs();
1970 spin_unlock_irqrestore(&dispc.irq_lock, flags);
1971 }
1972
1973 /* When we disable digit output, we need to wait until fields are done.
1974 * Otherwise the DSS is still working, and turning off the clocks
1975 * prevents DSS from going to OFF mode. And when enabling, we need to
1976 * wait for the extra sync losts */
1977 init_completion(&frame_done_completion);
1978
Tomi Valkeinene82b0902011-08-31 14:42:49 +03001979 if (src == DSS_HDMI_M_PCLK && enable == false) {
1980 irq_mask = DISPC_IRQ_FRAMEDONETV;
1981 num_irqs = 1;
1982 } else {
1983 irq_mask = DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD;
1984 /* XXX I understand from TRM that we should only wait for the
1985 * current field to complete. But it seems we have to wait for
1986 * both fields */
1987 num_irqs = 2;
1988 }
1989
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001990 r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
Tomi Valkeinene82b0902011-08-31 14:42:49 +03001991 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001992 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03001993 DSSERR("failed to register %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001994
1995 _enable_digit_out(enable);
1996
Tomi Valkeinene82b0902011-08-31 14:42:49 +03001997 for (i = 0; i < num_irqs; ++i) {
1998 if (!wait_for_completion_timeout(&frame_done_completion,
1999 msecs_to_jiffies(100)))
2000 DSSERR("timeout waiting for digit out to %s\n",
2001 enable ? "start" : "stop");
2002 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002003
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002004 r = omap_dispc_unregister_isr(dispc_disable_isr, &frame_done_completion,
2005 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002006 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002007 DSSERR("failed to unregister %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002008
2009 if (enable) {
2010 unsigned long flags;
2011 spin_lock_irqsave(&dispc.irq_lock, flags);
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002012 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST_DIGIT;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002013 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
2014 _omap_dispc_set_irqs();
2015 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2016 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002017}
2018
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002019bool dispc_mgr_is_enabled(enum omap_channel channel)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002020{
2021 if (channel == OMAP_DSS_CHANNEL_LCD)
2022 return !!REG_GET(DISPC_CONTROL, 0, 0);
2023 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
2024 return !!REG_GET(DISPC_CONTROL, 1, 1);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002025 else if (channel == OMAP_DSS_CHANNEL_LCD2)
2026 return !!REG_GET(DISPC_CONTROL2, 0, 0);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002027 else
2028 BUG();
2029}
2030
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002031void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002032{
Archit Tanejadac57a02011-09-08 12:30:19 +05302033 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002034 dispc_mgr_enable_lcd_out(channel, enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002035 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002036 dispc_mgr_enable_digit_out(enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002037 else
2038 BUG();
2039}
2040
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002041void dispc_lcd_enable_signal_polarity(bool act_high)
2042{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002043 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2044 return;
2045
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002046 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002047}
2048
2049void dispc_lcd_enable_signal(bool enable)
2050{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002051 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2052 return;
2053
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002054 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002055}
2056
2057void dispc_pck_free_enable(bool enable)
2058{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002059 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2060 return;
2061
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002062 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002063}
2064
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002065void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002066{
Sumit Semwal2a205f32010-12-02 11:27:12 +00002067 if (channel == OMAP_DSS_CHANNEL_LCD2)
2068 REG_FLD_MOD(DISPC_CONFIG2, enable ? 1 : 0, 16, 16);
2069 else
2070 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 16, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002071}
2072
2073
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002074void dispc_mgr_set_lcd_display_type(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002075 enum omap_lcd_display_type type)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002076{
2077 int mode;
2078
2079 switch (type) {
2080 case OMAP_DSS_LCD_DISPLAY_STN:
2081 mode = 0;
2082 break;
2083
2084 case OMAP_DSS_LCD_DISPLAY_TFT:
2085 mode = 1;
2086 break;
2087
2088 default:
2089 BUG();
2090 return;
2091 }
2092
Sumit Semwal2a205f32010-12-02 11:27:12 +00002093 if (channel == OMAP_DSS_CHANNEL_LCD2)
2094 REG_FLD_MOD(DISPC_CONTROL2, mode, 3, 3);
2095 else
2096 REG_FLD_MOD(DISPC_CONTROL, mode, 3, 3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002097}
2098
2099void dispc_set_loadmode(enum omap_dss_load_mode mode)
2100{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002101 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002102}
2103
2104
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002105void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002106{
Sumit Semwal8613b002010-12-02 11:27:09 +00002107 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002108}
2109
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002110u32 dispc_mgr_get_default_color(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002111{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002112 u32 l;
2113
2114 BUG_ON(channel != OMAP_DSS_CHANNEL_DIGIT &&
Sumit Semwal2a205f32010-12-02 11:27:12 +00002115 channel != OMAP_DSS_CHANNEL_LCD &&
2116 channel != OMAP_DSS_CHANNEL_LCD2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002117
Sumit Semwal8613b002010-12-02 11:27:09 +00002118 l = dispc_read_reg(DISPC_DEFAULT_COLOR(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002119
2120 return l;
2121}
2122
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002123void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002124 enum omap_dss_trans_key_type type,
2125 u32 trans_key)
2126{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002127 if (ch == OMAP_DSS_CHANNEL_LCD)
2128 REG_FLD_MOD(DISPC_CONFIG, type, 11, 11);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002129 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002130 REG_FLD_MOD(DISPC_CONFIG, type, 13, 13);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002131 else /* OMAP_DSS_CHANNEL_LCD2 */
2132 REG_FLD_MOD(DISPC_CONFIG2, type, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002133
Sumit Semwal8613b002010-12-02 11:27:09 +00002134 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002135}
2136
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002137void dispc_mgr_get_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002138 enum omap_dss_trans_key_type *type,
2139 u32 *trans_key)
2140{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002141 if (type) {
2142 if (ch == OMAP_DSS_CHANNEL_LCD)
2143 *type = REG_GET(DISPC_CONFIG, 11, 11);
2144 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
2145 *type = REG_GET(DISPC_CONFIG, 13, 13);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002146 else if (ch == OMAP_DSS_CHANNEL_LCD2)
2147 *type = REG_GET(DISPC_CONFIG2, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002148 else
2149 BUG();
2150 }
2151
2152 if (trans_key)
Sumit Semwal8613b002010-12-02 11:27:09 +00002153 *trans_key = dispc_read_reg(DISPC_TRANS_COLOR(ch));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002154}
2155
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002156void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002157{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002158 if (ch == OMAP_DSS_CHANNEL_LCD)
2159 REG_FLD_MOD(DISPC_CONFIG, enable, 10, 10);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002160 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002161 REG_FLD_MOD(DISPC_CONFIG, enable, 12, 12);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002162 else /* OMAP_DSS_CHANNEL_LCD2 */
2163 REG_FLD_MOD(DISPC_CONFIG2, enable, 10, 10);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002164}
Archit Taneja11354dd2011-09-26 11:47:29 +05302165
2166void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002167{
Archit Taneja11354dd2011-09-26 11:47:29 +05302168 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002169 return;
2170
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002171 if (ch == OMAP_DSS_CHANNEL_LCD)
2172 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002173 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002174 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002175}
Archit Taneja11354dd2011-09-26 11:47:29 +05302176
2177bool dispc_mgr_alpha_fixed_zorder_enabled(enum omap_channel ch)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002178{
2179 bool enabled;
2180
Archit Taneja11354dd2011-09-26 11:47:29 +05302181 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002182 return false;
2183
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002184 if (ch == OMAP_DSS_CHANNEL_LCD)
2185 enabled = REG_GET(DISPC_CONFIG, 18, 18);
2186 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Archit Taneja712247a2010-11-08 12:56:21 +01002187 enabled = REG_GET(DISPC_CONFIG, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002188 else
2189 BUG();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002190
2191 return enabled;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002192}
2193
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002194bool dispc_mgr_trans_key_enabled(enum omap_channel ch)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002195{
2196 bool enabled;
2197
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002198 if (ch == OMAP_DSS_CHANNEL_LCD)
2199 enabled = REG_GET(DISPC_CONFIG, 10, 10);
2200 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
2201 enabled = REG_GET(DISPC_CONFIG, 12, 12);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002202 else if (ch == OMAP_DSS_CHANNEL_LCD2)
2203 enabled = REG_GET(DISPC_CONFIG2, 10, 10);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002204 else
2205 BUG();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002206
2207 return enabled;
2208}
2209
2210
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002211void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002212{
2213 int code;
2214
2215 switch (data_lines) {
2216 case 12:
2217 code = 0;
2218 break;
2219 case 16:
2220 code = 1;
2221 break;
2222 case 18:
2223 code = 2;
2224 break;
2225 case 24:
2226 code = 3;
2227 break;
2228 default:
2229 BUG();
2230 return;
2231 }
2232
Sumit Semwal2a205f32010-12-02 11:27:12 +00002233 if (channel == OMAP_DSS_CHANNEL_LCD2)
2234 REG_FLD_MOD(DISPC_CONTROL2, code, 9, 8);
2235 else
2236 REG_FLD_MOD(DISPC_CONTROL, code, 9, 8);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002237}
2238
Archit Taneja569969d2011-08-22 17:41:57 +05302239void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002240{
2241 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302242 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002243
2244 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302245 case DSS_IO_PAD_MODE_RESET:
2246 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002247 gpout1 = 0;
2248 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302249 case DSS_IO_PAD_MODE_RFBI:
2250 gpout0 = 1;
2251 gpout1 = 0;
2252 break;
2253 case DSS_IO_PAD_MODE_BYPASS:
2254 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002255 gpout1 = 1;
2256 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002257 default:
2258 BUG();
2259 return;
2260 }
2261
Archit Taneja569969d2011-08-22 17:41:57 +05302262 l = dispc_read_reg(DISPC_CONTROL);
2263 l = FLD_MOD(l, gpout0, 15, 15);
2264 l = FLD_MOD(l, gpout1, 16, 16);
2265 dispc_write_reg(DISPC_CONTROL, l);
2266}
2267
2268void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2269{
2270 if (channel == OMAP_DSS_CHANNEL_LCD2)
2271 REG_FLD_MOD(DISPC_CONTROL2, enable, 11, 11);
2272 else
2273 REG_FLD_MOD(DISPC_CONTROL, enable, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002274}
2275
2276static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2277 int vsw, int vfp, int vbp)
2278{
2279 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2280 if (hsw < 1 || hsw > 64 ||
2281 hfp < 1 || hfp > 256 ||
2282 hbp < 1 || hbp > 256 ||
2283 vsw < 1 || vsw > 64 ||
2284 vfp < 0 || vfp > 255 ||
2285 vbp < 0 || vbp > 255)
2286 return false;
2287 } else {
2288 if (hsw < 1 || hsw > 256 ||
2289 hfp < 1 || hfp > 4096 ||
2290 hbp < 1 || hbp > 4096 ||
2291 vsw < 1 || vsw > 256 ||
2292 vfp < 0 || vfp > 4095 ||
2293 vbp < 0 || vbp > 4095)
2294 return false;
2295 }
2296
2297 return true;
2298}
2299
2300bool dispc_lcd_timings_ok(struct omap_video_timings *timings)
2301{
2302 return _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2303 timings->hbp, timings->vsw,
2304 timings->vfp, timings->vbp);
2305}
2306
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002307static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002308 int hfp, int hbp, int vsw, int vfp, int vbp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002309{
2310 u32 timing_h, timing_v;
2311
2312 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2313 timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) |
2314 FLD_VAL(hbp-1, 27, 20);
2315
2316 timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) |
2317 FLD_VAL(vbp, 27, 20);
2318 } else {
2319 timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) |
2320 FLD_VAL(hbp-1, 31, 20);
2321
2322 timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) |
2323 FLD_VAL(vbp, 31, 20);
2324 }
2325
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002326 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2327 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002328}
2329
2330/* change name to mode? */
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002331void dispc_mgr_set_lcd_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002332 struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002333{
2334 unsigned xtot, ytot;
2335 unsigned long ht, vt;
2336
2337 if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2338 timings->hbp, timings->vsw,
2339 timings->vfp, timings->vbp))
2340 BUG();
2341
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002342 _dispc_mgr_set_lcd_timings(channel, timings->hsw, timings->hfp,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002343 timings->hbp, timings->vsw, timings->vfp,
2344 timings->vbp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002345
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002346 dispc_mgr_set_lcd_size(channel, timings->x_res, timings->y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002347
2348 xtot = timings->x_res + timings->hfp + timings->hsw + timings->hbp;
2349 ytot = timings->y_res + timings->vfp + timings->vsw + timings->vbp;
2350
2351 ht = (timings->pixel_clock * 1000) / xtot;
2352 vt = (timings->pixel_clock * 1000) / xtot / ytot;
2353
Sumit Semwal2a205f32010-12-02 11:27:12 +00002354 DSSDBG("channel %d xres %u yres %u\n", channel, timings->x_res,
2355 timings->y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002356 DSSDBG("pck %u\n", timings->pixel_clock);
2357 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
2358 timings->hsw, timings->hfp, timings->hbp,
2359 timings->vsw, timings->vfp, timings->vbp);
2360
2361 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
2362}
2363
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002364static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002365 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002366{
2367 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002368 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002369
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002370 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002371 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002372}
2373
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002374static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002375 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002376{
2377 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002378 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002379 *lck_div = FLD_GET(l, 23, 16);
2380 *pck_div = FLD_GET(l, 7, 0);
2381}
2382
2383unsigned long dispc_fclk_rate(void)
2384{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302385 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002386 unsigned long r = 0;
2387
Taneja, Archit66534e82011-03-08 05:50:34 -06002388 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302389 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002390 r = clk_get_rate(dispc.dss_clk);
Taneja, Archit66534e82011-03-08 05:50:34 -06002391 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302392 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302393 dsidev = dsi_get_dsidev_from_id(0);
2394 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06002395 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302396 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2397 dsidev = dsi_get_dsidev_from_id(1);
2398 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2399 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06002400 default:
2401 BUG();
2402 }
2403
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002404 return r;
2405}
2406
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002407unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002408{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302409 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002410 int lcd;
2411 unsigned long r;
2412 u32 l;
2413
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002414 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002415
2416 lcd = FLD_GET(l, 23, 16);
2417
Taneja, Architea751592011-03-08 05:50:35 -06002418 switch (dss_get_lcd_clk_source(channel)) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302419 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002420 r = clk_get_rate(dispc.dss_clk);
Taneja, Architea751592011-03-08 05:50:35 -06002421 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302422 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302423 dsidev = dsi_get_dsidev_from_id(0);
2424 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -06002425 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302426 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2427 dsidev = dsi_get_dsidev_from_id(1);
2428 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2429 break;
Taneja, Architea751592011-03-08 05:50:35 -06002430 default:
2431 BUG();
2432 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002433
2434 return r / lcd;
2435}
2436
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002437unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002438{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002439 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002440
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302441 if (dispc_mgr_is_lcd(channel)) {
2442 int pcd;
2443 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002444
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302445 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002446
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302447 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002448
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302449 r = dispc_mgr_lclk_rate(channel);
2450
2451 return r / pcd;
2452 } else {
2453 struct omap_dss_device *dssdev =
2454 dispc_mgr_get_device(channel);
2455
2456 switch (dssdev->type) {
2457 case OMAP_DISPLAY_TYPE_VENC:
2458 return venc_get_pixel_clock();
2459 case OMAP_DISPLAY_TYPE_HDMI:
2460 return hdmi_get_pixel_clock();
2461 default:
2462 BUG();
2463 }
2464 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002465}
2466
2467void dispc_dump_clocks(struct seq_file *s)
2468{
2469 int lcd, pcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002470 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05302471 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
2472 enum omap_dss_clk_source lcd_clk_src;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002473
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002474 if (dispc_runtime_get())
2475 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002476
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002477 seq_printf(s, "- DISPC -\n");
2478
Archit Taneja067a57e2011-03-02 11:57:25 +05302479 seq_printf(s, "dispc fclk source = %s (%s)\n",
2480 dss_get_generic_clk_source_name(dispc_clk_src),
2481 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002482
2483 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00002484
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002485 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
2486 seq_printf(s, "- DISPC-CORE-CLK -\n");
2487 l = dispc_read_reg(DISPC_DIVISOR);
2488 lcd = FLD_GET(l, 23, 16);
2489
2490 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
2491 (dispc_fclk_rate()/lcd), lcd);
2492 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00002493 seq_printf(s, "- LCD1 -\n");
2494
Taneja, Architea751592011-03-08 05:50:35 -06002495 lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD);
2496
2497 seq_printf(s, "lcd1_clk source = %s (%s)\n",
2498 dss_get_generic_clk_source_name(lcd_clk_src),
2499 dss_feat_get_clk_source_name(lcd_clk_src));
2500
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002501 dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD, &lcd, &pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002502
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002503 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002504 dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD), lcd);
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002505 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002506 dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD), pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002507 if (dss_has_feature(FEAT_MGR_LCD2)) {
2508 seq_printf(s, "- LCD2 -\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002509
Taneja, Architea751592011-03-08 05:50:35 -06002510 lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD2);
2511
2512 seq_printf(s, "lcd2_clk source = %s (%s)\n",
2513 dss_get_generic_clk_source_name(lcd_clk_src),
2514 dss_feat_get_clk_source_name(lcd_clk_src));
2515
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002516 dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD2, &lcd, &pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002517
2518 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002519 dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD2), lcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002520 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002521 dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD2), pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002522 }
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002523
2524 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002525}
2526
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002527#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
2528void dispc_dump_irqs(struct seq_file *s)
2529{
2530 unsigned long flags;
2531 struct dispc_irq_stats stats;
2532
2533 spin_lock_irqsave(&dispc.irq_stats_lock, flags);
2534
2535 stats = dispc.irq_stats;
2536 memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
2537 dispc.irq_stats.last_reset = jiffies;
2538
2539 spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
2540
2541 seq_printf(s, "period %u ms\n",
2542 jiffies_to_msecs(jiffies - stats.last_reset));
2543
2544 seq_printf(s, "irqs %d\n", stats.irq_count);
2545#define PIS(x) \
2546 seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
2547
2548 PIS(FRAMEDONE);
2549 PIS(VSYNC);
2550 PIS(EVSYNC_EVEN);
2551 PIS(EVSYNC_ODD);
2552 PIS(ACBIAS_COUNT_STAT);
2553 PIS(PROG_LINE_NUM);
2554 PIS(GFX_FIFO_UNDERFLOW);
2555 PIS(GFX_END_WIN);
2556 PIS(PAL_GAMMA_MASK);
2557 PIS(OCP_ERR);
2558 PIS(VID1_FIFO_UNDERFLOW);
2559 PIS(VID1_END_WIN);
2560 PIS(VID2_FIFO_UNDERFLOW);
2561 PIS(VID2_END_WIN);
Archit Tanejab8c095b2011-09-13 18:20:33 +05302562 if (dss_feat_get_num_ovls() > 3) {
2563 PIS(VID3_FIFO_UNDERFLOW);
2564 PIS(VID3_END_WIN);
2565 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002566 PIS(SYNC_LOST);
2567 PIS(SYNC_LOST_DIGIT);
2568 PIS(WAKEUP);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002569 if (dss_has_feature(FEAT_MGR_LCD2)) {
2570 PIS(FRAMEDONE2);
2571 PIS(VSYNC2);
2572 PIS(ACBIAS_COUNT_STAT2);
2573 PIS(SYNC_LOST2);
2574 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002575#undef PIS
2576}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002577#endif
2578
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002579void dispc_dump_regs(struct seq_file *s)
2580{
Archit Taneja4dd2da12011-08-05 19:06:01 +05302581 int i, j;
2582 const char *mgr_names[] = {
2583 [OMAP_DSS_CHANNEL_LCD] = "LCD",
2584 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
2585 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
2586 };
2587 const char *ovl_names[] = {
2588 [OMAP_DSS_GFX] = "GFX",
2589 [OMAP_DSS_VIDEO1] = "VID1",
2590 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05302591 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05302592 };
2593 const char **p_names;
2594
Archit Taneja9b372c22011-05-06 11:45:49 +05302595#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002596
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002597 if (dispc_runtime_get())
2598 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002599
Archit Taneja5010be82011-08-05 19:06:00 +05302600 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002601 DUMPREG(DISPC_REVISION);
2602 DUMPREG(DISPC_SYSCONFIG);
2603 DUMPREG(DISPC_SYSSTATUS);
2604 DUMPREG(DISPC_IRQSTATUS);
2605 DUMPREG(DISPC_IRQENABLE);
2606 DUMPREG(DISPC_CONTROL);
2607 DUMPREG(DISPC_CONFIG);
2608 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002609 DUMPREG(DISPC_LINE_STATUS);
2610 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05302611 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
2612 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002613 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002614 if (dss_has_feature(FEAT_MGR_LCD2)) {
2615 DUMPREG(DISPC_CONTROL2);
2616 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002617 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002618
Archit Taneja5010be82011-08-05 19:06:00 +05302619#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002620
Archit Taneja5010be82011-08-05 19:06:00 +05302621#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05302622#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
2623 48 - strlen(#r) - strlen(p_names[i]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05302624 dispc_read_reg(DISPC_REG(i, r)))
2625
Archit Taneja4dd2da12011-08-05 19:06:01 +05302626 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05302627
Archit Taneja4dd2da12011-08-05 19:06:01 +05302628 /* DISPC channel specific registers */
2629 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
2630 DUMPREG(i, DISPC_DEFAULT_COLOR);
2631 DUMPREG(i, DISPC_TRANS_COLOR);
2632 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002633
Archit Taneja4dd2da12011-08-05 19:06:01 +05302634 if (i == OMAP_DSS_CHANNEL_DIGIT)
2635 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05302636
Archit Taneja4dd2da12011-08-05 19:06:01 +05302637 DUMPREG(i, DISPC_DEFAULT_COLOR);
2638 DUMPREG(i, DISPC_TRANS_COLOR);
2639 DUMPREG(i, DISPC_TIMING_H);
2640 DUMPREG(i, DISPC_TIMING_V);
2641 DUMPREG(i, DISPC_POL_FREQ);
2642 DUMPREG(i, DISPC_DIVISORo);
2643 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05302644
Archit Taneja4dd2da12011-08-05 19:06:01 +05302645 DUMPREG(i, DISPC_DATA_CYCLE1);
2646 DUMPREG(i, DISPC_DATA_CYCLE2);
2647 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002648
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002649 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05302650 DUMPREG(i, DISPC_CPR_COEF_R);
2651 DUMPREG(i, DISPC_CPR_COEF_G);
2652 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002653 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00002654 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002655
Archit Taneja4dd2da12011-08-05 19:06:01 +05302656 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002657
Archit Taneja4dd2da12011-08-05 19:06:01 +05302658 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
2659 DUMPREG(i, DISPC_OVL_BA0);
2660 DUMPREG(i, DISPC_OVL_BA1);
2661 DUMPREG(i, DISPC_OVL_POSITION);
2662 DUMPREG(i, DISPC_OVL_SIZE);
2663 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
2664 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
2665 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
2666 DUMPREG(i, DISPC_OVL_ROW_INC);
2667 DUMPREG(i, DISPC_OVL_PIXEL_INC);
2668 if (dss_has_feature(FEAT_PRELOAD))
2669 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002670
Archit Taneja4dd2da12011-08-05 19:06:01 +05302671 if (i == OMAP_DSS_GFX) {
2672 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
2673 DUMPREG(i, DISPC_OVL_TABLE_BA);
2674 continue;
2675 }
2676
2677 DUMPREG(i, DISPC_OVL_FIR);
2678 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
2679 DUMPREG(i, DISPC_OVL_ACCU0);
2680 DUMPREG(i, DISPC_OVL_ACCU1);
2681 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
2682 DUMPREG(i, DISPC_OVL_BA0_UV);
2683 DUMPREG(i, DISPC_OVL_BA1_UV);
2684 DUMPREG(i, DISPC_OVL_FIR2);
2685 DUMPREG(i, DISPC_OVL_ACCU2_0);
2686 DUMPREG(i, DISPC_OVL_ACCU2_1);
2687 }
2688 if (dss_has_feature(FEAT_ATTR2))
2689 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
2690 if (dss_has_feature(FEAT_PRELOAD))
2691 DUMPREG(i, DISPC_OVL_PRELOAD);
Archit Taneja5010be82011-08-05 19:06:00 +05302692 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002693
Archit Taneja5010be82011-08-05 19:06:00 +05302694#undef DISPC_REG
2695#undef DUMPREG
2696
2697#define DISPC_REG(plane, name, i) name(plane, i)
2698#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05302699 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
2700 46 - strlen(#name) - strlen(p_names[plane]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05302701 dispc_read_reg(DISPC_REG(plane, name, i)))
2702
Archit Taneja4dd2da12011-08-05 19:06:01 +05302703 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05302704
Archit Taneja4dd2da12011-08-05 19:06:01 +05302705 /* start from OMAP_DSS_VIDEO1 */
2706 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
2707 for (j = 0; j < 8; j++)
2708 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05302709
Archit Taneja4dd2da12011-08-05 19:06:01 +05302710 for (j = 0; j < 8; j++)
2711 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05302712
Archit Taneja4dd2da12011-08-05 19:06:01 +05302713 for (j = 0; j < 5; j++)
2714 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002715
Archit Taneja4dd2da12011-08-05 19:06:01 +05302716 if (dss_has_feature(FEAT_FIR_COEF_V)) {
2717 for (j = 0; j < 8; j++)
2718 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
2719 }
Amber Jainab5ca072011-05-19 19:47:53 +05302720
Archit Taneja4dd2da12011-08-05 19:06:01 +05302721 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
2722 for (j = 0; j < 8; j++)
2723 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05302724
Archit Taneja4dd2da12011-08-05 19:06:01 +05302725 for (j = 0; j < 8; j++)
2726 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05302727
Archit Taneja4dd2da12011-08-05 19:06:01 +05302728 for (j = 0; j < 8; j++)
2729 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
2730 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002731 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002732
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002733 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05302734
2735#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002736#undef DUMPREG
2737}
2738
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002739static void _dispc_mgr_set_pol_freq(enum omap_channel channel, bool onoff,
2740 bool rf, bool ieo, bool ipc, bool ihs, bool ivs, u8 acbi,
2741 u8 acb)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002742{
2743 u32 l = 0;
2744
2745 DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d acbi %d acb %d\n",
2746 onoff, rf, ieo, ipc, ihs, ivs, acbi, acb);
2747
2748 l |= FLD_VAL(onoff, 17, 17);
2749 l |= FLD_VAL(rf, 16, 16);
2750 l |= FLD_VAL(ieo, 15, 15);
2751 l |= FLD_VAL(ipc, 14, 14);
2752 l |= FLD_VAL(ihs, 13, 13);
2753 l |= FLD_VAL(ivs, 12, 12);
2754 l |= FLD_VAL(acbi, 11, 8);
2755 l |= FLD_VAL(acb, 7, 0);
2756
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002757 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002758}
2759
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002760void dispc_mgr_set_pol_freq(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002761 enum omap_panel_config config, u8 acbi, u8 acb)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002762{
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002763 _dispc_mgr_set_pol_freq(channel, (config & OMAP_DSS_LCD_ONOFF) != 0,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002764 (config & OMAP_DSS_LCD_RF) != 0,
2765 (config & OMAP_DSS_LCD_IEO) != 0,
2766 (config & OMAP_DSS_LCD_IPC) != 0,
2767 (config & OMAP_DSS_LCD_IHS) != 0,
2768 (config & OMAP_DSS_LCD_IVS) != 0,
2769 acbi, acb);
2770}
2771
2772/* with fck as input clock rate, find dispc dividers that produce req_pck */
2773void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
2774 struct dispc_clock_info *cinfo)
2775{
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002776 u16 pcd_min, pcd_max;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002777 unsigned long best_pck;
2778 u16 best_ld, cur_ld;
2779 u16 best_pd, cur_pd;
2780
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002781 pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
2782 pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
2783
2784 if (!is_tft)
2785 pcd_min = 3;
2786
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002787 best_pck = 0;
2788 best_ld = 0;
2789 best_pd = 0;
2790
2791 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
2792 unsigned long lck = fck / cur_ld;
2793
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002794 for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002795 unsigned long pck = lck / cur_pd;
2796 long old_delta = abs(best_pck - req_pck);
2797 long new_delta = abs(pck - req_pck);
2798
2799 if (best_pck == 0 || new_delta < old_delta) {
2800 best_pck = pck;
2801 best_ld = cur_ld;
2802 best_pd = cur_pd;
2803
2804 if (pck == req_pck)
2805 goto found;
2806 }
2807
2808 if (pck < req_pck)
2809 break;
2810 }
2811
2812 if (lck / pcd_min < req_pck)
2813 break;
2814 }
2815
2816found:
2817 cinfo->lck_div = best_ld;
2818 cinfo->pck_div = best_pd;
2819 cinfo->lck = fck / cinfo->lck_div;
2820 cinfo->pck = cinfo->lck / cinfo->pck_div;
2821}
2822
2823/* calculate clock rates using dividers in cinfo */
2824int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
2825 struct dispc_clock_info *cinfo)
2826{
2827 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
2828 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002829 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002830 return -EINVAL;
2831
2832 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
2833 cinfo->pck = cinfo->lck / cinfo->pck_div;
2834
2835 return 0;
2836}
2837
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002838int dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002839 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002840{
2841 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
2842 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
2843
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002844 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002845
2846 return 0;
2847}
2848
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002849int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002850 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002851{
2852 unsigned long fck;
2853
2854 fck = dispc_fclk_rate();
2855
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002856 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
2857 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002858
2859 cinfo->lck = fck / cinfo->lck_div;
2860 cinfo->pck = cinfo->lck / cinfo->pck_div;
2861
2862 return 0;
2863}
2864
2865/* dispc.irq_lock has to be locked by the caller */
2866static void _omap_dispc_set_irqs(void)
2867{
2868 u32 mask;
2869 u32 old_mask;
2870 int i;
2871 struct omap_dispc_isr_data *isr_data;
2872
2873 mask = dispc.irq_error_mask;
2874
2875 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2876 isr_data = &dispc.registered_isr[i];
2877
2878 if (isr_data->isr == NULL)
2879 continue;
2880
2881 mask |= isr_data->mask;
2882 }
2883
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002884 old_mask = dispc_read_reg(DISPC_IRQENABLE);
2885 /* clear the irqstatus for newly enabled irqs */
2886 dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
2887
2888 dispc_write_reg(DISPC_IRQENABLE, mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002889}
2890
2891int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
2892{
2893 int i;
2894 int ret;
2895 unsigned long flags;
2896 struct omap_dispc_isr_data *isr_data;
2897
2898 if (isr == NULL)
2899 return -EINVAL;
2900
2901 spin_lock_irqsave(&dispc.irq_lock, flags);
2902
2903 /* check for duplicate entry */
2904 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2905 isr_data = &dispc.registered_isr[i];
2906 if (isr_data->isr == isr && isr_data->arg == arg &&
2907 isr_data->mask == mask) {
2908 ret = -EINVAL;
2909 goto err;
2910 }
2911 }
2912
2913 isr_data = NULL;
2914 ret = -EBUSY;
2915
2916 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2917 isr_data = &dispc.registered_isr[i];
2918
2919 if (isr_data->isr != NULL)
2920 continue;
2921
2922 isr_data->isr = isr;
2923 isr_data->arg = arg;
2924 isr_data->mask = mask;
2925 ret = 0;
2926
2927 break;
2928 }
2929
Tomi Valkeinenb9cb0982011-03-04 18:19:54 +02002930 if (ret)
2931 goto err;
2932
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002933 _omap_dispc_set_irqs();
2934
2935 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2936
2937 return 0;
2938err:
2939 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2940
2941 return ret;
2942}
2943EXPORT_SYMBOL(omap_dispc_register_isr);
2944
2945int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
2946{
2947 int i;
2948 unsigned long flags;
2949 int ret = -EINVAL;
2950 struct omap_dispc_isr_data *isr_data;
2951
2952 spin_lock_irqsave(&dispc.irq_lock, flags);
2953
2954 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2955 isr_data = &dispc.registered_isr[i];
2956 if (isr_data->isr != isr || isr_data->arg != arg ||
2957 isr_data->mask != mask)
2958 continue;
2959
2960 /* found the correct isr */
2961
2962 isr_data->isr = NULL;
2963 isr_data->arg = NULL;
2964 isr_data->mask = 0;
2965
2966 ret = 0;
2967 break;
2968 }
2969
2970 if (ret == 0)
2971 _omap_dispc_set_irqs();
2972
2973 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2974
2975 return ret;
2976}
2977EXPORT_SYMBOL(omap_dispc_unregister_isr);
2978
2979#ifdef DEBUG
2980static void print_irq_status(u32 status)
2981{
2982 if ((status & dispc.irq_error_mask) == 0)
2983 return;
2984
2985 printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
2986
2987#define PIS(x) \
2988 if (status & DISPC_IRQ_##x) \
2989 printk(#x " ");
2990 PIS(GFX_FIFO_UNDERFLOW);
2991 PIS(OCP_ERR);
2992 PIS(VID1_FIFO_UNDERFLOW);
2993 PIS(VID2_FIFO_UNDERFLOW);
Archit Tanejab8c095b2011-09-13 18:20:33 +05302994 if (dss_feat_get_num_ovls() > 3)
2995 PIS(VID3_FIFO_UNDERFLOW);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002996 PIS(SYNC_LOST);
2997 PIS(SYNC_LOST_DIGIT);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002998 if (dss_has_feature(FEAT_MGR_LCD2))
2999 PIS(SYNC_LOST2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003000#undef PIS
3001
3002 printk("\n");
3003}
3004#endif
3005
3006/* Called from dss.c. Note that we don't touch clocks here,
3007 * but we presume they are on because we got an IRQ. However,
3008 * an irq handler may turn the clocks off, so we may not have
3009 * clock later in the function. */
archit tanejaaffe3602011-02-23 08:41:03 +00003010static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003011{
3012 int i;
archit tanejaaffe3602011-02-23 08:41:03 +00003013 u32 irqstatus, irqenable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003014 u32 handledirqs = 0;
3015 u32 unhandled_errors;
3016 struct omap_dispc_isr_data *isr_data;
3017 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
3018
3019 spin_lock(&dispc.irq_lock);
3020
3021 irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
archit tanejaaffe3602011-02-23 08:41:03 +00003022 irqenable = dispc_read_reg(DISPC_IRQENABLE);
3023
3024 /* IRQ is not for us */
3025 if (!(irqstatus & irqenable)) {
3026 spin_unlock(&dispc.irq_lock);
3027 return IRQ_NONE;
3028 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003029
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003030#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3031 spin_lock(&dispc.irq_stats_lock);
3032 dispc.irq_stats.irq_count++;
3033 dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
3034 spin_unlock(&dispc.irq_stats_lock);
3035#endif
3036
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003037#ifdef DEBUG
3038 if (dss_debug)
3039 print_irq_status(irqstatus);
3040#endif
3041 /* Ack the interrupt. Do it here before clocks are possibly turned
3042 * off */
3043 dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
3044 /* flush posted write */
3045 dispc_read_reg(DISPC_IRQSTATUS);
3046
3047 /* make a copy and unlock, so that isrs can unregister
3048 * themselves */
3049 memcpy(registered_isr, dispc.registered_isr,
3050 sizeof(registered_isr));
3051
3052 spin_unlock(&dispc.irq_lock);
3053
3054 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3055 isr_data = &registered_isr[i];
3056
3057 if (!isr_data->isr)
3058 continue;
3059
3060 if (isr_data->mask & irqstatus) {
3061 isr_data->isr(isr_data->arg, irqstatus);
3062 handledirqs |= isr_data->mask;
3063 }
3064 }
3065
3066 spin_lock(&dispc.irq_lock);
3067
3068 unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
3069
3070 if (unhandled_errors) {
3071 dispc.error_irqs |= unhandled_errors;
3072
3073 dispc.irq_error_mask &= ~unhandled_errors;
3074 _omap_dispc_set_irqs();
3075
3076 schedule_work(&dispc.error_work);
3077 }
3078
3079 spin_unlock(&dispc.irq_lock);
archit tanejaaffe3602011-02-23 08:41:03 +00003080
3081 return IRQ_HANDLED;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003082}
3083
3084static void dispc_error_worker(struct work_struct *work)
3085{
3086 int i;
3087 u32 errors;
3088 unsigned long flags;
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003089 static const unsigned fifo_underflow_bits[] = {
3090 DISPC_IRQ_GFX_FIFO_UNDERFLOW,
3091 DISPC_IRQ_VID1_FIFO_UNDERFLOW,
3092 DISPC_IRQ_VID2_FIFO_UNDERFLOW,
Archit Tanejab8c095b2011-09-13 18:20:33 +05303093 DISPC_IRQ_VID3_FIFO_UNDERFLOW,
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003094 };
3095
3096 static const unsigned sync_lost_bits[] = {
3097 DISPC_IRQ_SYNC_LOST,
3098 DISPC_IRQ_SYNC_LOST_DIGIT,
3099 DISPC_IRQ_SYNC_LOST2,
3100 };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003101
3102 spin_lock_irqsave(&dispc.irq_lock, flags);
3103 errors = dispc.error_irqs;
3104 dispc.error_irqs = 0;
3105 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3106
Dima Zavin13eae1f2011-06-27 10:31:05 -07003107 dispc_runtime_get();
3108
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003109 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3110 struct omap_overlay *ovl;
3111 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003112
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003113 ovl = omap_dss_get_overlay(i);
3114 bit = fifo_underflow_bits[i];
3115
3116 if (bit & errors) {
3117 DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
3118 ovl->name);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003119 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003120 dispc_mgr_go(ovl->manager->id);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003121 mdelay(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003122 }
3123 }
3124
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003125 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3126 struct omap_overlay_manager *mgr;
3127 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003128
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003129 mgr = omap_dss_get_overlay_manager(i);
3130 bit = sync_lost_bits[i];
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003131
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003132 if (bit & errors) {
3133 struct omap_dss_device *dssdev = mgr->device;
3134 bool enable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003135
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003136 DSSERR("SYNC_LOST on channel %s, restarting the output "
3137 "with video overlays disabled\n",
3138 mgr->name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003139
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003140 enable = dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
3141 dssdev->driver->disable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003142
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003143 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3144 struct omap_overlay *ovl;
3145 ovl = omap_dss_get_overlay(i);
3146
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003147 if (ovl->id != OMAP_DSS_GFX &&
3148 ovl->manager == mgr)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003149 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003150 }
3151
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003152 dispc_mgr_go(mgr->id);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003153 mdelay(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003154
Sumit Semwal2a205f32010-12-02 11:27:12 +00003155 if (enable)
3156 dssdev->driver->enable(dssdev);
3157 }
3158 }
3159
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003160 if (errors & DISPC_IRQ_OCP_ERR) {
3161 DSSERR("OCP_ERR\n");
3162 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3163 struct omap_overlay_manager *mgr;
3164 mgr = omap_dss_get_overlay_manager(i);
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03003165 mgr->device->driver->disable(mgr->device);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003166 }
3167 }
3168
3169 spin_lock_irqsave(&dispc.irq_lock, flags);
3170 dispc.irq_error_mask |= errors;
3171 _omap_dispc_set_irqs();
3172 spin_unlock_irqrestore(&dispc.irq_lock, flags);
Dima Zavin13eae1f2011-06-27 10:31:05 -07003173
3174 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003175}
3176
3177int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
3178{
3179 void dispc_irq_wait_handler(void *data, u32 mask)
3180 {
3181 complete((struct completion *)data);
3182 }
3183
3184 int r;
3185 DECLARE_COMPLETION_ONSTACK(completion);
3186
3187 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3188 irqmask);
3189
3190 if (r)
3191 return r;
3192
3193 timeout = wait_for_completion_timeout(&completion, timeout);
3194
3195 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3196
3197 if (timeout == 0)
3198 return -ETIMEDOUT;
3199
3200 if (timeout == -ERESTARTSYS)
3201 return -ERESTARTSYS;
3202
3203 return 0;
3204}
3205
3206int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
3207 unsigned long timeout)
3208{
3209 void dispc_irq_wait_handler(void *data, u32 mask)
3210 {
3211 complete((struct completion *)data);
3212 }
3213
3214 int r;
3215 DECLARE_COMPLETION_ONSTACK(completion);
3216
3217 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3218 irqmask);
3219
3220 if (r)
3221 return r;
3222
3223 timeout = wait_for_completion_interruptible_timeout(&completion,
3224 timeout);
3225
3226 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3227
3228 if (timeout == 0)
3229 return -ETIMEDOUT;
3230
3231 if (timeout == -ERESTARTSYS)
3232 return -ERESTARTSYS;
3233
3234 return 0;
3235}
3236
3237#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
3238void dispc_fake_vsync_irq(void)
3239{
3240 u32 irqstatus = DISPC_IRQ_VSYNC;
3241 int i;
3242
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003243 WARN_ON(!in_interrupt());
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003244
3245 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3246 struct omap_dispc_isr_data *isr_data;
3247 isr_data = &dispc.registered_isr[i];
3248
3249 if (!isr_data->isr)
3250 continue;
3251
3252 if (isr_data->mask & irqstatus)
3253 isr_data->isr(isr_data->arg, irqstatus);
3254 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003255}
3256#endif
3257
3258static void _omap_dispc_initialize_irq(void)
3259{
3260 unsigned long flags;
3261
3262 spin_lock_irqsave(&dispc.irq_lock, flags);
3263
3264 memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
3265
3266 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00003267 if (dss_has_feature(FEAT_MGR_LCD2))
3268 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Archit Tanejab8c095b2011-09-13 18:20:33 +05303269 if (dss_feat_get_num_ovls() > 3)
3270 dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003271
3272 /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
3273 * so clear it */
3274 dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
3275
3276 _omap_dispc_set_irqs();
3277
3278 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3279}
3280
3281void dispc_enable_sidle(void)
3282{
3283 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3284}
3285
3286void dispc_disable_sidle(void)
3287{
3288 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3289}
3290
3291static void _omap_dispc_initial_config(void)
3292{
3293 u32 l;
3294
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003295 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3296 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3297 l = dispc_read_reg(DISPC_DIVISOR);
3298 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3299 l = FLD_MOD(l, 1, 0, 0);
3300 l = FLD_MOD(l, 1, 23, 16);
3301 dispc_write_reg(DISPC_DIVISOR, l);
3302 }
3303
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003304 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003305 if (dss_has_feature(FEAT_FUNCGATED))
3306 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003307
3308 /* L3 firewall setting: enable access to OCM RAM */
3309 /* XXX this should be somewhere in plat-omap */
3310 if (cpu_is_omap24xx())
3311 __raw_writel(0x402000b0, OMAP2_L3_IO_ADDRESS(0x680050a0));
3312
3313 _dispc_setup_color_conv_coef();
3314
3315 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3316
3317 dispc_read_plane_fifo_sizes();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003318
3319 dispc_configure_burst_sizes();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003320}
3321
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003322/* DISPC HW IP initialisation */
3323static int omap_dispchw_probe(struct platform_device *pdev)
3324{
3325 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003326 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003327 struct resource *dispc_mem;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003328 struct clk *clk;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003329
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003330 dispc.pdev = pdev;
3331
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003332 clk = clk_get(&pdev->dev, "fck");
3333 if (IS_ERR(clk)) {
3334 DSSERR("can't get fck\n");
3335 r = PTR_ERR(clk);
3336 goto err_get_clk;
3337 }
3338
3339 dispc.dss_clk = clk;
3340
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003341 spin_lock_init(&dispc.irq_lock);
3342
3343#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3344 spin_lock_init(&dispc.irq_stats_lock);
3345 dispc.irq_stats.last_reset = jiffies;
3346#endif
3347
3348 INIT_WORK(&dispc.error_work, dispc_error_worker);
3349
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003350 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3351 if (!dispc_mem) {
3352 DSSERR("can't get IORESOURCE_MEM DISPC\n");
archit tanejaaffe3602011-02-23 08:41:03 +00003353 r = -EINVAL;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003354 goto err_ioremap;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003355 }
3356 dispc.base = ioremap(dispc_mem->start, resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003357 if (!dispc.base) {
3358 DSSERR("can't ioremap DISPC\n");
archit tanejaaffe3602011-02-23 08:41:03 +00003359 r = -ENOMEM;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003360 goto err_ioremap;
archit tanejaaffe3602011-02-23 08:41:03 +00003361 }
3362 dispc.irq = platform_get_irq(dispc.pdev, 0);
3363 if (dispc.irq < 0) {
3364 DSSERR("platform_get_irq failed\n");
3365 r = -ENODEV;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003366 goto err_irq;
archit tanejaaffe3602011-02-23 08:41:03 +00003367 }
3368
3369 r = request_irq(dispc.irq, omap_dispc_irq_handler, IRQF_SHARED,
3370 "OMAP DISPC", dispc.pdev);
3371 if (r < 0) {
3372 DSSERR("request_irq failed\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003373 goto err_irq;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003374 }
3375
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003376 pm_runtime_enable(&pdev->dev);
3377
3378 r = dispc_runtime_get();
3379 if (r)
3380 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003381
3382 _omap_dispc_initial_config();
3383
3384 _omap_dispc_initialize_irq();
3385
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003386 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003387 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003388 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3389
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003390 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003391
3392 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003393
3394err_runtime_get:
3395 pm_runtime_disable(&pdev->dev);
3396 free_irq(dispc.irq, dispc.pdev);
3397err_irq:
archit tanejaaffe3602011-02-23 08:41:03 +00003398 iounmap(dispc.base);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003399err_ioremap:
3400 clk_put(dispc.dss_clk);
3401err_get_clk:
archit tanejaaffe3602011-02-23 08:41:03 +00003402 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003403}
3404
3405static int omap_dispchw_remove(struct platform_device *pdev)
3406{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003407 pm_runtime_disable(&pdev->dev);
3408
3409 clk_put(dispc.dss_clk);
3410
archit tanejaaffe3602011-02-23 08:41:03 +00003411 free_irq(dispc.irq, dispc.pdev);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003412 iounmap(dispc.base);
3413 return 0;
3414}
3415
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003416static int dispc_runtime_suspend(struct device *dev)
3417{
3418 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003419 dss_runtime_put();
3420
3421 return 0;
3422}
3423
3424static int dispc_runtime_resume(struct device *dev)
3425{
3426 int r;
3427
3428 r = dss_runtime_get();
3429 if (r < 0)
3430 return r;
3431
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03003432 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003433
3434 return 0;
3435}
3436
3437static const struct dev_pm_ops dispc_pm_ops = {
3438 .runtime_suspend = dispc_runtime_suspend,
3439 .runtime_resume = dispc_runtime_resume,
3440};
3441
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003442static struct platform_driver omap_dispchw_driver = {
3443 .probe = omap_dispchw_probe,
3444 .remove = omap_dispchw_remove,
3445 .driver = {
3446 .name = "omapdss_dispc",
3447 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003448 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003449 },
3450};
3451
3452int dispc_init_platform_driver(void)
3453{
3454 return platform_driver_register(&omap_dispchw_driver);
3455}
3456
3457void dispc_uninit_platform_driver(void)
3458{
3459 return platform_driver_unregister(&omap_dispchw_driver);
3460}