blob: 8de9dec6f193a26ab10dac0d58aaa30105dad364 [file] [log] [blame]
Kiran Kandi3426e512011-09-13 22:50:10 -07001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12#include <linux/module.h>
13#include <linux/init.h>
Bradley Rubin229c6a52011-07-12 16:18:48 -070014#include <linux/firmware.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070015#include <linux/slab.h>
16#include <linux/platform_device.h>
Santosh Mardie15e2302011-11-15 10:39:23 +053017#include <linux/device.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070018#include <linux/printk.h>
19#include <linux/ratelimit.h>
Bradley Rubincb3950a2011-08-18 13:07:26 -070020#include <linux/debugfs.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070021#include <linux/mfd/wcd9310/core.h>
22#include <linux/mfd/wcd9310/registers.h>
Patrick Lai3043fba2011-08-01 14:15:57 -070023#include <linux/mfd/wcd9310/pdata.h>
Santosh Mardie15e2302011-11-15 10:39:23 +053024#include <sound/pcm.h>
25#include <sound/pcm_params.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070026#include <sound/jack.h>
27#include <sound/soc.h>
28#include <sound/soc-dapm.h>
29#include <sound/tlv.h>
30#include <linux/bitops.h>
31#include <linux/delay.h>
32#include "wcd9310.h"
33
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -070034#define WCD9310_RATES (SNDRV_PCM_RATE_8000|SNDRV_PCM_RATE_16000|\
35 SNDRV_PCM_RATE_32000|SNDRV_PCM_RATE_48000)
36
37#define NUM_DECIMATORS 10
38#define NUM_INTERPOLATORS 7
39#define BITS_PER_REG 8
40#define TABLA_RX_DAI_ID 1
41#define TABLA_TX_DAI_ID 2
Bhalchandra Gajare19d9c132011-11-18 14:57:08 -080042#define TABLA_CFILT_FAST_MODE 0x00
43#define TABLA_CFILT_SLOW_MODE 0x40
Patrick Lai64b43262011-12-06 17:29:15 -080044#define MBHC_FW_READ_ATTEMPTS 15
45#define MBHC_FW_READ_TIMEOUT 2000000
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -070046
Patrick Lai49efeac2011-11-03 11:01:12 -070047#define TABLA_JACK_MASK (SND_JACK_HEADSET | SND_JACK_OC_HPHL | SND_JACK_OC_HPHR)
48
Santosh Mardie15e2302011-11-15 10:39:23 +053049#define TABLA_I2S_MASTER_MODE_MASK 0x08
50
Patrick Laic7cae882011-11-18 11:52:49 -080051#define TABLA_OCP_ATTEMPT 1
52
Joonwoo Park0976d012011-12-22 11:48:18 -080053#define TABLA_MCLK_RATE_12288KHZ 12288000
54#define TABLA_MCLK_RATE_9600KHZ 9600000
55
Joonwoo Parkf4267c22012-01-10 13:25:24 -080056#define TABLA_FAKE_INS_THRESHOLD_MS 2500
57
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070058static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
59static const DECLARE_TLV_DB_SCALE(line_gain, 0, 7, 1);
60static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 25, 1);
61
62enum tabla_bandgap_type {
63 TABLA_BANDGAP_OFF = 0,
64 TABLA_BANDGAP_AUDIO_MODE,
65 TABLA_BANDGAP_MBHC_MODE,
66};
67
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -070068struct mbhc_micbias_regs {
69 u16 cfilt_val;
70 u16 cfilt_ctl;
71 u16 mbhc_reg;
72 u16 int_rbias;
73 u16 ctl_reg;
Bhalchandra Gajare19d9c132011-11-18 14:57:08 -080074 u8 cfilt_sel;
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -070075};
76
Ben Romberger1f045a72011-11-04 10:14:57 -070077/* Codec supports 2 IIR filters */
78enum {
79 IIR1 = 0,
80 IIR2,
81 IIR_MAX,
82};
83/* Codec supports 5 bands */
84enum {
85 BAND1 = 0,
86 BAND2,
87 BAND3,
88 BAND4,
89 BAND5,
90 BAND_MAX,
91};
92
Joonwoo Parka9444452011-12-08 18:48:27 -080093/* Flags to track of PA and DAC state.
94 * PA and DAC should be tracked separately as AUXPGA loopback requires
95 * only PA to be turned on without DAC being on. */
96enum tabla_priv_ack_flags {
97 TABLA_HPHL_PA_OFF_ACK = 0,
98 TABLA_HPHR_PA_OFF_ACK,
99 TABLA_HPHL_DAC_OFF_ACK,
100 TABLA_HPHR_DAC_OFF_ACK
101};
102
Joonwoo Park0976d012011-12-22 11:48:18 -0800103/* Data used by MBHC */
104struct mbhc_internal_cal_data {
105 u16 dce_z;
106 u16 dce_mb;
107 u16 sta_z;
108 u16 sta_mb;
Joonwoo Park433149a2012-01-11 09:53:54 -0800109 u32 t_sta_dce;
Joonwoo Park0976d012011-12-22 11:48:18 -0800110 u32 t_dce;
111 u32 t_sta;
112 u32 micb_mv;
113 u16 v_ins_hu;
114 u16 v_ins_h;
115 u16 v_b1_hu;
116 u16 v_b1_h;
117 u16 v_b1_huc;
118 u16 v_brh;
119 u16 v_brl;
120 u16 v_no_mic;
121 u8 nready;
122 u8 npoll;
123 u8 nbounce_wait;
124};
125
Bradley Rubin229c6a52011-07-12 16:18:48 -0700126struct tabla_priv {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700127 struct snd_soc_codec *codec;
Joonwoo Park0976d012011-12-22 11:48:18 -0800128 u32 mclk_freq;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700129 u32 adc_count;
Patrick Lai3043fba2011-08-01 14:15:57 -0700130 u32 cfilt1_cnt;
131 u32 cfilt2_cnt;
132 u32 cfilt3_cnt;
Kiran Kandi6fae8bf2011-08-15 10:36:42 -0700133 u32 rx_bias_count;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700134 enum tabla_bandgap_type bandgap_type;
Kiran Kandi6fae8bf2011-08-15 10:36:42 -0700135 bool mclk_enabled;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700136 bool clock_active;
137 bool config_mode_active;
138 bool mbhc_polling_active;
Joonwoo Parkf4267c22012-01-10 13:25:24 -0800139 unsigned long mbhc_fake_ins_start;
Bradley Rubincb1e2732011-06-23 16:49:20 -0700140 int buttons_pressed;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700141
Joonwoo Park0976d012011-12-22 11:48:18 -0800142 enum tabla_micbias_num micbias;
143 /* void* calibration contains:
144 * struct tabla_mbhc_general_cfg generic;
145 * struct tabla_mbhc_plug_detect_cfg plug_det;
146 * struct tabla_mbhc_plug_type_cfg plug_type;
147 * struct tabla_mbhc_btn_detect_cfg btn_det;
148 * struct tabla_mbhc_imped_detect_cfg imped_det;
149 * Note: various size depends on btn_det->num_btn
150 */
151 void *calibration;
152 struct mbhc_internal_cal_data mbhc_data;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700153
Bradley Rubincb1e2732011-06-23 16:49:20 -0700154 struct snd_soc_jack *headset_jack;
155 struct snd_soc_jack *button_jack;
Bradley Rubin229c6a52011-07-12 16:18:48 -0700156
Patrick Lai3043fba2011-08-01 14:15:57 -0700157 struct tabla_pdata *pdata;
Bradley Rubina7096d02011-08-03 18:29:02 -0700158 u32 anc_slot;
Bradley Rubincb3950a2011-08-18 13:07:26 -0700159
160 bool no_mic_headset_override;
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -0700161 /* Delayed work to report long button press */
162 struct delayed_work btn0_dwork;
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -0700163
164 struct mbhc_micbias_regs mbhc_bias_regs;
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -0700165 u8 cfilt_k_value;
166 bool mbhc_micbias_switched;
Patrick Lai49efeac2011-11-03 11:01:12 -0700167
Joonwoo Parka9444452011-12-08 18:48:27 -0800168 /* track PA/DAC state */
169 unsigned long hph_pa_dac_state;
170
Santosh Mardie15e2302011-11-15 10:39:23 +0530171 /*track tabla interface type*/
172 u8 intf_type;
173
Patrick Lai49efeac2011-11-03 11:01:12 -0700174 u32 hph_status; /* track headhpone status */
175 /* define separate work for left and right headphone OCP to avoid
176 * additional checking on which OCP event to report so no locking
177 * to ensure synchronization is required
178 */
179 struct work_struct hphlocp_work; /* reporting left hph ocp off */
180 struct work_struct hphrocp_work; /* reporting right hph ocp off */
Joonwoo Park8b1f0982011-12-08 17:12:45 -0800181
182 /* pm_cnt holds number of sleep lock holders + 1
183 * so if pm_cnt is 1 system is sleep-able. */
184 atomic_t pm_cnt;
185 wait_queue_head_t pm_wq;
Patrick Laic7cae882011-11-18 11:52:49 -0800186
187 u8 hphlocp_cnt; /* headphone left ocp retry */
188 u8 hphrocp_cnt; /* headphone right ocp retry */
Joonwoo Park0976d012011-12-22 11:48:18 -0800189
190 /* Callback function to enable MCLK */
191 int (*mclk_cb) (struct snd_soc_codec*, int);
Patrick Lai64b43262011-12-06 17:29:15 -0800192
193 /* Work to perform MBHC Firmware Read */
194 struct delayed_work mbhc_firmware_dwork;
195 const struct firmware *mbhc_fw;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700196};
197
Bradley Rubincb3950a2011-08-18 13:07:26 -0700198#ifdef CONFIG_DEBUG_FS
199struct tabla_priv *debug_tabla_priv;
200#endif
201
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700202static int tabla_codec_enable_charge_pump(struct snd_soc_dapm_widget *w,
203 struct snd_kcontrol *kcontrol, int event)
204{
205 struct snd_soc_codec *codec = w->codec;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700206
207 pr_debug("%s %d\n", __func__, event);
208 switch (event) {
209 case SND_SOC_DAPM_POST_PMU:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700210 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_OTHR_CTL, 0x01,
211 0x01);
212 snd_soc_update_bits(codec, TABLA_A_CDC_CLSG_CTL, 0x08, 0x08);
213 usleep_range(200, 200);
214 snd_soc_update_bits(codec, TABLA_A_CP_STATIC, 0x10, 0x00);
215 break;
216 case SND_SOC_DAPM_PRE_PMD:
217 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_OTHR_RESET_CTL, 0x10,
218 0x10);
219 usleep_range(20, 20);
220 snd_soc_update_bits(codec, TABLA_A_CP_STATIC, 0x08, 0x08);
221 snd_soc_update_bits(codec, TABLA_A_CP_STATIC, 0x10, 0x10);
222 snd_soc_update_bits(codec, TABLA_A_CDC_CLSG_CTL, 0x08, 0x00);
223 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_OTHR_CTL, 0x01,
224 0x00);
225 snd_soc_update_bits(codec, TABLA_A_CP_STATIC, 0x08, 0x00);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700226 break;
227 }
228 return 0;
229}
230
Bradley Rubina7096d02011-08-03 18:29:02 -0700231static int tabla_get_anc_slot(struct snd_kcontrol *kcontrol,
232 struct snd_ctl_elem_value *ucontrol)
233{
234 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
235 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
236 ucontrol->value.integer.value[0] = tabla->anc_slot;
237 return 0;
238}
239
240static int tabla_put_anc_slot(struct snd_kcontrol *kcontrol,
241 struct snd_ctl_elem_value *ucontrol)
242{
243 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
244 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
245 tabla->anc_slot = ucontrol->value.integer.value[0];
246 return 0;
247}
248
Kiran Kandid2d86b52011-09-09 17:44:28 -0700249static int tabla_pa_gain_get(struct snd_kcontrol *kcontrol,
250 struct snd_ctl_elem_value *ucontrol)
251{
252 u8 ear_pa_gain;
253 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
254
255 ear_pa_gain = snd_soc_read(codec, TABLA_A_RX_EAR_GAIN);
256
257 ear_pa_gain = ear_pa_gain >> 5;
258
259 if (ear_pa_gain == 0x00) {
260 ucontrol->value.integer.value[0] = 0;
261 } else if (ear_pa_gain == 0x04) {
262 ucontrol->value.integer.value[0] = 1;
263 } else {
264 pr_err("%s: ERROR: Unsupported Ear Gain = 0x%x\n",
265 __func__, ear_pa_gain);
266 return -EINVAL;
267 }
268
269 pr_debug("%s: ear_pa_gain = 0x%x\n", __func__, ear_pa_gain);
270
271 return 0;
272}
273
274static int tabla_pa_gain_put(struct snd_kcontrol *kcontrol,
275 struct snd_ctl_elem_value *ucontrol)
276{
277 u8 ear_pa_gain;
278 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
279
280 pr_debug("%s: ucontrol->value.integer.value[0] = %ld\n", __func__,
281 ucontrol->value.integer.value[0]);
282
283 switch (ucontrol->value.integer.value[0]) {
284 case 0:
285 ear_pa_gain = 0x00;
286 break;
287 case 1:
288 ear_pa_gain = 0x80;
289 break;
290 default:
291 return -EINVAL;
292 }
293
294 snd_soc_update_bits(codec, TABLA_A_RX_EAR_GAIN, 0xE0, ear_pa_gain);
295 return 0;
296}
297
Ben Romberger1f045a72011-11-04 10:14:57 -0700298static int tabla_get_iir_enable_audio_mixer(
299 struct snd_kcontrol *kcontrol,
300 struct snd_ctl_elem_value *ucontrol)
301{
302 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
303 int iir_idx = ((struct soc_multi_mixer_control *)
304 kcontrol->private_value)->reg;
305 int band_idx = ((struct soc_multi_mixer_control *)
306 kcontrol->private_value)->shift;
307
308 ucontrol->value.integer.value[0] =
309 snd_soc_read(codec, (TABLA_A_CDC_IIR1_CTL + 16 * iir_idx)) &
310 (1 << band_idx);
311
312 pr_debug("%s: IIR #%d band #%d enable %d\n", __func__,
313 iir_idx, band_idx,
314 (uint32_t)ucontrol->value.integer.value[0]);
315 return 0;
316}
317
318static int tabla_put_iir_enable_audio_mixer(
319 struct snd_kcontrol *kcontrol,
320 struct snd_ctl_elem_value *ucontrol)
321{
322 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
323 int iir_idx = ((struct soc_multi_mixer_control *)
324 kcontrol->private_value)->reg;
325 int band_idx = ((struct soc_multi_mixer_control *)
326 kcontrol->private_value)->shift;
327 int value = ucontrol->value.integer.value[0];
328
329 /* Mask first 5 bits, 6-8 are reserved */
330 snd_soc_update_bits(codec, (TABLA_A_CDC_IIR1_CTL + 16 * iir_idx),
331 (1 << band_idx), (value << band_idx));
332
333 pr_debug("%s: IIR #%d band #%d enable %d\n", __func__,
334 iir_idx, band_idx, value);
335 return 0;
336}
337static uint32_t get_iir_band_coeff(struct snd_soc_codec *codec,
338 int iir_idx, int band_idx,
339 int coeff_idx)
340{
341 /* Address does not automatically update if reading */
342 snd_soc_update_bits(codec,
343 (TABLA_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
344 0x1F, band_idx * BAND_MAX + coeff_idx);
345
346 /* Mask bits top 2 bits since they are reserved */
347 return ((snd_soc_read(codec,
348 (TABLA_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx)) << 24) |
349 (snd_soc_read(codec,
350 (TABLA_A_CDC_IIR1_COEF_B3_CTL + 16 * iir_idx)) << 16) |
351 (snd_soc_read(codec,
352 (TABLA_A_CDC_IIR1_COEF_B4_CTL + 16 * iir_idx)) << 8) |
353 (snd_soc_read(codec,
354 (TABLA_A_CDC_IIR1_COEF_B5_CTL + 16 * iir_idx)))) &
355 0x3FFFFFFF;
356}
357
358static int tabla_get_iir_band_audio_mixer(
359 struct snd_kcontrol *kcontrol,
360 struct snd_ctl_elem_value *ucontrol)
361{
362 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
363 int iir_idx = ((struct soc_multi_mixer_control *)
364 kcontrol->private_value)->reg;
365 int band_idx = ((struct soc_multi_mixer_control *)
366 kcontrol->private_value)->shift;
367
368 ucontrol->value.integer.value[0] =
369 get_iir_band_coeff(codec, iir_idx, band_idx, 0);
370 ucontrol->value.integer.value[1] =
371 get_iir_band_coeff(codec, iir_idx, band_idx, 1);
372 ucontrol->value.integer.value[2] =
373 get_iir_band_coeff(codec, iir_idx, band_idx, 2);
374 ucontrol->value.integer.value[3] =
375 get_iir_band_coeff(codec, iir_idx, band_idx, 3);
376 ucontrol->value.integer.value[4] =
377 get_iir_band_coeff(codec, iir_idx, band_idx, 4);
378
379 pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
380 "%s: IIR #%d band #%d b1 = 0x%x\n"
381 "%s: IIR #%d band #%d b2 = 0x%x\n"
382 "%s: IIR #%d band #%d a1 = 0x%x\n"
383 "%s: IIR #%d band #%d a2 = 0x%x\n",
384 __func__, iir_idx, band_idx,
385 (uint32_t)ucontrol->value.integer.value[0],
386 __func__, iir_idx, band_idx,
387 (uint32_t)ucontrol->value.integer.value[1],
388 __func__, iir_idx, band_idx,
389 (uint32_t)ucontrol->value.integer.value[2],
390 __func__, iir_idx, band_idx,
391 (uint32_t)ucontrol->value.integer.value[3],
392 __func__, iir_idx, band_idx,
393 (uint32_t)ucontrol->value.integer.value[4]);
394 return 0;
395}
396
397static void set_iir_band_coeff(struct snd_soc_codec *codec,
398 int iir_idx, int band_idx,
399 int coeff_idx, uint32_t value)
400{
401 /* Mask top 3 bits, 6-8 are reserved */
402 /* Update address manually each time */
403 snd_soc_update_bits(codec,
404 (TABLA_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
405 0x1F, band_idx * BAND_MAX + coeff_idx);
406
407 /* Mask top 2 bits, 7-8 are reserved */
408 snd_soc_update_bits(codec,
409 (TABLA_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
410 0x3F, (value >> 24) & 0x3F);
411
412 /* Isolate 8bits at a time */
413 snd_soc_update_bits(codec,
414 (TABLA_A_CDC_IIR1_COEF_B3_CTL + 16 * iir_idx),
415 0xFF, (value >> 16) & 0xFF);
416
417 snd_soc_update_bits(codec,
418 (TABLA_A_CDC_IIR1_COEF_B4_CTL + 16 * iir_idx),
419 0xFF, (value >> 8) & 0xFF);
420
421 snd_soc_update_bits(codec,
422 (TABLA_A_CDC_IIR1_COEF_B5_CTL + 16 * iir_idx),
423 0xFF, value & 0xFF);
424}
425
426static int tabla_put_iir_band_audio_mixer(
427 struct snd_kcontrol *kcontrol,
428 struct snd_ctl_elem_value *ucontrol)
429{
430 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
431 int iir_idx = ((struct soc_multi_mixer_control *)
432 kcontrol->private_value)->reg;
433 int band_idx = ((struct soc_multi_mixer_control *)
434 kcontrol->private_value)->shift;
435
436 set_iir_band_coeff(codec, iir_idx, band_idx, 0,
437 ucontrol->value.integer.value[0]);
438 set_iir_band_coeff(codec, iir_idx, band_idx, 1,
439 ucontrol->value.integer.value[1]);
440 set_iir_band_coeff(codec, iir_idx, band_idx, 2,
441 ucontrol->value.integer.value[2]);
442 set_iir_band_coeff(codec, iir_idx, band_idx, 3,
443 ucontrol->value.integer.value[3]);
444 set_iir_band_coeff(codec, iir_idx, band_idx, 4,
445 ucontrol->value.integer.value[4]);
446
447 pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
448 "%s: IIR #%d band #%d b1 = 0x%x\n"
449 "%s: IIR #%d band #%d b2 = 0x%x\n"
450 "%s: IIR #%d band #%d a1 = 0x%x\n"
451 "%s: IIR #%d band #%d a2 = 0x%x\n",
452 __func__, iir_idx, band_idx,
453 get_iir_band_coeff(codec, iir_idx, band_idx, 0),
454 __func__, iir_idx, band_idx,
455 get_iir_band_coeff(codec, iir_idx, band_idx, 1),
456 __func__, iir_idx, band_idx,
457 get_iir_band_coeff(codec, iir_idx, band_idx, 2),
458 __func__, iir_idx, band_idx,
459 get_iir_band_coeff(codec, iir_idx, band_idx, 3),
460 __func__, iir_idx, band_idx,
461 get_iir_band_coeff(codec, iir_idx, band_idx, 4));
462 return 0;
463}
464
Kiran Kandid2d86b52011-09-09 17:44:28 -0700465static const char *tabla_ear_pa_gain_text[] = {"POS_6_DB", "POS_2_DB"};
466static const struct soc_enum tabla_ear_pa_gain_enum[] = {
467 SOC_ENUM_SINGLE_EXT(2, tabla_ear_pa_gain_text),
468};
469
Santosh Mardi024010f2011-10-18 06:27:21 +0530470/*cut of frequency for high pass filter*/
471static const char *cf_text[] = {
472 "MIN_3DB_4Hz", "MIN_3DB_75Hz", "MIN_3DB_150Hz"
473};
474
475static const struct soc_enum cf_dec1_enum =
476 SOC_ENUM_SINGLE(TABLA_A_CDC_TX1_MUX_CTL, 4, 3, cf_text);
477
478static const struct soc_enum cf_dec2_enum =
479 SOC_ENUM_SINGLE(TABLA_A_CDC_TX2_MUX_CTL, 4, 3, cf_text);
480
481static const struct soc_enum cf_dec3_enum =
482 SOC_ENUM_SINGLE(TABLA_A_CDC_TX3_MUX_CTL, 4, 3, cf_text);
483
484static const struct soc_enum cf_dec4_enum =
485 SOC_ENUM_SINGLE(TABLA_A_CDC_TX4_MUX_CTL, 4, 3, cf_text);
486
487static const struct soc_enum cf_dec5_enum =
488 SOC_ENUM_SINGLE(TABLA_A_CDC_TX5_MUX_CTL, 4, 3, cf_text);
489
490static const struct soc_enum cf_dec6_enum =
491 SOC_ENUM_SINGLE(TABLA_A_CDC_TX6_MUX_CTL, 4, 3, cf_text);
492
493static const struct soc_enum cf_dec7_enum =
494 SOC_ENUM_SINGLE(TABLA_A_CDC_TX7_MUX_CTL, 4, 3, cf_text);
495
496static const struct soc_enum cf_dec8_enum =
497 SOC_ENUM_SINGLE(TABLA_A_CDC_TX8_MUX_CTL, 4, 3, cf_text);
498
499static const struct soc_enum cf_dec9_enum =
500 SOC_ENUM_SINGLE(TABLA_A_CDC_TX9_MUX_CTL, 4, 3, cf_text);
501
502static const struct soc_enum cf_dec10_enum =
503 SOC_ENUM_SINGLE(TABLA_A_CDC_TX10_MUX_CTL, 4, 3, cf_text);
504
505static const struct soc_enum cf_rxmix1_enum =
506 SOC_ENUM_SINGLE(TABLA_A_CDC_RX1_B4_CTL, 1, 3, cf_text);
507
508static const struct soc_enum cf_rxmix2_enum =
509 SOC_ENUM_SINGLE(TABLA_A_CDC_RX2_B4_CTL, 1, 3, cf_text);
510
511static const struct soc_enum cf_rxmix3_enum =
512 SOC_ENUM_SINGLE(TABLA_A_CDC_RX3_B4_CTL, 1, 3, cf_text);
513
514static const struct soc_enum cf_rxmix4_enum =
515 SOC_ENUM_SINGLE(TABLA_A_CDC_RX4_B4_CTL, 1, 3, cf_text);
516
517static const struct soc_enum cf_rxmix5_enum =
518 SOC_ENUM_SINGLE(TABLA_A_CDC_RX5_B4_CTL, 1, 3, cf_text)
519;
520static const struct soc_enum cf_rxmix6_enum =
521 SOC_ENUM_SINGLE(TABLA_A_CDC_RX6_B4_CTL, 1, 3, cf_text);
522
523static const struct soc_enum cf_rxmix7_enum =
524 SOC_ENUM_SINGLE(TABLA_A_CDC_RX7_B4_CTL, 1, 3, cf_text);
525
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700526static const struct snd_kcontrol_new tabla_snd_controls[] = {
Kiran Kandid2d86b52011-09-09 17:44:28 -0700527
528 SOC_ENUM_EXT("EAR PA Gain", tabla_ear_pa_gain_enum[0],
529 tabla_pa_gain_get, tabla_pa_gain_put),
530
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700531 SOC_SINGLE_TLV("LINEOUT1 Volume", TABLA_A_RX_LINE_1_GAIN, 0, 12, 1,
532 line_gain),
Bradley Rubin74a9b4a2011-06-13 15:03:43 -0700533 SOC_SINGLE_TLV("LINEOUT2 Volume", TABLA_A_RX_LINE_2_GAIN, 0, 12, 1,
534 line_gain),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700535 SOC_SINGLE_TLV("LINEOUT3 Volume", TABLA_A_RX_LINE_3_GAIN, 0, 12, 1,
536 line_gain),
Bradley Rubin74a9b4a2011-06-13 15:03:43 -0700537 SOC_SINGLE_TLV("LINEOUT4 Volume", TABLA_A_RX_LINE_4_GAIN, 0, 12, 1,
538 line_gain),
Bhalchandra Gajare0a8ad172011-08-12 13:32:22 -0700539 SOC_SINGLE_TLV("LINEOUT5 Volume", TABLA_A_RX_LINE_5_GAIN, 0, 12, 1,
540 line_gain),
Bradley Rubin74a9b4a2011-06-13 15:03:43 -0700541
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700542 SOC_SINGLE_TLV("HPHL Volume", TABLA_A_RX_HPH_L_GAIN, 0, 12, 1,
543 line_gain),
544 SOC_SINGLE_TLV("HPHR Volume", TABLA_A_RX_HPH_R_GAIN, 0, 12, 1,
545 line_gain),
546
Bradley Rubin410383f2011-07-22 13:44:23 -0700547 SOC_SINGLE_S8_TLV("RX1 Digital Volume", TABLA_A_CDC_RX1_VOL_CTL_B2_CTL,
548 -84, 40, digital_gain),
549 SOC_SINGLE_S8_TLV("RX2 Digital Volume", TABLA_A_CDC_RX2_VOL_CTL_B2_CTL,
550 -84, 40, digital_gain),
551 SOC_SINGLE_S8_TLV("RX3 Digital Volume", TABLA_A_CDC_RX3_VOL_CTL_B2_CTL,
552 -84, 40, digital_gain),
553 SOC_SINGLE_S8_TLV("RX4 Digital Volume", TABLA_A_CDC_RX4_VOL_CTL_B2_CTL,
554 -84, 40, digital_gain),
555 SOC_SINGLE_S8_TLV("RX5 Digital Volume", TABLA_A_CDC_RX5_VOL_CTL_B2_CTL,
556 -84, 40, digital_gain),
557 SOC_SINGLE_S8_TLV("RX6 Digital Volume", TABLA_A_CDC_RX6_VOL_CTL_B2_CTL,
558 -84, 40, digital_gain),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700559
Bradley Rubin410383f2011-07-22 13:44:23 -0700560 SOC_SINGLE_S8_TLV("DEC1 Volume", TABLA_A_CDC_TX1_VOL_CTL_GAIN, -84, 40,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700561 digital_gain),
Bradley Rubin410383f2011-07-22 13:44:23 -0700562 SOC_SINGLE_S8_TLV("DEC2 Volume", TABLA_A_CDC_TX2_VOL_CTL_GAIN, -84, 40,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700563 digital_gain),
Bradley Rubin410383f2011-07-22 13:44:23 -0700564 SOC_SINGLE_S8_TLV("DEC3 Volume", TABLA_A_CDC_TX3_VOL_CTL_GAIN, -84, 40,
565 digital_gain),
566 SOC_SINGLE_S8_TLV("DEC4 Volume", TABLA_A_CDC_TX4_VOL_CTL_GAIN, -84, 40,
567 digital_gain),
568 SOC_SINGLE_S8_TLV("DEC5 Volume", TABLA_A_CDC_TX5_VOL_CTL_GAIN, -84, 40,
569 digital_gain),
570 SOC_SINGLE_S8_TLV("DEC6 Volume", TABLA_A_CDC_TX6_VOL_CTL_GAIN, -84, 40,
571 digital_gain),
572 SOC_SINGLE_S8_TLV("DEC7 Volume", TABLA_A_CDC_TX7_VOL_CTL_GAIN, -84, 40,
573 digital_gain),
574 SOC_SINGLE_S8_TLV("DEC8 Volume", TABLA_A_CDC_TX8_VOL_CTL_GAIN, -84, 40,
575 digital_gain),
576 SOC_SINGLE_S8_TLV("DEC9 Volume", TABLA_A_CDC_TX9_VOL_CTL_GAIN, -84, 40,
577 digital_gain),
578 SOC_SINGLE_S8_TLV("DEC10 Volume", TABLA_A_CDC_TX10_VOL_CTL_GAIN, -84,
579 40, digital_gain),
Patrick Lai29006372011-09-28 17:57:42 -0700580 SOC_SINGLE_S8_TLV("IIR1 INP1 Volume", TABLA_A_CDC_IIR1_GAIN_B1_CTL, -84,
581 40, digital_gain),
582 SOC_SINGLE_S8_TLV("IIR1 INP2 Volume", TABLA_A_CDC_IIR1_GAIN_B2_CTL, -84,
583 40, digital_gain),
584 SOC_SINGLE_S8_TLV("IIR1 INP3 Volume", TABLA_A_CDC_IIR1_GAIN_B3_CTL, -84,
585 40, digital_gain),
586 SOC_SINGLE_S8_TLV("IIR1 INP4 Volume", TABLA_A_CDC_IIR1_GAIN_B4_CTL, -84,
587 40, digital_gain),
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -0700588 SOC_SINGLE_TLV("ADC1 Volume", TABLA_A_TX_1_2_EN, 5, 3, 0, analog_gain),
589 SOC_SINGLE_TLV("ADC2 Volume", TABLA_A_TX_1_2_EN, 1, 3, 0, analog_gain),
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -0700590 SOC_SINGLE_TLV("ADC3 Volume", TABLA_A_TX_3_4_EN, 5, 3, 0, analog_gain),
591 SOC_SINGLE_TLV("ADC4 Volume", TABLA_A_TX_3_4_EN, 1, 3, 0, analog_gain),
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -0700592 SOC_SINGLE_TLV("ADC5 Volume", TABLA_A_TX_5_6_EN, 5, 3, 0, analog_gain),
593 SOC_SINGLE_TLV("ADC6 Volume", TABLA_A_TX_5_6_EN, 1, 3, 0, analog_gain),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700594
595 SOC_SINGLE("MICBIAS1 CAPLESS Switch", TABLA_A_MICB_1_CTL, 4, 1, 1),
Santosh Mardi680b41e2011-11-22 16:51:16 -0800596 SOC_SINGLE("MICBIAS2 CAPLESS Switch", TABLA_A_MICB_2_CTL, 4, 1, 1),
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -0700597 SOC_SINGLE("MICBIAS3 CAPLESS Switch", TABLA_A_MICB_3_CTL, 4, 1, 1),
598 SOC_SINGLE("MICBIAS4 CAPLESS Switch", TABLA_A_MICB_4_CTL, 4, 1, 1),
Bradley Rubina7096d02011-08-03 18:29:02 -0700599
600 SOC_SINGLE_EXT("ANC Slot", SND_SOC_NOPM, 0, 0, 100, tabla_get_anc_slot,
601 tabla_put_anc_slot),
Santosh Mardi024010f2011-10-18 06:27:21 +0530602 SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
603 SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
604 SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
605 SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
606 SOC_ENUM("TX5 HPF cut off", cf_dec5_enum),
607 SOC_ENUM("TX6 HPF cut off", cf_dec6_enum),
608 SOC_ENUM("TX7 HPF cut off", cf_dec7_enum),
609 SOC_ENUM("TX8 HPF cut off", cf_dec8_enum),
610 SOC_ENUM("TX9 HPF cut off", cf_dec9_enum),
611 SOC_ENUM("TX10 HPF cut off", cf_dec10_enum),
612
613 SOC_SINGLE("TX1 HPF Switch", TABLA_A_CDC_TX1_MUX_CTL, 3, 1, 0),
614 SOC_SINGLE("TX2 HPF Switch", TABLA_A_CDC_TX2_MUX_CTL, 3, 1, 0),
615 SOC_SINGLE("TX3 HPF Switch", TABLA_A_CDC_TX3_MUX_CTL, 3, 1, 0),
616 SOC_SINGLE("TX4 HPF Switch", TABLA_A_CDC_TX4_MUX_CTL, 3, 1, 0),
617 SOC_SINGLE("TX5 HPF Switch", TABLA_A_CDC_TX5_MUX_CTL, 3, 1, 0),
618 SOC_SINGLE("TX6 HPF Switch", TABLA_A_CDC_TX6_MUX_CTL, 3, 1, 0),
619 SOC_SINGLE("TX7 HPF Switch", TABLA_A_CDC_TX7_MUX_CTL, 3, 1, 0),
620 SOC_SINGLE("TX8 HPF Switch", TABLA_A_CDC_TX8_MUX_CTL, 3, 1, 0),
621 SOC_SINGLE("TX9 HPF Switch", TABLA_A_CDC_TX9_MUX_CTL, 3, 1, 0),
622 SOC_SINGLE("TX10 HPF Switch", TABLA_A_CDC_TX10_MUX_CTL, 3, 1, 0),
623
624 SOC_SINGLE("RX1 HPF Switch", TABLA_A_CDC_RX1_B5_CTL, 2, 1, 0),
625 SOC_SINGLE("RX2 HPF Switch", TABLA_A_CDC_RX2_B5_CTL, 2, 1, 0),
626 SOC_SINGLE("RX3 HPF Switch", TABLA_A_CDC_RX3_B5_CTL, 2, 1, 0),
627 SOC_SINGLE("RX4 HPF Switch", TABLA_A_CDC_RX4_B5_CTL, 2, 1, 0),
628 SOC_SINGLE("RX5 HPF Switch", TABLA_A_CDC_RX5_B5_CTL, 2, 1, 0),
629 SOC_SINGLE("RX6 HPF Switch", TABLA_A_CDC_RX6_B5_CTL, 2, 1, 0),
630 SOC_SINGLE("RX7 HPF Switch", TABLA_A_CDC_RX7_B5_CTL, 2, 1, 0),
631
632 SOC_ENUM("RX1 HPF cut off", cf_rxmix1_enum),
633 SOC_ENUM("RX2 HPF cut off", cf_rxmix2_enum),
634 SOC_ENUM("RX3 HPF cut off", cf_rxmix3_enum),
635 SOC_ENUM("RX4 HPF cut off", cf_rxmix4_enum),
636 SOC_ENUM("RX5 HPF cut off", cf_rxmix5_enum),
637 SOC_ENUM("RX6 HPF cut off", cf_rxmix6_enum),
638 SOC_ENUM("RX7 HPF cut off", cf_rxmix7_enum),
Ben Romberger1f045a72011-11-04 10:14:57 -0700639
640 SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
641 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
642 SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
643 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
644 SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
645 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
646 SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
647 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
648 SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
649 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
650 SOC_SINGLE_EXT("IIR2 Enable Band1", IIR2, BAND1, 1, 0,
651 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
652 SOC_SINGLE_EXT("IIR2 Enable Band2", IIR2, BAND2, 1, 0,
653 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
654 SOC_SINGLE_EXT("IIR2 Enable Band3", IIR2, BAND3, 1, 0,
655 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
656 SOC_SINGLE_EXT("IIR2 Enable Band4", IIR2, BAND4, 1, 0,
657 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
658 SOC_SINGLE_EXT("IIR2 Enable Band5", IIR2, BAND5, 1, 0,
659 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
660
661 SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
662 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
663 SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
664 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
665 SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
666 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
667 SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
668 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
669 SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
670 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
671 SOC_SINGLE_MULTI_EXT("IIR2 Band1", IIR2, BAND1, 255, 0, 5,
672 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
673 SOC_SINGLE_MULTI_EXT("IIR2 Band2", IIR2, BAND2, 255, 0, 5,
674 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
675 SOC_SINGLE_MULTI_EXT("IIR2 Band3", IIR2, BAND3, 255, 0, 5,
676 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
677 SOC_SINGLE_MULTI_EXT("IIR2 Band4", IIR2, BAND4, 255, 0, 5,
678 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
679 SOC_SINGLE_MULTI_EXT("IIR2 Band5", IIR2, BAND5, 255, 0, 5,
680 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700681};
682
683static const char *rx_mix1_text[] = {
684 "ZERO", "SRC1", "SRC2", "IIR1", "IIR2", "RX1", "RX2", "RX3", "RX4",
685 "RX5", "RX6", "RX7"
686};
687
Kiran Kandi8b3a8302011-09-27 16:13:28 -0700688static const char *rx_dsm_text[] = {
689 "CIC_OUT", "DSM_INV"
690};
691
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700692static const char *sb_tx1_mux_text[] = {
693 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
694 "DEC1"
695};
696
697static const char *sb_tx5_mux_text[] = {
698 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
699 "DEC5"
700};
701
702static const char *sb_tx6_mux_text[] = {
703 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
704 "DEC6"
705};
706
707static const char const *sb_tx7_to_tx10_mux_text[] = {
708 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
709 "DEC1", "DEC2", "DEC3", "DEC4", "DEC5", "DEC6", "DEC7", "DEC8",
710 "DEC9", "DEC10"
711};
712
713static const char *dec1_mux_text[] = {
714 "ZERO", "DMIC1", "ADC6",
715};
716
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -0700717static const char *dec2_mux_text[] = {
718 "ZERO", "DMIC2", "ADC5",
719};
720
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -0700721static const char *dec3_mux_text[] = {
722 "ZERO", "DMIC3", "ADC4",
723};
724
725static const char *dec4_mux_text[] = {
726 "ZERO", "DMIC4", "ADC3",
727};
728
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700729static const char *dec5_mux_text[] = {
730 "ZERO", "DMIC5", "ADC2",
731};
732
733static const char *dec6_mux_text[] = {
734 "ZERO", "DMIC6", "ADC1",
735};
736
737static const char const *dec7_mux_text[] = {
738 "ZERO", "DMIC1", "DMIC6", "ADC1", "ADC6", "ANC1_FB", "ANC2_FB",
739};
740
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -0700741static const char *dec8_mux_text[] = {
742 "ZERO", "DMIC2", "DMIC5", "ADC2", "ADC5",
743};
744
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -0700745static const char *dec9_mux_text[] = {
746 "ZERO", "DMIC4", "DMIC5", "ADC2", "ADC3", "ADCMB", "ANC1_FB", "ANC2_FB",
747};
748
749static const char *dec10_mux_text[] = {
750 "ZERO", "DMIC3", "DMIC6", "ADC1", "ADC4", "ADCMB", "ANC1_FB", "ANC2_FB",
751};
752
Bradley Rubin229c6a52011-07-12 16:18:48 -0700753static const char const *anc_mux_text[] = {
754 "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5", "ADC6", "ADC_MB",
755 "RSVD_1", "DMIC1", "DMIC2", "DMIC3", "DMIC4", "DMIC5", "DMIC6"
756};
757
758static const char const *anc1_fb_mux_text[] = {
759 "ZERO", "EAR_HPH_L", "EAR_LINE_1",
760};
761
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700762static const char *iir1_inp1_text[] = {
763 "ZERO", "DEC1", "DEC2", "DEC3", "DEC4", "DEC5", "DEC6", "DEC7", "DEC8",
764 "DEC9", "DEC10", "RX1", "RX2", "RX3", "RX4", "RX5", "RX6", "RX7"
765};
766
767static const struct soc_enum rx_mix1_inp1_chain_enum =
768 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX1_B1_CTL, 0, 12, rx_mix1_text);
769
Bradley Rubin229c6a52011-07-12 16:18:48 -0700770static const struct soc_enum rx_mix1_inp2_chain_enum =
771 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX1_B1_CTL, 4, 12, rx_mix1_text);
772
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700773static const struct soc_enum rx2_mix1_inp1_chain_enum =
774 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX2_B1_CTL, 0, 12, rx_mix1_text);
775
Bradley Rubin229c6a52011-07-12 16:18:48 -0700776static const struct soc_enum rx2_mix1_inp2_chain_enum =
777 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX2_B1_CTL, 4, 12, rx_mix1_text);
778
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700779static const struct soc_enum rx3_mix1_inp1_chain_enum =
780 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX3_B1_CTL, 0, 12, rx_mix1_text);
781
Bradley Rubin74a9b4a2011-06-13 15:03:43 -0700782static const struct soc_enum rx3_mix1_inp2_chain_enum =
783 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX3_B1_CTL, 4, 12, rx_mix1_text);
784
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700785static const struct soc_enum rx4_mix1_inp1_chain_enum =
786 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX4_B1_CTL, 0, 12, rx_mix1_text);
787
Bradley Rubin74a9b4a2011-06-13 15:03:43 -0700788static const struct soc_enum rx4_mix1_inp2_chain_enum =
789 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX4_B1_CTL, 4, 12, rx_mix1_text);
790
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700791static const struct soc_enum rx5_mix1_inp1_chain_enum =
792 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX5_B1_CTL, 0, 12, rx_mix1_text);
793
Bradley Rubin74a9b4a2011-06-13 15:03:43 -0700794static const struct soc_enum rx5_mix1_inp2_chain_enum =
795 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX5_B1_CTL, 4, 12, rx_mix1_text);
796
797static const struct soc_enum rx6_mix1_inp1_chain_enum =
798 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX6_B1_CTL, 0, 12, rx_mix1_text);
799
800static const struct soc_enum rx6_mix1_inp2_chain_enum =
801 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX6_B1_CTL, 4, 12, rx_mix1_text);
802
Bhalchandra Gajare0a8ad172011-08-12 13:32:22 -0700803static const struct soc_enum rx7_mix1_inp1_chain_enum =
804 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX7_B1_CTL, 0, 12, rx_mix1_text);
805
806static const struct soc_enum rx7_mix1_inp2_chain_enum =
807 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX7_B1_CTL, 4, 12, rx_mix1_text);
808
Kiran Kandi8b3a8302011-09-27 16:13:28 -0700809static const struct soc_enum rx4_dsm_enum =
810 SOC_ENUM_SINGLE(TABLA_A_CDC_RX4_B6_CTL, 4, 2, rx_dsm_text);
811
812static const struct soc_enum rx6_dsm_enum =
813 SOC_ENUM_SINGLE(TABLA_A_CDC_RX6_B6_CTL, 4, 2, rx_dsm_text);
814
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700815static const struct soc_enum sb_tx5_mux_enum =
816 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_SB_B5_CTL, 0, 9, sb_tx5_mux_text);
817
818static const struct soc_enum sb_tx6_mux_enum =
819 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_SB_B6_CTL, 0, 9, sb_tx6_mux_text);
820
821static const struct soc_enum sb_tx7_mux_enum =
822 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_SB_B7_CTL, 0, 18,
823 sb_tx7_to_tx10_mux_text);
824
825static const struct soc_enum sb_tx8_mux_enum =
826 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_SB_B8_CTL, 0, 18,
827 sb_tx7_to_tx10_mux_text);
828
Kiran Kandi3426e512011-09-13 22:50:10 -0700829static const struct soc_enum sb_tx9_mux_enum =
830 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_SB_B9_CTL, 0, 18,
831 sb_tx7_to_tx10_mux_text);
832
833static const struct soc_enum sb_tx10_mux_enum =
834 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_SB_B10_CTL, 0, 18,
835 sb_tx7_to_tx10_mux_text);
836
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700837static const struct soc_enum sb_tx1_mux_enum =
838 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_SB_B1_CTL, 0, 9, sb_tx1_mux_text);
839
840static const struct soc_enum dec1_mux_enum =
841 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B1_CTL, 0, 3, dec1_mux_text);
842
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -0700843static const struct soc_enum dec2_mux_enum =
844 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B1_CTL, 2, 3, dec2_mux_text);
845
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -0700846static const struct soc_enum dec3_mux_enum =
847 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B1_CTL, 4, 3, dec3_mux_text);
848
849static const struct soc_enum dec4_mux_enum =
850 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B1_CTL, 6, 3, dec4_mux_text);
851
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700852static const struct soc_enum dec5_mux_enum =
853 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B2_CTL, 0, 3, dec5_mux_text);
854
855static const struct soc_enum dec6_mux_enum =
856 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B2_CTL, 2, 3, dec6_mux_text);
857
858static const struct soc_enum dec7_mux_enum =
859 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B2_CTL, 4, 7, dec7_mux_text);
860
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -0700861static const struct soc_enum dec8_mux_enum =
862 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B3_CTL, 0, 7, dec8_mux_text);
863
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -0700864static const struct soc_enum dec9_mux_enum =
865 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B3_CTL, 3, 8, dec9_mux_text);
866
867static const struct soc_enum dec10_mux_enum =
868 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B4_CTL, 0, 8, dec10_mux_text);
869
Bradley Rubin229c6a52011-07-12 16:18:48 -0700870static const struct soc_enum anc1_mux_enum =
871 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_ANC_B1_CTL, 0, 16, anc_mux_text);
872
873static const struct soc_enum anc2_mux_enum =
874 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_ANC_B1_CTL, 4, 16, anc_mux_text);
875
876static const struct soc_enum anc1_fb_mux_enum =
877 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_ANC_B2_CTL, 0, 3, anc1_fb_mux_text);
878
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700879static const struct soc_enum iir1_inp1_mux_enum =
880 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_EQ1_B1_CTL, 0, 18, iir1_inp1_text);
881
882static const struct snd_kcontrol_new rx_mix1_inp1_mux =
883 SOC_DAPM_ENUM("RX1 MIX1 INP1 Mux", rx_mix1_inp1_chain_enum);
884
Bradley Rubin229c6a52011-07-12 16:18:48 -0700885static const struct snd_kcontrol_new rx_mix1_inp2_mux =
886 SOC_DAPM_ENUM("RX1 MIX1 INP2 Mux", rx_mix1_inp2_chain_enum);
887
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700888static const struct snd_kcontrol_new rx2_mix1_inp1_mux =
889 SOC_DAPM_ENUM("RX2 MIX1 INP1 Mux", rx2_mix1_inp1_chain_enum);
890
Bradley Rubin229c6a52011-07-12 16:18:48 -0700891static const struct snd_kcontrol_new rx2_mix1_inp2_mux =
892 SOC_DAPM_ENUM("RX2 MIX1 INP2 Mux", rx2_mix1_inp2_chain_enum);
893
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700894static const struct snd_kcontrol_new rx3_mix1_inp1_mux =
895 SOC_DAPM_ENUM("RX3 MIX1 INP1 Mux", rx3_mix1_inp1_chain_enum);
896
Bradley Rubin74a9b4a2011-06-13 15:03:43 -0700897static const struct snd_kcontrol_new rx3_mix1_inp2_mux =
898 SOC_DAPM_ENUM("RX3 MIX1 INP2 Mux", rx3_mix1_inp2_chain_enum);
899
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700900static const struct snd_kcontrol_new rx4_mix1_inp1_mux =
901 SOC_DAPM_ENUM("RX4 MIX1 INP1 Mux", rx4_mix1_inp1_chain_enum);
902
Bradley Rubin74a9b4a2011-06-13 15:03:43 -0700903static const struct snd_kcontrol_new rx4_mix1_inp2_mux =
904 SOC_DAPM_ENUM("RX4 MIX1 INP2 Mux", rx4_mix1_inp2_chain_enum);
905
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700906static const struct snd_kcontrol_new rx5_mix1_inp1_mux =
907 SOC_DAPM_ENUM("RX5 MIX1 INP1 Mux", rx5_mix1_inp1_chain_enum);
908
Bradley Rubin74a9b4a2011-06-13 15:03:43 -0700909static const struct snd_kcontrol_new rx5_mix1_inp2_mux =
910 SOC_DAPM_ENUM("RX5 MIX1 INP2 Mux", rx5_mix1_inp2_chain_enum);
911
912static const struct snd_kcontrol_new rx6_mix1_inp1_mux =
913 SOC_DAPM_ENUM("RX6 MIX1 INP1 Mux", rx6_mix1_inp1_chain_enum);
914
915static const struct snd_kcontrol_new rx6_mix1_inp2_mux =
916 SOC_DAPM_ENUM("RX6 MIX1 INP2 Mux", rx6_mix1_inp2_chain_enum);
917
Bhalchandra Gajare0a8ad172011-08-12 13:32:22 -0700918static const struct snd_kcontrol_new rx7_mix1_inp1_mux =
919 SOC_DAPM_ENUM("RX7 MIX1 INP1 Mux", rx7_mix1_inp1_chain_enum);
920
921static const struct snd_kcontrol_new rx7_mix1_inp2_mux =
922 SOC_DAPM_ENUM("RX7 MIX1 INP2 Mux", rx7_mix1_inp2_chain_enum);
923
Kiran Kandi8b3a8302011-09-27 16:13:28 -0700924static const struct snd_kcontrol_new rx4_dsm_mux =
925 SOC_DAPM_ENUM("RX4 DSM MUX Mux", rx4_dsm_enum);
926
927static const struct snd_kcontrol_new rx6_dsm_mux =
928 SOC_DAPM_ENUM("RX6 DSM MUX Mux", rx6_dsm_enum);
929
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700930static const struct snd_kcontrol_new sb_tx5_mux =
931 SOC_DAPM_ENUM("SLIM TX5 MUX Mux", sb_tx5_mux_enum);
932
933static const struct snd_kcontrol_new sb_tx6_mux =
934 SOC_DAPM_ENUM("SLIM TX6 MUX Mux", sb_tx6_mux_enum);
935
936static const struct snd_kcontrol_new sb_tx7_mux =
937 SOC_DAPM_ENUM("SLIM TX7 MUX Mux", sb_tx7_mux_enum);
938
939static const struct snd_kcontrol_new sb_tx8_mux =
940 SOC_DAPM_ENUM("SLIM TX8 MUX Mux", sb_tx8_mux_enum);
941
Kiran Kandi3426e512011-09-13 22:50:10 -0700942static const struct snd_kcontrol_new sb_tx9_mux =
943 SOC_DAPM_ENUM("SLIM TX9 MUX Mux", sb_tx9_mux_enum);
944
945static const struct snd_kcontrol_new sb_tx10_mux =
946 SOC_DAPM_ENUM("SLIM TX10 MUX Mux", sb_tx10_mux_enum);
947
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700948static const struct snd_kcontrol_new sb_tx1_mux =
949 SOC_DAPM_ENUM("SLIM TX1 MUX Mux", sb_tx1_mux_enum);
950
951static const struct snd_kcontrol_new dec1_mux =
952 SOC_DAPM_ENUM("DEC1 MUX Mux", dec1_mux_enum);
953
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -0700954static const struct snd_kcontrol_new dec2_mux =
955 SOC_DAPM_ENUM("DEC2 MUX Mux", dec2_mux_enum);
956
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -0700957static const struct snd_kcontrol_new dec3_mux =
958 SOC_DAPM_ENUM("DEC3 MUX Mux", dec3_mux_enum);
959
960static const struct snd_kcontrol_new dec4_mux =
961 SOC_DAPM_ENUM("DEC4 MUX Mux", dec4_mux_enum);
962
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700963static const struct snd_kcontrol_new dec5_mux =
964 SOC_DAPM_ENUM("DEC5 MUX Mux", dec5_mux_enum);
965
966static const struct snd_kcontrol_new dec6_mux =
967 SOC_DAPM_ENUM("DEC6 MUX Mux", dec6_mux_enum);
968
969static const struct snd_kcontrol_new dec7_mux =
970 SOC_DAPM_ENUM("DEC7 MUX Mux", dec7_mux_enum);
971
Bradley Rubin229c6a52011-07-12 16:18:48 -0700972static const struct snd_kcontrol_new anc1_mux =
973 SOC_DAPM_ENUM("ANC1 MUX Mux", anc1_mux_enum);
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -0700974static const struct snd_kcontrol_new dec8_mux =
975 SOC_DAPM_ENUM("DEC8 MUX Mux", dec8_mux_enum);
976
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -0700977static const struct snd_kcontrol_new dec9_mux =
978 SOC_DAPM_ENUM("DEC9 MUX Mux", dec9_mux_enum);
979
980static const struct snd_kcontrol_new dec10_mux =
981 SOC_DAPM_ENUM("DEC10 MUX Mux", dec10_mux_enum);
982
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700983static const struct snd_kcontrol_new iir1_inp1_mux =
984 SOC_DAPM_ENUM("IIR1 INP1 Mux", iir1_inp1_mux_enum);
985
Bradley Rubin229c6a52011-07-12 16:18:48 -0700986static const struct snd_kcontrol_new anc2_mux =
987 SOC_DAPM_ENUM("ANC2 MUX Mux", anc2_mux_enum);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700988
Bradley Rubin229c6a52011-07-12 16:18:48 -0700989static const struct snd_kcontrol_new anc1_fb_mux =
990 SOC_DAPM_ENUM("ANC1 FB MUX Mux", anc1_fb_mux_enum);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700991
Bradley Rubin229c6a52011-07-12 16:18:48 -0700992static const struct snd_kcontrol_new dac1_switch[] = {
993 SOC_DAPM_SINGLE("Switch", TABLA_A_RX_EAR_EN, 5, 1, 0)
994};
995static const struct snd_kcontrol_new hphl_switch[] = {
996 SOC_DAPM_SINGLE("Switch", TABLA_A_RX_HPH_L_DAC_CTL, 6, 1, 0)
997};
Kiran Kandi8b3a8302011-09-27 16:13:28 -0700998
999static const struct snd_kcontrol_new lineout3_ground_switch =
1000 SOC_DAPM_SINGLE("Switch", TABLA_A_RX_LINE_3_DAC_CTL, 6, 1, 0);
1001
1002static const struct snd_kcontrol_new lineout4_ground_switch =
1003 SOC_DAPM_SINGLE("Switch", TABLA_A_RX_LINE_4_DAC_CTL, 6, 1, 0);
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07001004
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001005static void tabla_codec_enable_adc_block(struct snd_soc_codec *codec,
1006 int enable)
1007{
1008 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
1009
1010 pr_debug("%s %d\n", __func__, enable);
1011
1012 if (enable) {
1013 tabla->adc_count++;
1014 snd_soc_update_bits(codec, TABLA_A_TX_COM_BIAS, 0xE0, 0xE0);
1015 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_OTHR_CTL, 0x2, 0x2);
1016 } else {
1017 tabla->adc_count--;
1018 if (!tabla->adc_count) {
1019 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_OTHR_CTL,
1020 0x2, 0x0);
1021 if (!tabla->mbhc_polling_active)
1022 snd_soc_update_bits(codec, TABLA_A_TX_COM_BIAS,
1023 0xE0, 0x0);
1024 }
1025 }
1026}
1027
1028static int tabla_codec_enable_adc(struct snd_soc_dapm_widget *w,
1029 struct snd_kcontrol *kcontrol, int event)
1030{
1031 struct snd_soc_codec *codec = w->codec;
1032 u16 adc_reg;
Kiran Kandi9a2c62a82011-12-07 13:13:26 -08001033 u8 init_bit_shift;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001034
1035 pr_debug("%s %d\n", __func__, event);
1036
1037 if (w->reg == TABLA_A_TX_1_2_EN)
1038 adc_reg = TABLA_A_TX_1_2_TEST_CTL;
1039 else if (w->reg == TABLA_A_TX_3_4_EN)
1040 adc_reg = TABLA_A_TX_3_4_TEST_CTL;
1041 else if (w->reg == TABLA_A_TX_5_6_EN)
1042 adc_reg = TABLA_A_TX_5_6_TEST_CTL;
1043 else {
1044 pr_err("%s: Error, invalid adc register\n", __func__);
1045 return -EINVAL;
1046 }
1047
Kiran Kandi9a2c62a82011-12-07 13:13:26 -08001048 if (w->shift == 3)
1049 init_bit_shift = 6;
1050 else if (w->shift == 7)
1051 init_bit_shift = 7;
1052 else {
1053 pr_err("%s: Error, invalid init bit postion adc register\n",
1054 __func__);
1055 return -EINVAL;
1056 }
1057
1058
1059
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001060 switch (event) {
1061 case SND_SOC_DAPM_PRE_PMU:
1062 tabla_codec_enable_adc_block(codec, 1);
Kiran Kandi9a2c62a82011-12-07 13:13:26 -08001063 snd_soc_update_bits(codec, adc_reg, 1 << init_bit_shift,
1064 1 << init_bit_shift);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001065 break;
1066 case SND_SOC_DAPM_POST_PMU:
Kiran Kandi9a2c62a82011-12-07 13:13:26 -08001067
1068 snd_soc_update_bits(codec, adc_reg, 1 << init_bit_shift, 0x00);
1069
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001070 break;
1071 case SND_SOC_DAPM_POST_PMD:
1072 tabla_codec_enable_adc_block(codec, 0);
1073 break;
1074 }
1075 return 0;
1076}
1077
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001078static int tabla_codec_enable_lineout(struct snd_soc_dapm_widget *w,
1079 struct snd_kcontrol *kcontrol, int event)
1080{
1081 struct snd_soc_codec *codec = w->codec;
1082 u16 lineout_gain_reg;
1083
Kiran Kandidb0a4b02011-08-23 09:32:09 -07001084 pr_debug("%s %d %s\n", __func__, event, w->name);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001085
1086 switch (w->shift) {
1087 case 0:
1088 lineout_gain_reg = TABLA_A_RX_LINE_1_GAIN;
1089 break;
1090 case 1:
1091 lineout_gain_reg = TABLA_A_RX_LINE_2_GAIN;
1092 break;
1093 case 2:
1094 lineout_gain_reg = TABLA_A_RX_LINE_3_GAIN;
1095 break;
1096 case 3:
1097 lineout_gain_reg = TABLA_A_RX_LINE_4_GAIN;
1098 break;
1099 case 4:
1100 lineout_gain_reg = TABLA_A_RX_LINE_5_GAIN;
1101 break;
1102 default:
1103 pr_err("%s: Error, incorrect lineout register value\n",
1104 __func__);
1105 return -EINVAL;
1106 }
1107
1108 switch (event) {
1109 case SND_SOC_DAPM_PRE_PMU:
1110 snd_soc_update_bits(codec, lineout_gain_reg, 0x40, 0x40);
1111 break;
1112 case SND_SOC_DAPM_POST_PMU:
Krishnankutty Kolathappilly31169f42011-11-17 10:33:11 -08001113 pr_debug("%s: sleeping 16 ms after %s PA turn on\n",
Kiran Kandidb0a4b02011-08-23 09:32:09 -07001114 __func__, w->name);
Krishnankutty Kolathappilly31169f42011-11-17 10:33:11 -08001115 usleep_range(16000, 16000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001116 break;
1117 case SND_SOC_DAPM_POST_PMD:
1118 snd_soc_update_bits(codec, lineout_gain_reg, 0x40, 0x00);
1119 break;
1120 }
1121 return 0;
1122}
1123
Kiran Kandicf45f6a2011-07-17 21:10:19 -07001124
1125static int tabla_codec_enable_dmic(struct snd_soc_dapm_widget *w,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001126 struct snd_kcontrol *kcontrol, int event)
1127{
1128 struct snd_soc_codec *codec = w->codec;
Kiran Kandicf45f6a2011-07-17 21:10:19 -07001129 u16 tx_mux_ctl_reg, tx_dmic_ctl_reg;
1130 u8 dmic_clk_sel, dmic_clk_en;
Bhalchandra Gajare7cf018e2011-08-11 18:58:32 -07001131 unsigned int dmic;
1132 int ret;
Kiran Kandicf45f6a2011-07-17 21:10:19 -07001133
Bhalchandra Gajare7cf018e2011-08-11 18:58:32 -07001134 ret = kstrtouint(strpbrk(w->name, "123456"), 10, &dmic);
1135 if (ret < 0) {
1136 pr_err("%s: Invalid DMIC line on the codec\n", __func__);
Kiran Kandicf45f6a2011-07-17 21:10:19 -07001137 return -EINVAL;
1138 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001139
Bhalchandra Gajare7cf018e2011-08-11 18:58:32 -07001140 switch (dmic) {
1141 case 1:
1142 case 2:
1143 dmic_clk_sel = 0x02;
1144 dmic_clk_en = 0x01;
1145 break;
1146
1147 case 3:
1148 case 4:
1149 dmic_clk_sel = 0x08;
1150 dmic_clk_en = 0x04;
1151 break;
1152
1153 case 5:
1154 case 6:
1155 dmic_clk_sel = 0x20;
1156 dmic_clk_en = 0x10;
1157 break;
1158
1159 default:
1160 pr_err("%s: Invalid DMIC Selection\n", __func__);
1161 return -EINVAL;
1162 }
1163
1164 tx_mux_ctl_reg = TABLA_A_CDC_TX1_MUX_CTL + 8 * (dmic - 1);
1165 tx_dmic_ctl_reg = TABLA_A_CDC_TX1_DMIC_CTL + 8 * (dmic - 1);
1166
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001167 pr_debug("%s %d\n", __func__, event);
Kiran Kandicf45f6a2011-07-17 21:10:19 -07001168
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001169 switch (event) {
1170 case SND_SOC_DAPM_PRE_PMU:
Kiran Kandicf45f6a2011-07-17 21:10:19 -07001171 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x1, 0x1);
1172
1173 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_DMIC_CTL,
1174 dmic_clk_sel, dmic_clk_sel);
1175
1176 snd_soc_update_bits(codec, tx_dmic_ctl_reg, 0x1, 0x1);
1177
1178 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_DMIC_CTL,
1179 dmic_clk_en, dmic_clk_en);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001180 break;
1181 case SND_SOC_DAPM_POST_PMD:
Kiran Kandicf45f6a2011-07-17 21:10:19 -07001182 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_DMIC_CTL,
1183 dmic_clk_en, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001184 break;
1185 }
1186 return 0;
1187}
1188
Bradley Rubin229c6a52011-07-12 16:18:48 -07001189static int tabla_codec_enable_anc(struct snd_soc_dapm_widget *w,
1190 struct snd_kcontrol *kcontrol, int event)
1191{
1192 struct snd_soc_codec *codec = w->codec;
1193 const char *filename;
1194 const struct firmware *fw;
1195 int i;
1196 int ret;
Bradley Rubina7096d02011-08-03 18:29:02 -07001197 int num_anc_slots;
1198 struct anc_header *anc_head;
Bradley Rubin229c6a52011-07-12 16:18:48 -07001199 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
Bradley Rubina7096d02011-08-03 18:29:02 -07001200 u32 anc_writes_size = 0;
1201 int anc_size_remaining;
1202 u32 *anc_ptr;
Bradley Rubin229c6a52011-07-12 16:18:48 -07001203 u16 reg;
1204 u8 mask, val, old_val;
1205
1206 pr_debug("%s %d\n", __func__, event);
1207 switch (event) {
1208 case SND_SOC_DAPM_PRE_PMU:
1209
Bradley Rubin4283a4c2011-07-29 16:18:54 -07001210 filename = "wcd9310/wcd9310_anc.bin";
Bradley Rubin229c6a52011-07-12 16:18:48 -07001211
1212 ret = request_firmware(&fw, filename, codec->dev);
1213 if (ret != 0) {
1214 dev_err(codec->dev, "Failed to acquire ANC data: %d\n",
1215 ret);
1216 return -ENODEV;
1217 }
1218
Bradley Rubina7096d02011-08-03 18:29:02 -07001219 if (fw->size < sizeof(struct anc_header)) {
Bradley Rubin229c6a52011-07-12 16:18:48 -07001220 dev_err(codec->dev, "Not enough data\n");
1221 release_firmware(fw);
1222 return -ENOMEM;
1223 }
1224
1225 /* First number is the number of register writes */
Bradley Rubina7096d02011-08-03 18:29:02 -07001226 anc_head = (struct anc_header *)(fw->data);
1227 anc_ptr = (u32 *)((u32)fw->data + sizeof(struct anc_header));
1228 anc_size_remaining = fw->size - sizeof(struct anc_header);
1229 num_anc_slots = anc_head->num_anc_slots;
Bradley Rubin229c6a52011-07-12 16:18:48 -07001230
Bradley Rubina7096d02011-08-03 18:29:02 -07001231 if (tabla->anc_slot >= num_anc_slots) {
1232 dev_err(codec->dev, "Invalid ANC slot selected\n");
1233 release_firmware(fw);
1234 return -EINVAL;
1235 }
1236
1237 for (i = 0; i < num_anc_slots; i++) {
1238
1239 if (anc_size_remaining < TABLA_PACKED_REG_SIZE) {
1240 dev_err(codec->dev, "Invalid register format\n");
1241 release_firmware(fw);
1242 return -EINVAL;
1243 }
1244 anc_writes_size = (u32)(*anc_ptr);
1245 anc_size_remaining -= sizeof(u32);
1246 anc_ptr += 1;
1247
1248 if (anc_writes_size * TABLA_PACKED_REG_SIZE
1249 > anc_size_remaining) {
1250 dev_err(codec->dev, "Invalid register format\n");
1251 release_firmware(fw);
1252 return -ENOMEM;
1253 }
1254
1255 if (tabla->anc_slot == i)
1256 break;
1257
1258 anc_size_remaining -= (anc_writes_size *
1259 TABLA_PACKED_REG_SIZE);
Bradley Rubin939ff3f2011-08-26 17:19:34 -07001260 anc_ptr += anc_writes_size;
Bradley Rubina7096d02011-08-03 18:29:02 -07001261 }
1262 if (i == num_anc_slots) {
1263 dev_err(codec->dev, "Selected ANC slot not present\n");
Bradley Rubin229c6a52011-07-12 16:18:48 -07001264 release_firmware(fw);
1265 return -ENOMEM;
1266 }
1267
Bradley Rubina7096d02011-08-03 18:29:02 -07001268 for (i = 0; i < anc_writes_size; i++) {
1269 TABLA_CODEC_UNPACK_ENTRY(anc_ptr[i], reg,
Bradley Rubin229c6a52011-07-12 16:18:48 -07001270 mask, val);
1271 old_val = snd_soc_read(codec, reg);
Bradley Rubin4283a4c2011-07-29 16:18:54 -07001272 snd_soc_write(codec, reg, (old_val & ~mask) |
1273 (val & mask));
Bradley Rubin229c6a52011-07-12 16:18:48 -07001274 }
1275 release_firmware(fw);
Bradley Rubin229c6a52011-07-12 16:18:48 -07001276
1277 break;
1278 case SND_SOC_DAPM_POST_PMD:
1279 snd_soc_write(codec, TABLA_A_CDC_CLK_ANC_RESET_CTL, 0xFF);
1280 snd_soc_write(codec, TABLA_A_CDC_CLK_ANC_CLK_EN_CTL, 0);
1281 break;
1282 }
1283 return 0;
1284}
1285
1286
Bradley Rubincb3950a2011-08-18 13:07:26 -07001287static void tabla_codec_disable_button_presses(struct snd_soc_codec *codec)
1288{
1289 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B4_CTL, 0x80);
1290 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B3_CTL, 0x00);
1291}
1292
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001293static void tabla_codec_start_hs_polling(struct snd_soc_codec *codec)
1294{
Bradley Rubincb3950a2011-08-18 13:07:26 -07001295 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
1296
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001297 snd_soc_write(codec, TABLA_A_MBHC_SCALING_MUX_1, 0x84);
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001298 tabla_enable_irq(codec->control_data, TABLA_IRQ_MBHC_REMOVAL);
Bradley Rubincb3950a2011-08-18 13:07:26 -07001299 if (!tabla->no_mic_headset_override) {
1300 tabla_enable_irq(codec->control_data, TABLA_IRQ_MBHC_POTENTIAL);
1301 tabla_enable_irq(codec->control_data, TABLA_IRQ_MBHC_RELEASE);
1302 } else {
1303 tabla_codec_disable_button_presses(codec);
1304 }
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001305 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x1);
1306 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x0);
1307 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x1);
1308}
1309
1310static void tabla_codec_pause_hs_polling(struct snd_soc_codec *codec)
1311{
Bradley Rubincb3950a2011-08-18 13:07:26 -07001312 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
1313
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001314 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x8);
1315 tabla_disable_irq(codec->control_data, TABLA_IRQ_MBHC_REMOVAL);
Bradley Rubincb3950a2011-08-18 13:07:26 -07001316 if (!tabla->no_mic_headset_override) {
1317 tabla_disable_irq(codec->control_data,
1318 TABLA_IRQ_MBHC_POTENTIAL);
1319 tabla_disable_irq(codec->control_data, TABLA_IRQ_MBHC_RELEASE);
1320 }
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001321}
1322
Bhalchandra Gajare19d9c132011-11-18 14:57:08 -08001323static void tabla_codec_switch_cfilt_mode(struct snd_soc_codec *codec,
1324 int mode)
1325{
1326 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
1327 u8 reg_mode_val, cur_mode_val;
1328 bool mbhc_was_polling = false;
1329
1330 if (mode)
1331 reg_mode_val = TABLA_CFILT_FAST_MODE;
1332 else
1333 reg_mode_val = TABLA_CFILT_SLOW_MODE;
1334
1335 cur_mode_val = snd_soc_read(codec,
1336 tabla->mbhc_bias_regs.cfilt_ctl) & 0x40;
1337
1338 if (cur_mode_val != reg_mode_val) {
1339 if (tabla->mbhc_polling_active) {
1340 tabla_codec_pause_hs_polling(codec);
1341 mbhc_was_polling = true;
1342 }
1343 snd_soc_update_bits(codec,
1344 tabla->mbhc_bias_regs.cfilt_ctl, 0x40, reg_mode_val);
1345 if (mbhc_was_polling)
1346 tabla_codec_start_hs_polling(codec);
1347 pr_debug("%s: CFILT mode change (%x to %x)\n", __func__,
1348 cur_mode_val, reg_mode_val);
1349 } else {
1350 pr_debug("%s: CFILT Value is already %x\n",
1351 __func__, cur_mode_val);
1352 }
1353}
1354
1355static void tabla_codec_update_cfilt_usage(struct snd_soc_codec *codec,
1356 u8 cfilt_sel, int inc)
1357{
1358 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
1359 u32 *cfilt_cnt_ptr = NULL;
1360 u16 micb_cfilt_reg;
1361
1362 switch (cfilt_sel) {
1363 case TABLA_CFILT1_SEL:
1364 cfilt_cnt_ptr = &tabla->cfilt1_cnt;
1365 micb_cfilt_reg = TABLA_A_MICB_CFILT_1_CTL;
1366 break;
1367 case TABLA_CFILT2_SEL:
1368 cfilt_cnt_ptr = &tabla->cfilt2_cnt;
1369 micb_cfilt_reg = TABLA_A_MICB_CFILT_2_CTL;
1370 break;
1371 case TABLA_CFILT3_SEL:
1372 cfilt_cnt_ptr = &tabla->cfilt3_cnt;
1373 micb_cfilt_reg = TABLA_A_MICB_CFILT_3_CTL;
1374 break;
1375 default:
1376 return; /* should not happen */
1377 }
1378
1379 if (inc) {
1380 if (!(*cfilt_cnt_ptr)++) {
1381 /* Switch CFILT to slow mode if MBHC CFILT being used */
1382 if (cfilt_sel == tabla->mbhc_bias_regs.cfilt_sel)
1383 tabla_codec_switch_cfilt_mode(codec, 0);
1384
1385 snd_soc_update_bits(codec, micb_cfilt_reg, 0x80, 0x80);
1386 }
1387 } else {
1388 /* check if count not zero, decrement
1389 * then check if zero, go ahead disable cfilter
1390 */
1391 if ((*cfilt_cnt_ptr) && !--(*cfilt_cnt_ptr)) {
1392 snd_soc_update_bits(codec, micb_cfilt_reg, 0x80, 0);
1393
1394 /* Switch CFILT to fast mode if MBHC CFILT being used */
1395 if (cfilt_sel == tabla->mbhc_bias_regs.cfilt_sel)
1396 tabla_codec_switch_cfilt_mode(codec, 1);
1397 }
1398 }
1399}
1400
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001401static int tabla_find_k_value(unsigned int ldoh_v, unsigned int cfilt_mv)
1402{
1403 int rc = -EINVAL;
1404 unsigned min_mv, max_mv;
1405
1406 switch (ldoh_v) {
1407 case TABLA_LDOH_1P95_V:
1408 min_mv = 160;
1409 max_mv = 1800;
1410 break;
1411 case TABLA_LDOH_2P35_V:
1412 min_mv = 200;
1413 max_mv = 2200;
1414 break;
1415 case TABLA_LDOH_2P75_V:
1416 min_mv = 240;
1417 max_mv = 2600;
1418 break;
1419 case TABLA_LDOH_2P85_V:
1420 min_mv = 250;
1421 max_mv = 2700;
1422 break;
1423 default:
1424 goto done;
1425 }
1426
1427 if (cfilt_mv < min_mv || cfilt_mv > max_mv)
1428 goto done;
1429
1430 for (rc = 4; rc <= 44; rc++) {
1431 min_mv = max_mv * (rc) / 44;
1432 if (min_mv >= cfilt_mv) {
1433 rc -= 4;
1434 break;
1435 }
1436 }
1437done:
1438 return rc;
1439}
1440
1441static bool tabla_is_hph_pa_on(struct snd_soc_codec *codec)
1442{
1443 u8 hph_reg_val = 0;
1444 hph_reg_val = snd_soc_read(codec, TABLA_A_RX_HPH_CNP_EN);
1445
1446 return (hph_reg_val & 0x30) ? true : false;
1447}
1448
Joonwoo Parka9444452011-12-08 18:48:27 -08001449static bool tabla_is_hph_dac_on(struct snd_soc_codec *codec, int left)
1450{
1451 u8 hph_reg_val = 0;
1452 if (left)
1453 hph_reg_val = snd_soc_read(codec,
1454 TABLA_A_RX_HPH_L_DAC_CTL);
1455 else
1456 hph_reg_val = snd_soc_read(codec,
1457 TABLA_A_RX_HPH_R_DAC_CTL);
1458
1459 return (hph_reg_val & 0xC0) ? true : false;
1460}
1461
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001462static void tabla_codec_switch_micbias(struct snd_soc_codec *codec,
1463 int vddio_switch)
1464{
1465 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
1466 int cfilt_k_val;
Bhalchandra Gajarec1e19c42011-11-18 11:22:56 -08001467 bool mbhc_was_polling = false;
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001468
1469 switch (vddio_switch) {
1470 case 1:
1471 if (tabla->mbhc_polling_active) {
Bhalchandra Gajarec1e19c42011-11-18 11:22:56 -08001472
1473 tabla_codec_pause_hs_polling(codec);
Joonwoo Park0976d012011-12-22 11:48:18 -08001474 /* VDDIO switch enabled */
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001475 tabla->cfilt_k_value = snd_soc_read(codec,
1476 tabla->mbhc_bias_regs.cfilt_val);
1477 cfilt_k_val = tabla_find_k_value(
1478 tabla->pdata->micbias.ldoh_v, 1800);
1479 snd_soc_update_bits(codec,
1480 tabla->mbhc_bias_regs.cfilt_val,
1481 0xFC, (cfilt_k_val << 2));
1482
1483 snd_soc_update_bits(codec,
1484 tabla->mbhc_bias_regs.mbhc_reg, 0x80, 0x80);
1485 snd_soc_update_bits(codec,
1486 tabla->mbhc_bias_regs.mbhc_reg, 0x10, 0x00);
Bhalchandra Gajarec1e19c42011-11-18 11:22:56 -08001487 tabla_codec_start_hs_polling(codec);
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001488
1489 tabla->mbhc_micbias_switched = true;
Joonwoo Park0976d012011-12-22 11:48:18 -08001490 pr_debug("%s: VDDIO switch enabled\n", __func__);
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001491 }
1492 break;
1493
1494 case 0:
1495 if (tabla->mbhc_micbias_switched) {
Bhalchandra Gajarec1e19c42011-11-18 11:22:56 -08001496 if (tabla->mbhc_polling_active) {
1497 tabla_codec_pause_hs_polling(codec);
1498 mbhc_was_polling = true;
1499 }
Joonwoo Park0976d012011-12-22 11:48:18 -08001500 /* VDDIO switch disabled */
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001501 if (tabla->cfilt_k_value != 0)
1502 snd_soc_update_bits(codec,
1503 tabla->mbhc_bias_regs.cfilt_val, 0XFC,
1504 tabla->cfilt_k_value);
1505 snd_soc_update_bits(codec,
1506 tabla->mbhc_bias_regs.mbhc_reg, 0x80, 0x00);
1507 snd_soc_update_bits(codec,
1508 tabla->mbhc_bias_regs.mbhc_reg, 0x10, 0x00);
1509
Bhalchandra Gajarec1e19c42011-11-18 11:22:56 -08001510 if (mbhc_was_polling)
1511 tabla_codec_start_hs_polling(codec);
1512
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001513 tabla->mbhc_micbias_switched = false;
Joonwoo Park0976d012011-12-22 11:48:18 -08001514 pr_debug("%s: VDDIO switch disabled\n", __func__);
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001515 }
1516 break;
1517 }
1518}
1519
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001520static int tabla_codec_enable_micbias(struct snd_soc_dapm_widget *w,
1521 struct snd_kcontrol *kcontrol, int event)
1522{
1523 struct snd_soc_codec *codec = w->codec;
Patrick Lai3043fba2011-08-01 14:15:57 -07001524 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
1525 u16 micb_int_reg;
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001526 int micb_line;
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07001527 u8 cfilt_sel_val = 0;
Bradley Rubin229c6a52011-07-12 16:18:48 -07001528 char *internal1_text = "Internal1";
1529 char *internal2_text = "Internal2";
1530 char *internal3_text = "Internal3";
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001531
1532 pr_debug("%s %d\n", __func__, event);
1533 switch (w->reg) {
1534 case TABLA_A_MICB_1_CTL:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001535 micb_int_reg = TABLA_A_MICB_1_INT_RBIAS;
Patrick Lai3043fba2011-08-01 14:15:57 -07001536 cfilt_sel_val = tabla->pdata->micbias.bias1_cfilt_sel;
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001537 micb_line = TABLA_MICBIAS1;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001538 break;
1539 case TABLA_A_MICB_2_CTL:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001540 micb_int_reg = TABLA_A_MICB_2_INT_RBIAS;
Patrick Lai3043fba2011-08-01 14:15:57 -07001541 cfilt_sel_val = tabla->pdata->micbias.bias2_cfilt_sel;
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001542 micb_line = TABLA_MICBIAS2;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001543 break;
1544 case TABLA_A_MICB_3_CTL:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001545 micb_int_reg = TABLA_A_MICB_3_INT_RBIAS;
Patrick Lai3043fba2011-08-01 14:15:57 -07001546 cfilt_sel_val = tabla->pdata->micbias.bias3_cfilt_sel;
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001547 micb_line = TABLA_MICBIAS3;
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07001548 break;
1549 case TABLA_A_MICB_4_CTL:
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07001550 micb_int_reg = TABLA_A_MICB_4_INT_RBIAS;
Patrick Lai3043fba2011-08-01 14:15:57 -07001551 cfilt_sel_val = tabla->pdata->micbias.bias4_cfilt_sel;
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001552 micb_line = TABLA_MICBIAS4;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001553 break;
1554 default:
1555 pr_err("%s: Error, invalid micbias register\n", __func__);
1556 return -EINVAL;
1557 }
1558
1559 switch (event) {
1560 case SND_SOC_DAPM_PRE_PMU:
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001561 /* Decide whether to switch the micbias for MBHC */
1562 if ((w->reg == tabla->mbhc_bias_regs.ctl_reg)
1563 && tabla->mbhc_micbias_switched)
1564 tabla_codec_switch_micbias(codec, 0);
1565
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07001566 snd_soc_update_bits(codec, w->reg, 0x0E, 0x0A);
Patrick Lai3043fba2011-08-01 14:15:57 -07001567 tabla_codec_update_cfilt_usage(codec, cfilt_sel_val, 1);
Bradley Rubin229c6a52011-07-12 16:18:48 -07001568
1569 if (strnstr(w->name, internal1_text, 30))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001570 snd_soc_update_bits(codec, micb_int_reg, 0xE0, 0xE0);
Bradley Rubin229c6a52011-07-12 16:18:48 -07001571 else if (strnstr(w->name, internal2_text, 30))
1572 snd_soc_update_bits(codec, micb_int_reg, 0x1C, 0x1C);
1573 else if (strnstr(w->name, internal3_text, 30))
1574 snd_soc_update_bits(codec, micb_int_reg, 0x3, 0x3);
1575
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001576 break;
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001577 case SND_SOC_DAPM_POST_PMU:
1578 if (tabla->mbhc_polling_active &&
Joonwoo Park0976d012011-12-22 11:48:18 -08001579 tabla->micbias == micb_line) {
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001580 tabla_codec_pause_hs_polling(codec);
1581 tabla_codec_start_hs_polling(codec);
1582 }
1583 break;
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001584
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001585 case SND_SOC_DAPM_POST_PMD:
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001586
1587 if ((w->reg == tabla->mbhc_bias_regs.ctl_reg)
1588 && tabla_is_hph_pa_on(codec))
1589 tabla_codec_switch_micbias(codec, 1);
1590
Bradley Rubin229c6a52011-07-12 16:18:48 -07001591 if (strnstr(w->name, internal1_text, 30))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001592 snd_soc_update_bits(codec, micb_int_reg, 0x80, 0x00);
Bradley Rubin229c6a52011-07-12 16:18:48 -07001593 else if (strnstr(w->name, internal2_text, 30))
1594 snd_soc_update_bits(codec, micb_int_reg, 0x10, 0x00);
1595 else if (strnstr(w->name, internal3_text, 30))
1596 snd_soc_update_bits(codec, micb_int_reg, 0x2, 0x0);
1597
Patrick Lai3043fba2011-08-01 14:15:57 -07001598 tabla_codec_update_cfilt_usage(codec, cfilt_sel_val, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001599 break;
1600 }
1601
1602 return 0;
1603}
1604
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001605static int tabla_codec_enable_dec(struct snd_soc_dapm_widget *w,
1606 struct snd_kcontrol *kcontrol, int event)
1607{
1608 struct snd_soc_codec *codec = w->codec;
1609 u16 dec_reset_reg;
1610
1611 pr_debug("%s %d\n", __func__, event);
1612
1613 if (w->reg == TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL)
1614 dec_reset_reg = TABLA_A_CDC_CLK_TX_RESET_B1_CTL;
1615 else if (w->reg == TABLA_A_CDC_CLK_TX_CLK_EN_B2_CTL)
1616 dec_reset_reg = TABLA_A_CDC_CLK_TX_RESET_B2_CTL;
1617 else {
1618 pr_err("%s: Error, incorrect dec\n", __func__);
1619 return -EINVAL;
1620 }
1621
1622 switch (event) {
1623 case SND_SOC_DAPM_PRE_PMU:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001624 snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift,
1625 1 << w->shift);
1626 snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift, 0x0);
1627 break;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001628 }
1629 return 0;
1630}
1631
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07001632static int tabla_codec_reset_interpolator(struct snd_soc_dapm_widget *w,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001633 struct snd_kcontrol *kcontrol, int event)
1634{
1635 struct snd_soc_codec *codec = w->codec;
1636
Kiran Kandi8b3a8302011-09-27 16:13:28 -07001637 pr_debug("%s %d %s\n", __func__, event, w->name);
1638
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001639 switch (event) {
1640 case SND_SOC_DAPM_PRE_PMU:
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07001641 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_RX_RESET_CTL,
1642 1 << w->shift, 1 << w->shift);
1643 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_RX_RESET_CTL,
1644 1 << w->shift, 0x0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001645 break;
1646 }
1647 return 0;
1648}
1649
Bradley Rubin229c6a52011-07-12 16:18:48 -07001650static int tabla_codec_enable_ldo_h(struct snd_soc_dapm_widget *w,
1651 struct snd_kcontrol *kcontrol, int event)
1652{
1653 switch (event) {
1654 case SND_SOC_DAPM_POST_PMU:
1655 case SND_SOC_DAPM_POST_PMD:
1656 usleep_range(1000, 1000);
1657 break;
1658 }
1659 return 0;
1660}
1661
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07001662
1663static void tabla_enable_rx_bias(struct snd_soc_codec *codec, u32 enable)
1664{
1665 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
1666
1667 if (enable) {
1668 tabla->rx_bias_count++;
1669 if (tabla->rx_bias_count == 1)
1670 snd_soc_update_bits(codec, TABLA_A_RX_COM_BIAS,
1671 0x80, 0x80);
1672 } else {
1673 tabla->rx_bias_count--;
1674 if (!tabla->rx_bias_count)
1675 snd_soc_update_bits(codec, TABLA_A_RX_COM_BIAS,
1676 0x80, 0x00);
1677 }
1678}
1679
1680static int tabla_codec_enable_rx_bias(struct snd_soc_dapm_widget *w,
1681 struct snd_kcontrol *kcontrol, int event)
1682{
1683 struct snd_soc_codec *codec = w->codec;
1684
1685 pr_debug("%s %d\n", __func__, event);
1686
1687 switch (event) {
1688 case SND_SOC_DAPM_PRE_PMU:
1689 tabla_enable_rx_bias(codec, 1);
1690 break;
1691 case SND_SOC_DAPM_POST_PMD:
1692 tabla_enable_rx_bias(codec, 0);
1693 break;
1694 }
1695 return 0;
1696}
Kiran Kandi8b3a8302011-09-27 16:13:28 -07001697static int tabla_hphr_dac_event(struct snd_soc_dapm_widget *w,
1698 struct snd_kcontrol *kcontrol, int event)
1699{
1700 struct snd_soc_codec *codec = w->codec;
1701
1702 pr_debug("%s %s %d\n", __func__, w->name, event);
1703
1704 switch (event) {
1705 case SND_SOC_DAPM_PRE_PMU:
1706 snd_soc_update_bits(codec, w->reg, 0x40, 0x40);
1707 break;
1708 case SND_SOC_DAPM_POST_PMD:
1709 snd_soc_update_bits(codec, w->reg, 0x40, 0x00);
1710 break;
1711 }
1712 return 0;
1713}
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07001714
Joonwoo Park8b1f0982011-12-08 17:12:45 -08001715static void tabla_snd_soc_jack_report(struct tabla_priv *tabla,
1716 struct snd_soc_jack *jack, int status,
1717 int mask)
1718{
1719 /* XXX: wake_lock_timeout()? */
1720 snd_soc_jack_report(jack, status, mask);
1721}
1722
Patrick Lai49efeac2011-11-03 11:01:12 -07001723static void hphocp_off_report(struct tabla_priv *tabla,
1724 u32 jack_status, int irq)
1725{
1726 struct snd_soc_codec *codec;
1727
1728 if (tabla) {
1729 pr_info("%s: clear ocp status %x\n", __func__, jack_status);
1730 codec = tabla->codec;
1731 tabla->hph_status &= ~jack_status;
1732 if (tabla->headset_jack)
Joonwoo Park8b1f0982011-12-08 17:12:45 -08001733 tabla_snd_soc_jack_report(tabla, tabla->headset_jack,
1734 tabla->hph_status,
1735 TABLA_JACK_MASK);
Joonwoo Park0976d012011-12-22 11:48:18 -08001736 snd_soc_update_bits(codec, TABLA_A_RX_HPH_OCP_CTL, 0x10, 0x00);
1737 snd_soc_update_bits(codec, TABLA_A_RX_HPH_OCP_CTL, 0x10, 0x10);
Patrick Laic7cae882011-11-18 11:52:49 -08001738 /* reset retry counter as PA is turned off signifying
1739 * start of new OCP detection session
1740 */
1741 if (TABLA_IRQ_HPH_PA_OCPL_FAULT)
1742 tabla->hphlocp_cnt = 0;
1743 else
1744 tabla->hphrocp_cnt = 0;
Patrick Lai49efeac2011-11-03 11:01:12 -07001745 tabla_enable_irq(codec->control_data, irq);
1746 } else {
1747 pr_err("%s: Bad tabla private data\n", __func__);
1748 }
1749}
1750
1751static void hphlocp_off_report(struct work_struct *work)
1752{
1753 struct tabla_priv *tabla = container_of(work, struct tabla_priv,
1754 hphlocp_work);
1755 hphocp_off_report(tabla, SND_JACK_OC_HPHL, TABLA_IRQ_HPH_PA_OCPL_FAULT);
1756}
1757
1758static void hphrocp_off_report(struct work_struct *work)
1759{
1760 struct tabla_priv *tabla = container_of(work, struct tabla_priv,
1761 hphrocp_work);
1762 hphocp_off_report(tabla, SND_JACK_OC_HPHR, TABLA_IRQ_HPH_PA_OCPR_FAULT);
1763}
1764
Kiran Kandibf0b1ff2011-09-15 13:55:21 -07001765static int tabla_hph_pa_event(struct snd_soc_dapm_widget *w,
1766 struct snd_kcontrol *kcontrol, int event)
1767{
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001768 struct snd_soc_codec *codec = w->codec;
1769 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
1770 u8 mbhc_micb_ctl_val;
Kiran Kandibf0b1ff2011-09-15 13:55:21 -07001771 pr_debug("%s: event = %d\n", __func__, event);
1772
1773 switch (event) {
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001774 case SND_SOC_DAPM_PRE_PMU:
1775 mbhc_micb_ctl_val = snd_soc_read(codec,
1776 tabla->mbhc_bias_regs.ctl_reg);
1777
1778 if (!(mbhc_micb_ctl_val & 0x80)
1779 && !tabla->mbhc_micbias_switched)
1780 tabla_codec_switch_micbias(codec, 1);
1781
1782 break;
1783
Kiran Kandibf0b1ff2011-09-15 13:55:21 -07001784 case SND_SOC_DAPM_POST_PMD:
Patrick Lai49efeac2011-11-03 11:01:12 -07001785 /* schedule work is required because at the time HPH PA DAPM
1786 * event callback is called by DAPM framework, CODEC dapm mutex
1787 * would have been locked while snd_soc_jack_report also
1788 * attempts to acquire same lock.
1789 */
Joonwoo Parka9444452011-12-08 18:48:27 -08001790 if (w->shift == 5) {
1791 clear_bit(TABLA_HPHL_PA_OFF_ACK,
1792 &tabla->hph_pa_dac_state);
1793 clear_bit(TABLA_HPHL_DAC_OFF_ACK,
1794 &tabla->hph_pa_dac_state);
1795 if (tabla->hph_status & SND_JACK_OC_HPHL)
1796 schedule_work(&tabla->hphlocp_work);
1797 } else if (w->shift == 4) {
1798 clear_bit(TABLA_HPHR_PA_OFF_ACK,
1799 &tabla->hph_pa_dac_state);
1800 clear_bit(TABLA_HPHR_DAC_OFF_ACK,
1801 &tabla->hph_pa_dac_state);
1802 if (tabla->hph_status & SND_JACK_OC_HPHR)
1803 schedule_work(&tabla->hphrocp_work);
1804 }
1805
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001806 if (tabla->mbhc_micbias_switched)
1807 tabla_codec_switch_micbias(codec, 0);
1808
Kiran Kandibf0b1ff2011-09-15 13:55:21 -07001809 pr_debug("%s: sleep 10 ms after %s PA disable.\n", __func__,
1810 w->name);
1811 usleep_range(10000, 10000);
1812
1813 break;
1814 }
1815 return 0;
1816}
1817
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001818static void tabla_get_mbhc_micbias_regs(struct snd_soc_codec *codec,
1819 struct mbhc_micbias_regs *micbias_regs)
1820{
1821 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001822 unsigned int cfilt;
1823
Joonwoo Park0976d012011-12-22 11:48:18 -08001824 switch (tabla->micbias) {
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001825 case TABLA_MICBIAS1:
1826 cfilt = tabla->pdata->micbias.bias1_cfilt_sel;
1827 micbias_regs->mbhc_reg = TABLA_A_MICB_1_MBHC;
1828 micbias_regs->int_rbias = TABLA_A_MICB_1_INT_RBIAS;
1829 micbias_regs->ctl_reg = TABLA_A_MICB_1_CTL;
1830 break;
1831 case TABLA_MICBIAS2:
1832 cfilt = tabla->pdata->micbias.bias2_cfilt_sel;
1833 micbias_regs->mbhc_reg = TABLA_A_MICB_2_MBHC;
1834 micbias_regs->int_rbias = TABLA_A_MICB_2_INT_RBIAS;
1835 micbias_regs->ctl_reg = TABLA_A_MICB_2_CTL;
1836 break;
1837 case TABLA_MICBIAS3:
1838 cfilt = tabla->pdata->micbias.bias3_cfilt_sel;
1839 micbias_regs->mbhc_reg = TABLA_A_MICB_3_MBHC;
1840 micbias_regs->int_rbias = TABLA_A_MICB_3_INT_RBIAS;
1841 micbias_regs->ctl_reg = TABLA_A_MICB_3_CTL;
1842 break;
1843 case TABLA_MICBIAS4:
1844 cfilt = tabla->pdata->micbias.bias4_cfilt_sel;
1845 micbias_regs->mbhc_reg = TABLA_A_MICB_4_MBHC;
1846 micbias_regs->int_rbias = TABLA_A_MICB_4_INT_RBIAS;
1847 micbias_regs->ctl_reg = TABLA_A_MICB_4_CTL;
1848 break;
1849 default:
1850 /* Should never reach here */
1851 pr_err("%s: Invalid MIC BIAS for MBHC\n", __func__);
Jordan Crouse239d8412011-11-23 11:47:02 -07001852 return;
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001853 }
1854
Bhalchandra Gajare19d9c132011-11-18 14:57:08 -08001855 micbias_regs->cfilt_sel = cfilt;
1856
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001857 switch (cfilt) {
1858 case TABLA_CFILT1_SEL:
1859 micbias_regs->cfilt_val = TABLA_A_MICB_CFILT_1_VAL;
1860 micbias_regs->cfilt_ctl = TABLA_A_MICB_CFILT_1_CTL;
Joonwoo Park0976d012011-12-22 11:48:18 -08001861 tabla->mbhc_data.micb_mv = tabla->pdata->micbias.cfilt1_mv;
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001862 break;
1863 case TABLA_CFILT2_SEL:
1864 micbias_regs->cfilt_val = TABLA_A_MICB_CFILT_2_VAL;
1865 micbias_regs->cfilt_ctl = TABLA_A_MICB_CFILT_2_CTL;
Joonwoo Park0976d012011-12-22 11:48:18 -08001866 tabla->mbhc_data.micb_mv = tabla->pdata->micbias.cfilt2_mv;
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001867 break;
1868 case TABLA_CFILT3_SEL:
1869 micbias_regs->cfilt_val = TABLA_A_MICB_CFILT_3_VAL;
1870 micbias_regs->cfilt_ctl = TABLA_A_MICB_CFILT_3_CTL;
Joonwoo Park0976d012011-12-22 11:48:18 -08001871 tabla->mbhc_data.micb_mv = tabla->pdata->micbias.cfilt3_mv;
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001872 break;
1873 }
1874}
Santosh Mardie15e2302011-11-15 10:39:23 +05301875static const struct snd_soc_dapm_widget tabla_dapm_i2s_widgets[] = {
1876 SND_SOC_DAPM_SUPPLY("RX_I2S_CLK", TABLA_A_CDC_CLK_RX_I2S_CTL,
1877 4, 0, NULL, 0),
1878 SND_SOC_DAPM_SUPPLY("TX_I2S_CLK", TABLA_A_CDC_CLK_TX_I2S_CTL, 4,
1879 0, NULL, 0),
1880};
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001881
Kiran Kandi8b3a8302011-09-27 16:13:28 -07001882static int tabla_lineout_dac_event(struct snd_soc_dapm_widget *w,
1883 struct snd_kcontrol *kcontrol, int event)
1884{
1885 struct snd_soc_codec *codec = w->codec;
1886
1887 pr_debug("%s %s %d\n", __func__, w->name, event);
1888
1889 switch (event) {
1890 case SND_SOC_DAPM_PRE_PMU:
1891 snd_soc_update_bits(codec, w->reg, 0x40, 0x40);
1892 break;
1893
1894 case SND_SOC_DAPM_POST_PMD:
1895 snd_soc_update_bits(codec, w->reg, 0x40, 0x00);
1896 break;
1897 }
1898 return 0;
1899}
1900
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001901static const struct snd_soc_dapm_widget tabla_dapm_widgets[] = {
1902 /*RX stuff */
1903 SND_SOC_DAPM_OUTPUT("EAR"),
1904
Kiran Kandid2d86b52011-09-09 17:44:28 -07001905 SND_SOC_DAPM_PGA("EAR PA", TABLA_A_RX_EAR_EN, 4, 0, NULL, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001906
Bradley Rubin229c6a52011-07-12 16:18:48 -07001907 SND_SOC_DAPM_MIXER("DAC1", TABLA_A_RX_EAR_EN, 6, 0, dac1_switch,
1908 ARRAY_SIZE(dac1_switch)),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001909
Bradley Rubin229c6a52011-07-12 16:18:48 -07001910 SND_SOC_DAPM_AIF_IN("SLIM RX1", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
1911 SND_SOC_DAPM_AIF_IN("SLIM RX2", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
Santosh Mardie15e2302011-11-15 10:39:23 +05301912 SND_SOC_DAPM_AIF_IN("SLIM RX3", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
1913 SND_SOC_DAPM_AIF_IN("SLIM RX4", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001914
1915 /* Headphone */
1916 SND_SOC_DAPM_OUTPUT("HEADPHONE"),
Kiran Kandibf0b1ff2011-09-15 13:55:21 -07001917 SND_SOC_DAPM_PGA_E("HPHL", TABLA_A_RX_HPH_CNP_EN, 5, 0, NULL, 0,
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001918 tabla_hph_pa_event, SND_SOC_DAPM_PRE_PMU |
1919 SND_SOC_DAPM_POST_PMD),
Bradley Rubin229c6a52011-07-12 16:18:48 -07001920 SND_SOC_DAPM_MIXER("HPHL DAC", TABLA_A_RX_HPH_L_DAC_CTL, 7, 0,
1921 hphl_switch, ARRAY_SIZE(hphl_switch)),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001922
Kiran Kandibf0b1ff2011-09-15 13:55:21 -07001923 SND_SOC_DAPM_PGA_E("HPHR", TABLA_A_RX_HPH_CNP_EN, 4, 0, NULL, 0,
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001924 tabla_hph_pa_event, SND_SOC_DAPM_PRE_PMU |
1925 SND_SOC_DAPM_POST_PMD),
Kiran Kandi8b3a8302011-09-27 16:13:28 -07001926
1927 SND_SOC_DAPM_DAC_E("HPHR DAC", NULL, TABLA_A_RX_HPH_R_DAC_CTL, 7, 0,
1928 tabla_hphr_dac_event,
1929 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001930
1931 /* Speaker */
Kiran Kandidb0a4b02011-08-23 09:32:09 -07001932 SND_SOC_DAPM_OUTPUT("LINEOUT1"),
1933 SND_SOC_DAPM_OUTPUT("LINEOUT2"),
1934 SND_SOC_DAPM_OUTPUT("LINEOUT3"),
1935 SND_SOC_DAPM_OUTPUT("LINEOUT4"),
1936 SND_SOC_DAPM_OUTPUT("LINEOUT5"),
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07001937
Kiran Kandidb0a4b02011-08-23 09:32:09 -07001938 SND_SOC_DAPM_PGA_E("LINEOUT1 PA", TABLA_A_RX_LINE_CNP_EN, 0, 0, NULL,
1939 0, tabla_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
1940 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
1941 SND_SOC_DAPM_PGA_E("LINEOUT2 PA", TABLA_A_RX_LINE_CNP_EN, 1, 0, NULL,
1942 0, tabla_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
1943 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
1944 SND_SOC_DAPM_PGA_E("LINEOUT3 PA", TABLA_A_RX_LINE_CNP_EN, 2, 0, NULL,
1945 0, tabla_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
1946 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
1947 SND_SOC_DAPM_PGA_E("LINEOUT4 PA", TABLA_A_RX_LINE_CNP_EN, 3, 0, NULL,
1948 0, tabla_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
1949 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
1950 SND_SOC_DAPM_PGA_E("LINEOUT5 PA", TABLA_A_RX_LINE_CNP_EN, 4, 0, NULL, 0,
Bhalchandra Gajare0a8ad172011-08-12 13:32:22 -07001951 tabla_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
1952 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07001953
Kiran Kandi8b3a8302011-09-27 16:13:28 -07001954 SND_SOC_DAPM_DAC_E("LINEOUT1 DAC", NULL, TABLA_A_RX_LINE_1_DAC_CTL, 7, 0
1955 , tabla_lineout_dac_event,
1956 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1957 SND_SOC_DAPM_DAC_E("LINEOUT2 DAC", NULL, TABLA_A_RX_LINE_2_DAC_CTL, 7, 0
1958 , tabla_lineout_dac_event,
1959 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1960 SND_SOC_DAPM_DAC_E("LINEOUT3 DAC", NULL, TABLA_A_RX_LINE_3_DAC_CTL, 7, 0
1961 , tabla_lineout_dac_event,
1962 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1963 SND_SOC_DAPM_SWITCH("LINEOUT3 DAC GROUND", SND_SOC_NOPM, 0, 0,
1964 &lineout3_ground_switch),
1965 SND_SOC_DAPM_DAC_E("LINEOUT4 DAC", NULL, TABLA_A_RX_LINE_4_DAC_CTL, 7, 0
1966 , tabla_lineout_dac_event,
1967 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1968 SND_SOC_DAPM_SWITCH("LINEOUT4 DAC GROUND", SND_SOC_NOPM, 0, 0,
1969 &lineout4_ground_switch),
1970 SND_SOC_DAPM_DAC_E("LINEOUT5 DAC", NULL, TABLA_A_RX_LINE_5_DAC_CTL, 7, 0
1971 , tabla_lineout_dac_event,
1972 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07001973
Bradley Rubin229c6a52011-07-12 16:18:48 -07001974 SND_SOC_DAPM_MIXER_E("RX1 MIX1", TABLA_A_CDC_CLK_RX_B1_CTL, 0, 0, NULL,
1975 0, tabla_codec_reset_interpolator, SND_SOC_DAPM_PRE_PMU),
1976 SND_SOC_DAPM_MIXER_E("RX2 MIX1", TABLA_A_CDC_CLK_RX_B1_CTL, 1, 0, NULL,
1977 0, tabla_codec_reset_interpolator, SND_SOC_DAPM_PRE_PMU),
1978 SND_SOC_DAPM_MIXER_E("RX3 MIX1", TABLA_A_CDC_CLK_RX_B1_CTL, 2, 0, NULL,
1979 0, tabla_codec_reset_interpolator, SND_SOC_DAPM_PRE_PMU),
1980 SND_SOC_DAPM_MIXER_E("RX4 MIX1", TABLA_A_CDC_CLK_RX_B1_CTL, 3, 0, NULL,
1981 0, tabla_codec_reset_interpolator, SND_SOC_DAPM_PRE_PMU),
1982 SND_SOC_DAPM_MIXER_E("RX5 MIX1", TABLA_A_CDC_CLK_RX_B1_CTL, 4, 0, NULL,
1983 0, tabla_codec_reset_interpolator, SND_SOC_DAPM_PRE_PMU),
1984 SND_SOC_DAPM_MIXER_E("RX6 MIX1", TABLA_A_CDC_CLK_RX_B1_CTL, 5, 0, NULL,
1985 0, tabla_codec_reset_interpolator, SND_SOC_DAPM_PRE_PMU),
Bhalchandra Gajare0a8ad172011-08-12 13:32:22 -07001986 SND_SOC_DAPM_MIXER_E("RX7 MIX1", TABLA_A_CDC_CLK_RX_B1_CTL, 6, 0, NULL,
1987 0, tabla_codec_reset_interpolator, SND_SOC_DAPM_PRE_PMU),
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07001988
Kiran Kandi8b3a8302011-09-27 16:13:28 -07001989
1990 SND_SOC_DAPM_MUX_E("RX4 DSM MUX", TABLA_A_CDC_CLK_RX_B1_CTL, 3, 0,
1991 &rx4_dsm_mux, tabla_codec_reset_interpolator,
1992 SND_SOC_DAPM_PRE_PMU),
1993
1994 SND_SOC_DAPM_MUX_E("RX6 DSM MUX", TABLA_A_CDC_CLK_RX_B1_CTL, 5, 0,
1995 &rx6_dsm_mux, tabla_codec_reset_interpolator,
1996 SND_SOC_DAPM_PRE_PMU),
1997
Bradley Rubin229c6a52011-07-12 16:18:48 -07001998 SND_SOC_DAPM_MIXER("RX1 CHAIN", TABLA_A_CDC_RX1_B6_CTL, 5, 0, NULL, 0),
1999 SND_SOC_DAPM_MIXER("RX2 CHAIN", TABLA_A_CDC_RX2_B6_CTL, 5, 0, NULL, 0),
2000
2001 SND_SOC_DAPM_MUX("RX1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
2002 &rx_mix1_inp1_mux),
2003 SND_SOC_DAPM_MUX("RX1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
2004 &rx_mix1_inp2_mux),
2005 SND_SOC_DAPM_MUX("RX2 MIX1 INP1", SND_SOC_NOPM, 0, 0,
2006 &rx2_mix1_inp1_mux),
2007 SND_SOC_DAPM_MUX("RX2 MIX1 INP2", SND_SOC_NOPM, 0, 0,
2008 &rx2_mix1_inp2_mux),
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07002009 SND_SOC_DAPM_MUX("RX3 MIX1 INP1", SND_SOC_NOPM, 0, 0,
2010 &rx3_mix1_inp1_mux),
2011 SND_SOC_DAPM_MUX("RX3 MIX1 INP2", SND_SOC_NOPM, 0, 0,
2012 &rx3_mix1_inp2_mux),
2013 SND_SOC_DAPM_MUX("RX4 MIX1 INP1", SND_SOC_NOPM, 0, 0,
2014 &rx4_mix1_inp1_mux),
2015 SND_SOC_DAPM_MUX("RX4 MIX1 INP2", SND_SOC_NOPM, 0, 0,
2016 &rx4_mix1_inp2_mux),
2017 SND_SOC_DAPM_MUX("RX5 MIX1 INP1", SND_SOC_NOPM, 0, 0,
2018 &rx5_mix1_inp1_mux),
2019 SND_SOC_DAPM_MUX("RX5 MIX1 INP2", SND_SOC_NOPM, 0, 0,
2020 &rx5_mix1_inp2_mux),
2021 SND_SOC_DAPM_MUX("RX6 MIX1 INP1", SND_SOC_NOPM, 0, 0,
2022 &rx6_mix1_inp1_mux),
2023 SND_SOC_DAPM_MUX("RX6 MIX1 INP2", SND_SOC_NOPM, 0, 0,
2024 &rx6_mix1_inp2_mux),
Bhalchandra Gajare0a8ad172011-08-12 13:32:22 -07002025 SND_SOC_DAPM_MUX("RX7 MIX1 INP1", SND_SOC_NOPM, 0, 0,
2026 &rx7_mix1_inp1_mux),
2027 SND_SOC_DAPM_MUX("RX7 MIX1 INP2", SND_SOC_NOPM, 0, 0,
2028 &rx7_mix1_inp2_mux),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002029
Bradley Rubin229c6a52011-07-12 16:18:48 -07002030 SND_SOC_DAPM_SUPPLY("CP", TABLA_A_CP_EN, 0, 0,
2031 tabla_codec_enable_charge_pump, SND_SOC_DAPM_POST_PMU |
2032 SND_SOC_DAPM_PRE_PMD),
2033
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002034 SND_SOC_DAPM_SUPPLY("RX_BIAS", SND_SOC_NOPM, 0, 0,
2035 tabla_codec_enable_rx_bias, SND_SOC_DAPM_PRE_PMU |
2036 SND_SOC_DAPM_POST_PMD),
2037
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002038 /* TX */
Bradley Rubin229c6a52011-07-12 16:18:48 -07002039
Bradley Rubine1d08622011-07-20 18:01:35 -07002040 SND_SOC_DAPM_SUPPLY("CDC_CONN", TABLA_A_CDC_CLK_OTHR_CTL, 2, 0, NULL,
2041 0),
2042
Bradley Rubin229c6a52011-07-12 16:18:48 -07002043 SND_SOC_DAPM_SUPPLY("LDO_H", TABLA_A_LDO_H_MODE_1, 7, 0,
2044 tabla_codec_enable_ldo_h, SND_SOC_DAPM_POST_PMU),
2045
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002046 SND_SOC_DAPM_INPUT("AMIC1"),
2047 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 External", TABLA_A_MICB_1_CTL, 7, 0,
2048 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
Bradley Rubin4d09cf42011-08-17 17:59:16 -07002049 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Bradley Rubin229c6a52011-07-12 16:18:48 -07002050 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 Internal1", TABLA_A_MICB_1_CTL, 7, 0,
2051 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
Bradley Rubin4d09cf42011-08-17 17:59:16 -07002052 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Bradley Rubin229c6a52011-07-12 16:18:48 -07002053 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 Internal2", TABLA_A_MICB_1_CTL, 7, 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002054 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
Bradley Rubin4d09cf42011-08-17 17:59:16 -07002055 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002056 SND_SOC_DAPM_ADC_E("ADC1", NULL, TABLA_A_TX_1_2_EN, 7, 0,
2057 tabla_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
2058 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
2059
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002060 SND_SOC_DAPM_INPUT("AMIC3"),
2061 SND_SOC_DAPM_ADC_E("ADC3", NULL, TABLA_A_TX_3_4_EN, 7, 0,
2062 tabla_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
2063 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
2064
2065 SND_SOC_DAPM_INPUT("AMIC4"),
2066 SND_SOC_DAPM_ADC_E("ADC4", NULL, TABLA_A_TX_3_4_EN, 3, 0,
2067 tabla_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
2068 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
2069
2070 SND_SOC_DAPM_MICBIAS_E("MIC BIAS4 External", TABLA_A_MICB_4_CTL, 7, 0,
2071 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
Bradley Rubin4d09cf42011-08-17 17:59:16 -07002072 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002073
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -07002074 SND_SOC_DAPM_INPUT("AMIC5"),
2075 SND_SOC_DAPM_ADC_E("ADC5", NULL, TABLA_A_TX_5_6_EN, 7, 0,
2076 tabla_codec_enable_adc, SND_SOC_DAPM_POST_PMU),
2077
2078 SND_SOC_DAPM_INPUT("AMIC6"),
2079 SND_SOC_DAPM_ADC_E("ADC6", NULL, TABLA_A_TX_5_6_EN, 3, 0,
2080 tabla_codec_enable_adc, SND_SOC_DAPM_POST_PMU),
2081
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002082 SND_SOC_DAPM_MUX_E("DEC1 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL, 0, 0,
Bradley Rubine1d08622011-07-20 18:01:35 -07002083 &dec1_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002084
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -07002085 SND_SOC_DAPM_MUX_E("DEC2 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL, 1, 0,
Bradley Rubine1d08622011-07-20 18:01:35 -07002086 &dec2_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -07002087
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002088 SND_SOC_DAPM_MUX_E("DEC3 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL, 2, 0,
Bradley Rubine1d08622011-07-20 18:01:35 -07002089 &dec3_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002090
2091 SND_SOC_DAPM_MUX_E("DEC4 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL, 3, 0,
Bradley Rubine1d08622011-07-20 18:01:35 -07002092 &dec4_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002093
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002094 SND_SOC_DAPM_MUX_E("DEC5 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL, 4, 0,
Bradley Rubine1d08622011-07-20 18:01:35 -07002095 &dec5_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002096
2097 SND_SOC_DAPM_MUX_E("DEC6 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL, 5, 0,
Bradley Rubine1d08622011-07-20 18:01:35 -07002098 &dec6_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002099
2100 SND_SOC_DAPM_MUX_E("DEC7 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL, 6, 0,
Bradley Rubine1d08622011-07-20 18:01:35 -07002101 &dec7_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002102
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -07002103 SND_SOC_DAPM_MUX_E("DEC8 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL, 7, 0,
Bradley Rubine1d08622011-07-20 18:01:35 -07002104 &dec8_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -07002105
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002106 SND_SOC_DAPM_MUX_E("DEC9 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B2_CTL, 0, 0,
Bradley Rubine1d08622011-07-20 18:01:35 -07002107 &dec9_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002108
2109 SND_SOC_DAPM_MUX_E("DEC10 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B2_CTL, 1, 0,
Bradley Rubine1d08622011-07-20 18:01:35 -07002110 &dec10_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002111
Bradley Rubin229c6a52011-07-12 16:18:48 -07002112 SND_SOC_DAPM_MUX("ANC1 MUX", SND_SOC_NOPM, 0, 0, &anc1_mux),
2113 SND_SOC_DAPM_MUX("ANC2 MUX", SND_SOC_NOPM, 0, 0, &anc2_mux),
2114
2115 SND_SOC_DAPM_MIXER_E("ANC", SND_SOC_NOPM, 0, 0, NULL, 0,
2116 tabla_codec_enable_anc, SND_SOC_DAPM_PRE_PMU |
2117 SND_SOC_DAPM_POST_PMD),
2118
2119 SND_SOC_DAPM_MUX("ANC1 FB MUX", SND_SOC_NOPM, 0, 0, &anc1_fb_mux),
2120
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002121 SND_SOC_DAPM_INPUT("AMIC2"),
2122 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 External", TABLA_A_MICB_2_CTL, 7, 0,
2123 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
Bradley Rubin4d09cf42011-08-17 17:59:16 -07002124 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Bradley Rubin229c6a52011-07-12 16:18:48 -07002125 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal1", TABLA_A_MICB_2_CTL, 7, 0,
2126 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
Bradley Rubin4d09cf42011-08-17 17:59:16 -07002127 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Bradley Rubin229c6a52011-07-12 16:18:48 -07002128 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal2", TABLA_A_MICB_2_CTL, 7, 0,
2129 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
Bradley Rubin4d09cf42011-08-17 17:59:16 -07002130 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Bradley Rubin229c6a52011-07-12 16:18:48 -07002131 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal3", TABLA_A_MICB_2_CTL, 7, 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002132 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
Bradley Rubin4d09cf42011-08-17 17:59:16 -07002133 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002134 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 External", TABLA_A_MICB_3_CTL, 7, 0,
2135 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
Bradley Rubin4d09cf42011-08-17 17:59:16 -07002136 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Bradley Rubin229c6a52011-07-12 16:18:48 -07002137 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 Internal1", TABLA_A_MICB_3_CTL, 7, 0,
2138 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
Bradley Rubin4d09cf42011-08-17 17:59:16 -07002139 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Bradley Rubin229c6a52011-07-12 16:18:48 -07002140 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 Internal2", TABLA_A_MICB_3_CTL, 7, 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002141 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
Bradley Rubin4d09cf42011-08-17 17:59:16 -07002142 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002143 SND_SOC_DAPM_ADC_E("ADC2", NULL, TABLA_A_TX_1_2_EN, 3, 0,
2144 tabla_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
2145 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
2146
2147 SND_SOC_DAPM_MUX("SLIM TX1 MUX", SND_SOC_NOPM, 0, 0, &sb_tx1_mux),
2148 SND_SOC_DAPM_AIF_OUT("SLIM TX1", "AIF1 Capture", NULL, SND_SOC_NOPM,
2149 0, 0),
2150
2151 SND_SOC_DAPM_MUX("SLIM TX5 MUX", SND_SOC_NOPM, 0, 0, &sb_tx5_mux),
2152 SND_SOC_DAPM_AIF_OUT("SLIM TX5", "AIF1 Capture", NULL, SND_SOC_NOPM,
2153 4, 0),
2154
2155 SND_SOC_DAPM_MUX("SLIM TX6 MUX", SND_SOC_NOPM, 0, 0, &sb_tx6_mux),
2156 SND_SOC_DAPM_AIF_OUT("SLIM TX6", "AIF1 Capture", NULL, SND_SOC_NOPM,
2157 5, 0),
2158
2159 SND_SOC_DAPM_MUX("SLIM TX7 MUX", SND_SOC_NOPM, 0, 0, &sb_tx7_mux),
2160 SND_SOC_DAPM_AIF_OUT("SLIM TX7", "AIF1 Capture", NULL, SND_SOC_NOPM,
2161 0, 0),
2162
2163 SND_SOC_DAPM_MUX("SLIM TX8 MUX", SND_SOC_NOPM, 0, 0, &sb_tx8_mux),
2164 SND_SOC_DAPM_AIF_OUT("SLIM TX8", "AIF1 Capture", NULL, SND_SOC_NOPM,
2165 0, 0),
2166
Kiran Kandi3426e512011-09-13 22:50:10 -07002167 SND_SOC_DAPM_MUX("SLIM TX9 MUX", SND_SOC_NOPM, 0, 0, &sb_tx9_mux),
2168 SND_SOC_DAPM_AIF_OUT("SLIM TX9", "AIF1 Capture", NULL, SND_SOC_NOPM,
2169 0, 0),
2170
2171 SND_SOC_DAPM_MUX("SLIM TX10 MUX", SND_SOC_NOPM, 0, 0, &sb_tx10_mux),
2172 SND_SOC_DAPM_AIF_OUT("SLIM TX10", "AIF1 Capture", NULL, SND_SOC_NOPM,
2173 0, 0),
2174
Kiran Kandicf45f6a2011-07-17 21:10:19 -07002175 /* Digital Mic Inputs */
Bhalchandra Gajare7cf018e2011-08-11 18:58:32 -07002176 SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
2177 tabla_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
2178 SND_SOC_DAPM_POST_PMD),
2179
2180 SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 0, 0,
2181 tabla_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
2182 SND_SOC_DAPM_POST_PMD),
2183
2184 SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 0, 0,
2185 tabla_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
2186 SND_SOC_DAPM_POST_PMD),
2187
2188 SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 0, 0,
2189 tabla_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
2190 SND_SOC_DAPM_POST_PMD),
2191
2192 SND_SOC_DAPM_ADC_E("DMIC5", NULL, SND_SOC_NOPM, 0, 0,
2193 tabla_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
2194 SND_SOC_DAPM_POST_PMD),
2195
2196 SND_SOC_DAPM_ADC_E("DMIC6", NULL, SND_SOC_NOPM, 0, 0,
2197 tabla_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
2198 SND_SOC_DAPM_POST_PMD),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002199
2200 /* Sidetone */
2201 SND_SOC_DAPM_MUX("IIR1 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp1_mux),
2202 SND_SOC_DAPM_PGA("IIR1", TABLA_A_CDC_CLK_SD_CTL, 0, 0, NULL, 0),
2203};
2204
Santosh Mardie15e2302011-11-15 10:39:23 +05302205static const struct snd_soc_dapm_route audio_i2s_map[] = {
2206 {"RX_I2S_CLK", NULL, "CDC_CONN"},
2207 {"SLIM RX1", NULL, "RX_I2S_CLK"},
2208 {"SLIM RX2", NULL, "RX_I2S_CLK"},
2209 {"SLIM RX3", NULL, "RX_I2S_CLK"},
2210 {"SLIM RX4", NULL, "RX_I2S_CLK"},
2211
2212 {"SLIM TX7", NULL, "TX_I2S_CLK"},
2213 {"SLIM TX8", NULL, "TX_I2S_CLK"},
2214 {"SLIM TX9", NULL, "TX_I2S_CLK"},
2215 {"SLIM TX10", NULL, "TX_I2S_CLK"},
2216};
2217
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002218static const struct snd_soc_dapm_route audio_map[] = {
2219 /* SLIMBUS Connections */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002220
2221 {"SLIM TX1", NULL, "SLIM TX1 MUX"},
2222 {"SLIM TX1 MUX", "DEC1", "DEC1 MUX"},
2223
2224 {"SLIM TX5", NULL, "SLIM TX5 MUX"},
2225 {"SLIM TX5 MUX", "DEC5", "DEC5 MUX"},
2226
2227 {"SLIM TX6", NULL, "SLIM TX6 MUX"},
2228 {"SLIM TX6 MUX", "DEC6", "DEC6 MUX"},
2229
2230 {"SLIM TX7", NULL, "SLIM TX7 MUX"},
2231 {"SLIM TX7 MUX", "DEC1", "DEC1 MUX"},
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -07002232 {"SLIM TX7 MUX", "DEC2", "DEC2 MUX"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002233 {"SLIM TX7 MUX", "DEC3", "DEC3 MUX"},
2234 {"SLIM TX7 MUX", "DEC4", "DEC4 MUX"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002235 {"SLIM TX7 MUX", "DEC5", "DEC5 MUX"},
2236 {"SLIM TX7 MUX", "DEC6", "DEC6 MUX"},
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -07002237 {"SLIM TX7 MUX", "DEC7", "DEC7 MUX"},
2238 {"SLIM TX7 MUX", "DEC8", "DEC8 MUX"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002239 {"SLIM TX7 MUX", "DEC9", "DEC9 MUX"},
2240 {"SLIM TX7 MUX", "DEC10", "DEC10 MUX"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002241
2242 {"SLIM TX8", NULL, "SLIM TX8 MUX"},
Kiran Kandicf45f6a2011-07-17 21:10:19 -07002243 {"SLIM TX8 MUX", "DEC1", "DEC1 MUX"},
2244 {"SLIM TX8 MUX", "DEC2", "DEC2 MUX"},
2245 {"SLIM TX8 MUX", "DEC3", "DEC3 MUX"},
Bhalchandra Gajare9ec83cd2011-09-23 17:25:07 -07002246 {"SLIM TX8 MUX", "DEC4", "DEC4 MUX"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002247 {"SLIM TX8 MUX", "DEC5", "DEC5 MUX"},
2248 {"SLIM TX8 MUX", "DEC6", "DEC6 MUX"},
2249
Kiran Kandi3426e512011-09-13 22:50:10 -07002250 {"SLIM TX9", NULL, "SLIM TX9 MUX"},
2251 {"SLIM TX9 MUX", "DEC1", "DEC1 MUX"},
2252 {"SLIM TX9 MUX", "DEC2", "DEC2 MUX"},
2253 {"SLIM TX9 MUX", "DEC3", "DEC3 MUX"},
2254 {"SLIM TX9 MUX", "DEC4", "DEC4 MUX"},
2255 {"SLIM TX9 MUX", "DEC5", "DEC5 MUX"},
2256 {"SLIM TX9 MUX", "DEC6", "DEC6 MUX"},
2257 {"SLIM TX9 MUX", "DEC7", "DEC7 MUX"},
2258 {"SLIM TX9 MUX", "DEC8", "DEC8 MUX"},
2259 {"SLIM TX9 MUX", "DEC9", "DEC9 MUX"},
2260 {"SLIM TX9 MUX", "DEC10", "DEC10 MUX"},
2261
2262 {"SLIM TX10", NULL, "SLIM TX10 MUX"},
2263 {"SLIM TX10 MUX", "DEC1", "DEC1 MUX"},
2264 {"SLIM TX10 MUX", "DEC2", "DEC2 MUX"},
2265 {"SLIM TX10 MUX", "DEC3", "DEC3 MUX"},
2266 {"SLIM TX10 MUX", "DEC4", "DEC4 MUX"},
2267 {"SLIM TX10 MUX", "DEC5", "DEC5 MUX"},
2268 {"SLIM TX10 MUX", "DEC6", "DEC6 MUX"},
2269 {"SLIM TX10 MUX", "DEC7", "DEC7 MUX"},
2270 {"SLIM TX10 MUX", "DEC8", "DEC8 MUX"},
2271 {"SLIM TX10 MUX", "DEC9", "DEC9 MUX"},
2272 {"SLIM TX10 MUX", "DEC10", "DEC10 MUX"},
2273
2274
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002275 /* Earpiece (RX MIX1) */
2276 {"EAR", NULL, "EAR PA"},
Kiran Kandiac034ac2011-07-29 16:39:08 -07002277 {"EAR PA", NULL, "DAC1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002278 {"DAC1", NULL, "CP"},
2279
2280 {"ANC1 FB MUX", "EAR_HPH_L", "RX1 MIX1"},
2281 {"ANC1 FB MUX", "EAR_LINE_1", "RX2 MIX1"},
2282 {"ANC", NULL, "ANC1 FB MUX"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002283
2284 /* Headset (RX MIX1 and RX MIX2) */
2285 {"HEADPHONE", NULL, "HPHL"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002286 {"HEADPHONE", NULL, "HPHR"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002287
2288 {"HPHL", NULL, "HPHL DAC"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002289 {"HPHR", NULL, "HPHR DAC"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002290
2291 {"HPHL DAC", NULL, "CP"},
2292 {"HPHR DAC", NULL, "CP"},
2293
2294 {"ANC", NULL, "ANC1 MUX"},
2295 {"ANC", NULL, "ANC2 MUX"},
2296 {"ANC1 MUX", "ADC1", "ADC1"},
2297 {"ANC1 MUX", "ADC2", "ADC2"},
2298 {"ANC1 MUX", "ADC3", "ADC3"},
2299 {"ANC1 MUX", "ADC4", "ADC4"},
2300 {"ANC2 MUX", "ADC1", "ADC1"},
2301 {"ANC2 MUX", "ADC2", "ADC2"},
2302 {"ANC2 MUX", "ADC3", "ADC3"},
2303 {"ANC2 MUX", "ADC4", "ADC4"},
2304
Bradley Rubine1d08622011-07-20 18:01:35 -07002305 {"ANC", NULL, "CDC_CONN"},
2306
Bradley Rubin229c6a52011-07-12 16:18:48 -07002307 {"DAC1", "Switch", "RX1 CHAIN"},
2308 {"HPHL DAC", "Switch", "RX1 CHAIN"},
Kiran Kandi8b3a8302011-09-27 16:13:28 -07002309 {"HPHR DAC", NULL, "RX2 CHAIN"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002310
Kiran Kandidb0a4b02011-08-23 09:32:09 -07002311 {"LINEOUT1", NULL, "LINEOUT1 PA"},
2312 {"LINEOUT2", NULL, "LINEOUT2 PA"},
2313 {"LINEOUT3", NULL, "LINEOUT3 PA"},
2314 {"LINEOUT4", NULL, "LINEOUT4 PA"},
2315 {"LINEOUT5", NULL, "LINEOUT5 PA"},
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07002316
Kiran Kandidb0a4b02011-08-23 09:32:09 -07002317 {"LINEOUT1 PA", NULL, "LINEOUT1 DAC"},
2318 {"LINEOUT2 PA", NULL, "LINEOUT2 DAC"},
2319 {"LINEOUT3 PA", NULL, "LINEOUT3 DAC"},
2320 {"LINEOUT4 PA", NULL, "LINEOUT4 DAC"},
2321 {"LINEOUT5 PA", NULL, "LINEOUT5 DAC"},
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07002322
Kiran Kandi8b3a8302011-09-27 16:13:28 -07002323 {"LINEOUT1 DAC", NULL, "RX3 MIX1"},
2324 {"LINEOUT5 DAC", NULL, "RX7 MIX1"},
2325
Bradley Rubin229c6a52011-07-12 16:18:48 -07002326 {"RX1 CHAIN", NULL, "RX1 MIX1"},
2327 {"RX2 CHAIN", NULL, "RX2 MIX1"},
2328 {"RX1 CHAIN", NULL, "ANC"},
2329 {"RX2 CHAIN", NULL, "ANC"},
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07002330
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002331 {"CP", NULL, "RX_BIAS"},
2332 {"LINEOUT1 DAC", NULL, "RX_BIAS"},
2333 {"LINEOUT2 DAC", NULL, "RX_BIAS"},
2334 {"LINEOUT3 DAC", NULL, "RX_BIAS"},
2335 {"LINEOUT4 DAC", NULL, "RX_BIAS"},
Kiran Kandi8b3a8302011-09-27 16:13:28 -07002336 {"LINEOUT5 DAC", NULL, "RX_BIAS"},
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002337
Bradley Rubin229c6a52011-07-12 16:18:48 -07002338 {"RX1 MIX1", NULL, "RX1 MIX1 INP1"},
2339 {"RX1 MIX1", NULL, "RX1 MIX1 INP2"},
2340 {"RX2 MIX1", NULL, "RX2 MIX1 INP1"},
2341 {"RX2 MIX1", NULL, "RX2 MIX1 INP2"},
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07002342 {"RX3 MIX1", NULL, "RX3 MIX1 INP1"},
2343 {"RX3 MIX1", NULL, "RX3 MIX1 INP2"},
2344 {"RX4 MIX1", NULL, "RX4 MIX1 INP1"},
2345 {"RX4 MIX1", NULL, "RX4 MIX1 INP2"},
2346 {"RX5 MIX1", NULL, "RX5 MIX1 INP1"},
2347 {"RX5 MIX1", NULL, "RX5 MIX1 INP2"},
2348 {"RX6 MIX1", NULL, "RX6 MIX1 INP1"},
2349 {"RX6 MIX1", NULL, "RX6 MIX1 INP2"},
Bhalchandra Gajare0a8ad172011-08-12 13:32:22 -07002350 {"RX7 MIX1", NULL, "RX7 MIX1 INP1"},
2351 {"RX7 MIX1", NULL, "RX7 MIX1 INP2"},
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07002352
Bradley Rubin229c6a52011-07-12 16:18:48 -07002353 {"RX1 MIX1 INP1", "RX1", "SLIM RX1"},
2354 {"RX1 MIX1 INP1", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302355 {"RX1 MIX1 INP1", "RX3", "SLIM RX3"},
2356 {"RX1 MIX1 INP1", "RX4", "SLIM RX4"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002357 {"RX1 MIX1 INP1", "IIR1", "IIR1"},
2358 {"RX1 MIX1 INP2", "RX1", "SLIM RX1"},
2359 {"RX1 MIX1 INP2", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302360 {"RX1 MIX1 INP2", "RX3", "SLIM RX3"},
2361 {"RX1 MIX1 INP2", "RX4", "SLIM RX4"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002362 {"RX1 MIX1 INP2", "IIR1", "IIR1"},
2363 {"RX2 MIX1 INP1", "RX1", "SLIM RX1"},
2364 {"RX2 MIX1 INP1", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302365 {"RX2 MIX1 INP1", "RX3", "SLIM RX3"},
2366 {"RX2 MIX1 INP1", "RX4", "SLIM RX4"},
Patrick Lai16261e82011-09-30 13:25:52 -07002367 {"RX2 MIX1 INP1", "IIR1", "IIR1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002368 {"RX2 MIX1 INP2", "RX1", "SLIM RX1"},
2369 {"RX2 MIX1 INP2", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302370 {"RX2 MIX1 INP2", "RX3", "SLIM RX3"},
2371 {"RX2 MIX1 INP2", "RX4", "SLIM RX4"},
Patrick Lai16261e82011-09-30 13:25:52 -07002372 {"RX2 MIX1 INP2", "IIR1", "IIR1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002373 {"RX3 MIX1 INP1", "RX1", "SLIM RX1"},
2374 {"RX3 MIX1 INP1", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302375 {"RX3 MIX1 INP1", "RX3", "SLIM RX3"},
2376 {"RX3 MIX1 INP1", "RX4", "SLIM RX4"},
Patrick Lai16261e82011-09-30 13:25:52 -07002377 {"RX3 MIX1 INP1", "IIR1", "IIR1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002378 {"RX3 MIX1 INP2", "RX1", "SLIM RX1"},
2379 {"RX3 MIX1 INP2", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302380 {"RX3 MIX1 INP2", "RX3", "SLIM RX3"},
2381 {"RX3 MIX1 INP2", "RX4", "SLIM RX4"},
Patrick Lai16261e82011-09-30 13:25:52 -07002382 {"RX3 MIX1 INP2", "IIR1", "IIR1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002383 {"RX4 MIX1 INP1", "RX1", "SLIM RX1"},
2384 {"RX4 MIX1 INP1", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302385 {"RX4 MIX1 INP1", "RX3", "SLIM RX3"},
2386 {"RX4 MIX1 INP1", "RX4", "SLIM RX4"},
Patrick Lai16261e82011-09-30 13:25:52 -07002387 {"RX4 MIX1 INP1", "IIR1", "IIR1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002388 {"RX4 MIX1 INP2", "RX1", "SLIM RX1"},
2389 {"RX4 MIX1 INP2", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302390 {"RX4 MIX1 INP2", "RX3", "SLIM RX3"},
2391 {"RX4 MIX1 INP2", "RX4", "SLIM RX4"},
Patrick Lai16261e82011-09-30 13:25:52 -07002392 {"RX4 MIX1 INP2", "IIR1", "IIR1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002393 {"RX5 MIX1 INP1", "RX1", "SLIM RX1"},
2394 {"RX5 MIX1 INP1", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302395 {"RX5 MIX1 INP1", "RX3", "SLIM RX3"},
2396 {"RX5 MIX1 INP1", "RX4", "SLIM RX4"},
Patrick Lai16261e82011-09-30 13:25:52 -07002397 {"RX5 MIX1 INP1", "IIR1", "IIR1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002398 {"RX5 MIX1 INP2", "RX1", "SLIM RX1"},
2399 {"RX5 MIX1 INP2", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302400 {"RX5 MIX1 INP2", "RX3", "SLIM RX3"},
2401 {"RX5 MIX1 INP2", "RX4", "SLIM RX4"},
Patrick Lai16261e82011-09-30 13:25:52 -07002402 {"RX5 MIX1 INP2", "IIR1", "IIR1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002403 {"RX6 MIX1 INP1", "RX1", "SLIM RX1"},
2404 {"RX6 MIX1 INP1", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302405 {"RX6 MIX1 INP1", "RX3", "SLIM RX3"},
2406 {"RX6 MIX1 INP1", "RX4", "SLIM RX4"},
Patrick Lai16261e82011-09-30 13:25:52 -07002407 {"RX6 MIX1 INP1", "IIR1", "IIR1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002408 {"RX6 MIX1 INP2", "RX1", "SLIM RX1"},
2409 {"RX6 MIX1 INP2", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302410 {"RX6 MIX1 INP2", "RX3", "SLIM RX3"},
2411 {"RX6 MIX1 INP2", "RX4", "SLIM RX4"},
Patrick Lai16261e82011-09-30 13:25:52 -07002412 {"RX6 MIX1 INP2", "IIR1", "IIR1"},
Bhalchandra Gajare0a8ad172011-08-12 13:32:22 -07002413 {"RX7 MIX1 INP1", "RX1", "SLIM RX1"},
2414 {"RX7 MIX1 INP1", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302415 {"RX7 MIX1 INP1", "RX3", "SLIM RX3"},
2416 {"RX7 MIX1 INP1", "RX4", "SLIM RX4"},
Patrick Lai16261e82011-09-30 13:25:52 -07002417 {"RX7 MIX1 INP1", "IIR1", "IIR1"},
Bhalchandra Gajare0a8ad172011-08-12 13:32:22 -07002418 {"RX7 MIX1 INP2", "RX1", "SLIM RX1"},
2419 {"RX7 MIX1 INP2", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302420 {"RX7 MIX1 INP2", "RX3", "SLIM RX3"},
2421 {"RX7 MIX1 INP2", "RX4", "SLIM RX4"},
Patrick Lai16261e82011-09-30 13:25:52 -07002422 {"RX7 MIX1 INP2", "IIR1", "IIR1"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002423
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002424 /* Decimator Inputs */
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002425 {"DEC1 MUX", "DMIC1", "DMIC1"},
Kiran Kandicf45f6a2011-07-17 21:10:19 -07002426 {"DEC1 MUX", "ADC6", "ADC6"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002427 {"DEC1 MUX", NULL, "CDC_CONN"},
Kiran Kandicf45f6a2011-07-17 21:10:19 -07002428 {"DEC2 MUX", "DMIC2", "DMIC2"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002429 {"DEC2 MUX", "ADC5", "ADC5"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002430 {"DEC2 MUX", NULL, "CDC_CONN"},
Kiran Kandicf45f6a2011-07-17 21:10:19 -07002431 {"DEC3 MUX", "DMIC3", "DMIC3"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002432 {"DEC3 MUX", "ADC4", "ADC4"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002433 {"DEC3 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajare7cf018e2011-08-11 18:58:32 -07002434 {"DEC4 MUX", "DMIC4", "DMIC4"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002435 {"DEC4 MUX", "ADC3", "ADC3"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002436 {"DEC4 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajare7cf018e2011-08-11 18:58:32 -07002437 {"DEC5 MUX", "DMIC5", "DMIC5"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002438 {"DEC5 MUX", "ADC2", "ADC2"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002439 {"DEC5 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajare7cf018e2011-08-11 18:58:32 -07002440 {"DEC6 MUX", "DMIC6", "DMIC6"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002441 {"DEC6 MUX", "ADC1", "ADC1"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002442 {"DEC6 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002443 {"DEC7 MUX", "DMIC1", "DMIC1"},
Kiran Kandicf45f6a2011-07-17 21:10:19 -07002444 {"DEC7 MUX", "ADC6", "ADC6"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002445 {"DEC7 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002446 {"DEC8 MUX", "ADC5", "ADC5"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002447 {"DEC8 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002448 {"DEC9 MUX", "ADC3", "ADC3"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002449 {"DEC9 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002450 {"DEC10 MUX", "ADC4", "ADC4"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002451 {"DEC10 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002452
2453 /* ADC Connections */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002454 {"ADC1", NULL, "AMIC1"},
2455 {"ADC2", NULL, "AMIC2"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002456 {"ADC3", NULL, "AMIC3"},
2457 {"ADC4", NULL, "AMIC4"},
2458 {"ADC5", NULL, "AMIC5"},
2459 {"ADC6", NULL, "AMIC6"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002460
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002461 {"IIR1", NULL, "IIR1 INP1 MUX"},
Patrick Lai16261e82011-09-30 13:25:52 -07002462 {"IIR1 INP1 MUX", "DEC1", "DEC1 MUX"},
2463 {"IIR1 INP1 MUX", "DEC2", "DEC2 MUX"},
2464 {"IIR1 INP1 MUX", "DEC3", "DEC3 MUX"},
2465 {"IIR1 INP1 MUX", "DEC4", "DEC4 MUX"},
2466 {"IIR1 INP1 MUX", "DEC5", "DEC5 MUX"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002467 {"IIR1 INP1 MUX", "DEC6", "DEC6 MUX"},
Patrick Lai16261e82011-09-30 13:25:52 -07002468 {"IIR1 INP1 MUX", "DEC7", "DEC7 MUX"},
2469 {"IIR1 INP1 MUX", "DEC8", "DEC8 MUX"},
2470 {"IIR1 INP1 MUX", "DEC9", "DEC9 MUX"},
2471 {"IIR1 INP1 MUX", "DEC10", "DEC10 MUX"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002472
2473 {"MIC BIAS1 Internal1", NULL, "LDO_H"},
2474 {"MIC BIAS1 Internal2", NULL, "LDO_H"},
2475 {"MIC BIAS1 External", NULL, "LDO_H"},
2476 {"MIC BIAS2 Internal1", NULL, "LDO_H"},
2477 {"MIC BIAS2 Internal2", NULL, "LDO_H"},
2478 {"MIC BIAS2 Internal3", NULL, "LDO_H"},
2479 {"MIC BIAS2 External", NULL, "LDO_H"},
2480 {"MIC BIAS3 Internal1", NULL, "LDO_H"},
2481 {"MIC BIAS3 Internal2", NULL, "LDO_H"},
2482 {"MIC BIAS3 External", NULL, "LDO_H"},
2483 {"MIC BIAS4 External", NULL, "LDO_H"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002484};
2485
Kiran Kandi8b3a8302011-09-27 16:13:28 -07002486static const struct snd_soc_dapm_route tabla_1_x_lineout_2_to_4_map[] = {
2487
2488 {"RX4 DSM MUX", "DSM_INV", "RX3 MIX1"},
2489 {"RX4 DSM MUX", "CIC_OUT", "RX4 MIX1"},
2490
2491 {"LINEOUT2 DAC", NULL, "RX4 DSM MUX"},
2492
2493 {"LINEOUT3 DAC", NULL, "RX5 MIX1"},
2494 {"LINEOUT3 DAC GROUND", "Switch", "RX3 MIX1"},
2495 {"LINEOUT3 DAC", NULL, "LINEOUT3 DAC GROUND"},
2496
2497 {"RX6 DSM MUX", "DSM_INV", "RX5 MIX1"},
2498 {"RX6 DSM MUX", "CIC_OUT", "RX6 MIX1"},
2499
2500 {"LINEOUT4 DAC", NULL, "RX6 DSM MUX"},
2501 {"LINEOUT4 DAC GROUND", "Switch", "RX4 DSM MUX"},
2502 {"LINEOUT4 DAC", NULL, "LINEOUT4 DAC GROUND"},
2503};
2504
Kiran Kandi7a9fd902011-11-14 13:51:45 -08002505
2506static const struct snd_soc_dapm_route tabla_2_x_lineout_2_to_4_map[] = {
2507
2508 {"RX4 DSM MUX", "DSM_INV", "RX3 MIX1"},
2509 {"RX4 DSM MUX", "CIC_OUT", "RX4 MIX1"},
2510
2511 {"LINEOUT3 DAC", NULL, "RX4 DSM MUX"},
2512
2513 {"LINEOUT2 DAC", NULL, "RX5 MIX1"},
2514
2515 {"RX6 DSM MUX", "DSM_INV", "RX5 MIX1"},
2516 {"RX6 DSM MUX", "CIC_OUT", "RX6 MIX1"},
2517
2518 {"LINEOUT4 DAC", NULL, "RX6 DSM MUX"},
2519};
2520
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002521static int tabla_readable(struct snd_soc_codec *ssc, unsigned int reg)
2522{
2523 return tabla_reg_readable[reg];
2524}
2525
2526static int tabla_volatile(struct snd_soc_codec *ssc, unsigned int reg)
2527{
2528 /* Registers lower than 0x100 are top level registers which can be
2529 * written by the Tabla core driver.
2530 */
2531
2532 if ((reg >= TABLA_A_CDC_MBHC_EN_CTL) || (reg < 0x100))
2533 return 1;
2534
Ben Romberger1f045a72011-11-04 10:14:57 -07002535 /* IIR Coeff registers are not cacheable */
2536 if ((reg >= TABLA_A_CDC_IIR1_COEF_B1_CTL) &&
2537 (reg <= TABLA_A_CDC_IIR2_COEF_B5_CTL))
2538 return 1;
2539
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002540 return 0;
2541}
2542
2543#define TABLA_FORMATS (SNDRV_PCM_FMTBIT_S16_LE)
2544static int tabla_write(struct snd_soc_codec *codec, unsigned int reg,
2545 unsigned int value)
2546{
2547 int ret;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002548
2549 BUG_ON(reg > TABLA_MAX_REGISTER);
2550
2551 if (!tabla_volatile(codec, reg)) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002552 ret = snd_soc_cache_write(codec, reg, value);
2553 if (ret != 0)
2554 dev_err(codec->dev, "Cache write to %x failed: %d\n",
2555 reg, ret);
2556 }
2557
2558 return tabla_reg_write(codec->control_data, reg, value);
2559}
2560static unsigned int tabla_read(struct snd_soc_codec *codec,
2561 unsigned int reg)
2562{
2563 unsigned int val;
2564 int ret;
2565
2566 BUG_ON(reg > TABLA_MAX_REGISTER);
2567
2568 if (!tabla_volatile(codec, reg) && tabla_readable(codec, reg) &&
2569 reg < codec->driver->reg_cache_size) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002570 ret = snd_soc_cache_read(codec, reg, &val);
2571 if (ret >= 0) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002572 return val;
2573 } else
2574 dev_err(codec->dev, "Cache read from %x failed: %d\n",
2575 reg, ret);
2576 }
2577
2578 val = tabla_reg_read(codec->control_data, reg);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002579 return val;
2580}
2581
2582static void tabla_codec_enable_audio_mode_bandgap(struct snd_soc_codec *codec)
2583{
2584 snd_soc_write(codec, TABLA_A_BIAS_REF_CTL, 0x1C);
2585 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x80,
2586 0x80);
2587 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x04,
2588 0x04);
2589 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x01,
2590 0x01);
2591 usleep_range(1000, 1000);
2592 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x80,
2593 0x00);
2594}
2595
2596static void tabla_codec_enable_bandgap(struct snd_soc_codec *codec,
2597 enum tabla_bandgap_type choice)
2598{
2599 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
2600
2601 /* TODO lock resources accessed by audio streams and threaded
2602 * interrupt handlers
2603 */
2604
2605 pr_debug("%s, choice is %d, current is %d\n", __func__, choice,
2606 tabla->bandgap_type);
2607
2608 if (tabla->bandgap_type == choice)
2609 return;
2610
2611 if ((tabla->bandgap_type == TABLA_BANDGAP_OFF) &&
2612 (choice == TABLA_BANDGAP_AUDIO_MODE)) {
2613 tabla_codec_enable_audio_mode_bandgap(codec);
2614 } else if ((tabla->bandgap_type == TABLA_BANDGAP_AUDIO_MODE) &&
2615 (choice == TABLA_BANDGAP_MBHC_MODE)) {
2616 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x2,
2617 0x2);
2618 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x80,
2619 0x80);
2620 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x4,
2621 0x4);
2622 usleep_range(1000, 1000);
2623 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x80,
2624 0x00);
2625 } else if ((tabla->bandgap_type == TABLA_BANDGAP_MBHC_MODE) &&
2626 (choice == TABLA_BANDGAP_AUDIO_MODE)) {
2627 snd_soc_write(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x00);
2628 usleep_range(100, 100);
2629 tabla_codec_enable_audio_mode_bandgap(codec);
2630 } else if (choice == TABLA_BANDGAP_OFF) {
2631 snd_soc_write(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x00);
2632 } else {
2633 pr_err("%s: Error, Invalid bandgap settings\n", __func__);
2634 }
2635 tabla->bandgap_type = choice;
2636}
2637
2638static int tabla_codec_enable_config_mode(struct snd_soc_codec *codec,
2639 int enable)
2640{
2641 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
2642
Bhalchandra Gajareb95fb592012-01-18 12:49:17 -08002643 pr_debug("%s: enable = %d\n", __func__, enable);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002644 if (enable) {
2645 snd_soc_update_bits(codec, TABLA_A_CONFIG_MODE_FREQ, 0x10, 0);
2646 snd_soc_write(codec, TABLA_A_BIAS_CONFIG_MODE_BG_CTL, 0x17);
2647 usleep_range(5, 5);
2648 snd_soc_update_bits(codec, TABLA_A_CONFIG_MODE_FREQ, 0x80,
2649 0x80);
2650 snd_soc_update_bits(codec, TABLA_A_CONFIG_MODE_TEST, 0x80,
2651 0x80);
2652 usleep_range(10, 10);
2653 snd_soc_update_bits(codec, TABLA_A_CONFIG_MODE_TEST, 0x80, 0);
2654 usleep_range(20, 20);
2655 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN1, 0x08, 0x08);
2656 } else {
2657 snd_soc_update_bits(codec, TABLA_A_BIAS_CONFIG_MODE_BG_CTL, 0x1,
2658 0);
2659 snd_soc_update_bits(codec, TABLA_A_CONFIG_MODE_FREQ, 0x80, 0);
Bhalchandra Gajareb95fb592012-01-18 12:49:17 -08002660 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN1, 0x08, 0x00);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002661 }
2662 tabla->config_mode_active = enable ? true : false;
2663
2664 return 0;
2665}
2666
2667static int tabla_codec_enable_clock_block(struct snd_soc_codec *codec,
2668 int config_mode)
2669{
2670 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
2671
Bhalchandra Gajareb95fb592012-01-18 12:49:17 -08002672 pr_debug("%s: config_mode = %d\n", __func__, config_mode);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002673
2674 if (config_mode) {
2675 tabla_codec_enable_config_mode(codec, 1);
2676 snd_soc_write(codec, TABLA_A_CLK_BUFF_EN2, 0x00);
2677 snd_soc_write(codec, TABLA_A_CLK_BUFF_EN2, 0x02);
2678 snd_soc_write(codec, TABLA_A_CLK_BUFF_EN1, 0x0D);
2679 usleep_range(1000, 1000);
2680 } else
2681 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN1, 0x08, 0x00);
2682
2683 if (!config_mode && tabla->mbhc_polling_active) {
2684 snd_soc_write(codec, TABLA_A_CLK_BUFF_EN2, 0x02);
2685 tabla_codec_enable_config_mode(codec, 0);
2686
2687 }
2688
2689 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN1, 0x05, 0x05);
2690 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN2, 0x02, 0x00);
2691 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN2, 0x04, 0x04);
2692 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_MCLK_CTL, 0x01, 0x01);
2693 usleep_range(50, 50);
2694 tabla->clock_active = true;
2695 return 0;
2696}
2697static void tabla_codec_disable_clock_block(struct snd_soc_codec *codec)
2698{
2699 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
2700 pr_debug("%s\n", __func__);
2701 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN2, 0x04, 0x00);
2702 ndelay(160);
2703 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN2, 0x02, 0x02);
2704 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN1, 0x05, 0x00);
2705 tabla->clock_active = false;
2706}
2707
Bradley Rubincb1e2732011-06-23 16:49:20 -07002708static void tabla_codec_calibrate_hs_polling(struct snd_soc_codec *codec)
2709{
Joonwoo Park0976d012011-12-22 11:48:18 -08002710 u8 *n_cic;
2711 struct tabla_mbhc_btn_detect_cfg *btn_det;
2712 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
Bradley Rubincb1e2732011-06-23 16:49:20 -07002713
Joonwoo Park0976d012011-12-22 11:48:18 -08002714 btn_det = TABLA_MBHC_CAL_BTN_DET_PTR(tabla->calibration);
Bradley Rubincb1e2732011-06-23 16:49:20 -07002715
Joonwoo Park0976d012011-12-22 11:48:18 -08002716 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B1_CTL,
2717 tabla->mbhc_data.v_ins_hu & 0xFF);
2718 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B2_CTL,
2719 (tabla->mbhc_data.v_ins_hu >> 8) & 0xFF);
Bradley Rubincb1e2732011-06-23 16:49:20 -07002720
Joonwoo Park0976d012011-12-22 11:48:18 -08002721 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B3_CTL,
2722 tabla->mbhc_data.v_b1_hu & 0xFF);
2723 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B4_CTL,
2724 (tabla->mbhc_data.v_b1_hu >> 8) & 0xFF);
2725
2726 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B5_CTL,
2727 tabla->mbhc_data.v_b1_h & 0xFF);
2728 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B6_CTL,
2729 (tabla->mbhc_data.v_b1_h >> 8) & 0xFF);
2730
2731 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B9_CTL,
2732 tabla->mbhc_data.v_brh & 0xFF);
2733 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B10_CTL,
2734 (tabla->mbhc_data.v_brh >> 8) & 0xFF);
2735
2736 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B11_CTL,
2737 tabla->mbhc_data.v_brl & 0xFF);
2738 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B12_CTL,
2739 (tabla->mbhc_data.v_brl >> 8) & 0xFF);
2740
2741 snd_soc_write(codec, TABLA_A_CDC_MBHC_TIMER_B1_CTL,
2742 tabla->mbhc_data.nready);
2743 snd_soc_write(codec, TABLA_A_CDC_MBHC_TIMER_B2_CTL,
2744 tabla->mbhc_data.npoll);
2745 snd_soc_write(codec, TABLA_A_CDC_MBHC_TIMER_B3_CTL,
2746 tabla->mbhc_data.nbounce_wait);
2747
2748 n_cic = tabla_mbhc_cal_btn_det_mp(btn_det, TABLA_BTN_DET_N_CIC);
2749 snd_soc_write(codec, TABLA_A_CDC_MBHC_TIMER_B6_CTL, n_cic[0]);
Bradley Rubincb1e2732011-06-23 16:49:20 -07002750}
2751
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002752static int tabla_startup(struct snd_pcm_substream *substream,
2753 struct snd_soc_dai *dai)
2754{
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002755 pr_debug("%s(): substream = %s stream = %d\n" , __func__,
2756 substream->name, substream->stream);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002757
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002758 return 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002759}
2760
2761static void tabla_shutdown(struct snd_pcm_substream *substream,
2762 struct snd_soc_dai *dai)
2763{
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002764 pr_debug("%s(): substream = %s stream = %d\n" , __func__,
2765 substream->name, substream->stream);
2766}
2767
2768int tabla_mclk_enable(struct snd_soc_codec *codec, int mclk_enable)
2769{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002770 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
2771
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002772 pr_debug("%s() mclk_enable = %u\n", __func__, mclk_enable);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002773
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002774 if (mclk_enable) {
2775 tabla->mclk_enabled = true;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002776
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002777 if (tabla->mbhc_polling_active && (tabla->mclk_enabled)) {
Bradley Rubincb1e2732011-06-23 16:49:20 -07002778 tabla_codec_pause_hs_polling(codec);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002779 tabla_codec_enable_bandgap(codec,
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002780 TABLA_BANDGAP_AUDIO_MODE);
2781 tabla_codec_enable_clock_block(codec, 0);
Bradley Rubincb1e2732011-06-23 16:49:20 -07002782 tabla_codec_calibrate_hs_polling(codec);
2783 tabla_codec_start_hs_polling(codec);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002784 }
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002785 } else {
2786
2787 if (!tabla->mclk_enabled) {
2788 pr_err("Error, MCLK already diabled\n");
2789 return -EINVAL;
2790 }
2791 tabla->mclk_enabled = false;
2792
2793 if (tabla->mbhc_polling_active) {
2794 if (!tabla->mclk_enabled) {
2795 tabla_codec_pause_hs_polling(codec);
2796 tabla_codec_enable_bandgap(codec,
2797 TABLA_BANDGAP_MBHC_MODE);
2798 tabla_enable_rx_bias(codec, 1);
2799 tabla_codec_enable_clock_block(codec, 1);
2800 tabla_codec_calibrate_hs_polling(codec);
2801 tabla_codec_start_hs_polling(codec);
2802 }
2803 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN1,
2804 0x05, 0x01);
2805 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002806 }
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002807 return 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002808}
2809
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002810static int tabla_set_dai_sysclk(struct snd_soc_dai *dai,
2811 int clk_id, unsigned int freq, int dir)
2812{
2813 pr_debug("%s\n", __func__);
2814 return 0;
2815}
2816
2817static int tabla_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
2818{
Santosh Mardie15e2302011-11-15 10:39:23 +05302819 u8 val = 0;
2820 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(dai->codec);
2821
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002822 pr_debug("%s\n", __func__);
Santosh Mardie15e2302011-11-15 10:39:23 +05302823 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
2824 case SND_SOC_DAIFMT_CBS_CFS:
2825 /* CPU is master */
2826 if (tabla->intf_type == TABLA_INTERFACE_TYPE_I2C) {
2827 if (dai->id == TABLA_TX_DAI_ID)
2828 snd_soc_update_bits(dai->codec,
2829 TABLA_A_CDC_CLK_TX_I2S_CTL,
2830 TABLA_I2S_MASTER_MODE_MASK, 0);
2831 else if (dai->id == TABLA_RX_DAI_ID)
2832 snd_soc_update_bits(dai->codec,
2833 TABLA_A_CDC_CLK_RX_I2S_CTL,
2834 TABLA_I2S_MASTER_MODE_MASK, 0);
2835 }
2836 break;
2837 case SND_SOC_DAIFMT_CBM_CFM:
2838 /* CPU is slave */
2839 if (tabla->intf_type == TABLA_INTERFACE_TYPE_I2C) {
2840 val = TABLA_I2S_MASTER_MODE_MASK;
2841 if (dai->id == TABLA_TX_DAI_ID)
2842 snd_soc_update_bits(dai->codec,
2843 TABLA_A_CDC_CLK_TX_I2S_CTL, val, val);
2844 else if (dai->id == TABLA_RX_DAI_ID)
2845 snd_soc_update_bits(dai->codec,
2846 TABLA_A_CDC_CLK_RX_I2S_CTL, val, val);
2847 }
2848 break;
2849 default:
2850 return -EINVAL;
2851 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002852 return 0;
2853}
2854
2855static int tabla_hw_params(struct snd_pcm_substream *substream,
2856 struct snd_pcm_hw_params *params,
2857 struct snd_soc_dai *dai)
2858{
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -07002859 struct snd_soc_codec *codec = dai->codec;
Santosh Mardie15e2302011-11-15 10:39:23 +05302860 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(dai->codec);
Bhalchandra Gajare038bf3a2011-09-02 15:32:30 -07002861 u8 path, shift;
2862 u16 tx_fs_reg, rx_fs_reg;
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -07002863 u8 tx_fs_rate, rx_fs_rate, rx_state, tx_state;
2864
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002865 pr_debug("%s: DAI-ID %x\n", __func__, dai->id);
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -07002866
2867 switch (params_rate(params)) {
2868 case 8000:
2869 tx_fs_rate = 0x00;
2870 rx_fs_rate = 0x00;
2871 break;
2872 case 16000:
2873 tx_fs_rate = 0x01;
2874 rx_fs_rate = 0x20;
2875 break;
2876 case 32000:
2877 tx_fs_rate = 0x02;
2878 rx_fs_rate = 0x40;
2879 break;
2880 case 48000:
2881 tx_fs_rate = 0x03;
2882 rx_fs_rate = 0x60;
2883 break;
2884 default:
2885 pr_err("%s: Invalid sampling rate %d\n", __func__,
2886 params_rate(params));
2887 return -EINVAL;
2888 }
2889
2890
2891 /**
2892 * If current dai is a tx dai, set sample rate to
2893 * all the txfe paths that are currently not active
2894 */
2895 if (dai->id == TABLA_TX_DAI_ID) {
2896
2897 tx_state = snd_soc_read(codec,
2898 TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL);
2899
2900 for (path = 1, shift = 0;
2901 path <= NUM_DECIMATORS; path++, shift++) {
2902
2903 if (path == BITS_PER_REG + 1) {
2904 shift = 0;
2905 tx_state = snd_soc_read(codec,
2906 TABLA_A_CDC_CLK_TX_CLK_EN_B2_CTL);
2907 }
2908
2909 if (!(tx_state & (1 << shift))) {
2910 tx_fs_reg = TABLA_A_CDC_TX1_CLK_FS_CTL
2911 + (BITS_PER_REG*(path-1));
2912 snd_soc_update_bits(codec, tx_fs_reg,
2913 0x03, tx_fs_rate);
2914 }
2915 }
Santosh Mardie15e2302011-11-15 10:39:23 +05302916 if (tabla->intf_type == TABLA_INTERFACE_TYPE_I2C) {
2917 switch (params_format(params)) {
2918 case SNDRV_PCM_FORMAT_S16_LE:
2919 snd_soc_update_bits(codec,
2920 TABLA_A_CDC_CLK_TX_I2S_CTL,
2921 0x20, 0x20);
2922 break;
2923 case SNDRV_PCM_FORMAT_S32_LE:
2924 snd_soc_update_bits(codec,
2925 TABLA_A_CDC_CLK_TX_I2S_CTL,
2926 0x20, 0x00);
2927 break;
2928 default:
2929 pr_err("invalid format\n");
2930 break;
2931 }
2932 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_TX_I2S_CTL,
2933 0x03, tx_fs_rate);
2934 }
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -07002935 }
2936
2937 /**
2938 * TODO: Need to handle case where same RX chain takes 2 or more inputs
2939 * with varying sample rates
2940 */
2941
2942 /**
2943 * If current dai is a rx dai, set sample rate to
2944 * all the rx paths that are currently not active
2945 */
2946 if (dai->id == TABLA_RX_DAI_ID) {
2947
2948 rx_state = snd_soc_read(codec,
2949 TABLA_A_CDC_CLK_RX_B1_CTL);
2950
2951 for (path = 1, shift = 0;
2952 path <= NUM_INTERPOLATORS; path++, shift++) {
2953
2954 if (!(rx_state & (1 << shift))) {
2955 rx_fs_reg = TABLA_A_CDC_RX1_B5_CTL
2956 + (BITS_PER_REG*(path-1));
2957 snd_soc_update_bits(codec, rx_fs_reg,
2958 0xE0, rx_fs_rate);
2959 }
2960 }
Santosh Mardie15e2302011-11-15 10:39:23 +05302961 if (tabla->intf_type == TABLA_INTERFACE_TYPE_I2C) {
2962 switch (params_format(params)) {
2963 case SNDRV_PCM_FORMAT_S16_LE:
2964 snd_soc_update_bits(codec,
2965 TABLA_A_CDC_CLK_RX_I2S_CTL,
2966 0x20, 0x20);
2967 break;
2968 case SNDRV_PCM_FORMAT_S32_LE:
2969 snd_soc_update_bits(codec,
2970 TABLA_A_CDC_CLK_RX_I2S_CTL,
2971 0x20, 0x00);
2972 break;
2973 default:
2974 pr_err("invalid format\n");
2975 break;
2976 }
2977 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_RX_I2S_CTL,
2978 0x03, (rx_fs_rate >> 0x05));
2979 }
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -07002980 }
2981
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002982 return 0;
2983}
2984
2985static struct snd_soc_dai_ops tabla_dai_ops = {
2986 .startup = tabla_startup,
2987 .shutdown = tabla_shutdown,
2988 .hw_params = tabla_hw_params,
2989 .set_sysclk = tabla_set_dai_sysclk,
2990 .set_fmt = tabla_set_dai_fmt,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002991};
2992
2993static struct snd_soc_dai_driver tabla_dai[] = {
2994 {
2995 .name = "tabla_rx1",
2996 .id = 1,
2997 .playback = {
2998 .stream_name = "AIF1 Playback",
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -07002999 .rates = WCD9310_RATES,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003000 .formats = TABLA_FORMATS,
3001 .rate_max = 48000,
3002 .rate_min = 8000,
3003 .channels_min = 1,
Kiran Kandi3426e512011-09-13 22:50:10 -07003004 .channels_max = 4,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003005 },
3006 .ops = &tabla_dai_ops,
3007 },
3008 {
3009 .name = "tabla_tx1",
3010 .id = 2,
3011 .capture = {
3012 .stream_name = "AIF1 Capture",
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -07003013 .rates = WCD9310_RATES,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003014 .formats = TABLA_FORMATS,
3015 .rate_max = 48000,
3016 .rate_min = 8000,
3017 .channels_min = 1,
3018 .channels_max = 2,
3019 },
3020 .ops = &tabla_dai_ops,
3021 },
3022};
Santosh Mardie15e2302011-11-15 10:39:23 +05303023
3024static struct snd_soc_dai_driver tabla_i2s_dai[] = {
3025 {
3026 .name = "tabla_i2s_rx1",
3027 .id = 1,
3028 .playback = {
3029 .stream_name = "AIF1 Playback",
3030 .rates = WCD9310_RATES,
3031 .formats = TABLA_FORMATS,
3032 .rate_max = 48000,
3033 .rate_min = 8000,
3034 .channels_min = 1,
3035 .channels_max = 4,
3036 },
3037 .ops = &tabla_dai_ops,
3038 },
3039 {
3040 .name = "tabla_i2s_tx1",
3041 .id = 2,
3042 .capture = {
3043 .stream_name = "AIF1 Capture",
3044 .rates = WCD9310_RATES,
3045 .formats = TABLA_FORMATS,
3046 .rate_max = 48000,
3047 .rate_min = 8000,
3048 .channels_min = 1,
3049 .channels_max = 4,
3050 },
3051 .ops = &tabla_dai_ops,
3052 },
3053};
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003054static short tabla_codec_read_sta_result(struct snd_soc_codec *codec)
Bradley Rubincb1e2732011-06-23 16:49:20 -07003055{
3056 u8 bias_msb, bias_lsb;
3057 short bias_value;
3058
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003059 bias_msb = snd_soc_read(codec, TABLA_A_CDC_MBHC_B3_STATUS);
3060 bias_lsb = snd_soc_read(codec, TABLA_A_CDC_MBHC_B2_STATUS);
3061 bias_value = (bias_msb << 8) | bias_lsb;
3062 return bias_value;
3063}
3064
3065static short tabla_codec_read_dce_result(struct snd_soc_codec *codec)
3066{
3067 u8 bias_msb, bias_lsb;
3068 short bias_value;
3069
3070 bias_msb = snd_soc_read(codec, TABLA_A_CDC_MBHC_B5_STATUS);
3071 bias_lsb = snd_soc_read(codec, TABLA_A_CDC_MBHC_B4_STATUS);
3072 bias_value = (bias_msb << 8) | bias_lsb;
3073 return bias_value;
3074}
3075
Joonwoo Park0976d012011-12-22 11:48:18 -08003076static short tabla_codec_sta_dce(struct snd_soc_codec *codec, int dce)
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003077{
Joonwoo Park0976d012011-12-22 11:48:18 -08003078 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003079 short bias_value;
3080
Joonwoo Park925914c2012-01-05 13:35:18 -08003081 /* Turn on the override */
3082 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL, 0x4, 0x4);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003083 if (dce) {
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003084 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x8);
3085 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x4);
3086 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x0);
Joonwoo Park433149a2012-01-11 09:53:54 -08003087 usleep_range(tabla->mbhc_data.t_sta_dce,
3088 tabla->mbhc_data.t_sta_dce);
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003089 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x4);
Joonwoo Park0976d012011-12-22 11:48:18 -08003090 usleep_range(tabla->mbhc_data.t_dce,
3091 tabla->mbhc_data.t_dce);
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003092 bias_value = tabla_codec_read_dce_result(codec);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003093 } else {
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003094 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x8);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003095 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x2);
3096 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x0);
Joonwoo Park433149a2012-01-11 09:53:54 -08003097 usleep_range(tabla->mbhc_data.t_sta_dce,
3098 tabla->mbhc_data.t_sta_dce);
Joonwoo Park0976d012011-12-22 11:48:18 -08003099 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x2);
3100 usleep_range(tabla->mbhc_data.t_sta,
3101 tabla->mbhc_data.t_sta);
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003102 bias_value = tabla_codec_read_sta_result(codec);
3103 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x8);
3104 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x0);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003105 }
Joonwoo Park925914c2012-01-05 13:35:18 -08003106 /* Turn off the override after measuring mic voltage */
3107 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL, 0x04, 0x00);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003108
Joonwoo Park0976d012011-12-22 11:48:18 -08003109 pr_debug("read microphone bias value %04x\n", bias_value);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003110 return bias_value;
3111}
3112
Bhalchandra Gajare343cbb02011-09-07 18:58:19 -07003113static short tabla_codec_setup_hs_polling(struct snd_soc_codec *codec)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003114{
3115 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajare343cbb02011-09-07 18:58:19 -07003116 short bias_value;
Bhalchandra Gajare19d9c132011-11-18 14:57:08 -08003117 u8 cfilt_mode;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003118
Joonwoo Park0976d012011-12-22 11:48:18 -08003119 if (!tabla->calibration) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003120 pr_err("Error, no tabla calibration\n");
Bradley Rubincb1e2732011-06-23 16:49:20 -07003121 return -ENODEV;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003122 }
3123
3124 tabla->mbhc_polling_active = true;
3125
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07003126 if (!tabla->mclk_enabled) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003127 tabla_codec_enable_bandgap(codec, TABLA_BANDGAP_MBHC_MODE);
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07003128 tabla_enable_rx_bias(codec, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003129 tabla_codec_enable_clock_block(codec, 1);
3130 }
3131
3132 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN1, 0x05, 0x01);
3133
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003134 snd_soc_update_bits(codec, TABLA_A_TX_COM_BIAS, 0xE0, 0xE0);
3135
Bhalchandra Gajare19d9c132011-11-18 14:57:08 -08003136 /* Make sure CFILT is in fast mode, save current mode */
Joonwoo Parkf4267c22012-01-10 13:25:24 -08003137 cfilt_mode = snd_soc_read(codec, tabla->mbhc_bias_regs.cfilt_ctl);
3138 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.cfilt_ctl, 0x70, 0x00);
Patrick Lai3043fba2011-08-01 14:15:57 -07003139
Joonwoo Parkf4267c22012-01-10 13:25:24 -08003140 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.ctl_reg, 0x1F, 0x16);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003141
3142 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x2, 0x2);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003143 snd_soc_write(codec, TABLA_A_MBHC_SCALING_MUX_1, 0x84);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003144
3145 snd_soc_update_bits(codec, TABLA_A_TX_7_MBHC_EN, 0x80, 0x80);
3146 snd_soc_update_bits(codec, TABLA_A_TX_7_MBHC_EN, 0x1F, 0x1C);
3147 snd_soc_update_bits(codec, TABLA_A_TX_7_MBHC_TEST_CTL, 0x40, 0x40);
3148
3149 snd_soc_update_bits(codec, TABLA_A_TX_7_MBHC_EN, 0x80, 0x00);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003150 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x8);
3151 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x00);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003152
Joonwoo Park925914c2012-01-05 13:35:18 -08003153 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL, 0x2, 0x2);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003154 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x8);
3155
Bradley Rubincb1e2732011-06-23 16:49:20 -07003156 tabla_codec_calibrate_hs_polling(codec);
3157
Joonwoo Park0976d012011-12-22 11:48:18 -08003158 bias_value = tabla_codec_sta_dce(codec, 0);
3159 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.cfilt_ctl, 0x40,
3160 cfilt_mode);
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003161 snd_soc_update_bits(codec, TABLA_A_MBHC_HPH, 0x13, 0x00);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003162
Bhalchandra Gajare343cbb02011-09-07 18:58:19 -07003163 return bias_value;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003164}
3165
3166static int tabla_codec_enable_hs_detect(struct snd_soc_codec *codec,
3167 int insertion)
3168{
3169 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003170 int central_bias_enabled = 0;
Joonwoo Park0976d012011-12-22 11:48:18 -08003171 const struct tabla_mbhc_general_cfg *generic =
3172 TABLA_MBHC_CAL_GENERAL_PTR(tabla->calibration);
3173 const struct tabla_mbhc_plug_detect_cfg *plug_det =
3174 TABLA_MBHC_CAL_PLUG_DET_PTR(tabla->calibration);
Bhalchandra Gajare5ea376d2011-11-30 14:21:20 -08003175 u8 wg_time;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003176
Joonwoo Park0976d012011-12-22 11:48:18 -08003177 if (!tabla->calibration) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003178 pr_err("Error, no tabla calibration\n");
3179 return -EINVAL;
3180 }
3181
3182 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_INT_CTL, 0x1, 0);
3183
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003184 if (insertion) {
3185 /* Make sure mic bias and Mic line schmitt trigger
3186 * are turned OFF
3187 */
3188 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.ctl_reg,
3189 0x81, 0x01);
3190 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.mbhc_reg,
3191 0x90, 0x00);
Bhalchandra Gajare5ea376d2011-11-30 14:21:20 -08003192 wg_time = snd_soc_read(codec, TABLA_A_RX_HPH_CNP_WG_TIME) ;
3193 wg_time += 1;
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003194
3195 /* Enable HPH Schmitt Trigger */
Bhalchandra Gajare5ea376d2011-11-30 14:21:20 -08003196 snd_soc_update_bits(codec, TABLA_A_MBHC_HPH, 0x11, 0x11);
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003197 snd_soc_update_bits(codec, TABLA_A_MBHC_HPH, 0x0C,
Joonwoo Park0976d012011-12-22 11:48:18 -08003198 plug_det->hph_current << 2);
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003199
Bhalchandra Gajare5ea376d2011-11-30 14:21:20 -08003200 /* Turn off HPH PAs and DAC's during insertion detection to
3201 * avoid false insertion interrupts
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003202 */
3203 if (tabla->mbhc_micbias_switched)
3204 tabla_codec_switch_micbias(codec, 0);
3205 snd_soc_update_bits(codec, TABLA_A_RX_HPH_CNP_EN, 0x30, 0x00);
Bhalchandra Gajare5ea376d2011-11-30 14:21:20 -08003206 snd_soc_update_bits(codec, TABLA_A_RX_HPH_L_DAC_CTL,
Joonwoo Park0976d012011-12-22 11:48:18 -08003207 0xC0, 0x00);
Bhalchandra Gajare5ea376d2011-11-30 14:21:20 -08003208 snd_soc_update_bits(codec, TABLA_A_RX_HPH_R_DAC_CTL,
Joonwoo Park0976d012011-12-22 11:48:18 -08003209 0xC0, 0x00);
Bhalchandra Gajare5ea376d2011-11-30 14:21:20 -08003210 usleep_range(wg_time * 1000, wg_time * 1000);
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003211
3212 /* setup for insetion detection */
Bhalchandra Gajare5ea376d2011-11-30 14:21:20 -08003213 snd_soc_update_bits(codec, TABLA_A_MBHC_HPH, 0x02, 0x02);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003214 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_INT_CTL, 0x2, 0);
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003215 } else {
3216 /* Make sure the HPH schmitt trigger is OFF */
3217 snd_soc_update_bits(codec, TABLA_A_MBHC_HPH, 0x12, 0x00);
3218
3219 /* enable the mic line schmitt trigger */
3220 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.mbhc_reg, 0x60,
Joonwoo Park0976d012011-12-22 11:48:18 -08003221 plug_det->mic_current << 5);
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003222 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.mbhc_reg,
3223 0x80, 0x80);
Joonwoo Park0976d012011-12-22 11:48:18 -08003224 usleep_range(plug_det->t_mic_pid, plug_det->t_mic_pid);
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003225 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.mbhc_reg,
3226 0x10, 0x10);
3227
3228 /* Setup for low power removal detection */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003229 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_INT_CTL, 0x2, 0x2);
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003230 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003231
3232 if (snd_soc_read(codec, TABLA_A_CDC_MBHC_B1_CTL) & 0x4) {
3233 if (!(tabla->clock_active)) {
3234 tabla_codec_enable_config_mode(codec, 1);
3235 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL,
Bradley Rubincb1e2732011-06-23 16:49:20 -07003236 0x06, 0);
Joonwoo Park0976d012011-12-22 11:48:18 -08003237 usleep_range(generic->t_shutdown_plug_rem,
3238 generic->t_shutdown_plug_rem);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003239 tabla_codec_enable_config_mode(codec, 0);
3240 } else
3241 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL,
Bradley Rubincb1e2732011-06-23 16:49:20 -07003242 0x06, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003243 }
3244
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07003245 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.int_rbias, 0x80, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003246
3247 /* If central bandgap disabled */
3248 if (!(snd_soc_read(codec, TABLA_A_PIN_CTL_OE1) & 1)) {
3249 snd_soc_update_bits(codec, TABLA_A_PIN_CTL_OE1, 0x3, 0x3);
Joonwoo Park0976d012011-12-22 11:48:18 -08003250 usleep_range(generic->t_bg_fast_settle,
3251 generic->t_bg_fast_settle);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003252 central_bias_enabled = 1;
3253 }
3254
3255 /* If LDO_H disabled */
3256 if (snd_soc_read(codec, TABLA_A_PIN_CTL_OE0) & 0x80) {
3257 snd_soc_update_bits(codec, TABLA_A_PIN_CTL_OE0, 0x10, 0);
3258 snd_soc_update_bits(codec, TABLA_A_PIN_CTL_OE0, 0x80, 0x80);
Joonwoo Park0976d012011-12-22 11:48:18 -08003259 usleep_range(generic->t_ldoh, generic->t_ldoh);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003260 snd_soc_update_bits(codec, TABLA_A_PIN_CTL_OE0, 0x80, 0);
3261
3262 if (central_bias_enabled)
3263 snd_soc_update_bits(codec, TABLA_A_PIN_CTL_OE1, 0x1, 0);
3264 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003265
Joonwoo Park0976d012011-12-22 11:48:18 -08003266 snd_soc_update_bits(codec, TABLA_A_MICB_4_MBHC, 0x3, tabla->micbias);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003267
3268 tabla_enable_irq(codec->control_data, TABLA_IRQ_MBHC_INSERTION);
3269 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_INT_CTL, 0x1, 0x1);
3270 return 0;
3271}
3272
Joonwoo Park8b1f0982011-12-08 17:12:45 -08003273static void tabla_lock_sleep(struct tabla_priv *tabla)
3274{
3275 int ret;
3276 while (!(ret = wait_event_timeout(tabla->pm_wq,
3277 atomic_inc_not_zero(&tabla->pm_cnt),
3278 2 * HZ))) {
3279 pr_err("%s: didn't wake up for 2000ms (%d), pm_cnt %d\n",
3280 __func__, ret, atomic_read(&tabla->pm_cnt));
3281 WARN_ON_ONCE(1);
3282 }
3283}
3284
3285static void tabla_unlock_sleep(struct tabla_priv *tabla)
3286{
3287 atomic_dec(&tabla->pm_cnt);
3288 wake_up(&tabla->pm_wq);
3289}
3290
Joonwoo Park0976d012011-12-22 11:48:18 -08003291static u16 tabla_codec_v_sta_dce(struct snd_soc_codec *codec, bool dce,
3292 s16 vin_mv)
3293{
3294 short diff, zero;
3295 struct tabla_priv *tabla;
3296 u32 mb_mv, in;
3297
3298 tabla = snd_soc_codec_get_drvdata(codec);
3299 mb_mv = tabla->mbhc_data.micb_mv;
3300
3301 if (mb_mv == 0) {
3302 pr_err("%s: Mic Bias voltage is set to zero\n", __func__);
3303 return -EINVAL;
3304 }
3305
3306 if (dce) {
3307 diff = tabla->mbhc_data.dce_mb - tabla->mbhc_data.dce_z;
3308 zero = tabla->mbhc_data.dce_z;
3309 } else {
3310 diff = tabla->mbhc_data.sta_mb - tabla->mbhc_data.sta_z;
3311 zero = tabla->mbhc_data.sta_z;
3312 }
3313 in = (u32) diff * vin_mv;
3314
3315 return (u16) (in / mb_mv) + zero;
3316}
3317
3318static s32 tabla_codec_sta_dce_v(struct snd_soc_codec *codec, s8 dce,
3319 u16 bias_value)
3320{
3321 struct tabla_priv *tabla;
3322 s32 mv;
3323
3324 tabla = snd_soc_codec_get_drvdata(codec);
3325
3326 if (dce) {
3327 mv = ((s32)bias_value - (s32)tabla->mbhc_data.dce_z) *
3328 (s32)tabla->mbhc_data.micb_mv /
3329 (s32)(tabla->mbhc_data.dce_mb - tabla->mbhc_data.dce_z);
3330 } else {
3331 mv = ((s32)bias_value - (s32)tabla->mbhc_data.sta_z) *
3332 (s32)tabla->mbhc_data.micb_mv /
3333 (s32)(tabla->mbhc_data.sta_mb - tabla->mbhc_data.sta_z);
3334 }
3335
3336 return mv;
3337}
3338
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07003339static void btn0_lpress_fn(struct work_struct *work)
3340{
3341 struct delayed_work *delayed_work;
3342 struct tabla_priv *tabla;
Joonwoo Park0976d012011-12-22 11:48:18 -08003343 short bias_value;
3344 int dce_mv, sta_mv;
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07003345
3346 pr_debug("%s:\n", __func__);
3347
3348 delayed_work = to_delayed_work(work);
3349 tabla = container_of(delayed_work, struct tabla_priv, btn0_dwork);
3350
3351 if (tabla) {
3352 if (tabla->button_jack) {
Joonwoo Park0976d012011-12-22 11:48:18 -08003353 bias_value = tabla_codec_read_sta_result(tabla->codec);
3354 sta_mv = tabla_codec_sta_dce_v(tabla->codec, 0,
3355 bias_value);
3356 bias_value = tabla_codec_read_dce_result(tabla->codec);
3357 dce_mv = tabla_codec_sta_dce_v(tabla->codec, 1,
3358 bias_value);
3359 pr_debug("%s: Reporting long button press event"
3360 " STA: %d, DCE: %d\n", __func__,
3361 sta_mv, dce_mv);
Joonwoo Park8b1f0982011-12-08 17:12:45 -08003362 tabla_snd_soc_jack_report(tabla, tabla->button_jack,
3363 SND_JACK_BTN_0,
3364 SND_JACK_BTN_0);
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07003365 }
3366 } else {
3367 pr_err("%s: Bad tabla private data\n", __func__);
3368 }
3369
Joonwoo Park8b1f0982011-12-08 17:12:45 -08003370 tabla_unlock_sleep(tabla);
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07003371}
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07003372
Joonwoo Park0976d012011-12-22 11:48:18 -08003373void tabla_mbhc_cal(struct snd_soc_codec *codec)
3374{
3375 struct tabla_priv *tabla;
3376 struct tabla_mbhc_btn_detect_cfg *btn_det;
3377 u8 cfilt_mode, bg_mode;
3378 u8 ncic, nmeas, navg;
3379 u32 mclk_rate;
3380 u32 dce_wait, sta_wait;
3381 u8 *n_cic;
3382
3383 tabla = snd_soc_codec_get_drvdata(codec);
3384
3385 /* First compute the DCE / STA wait times
3386 * depending on tunable parameters.
3387 * The value is computed in microseconds
3388 */
3389 btn_det = TABLA_MBHC_CAL_BTN_DET_PTR(tabla->calibration);
3390 n_cic = tabla_mbhc_cal_btn_det_mp(btn_det, TABLA_BTN_DET_N_CIC);
3391 ncic = n_cic[0];
3392 nmeas = TABLA_MBHC_CAL_BTN_DET_PTR(tabla->calibration)->n_meas;
3393 navg = TABLA_MBHC_CAL_GENERAL_PTR(tabla->calibration)->mbhc_navg;
3394 mclk_rate = tabla->mclk_freq;
Joonwoo Park433149a2012-01-11 09:53:54 -08003395 dce_wait = (1000 * 512 * ncic * (nmeas + 1)) / (mclk_rate / 1000);
3396 sta_wait = (1000 * 128 * (navg + 1)) / (mclk_rate / 1000);
Joonwoo Park0976d012011-12-22 11:48:18 -08003397
3398 tabla->mbhc_data.t_dce = dce_wait;
3399 tabla->mbhc_data.t_sta = sta_wait;
3400
3401 /* LDOH and CFILT are already configured during pdata handling.
3402 * Only need to make sure CFILT and bandgap are in Fast mode.
3403 * Need to restore defaults once calculation is done.
3404 */
3405 cfilt_mode = snd_soc_read(codec, tabla->mbhc_bias_regs.cfilt_ctl);
3406 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.cfilt_ctl, 0x40, 0x00);
3407 bg_mode = snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x02,
3408 0x02);
3409
3410 /* Micbias, CFILT, LDOH, MBHC MUX mode settings
3411 * to perform ADC calibration
3412 */
3413 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.ctl_reg, 0x60,
3414 tabla->micbias << 5);
3415 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.ctl_reg, 0x01, 0x00);
3416 snd_soc_update_bits(codec, TABLA_A_LDO_H_MODE_1, 0x60, 0x60);
3417 snd_soc_write(codec, TABLA_A_TX_7_MBHC_TEST_CTL, 0x78);
3418 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL, 0x04, 0x04);
3419
3420 /* DCE measurement for 0 volts */
3421 snd_soc_write(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x0A);
3422 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x04);
3423 snd_soc_write(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x02);
3424 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x04);
3425 snd_soc_write(codec, TABLA_A_MBHC_SCALING_MUX_1, 0x81);
3426 usleep_range(100, 100);
3427 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x04);
3428 usleep_range(tabla->mbhc_data.t_dce, tabla->mbhc_data.t_dce);
3429 tabla->mbhc_data.dce_z = tabla_codec_read_dce_result(codec);
3430
3431 /* DCE measurment for MB voltage */
3432 snd_soc_write(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x0A);
3433 snd_soc_write(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x02);
3434 snd_soc_write(codec, TABLA_A_MBHC_SCALING_MUX_1, 0x82);
3435 usleep_range(100, 100);
3436 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x04);
3437 usleep_range(tabla->mbhc_data.t_dce, tabla->mbhc_data.t_dce);
3438 tabla->mbhc_data.dce_mb = tabla_codec_read_dce_result(codec);
3439
3440 /* Sta measuremnt for 0 volts */
3441 snd_soc_write(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x0A);
3442 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x02);
3443 snd_soc_write(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x02);
3444 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x02);
3445 snd_soc_write(codec, TABLA_A_MBHC_SCALING_MUX_1, 0x81);
3446 usleep_range(100, 100);
3447 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x02);
3448 usleep_range(tabla->mbhc_data.t_sta, tabla->mbhc_data.t_sta);
3449 tabla->mbhc_data.sta_z = tabla_codec_read_sta_result(codec);
3450
3451 /* STA Measurement for MB Voltage */
3452 snd_soc_write(codec, TABLA_A_MBHC_SCALING_MUX_1, 0x82);
3453 usleep_range(100, 100);
3454 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x02);
3455 usleep_range(tabla->mbhc_data.t_sta, tabla->mbhc_data.t_sta);
3456 tabla->mbhc_data.sta_mb = tabla_codec_read_sta_result(codec);
3457
3458 /* Restore default settings. */
3459 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL, 0x04, 0x00);
3460 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.cfilt_ctl, 0x40,
3461 cfilt_mode);
3462 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x02, bg_mode);
3463
3464 snd_soc_write(codec, TABLA_A_MBHC_SCALING_MUX_1, 0x84);
3465 usleep_range(100, 100);
3466}
3467
3468void *tabla_mbhc_cal_btn_det_mp(const struct tabla_mbhc_btn_detect_cfg* btn_det,
3469 const enum tabla_mbhc_btn_det_mem mem)
3470{
3471 void *ret = &btn_det->_v_btn_low;
3472
3473 switch (mem) {
3474 case TABLA_BTN_DET_GAIN:
3475 ret += sizeof(btn_det->_n_cic);
3476 case TABLA_BTN_DET_N_CIC:
3477 ret += sizeof(btn_det->_n_ready);
3478 case TABLA_BTN_DET_V_N_READY:
3479 ret += sizeof(btn_det->_v_btn_high[0]) * btn_det->num_btn;
3480 case TABLA_BTN_DET_V_BTN_HIGH:
3481 ret += sizeof(btn_det->_v_btn_low[0]) * btn_det->num_btn;
3482 case TABLA_BTN_DET_V_BTN_LOW:
3483 /* do nothing */
3484 break;
3485 default:
3486 ret = NULL;
3487 }
3488
3489 return ret;
3490}
3491
3492static void tabla_mbhc_calc_thres(struct snd_soc_codec *codec)
3493{
3494 struct tabla_priv *tabla;
3495 s16 btn_mv = 0, btn_delta_mv;
3496 struct tabla_mbhc_btn_detect_cfg *btn_det;
3497 struct tabla_mbhc_plug_type_cfg *plug_type;
3498 u16 *btn_high;
3499 int i;
3500
3501 tabla = snd_soc_codec_get_drvdata(codec);
3502 btn_det = TABLA_MBHC_CAL_BTN_DET_PTR(tabla->calibration);
3503 plug_type = TABLA_MBHC_CAL_PLUG_TYPE_PTR(tabla->calibration);
3504
3505 if (tabla->mclk_freq == TABLA_MCLK_RATE_12288KHZ) {
3506 tabla->mbhc_data.nready = 3;
3507 tabla->mbhc_data.npoll = 9;
3508 tabla->mbhc_data.nbounce_wait = 30;
3509 } else if (tabla->mclk_freq == TABLA_MCLK_RATE_9600KHZ) {
3510 tabla->mbhc_data.nready = 2;
3511 tabla->mbhc_data.npoll = 7;
3512 tabla->mbhc_data.nbounce_wait = 23;
Joonwoo Park433149a2012-01-11 09:53:54 -08003513 } else
3514 WARN(1, "Unsupported mclk freq %d\n", tabla->mclk_freq);
Joonwoo Park0976d012011-12-22 11:48:18 -08003515
Joonwoo Park433149a2012-01-11 09:53:54 -08003516 tabla->mbhc_data.t_sta_dce = ((1000 * 256) / (tabla->mclk_freq / 1000) *
3517 tabla->mbhc_data.nready) + 10;
Joonwoo Park0976d012011-12-22 11:48:18 -08003518 tabla->mbhc_data.v_ins_hu =
3519 tabla_codec_v_sta_dce(codec, STA, plug_type->v_hs_max);
3520 tabla->mbhc_data.v_ins_h =
3521 tabla_codec_v_sta_dce(codec, DCE, plug_type->v_hs_max);
3522
3523 btn_high = tabla_mbhc_cal_btn_det_mp(btn_det, TABLA_BTN_DET_V_BTN_HIGH);
3524 for (i = 0; i < btn_det->num_btn; i++)
3525 btn_mv = btn_high[i] > btn_mv ? btn_high[i] : btn_mv;
3526
3527 tabla->mbhc_data.v_b1_h = tabla_codec_v_sta_dce(codec, DCE, btn_mv);
3528 btn_delta_mv = btn_mv + btn_det->v_btn_press_delta_sta;
3529
3530 tabla->mbhc_data.v_b1_hu =
3531 tabla_codec_v_sta_dce(codec, STA, btn_delta_mv);
3532
3533 btn_delta_mv = btn_mv + btn_det->v_btn_press_delta_cic;
3534
3535 tabla->mbhc_data.v_b1_huc =
3536 tabla_codec_v_sta_dce(codec, DCE, btn_delta_mv);
3537
3538 tabla->mbhc_data.v_brh = tabla->mbhc_data.v_b1_h;
3539 tabla->mbhc_data.v_brl = 0xFA55;
3540
3541 tabla->mbhc_data.v_no_mic =
3542 tabla_codec_v_sta_dce(codec, STA, plug_type->v_no_mic);
3543}
3544
3545void tabla_mbhc_init(struct snd_soc_codec *codec)
3546{
3547 struct tabla_priv *tabla;
3548 struct tabla_mbhc_general_cfg *generic;
3549 struct tabla_mbhc_btn_detect_cfg *btn_det;
3550 int n;
3551 u8 tabla_ver;
3552 u8 *n_cic, *gain;
3553
3554 tabla = snd_soc_codec_get_drvdata(codec);
3555 generic = TABLA_MBHC_CAL_GENERAL_PTR(tabla->calibration);
3556 btn_det = TABLA_MBHC_CAL_BTN_DET_PTR(tabla->calibration);
3557
3558 tabla_ver = snd_soc_read(codec, TABLA_A_CHIP_VERSION);
3559 tabla_ver &= 0x1F;
3560
3561 for (n = 0; n < 8; n++) {
3562 if ((tabla_ver != TABLA_VERSION_1_0 &&
3563 tabla_ver != TABLA_VERSION_1_1) || n != 7) {
3564 snd_soc_update_bits(codec,
3565 TABLA_A_CDC_MBHC_FEATURE_B1_CFG,
3566 0x07, n);
3567 snd_soc_write(codec, TABLA_A_CDC_MBHC_FEATURE_B2_CFG,
3568 btn_det->c[n]);
3569 }
3570 }
3571 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B2_CTL, 0x07,
3572 btn_det->nc);
3573
3574 n_cic = tabla_mbhc_cal_btn_det_mp(btn_det, TABLA_BTN_DET_N_CIC);
3575 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_TIMER_B6_CTL, 0xFF,
3576 n_cic[0]);
3577
3578 gain = tabla_mbhc_cal_btn_det_mp(btn_det, TABLA_BTN_DET_GAIN);
3579 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B2_CTL, 0x78, gain[0] << 3);
3580
3581 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_TIMER_B4_CTL, 0x70,
3582 generic->mbhc_nsa << 4);
3583
3584 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_TIMER_B4_CTL, 0x0F,
3585 btn_det->n_meas);
3586
3587 snd_soc_write(codec, TABLA_A_CDC_MBHC_TIMER_B5_CTL, generic->mbhc_navg);
3588
3589 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL, 0x80, 0x80);
3590
3591 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL, 0x78,
3592 btn_det->mbhc_nsc << 3);
3593
3594 snd_soc_update_bits(codec, TABLA_A_MICB_4_MBHC, 0x03, TABLA_MICBIAS2);
3595
3596 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL, 0x02, 0x02);
3597}
3598
Patrick Lai64b43262011-12-06 17:29:15 -08003599static bool tabla_mbhc_fw_validate(const struct firmware *fw)
3600{
3601 u32 cfg_offset;
3602 struct tabla_mbhc_imped_detect_cfg *imped_cfg;
3603 struct tabla_mbhc_btn_detect_cfg *btn_cfg;
3604
3605 if (fw->size < TABLA_MBHC_CAL_MIN_SIZE)
3606 return false;
3607
3608 /* previous check guarantees that there is enough fw data up
3609 * to num_btn
3610 */
3611 btn_cfg = TABLA_MBHC_CAL_BTN_DET_PTR(fw->data);
3612 cfg_offset = (u32) ((void *) btn_cfg - (void *) fw->data);
3613 if (fw->size < (cfg_offset + TABLA_MBHC_CAL_BTN_SZ(btn_cfg)))
3614 return false;
3615
3616 /* previous check guarantees that there is enough fw data up
3617 * to start of impedance detection configuration
3618 */
3619 imped_cfg = TABLA_MBHC_CAL_IMPED_DET_PTR(fw->data);
3620 cfg_offset = (u32) ((void *) imped_cfg - (void *) fw->data);
3621
3622 if (fw->size < (cfg_offset + TABLA_MBHC_CAL_IMPED_MIN_SZ))
3623 return false;
3624
3625 if (fw->size < (cfg_offset + TABLA_MBHC_CAL_IMPED_SZ(imped_cfg)))
3626 return false;
3627
3628 return true;
3629}
3630static void mbhc_fw_read(struct work_struct *work)
3631{
3632 struct delayed_work *dwork;
3633 struct tabla_priv *tabla;
3634 struct snd_soc_codec *codec;
3635 const struct firmware *fw;
3636 int ret = -1, retry = 0, rc;
3637
3638 dwork = to_delayed_work(work);
3639 tabla = container_of(dwork, struct tabla_priv,
3640 mbhc_firmware_dwork);
3641 codec = tabla->codec;
3642
3643 while (retry < MBHC_FW_READ_ATTEMPTS) {
3644 retry++;
3645 pr_info("%s:Attempt %d to request MBHC firmware\n",
3646 __func__, retry);
3647 ret = request_firmware(&fw, "wcd9310/wcd9310_mbhc.bin",
3648 codec->dev);
3649
3650 if (ret != 0) {
3651 usleep_range(MBHC_FW_READ_TIMEOUT,
3652 MBHC_FW_READ_TIMEOUT);
3653 } else {
3654 pr_info("%s: MBHC Firmware read succesful\n", __func__);
3655 break;
3656 }
3657 }
3658
3659 if (ret != 0) {
3660 pr_err("%s: Cannot load MBHC firmware use default cal\n",
3661 __func__);
3662 } else if (tabla_mbhc_fw_validate(fw) == false) {
3663 pr_err("%s: Invalid MBHC cal data size use default cal\n",
3664 __func__);
3665 release_firmware(fw);
3666 } else {
3667 tabla->calibration = (void *)fw->data;
3668 tabla->mbhc_fw = fw;
3669 }
3670
3671 tabla->mclk_cb(codec, 1);
3672 tabla_mbhc_init(codec);
3673 tabla_mbhc_cal(codec);
3674 tabla_mbhc_calc_thres(codec);
3675 tabla->mclk_cb(codec, 0);
3676 tabla_codec_calibrate_hs_polling(codec);
3677 rc = tabla_codec_enable_hs_detect(codec, 1);
3678
3679 if (IS_ERR_VALUE(rc))
3680 pr_err("%s: Failed to setup MBHC detection\n", __func__);
3681
3682}
3683
Bradley Rubincb1e2732011-06-23 16:49:20 -07003684int tabla_hs_detect(struct snd_soc_codec *codec,
Joonwoo Park0976d012011-12-22 11:48:18 -08003685 struct snd_soc_jack *headset_jack,
3686 struct snd_soc_jack *button_jack,
3687 void *calibration, enum tabla_micbias_num micbias,
3688 int (*mclk_cb_fn) (struct snd_soc_codec*, int),
3689 int read_fw_bin, u32 mclk_rate)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003690{
3691 struct tabla_priv *tabla;
Patrick Lai64b43262011-12-06 17:29:15 -08003692 int rc = 0;
Patrick Lai49efeac2011-11-03 11:01:12 -07003693
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003694 if (!codec || !calibration) {
3695 pr_err("Error: no codec or calibration\n");
3696 return -EINVAL;
3697 }
3698 tabla = snd_soc_codec_get_drvdata(codec);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003699 tabla->headset_jack = headset_jack;
3700 tabla->button_jack = button_jack;
Joonwoo Park0976d012011-12-22 11:48:18 -08003701 tabla->micbias = micbias;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003702 tabla->calibration = calibration;
Joonwoo Park0976d012011-12-22 11:48:18 -08003703 tabla->mclk_cb = mclk_cb_fn;
3704 tabla->mclk_freq = mclk_rate;
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07003705 tabla_get_mbhc_micbias_regs(codec, &tabla->mbhc_bias_regs);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003706
Bhalchandra Gajare19d9c132011-11-18 14:57:08 -08003707 /* Put CFILT in fast mode by default */
3708 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.cfilt_ctl,
3709 0x40, TABLA_CFILT_FAST_MODE);
Patrick Lai64b43262011-12-06 17:29:15 -08003710 INIT_DELAYED_WORK(&tabla->mbhc_firmware_dwork, mbhc_fw_read);
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07003711 INIT_DELAYED_WORK(&tabla->btn0_dwork, btn0_lpress_fn);
Patrick Lai49efeac2011-11-03 11:01:12 -07003712 INIT_WORK(&tabla->hphlocp_work, hphlocp_off_report);
3713 INIT_WORK(&tabla->hphrocp_work, hphrocp_off_report);
Joonwoo Park0976d012011-12-22 11:48:18 -08003714
3715 if (!read_fw_bin) {
3716 tabla->mclk_cb(codec, 1);
3717 tabla_mbhc_init(codec);
3718 tabla_mbhc_cal(codec);
3719 tabla_mbhc_calc_thres(codec);
3720 tabla->mclk_cb(codec, 0);
3721 tabla_codec_calibrate_hs_polling(codec);
3722 rc = tabla_codec_enable_hs_detect(codec, 1);
3723 } else {
Patrick Lai64b43262011-12-06 17:29:15 -08003724 schedule_delayed_work(&tabla->mbhc_firmware_dwork,
3725 usecs_to_jiffies(MBHC_FW_READ_TIMEOUT));
Joonwoo Park0976d012011-12-22 11:48:18 -08003726 }
Patrick Lai49efeac2011-11-03 11:01:12 -07003727
3728 if (!IS_ERR_VALUE(rc)) {
3729 snd_soc_update_bits(codec, TABLA_A_RX_HPH_OCP_CTL, 0x10,
3730 0x10);
3731 tabla_enable_irq(codec->control_data,
3732 TABLA_IRQ_HPH_PA_OCPL_FAULT);
3733 tabla_enable_irq(codec->control_data,
3734 TABLA_IRQ_HPH_PA_OCPR_FAULT);
3735 }
3736
3737 return rc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003738}
3739EXPORT_SYMBOL_GPL(tabla_hs_detect);
3740
Bradley Rubincb1e2732011-06-23 16:49:20 -07003741static irqreturn_t tabla_dce_handler(int irq, void *data)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003742{
3743 struct tabla_priv *priv = data;
3744 struct snd_soc_codec *codec = priv->codec;
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07003745 short bias_value;
Bradley Rubincb1e2732011-06-23 16:49:20 -07003746
3747 tabla_disable_irq(codec->control_data, TABLA_IRQ_MBHC_REMOVAL);
3748 tabla_disable_irq(codec->control_data, TABLA_IRQ_MBHC_POTENTIAL);
Joonwoo Park8b1f0982011-12-08 17:12:45 -08003749 tabla_lock_sleep(priv);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003750
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003751 bias_value = tabla_codec_read_dce_result(codec);
Joonwoo Park0976d012011-12-22 11:48:18 -08003752 pr_debug("%s: button press interrupt, DCE: %d,%d\n",
3753 __func__, bias_value,
3754 tabla_codec_sta_dce_v(codec, 1, bias_value));
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003755
Bhalchandra Gajare30cf4842011-10-17 18:12:52 -07003756 bias_value = tabla_codec_read_sta_result(codec);
Joonwoo Park0976d012011-12-22 11:48:18 -08003757 pr_debug("%s: button press interrupt, STA: %d,%d\n",
3758 __func__, bias_value,
3759 tabla_codec_sta_dce_v(codec, 0, bias_value));
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07003760 /*
3761 * TODO: If button pressed is not button 0,
3762 * report the button press event immediately.
3763 */
3764 priv->buttons_pressed |= SND_JACK_BTN_0;
Bradley Rubincb1e2732011-06-23 16:49:20 -07003765
Bradley Rubin688c66a2011-08-16 12:25:13 -07003766 msleep(100);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003767
Joonwoo Park8b1f0982011-12-08 17:12:45 -08003768 if (schedule_delayed_work(&priv->btn0_dwork,
3769 msecs_to_jiffies(400)) == 0) {
3770 WARN(1, "Button pressed twice without release event\n");
3771 tabla_unlock_sleep(priv);
3772 }
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07003773
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003774 return IRQ_HANDLED;
3775}
3776
Bradley Rubincb1e2732011-06-23 16:49:20 -07003777static irqreturn_t tabla_release_handler(int irq, void *data)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003778{
3779 struct tabla_priv *priv = data;
3780 struct snd_soc_codec *codec = priv->codec;
Joonwoo Park0976d012011-12-22 11:48:18 -08003781 int ret, mb_v;
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07003782
Bradley Rubin4d09cf42011-08-17 17:59:16 -07003783 pr_debug("%s\n", __func__);
3784 tabla_disable_irq(codec->control_data, TABLA_IRQ_MBHC_RELEASE);
Joonwoo Park8b1f0982011-12-08 17:12:45 -08003785 tabla_lock_sleep(priv);
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07003786
Bradley Rubincb1e2732011-06-23 16:49:20 -07003787 if (priv->buttons_pressed & SND_JACK_BTN_0) {
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07003788 ret = cancel_delayed_work(&priv->btn0_dwork);
3789
3790 if (ret == 0) {
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07003791 pr_debug("%s: Reporting long button release event\n",
3792 __func__);
Joonwoo Park0976d012011-12-22 11:48:18 -08003793 if (priv->button_jack)
Joonwoo Park8b1f0982011-12-08 17:12:45 -08003794 tabla_snd_soc_jack_report(priv,
3795 priv->button_jack, 0,
3796 SND_JACK_BTN_0);
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07003797 } else {
Joonwoo Park8b1f0982011-12-08 17:12:45 -08003798 /* if scheduled btn0_dwork is canceled from here,
3799 * we have to unlock from here instead btn0_work */
3800 tabla_unlock_sleep(priv);
Joonwoo Park0976d012011-12-22 11:48:18 -08003801 mb_v = tabla_codec_sta_dce(codec, 0);
3802 pr_debug("%s: Mic Voltage on release STA: %d,%d\n",
3803 __func__, mb_v,
3804 tabla_codec_sta_dce_v(codec, 0, mb_v));
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07003805
Joonwoo Park0976d012011-12-22 11:48:18 -08003806 if (mb_v < -2000 || mb_v > -670)
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07003807 pr_debug("%s: Fake buttton press interrupt\n",
3808 __func__);
Joonwoo Park0976d012011-12-22 11:48:18 -08003809 else if (priv->button_jack) {
3810 pr_debug("%s:reporting short button "
3811 "press and release\n", __func__);
3812 tabla_snd_soc_jack_report(priv,
3813 priv->button_jack,
3814 SND_JACK_BTN_0,
3815 SND_JACK_BTN_0);
3816 tabla_snd_soc_jack_report(priv,
3817 priv->button_jack,
3818 0, SND_JACK_BTN_0);
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07003819 }
3820 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003821
Bradley Rubincb1e2732011-06-23 16:49:20 -07003822 priv->buttons_pressed &= ~SND_JACK_BTN_0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003823 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003824
Bradley Rubin688c66a2011-08-16 12:25:13 -07003825 tabla_codec_start_hs_polling(codec);
Joonwoo Park8b1f0982011-12-08 17:12:45 -08003826 tabla_unlock_sleep(priv);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003827 return IRQ_HANDLED;
3828}
3829
Bradley Rubincb1e2732011-06-23 16:49:20 -07003830static void tabla_codec_shutdown_hs_removal_detect(struct snd_soc_codec *codec)
3831{
3832 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
Joonwoo Park0976d012011-12-22 11:48:18 -08003833 const struct tabla_mbhc_general_cfg *generic =
3834 TABLA_MBHC_CAL_GENERAL_PTR(tabla->calibration);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003835
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07003836 if (!tabla->mclk_enabled && !tabla->mbhc_polling_active)
Bradley Rubincb1e2732011-06-23 16:49:20 -07003837 tabla_codec_enable_config_mode(codec, 1);
3838
3839 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x2, 0x2);
3840 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL, 0x6, 0x0);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003841
Joonwoo Park0976d012011-12-22 11:48:18 -08003842 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.mbhc_reg, 0x80, 0x00);
3843
3844 usleep_range(generic->t_shutdown_plug_rem,
3845 generic->t_shutdown_plug_rem);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003846
3847 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0xA, 0x8);
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07003848 if (!tabla->mclk_enabled && !tabla->mbhc_polling_active)
Bradley Rubincb1e2732011-06-23 16:49:20 -07003849 tabla_codec_enable_config_mode(codec, 0);
3850
3851 snd_soc_write(codec, TABLA_A_MBHC_SCALING_MUX_1, 0x00);
3852}
3853
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003854static void tabla_codec_shutdown_hs_polling(struct snd_soc_codec *codec)
3855{
3856 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003857
3858 tabla_codec_shutdown_hs_removal_detect(codec);
3859
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07003860 if (!tabla->mclk_enabled) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003861 snd_soc_update_bits(codec, TABLA_A_TX_COM_BIAS, 0xE0, 0x00);
3862 tabla_codec_enable_bandgap(codec, TABLA_BANDGAP_AUDIO_MODE);
3863 tabla_codec_enable_clock_block(codec, 0);
3864 }
3865
3866 tabla->mbhc_polling_active = false;
3867}
3868
Patrick Lai49efeac2011-11-03 11:01:12 -07003869static irqreturn_t tabla_hphl_ocp_irq(int irq, void *data)
3870{
3871 struct tabla_priv *tabla = data;
3872 struct snd_soc_codec *codec;
3873
3874 pr_info("%s: received HPHL OCP irq\n", __func__);
3875
3876 if (tabla) {
3877 codec = tabla->codec;
Patrick Laic7cae882011-11-18 11:52:49 -08003878 if (tabla->hphlocp_cnt++ < TABLA_OCP_ATTEMPT) {
3879 pr_info("%s: retry\n", __func__);
3880 snd_soc_update_bits(codec, TABLA_A_RX_HPH_OCP_CTL, 0x10,
3881 0x00);
3882 snd_soc_update_bits(codec, TABLA_A_RX_HPH_OCP_CTL, 0x10,
3883 0x10);
3884 } else {
3885 tabla_disable_irq(codec->control_data,
3886 TABLA_IRQ_HPH_PA_OCPL_FAULT);
3887 tabla->hphlocp_cnt = 0;
3888 tabla->hph_status |= SND_JACK_OC_HPHL;
3889 if (tabla->headset_jack)
3890 tabla_snd_soc_jack_report(tabla,
3891 tabla->headset_jack,
3892 tabla->hph_status,
3893 TABLA_JACK_MASK);
Patrick Lai49efeac2011-11-03 11:01:12 -07003894 }
3895 } else {
3896 pr_err("%s: Bad tabla private data\n", __func__);
3897 }
3898
3899 return IRQ_HANDLED;
3900}
3901
3902static irqreturn_t tabla_hphr_ocp_irq(int irq, void *data)
3903{
3904 struct tabla_priv *tabla = data;
3905 struct snd_soc_codec *codec;
3906
3907 pr_info("%s: received HPHR OCP irq\n", __func__);
3908
3909 if (tabla) {
3910 codec = tabla->codec;
Patrick Laic7cae882011-11-18 11:52:49 -08003911 if (tabla->hphrocp_cnt++ < TABLA_OCP_ATTEMPT) {
3912 pr_info("%s: retry\n", __func__);
3913 snd_soc_update_bits(codec, TABLA_A_RX_HPH_OCP_CTL, 0x10,
3914 0x00);
3915 snd_soc_update_bits(codec, TABLA_A_RX_HPH_OCP_CTL, 0x10,
3916 0x10);
3917 } else {
3918 tabla_disable_irq(codec->control_data,
3919 TABLA_IRQ_HPH_PA_OCPR_FAULT);
3920 tabla->hphrocp_cnt = 0;
3921 tabla->hph_status |= SND_JACK_OC_HPHR;
3922 if (tabla->headset_jack)
3923 tabla_snd_soc_jack_report(tabla,
3924 tabla->headset_jack,
3925 tabla->hph_status,
3926 TABLA_JACK_MASK);
Patrick Lai49efeac2011-11-03 11:01:12 -07003927 }
3928 } else {
3929 pr_err("%s: Bad tabla private data\n", __func__);
3930 }
3931
3932 return IRQ_HANDLED;
3933}
3934
Joonwoo Parka9444452011-12-08 18:48:27 -08003935static void tabla_sync_hph_state(struct tabla_priv *tabla)
3936{
3937 if (test_and_clear_bit(TABLA_HPHR_PA_OFF_ACK,
3938 &tabla->hph_pa_dac_state)) {
3939 pr_debug("%s: HPHR clear flag and enable PA\n", __func__);
3940 snd_soc_update_bits(tabla->codec, TABLA_A_RX_HPH_CNP_EN, 0x10,
3941 1 << 4);
3942 }
3943 if (test_and_clear_bit(TABLA_HPHL_PA_OFF_ACK,
3944 &tabla->hph_pa_dac_state)) {
3945 pr_debug("%s: HPHL clear flag and enable PA\n", __func__);
3946 snd_soc_update_bits(tabla->codec, TABLA_A_RX_HPH_CNP_EN, 0x20,
3947 1 << 5);
3948 }
3949
3950 if (test_and_clear_bit(TABLA_HPHR_DAC_OFF_ACK,
3951 &tabla->hph_pa_dac_state)) {
3952 pr_debug("%s: HPHR clear flag and enable DAC\n", __func__);
3953 snd_soc_update_bits(tabla->codec, TABLA_A_RX_HPH_R_DAC_CTL,
3954 0xC0, 0xC0);
3955 }
3956 if (test_and_clear_bit(TABLA_HPHL_DAC_OFF_ACK,
3957 &tabla->hph_pa_dac_state)) {
3958 pr_debug("%s: HPHL clear flag and enable DAC\n", __func__);
3959 snd_soc_update_bits(tabla->codec, TABLA_A_RX_HPH_L_DAC_CTL,
3960 0xC0, 0xC0);
3961 }
3962}
3963
Bradley Rubincb1e2732011-06-23 16:49:20 -07003964static irqreturn_t tabla_hs_insert_irq(int irq, void *data)
3965{
3966 struct tabla_priv *priv = data;
3967 struct snd_soc_codec *codec = priv->codec;
Joonwoo Park0976d012011-12-22 11:48:18 -08003968 const struct tabla_mbhc_plug_detect_cfg *plug_det =
3969 TABLA_MBHC_CAL_PLUG_DET_PTR(priv->calibration);
Bradley Rubin355611a2011-08-24 14:01:18 -07003970 int ldo_h_on, micb_cfilt_on;
Joonwoo Park0976d012011-12-22 11:48:18 -08003971 short mb_v;
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003972 u8 is_removal;
Joonwoo Park0976d012011-12-22 11:48:18 -08003973 int mic_mv;
Bhalchandra Gajare343cbb02011-09-07 18:58:19 -07003974
Joonwoo Parkf4267c22012-01-10 13:25:24 -08003975 pr_debug("%s: enter\n", __func__);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003976 tabla_disable_irq(codec->control_data, TABLA_IRQ_MBHC_INSERTION);
Joonwoo Park8b1f0982011-12-08 17:12:45 -08003977 tabla_lock_sleep(priv);
3978
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003979 is_removal = snd_soc_read(codec, TABLA_A_CDC_MBHC_INT_CTL) & 0x02;
3980 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_INT_CTL, 0x03, 0x00);
3981
3982 /* Turn off both HPH and MIC line schmitt triggers */
Joonwoo Park0976d012011-12-22 11:48:18 -08003983 snd_soc_update_bits(codec, priv->mbhc_bias_regs.mbhc_reg, 0x90, 0x00);
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003984 snd_soc_update_bits(codec, TABLA_A_MBHC_HPH, 0x13, 0x00);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003985
Joonwoo Parkf4267c22012-01-10 13:25:24 -08003986 if (priv->mbhc_fake_ins_start &&
3987 time_after(jiffies, priv->mbhc_fake_ins_start +
3988 msecs_to_jiffies(TABLA_FAKE_INS_THRESHOLD_MS))) {
Bhalchandra Gajare9494fa262011-11-10 19:25:59 -08003989 pr_debug("%s: fake context interrupt, reset insertion\n",
Joonwoo Parkf4267c22012-01-10 13:25:24 -08003990 __func__);
3991 priv->mbhc_fake_ins_start = 0;
Bhalchandra Gajare9494fa262011-11-10 19:25:59 -08003992 tabla_codec_shutdown_hs_polling(codec);
3993 tabla_codec_enable_hs_detect(codec, 1);
3994 return IRQ_HANDLED;
3995 }
3996
Bradley Rubin355611a2011-08-24 14:01:18 -07003997 ldo_h_on = snd_soc_read(codec, TABLA_A_LDO_H_MODE_1) & 0x80;
Joonwoo Park0976d012011-12-22 11:48:18 -08003998 micb_cfilt_on = snd_soc_read(codec, priv->mbhc_bias_regs.cfilt_ctl)
3999 & 0x80;
Bradley Rubin355611a2011-08-24 14:01:18 -07004000
4001 if (!ldo_h_on)
4002 snd_soc_update_bits(codec, TABLA_A_LDO_H_MODE_1, 0x80, 0x80);
4003 if (!micb_cfilt_on)
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07004004 snd_soc_update_bits(codec, priv->mbhc_bias_regs.cfilt_ctl,
Joonwoo Park0976d012011-12-22 11:48:18 -08004005 0x80, 0x80);
4006 if (plug_det->t_ins_complete > 20)
4007 msleep(plug_det->t_ins_complete);
4008 else
4009 usleep_range(plug_det->t_ins_complete * 1000,
4010 plug_det->t_ins_complete * 1000);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004011
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07004012 if (!ldo_h_on)
4013 snd_soc_update_bits(codec, TABLA_A_LDO_H_MODE_1, 0x80, 0x0);
4014 if (!micb_cfilt_on)
4015 snd_soc_update_bits(codec, priv->mbhc_bias_regs.cfilt_ctl,
Joonwoo Park0976d012011-12-22 11:48:18 -08004016 0x80, 0x0);
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07004017
4018 if (is_removal) {
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07004019 /*
4020 * If headphone is removed while playback is in progress,
4021 * it is possible that micbias will be switched to VDDIO.
4022 */
4023 if (priv->mbhc_micbias_switched)
4024 tabla_codec_switch_micbias(codec, 0);
Patrick Lai72aa4da2011-12-08 12:38:18 -08004025 priv->hph_status &= ~SND_JACK_HEADPHONE;
Joonwoo Parka9444452011-12-08 18:48:27 -08004026
4027 /* If headphone PA is on, check if userspace receives
4028 * removal event to sync-up PA's state */
4029 if (tabla_is_hph_pa_on(codec)) {
4030 set_bit(TABLA_HPHL_PA_OFF_ACK, &priv->hph_pa_dac_state);
4031 set_bit(TABLA_HPHR_PA_OFF_ACK, &priv->hph_pa_dac_state);
4032 }
4033
4034 if (tabla_is_hph_dac_on(codec, 1))
4035 set_bit(TABLA_HPHL_DAC_OFF_ACK,
4036 &priv->hph_pa_dac_state);
4037 if (tabla_is_hph_dac_on(codec, 0))
4038 set_bit(TABLA_HPHR_DAC_OFF_ACK,
4039 &priv->hph_pa_dac_state);
4040
Bradley Rubincb1e2732011-06-23 16:49:20 -07004041 if (priv->headset_jack) {
4042 pr_debug("%s: Reporting removal\n", __func__);
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004043 tabla_snd_soc_jack_report(priv, priv->headset_jack,
4044 priv->hph_status,
4045 TABLA_JACK_MASK);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004046 }
4047 tabla_codec_shutdown_hs_removal_detect(codec);
4048 tabla_codec_enable_hs_detect(codec, 1);
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004049 tabla_unlock_sleep(priv);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004050 return IRQ_HANDLED;
4051 }
4052
Joonwoo Park0976d012011-12-22 11:48:18 -08004053 mb_v = tabla_codec_setup_hs_polling(codec);
4054 mic_mv = tabla_codec_sta_dce_v(codec, 0, mb_v);
Bradley Rubin355611a2011-08-24 14:01:18 -07004055
Joonwoo Park0976d012011-12-22 11:48:18 -08004056 if (mb_v > (short) priv->mbhc_data.v_ins_hu) {
Joonwoo Parkf4267c22012-01-10 13:25:24 -08004057 pr_debug("%s: Fake insertion interrupt since %dmsec ago, "
4058 "STA : %d,%d\n", __func__,
4059 (priv->mbhc_fake_ins_start ?
4060 jiffies_to_msecs(jiffies -
4061 priv->mbhc_fake_ins_start) :
4062 0),
4063 mb_v, mic_mv);
4064 if (time_after(jiffies,
4065 priv->mbhc_fake_ins_start +
4066 msecs_to_jiffies(TABLA_FAKE_INS_THRESHOLD_MS))) {
4067 /* Disable HPH trigger and enable MIC line trigger */
4068 snd_soc_update_bits(codec, TABLA_A_MBHC_HPH, 0x12,
4069 0x00);
4070 snd_soc_update_bits(codec,
4071 priv->mbhc_bias_regs.mbhc_reg, 0x60,
4072 plug_det->mic_current << 5);
4073 snd_soc_update_bits(codec,
4074 priv->mbhc_bias_regs.mbhc_reg,
4075 0x80, 0x80);
4076 usleep_range(plug_det->t_mic_pid, plug_det->t_mic_pid);
4077 snd_soc_update_bits(codec,
4078 priv->mbhc_bias_regs.mbhc_reg,
4079 0x10, 0x10);
4080 } else {
4081 if (priv->mbhc_fake_ins_start == 0)
4082 priv->mbhc_fake_ins_start = jiffies;
4083 /* Setup normal insert detection
4084 * Enable HPH Schmitt Trigger
4085 */
4086 snd_soc_update_bits(codec, TABLA_A_MBHC_HPH,
4087 0x13 | 0x0C,
4088 0x13 | plug_det->hph_current << 2);
4089 }
Bhalchandra Gajare9494fa262011-11-10 19:25:59 -08004090 /* Setup for insertion detection */
4091 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_INT_CTL, 0x2, 0);
Bhalchandra Gajare9494fa262011-11-10 19:25:59 -08004092 tabla_enable_irq(codec->control_data, TABLA_IRQ_MBHC_INSERTION);
4093 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_INT_CTL, 0x1, 0x1);
4094
Joonwoo Park0976d012011-12-22 11:48:18 -08004095 } else if (mb_v < (short) priv->mbhc_data.v_no_mic) {
4096 pr_debug("%s: Headphone Detected, mb_v: %d,%d\n",
4097 __func__, mb_v, mic_mv);
Joonwoo Parkf4267c22012-01-10 13:25:24 -08004098 priv->mbhc_fake_ins_start = 0;
Patrick Lai49efeac2011-11-03 11:01:12 -07004099 priv->hph_status |= SND_JACK_HEADPHONE;
Bradley Rubincb1e2732011-06-23 16:49:20 -07004100 if (priv->headset_jack) {
4101 pr_debug("%s: Reporting insertion %d\n", __func__,
Joonwoo Park0976d012011-12-22 11:48:18 -08004102 SND_JACK_HEADPHONE);
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004103 tabla_snd_soc_jack_report(priv, priv->headset_jack,
4104 priv->hph_status,
4105 TABLA_JACK_MASK);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004106 }
4107 tabla_codec_shutdown_hs_polling(codec);
4108 tabla_codec_enable_hs_detect(codec, 0);
Joonwoo Parka9444452011-12-08 18:48:27 -08004109 tabla_sync_hph_state(priv);
Bhalchandra Gajare343cbb02011-09-07 18:58:19 -07004110 } else {
Joonwoo Park0976d012011-12-22 11:48:18 -08004111 pr_debug("%s: Headset detected, mb_v: %d,%d\n",
4112 __func__, mb_v, mic_mv);
Joonwoo Parkf4267c22012-01-10 13:25:24 -08004113 priv->mbhc_fake_ins_start = 0;
Patrick Lai49efeac2011-11-03 11:01:12 -07004114 priv->hph_status |= SND_JACK_HEADSET;
Bradley Rubincb1e2732011-06-23 16:49:20 -07004115 if (priv->headset_jack) {
4116 pr_debug("%s: Reporting insertion %d\n", __func__,
Joonwoo Park0976d012011-12-22 11:48:18 -08004117 SND_JACK_HEADSET);
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004118 tabla_snd_soc_jack_report(priv, priv->headset_jack,
4119 priv->hph_status,
4120 TABLA_JACK_MASK);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004121 }
Joonwoo Parkf4267c22012-01-10 13:25:24 -08004122 /* avoid false button press detect */
4123 msleep(50);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004124 tabla_codec_start_hs_polling(codec);
Joonwoo Parka9444452011-12-08 18:48:27 -08004125 tabla_sync_hph_state(priv);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004126 }
4127
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004128 tabla_unlock_sleep(priv);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004129 return IRQ_HANDLED;
4130}
4131
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004132static irqreturn_t tabla_hs_remove_irq(int irq, void *data)
4133{
4134 struct tabla_priv *priv = data;
4135 struct snd_soc_codec *codec = priv->codec;
Joonwoo Park0976d012011-12-22 11:48:18 -08004136 const struct tabla_mbhc_general_cfg *generic =
4137 TABLA_MBHC_CAL_GENERAL_PTR(priv->calibration);
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07004138 short bias_value;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004139
4140 tabla_disable_irq(codec->control_data, TABLA_IRQ_MBHC_REMOVAL);
4141 tabla_disable_irq(codec->control_data, TABLA_IRQ_MBHC_POTENTIAL);
Bradley Rubin4d09cf42011-08-17 17:59:16 -07004142 tabla_disable_irq(codec->control_data, TABLA_IRQ_MBHC_RELEASE);
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004143 tabla_lock_sleep(priv);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004144
Joonwoo Park0976d012011-12-22 11:48:18 -08004145 usleep_range(generic->t_shutdown_plug_rem,
4146 generic->t_shutdown_plug_rem);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004147
Joonwoo Park0976d012011-12-22 11:48:18 -08004148 bias_value = tabla_codec_sta_dce(codec, 1);
4149 pr_debug("removal interrupt, DCE: %d,%d\n",
4150 bias_value, tabla_codec_sta_dce_v(codec, 1, bias_value));
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07004151
Joonwoo Park0976d012011-12-22 11:48:18 -08004152 if (bias_value < (short) priv->mbhc_data.v_ins_h) {
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07004153 pr_debug("False alarm, headset not actually removed\n");
4154 tabla_codec_start_hs_polling(codec);
4155 } else {
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07004156 /*
4157 * If this removal is not false, first check the micbias
4158 * switch status and switch it to LDOH if it is already
4159 * switched to VDDIO.
4160 */
4161 if (priv->mbhc_micbias_switched)
4162 tabla_codec_switch_micbias(codec, 0);
Patrick Lai49efeac2011-11-03 11:01:12 -07004163 priv->hph_status &= ~SND_JACK_HEADSET;
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07004164 if (priv->headset_jack) {
4165 pr_debug("%s: Reporting removal\n", __func__);
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004166 tabla_snd_soc_jack_report(priv, priv->headset_jack, 0,
4167 TABLA_JACK_MASK);
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07004168 }
4169 tabla_codec_shutdown_hs_polling(codec);
4170
4171 tabla_codec_enable_hs_detect(codec, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004172 }
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004173
4174 tabla_unlock_sleep(priv);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004175 return IRQ_HANDLED;
4176}
4177
4178static unsigned long slimbus_value;
4179
4180static irqreturn_t tabla_slimbus_irq(int irq, void *data)
4181{
4182 struct tabla_priv *priv = data;
4183 struct snd_soc_codec *codec = priv->codec;
4184 int i, j;
4185 u8 val;
4186
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004187 tabla_lock_sleep(priv);
4188
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004189 for (i = 0; i < TABLA_SLIM_NUM_PORT_REG; i++) {
4190 slimbus_value = tabla_interface_reg_read(codec->control_data,
4191 TABLA_SLIM_PGD_PORT_INT_STATUS0 + i);
4192 for_each_set_bit(j, &slimbus_value, BITS_PER_BYTE) {
4193 val = tabla_interface_reg_read(codec->control_data,
4194 TABLA_SLIM_PGD_PORT_INT_SOURCE0 + i*8 + j);
4195 if (val & 0x1)
4196 pr_err_ratelimited("overflow error on port %x,"
4197 " value %x\n", i*8 + j, val);
4198 if (val & 0x2)
4199 pr_err_ratelimited("underflow error on port %x,"
4200 " value %x\n", i*8 + j, val);
4201 }
4202 tabla_interface_reg_write(codec->control_data,
4203 TABLA_SLIM_PGD_PORT_INT_CLR0 + i, 0xFF);
4204 }
4205
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004206 tabla_unlock_sleep(priv);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004207 return IRQ_HANDLED;
4208}
4209
Patrick Lai3043fba2011-08-01 14:15:57 -07004210
4211static int tabla_handle_pdata(struct tabla_priv *tabla)
4212{
4213 struct snd_soc_codec *codec = tabla->codec;
4214 struct tabla_pdata *pdata = tabla->pdata;
4215 int k1, k2, k3, rc = 0;
Santosh Mardi22920282011-10-26 02:38:40 +05304216 u8 leg_mode = pdata->amic_settings.legacy_mode;
4217 u8 txfe_bypass = pdata->amic_settings.txfe_enable;
4218 u8 txfe_buff = pdata->amic_settings.txfe_buff;
4219 u8 flag = pdata->amic_settings.use_pdata;
4220 u8 i = 0, j = 0;
4221 u8 val_txfe = 0, value = 0;
Patrick Lai3043fba2011-08-01 14:15:57 -07004222
4223 if (!pdata) {
4224 rc = -ENODEV;
4225 goto done;
4226 }
4227
4228 /* Make sure settings are correct */
4229 if ((pdata->micbias.ldoh_v > TABLA_LDOH_2P85_V) ||
4230 (pdata->micbias.bias1_cfilt_sel > TABLA_CFILT3_SEL) ||
4231 (pdata->micbias.bias2_cfilt_sel > TABLA_CFILT3_SEL) ||
4232 (pdata->micbias.bias3_cfilt_sel > TABLA_CFILT3_SEL) ||
4233 (pdata->micbias.bias4_cfilt_sel > TABLA_CFILT3_SEL)) {
4234 rc = -EINVAL;
4235 goto done;
4236 }
4237
4238 /* figure out k value */
4239 k1 = tabla_find_k_value(pdata->micbias.ldoh_v,
4240 pdata->micbias.cfilt1_mv);
4241 k2 = tabla_find_k_value(pdata->micbias.ldoh_v,
4242 pdata->micbias.cfilt2_mv);
4243 k3 = tabla_find_k_value(pdata->micbias.ldoh_v,
4244 pdata->micbias.cfilt3_mv);
4245
4246 if (IS_ERR_VALUE(k1) || IS_ERR_VALUE(k2) || IS_ERR_VALUE(k3)) {
4247 rc = -EINVAL;
4248 goto done;
4249 }
4250
4251 /* Set voltage level and always use LDO */
4252 snd_soc_update_bits(codec, TABLA_A_LDO_H_MODE_1, 0x0C,
4253 (pdata->micbias.ldoh_v << 2));
4254
4255 snd_soc_update_bits(codec, TABLA_A_MICB_CFILT_1_VAL, 0xFC,
4256 (k1 << 2));
4257 snd_soc_update_bits(codec, TABLA_A_MICB_CFILT_2_VAL, 0xFC,
4258 (k2 << 2));
4259 snd_soc_update_bits(codec, TABLA_A_MICB_CFILT_3_VAL, 0xFC,
4260 (k3 << 2));
4261
4262 snd_soc_update_bits(codec, TABLA_A_MICB_1_CTL, 0x60,
4263 (pdata->micbias.bias1_cfilt_sel << 5));
4264 snd_soc_update_bits(codec, TABLA_A_MICB_2_CTL, 0x60,
4265 (pdata->micbias.bias2_cfilt_sel << 5));
4266 snd_soc_update_bits(codec, TABLA_A_MICB_3_CTL, 0x60,
4267 (pdata->micbias.bias3_cfilt_sel << 5));
4268 snd_soc_update_bits(codec, TABLA_A_MICB_4_CTL, 0x60,
4269 (pdata->micbias.bias4_cfilt_sel << 5));
4270
Santosh Mardi22920282011-10-26 02:38:40 +05304271 for (i = 0; i < 6; j++, i += 2) {
4272 if (flag & (0x01 << i)) {
4273 value = (leg_mode & (0x01 << i)) ? 0x10 : 0x00;
4274 val_txfe = (txfe_bypass & (0x01 << i)) ? 0x20 : 0x00;
4275 val_txfe = val_txfe |
4276 ((txfe_buff & (0x01 << i)) ? 0x10 : 0x00);
4277 snd_soc_update_bits(codec, TABLA_A_TX_1_2_EN + j * 10,
4278 0x10, value);
4279 snd_soc_update_bits(codec,
4280 TABLA_A_TX_1_2_TEST_EN + j * 10,
4281 0x30, val_txfe);
4282 }
4283 if (flag & (0x01 << (i + 1))) {
4284 value = (leg_mode & (0x01 << (i + 1))) ? 0x01 : 0x00;
4285 val_txfe = (txfe_bypass &
4286 (0x01 << (i + 1))) ? 0x02 : 0x00;
4287 val_txfe |= (txfe_buff &
4288 (0x01 << (i + 1))) ? 0x01 : 0x00;
4289 snd_soc_update_bits(codec, TABLA_A_TX_1_2_EN + j * 10,
4290 0x01, value);
4291 snd_soc_update_bits(codec,
4292 TABLA_A_TX_1_2_TEST_EN + j * 10,
4293 0x03, val_txfe);
4294 }
4295 }
4296 if (flag & 0x40) {
4297 value = (leg_mode & 0x40) ? 0x10 : 0x00;
4298 value = value | ((txfe_bypass & 0x40) ? 0x02 : 0x00);
4299 value = value | ((txfe_buff & 0x40) ? 0x01 : 0x00);
4300 snd_soc_update_bits(codec, TABLA_A_TX_7_MBHC_EN,
4301 0x13, value);
4302 }
Patrick Lai49efeac2011-11-03 11:01:12 -07004303
4304 if (pdata->ocp.use_pdata) {
4305 /* not defined in CODEC specification */
4306 if (pdata->ocp.hph_ocp_limit == 1 ||
4307 pdata->ocp.hph_ocp_limit == 5) {
4308 rc = -EINVAL;
4309 goto done;
4310 }
4311 snd_soc_update_bits(codec, TABLA_A_RX_COM_OCP_CTL,
4312 0x0F, pdata->ocp.num_attempts);
4313 snd_soc_write(codec, TABLA_A_RX_COM_OCP_COUNT,
4314 ((pdata->ocp.run_time << 4) | pdata->ocp.wait_time));
4315 snd_soc_update_bits(codec, TABLA_A_RX_HPH_OCP_CTL,
4316 0xE0, (pdata->ocp.hph_ocp_limit << 5));
4317 }
Patrick Lai3043fba2011-08-01 14:15:57 -07004318done:
4319 return rc;
4320}
4321
Kiran Kandi1f6fd722011-08-11 10:36:11 -07004322static const struct tabla_reg_mask_val tabla_1_1_reg_defaults[] = {
4323
4324 /* Tabla 1.1 MICBIAS changes */
4325 TABLA_REG_VAL(TABLA_A_MICB_1_INT_RBIAS, 0x24),
4326 TABLA_REG_VAL(TABLA_A_MICB_2_INT_RBIAS, 0x24),
4327 TABLA_REG_VAL(TABLA_A_MICB_3_INT_RBIAS, 0x24),
4328 TABLA_REG_VAL(TABLA_A_MICB_4_INT_RBIAS, 0x24),
4329
4330 /* Tabla 1.1 HPH changes */
4331 TABLA_REG_VAL(TABLA_A_RX_HPH_BIAS_PA, 0x57),
4332 TABLA_REG_VAL(TABLA_A_RX_HPH_BIAS_LDO, 0x56),
4333
4334 /* Tabla 1.1 EAR PA changes */
4335 TABLA_REG_VAL(TABLA_A_RX_EAR_BIAS_PA, 0xA6),
4336 TABLA_REG_VAL(TABLA_A_RX_EAR_GAIN, 0x02),
4337 TABLA_REG_VAL(TABLA_A_RX_EAR_VCM, 0x03),
4338
4339 /* Tabla 1.1 Lineout_5 Changes */
4340 TABLA_REG_VAL(TABLA_A_RX_LINE_5_GAIN, 0x10),
4341
4342 /* Tabla 1.1 RX Changes */
4343 TABLA_REG_VAL(TABLA_A_CDC_RX1_B5_CTL, 0x78),
4344 TABLA_REG_VAL(TABLA_A_CDC_RX2_B5_CTL, 0x78),
4345 TABLA_REG_VAL(TABLA_A_CDC_RX3_B5_CTL, 0x78),
4346 TABLA_REG_VAL(TABLA_A_CDC_RX4_B5_CTL, 0x78),
4347 TABLA_REG_VAL(TABLA_A_CDC_RX5_B5_CTL, 0x78),
4348 TABLA_REG_VAL(TABLA_A_CDC_RX6_B5_CTL, 0x78),
4349 TABLA_REG_VAL(TABLA_A_CDC_RX7_B5_CTL, 0x78),
4350
4351 /* Tabla 1.1 RX1 and RX2 Changes */
4352 TABLA_REG_VAL(TABLA_A_CDC_RX1_B6_CTL, 0xA0),
4353 TABLA_REG_VAL(TABLA_A_CDC_RX2_B6_CTL, 0xA0),
4354
4355 /* Tabla 1.1 RX3 to RX7 Changes */
4356 TABLA_REG_VAL(TABLA_A_CDC_RX3_B6_CTL, 0x80),
4357 TABLA_REG_VAL(TABLA_A_CDC_RX4_B6_CTL, 0x80),
4358 TABLA_REG_VAL(TABLA_A_CDC_RX5_B6_CTL, 0x80),
4359 TABLA_REG_VAL(TABLA_A_CDC_RX6_B6_CTL, 0x80),
4360 TABLA_REG_VAL(TABLA_A_CDC_RX7_B6_CTL, 0x80),
4361
4362 /* Tabla 1.1 CLASSG Changes */
4363 TABLA_REG_VAL(TABLA_A_CDC_CLSG_FREQ_THRESH_B3_CTL, 0x1B),
4364};
4365
4366static const struct tabla_reg_mask_val tabla_2_0_reg_defaults[] = {
4367
4368 /* Tabla 2.0 MICBIAS changes */
4369 TABLA_REG_VAL(TABLA_A_MICB_2_MBHC, 0x02),
4370};
4371
4372static void tabla_update_reg_defaults(struct snd_soc_codec *codec)
4373{
4374 u32 i;
4375
4376 for (i = 0; i < ARRAY_SIZE(tabla_1_1_reg_defaults); i++)
4377 snd_soc_write(codec, tabla_1_1_reg_defaults[i].reg,
4378 tabla_1_1_reg_defaults[i].val);
4379
4380 for (i = 0; i < ARRAY_SIZE(tabla_2_0_reg_defaults); i++)
4381 snd_soc_write(codec, tabla_2_0_reg_defaults[i].reg,
4382 tabla_2_0_reg_defaults[i].val);
4383}
4384
4385static const struct tabla_reg_mask_val tabla_codec_reg_init_val[] = {
Patrick Laic7cae882011-11-18 11:52:49 -08004386 /* Initialize current threshold to 350MA
4387 * number of wait and run cycles to 4096
4388 */
Patrick Lai49efeac2011-11-03 11:01:12 -07004389 {TABLA_A_RX_HPH_OCP_CTL, 0xE0, 0x60},
Patrick Laic7cae882011-11-18 11:52:49 -08004390 {TABLA_A_RX_COM_OCP_COUNT, 0xFF, 0xFF},
Kiran Kandi1f6fd722011-08-11 10:36:11 -07004391
Santosh Mardi32171012011-10-28 23:32:06 +05304392 {TABLA_A_QFUSE_CTL, 0xFF, 0x03},
4393
Kiran Kandi1f6fd722011-08-11 10:36:11 -07004394 /* Initialize gain registers to use register gain */
4395 {TABLA_A_RX_HPH_L_GAIN, 0x10, 0x10},
4396 {TABLA_A_RX_HPH_R_GAIN, 0x10, 0x10},
4397 {TABLA_A_RX_LINE_1_GAIN, 0x10, 0x10},
4398 {TABLA_A_RX_LINE_2_GAIN, 0x10, 0x10},
4399 {TABLA_A_RX_LINE_3_GAIN, 0x10, 0x10},
4400 {TABLA_A_RX_LINE_4_GAIN, 0x10, 0x10},
4401
4402 /* Initialize mic biases to differential mode */
4403 {TABLA_A_MICB_1_INT_RBIAS, 0x24, 0x24},
4404 {TABLA_A_MICB_2_INT_RBIAS, 0x24, 0x24},
4405 {TABLA_A_MICB_3_INT_RBIAS, 0x24, 0x24},
4406 {TABLA_A_MICB_4_INT_RBIAS, 0x24, 0x24},
4407
4408 {TABLA_A_CDC_CONN_CLSG_CTL, 0x3C, 0x14},
4409
4410 /* Use 16 bit sample size for TX1 to TX6 */
4411 {TABLA_A_CDC_CONN_TX_SB_B1_CTL, 0x30, 0x20},
4412 {TABLA_A_CDC_CONN_TX_SB_B2_CTL, 0x30, 0x20},
4413 {TABLA_A_CDC_CONN_TX_SB_B3_CTL, 0x30, 0x20},
4414 {TABLA_A_CDC_CONN_TX_SB_B4_CTL, 0x30, 0x20},
4415 {TABLA_A_CDC_CONN_TX_SB_B5_CTL, 0x30, 0x20},
4416 {TABLA_A_CDC_CONN_TX_SB_B6_CTL, 0x30, 0x20},
4417
4418 /* Use 16 bit sample size for TX7 to TX10 */
4419 {TABLA_A_CDC_CONN_TX_SB_B7_CTL, 0x60, 0x40},
4420 {TABLA_A_CDC_CONN_TX_SB_B8_CTL, 0x60, 0x40},
4421 {TABLA_A_CDC_CONN_TX_SB_B9_CTL, 0x60, 0x40},
4422 {TABLA_A_CDC_CONN_TX_SB_B10_CTL, 0x60, 0x40},
4423
4424 /* Use 16 bit sample size for RX */
4425 {TABLA_A_CDC_CONN_RX_SB_B1_CTL, 0xFF, 0xAA},
4426 {TABLA_A_CDC_CONN_RX_SB_B2_CTL, 0xFF, 0xAA},
4427
4428 /*enable HPF filter for TX paths */
4429 {TABLA_A_CDC_TX1_MUX_CTL, 0x8, 0x0},
4430 {TABLA_A_CDC_TX2_MUX_CTL, 0x8, 0x0},
4431 {TABLA_A_CDC_TX3_MUX_CTL, 0x8, 0x0},
4432 {TABLA_A_CDC_TX4_MUX_CTL, 0x8, 0x0},
4433 {TABLA_A_CDC_TX5_MUX_CTL, 0x8, 0x0},
4434 {TABLA_A_CDC_TX6_MUX_CTL, 0x8, 0x0},
4435 {TABLA_A_CDC_TX7_MUX_CTL, 0x8, 0x0},
4436 {TABLA_A_CDC_TX8_MUX_CTL, 0x8, 0x0},
4437 {TABLA_A_CDC_TX9_MUX_CTL, 0x8, 0x0},
4438 {TABLA_A_CDC_TX10_MUX_CTL, 0x8, 0x0},
4439};
4440
4441static void tabla_codec_init_reg(struct snd_soc_codec *codec)
4442{
4443 u32 i;
4444
4445 for (i = 0; i < ARRAY_SIZE(tabla_codec_reg_init_val); i++)
4446 snd_soc_update_bits(codec, tabla_codec_reg_init_val[i].reg,
4447 tabla_codec_reg_init_val[i].mask,
4448 tabla_codec_reg_init_val[i].val);
4449}
4450
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004451static int tabla_codec_probe(struct snd_soc_codec *codec)
4452{
4453 struct tabla *control;
4454 struct tabla_priv *tabla;
4455 struct snd_soc_dapm_context *dapm = &codec->dapm;
4456 int ret = 0;
4457 int i;
Kiran Kandi8b3a8302011-09-27 16:13:28 -07004458 u8 tabla_version;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004459
4460 codec->control_data = dev_get_drvdata(codec->dev->parent);
4461 control = codec->control_data;
4462
4463 tabla = kzalloc(sizeof(struct tabla_priv), GFP_KERNEL);
4464 if (!tabla) {
4465 dev_err(codec->dev, "Failed to allocate private data\n");
4466 return -ENOMEM;
4467 }
4468
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07004469 /* Make sure mbhc micbias register addresses are zeroed out */
4470 memset(&tabla->mbhc_bias_regs, 0,
4471 sizeof(struct mbhc_micbias_regs));
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07004472 tabla->cfilt_k_value = 0;
4473 tabla->mbhc_micbias_switched = false;
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07004474
Joonwoo Park0976d012011-12-22 11:48:18 -08004475 /* Make sure mbhc intenal calibration data is zeroed out */
4476 memset(&tabla->mbhc_data, 0,
4477 sizeof(struct mbhc_internal_cal_data));
Joonwoo Park433149a2012-01-11 09:53:54 -08004478 tabla->mbhc_data.t_sta_dce = DEFAULT_DCE_STA_WAIT;
Joonwoo Park0976d012011-12-22 11:48:18 -08004479 tabla->mbhc_data.t_dce = DEFAULT_DCE_WAIT;
4480 tabla->mbhc_data.t_sta = DEFAULT_STA_WAIT;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004481 snd_soc_codec_set_drvdata(codec, tabla);
4482
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07004483 tabla->mclk_enabled = false;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004484 tabla->bandgap_type = TABLA_BANDGAP_OFF;
4485 tabla->clock_active = false;
4486 tabla->config_mode_active = false;
4487 tabla->mbhc_polling_active = false;
Joonwoo Parkf4267c22012-01-10 13:25:24 -08004488 tabla->mbhc_fake_ins_start = 0;
Bradley Rubincb3950a2011-08-18 13:07:26 -07004489 tabla->no_mic_headset_override = false;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004490 tabla->codec = codec;
Patrick Lai3043fba2011-08-01 14:15:57 -07004491 tabla->pdata = dev_get_platdata(codec->dev->parent);
Santosh Mardie15e2302011-11-15 10:39:23 +05304492 tabla->intf_type = tabla_get_intf_type();
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004493 atomic_set(&tabla->pm_cnt, 1);
4494 init_waitqueue_head(&tabla->pm_wq);
Patrick Lai3043fba2011-08-01 14:15:57 -07004495
Santosh Mardi22920282011-10-26 02:38:40 +05304496 tabla_update_reg_defaults(codec);
4497 tabla_codec_init_reg(codec);
Patrick Lai3043fba2011-08-01 14:15:57 -07004498
Santosh Mardi22920282011-10-26 02:38:40 +05304499 ret = tabla_handle_pdata(tabla);
Patrick Lai3043fba2011-08-01 14:15:57 -07004500 if (IS_ERR_VALUE(ret)) {
4501 pr_err("%s: bad pdata\n", __func__);
4502 goto err_pdata;
4503 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004504
4505 /* TODO only enable bandgap when necessary in order to save power */
4506 tabla_codec_enable_bandgap(codec, TABLA_BANDGAP_AUDIO_MODE);
4507 tabla_codec_enable_clock_block(codec, 0);
4508
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004509 snd_soc_add_controls(codec, tabla_snd_controls,
4510 ARRAY_SIZE(tabla_snd_controls));
4511 snd_soc_dapm_new_controls(dapm, tabla_dapm_widgets,
4512 ARRAY_SIZE(tabla_dapm_widgets));
Santosh Mardie15e2302011-11-15 10:39:23 +05304513 if (tabla->intf_type == TABLA_INTERFACE_TYPE_I2C) {
4514 snd_soc_dapm_new_controls(dapm, tabla_dapm_i2s_widgets,
4515 ARRAY_SIZE(tabla_dapm_i2s_widgets));
4516 snd_soc_dapm_add_routes(dapm, audio_i2s_map,
4517 ARRAY_SIZE(audio_i2s_map));
4518 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004519 snd_soc_dapm_add_routes(dapm, audio_map, ARRAY_SIZE(audio_map));
Kiran Kandi8b3a8302011-09-27 16:13:28 -07004520
4521 tabla_version = snd_soc_read(codec, TABLA_A_CHIP_VERSION);
Joonwoo Park0976d012011-12-22 11:48:18 -08004522 pr_info("%s : Tabla version reg 0x%2x\n", __func__,
4523 (u32)tabla_version);
Kiran Kandi8b3a8302011-09-27 16:13:28 -07004524
4525 tabla_version &= 0x1F;
4526 pr_info("%s : Tabla version %u\n", __func__, (u32)tabla_version);
4527
Kiran Kandi7a9fd902011-11-14 13:51:45 -08004528 if ((tabla_version == TABLA_VERSION_1_0) ||
4529 (tabla_version == TABLA_VERSION_1_1)) {
4530 snd_soc_dapm_add_routes(dapm, tabla_1_x_lineout_2_to_4_map,
Kiran Kandi8b3a8302011-09-27 16:13:28 -07004531 ARRAY_SIZE(tabla_1_x_lineout_2_to_4_map));
4532
Kiran Kandi7a9fd902011-11-14 13:51:45 -08004533 } else if (tabla_version == TABLA_VERSION_2_0) {
4534 snd_soc_dapm_add_routes(dapm, tabla_2_x_lineout_2_to_4_map,
4535 ARRAY_SIZE(tabla_2_x_lineout_2_to_4_map));
4536 } else {
4537 pr_err("%s : ERROR. Unsupported Tabla version 0x%2x\n",
4538 __func__, (u32)tabla_version);
4539 goto err_pdata;
4540 }
4541
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004542 snd_soc_dapm_sync(dapm);
4543
4544 ret = tabla_request_irq(codec->control_data, TABLA_IRQ_MBHC_INSERTION,
4545 tabla_hs_insert_irq, "Headset insert detect", tabla);
4546 if (ret) {
4547 pr_err("%s: Failed to request irq %d\n", __func__,
4548 TABLA_IRQ_MBHC_INSERTION);
4549 goto err_insert_irq;
4550 }
4551 tabla_disable_irq(codec->control_data, TABLA_IRQ_MBHC_INSERTION);
4552
4553 ret = tabla_request_irq(codec->control_data, TABLA_IRQ_MBHC_REMOVAL,
4554 tabla_hs_remove_irq, "Headset remove detect", tabla);
4555 if (ret) {
4556 pr_err("%s: Failed to request irq %d\n", __func__,
4557 TABLA_IRQ_MBHC_REMOVAL);
4558 goto err_remove_irq;
4559 }
4560 tabla_disable_irq(codec->control_data, TABLA_IRQ_MBHC_REMOVAL);
4561
4562 ret = tabla_request_irq(codec->control_data, TABLA_IRQ_MBHC_POTENTIAL,
Bradley Rubincb1e2732011-06-23 16:49:20 -07004563 tabla_dce_handler, "DC Estimation detect", tabla);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004564 if (ret) {
4565 pr_err("%s: Failed to request irq %d\n", __func__,
4566 TABLA_IRQ_MBHC_POTENTIAL);
4567 goto err_potential_irq;
4568 }
4569 tabla_disable_irq(codec->control_data, TABLA_IRQ_MBHC_POTENTIAL);
4570
Bradley Rubincb1e2732011-06-23 16:49:20 -07004571 ret = tabla_request_irq(codec->control_data, TABLA_IRQ_MBHC_RELEASE,
4572 tabla_release_handler, "Button Release detect", tabla);
4573 if (ret) {
4574 pr_err("%s: Failed to request irq %d\n", __func__,
4575 TABLA_IRQ_MBHC_RELEASE);
4576 goto err_release_irq;
4577 }
Bradley Rubin4d09cf42011-08-17 17:59:16 -07004578 tabla_disable_irq(codec->control_data, TABLA_IRQ_MBHC_RELEASE);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004579
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004580 ret = tabla_request_irq(codec->control_data, TABLA_IRQ_SLIMBUS,
4581 tabla_slimbus_irq, "SLIMBUS Slave", tabla);
4582 if (ret) {
4583 pr_err("%s: Failed to request irq %d\n", __func__,
4584 TABLA_IRQ_SLIMBUS);
4585 goto err_slimbus_irq;
4586 }
4587
4588 for (i = 0; i < TABLA_SLIM_NUM_PORT_REG; i++)
4589 tabla_interface_reg_write(codec->control_data,
4590 TABLA_SLIM_PGD_PORT_INT_EN0 + i, 0xFF);
4591
Patrick Lai49efeac2011-11-03 11:01:12 -07004592 ret = tabla_request_irq(codec->control_data,
4593 TABLA_IRQ_HPH_PA_OCPL_FAULT, tabla_hphl_ocp_irq,
4594 "HPH_L OCP detect", tabla);
4595 if (ret) {
4596 pr_err("%s: Failed to request irq %d\n", __func__,
4597 TABLA_IRQ_HPH_PA_OCPL_FAULT);
4598 goto err_hphl_ocp_irq;
4599 }
Patrick Lai92032be2011-12-19 14:14:25 -08004600 tabla_disable_irq(codec->control_data, TABLA_IRQ_HPH_PA_OCPL_FAULT);
Patrick Lai49efeac2011-11-03 11:01:12 -07004601
4602 ret = tabla_request_irq(codec->control_data,
4603 TABLA_IRQ_HPH_PA_OCPR_FAULT, tabla_hphr_ocp_irq,
4604 "HPH_R OCP detect", tabla);
4605 if (ret) {
4606 pr_err("%s: Failed to request irq %d\n", __func__,
4607 TABLA_IRQ_HPH_PA_OCPR_FAULT);
4608 goto err_hphr_ocp_irq;
4609 }
Patrick Lai92032be2011-12-19 14:14:25 -08004610 tabla_disable_irq(codec->control_data, TABLA_IRQ_HPH_PA_OCPR_FAULT);
Patrick Lai49efeac2011-11-03 11:01:12 -07004611
Bradley Rubincb3950a2011-08-18 13:07:26 -07004612#ifdef CONFIG_DEBUG_FS
4613 debug_tabla_priv = tabla;
4614#endif
4615
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004616 return ret;
4617
Patrick Lai49efeac2011-11-03 11:01:12 -07004618err_hphr_ocp_irq:
4619 tabla_free_irq(codec->control_data, TABLA_IRQ_HPH_PA_OCPL_FAULT, tabla);
4620err_hphl_ocp_irq:
4621 tabla_free_irq(codec->control_data, TABLA_IRQ_SLIMBUS, tabla);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004622err_slimbus_irq:
Bradley Rubincb1e2732011-06-23 16:49:20 -07004623 tabla_free_irq(codec->control_data, TABLA_IRQ_MBHC_RELEASE, tabla);
4624err_release_irq:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004625 tabla_free_irq(codec->control_data, TABLA_IRQ_MBHC_POTENTIAL, tabla);
4626err_potential_irq:
4627 tabla_free_irq(codec->control_data, TABLA_IRQ_MBHC_REMOVAL, tabla);
4628err_remove_irq:
4629 tabla_free_irq(codec->control_data, TABLA_IRQ_MBHC_INSERTION, tabla);
4630err_insert_irq:
Patrick Lai3043fba2011-08-01 14:15:57 -07004631err_pdata:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004632 kfree(tabla);
4633 return ret;
4634}
4635static int tabla_codec_remove(struct snd_soc_codec *codec)
4636{
4637 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
4638 tabla_free_irq(codec->control_data, TABLA_IRQ_SLIMBUS, tabla);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004639 tabla_free_irq(codec->control_data, TABLA_IRQ_MBHC_RELEASE, tabla);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004640 tabla_free_irq(codec->control_data, TABLA_IRQ_MBHC_POTENTIAL, tabla);
4641 tabla_free_irq(codec->control_data, TABLA_IRQ_MBHC_REMOVAL, tabla);
4642 tabla_free_irq(codec->control_data, TABLA_IRQ_MBHC_INSERTION, tabla);
4643 tabla_codec_disable_clock_block(codec);
4644 tabla_codec_enable_bandgap(codec, TABLA_BANDGAP_OFF);
Patrick Lai64b43262011-12-06 17:29:15 -08004645 if (tabla->mbhc_fw)
4646 release_firmware(tabla->mbhc_fw);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004647 kfree(tabla);
4648 return 0;
4649}
4650static struct snd_soc_codec_driver soc_codec_dev_tabla = {
4651 .probe = tabla_codec_probe,
4652 .remove = tabla_codec_remove,
4653 .read = tabla_read,
4654 .write = tabla_write,
4655
4656 .readable_register = tabla_readable,
4657 .volatile_register = tabla_volatile,
4658
4659 .reg_cache_size = TABLA_CACHE_SIZE,
4660 .reg_cache_default = tabla_reg_defaults,
4661 .reg_word_size = 1,
4662};
Bradley Rubincb3950a2011-08-18 13:07:26 -07004663
4664#ifdef CONFIG_DEBUG_FS
4665static struct dentry *debugfs_poke;
4666
4667static int codec_debug_open(struct inode *inode, struct file *file)
4668{
4669 file->private_data = inode->i_private;
4670 return 0;
4671}
4672
4673static ssize_t codec_debug_write(struct file *filp,
4674 const char __user *ubuf, size_t cnt, loff_t *ppos)
4675{
4676 char lbuf[32];
4677 char *buf;
4678 int rc;
4679
4680 if (cnt > sizeof(lbuf) - 1)
4681 return -EINVAL;
4682
4683 rc = copy_from_user(lbuf, ubuf, cnt);
4684 if (rc)
4685 return -EFAULT;
4686
4687 lbuf[cnt] = '\0';
4688 buf = (char *)lbuf;
4689 debug_tabla_priv->no_mic_headset_override = (*strsep(&buf, " ") == '0')
4690 ? false : true;
4691
4692 return rc;
4693}
4694
4695static const struct file_operations codec_debug_ops = {
4696 .open = codec_debug_open,
4697 .write = codec_debug_write,
4698};
4699#endif
4700
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004701#ifdef CONFIG_PM
4702static int tabla_suspend(struct device *dev)
4703{
4704 int ret = 0, cnt;
4705 struct platform_device *pdev = to_platform_device(dev);
4706 struct tabla_priv *tabla = platform_get_drvdata(pdev);
4707
4708 cnt = atomic_read(&tabla->pm_cnt);
4709 if (cnt > 0) {
4710 if (wait_event_timeout(tabla->pm_wq,
4711 (atomic_cmpxchg(&tabla->pm_cnt, 1, 0)
4712 == 1), 5 * HZ)) {
4713 dev_dbg(dev, "system suspend pm_cnt %d\n",
4714 atomic_read(&tabla->pm_cnt));
4715 } else {
4716 dev_err(dev, "%s timed out pm_cnt = %d\n",
4717 __func__, atomic_read(&tabla->pm_cnt));
4718 WARN_ON_ONCE(1);
4719 ret = -EBUSY;
4720 }
4721 } else if (cnt == 0)
4722 dev_warn(dev, "system is already in suspend, pm_cnt %d\n",
4723 atomic_read(&tabla->pm_cnt));
4724 else {
4725 WARN(1, "unexpected pm_cnt %d\n", cnt);
4726 ret = -EFAULT;
4727 }
4728
4729 return ret;
4730}
4731
4732static int tabla_resume(struct device *dev)
4733{
4734 int ret = 0, cnt;
4735 struct platform_device *pdev = to_platform_device(dev);
4736 struct tabla_priv *tabla = platform_get_drvdata(pdev);
4737
4738 cnt = atomic_cmpxchg(&tabla->pm_cnt, 0, 1);
4739 if (cnt == 0) {
4740 dev_dbg(dev, "system resume, pm_cnt %d\n",
4741 atomic_read(&tabla->pm_cnt));
4742 wake_up_all(&tabla->pm_wq);
4743 } else if (cnt > 0)
4744 dev_warn(dev, "system is already awake, pm_cnt %d\n", cnt);
4745 else {
4746 WARN(1, "unexpected pm_cnt %d\n", cnt);
4747 ret = -EFAULT;
4748 }
4749
4750 return ret;
4751}
4752
4753static const struct dev_pm_ops tabla_pm_ops = {
4754 .suspend = tabla_suspend,
4755 .resume = tabla_resume,
4756};
4757#endif
4758
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004759static int __devinit tabla_probe(struct platform_device *pdev)
4760{
Santosh Mardie15e2302011-11-15 10:39:23 +05304761 int ret = 0;
Bradley Rubincb3950a2011-08-18 13:07:26 -07004762#ifdef CONFIG_DEBUG_FS
4763 debugfs_poke = debugfs_create_file("TRRS",
4764 S_IFREG | S_IRUGO, NULL, (void *) "TRRS", &codec_debug_ops);
4765
4766#endif
Santosh Mardie15e2302011-11-15 10:39:23 +05304767 if (tabla_get_intf_type() == TABLA_INTERFACE_TYPE_SLIMBUS)
4768 ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_tabla,
4769 tabla_dai, ARRAY_SIZE(tabla_dai));
4770 else if (tabla_get_intf_type() == TABLA_INTERFACE_TYPE_I2C)
4771 ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_tabla,
4772 tabla_i2s_dai, ARRAY_SIZE(tabla_i2s_dai));
4773 return ret;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004774}
4775static int __devexit tabla_remove(struct platform_device *pdev)
4776{
4777 snd_soc_unregister_codec(&pdev->dev);
Bradley Rubincb3950a2011-08-18 13:07:26 -07004778
4779#ifdef CONFIG_DEBUG_FS
4780 debugfs_remove(debugfs_poke);
4781#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004782 return 0;
4783}
4784static struct platform_driver tabla_codec_driver = {
4785 .probe = tabla_probe,
4786 .remove = tabla_remove,
4787 .driver = {
4788 .name = "tabla_codec",
4789 .owner = THIS_MODULE,
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004790#ifdef CONFIG_PM
4791 .pm = &tabla_pm_ops,
4792#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004793 },
4794};
4795
4796static int __init tabla_codec_init(void)
4797{
4798 return platform_driver_register(&tabla_codec_driver);
4799}
4800
4801static void __exit tabla_codec_exit(void)
4802{
4803 platform_driver_unregister(&tabla_codec_driver);
4804}
4805
4806module_init(tabla_codec_init);
4807module_exit(tabla_codec_exit);
4808
4809MODULE_DESCRIPTION("Tabla codec driver");
4810MODULE_VERSION("1.0");
4811MODULE_LICENSE("GPL v2");