blob: ffe6944448f6fc755f2ffba52980613ce885ecac [file] [log] [blame]
Lucille Sylvester51b764d2011-12-15 16:51:52 -07001/* Copyright (c) 2002,2007-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
Steve Mucklef132c6c2012-06-06 18:30:57 -070013#include <linux/module.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070014#include <linux/uaccess.h>
15#include <linux/vmalloc.h>
16#include <linux/ioctl.h>
17#include <linux/sched.h>
18
19#include <mach/socinfo.h>
20
21#include "kgsl.h"
22#include "kgsl_pwrscale.h"
23#include "kgsl_cffdump.h"
24#include "kgsl_sharedmem.h"
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -060025#include "kgsl_iommu.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070026
27#include "adreno.h"
28#include "adreno_pm4types.h"
29#include "adreno_debugfs.h"
30#include "adreno_postmortem.h"
31
Jeremy Gebbeneebc4612011-08-31 10:15:21 -070032#include "a2xx_reg.h"
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070033#include "a3xx_reg.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070034
35#define DRIVER_VERSION_MAJOR 3
36#define DRIVER_VERSION_MINOR 1
37
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070038/* Adreno MH arbiter config*/
39#define ADRENO_CFG_MHARB \
40 (0x10 \
41 | (0 << MH_ARBITER_CONFIG__SAME_PAGE_GRANULARITY__SHIFT) \
42 | (1 << MH_ARBITER_CONFIG__L1_ARB_ENABLE__SHIFT) \
43 | (1 << MH_ARBITER_CONFIG__L1_ARB_HOLD_ENABLE__SHIFT) \
44 | (0 << MH_ARBITER_CONFIG__L2_ARB_CONTROL__SHIFT) \
45 | (1 << MH_ARBITER_CONFIG__PAGE_SIZE__SHIFT) \
46 | (1 << MH_ARBITER_CONFIG__TC_REORDER_ENABLE__SHIFT) \
47 | (1 << MH_ARBITER_CONFIG__TC_ARB_HOLD_ENABLE__SHIFT) \
48 | (0 << MH_ARBITER_CONFIG__IN_FLIGHT_LIMIT_ENABLE__SHIFT) \
49 | (0x8 << MH_ARBITER_CONFIG__IN_FLIGHT_LIMIT__SHIFT) \
50 | (1 << MH_ARBITER_CONFIG__CP_CLNT_ENABLE__SHIFT) \
51 | (1 << MH_ARBITER_CONFIG__VGT_CLNT_ENABLE__SHIFT) \
52 | (1 << MH_ARBITER_CONFIG__TC_CLNT_ENABLE__SHIFT) \
53 | (1 << MH_ARBITER_CONFIG__RB_CLNT_ENABLE__SHIFT) \
54 | (1 << MH_ARBITER_CONFIG__PA_CLNT_ENABLE__SHIFT))
55
56#define ADRENO_MMU_CONFIG \
57 (0x01 \
58 | (MMU_CONFIG << MH_MMU_CONFIG__RB_W_CLNT_BEHAVIOR__SHIFT) \
59 | (MMU_CONFIG << MH_MMU_CONFIG__CP_W_CLNT_BEHAVIOR__SHIFT) \
60 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R0_CLNT_BEHAVIOR__SHIFT) \
61 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R1_CLNT_BEHAVIOR__SHIFT) \
62 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R2_CLNT_BEHAVIOR__SHIFT) \
63 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R3_CLNT_BEHAVIOR__SHIFT) \
64 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R4_CLNT_BEHAVIOR__SHIFT) \
65 | (MMU_CONFIG << MH_MMU_CONFIG__VGT_R0_CLNT_BEHAVIOR__SHIFT) \
66 | (MMU_CONFIG << MH_MMU_CONFIG__VGT_R1_CLNT_BEHAVIOR__SHIFT) \
67 | (MMU_CONFIG << MH_MMU_CONFIG__TC_R_CLNT_BEHAVIOR__SHIFT) \
68 | (MMU_CONFIG << MH_MMU_CONFIG__PA_W_CLNT_BEHAVIOR__SHIFT))
69
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070070static const struct kgsl_functable adreno_functable;
71
72static struct adreno_device device_3d0 = {
73 .dev = {
Jeremy Gebben84d75d02012-03-01 14:47:45 -070074 KGSL_DEVICE_COMMON_INIT(device_3d0.dev),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070075 .name = DEVICE_3D0_NAME,
76 .id = KGSL_DEVICE_3D0,
Jeremy Gebben4e8aada2011-07-12 10:07:47 -060077 .mh = {
78 .mharb = ADRENO_CFG_MHARB,
79 /* Remove 1k boundary check in z470 to avoid a GPU
80 * hang. Notice that this solution won't work if
81 * both EBI and SMI are used
82 */
83 .mh_intf_cfg1 = 0x00032f07,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070084 /* turn off memory protection unit by setting
85 acceptable physical address range to include
86 all pages. */
87 .mpu_base = 0x00000000,
88 .mpu_range = 0xFFFFF000,
89 },
Jeremy Gebben4e8aada2011-07-12 10:07:47 -060090 .mmu = {
91 .config = ADRENO_MMU_CONFIG,
92 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070093 .pwrctrl = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070094 .irq_name = KGSL_3D0_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070095 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070096 .iomemname = KGSL_3D0_REG_MEMORY,
97 .ftbl = &adreno_functable,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070098#ifdef CONFIG_HAS_EARLYSUSPEND
Jordan Crouse9f739212011-07-28 08:37:57 -060099 .display_off = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700100 .level = EARLY_SUSPEND_LEVEL_STOP_DRAWING,
101 .suspend = kgsl_early_suspend_driver,
102 .resume = kgsl_late_resume_driver,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700103 },
Jordan Crouse9f739212011-07-28 08:37:57 -0600104#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700105 },
Jordan Crouse7501d452012-04-19 08:58:44 -0600106 .gmem_base = 0,
107 .gmem_size = SZ_256K,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700108 .pfp_fw = NULL,
109 .pm4_fw = NULL,
Jordan Crouse95b33272011-11-11 14:50:12 -0700110 .wait_timeout = 10000, /* in milliseconds */
Jeremy Gebbend0ab6ad2012-04-06 11:13:35 -0600111 .ib_check_level = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700112};
113
Tarun Karra3335f142012-06-19 14:11:48 -0700114/* This set of registers are used for Hang detection
115 * If the values of these registers are same after
116 * KGSL_TIMEOUT_PART time, GPU hang is reported in
117 * kernel log.
118 */
119unsigned int hang_detect_regs[] = {
120 A3XX_RBBM_STATUS,
121 REG_CP_RB_RPTR,
122 REG_CP_IB1_BASE,
123 REG_CP_IB1_BUFSZ,
124 REG_CP_IB2_BASE,
125 REG_CP_IB2_BUFSZ,
126};
127
128const unsigned int hang_detect_regs_count = ARRAY_SIZE(hang_detect_regs);
Jordan Crouse95b33272011-11-11 14:50:12 -0700129
Jordan Crouse505df9c2011-07-28 08:37:59 -0600130/*
131 * This is the master list of all GPU cores that are supported by this
132 * driver.
133 */
134
135#define ANY_ID (~0)
136
137static const struct {
138 enum adreno_gpurev gpurev;
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600139 unsigned int core, major, minor, patchid;
Jordan Crouse505df9c2011-07-28 08:37:59 -0600140 const char *pm4fw;
141 const char *pfpfw;
142 struct adreno_gpudev *gpudev;
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700143 unsigned int istore_size;
144 unsigned int pix_shader_start;
Jordan Crousec6b3a992012-02-04 10:23:51 -0700145 unsigned int instruction_size; /* Size of an instruction in dwords */
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530146 unsigned int gmem_size; /* size of gmem for gpu*/
Jordan Crouse505df9c2011-07-28 08:37:59 -0600147} adreno_gpulist[] = {
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600148 { ADRENO_REV_A200, 0, 2, ANY_ID, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700149 "yamato_pm4.fw", "yamato_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530150 512, 384, 3, SZ_256K },
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530151 { ADRENO_REV_A203, 0, 1, 1, ANY_ID,
152 "yamato_pm4.fw", "yamato_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530153 512, 384, 3, SZ_256K },
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600154 { ADRENO_REV_A205, 0, 1, 0, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700155 "yamato_pm4.fw", "yamato_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530156 512, 384, 3, SZ_256K },
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600157 { ADRENO_REV_A220, 2, 1, ANY_ID, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700158 "leia_pm4_470.fw", "leia_pfp_470.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530159 512, 384, 3, SZ_512K },
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600160 /*
161 * patchlevel 5 (8960v2) needs special pm4 firmware to work around
162 * a hardware problem.
163 */
164 { ADRENO_REV_A225, 2, 2, 0, 5,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700165 "a225p5_pm4.fw", "a225_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530166 1536, 768, 3, SZ_512K },
Carter Cooperf27ec722011-11-17 15:20:38 -0700167 { ADRENO_REV_A225, 2, 2, 0, 6,
168 "a225_pm4.fw", "a225_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530169 1536, 768, 3, SZ_512K },
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600170 { ADRENO_REV_A225, 2, 2, ANY_ID, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700171 "a225_pm4.fw", "a225_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530172 1536, 768, 3, SZ_512K },
173 /* A3XX doesn't use the pix_shader_start */
Sudhakara Rao Tentue13766d2012-06-12 06:00:26 +0530174 { ADRENO_REV_A305, 3, 0, 5, ANY_ID,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530175 "a300_pm4.fw", "a300_pfp.fw", &adreno_a3xx_gpudev,
176 512, 0, 2, SZ_256K },
Jordan Crousec6b3a992012-02-04 10:23:51 -0700177 /* A3XX doesn't use the pix_shader_start */
Jordan Croused2b30d22012-05-21 08:41:51 -0600178 { ADRENO_REV_A320, 3, 2, 0, ANY_ID,
Jordan Crousec6b3a992012-02-04 10:23:51 -0700179 "a300_pm4.fw", "a300_pfp.fw", &adreno_a3xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530180 512, 0, 2, SZ_512K },
Jordan Crousec6b3a992012-02-04 10:23:51 -0700181
Jordan Crouse505df9c2011-07-28 08:37:59 -0600182};
183
Jordan Crouseb368e9b2012-04-27 14:01:59 -0600184static irqreturn_t adreno_irq_handler(struct kgsl_device *device)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700185{
Jordan Crousea78c9172011-07-11 13:14:09 -0600186 irqreturn_t result;
Jordan Crousea78c9172011-07-11 13:14:09 -0600187 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700188
Jordan Crousea78c9172011-07-11 13:14:09 -0600189 result = adreno_dev->gpudev->irq_handler(adreno_dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700190
191 if (device->requested_state == KGSL_STATE_NONE) {
192 if (device->pwrctrl.nap_allowed == true) {
Jeremy Gebben388c2972011-12-16 09:05:07 -0700193 kgsl_pwrctrl_request_state(device, KGSL_STATE_NAP);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700194 queue_work(device->work_queue, &device->idle_check_ws);
195 } else if (device->pwrscale.policy != NULL) {
196 queue_work(device->work_queue, &device->idle_check_ws);
197 }
198 }
199
200 /* Reset the time-out in our idle timer */
Tarun Karra68755762012-01-12 16:07:09 -0800201 mod_timer_pending(&device->idle_timer,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700202 jiffies + device->pwrctrl.interval_timeout);
203 return result;
204}
205
Jordan Crouse9f739212011-07-28 08:37:57 -0600206static void adreno_cleanup_pt(struct kgsl_device *device,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700207 struct kgsl_pagetable *pagetable)
208{
209 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
210 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
211
212 kgsl_mmu_unmap(pagetable, &rb->buffer_desc);
213
214 kgsl_mmu_unmap(pagetable, &rb->memptrs_desc);
215
216 kgsl_mmu_unmap(pagetable, &device->memstore);
217
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600218 kgsl_mmu_unmap(pagetable, &device->mmu.setstate_memory);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700219}
220
221static int adreno_setup_pt(struct kgsl_device *device,
222 struct kgsl_pagetable *pagetable)
223{
224 int result = 0;
225 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
226 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
227
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700228 result = kgsl_mmu_map_global(pagetable, &rb->buffer_desc,
229 GSL_PT_PAGE_RV);
230 if (result)
231 goto error;
232
233 result = kgsl_mmu_map_global(pagetable, &rb->memptrs_desc,
234 GSL_PT_PAGE_RV | GSL_PT_PAGE_WV);
235 if (result)
236 goto unmap_buffer_desc;
237
238 result = kgsl_mmu_map_global(pagetable, &device->memstore,
239 GSL_PT_PAGE_RV | GSL_PT_PAGE_WV);
240 if (result)
241 goto unmap_memptrs_desc;
242
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600243 result = kgsl_mmu_map_global(pagetable, &device->mmu.setstate_memory,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700244 GSL_PT_PAGE_RV | GSL_PT_PAGE_WV);
245 if (result)
246 goto unmap_memstore_desc;
247
248 return result;
249
250unmap_memstore_desc:
251 kgsl_mmu_unmap(pagetable, &device->memstore);
252
253unmap_memptrs_desc:
254 kgsl_mmu_unmap(pagetable, &rb->memptrs_desc);
255
256unmap_buffer_desc:
257 kgsl_mmu_unmap(pagetable, &rb->buffer_desc);
258
259error:
260 return result;
261}
262
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600263static void adreno_iommu_setstate(struct kgsl_device *device,
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600264 unsigned int context_id,
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600265 uint32_t flags)
266{
267 unsigned int pt_val, reg_pt_val;
268 unsigned int link[200];
269 unsigned int *cmds = &link[0];
270 int sizedwords = 0;
271 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
272 struct kgsl_memdesc **reg_map_desc;
Pu Chened8cbb52012-06-04 18:18:48 -0700273 void *reg_map_array = NULL;
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600274 int num_iommu_units, i;
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600275 struct kgsl_context *context;
276 struct adreno_context *adreno_ctx = NULL;
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600277
278 if (!adreno_dev->drawctxt_active)
279 return kgsl_mmu_device_setstate(&device->mmu, flags);
280 num_iommu_units = kgsl_mmu_get_reg_map_desc(&device->mmu,
281 &reg_map_array);
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600282
283 context = idr_find(&device->context_idr, context_id);
284 adreno_ctx = context->devctxt;
285
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600286 reg_map_desc = reg_map_array;
287
288 if (kgsl_mmu_enable_clk(&device->mmu,
289 KGSL_IOMMU_CONTEXT_USER))
290 goto done;
291
Shubhraprakash Das939c0d42012-06-15 11:40:48 -0600292 cmds += __adreno_add_idle_indirect_cmds(cmds,
293 device->mmu.setstate_memory.gpuaddr +
294 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
295
Shubhraprakash Das19ca4a62012-05-18 12:11:20 -0600296 if (cpu_is_msm8960())
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600297 cmds += adreno_add_change_mh_phys_limit_cmds(cmds, 0xFFFFF000,
298 device->mmu.setstate_memory.gpuaddr +
299 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
300 else
301 cmds += adreno_add_bank_change_cmds(cmds,
302 KGSL_IOMMU_CONTEXT_USER,
303 device->mmu.setstate_memory.gpuaddr +
304 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
305
306 if (flags & KGSL_MMUFLAGS_PTUPDATE) {
307 pt_val = kgsl_mmu_pt_get_base_addr(device->mmu.hwpagetable);
308 /*
309 * We need to perfrom the following operations for all
310 * IOMMU units
311 */
312 for (i = 0; i < num_iommu_units; i++) {
313 reg_pt_val = (pt_val &
314 (KGSL_IOMMU_TTBR0_PA_MASK <<
315 KGSL_IOMMU_TTBR0_PA_SHIFT)) +
316 kgsl_mmu_get_pt_lsb(&device->mmu, i,
317 KGSL_IOMMU_CONTEXT_USER);
318 /*
319 * Set address of the new pagetable by writng to IOMMU
320 * TTBR0 register
321 */
322 *cmds++ = cp_type3_packet(CP_MEM_WRITE, 2);
323 *cmds++ = reg_map_desc[i]->gpuaddr +
324 (KGSL_IOMMU_CONTEXT_USER <<
325 KGSL_IOMMU_CTX_SHIFT) + KGSL_IOMMU_TTBR0;
326 *cmds++ = reg_pt_val;
327 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
328 *cmds++ = 0x00000000;
329
330 /*
331 * Read back the ttbr0 register as a barrier to ensure
332 * above writes have completed
333 */
334 cmds += adreno_add_read_cmds(device, cmds,
335 reg_map_desc[i]->gpuaddr +
336 (KGSL_IOMMU_CONTEXT_USER <<
337 KGSL_IOMMU_CTX_SHIFT) + KGSL_IOMMU_TTBR0,
338 reg_pt_val,
339 device->mmu.setstate_memory.gpuaddr +
340 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
341
342 /* set the asid */
343 *cmds++ = cp_type3_packet(CP_MEM_WRITE, 2);
344 *cmds++ = reg_map_desc[i]->gpuaddr +
345 (KGSL_IOMMU_CONTEXT_USER <<
346 KGSL_IOMMU_CTX_SHIFT) + KGSL_IOMMU_CONTEXTIDR;
347 *cmds++ = kgsl_mmu_get_hwpagetable_asid(&device->mmu);
348 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
349 *cmds++ = 0x00000000;
350
351 /* Read back asid to ensure above write completes */
352 cmds += adreno_add_read_cmds(device, cmds,
353 reg_map_desc[i]->gpuaddr +
354 (KGSL_IOMMU_CONTEXT_USER <<
355 KGSL_IOMMU_CTX_SHIFT) + KGSL_IOMMU_CONTEXTIDR,
356 kgsl_mmu_get_hwpagetable_asid(&device->mmu),
357 device->mmu.setstate_memory.gpuaddr +
358 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
359 }
360 /* invalidate all base pointers */
361 *cmds++ = cp_type3_packet(CP_INVALIDATE_STATE, 1);
362 *cmds++ = 0x7fff;
363
Shubhraprakash Das939c0d42012-06-15 11:40:48 -0600364 cmds += __adreno_add_idle_indirect_cmds(cmds,
365 device->mmu.setstate_memory.gpuaddr +
366 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600367 }
368 if (flags & KGSL_MMUFLAGS_TLBFLUSH) {
369 /*
370 * tlb flush based on asid, no need to flush entire tlb
371 */
372 for (i = 0; i < num_iommu_units; i++) {
373 *cmds++ = cp_type3_packet(CP_MEM_WRITE, 2);
374 *cmds++ = (reg_map_desc[i]->gpuaddr +
375 (KGSL_IOMMU_CONTEXT_USER <<
376 KGSL_IOMMU_CTX_SHIFT) +
377 KGSL_IOMMU_CTX_TLBIASID);
378 *cmds++ = kgsl_mmu_get_hwpagetable_asid(&device->mmu);
Shubhraprakash Dasbe397282012-07-09 10:25:01 -0600379
380 cmds += __adreno_add_idle_indirect_cmds(cmds,
381 device->mmu.setstate_memory.gpuaddr +
382 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
383
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600384 cmds += adreno_add_read_cmds(device, cmds,
385 reg_map_desc[i]->gpuaddr +
386 (KGSL_IOMMU_CONTEXT_USER <<
387 KGSL_IOMMU_CTX_SHIFT) +
388 KGSL_IOMMU_CONTEXTIDR,
389 kgsl_mmu_get_hwpagetable_asid(&device->mmu),
390 device->mmu.setstate_memory.gpuaddr +
391 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
392 }
393 }
394
Shubhraprakash Das19ca4a62012-05-18 12:11:20 -0600395 if (cpu_is_msm8960())
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600396 cmds += adreno_add_change_mh_phys_limit_cmds(cmds,
397 reg_map_desc[num_iommu_units - 1]->gpuaddr - PAGE_SIZE,
398 device->mmu.setstate_memory.gpuaddr +
399 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
400 else
401 cmds += adreno_add_bank_change_cmds(cmds,
402 KGSL_IOMMU_CONTEXT_PRIV,
403 device->mmu.setstate_memory.gpuaddr +
404 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
405
406 sizedwords += (cmds - &link[0]);
Shubhraprakash Dascb068072012-06-07 17:52:41 -0600407 if (sizedwords) {
Shubhraprakash Dascb068072012-06-07 17:52:41 -0600408 /*
409 * add an interrupt at the end of commands so that the smmu
410 * disable clock off function will get called
411 */
412 *cmds++ = cp_type3_packet(CP_INTERRUPT, 1);
413 *cmds++ = CP_INT_CNTL__RB_INT_MASK;
414 sizedwords += 2;
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600415 /* This returns the per context timestamp but we need to
416 * use the global timestamp for iommu clock disablement */
417 adreno_ringbuffer_issuecmds(device, adreno_ctx,
418 KGSL_CMD_FLAGS_PMODE,
Shubhraprakash Dascb068072012-06-07 17:52:41 -0600419 &link[0], sizedwords);
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600420 kgsl_mmu_disable_clk_on_ts(&device->mmu,
421 adreno_dev->ringbuffer.timestamp[KGSL_MEMSTORE_GLOBAL], true);
Shubhraprakash Dascb068072012-06-07 17:52:41 -0600422 }
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600423done:
424 if (num_iommu_units)
425 kfree(reg_map_array);
426}
427
428static void adreno_gpummu_setstate(struct kgsl_device *device,
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600429 unsigned int context_id,
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600430 uint32_t flags)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700431{
432 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
433 unsigned int link[32];
434 unsigned int *cmds = &link[0];
435 int sizedwords = 0;
436 unsigned int mh_mmu_invalidate = 0x00000003; /*invalidate all and tc */
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600437 struct kgsl_context *context;
438 struct adreno_context *adreno_ctx = NULL;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700439
Jeremy Gebbena3d07a42011-10-17 12:08:16 -0600440 /*
Rajesh Kemisetti22a06d12012-06-29 20:21:31 +0530441 * Fix target freeze issue by adding TLB flush for each submit
442 * on A20X based targets.
443 */
444 if (adreno_is_a20x(adreno_dev))
445 flags |= KGSL_MMUFLAGS_TLBFLUSH;
446 /*
Jeremy Gebbena3d07a42011-10-17 12:08:16 -0600447 * If possible, then set the state via the command stream to avoid
448 * a CPU idle. Otherwise, use the default setstate which uses register
449 * writes For CFF dump we must idle and use the registers so that it is
450 * easier to filter out the mmu accesses from the dump
451 */
452 if (!kgsl_cff_dump_enable && adreno_dev->drawctxt_active) {
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600453 context = idr_find(&device->context_idr, context_id);
454 adreno_ctx = context->devctxt;
455
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700456 if (flags & KGSL_MMUFLAGS_PTUPDATE) {
457 /* wait for graphics pipe to be idle */
Jordan Crouse084427d2011-07-28 08:37:58 -0600458 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700459 *cmds++ = 0x00000000;
460
461 /* set page table base */
Jordan Crouse084427d2011-07-28 08:37:58 -0600462 *cmds++ = cp_type0_packet(MH_MMU_PT_BASE, 1);
Shubhraprakash Das5a610b52012-05-09 17:31:54 -0600463 *cmds++ = kgsl_mmu_pt_get_base_addr(
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600464 device->mmu.hwpagetable);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700465 sizedwords += 4;
466 }
467
468 if (flags & KGSL_MMUFLAGS_TLBFLUSH) {
469 if (!(flags & KGSL_MMUFLAGS_PTUPDATE)) {
Jordan Crouse084427d2011-07-28 08:37:58 -0600470 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700471 1);
472 *cmds++ = 0x00000000;
473 sizedwords += 2;
474 }
Jordan Crouse084427d2011-07-28 08:37:58 -0600475 *cmds++ = cp_type0_packet(MH_MMU_INVALIDATE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700476 *cmds++ = mh_mmu_invalidate;
477 sizedwords += 2;
478 }
479
480 if (flags & KGSL_MMUFLAGS_PTUPDATE &&
Jeremy Gebben5bb7ece2011-08-02 11:04:48 -0600481 adreno_is_a20x(adreno_dev)) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700482 /* HW workaround: to resolve MMU page fault interrupts
483 * caused by the VGT.It prevents the CP PFP from filling
484 * the VGT DMA request fifo too early,thereby ensuring
485 * that the VGT will not fetch vertex/bin data until
486 * after the page table base register has been updated.
487 *
488 * Two null DRAW_INDX_BIN packets are inserted right
489 * after the page table base update, followed by a
490 * wait for idle. The null packets will fill up the
491 * VGT DMA request fifo and prevent any further
492 * vertex/bin updates from occurring until the wait
493 * has finished. */
Jordan Crouse084427d2011-07-28 08:37:58 -0600494 *cmds++ = cp_type3_packet(CP_SET_CONSTANT, 2);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700495 *cmds++ = (0x4 << 16) |
496 (REG_PA_SU_SC_MODE_CNTL - 0x2000);
497 *cmds++ = 0; /* disable faceness generation */
Jordan Crouse084427d2011-07-28 08:37:58 -0600498 *cmds++ = cp_type3_packet(CP_SET_BIN_BASE_OFFSET, 1);
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600499 *cmds++ = device->mmu.setstate_memory.gpuaddr;
Jordan Crouse084427d2011-07-28 08:37:58 -0600500 *cmds++ = cp_type3_packet(CP_DRAW_INDX_BIN, 6);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700501 *cmds++ = 0; /* viz query info */
502 *cmds++ = 0x0003C004; /* draw indicator */
503 *cmds++ = 0; /* bin base */
504 *cmds++ = 3; /* bin size */
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600505 *cmds++ =
506 device->mmu.setstate_memory.gpuaddr; /* dma base */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700507 *cmds++ = 6; /* dma size */
Jordan Crouse084427d2011-07-28 08:37:58 -0600508 *cmds++ = cp_type3_packet(CP_DRAW_INDX_BIN, 6);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700509 *cmds++ = 0; /* viz query info */
510 *cmds++ = 0x0003C004; /* draw indicator */
511 *cmds++ = 0; /* bin base */
512 *cmds++ = 3; /* bin size */
513 /* dma base */
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600514 *cmds++ = device->mmu.setstate_memory.gpuaddr;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700515 *cmds++ = 6; /* dma size */
Jordan Crouse084427d2011-07-28 08:37:58 -0600516 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700517 *cmds++ = 0x00000000;
518 sizedwords += 21;
519 }
520
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600521
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700522 if (flags & (KGSL_MMUFLAGS_PTUPDATE | KGSL_MMUFLAGS_TLBFLUSH)) {
Jordan Crouse084427d2011-07-28 08:37:58 -0600523 *cmds++ = cp_type3_packet(CP_INVALIDATE_STATE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700524 *cmds++ = 0x7fff; /* invalidate all base pointers */
525 sizedwords += 2;
526 }
527
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600528 adreno_ringbuffer_issuecmds(device, adreno_ctx,
529 KGSL_CMD_FLAGS_PMODE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700530 &link[0], sizedwords);
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600531 } else {
Shubhraprakash Das79447952012-04-26 18:12:23 -0600532 kgsl_mmu_device_setstate(&device->mmu, flags);
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600533 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700534}
535
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600536static void adreno_setstate(struct kgsl_device *device,
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600537 unsigned int context_id,
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600538 uint32_t flags)
539{
540 /* call the mmu specific handler */
541 if (KGSL_MMU_TYPE_GPU == kgsl_mmu_get_mmutype())
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600542 return adreno_gpummu_setstate(device, context_id, flags);
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600543 else if (KGSL_MMU_TYPE_IOMMU == kgsl_mmu_get_mmutype())
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600544 return adreno_iommu_setstate(device, context_id, flags);
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600545}
546
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700547static unsigned int
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700548a3xx_getchipid(struct kgsl_device *device)
549{
Jordan Crouse4815e9f2012-07-09 15:36:37 -0600550 struct kgsl_device_platform_data *pdata =
551 kgsl_device_get_drvdata(device);
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700552
Jordan Crouse54154c62012-03-27 16:33:26 -0600553 /*
Jordan Crouse4815e9f2012-07-09 15:36:37 -0600554 * All current A3XX chipids are detected at the SOC level. Leave this
555 * function here to support any future GPUs that have working
556 * chip ID registers
Jordan Crouse54154c62012-03-27 16:33:26 -0600557 */
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700558
Jordan Crouse4815e9f2012-07-09 15:36:37 -0600559 return pdata->chipid;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700560}
561
562static unsigned int
563a2xx_getchipid(struct kgsl_device *device)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700564{
565 unsigned int chipid = 0;
566 unsigned int coreid, majorid, minorid, patchid, revid;
Jordan Crouse4815e9f2012-07-09 15:36:37 -0600567 struct kgsl_device_platform_data *pdata =
568 kgsl_device_get_drvdata(device);
569
570 /* If the chip id is set at the platform level, then just use that */
571
572 if (pdata->chipid != 0)
573 return pdata->chipid;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700574
575 adreno_regread(device, REG_RBBM_PERIPHID1, &coreid);
576 adreno_regread(device, REG_RBBM_PERIPHID2, &majorid);
577 adreno_regread(device, REG_RBBM_PATCH_RELEASE, &revid);
578
579 /*
580 * adreno 22x gpus are indicated by coreid 2,
581 * but REG_RBBM_PERIPHID1 always contains 0 for this field
582 */
Jordan Crouse4815e9f2012-07-09 15:36:37 -0600583 if (cpu_is_msm8x60())
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700584 chipid = 2 << 24;
585 else
586 chipid = (coreid & 0xF) << 24;
587
588 chipid |= ((majorid >> 4) & 0xF) << 16;
589
590 minorid = ((revid >> 0) & 0xFF);
591
592 patchid = ((revid >> 16) & 0xFF);
593
594 /* 8x50 returns 0 for patch release, but it should be 1 */
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530595 /* 8x25 returns 0 for minor id, but it should be 1 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700596 if (cpu_is_qsd8x50())
597 patchid = 1;
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530598 else if (cpu_is_msm8625() && minorid == 0)
599 minorid = 1;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700600
601 chipid |= (minorid << 8) | patchid;
602
603 return chipid;
604}
605
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700606static unsigned int
607adreno_getchipid(struct kgsl_device *device)
608{
Jordan Crouse4815e9f2012-07-09 15:36:37 -0600609 struct kgsl_device_platform_data *pdata =
610 kgsl_device_get_drvdata(device);
611
612 /*
613 * All A3XX chipsets will have pdata set, so assume !pdata->chipid is
614 * an A2XX processor
615 */
616
617 if (pdata->chipid == 0 || ADRENO_CHIPID_MAJOR(pdata->chipid) == 2)
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700618 return a2xx_getchipid(device);
Jordan Crouse4815e9f2012-07-09 15:36:37 -0600619 else
620 return a3xx_getchipid(device);
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700621}
622
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700623static inline bool _rev_match(unsigned int id, unsigned int entry)
624{
Jordan Crouse505df9c2011-07-28 08:37:59 -0600625 return (entry == ANY_ID || entry == id);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700626}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700627
628static void
629adreno_identify_gpu(struct adreno_device *adreno_dev)
630{
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600631 unsigned int i, core, major, minor, patchid;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700632
633 adreno_dev->chip_id = adreno_getchipid(&adreno_dev->dev);
634
Jordan Crouse4815e9f2012-07-09 15:36:37 -0600635 core = ADRENO_CHIPID_CORE(adreno_dev->chip_id);
636 major = ADRENO_CHIPID_MAJOR(adreno_dev->chip_id);
637 minor = ADRENO_CHIPID_MINOR(adreno_dev->chip_id);
638 patchid = ADRENO_CHIPID_PATCH(adreno_dev->chip_id);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700639
Jordan Crouse505df9c2011-07-28 08:37:59 -0600640 for (i = 0; i < ARRAY_SIZE(adreno_gpulist); i++) {
641 if (core == adreno_gpulist[i].core &&
642 _rev_match(major, adreno_gpulist[i].major) &&
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600643 _rev_match(minor, adreno_gpulist[i].minor) &&
644 _rev_match(patchid, adreno_gpulist[i].patchid))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700645 break;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700646 }
647
Jordan Crouse505df9c2011-07-28 08:37:59 -0600648 if (i == ARRAY_SIZE(adreno_gpulist)) {
649 adreno_dev->gpurev = ADRENO_REV_UNKNOWN;
650 return;
651 }
652
653 adreno_dev->gpurev = adreno_gpulist[i].gpurev;
654 adreno_dev->gpudev = adreno_gpulist[i].gpudev;
655 adreno_dev->pfp_fwfile = adreno_gpulist[i].pfpfw;
656 adreno_dev->pm4_fwfile = adreno_gpulist[i].pm4fw;
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700657 adreno_dev->istore_size = adreno_gpulist[i].istore_size;
658 adreno_dev->pix_shader_start = adreno_gpulist[i].pix_shader_start;
Jordan Crouse55d98fd2012-02-04 10:23:51 -0700659 adreno_dev->instruction_size = adreno_gpulist[i].instruction_size;
Jordan Crouse7501d452012-04-19 08:58:44 -0600660 adreno_dev->gmem_size = adreno_gpulist[i].gmem_size;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700661}
662
663static int __devinit
664adreno_probe(struct platform_device *pdev)
665{
666 struct kgsl_device *device;
667 struct adreno_device *adreno_dev;
668 int status = -EINVAL;
669
670 device = (struct kgsl_device *)pdev->id_entry->driver_data;
671 adreno_dev = ADRENO_DEVICE(device);
672 device->parentdev = &pdev->dev;
673
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700674 status = adreno_ringbuffer_init(device);
675 if (status != 0)
676 goto error;
677
Jordan Crouseb368e9b2012-04-27 14:01:59 -0600678 status = kgsl_device_platform_probe(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700679 if (status)
680 goto error_close_rb;
681
682 adreno_debugfs_init(device);
683
684 kgsl_pwrscale_init(device);
685 kgsl_pwrscale_attach_policy(device, ADRENO_DEFAULT_PWRSCALE_POLICY);
686
687 device->flags &= ~KGSL_FLAGS_SOFT_RESET;
688 return 0;
689
690error_close_rb:
691 adreno_ringbuffer_close(&adreno_dev->ringbuffer);
692error:
693 device->parentdev = NULL;
694 return status;
695}
696
697static int __devexit adreno_remove(struct platform_device *pdev)
698{
699 struct kgsl_device *device;
700 struct adreno_device *adreno_dev;
701
702 device = (struct kgsl_device *)pdev->id_entry->driver_data;
703 adreno_dev = ADRENO_DEVICE(device);
704
705 kgsl_pwrscale_detach_policy(device);
706 kgsl_pwrscale_close(device);
707
708 adreno_ringbuffer_close(&adreno_dev->ringbuffer);
709 kgsl_device_platform_remove(device);
710
711 return 0;
712}
713
714static int adreno_start(struct kgsl_device *device, unsigned int init_ram)
715{
716 int status = -EINVAL;
717 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700718
Shubhraprakash Das1088bdb2012-05-29 18:19:11 -0600719 if (KGSL_STATE_DUMP_AND_RECOVER != device->state)
720 kgsl_pwrctrl_set_state(device, KGSL_STATE_INIT);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700721
722 /* Power up the device */
723 kgsl_pwrctrl_enable(device);
724
725 /* Identify the specific GPU */
726 adreno_identify_gpu(adreno_dev);
727
Jordan Crouse505df9c2011-07-28 08:37:59 -0600728 if (adreno_dev->gpurev == ADRENO_REV_UNKNOWN) {
729 KGSL_DRV_ERR(device, "Unknown chip ID %x\n",
730 adreno_dev->chip_id);
731 goto error_clk_off;
732 }
733
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700734 /* Set up the MMU */
735 if (adreno_is_a2xx(adreno_dev)) {
Jeremy Gebben4e8aada2011-07-12 10:07:47 -0600736 /*
737 * the MH_CLNT_INTF_CTRL_CONFIG registers aren't present
738 * on older gpus
739 */
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700740 if (adreno_is_a20x(adreno_dev)) {
741 device->mh.mh_intf_cfg1 = 0;
742 device->mh.mh_intf_cfg2 = 0;
743 }
744
745 kgsl_mh_start(device);
Jeremy Gebben4e8aada2011-07-12 10:07:47 -0600746 }
747
Tarun Karra3335f142012-06-19 14:11:48 -0700748 /* Assign correct RBBM status register to hang detect regs
749 */
750 hang_detect_regs[0] = adreno_dev->gpudev->reg_rbbm_status;
751
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700752 status = kgsl_mmu_start(device);
753 if (status)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700754 goto error_clk_off;
755
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700756 /* Start the GPU */
757 adreno_dev->gpudev->start(adreno_dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700758
759 kgsl_pwrctrl_irq(device, KGSL_PWRFLAGS_ON);
Jeremy Gebbenb7bc9552012-01-09 13:32:49 -0700760 device->ftbl->irqctrl(device, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700761
762 status = adreno_ringbuffer_start(&adreno_dev->ringbuffer, init_ram);
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700763 if (status == 0) {
Shubhraprakash Das1088bdb2012-05-29 18:19:11 -0600764 /* While recovery is on we do not want timer to
765 * fire and attempt to change any device state */
766 if (KGSL_STATE_DUMP_AND_RECOVER != device->state)
767 mod_timer(&device->idle_timer, jiffies + FIRST_TIMEOUT);
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700768 return 0;
769 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700770
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700771 kgsl_pwrctrl_irq(device, KGSL_PWRFLAGS_OFF);
Shubhraprakash Das79447952012-04-26 18:12:23 -0600772 kgsl_mmu_stop(&device->mmu);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700773error_clk_off:
774 kgsl_pwrctrl_disable(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700775
776 return status;
777}
778
779static int adreno_stop(struct kgsl_device *device)
780{
781 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
782
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700783 adreno_dev->drawctxt_active = NULL;
784
785 adreno_ringbuffer_stop(&adreno_dev->ringbuffer);
786
Shubhraprakash Das79447952012-04-26 18:12:23 -0600787 kgsl_mmu_stop(&device->mmu);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700788
Jeremy Gebbenb7bc9552012-01-09 13:32:49 -0700789 device->ftbl->irqctrl(device, 0);
Ranjhith Kalisamyce75b0c2012-02-01 19:31:23 +0530790 kgsl_pwrctrl_irq(device, KGSL_PWRFLAGS_OFF);
Suman Tatiraju4a32c652012-02-17 11:59:05 -0800791 del_timer_sync(&device->idle_timer);
Lucille Sylvester844b1c82011-08-29 15:26:06 -0600792
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700793 /* Power down the device */
794 kgsl_pwrctrl_disable(device);
795
796 return 0;
797}
798
Shubhraprakash Das29ed38e2012-06-06 01:43:55 -0600799static void adreno_mark_context_status(struct kgsl_device *device,
800 int recovery_status)
801{
802 struct kgsl_context *context;
803 int next = 0;
804 /*
805 * Set the reset status of all contexts to
806 * INNOCENT_CONTEXT_RESET_EXT except for the bad context
807 * since thats the guilty party, if recovery failed then
808 * mark all as guilty
809 */
810 while ((context = idr_get_next(&device->context_idr, &next))) {
811 struct adreno_context *adreno_context = context->devctxt;
812 if (recovery_status) {
813 context->reset_status =
814 KGSL_CTX_STAT_GUILTY_CONTEXT_RESET_EXT;
815 adreno_context->flags |= CTXT_FLAGS_GPU_HANG;
816 } else if (KGSL_CTX_STAT_GUILTY_CONTEXT_RESET_EXT !=
817 context->reset_status) {
818 if (adreno_context->flags & (CTXT_FLAGS_GPU_HANG ||
819 CTXT_FLAGS_GPU_HANG_RECOVERED))
820 context->reset_status =
821 KGSL_CTX_STAT_GUILTY_CONTEXT_RESET_EXT;
822 else
823 context->reset_status =
824 KGSL_CTX_STAT_INNOCENT_CONTEXT_RESET_EXT;
825 }
826 next = next + 1;
827 }
828}
829
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700830static int
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600831adreno_recover_hang(struct kgsl_device *device,
832 struct adreno_recovery_data *rec_data)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700833{
834 int ret;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700835 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
836 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
837 unsigned int timestamp;
Shubhraprakash Das2dfe5dd2012-02-10 13:49:53 -0700838 struct kgsl_context *context;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700839 struct adreno_context *adreno_context;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700840
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600841 KGSL_DRV_ERR(device,
842 "Starting recovery from 3D GPU hang. Recovery parameters: IB1: 0x%X, "
843 "Bad context_id: %u, global_eop: 0x%x\n", rec_data->ib1,
844 rec_data->context_id, rec_data->global_eop);
845
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600846 context = idr_find(&device->context_idr, rec_data->context_id);
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700847 if (context == NULL) {
848 KGSL_DRV_ERR(device, "Last context unknown id:%d\n",
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600849 rec_data->context_id);
850 rec_data->context_id = KGSL_MEMSTORE_GLOBAL;
Shubhraprakash Dasb9f1e832012-06-06 01:52:42 -0600851 } else {
852 adreno_context = context->devctxt;
853 adreno_context->flags |= CTXT_FLAGS_GPU_HANG;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700854 }
Shubhraprakash Dasb9f1e832012-06-06 01:52:42 -0600855 /* Extract valid contents from rb which can still be executed after
856 * hang */
857 ret = adreno_ringbuffer_extract(rb, rec_data);
858 if (ret)
859 goto done;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700860
861 timestamp = rb->timestamp[KGSL_MEMSTORE_GLOBAL];
862 KGSL_DRV_ERR(device, "Last issued global timestamp: %x\n", timestamp);
863
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700864 /* Make sure memory is synchronized before restarting the GPU */
865 mb();
Shubhraprakash Dasb9f1e832012-06-06 01:52:42 -0600866
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700867 /* restart device */
868 ret = adreno_stop(device);
869 if (ret)
870 goto done;
871 ret = adreno_start(device, true);
872 if (ret)
873 goto done;
874 KGSL_DRV_ERR(device, "Device has been restarted after hang\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700875
876 /* Restore valid commands in ringbuffer */
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600877 adreno_ringbuffer_restore(rb, rec_data->rb_buffer, rec_data->rb_size);
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700878 rb->timestamp[KGSL_MEMSTORE_GLOBAL] = timestamp;
Shubhraprakash Das1088bdb2012-05-29 18:19:11 -0600879 /* wait for idle */
880 ret = adreno_idle(device, KGSL_TIMEOUT_DEFAULT);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700881done:
Shubhraprakash Das29ed38e2012-06-06 01:43:55 -0600882 adreno_mark_context_status(device, ret);
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600883 return ret;
884}
885
886static void adreno_destroy_recovery_data(struct adreno_recovery_data *rec_data)
887{
888 vfree(rec_data->rb_buffer);
889 vfree(rec_data->bad_rb_buffer);
890}
891
892static int adreno_setup_recovery_data(struct kgsl_device *device,
893 struct adreno_recovery_data *rec_data)
894{
895 int ret = 0;
896 unsigned int ib1_sz, ib2_sz;
897 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
898 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
899
900 memset(rec_data, 0, sizeof(*rec_data));
901
902 adreno_regread(device, REG_CP_IB1_BUFSZ, &ib1_sz);
903 adreno_regread(device, REG_CP_IB2_BUFSZ, &ib2_sz);
904 if (ib1_sz || ib2_sz)
905 adreno_regread(device, REG_CP_IB1_BASE, &rec_data->ib1);
906
907 kgsl_sharedmem_readl(&device->memstore, &rec_data->context_id,
908 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
909 current_context));
910
911 kgsl_sharedmem_readl(&device->memstore,
912 &rec_data->global_eop,
913 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
914 eoptimestamp));
915
916 rec_data->rb_buffer = vmalloc(rb->buffer_desc.size);
917 if (!rec_data->rb_buffer) {
918 KGSL_MEM_ERR(device, "vmalloc(%d) failed\n",
919 rb->buffer_desc.size);
920 return -ENOMEM;
921 }
922
923 rec_data->bad_rb_buffer = vmalloc(rb->buffer_desc.size);
924 if (!rec_data->bad_rb_buffer) {
925 KGSL_MEM_ERR(device, "vmalloc(%d) failed\n",
926 rb->buffer_desc.size);
927 ret = -ENOMEM;
928 goto done;
929 }
930
931done:
932 if (ret) {
933 vfree(rec_data->rb_buffer);
934 vfree(rec_data->bad_rb_buffer);
935 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700936 return ret;
937}
938
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600939int adreno_dump_and_recover(struct kgsl_device *device)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700940{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700941 int result = -ETIMEDOUT;
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600942 struct adreno_recovery_data rec_data;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700943
944 if (device->state == KGSL_STATE_HUNG)
945 goto done;
Jeremy Gebben388c2972011-12-16 09:05:07 -0700946 if (device->state == KGSL_STATE_DUMP_AND_RECOVER) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700947 mutex_unlock(&device->mutex);
948 wait_for_completion(&device->recovery_gate);
949 mutex_lock(&device->mutex);
Jeremy Gebben388c2972011-12-16 09:05:07 -0700950 if (device->state != KGSL_STATE_HUNG)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700951 result = 0;
952 } else {
Jeremy Gebben388c2972011-12-16 09:05:07 -0700953 kgsl_pwrctrl_set_state(device, KGSL_STATE_DUMP_AND_RECOVER);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700954 INIT_COMPLETION(device->recovery_gate);
Jordan Crouse156cfbc2012-01-24 09:32:04 -0700955 /* Detected a hang */
956
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600957 /* Get the recovery data as soon as hang is detected */
958 result = adreno_setup_recovery_data(device, &rec_data);
Jordan Crouse156cfbc2012-01-24 09:32:04 -0700959 /*
960 * Trigger an automatic dump of the state to
961 * the console
962 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700963 adreno_postmortem_dump(device, 0);
Jordan Crouse156cfbc2012-01-24 09:32:04 -0700964
965 /*
966 * Make a GPU snapshot. For now, do it after the PM dump so we
967 * can at least be sure the PM dump will work as it always has
968 */
969 kgsl_device_snapshot(device, 1);
970
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600971 result = adreno_recover_hang(device, &rec_data);
972 adreno_destroy_recovery_data(&rec_data);
Shubhraprakash Dasdf609302012-06-06 20:02:58 -0600973 if (result) {
Jeremy Gebben388c2972011-12-16 09:05:07 -0700974 kgsl_pwrctrl_set_state(device, KGSL_STATE_HUNG);
Shubhraprakash Dasdf609302012-06-06 20:02:58 -0600975 } else {
Jeremy Gebben388c2972011-12-16 09:05:07 -0700976 kgsl_pwrctrl_set_state(device, KGSL_STATE_ACTIVE);
Shubhraprakash Dasdf609302012-06-06 20:02:58 -0600977 mod_timer(&device->idle_timer, jiffies + FIRST_TIMEOUT);
978 }
Jeremy Gebben388c2972011-12-16 09:05:07 -0700979 complete_all(&device->recovery_gate);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700980 }
981done:
982 return result;
983}
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600984EXPORT_SYMBOL(adreno_dump_and_recover);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700985
986static int adreno_getproperty(struct kgsl_device *device,
987 enum kgsl_property_type type,
988 void *value,
989 unsigned int sizebytes)
990{
991 int status = -EINVAL;
992 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
993
994 switch (type) {
995 case KGSL_PROP_DEVICE_INFO:
996 {
997 struct kgsl_devinfo devinfo;
998
999 if (sizebytes != sizeof(devinfo)) {
1000 status = -EINVAL;
1001 break;
1002 }
1003
1004 memset(&devinfo, 0, sizeof(devinfo));
1005 devinfo.device_id = device->id+1;
1006 devinfo.chip_id = adreno_dev->chip_id;
1007 devinfo.mmu_enabled = kgsl_mmu_enabled();
1008 devinfo.gpu_id = adreno_dev->gpurev;
Jordan Crouse7501d452012-04-19 08:58:44 -06001009 devinfo.gmem_gpubaseaddr = adreno_dev->gmem_base;
1010 devinfo.gmem_sizebytes = adreno_dev->gmem_size;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001011
1012 if (copy_to_user(value, &devinfo, sizeof(devinfo)) !=
1013 0) {
1014 status = -EFAULT;
1015 break;
1016 }
1017 status = 0;
1018 }
1019 break;
1020 case KGSL_PROP_DEVICE_SHADOW:
1021 {
1022 struct kgsl_shadowprop shadowprop;
1023
1024 if (sizebytes != sizeof(shadowprop)) {
1025 status = -EINVAL;
1026 break;
1027 }
1028 memset(&shadowprop, 0, sizeof(shadowprop));
1029 if (device->memstore.hostptr) {
1030 /*NOTE: with mmu enabled, gpuaddr doesn't mean
1031 * anything to mmap().
1032 */
1033 shadowprop.gpuaddr = device->memstore.physaddr;
1034 shadowprop.size = device->memstore.size;
1035 /* GSL needs this to be set, even if it
1036 appears to be meaningless */
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001037 shadowprop.flags = KGSL_FLAGS_INITIALIZED |
1038 KGSL_FLAGS_PER_CONTEXT_TIMESTAMPS;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001039 }
1040 if (copy_to_user(value, &shadowprop,
1041 sizeof(shadowprop))) {
1042 status = -EFAULT;
1043 break;
1044 }
1045 status = 0;
1046 }
1047 break;
1048 case KGSL_PROP_MMU_ENABLE:
1049 {
Shubhraprakash Das767fdda2011-08-15 15:49:45 -06001050 int mmu_prop = kgsl_mmu_enabled();
1051
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001052 if (sizebytes != sizeof(int)) {
1053 status = -EINVAL;
1054 break;
1055 }
Shubhraprakash Das767fdda2011-08-15 15:49:45 -06001056 if (copy_to_user(value, &mmu_prop, sizeof(mmu_prop))) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001057 status = -EFAULT;
1058 break;
1059 }
1060 status = 0;
1061 }
1062 break;
1063 case KGSL_PROP_INTERRUPT_WAITS:
1064 {
1065 int int_waits = 1;
1066 if (sizebytes != sizeof(int)) {
1067 status = -EINVAL;
1068 break;
1069 }
1070 if (copy_to_user(value, &int_waits, sizeof(int))) {
1071 status = -EFAULT;
1072 break;
1073 }
1074 status = 0;
1075 }
1076 break;
1077 default:
1078 status = -EINVAL;
1079 }
1080
1081 return status;
1082}
1083
Jordan Crousef7370f82012-04-18 09:31:07 -06001084static int adreno_setproperty(struct kgsl_device *device,
1085 enum kgsl_property_type type,
1086 void *value,
1087 unsigned int sizebytes)
1088{
1089 int status = -EINVAL;
1090
1091 switch (type) {
1092 case KGSL_PROP_PWRCTRL: {
1093 unsigned int enable;
1094 struct kgsl_device_platform_data *pdata =
1095 kgsl_device_get_drvdata(device);
1096
1097 if (sizebytes != sizeof(enable))
1098 break;
1099
1100 if (copy_from_user(&enable, (void __user *) value,
1101 sizeof(enable))) {
1102 status = -EFAULT;
1103 break;
1104 }
1105
1106 if (enable) {
1107 if (pdata->nap_allowed)
1108 device->pwrctrl.nap_allowed = true;
1109
1110 kgsl_pwrscale_enable(device);
1111 } else {
1112 device->pwrctrl.nap_allowed = false;
1113 kgsl_pwrscale_disable(device);
1114 }
1115
1116 status = 0;
1117 }
1118 break;
1119 default:
1120 break;
1121 }
1122
1123 return status;
1124}
1125
Lynus Vaz06a9a902011-10-04 19:25:33 +05301126static inline void adreno_poke(struct kgsl_device *device)
1127{
1128 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1129 adreno_regwrite(device, REG_CP_RB_WPTR, adreno_dev->ringbuffer.wptr);
1130}
1131
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001132/* Caller must hold the device mutex. */
1133int adreno_idle(struct kgsl_device *device, unsigned int timeout)
1134{
1135 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1136 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
1137 unsigned int rbbm_status;
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +05301138 unsigned long wait_timeout =
1139 msecs_to_jiffies(adreno_dev->wait_timeout);
Lynus Vaz284d1042012-01-31 16:32:31 +05301140 unsigned long wait_time;
1141 unsigned long wait_time_part;
1142 unsigned int msecs;
1143 unsigned int msecs_first;
Tarun Karra3335f142012-06-19 14:11:48 -07001144 unsigned int msecs_part = KGSL_TIMEOUT_PART;
1145 unsigned int prev_reg_val[hang_detect_regs_count];
1146
1147 memset(prev_reg_val, 0, sizeof(prev_reg_val));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001148
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001149 kgsl_cffdump_regpoll(device->id,
1150 adreno_dev->gpudev->reg_rbbm_status << 2,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001151 0x00000000, 0x80000000);
1152 /* first, wait until the CP has consumed all the commands in
1153 * the ring buffer
1154 */
1155retry:
1156 if (rb->flags & KGSL_FLAGS_STARTED) {
Lynus Vaz284d1042012-01-31 16:32:31 +05301157 msecs = adreno_dev->wait_timeout;
1158 msecs_first = (msecs <= 100) ? ((msecs + 4) / 5) : 100;
Lynus Vaz284d1042012-01-31 16:32:31 +05301159 wait_time = jiffies + wait_timeout;
1160 wait_time_part = jiffies + msecs_to_jiffies(msecs_first);
Jeremy Gebbenf8594542012-01-13 12:27:21 -07001161 adreno_poke(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001162 do {
Lynus Vaz284d1042012-01-31 16:32:31 +05301163 if (time_after(jiffies, wait_time_part)) {
1164 adreno_poke(device);
1165 wait_time_part = jiffies +
1166 msecs_to_jiffies(msecs_part);
Tarun Karra3335f142012-06-19 14:11:48 -07001167 if ((adreno_hang_detect(device, prev_reg_val)))
1168 goto err;
Lynus Vaz284d1042012-01-31 16:32:31 +05301169 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001170 GSL_RB_GET_READPTR(rb, &rb->rptr);
1171 if (time_after(jiffies, wait_time)) {
1172 KGSL_DRV_ERR(device, "rptr: %x, wptr: %x\n",
1173 rb->rptr, rb->wptr);
1174 goto err;
1175 }
1176 } while (rb->rptr != rb->wptr);
1177 }
1178
1179 /* now, wait for the GPU to finish its operations */
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +05301180 wait_time = jiffies + wait_timeout;
Tarun Karra3335f142012-06-19 14:11:48 -07001181 wait_time_part = jiffies + msecs_to_jiffies(msecs_part);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001182 while (time_before(jiffies, wait_time)) {
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001183 adreno_regread(device, adreno_dev->gpudev->reg_rbbm_status,
1184 &rbbm_status);
1185 if (adreno_is_a2xx(adreno_dev)) {
1186 if (rbbm_status == 0x110)
1187 return 0;
1188 } else {
1189 if (!(rbbm_status & 0x80000000))
1190 return 0;
1191 }
Tarun Karra3335f142012-06-19 14:11:48 -07001192
1193 /* Dont wait for timeout, detect hang faster.
1194 */
1195 if (time_after(jiffies, wait_time_part)) {
1196 wait_time_part = jiffies +
1197 msecs_to_jiffies(msecs_part);
1198 if ((adreno_hang_detect(device, prev_reg_val)))
1199 goto err;
1200 }
1201
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001202 }
1203
1204err:
1205 KGSL_DRV_ERR(device, "spun too long waiting for RB to idle\n");
Shubhraprakash Das1088bdb2012-05-29 18:19:11 -06001206 if (KGSL_STATE_DUMP_AND_RECOVER != device->state &&
1207 !adreno_dump_and_recover(device)) {
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +05301208 wait_time = jiffies + wait_timeout;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001209 goto retry;
1210 }
1211 return -ETIMEDOUT;
1212}
1213
1214static unsigned int adreno_isidle(struct kgsl_device *device)
1215{
1216 int status = false;
1217 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1218 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
1219 unsigned int rbbm_status;
1220
Lucille Sylvester51b764d2011-12-15 16:51:52 -07001221 WARN_ON(device->state == KGSL_STATE_INIT);
1222 /* If the device isn't active, don't force it on. */
1223 if (device->state == KGSL_STATE_ACTIVE) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001224 /* Is the ring buffer is empty? */
1225 GSL_RB_GET_READPTR(rb, &rb->rptr);
1226 if (!device->active_cnt && (rb->rptr == rb->wptr)) {
1227 /* Is the core idle? */
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001228 adreno_regread(device,
1229 adreno_dev->gpudev->reg_rbbm_status,
1230 &rbbm_status);
1231
1232 if (adreno_is_a2xx(adreno_dev)) {
1233 if (rbbm_status == 0x110)
1234 status = true;
1235 } else {
1236 if (!(rbbm_status & 0x80000000))
1237 status = true;
1238 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001239 }
1240 } else {
Jeremy Gebbenaeb23872011-12-13 15:58:24 -07001241 status = true;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001242 }
1243 return status;
1244}
1245
1246/* Caller must hold the device mutex. */
1247static int adreno_suspend_context(struct kgsl_device *device)
1248{
1249 int status = 0;
1250 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1251
1252 /* switch to NULL ctxt */
1253 if (adreno_dev->drawctxt_active != NULL) {
1254 adreno_drawctxt_switch(adreno_dev, NULL, 0);
1255 status = adreno_idle(device, KGSL_TIMEOUT_DEFAULT);
1256 }
1257
1258 return status;
1259}
1260
Jordan Crouse233b2092012-04-18 09:31:09 -06001261/* Find a memory structure attached to an adreno context */
1262
1263struct kgsl_memdesc *adreno_find_ctxtmem(struct kgsl_device *device,
1264 unsigned int pt_base, unsigned int gpuaddr, unsigned int size)
1265{
1266 struct kgsl_context *context;
1267 struct adreno_context *adreno_context = NULL;
1268 int next = 0;
1269
1270 while (1) {
1271 context = idr_get_next(&device->context_idr, &next);
1272 if (context == NULL)
1273 break;
1274
1275 adreno_context = (struct adreno_context *)context->devctxt;
1276
1277 if (kgsl_mmu_pt_equal(adreno_context->pagetable, pt_base)) {
1278 struct kgsl_memdesc *desc;
1279
1280 desc = &adreno_context->gpustate;
1281 if (kgsl_gpuaddr_in_memdesc(desc, gpuaddr, size))
1282 return desc;
1283
1284 desc = &adreno_context->context_gmem_shadow.gmemshadow;
1285 if (kgsl_gpuaddr_in_memdesc(desc, gpuaddr, size))
1286 return desc;
1287 }
1288 next = next + 1;
1289 }
1290
1291 return NULL;
1292}
1293
Harsh Vardhan Dwivedi8cb835b2012-03-29 17:23:11 -06001294struct kgsl_memdesc *adreno_find_region(struct kgsl_device *device,
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001295 unsigned int pt_base,
1296 unsigned int gpuaddr,
1297 unsigned int size)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001298{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001299 struct kgsl_mem_entry *entry;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001300 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1301 struct adreno_ringbuffer *ringbuffer = &adreno_dev->ringbuffer;
1302
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001303 if (kgsl_gpuaddr_in_memdesc(&ringbuffer->buffer_desc, gpuaddr, size))
1304 return &ringbuffer->buffer_desc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001305
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001306 if (kgsl_gpuaddr_in_memdesc(&ringbuffer->memptrs_desc, gpuaddr, size))
1307 return &ringbuffer->memptrs_desc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001308
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001309 if (kgsl_gpuaddr_in_memdesc(&device->memstore, gpuaddr, size))
1310 return &device->memstore;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001311
Shubhraprakash Das9a140972012-04-12 13:12:42 -06001312 if (kgsl_gpuaddr_in_memdesc(&device->mmu.setstate_memory, gpuaddr,
1313 size))
1314 return &device->mmu.setstate_memory;
1315
Jordan Crouse0fdf3a02012-03-16 14:53:41 -06001316 entry = kgsl_get_mem_entry(pt_base, gpuaddr, size);
1317
1318 if (entry)
1319 return &entry->memdesc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001320
Jordan Crouse233b2092012-04-18 09:31:09 -06001321 return adreno_find_ctxtmem(device, pt_base, gpuaddr, size);
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001322}
1323
1324uint8_t *adreno_convertaddr(struct kgsl_device *device, unsigned int pt_base,
1325 unsigned int gpuaddr, unsigned int size)
1326{
Harsh Vardhan Dwivedi8cb835b2012-03-29 17:23:11 -06001327 struct kgsl_memdesc *memdesc;
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001328
1329 memdesc = adreno_find_region(device, pt_base, gpuaddr, size);
1330
1331 return memdesc ? kgsl_gpuaddr_to_vaddr(memdesc, gpuaddr) : NULL;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001332}
1333
1334void adreno_regread(struct kgsl_device *device, unsigned int offsetwords,
1335 unsigned int *value)
1336{
1337 unsigned int *reg;
Jordan Crouse7501d452012-04-19 08:58:44 -06001338 BUG_ON(offsetwords*sizeof(uint32_t) >= device->reg_len);
1339 reg = (unsigned int *)(device->reg_virt + (offsetwords << 2));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001340
1341 if (!in_interrupt())
1342 kgsl_pre_hwaccess(device);
1343
1344 /*ensure this read finishes before the next one.
1345 * i.e. act like normal readl() */
1346 *value = __raw_readl(reg);
1347 rmb();
1348}
1349
1350void adreno_regwrite(struct kgsl_device *device, unsigned int offsetwords,
1351 unsigned int value)
1352{
1353 unsigned int *reg;
1354
Jordan Crouse7501d452012-04-19 08:58:44 -06001355 BUG_ON(offsetwords*sizeof(uint32_t) >= device->reg_len);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001356
1357 if (!in_interrupt())
1358 kgsl_pre_hwaccess(device);
1359
1360 kgsl_cffdump_regwrite(device->id, offsetwords << 2, value);
Jordan Crouse7501d452012-04-19 08:58:44 -06001361 reg = (unsigned int *)(device->reg_virt + (offsetwords << 2));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001362
1363 /*ensure previous writes post before this one,
1364 * i.e. act like normal writel() */
1365 wmb();
1366 __raw_writel(value, reg);
1367}
1368
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001369static unsigned int _get_context_id(struct kgsl_context *k_ctxt)
1370{
1371 unsigned int context_id = KGSL_MEMSTORE_GLOBAL;
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001372 if (k_ctxt != NULL) {
1373 struct adreno_context *a_ctxt = k_ctxt->devctxt;
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001374 if (k_ctxt->id == KGSL_CONTEXT_INVALID || a_ctxt == NULL)
1375 context_id = KGSL_CONTEXT_INVALID;
1376 else if (a_ctxt->flags & CTXT_FLAGS_PER_CONTEXT_TS)
1377 context_id = k_ctxt->id;
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001378 }
1379
1380 return context_id;
1381}
1382
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001383static int kgsl_check_interrupt_timestamp(struct kgsl_device *device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001384 struct kgsl_context *context, unsigned int timestamp)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001385{
1386 int status;
1387 unsigned int ref_ts, enableflag;
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001388 unsigned int context_id;
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -06001389 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001390
1391 mutex_lock(&device->mutex);
1392 context_id = _get_context_id(context);
1393 /*
1394 * If the context ID is invalid, we are in a race with
1395 * the context being destroyed by userspace so bail.
1396 */
1397 if (context_id == KGSL_CONTEXT_INVALID) {
1398 KGSL_DRV_WARN(device, "context was detached");
1399 status = -EINVAL;
1400 goto unlock;
1401 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001402
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001403 status = kgsl_check_timestamp(device, context, timestamp);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001404 if (!status) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001405 kgsl_sharedmem_readl(&device->memstore, &enableflag,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001406 KGSL_MEMSTORE_OFFSET(context_id, ts_cmp_enable));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001407 mb();
1408
1409 if (enableflag) {
1410 kgsl_sharedmem_readl(&device->memstore, &ref_ts,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001411 KGSL_MEMSTORE_OFFSET(context_id,
1412 ref_wait_ts));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001413 mb();
Jordan Crousee6239dd2011-11-17 13:39:21 -07001414 if (timestamp_cmp(ref_ts, timestamp) >= 0) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001415 kgsl_sharedmem_writel(&device->memstore,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001416 KGSL_MEMSTORE_OFFSET(context_id,
1417 ref_wait_ts), timestamp);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001418 wmb();
1419 }
1420 } else {
1421 unsigned int cmds[2];
1422 kgsl_sharedmem_writel(&device->memstore,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001423 KGSL_MEMSTORE_OFFSET(context_id,
1424 ref_wait_ts), timestamp);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001425 enableflag = 1;
1426 kgsl_sharedmem_writel(&device->memstore,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001427 KGSL_MEMSTORE_OFFSET(context_id,
1428 ts_cmp_enable), enableflag);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001429 wmb();
1430 /* submit a dummy packet so that even if all
1431 * commands upto timestamp get executed we will still
1432 * get an interrupt */
Jordan Crouse084427d2011-07-28 08:37:58 -06001433 cmds[0] = cp_type3_packet(CP_NOP, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001434 cmds[1] = 0;
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -06001435
1436 if (adreno_dev->drawctxt_active)
1437 adreno_ringbuffer_issuecmds(device,
1438 adreno_dev->drawctxt_active,
1439 KGSL_CMD_FLAGS_NONE, &cmds[0], 2);
1440 else
1441 /* We would never call this function if there
1442 * was no active contexts running */
1443 BUG();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001444 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001445 }
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001446unlock:
1447 mutex_unlock(&device->mutex);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001448
1449 return status;
1450}
1451
1452/*
Lucille Sylvester02e46292011-09-21 14:59:17 -06001453 wait_event_interruptible_timeout checks for the exit condition before
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001454 placing a process in wait q. For conditional interrupts we expect the
1455 process to already be in its wait q when its exit condition checking
1456 function is called.
1457*/
Lucille Sylvester02e46292011-09-21 14:59:17 -06001458#define kgsl_wait_event_interruptible_timeout(wq, condition, timeout, io)\
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001459({ \
1460 long __ret = timeout; \
Lucille Sylvester02e46292011-09-21 14:59:17 -06001461 if (io) \
1462 __wait_io_event_interruptible_timeout(wq, condition, __ret);\
1463 else \
1464 __wait_event_interruptible_timeout(wq, condition, __ret);\
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001465 __ret; \
1466})
1467
Tarun Karra3335f142012-06-19 14:11:48 -07001468
1469
1470unsigned int adreno_hang_detect(struct kgsl_device *device,
1471 unsigned int *prev_reg_val)
1472{
1473 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1474 unsigned int curr_reg_val[hang_detect_regs_count];
1475 unsigned int hang_detected = 1;
1476 unsigned int i;
1477
1478 if (!adreno_dev->fast_hang_detect)
1479 return 0;
1480
1481 for (i = 0; i < hang_detect_regs_count; i++) {
1482 adreno_regread(device, hang_detect_regs[i],
1483 &curr_reg_val[i]);
1484 if (curr_reg_val[i] != prev_reg_val[i]) {
1485 prev_reg_val[i] = curr_reg_val[i];
1486 hang_detected = 0;
1487 }
1488 }
1489
1490 return hang_detected;
1491}
1492
1493
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001494/* MUST be called with the device mutex held */
1495static int adreno_waittimestamp(struct kgsl_device *device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001496 struct kgsl_context *context,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001497 unsigned int timestamp,
1498 unsigned int msecs)
1499{
1500 long status = 0;
Lucille Sylvester02e46292011-09-21 14:59:17 -06001501 uint io = 1;
Lucille Sylvester596d4c22011-10-19 18:04:01 -06001502 static uint io_cnt;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001503 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Lucille Sylvester02e46292011-09-21 14:59:17 -06001504 struct kgsl_pwrctrl *pwr = &device->pwrctrl;
Tarun Karra3335f142012-06-19 14:11:48 -07001505 int retries = 0;
Lynus Vaz06a9a902011-10-04 19:25:33 +05301506 unsigned int msecs_first;
Tarun Karra3335f142012-06-19 14:11:48 -07001507 unsigned int msecs_part = KGSL_TIMEOUT_PART;
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001508 unsigned int ts_issued;
1509 unsigned int context_id = _get_context_id(context);
Tarun Karra3335f142012-06-19 14:11:48 -07001510 unsigned int time_elapsed = 0;
1511 unsigned int prev_reg_val[hang_detect_regs_count];
1512
1513 memset(prev_reg_val, 0, sizeof(prev_reg_val));
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001514
1515 ts_issued = adreno_dev->ringbuffer.timestamp[context_id];
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001516
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +05301517 /* Don't wait forever, set a max value for now */
Tarun Karra3335f142012-06-19 14:11:48 -07001518 if (msecs == KGSL_TIMEOUT_DEFAULT)
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +05301519 msecs = adreno_dev->wait_timeout;
1520
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001521 if (timestamp_cmp(timestamp, ts_issued) > 0) {
1522 KGSL_DRV_ERR(device, "Cannot wait for invalid ts <%d:0x%x>, "
1523 "last issued ts <%d:0x%x>\n",
1524 context_id, timestamp, context_id, ts_issued);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001525 status = -EINVAL;
1526 goto done;
1527 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001528
Lynus Vaz06a9a902011-10-04 19:25:33 +05301529 /* Keep the first timeout as 100msecs before rewriting
1530 * the WPTR. Less visible impact if the WPTR has not
1531 * been updated properly.
1532 */
1533 msecs_first = (msecs <= 100) ? ((msecs + 4) / 5) : 100;
Tarun Karra3335f142012-06-19 14:11:48 -07001534 do {
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001535 /*
1536 * If the context ID is invalid, we are in a race with
1537 * the context being destroyed by userspace so bail.
1538 */
1539 if (context_id == KGSL_CONTEXT_INVALID) {
1540 KGSL_DRV_WARN(device, "context was detached");
1541 status = -EINVAL;
1542 goto done;
1543 }
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001544 if (kgsl_check_timestamp(device, context, timestamp)) {
Jeremy Gebben63904832012-02-07 16:10:55 -07001545 /* if the timestamp happens while we're not
1546 * waiting, there's a chance that an interrupt
1547 * will not be generated and thus the timestamp
1548 * work needs to be queued.
Lynus Vaz06a9a902011-10-04 19:25:33 +05301549 */
Jeremy Gebben63904832012-02-07 16:10:55 -07001550 queue_work(device->work_queue, &device->ts_expired_ws);
1551 status = 0;
1552 goto done;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001553 }
Jeremy Gebben63904832012-02-07 16:10:55 -07001554 adreno_poke(device);
1555 io_cnt = (io_cnt + 1) % 100;
1556 if (io_cnt <
1557 pwr->pwrlevels[pwr->active_pwrlevel].io_fraction)
1558 io = 0;
Tarun Karra3335f142012-06-19 14:11:48 -07001559
1560 if ((retries > 0) &&
1561 (adreno_hang_detect(device, prev_reg_val)))
1562 goto hang_dump;
1563
Jeremy Gebben63904832012-02-07 16:10:55 -07001564 mutex_unlock(&device->mutex);
1565 /* We need to make sure that the process is
1566 * placed in wait-q before its condition is called
1567 */
1568 status = kgsl_wait_event_interruptible_timeout(
1569 device->wait_queue,
1570 kgsl_check_interrupt_timestamp(device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001571 context, timestamp),
Jeremy Gebben63904832012-02-07 16:10:55 -07001572 msecs_to_jiffies(retries ?
1573 msecs_part : msecs_first), io);
1574 mutex_lock(&device->mutex);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001575
Jeremy Gebben63904832012-02-07 16:10:55 -07001576 if (status > 0) {
1577 /*completed before the wait finished */
1578 status = 0;
1579 goto done;
1580 } else if (status < 0) {
1581 /*an error occurred*/
1582 goto done;
1583 }
1584 /*this wait timed out*/
Tarun Karra3335f142012-06-19 14:11:48 -07001585
1586 time_elapsed = time_elapsed +
1587 (retries ? msecs_part : msecs_first);
1588 retries++;
1589
1590 } while (time_elapsed < msecs);
1591
1592hang_dump:
Jeremy Gebben63904832012-02-07 16:10:55 -07001593 status = -ETIMEDOUT;
1594 KGSL_DRV_ERR(device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001595 "Device hang detected while waiting for timestamp: "
1596 "<%d:0x%x>, last submitted timestamp: <%d:0x%x>, "
1597 "wptr: 0x%x\n",
1598 context_id, timestamp, context_id, ts_issued,
Jeremy Gebben63904832012-02-07 16:10:55 -07001599 adreno_dev->ringbuffer.wptr);
1600 if (!adreno_dump_and_recover(device)) {
Shubhraprakash Das1088bdb2012-05-29 18:19:11 -06001601 /* The timestamp that this process wanted
1602 * to wait on may be invalid or expired now
1603 * after successful recovery */
Jeremy Gebben63904832012-02-07 16:10:55 -07001604 status = 0;
1605 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001606done:
1607 return (int)status;
1608}
1609
1610static unsigned int adreno_readtimestamp(struct kgsl_device *device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001611 struct kgsl_context *context, enum kgsl_timestamp_type type)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001612{
1613 unsigned int timestamp = 0;
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001614 unsigned int context_id = _get_context_id(context);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001615
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001616 /*
1617 * If the context ID is invalid, we are in a race with
1618 * the context being destroyed by userspace so bail.
1619 */
1620 if (context_id == KGSL_CONTEXT_INVALID) {
1621 KGSL_DRV_WARN(device, "context was detached");
1622 return timestamp;
1623 }
Jordan Crousec659f382012-04-16 11:10:41 -06001624 switch (type) {
1625 case KGSL_TIMESTAMP_QUEUED: {
1626 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1627 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
1628
1629 timestamp = rb->timestamp[context_id];
1630 break;
1631 }
1632 case KGSL_TIMESTAMP_CONSUMED:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001633 adreno_regread(device, REG_CP_TIMESTAMP, &timestamp);
Jordan Crousec659f382012-04-16 11:10:41 -06001634 break;
1635 case KGSL_TIMESTAMP_RETIRED:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001636 kgsl_sharedmem_readl(&device->memstore, &timestamp,
Jordan Crousec659f382012-04-16 11:10:41 -06001637 KGSL_MEMSTORE_OFFSET(context_id, eoptimestamp));
1638 break;
1639 }
1640
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001641 rmb();
1642
1643 return timestamp;
1644}
1645
1646static long adreno_ioctl(struct kgsl_device_private *dev_priv,
1647 unsigned int cmd, void *data)
1648{
1649 int result = 0;
1650 struct kgsl_drawctxt_set_bin_base_offset *binbase;
1651 struct kgsl_context *context;
1652
1653 switch (cmd) {
1654 case IOCTL_KGSL_DRAWCTXT_SET_BIN_BASE_OFFSET:
1655 binbase = data;
1656
1657 context = kgsl_find_context(dev_priv, binbase->drawctxt_id);
1658 if (context) {
1659 adreno_drawctxt_set_bin_base_offset(
1660 dev_priv->device, context, binbase->offset);
1661 } else {
1662 result = -EINVAL;
1663 KGSL_DRV_ERR(dev_priv->device,
1664 "invalid drawctxt drawctxt_id %d "
1665 "device_id=%d\n",
1666 binbase->drawctxt_id, dev_priv->device->id);
1667 }
1668 break;
1669
1670 default:
1671 KGSL_DRV_INFO(dev_priv->device,
1672 "invalid ioctl code %08x\n", cmd);
Jeremy Gebbenc15b4612012-01-09 09:44:11 -07001673 result = -ENOIOCTLCMD;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001674 break;
1675 }
1676 return result;
1677
1678}
1679
1680static inline s64 adreno_ticks_to_us(u32 ticks, u32 gpu_freq)
1681{
1682 gpu_freq /= 1000000;
1683 return ticks / gpu_freq;
1684}
1685
1686static void adreno_power_stats(struct kgsl_device *device,
1687 struct kgsl_power_stats *stats)
1688{
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001689 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001690 struct kgsl_pwrctrl *pwr = &device->pwrctrl;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001691 unsigned int cycles;
1692
1693 /* Get the busy cycles counted since the counter was last reset */
1694 /* Calling this function also resets and restarts the counter */
1695
1696 cycles = adreno_dev->gpudev->busy_cycles(adreno_dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001697
1698 /* In order to calculate idle you have to have run the algorithm *
1699 * at least once to get a start time. */
1700 if (pwr->time != 0) {
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001701 s64 tmp = ktime_to_us(ktime_get());
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001702 stats->total_time = tmp - pwr->time;
1703 pwr->time = tmp;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001704 stats->busy_time = adreno_ticks_to_us(cycles, device->pwrctrl.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001705 pwrlevels[device->pwrctrl.active_pwrlevel].
1706 gpu_freq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001707 } else {
1708 stats->total_time = 0;
1709 stats->busy_time = 0;
1710 pwr->time = ktime_to_us(ktime_get());
1711 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001712}
1713
1714void adreno_irqctrl(struct kgsl_device *device, int state)
1715{
Jordan Crousea78c9172011-07-11 13:14:09 -06001716 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1717 adreno_dev->gpudev->irq_control(adreno_dev, state);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001718}
1719
Jordan Croused6535882012-06-20 08:22:16 -06001720static unsigned int adreno_gpuid(struct kgsl_device *device,
1721 unsigned int *chipid)
Jordan Crousea0758f22011-12-07 11:19:22 -07001722{
1723 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1724
Jordan Croused6535882012-06-20 08:22:16 -06001725 /* Some applications need to know the chip ID too, so pass
1726 * that as a parameter */
1727
1728 if (chipid != NULL)
1729 *chipid = adreno_dev->chip_id;
1730
Jordan Crousea0758f22011-12-07 11:19:22 -07001731 /* Standard KGSL gpuid format:
1732 * top word is 0x0002 for 2D or 0x0003 for 3D
1733 * Bottom word is core specific identifer
1734 */
1735
1736 return (0x0003 << 16) | ((int) adreno_dev->gpurev);
1737}
1738
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001739static const struct kgsl_functable adreno_functable = {
1740 /* Mandatory functions */
1741 .regread = adreno_regread,
1742 .regwrite = adreno_regwrite,
1743 .idle = adreno_idle,
1744 .isidle = adreno_isidle,
1745 .suspend_context = adreno_suspend_context,
1746 .start = adreno_start,
1747 .stop = adreno_stop,
1748 .getproperty = adreno_getproperty,
1749 .waittimestamp = adreno_waittimestamp,
1750 .readtimestamp = adreno_readtimestamp,
1751 .issueibcmds = adreno_ringbuffer_issueibcmds,
1752 .ioctl = adreno_ioctl,
1753 .setup_pt = adreno_setup_pt,
1754 .cleanup_pt = adreno_cleanup_pt,
1755 .power_stats = adreno_power_stats,
1756 .irqctrl = adreno_irqctrl,
Jordan Crousea0758f22011-12-07 11:19:22 -07001757 .gpuid = adreno_gpuid,
Jordan Crouse156cfbc2012-01-24 09:32:04 -07001758 .snapshot = adreno_snapshot,
Jordan Crouseb368e9b2012-04-27 14:01:59 -06001759 .irq_handler = adreno_irq_handler,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001760 /* Optional functions */
1761 .setstate = adreno_setstate,
1762 .drawctxt_create = adreno_drawctxt_create,
1763 .drawctxt_destroy = adreno_drawctxt_destroy,
Jordan Crousef7370f82012-04-18 09:31:07 -06001764 .setproperty = adreno_setproperty,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001765};
1766
1767static struct platform_device_id adreno_id_table[] = {
1768 { DEVICE_3D0_NAME, (kernel_ulong_t)&device_3d0.dev, },
1769 { },
1770};
1771MODULE_DEVICE_TABLE(platform, adreno_id_table);
1772
1773static struct platform_driver adreno_platform_driver = {
1774 .probe = adreno_probe,
1775 .remove = __devexit_p(adreno_remove),
1776 .suspend = kgsl_suspend_driver,
1777 .resume = kgsl_resume_driver,
1778 .id_table = adreno_id_table,
1779 .driver = {
1780 .owner = THIS_MODULE,
1781 .name = DEVICE_3D_NAME,
1782 .pm = &kgsl_pm_ops,
1783 }
1784};
1785
1786static int __init kgsl_3d_init(void)
1787{
1788 return platform_driver_register(&adreno_platform_driver);
1789}
1790
1791static void __exit kgsl_3d_exit(void)
1792{
1793 platform_driver_unregister(&adreno_platform_driver);
1794}
1795
1796module_init(kgsl_3d_init);
1797module_exit(kgsl_3d_exit);
1798
1799MODULE_DESCRIPTION("3D Graphics driver");
1800MODULE_VERSION("1.2");
1801MODULE_LICENSE("GPL v2");
1802MODULE_ALIAS("platform:kgsl_3d");