blob: b6859aade9c26c7bc5f75eceed7a949401c028c9 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
8 *
9 * Modified by Cort Dougan (cort@cs.nmt.edu)
10 * and Paul Mackerras (paulus@samba.org)
11 */
12
13/*
14 * This file handles the architecture-dependent parts of hardware exceptions
15 */
16
Paul Mackerras14cf11a2005-09-26 16:04:21 +100017#include <linux/errno.h>
18#include <linux/sched.h>
19#include <linux/kernel.h>
20#include <linux/mm.h>
21#include <linux/stddef.h>
22#include <linux/unistd.h>
Paul Mackerras8dad3f92005-10-06 13:27:05 +100023#include <linux/ptrace.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100024#include <linux/user.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100025#include <linux/interrupt.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100026#include <linux/init.h>
27#include <linux/module.h>
Paul Mackerras8dad3f92005-10-06 13:27:05 +100028#include <linux/prctl.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100029#include <linux/delay.h>
30#include <linux/kprobes.h>
Michael Ellermancc532912005-12-04 18:39:43 +110031#include <linux/kexec.h>
Michael Hanselmann5474c122006-06-25 05:47:08 -070032#include <linux/backlight.h>
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -080033#include <linux/bug.h>
Christoph Hellwig1eeb66a2007-05-08 00:27:03 -070034#include <linux/kdebug.h>
Geert Uytterhoeven80947e72009-05-18 02:10:05 +000035#include <linux/debugfs.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100036
Geert Uytterhoeven80947e72009-05-18 02:10:05 +000037#include <asm/emulated_ops.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100038#include <asm/pgtable.h>
39#include <asm/uaccess.h>
40#include <asm/system.h>
41#include <asm/io.h>
Paul Mackerras86417782005-10-10 22:37:57 +100042#include <asm/machdep.h>
43#include <asm/rtas.h>
David Gibsonf7f6f4f2005-10-19 14:53:32 +100044#include <asm/pmc.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100045#ifdef CONFIG_PPC32
Paul Mackerras14cf11a2005-09-26 16:04:21 +100046#include <asm/reg.h>
Paul Mackerras86417782005-10-10 22:37:57 +100047#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +100048#ifdef CONFIG_PMAC_BACKLIGHT
49#include <asm/backlight.h>
50#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100051#ifdef CONFIG_PPC64
Paul Mackerras86417782005-10-10 22:37:57 +100052#include <asm/firmware.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100053#include <asm/processor.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100054#endif
David Wilderc0ce7d02006-06-23 15:29:34 -070055#include <asm/kexec.h>
Kumar Gala16c57b32009-02-10 20:10:44 +000056#include <asm/ppc-opcode.h>
Kumar Gala620165f2009-02-12 13:54:53 +000057#ifdef CONFIG_FSL_BOOKE
58#include <asm/dbell.h>
59#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100060
Olof Johansson7dbb9222008-01-31 14:34:47 +110061#if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC)
Anton Blanchard5be34922010-01-12 00:50:14 +000062int (*__debugger)(struct pt_regs *regs) __read_mostly;
63int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
64int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
65int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
66int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
67int (*__debugger_dabr_match)(struct pt_regs *regs) __read_mostly;
68int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
Paul Mackerras14cf11a2005-09-26 16:04:21 +100069
70EXPORT_SYMBOL(__debugger);
71EXPORT_SYMBOL(__debugger_ipi);
72EXPORT_SYMBOL(__debugger_bpt);
73EXPORT_SYMBOL(__debugger_sstep);
74EXPORT_SYMBOL(__debugger_iabr_match);
75EXPORT_SYMBOL(__debugger_dabr_match);
76EXPORT_SYMBOL(__debugger_fault_handler);
77#endif
78
Paul Mackerras14cf11a2005-09-26 16:04:21 +100079/*
80 * Trap & Exception support
81 */
82
anton@samba.org6031d9d2007-03-20 20:38:12 -050083#ifdef CONFIG_PMAC_BACKLIGHT
84static void pmac_backlight_unblank(void)
85{
86 mutex_lock(&pmac_backlight_mutex);
87 if (pmac_backlight) {
88 struct backlight_properties *props;
89
90 props = &pmac_backlight->props;
91 props->brightness = props->max_brightness;
92 props->power = FB_BLANK_UNBLANK;
93 backlight_update_status(pmac_backlight);
94 }
95 mutex_unlock(&pmac_backlight_mutex);
96}
97#else
98static inline void pmac_backlight_unblank(void) { }
99#endif
100
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000101int die(const char *str, struct pt_regs *regs, long err)
102{
anton@samba.org34c2a142007-03-20 20:38:13 -0500103 static struct {
Thomas Gleixnerb8f87782010-02-18 02:22:31 +0000104 raw_spinlock_t lock;
anton@samba.org34c2a142007-03-20 20:38:13 -0500105 u32 lock_owner;
106 int lock_owner_depth;
107 } die = {
Thomas Gleixnerb8f87782010-02-18 02:22:31 +0000108 .lock = __RAW_SPIN_LOCK_UNLOCKED(die.lock),
anton@samba.org34c2a142007-03-20 20:38:13 -0500109 .lock_owner = -1,
110 .lock_owner_depth = 0
111 };
David Wilderc0ce7d02006-06-23 15:29:34 -0700112 static int die_counter;
anton@samba.org34c2a142007-03-20 20:38:13 -0500113 unsigned long flags;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000114
115 if (debugger(regs))
116 return 1;
117
anton@samba.org293e4682007-03-20 20:38:11 -0500118 oops_enter();
119
anton@samba.org34c2a142007-03-20 20:38:13 -0500120 if (die.lock_owner != raw_smp_processor_id()) {
121 console_verbose();
Thomas Gleixnerb8f87782010-02-18 02:22:31 +0000122 raw_spin_lock_irqsave(&die.lock, flags);
anton@samba.org34c2a142007-03-20 20:38:13 -0500123 die.lock_owner = smp_processor_id();
124 die.lock_owner_depth = 0;
125 bust_spinlocks(1);
126 if (machine_is(powermac))
127 pmac_backlight_unblank();
128 } else {
129 local_save_flags(flags);
130 }
Michael Hanselmann5474c122006-06-25 05:47:08 -0700131
anton@samba.org34c2a142007-03-20 20:38:13 -0500132 if (++die.lock_owner_depth < 3) {
133 printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000134#ifdef CONFIG_PREEMPT
anton@samba.org34c2a142007-03-20 20:38:13 -0500135 printk("PREEMPT ");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000136#endif
137#ifdef CONFIG_SMP
anton@samba.org34c2a142007-03-20 20:38:13 -0500138 printk("SMP NR_CPUS=%d ", NR_CPUS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000139#endif
140#ifdef CONFIG_DEBUG_PAGEALLOC
anton@samba.org34c2a142007-03-20 20:38:13 -0500141 printk("DEBUG_PAGEALLOC ");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000142#endif
143#ifdef CONFIG_NUMA
anton@samba.org34c2a142007-03-20 20:38:13 -0500144 printk("NUMA ");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000145#endif
anton@samba.orgae7f4462007-03-20 20:38:14 -0500146 printk("%s\n", ppc_md.name ? ppc_md.name : "");
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +1100147
Anton Blanchard66fcb102010-02-07 14:44:16 +0000148 sysfs_printk_last_file();
149 if (notify_die(DIE_OOPS, str, regs, err, 255,
150 SIGSEGV) == NOTIFY_STOP)
151 return 1;
152
anton@samba.org34c2a142007-03-20 20:38:13 -0500153 print_modules();
154 show_regs(regs);
155 } else {
156 printk("Recursive die() failure, output suppressed\n");
157 }
158
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000159 bust_spinlocks(0);
anton@samba.org34c2a142007-03-20 20:38:13 -0500160 die.lock_owner = -1;
Pavel Emelianovbcdcd8e2007-07-17 04:03:42 -0700161 add_taint(TAINT_DIE);
Thomas Gleixnerb8f87782010-02-18 02:22:31 +0000162 raw_spin_unlock_irqrestore(&die.lock, flags);
David Wilderc0ce7d02006-06-23 15:29:34 -0700163
164 if (kexec_should_crash(current) ||
165 kexec_sr_activated(smp_processor_id()))
166 crash_kexec(regs);
167 crash_kexec_secondary(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000168
169 if (in_interrupt())
170 panic("Fatal exception in interrupt");
171
Hormscea6a4b2006-07-30 03:03:34 -0700172 if (panic_on_oops)
Horms012c4372006-08-13 23:24:22 -0700173 panic("Fatal exception");
Hormscea6a4b2006-07-30 03:03:34 -0700174
anton@samba.org293e4682007-03-20 20:38:11 -0500175 oops_exit();
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000176 do_exit(err);
177
178 return 0;
179}
180
Oleg Nesterov25baa352009-12-15 16:47:18 -0800181void user_single_step_siginfo(struct task_struct *tsk,
182 struct pt_regs *regs, siginfo_t *info)
183{
184 memset(info, 0, sizeof(*info));
185 info->si_signo = SIGTRAP;
186 info->si_code = TRAP_TRACE;
187 info->si_addr = (void __user *)regs->nip;
188}
189
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000190void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
191{
192 siginfo_t info;
Olof Johanssond0c3d532007-10-12 10:20:07 +1000193 const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \
194 "at %08lx nip %08lx lr %08lx code %x\n";
195 const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \
196 "at %016lx nip %016lx lr %016lx code %x\n";
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000197
198 if (!user_mode(regs)) {
199 if (die("Exception in kernel mode", regs, signr))
200 return;
Olof Johanssond0c3d532007-10-12 10:20:07 +1000201 } else if (show_unhandled_signals &&
202 unhandled_signal(current, signr) &&
203 printk_ratelimit()) {
204 printk(regs->msr & MSR_SF ? fmt64 : fmt32,
205 current->comm, current->pid, signr,
206 addr, regs->nip, regs->link, code);
207 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000208
209 memset(&info, 0, sizeof(info));
210 info.si_signo = signr;
211 info.si_code = code;
212 info.si_addr = (void __user *) addr;
213 force_sig_info(signr, &info, current);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000214}
215
216#ifdef CONFIG_PPC64
217void system_reset_exception(struct pt_regs *regs)
218{
219 /* See if any machine dependent calls */
Arnd Bergmannc902be72006-01-04 19:55:53 +0000220 if (ppc_md.system_reset_exception) {
221 if (ppc_md.system_reset_exception(regs))
222 return;
223 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000224
David Wilderc0ce7d02006-06-23 15:29:34 -0700225#ifdef CONFIG_KEXEC
226 cpu_set(smp_processor_id(), cpus_in_sr);
227#endif
228
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000229 die("System Reset", regs, SIGABRT);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000230
David Wildereac83922006-06-29 15:17:30 -0700231 /*
232 * Some CPUs when released from the debugger will execute this path.
233 * These CPUs entered the debugger via a soft-reset. If the CPU was
234 * hung before entering the debugger it will return to the hung
235 * state when exiting this function. This causes a problem in
236 * kdump since the hung CPU(s) will not respond to the IPI sent
237 * from kdump. To prevent the problem we call crash_kexec_secondary()
238 * here. If a kdump had not been initiated or we exit the debugger
239 * with the "exit and recover" command (x) crash_kexec_secondary()
240 * will return after 5ms and the CPU returns to its previous state.
241 */
242 crash_kexec_secondary(regs);
243
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000244 /* Must die if the interrupt is not recoverable */
245 if (!(regs->msr & MSR_RI))
246 panic("Unrecoverable System Reset");
247
248 /* What should we do here? We could issue a shutdown or hard reset. */
249}
250#endif
251
252/*
253 * I/O accesses can cause machine checks on powermacs.
254 * Check if the NIP corresponds to the address of a sync
255 * instruction for which there is an entry in the exception
256 * table.
257 * Note that the 601 only takes a machine check on TEA
258 * (transfer error ack) signal assertion, and does not
259 * set any of the top 16 bits of SRR1.
260 * -- paulus.
261 */
262static inline int check_io_access(struct pt_regs *regs)
263{
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100264#ifdef CONFIG_PPC32
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000265 unsigned long msr = regs->msr;
266 const struct exception_table_entry *entry;
267 unsigned int *nip = (unsigned int *)regs->nip;
268
269 if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
270 && (entry = search_exception_tables(regs->nip)) != NULL) {
271 /*
272 * Check that it's a sync instruction, or somewhere
273 * in the twi; isync; nop sequence that inb/inw/inl uses.
274 * As the address is in the exception table
275 * we should be able to read the instr there.
276 * For the debug message, we look at the preceding
277 * load or store.
278 */
279 if (*nip == 0x60000000) /* nop */
280 nip -= 2;
281 else if (*nip == 0x4c00012c) /* isync */
282 --nip;
283 if (*nip == 0x7c0004ac || (*nip >> 26) == 3) {
284 /* sync or twi */
285 unsigned int rb;
286
287 --nip;
288 rb = (*nip >> 11) & 0x1f;
289 printk(KERN_DEBUG "%s bad port %lx at %p\n",
290 (*nip & 0x100)? "OUT to": "IN from",
291 regs->gpr[rb] - _IO_BASE, nip);
292 regs->msr |= MSR_RI;
293 regs->nip = entry->fixup;
294 return 1;
295 }
296 }
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100297#endif /* CONFIG_PPC32 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000298 return 0;
299}
300
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000301#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000302/* On 4xx, the reason for the machine check or program exception
303 is in the ESR. */
304#define get_reason(regs) ((regs)->dsisr)
305#ifndef CONFIG_FSL_BOOKE
306#define get_mc_reason(regs) ((regs)->dsisr)
307#else
Becky Bruce86d7a9a2007-08-02 15:37:15 -0500308#define get_mc_reason(regs) (mfspr(SPRN_MCSR) & MCSR_MASK)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000309#endif
310#define REASON_FP ESR_FP
311#define REASON_ILLEGAL (ESR_PIL | ESR_PUO)
312#define REASON_PRIVILEGED ESR_PPR
313#define REASON_TRAP ESR_PTR
314
315/* single-step stuff */
316#define single_stepping(regs) (current->thread.dbcr0 & DBCR0_IC)
317#define clear_single_step(regs) (current->thread.dbcr0 &= ~DBCR0_IC)
318
319#else
320/* On non-4xx, the reason for the machine check or program
321 exception is in the MSR. */
322#define get_reason(regs) ((regs)->msr)
323#define get_mc_reason(regs) ((regs)->msr)
324#define REASON_FP 0x100000
325#define REASON_ILLEGAL 0x80000
326#define REASON_PRIVILEGED 0x40000
327#define REASON_TRAP 0x20000
328
329#define single_stepping(regs) ((regs)->msr & MSR_SE)
330#define clear_single_step(regs) ((regs)->msr &= ~MSR_SE)
331#endif
332
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100333#if defined(CONFIG_4xx)
334int machine_check_4xx(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000335{
Kumar Gala1a6a4ff2006-03-30 21:11:15 -0600336 unsigned long reason = get_mc_reason(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000337
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000338 if (reason & ESR_IMCP) {
339 printk("Instruction");
340 mtspr(SPRN_ESR, reason & ~ESR_IMCP);
341 } else
342 printk("Data");
343 printk(" machine check in kernel mode.\n");
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100344
345 return 0;
346}
347
348int machine_check_440A(struct pt_regs *regs)
349{
350 unsigned long reason = get_mc_reason(regs);
351
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000352 printk("Machine check in kernel mode.\n");
353 if (reason & ESR_IMCP){
354 printk("Instruction Synchronous Machine Check exception\n");
355 mtspr(SPRN_ESR, reason & ~ESR_IMCP);
356 }
357 else {
358 u32 mcsr = mfspr(SPRN_MCSR);
359 if (mcsr & MCSR_IB)
360 printk("Instruction Read PLB Error\n");
361 if (mcsr & MCSR_DRB)
362 printk("Data Read PLB Error\n");
363 if (mcsr & MCSR_DWB)
364 printk("Data Write PLB Error\n");
365 if (mcsr & MCSR_TLBP)
366 printk("TLB Parity Error\n");
367 if (mcsr & MCSR_ICP){
368 flush_instruction_cache();
369 printk("I-Cache Parity Error\n");
370 }
371 if (mcsr & MCSR_DCSP)
372 printk("D-Cache Search Parity Error\n");
373 if (mcsr & MCSR_DCFP)
374 printk("D-Cache Flush Parity Error\n");
375 if (mcsr & MCSR_IMPE)
376 printk("Machine Check exception is imprecise\n");
377
378 /* Clear MCSR */
379 mtspr(SPRN_MCSR, mcsr);
380 }
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100381 return 0;
382}
383#elif defined(CONFIG_E500)
384int machine_check_e500(struct pt_regs *regs)
385{
386 unsigned long reason = get_mc_reason(regs);
387
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000388 printk("Machine check in kernel mode.\n");
389 printk("Caused by (from MCSR=%lx): ", reason);
390
391 if (reason & MCSR_MCP)
392 printk("Machine Check Signal\n");
393 if (reason & MCSR_ICPERR)
394 printk("Instruction Cache Parity Error\n");
395 if (reason & MCSR_DCP_PERR)
396 printk("Data Cache Push Parity Error\n");
397 if (reason & MCSR_DCPERR)
398 printk("Data Cache Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000399 if (reason & MCSR_BUS_IAERR)
400 printk("Bus - Instruction Address Error\n");
401 if (reason & MCSR_BUS_RAERR)
402 printk("Bus - Read Address Error\n");
403 if (reason & MCSR_BUS_WAERR)
404 printk("Bus - Write Address Error\n");
405 if (reason & MCSR_BUS_IBERR)
406 printk("Bus - Instruction Data Error\n");
407 if (reason & MCSR_BUS_RBERR)
408 printk("Bus - Read Data Bus Error\n");
409 if (reason & MCSR_BUS_WBERR)
410 printk("Bus - Read Data Bus Error\n");
411 if (reason & MCSR_BUS_IPERR)
412 printk("Bus - Instruction Parity Error\n");
413 if (reason & MCSR_BUS_RPERR)
414 printk("Bus - Read Parity Error\n");
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100415
416 return 0;
417}
418#elif defined(CONFIG_E200)
419int machine_check_e200(struct pt_regs *regs)
420{
421 unsigned long reason = get_mc_reason(regs);
422
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000423 printk("Machine check in kernel mode.\n");
424 printk("Caused by (from MCSR=%lx): ", reason);
425
426 if (reason & MCSR_MCP)
427 printk("Machine Check Signal\n");
428 if (reason & MCSR_CP_PERR)
429 printk("Cache Push Parity Error\n");
430 if (reason & MCSR_CPERR)
431 printk("Cache Parity Error\n");
432 if (reason & MCSR_EXCP_ERR)
433 printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
434 if (reason & MCSR_BUS_IRERR)
435 printk("Bus - Read Bus Error on instruction fetch\n");
436 if (reason & MCSR_BUS_DRERR)
437 printk("Bus - Read Bus Error on data load\n");
438 if (reason & MCSR_BUS_WRERR)
439 printk("Bus - Write Bus Error on buffered store or cache line push\n");
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100440
441 return 0;
442}
443#else
444int machine_check_generic(struct pt_regs *regs)
445{
446 unsigned long reason = get_mc_reason(regs);
447
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000448 printk("Machine check in kernel mode.\n");
449 printk("Caused by (from SRR1=%lx): ", reason);
450 switch (reason & 0x601F0000) {
451 case 0x80000:
452 printk("Machine check signal\n");
453 break;
454 case 0: /* for 601 */
455 case 0x40000:
456 case 0x140000: /* 7450 MSS error and TEA */
457 printk("Transfer error ack signal\n");
458 break;
459 case 0x20000:
460 printk("Data parity error signal\n");
461 break;
462 case 0x10000:
463 printk("Address parity error signal\n");
464 break;
465 case 0x20000000:
466 printk("L1 Data Cache error\n");
467 break;
468 case 0x40000000:
469 printk("L1 Instruction Cache error\n");
470 break;
471 case 0x00100000:
472 printk("L2 data cache parity error\n");
473 break;
474 default:
475 printk("Unknown values in msr\n");
476 }
Olof Johansson75918a42007-09-21 05:11:20 +1000477 return 0;
478}
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100479#endif /* everything else */
Olof Johansson75918a42007-09-21 05:11:20 +1000480
481void machine_check_exception(struct pt_regs *regs)
482{
483 int recover = 0;
484
Anton Blanchard89713ed2010-01-31 20:34:06 +0000485 __get_cpu_var(irq_stat).mce_exceptions++;
486
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100487 /* See if any machine dependent calls. In theory, we would want
488 * to call the CPU first, and call the ppc_md. one if the CPU
489 * one returns a positive number. However there is existing code
490 * that assumes the board gets a first chance, so let's keep it
491 * that way for now and fix things later. --BenH.
492 */
Olof Johansson75918a42007-09-21 05:11:20 +1000493 if (ppc_md.machine_check_exception)
494 recover = ppc_md.machine_check_exception(regs);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100495 else if (cur_cpu_spec->machine_check)
496 recover = cur_cpu_spec->machine_check(regs);
Olof Johansson75918a42007-09-21 05:11:20 +1000497
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100498 if (recover > 0)
Olof Johansson75918a42007-09-21 05:11:20 +1000499 return;
500
501 if (user_mode(regs)) {
502 regs->msr |= MSR_RI;
503 _exception(SIGBUS, regs, BUS_ADRERR, regs->nip);
504 return;
505 }
506
507#if defined(CONFIG_8xx) && defined(CONFIG_PCI)
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100508 /* the qspan pci read routines can cause machine checks -- Cort
509 *
510 * yuck !!! that totally needs to go away ! There are better ways
511 * to deal with that than having a wart in the mcheck handler.
512 * -- BenH
513 */
Olof Johansson75918a42007-09-21 05:11:20 +1000514 bad_page_fault(regs, regs->dar, SIGBUS);
515 return;
516#endif
517
518 if (debugger_fault_handler(regs)) {
519 regs->msr |= MSR_RI;
520 return;
521 }
522
523 if (check_io_access(regs))
524 return;
525
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000526 if (debugger_fault_handler(regs))
527 return;
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000528 die("Machine check", regs, SIGBUS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000529
530 /* Must die if the interrupt is not recoverable */
531 if (!(regs->msr & MSR_RI))
532 panic("Unrecoverable Machine check");
533}
534
535void SMIException(struct pt_regs *regs)
536{
537 die("System Management Interrupt", regs, SIGABRT);
538}
539
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000540void unknown_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000541{
542 printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
543 regs->nip, regs->msr, regs->trap);
544
545 _exception(SIGTRAP, regs, 0, 0);
546}
547
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000548void instruction_breakpoint_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000549{
550 if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
551 5, SIGTRAP) == NOTIFY_STOP)
552 return;
553 if (debugger_iabr_match(regs))
554 return;
555 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
556}
557
558void RunModeException(struct pt_regs *regs)
559{
560 _exception(SIGTRAP, regs, 0, 0);
561}
562
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000563void __kprobes single_step_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000564{
565 regs->msr &= ~(MSR_SE | MSR_BE); /* Turn off 'trace' bits */
566
567 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
568 5, SIGTRAP) == NOTIFY_STOP)
569 return;
570 if (debugger_sstep(regs))
571 return;
572
573 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
574}
575
576/*
577 * After we have successfully emulated an instruction, we have to
578 * check if the instruction was being single-stepped, and if so,
579 * pretend we got a single-step exception. This was pointed out
580 * by Kumar Gala. -- paulus
581 */
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000582static void emulate_single_step(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000583{
584 if (single_stepping(regs)) {
585 clear_single_step(regs);
586 _exception(SIGTRAP, regs, TRAP_TRACE, 0);
587 }
588}
589
Kumar Gala5fad2932007-02-07 01:47:59 -0600590static inline int __parse_fpscr(unsigned long fpscr)
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000591{
Kumar Gala5fad2932007-02-07 01:47:59 -0600592 int ret = 0;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000593
594 /* Invalid operation */
595 if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
Kumar Gala5fad2932007-02-07 01:47:59 -0600596 ret = FPE_FLTINV;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000597
598 /* Overflow */
599 else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
Kumar Gala5fad2932007-02-07 01:47:59 -0600600 ret = FPE_FLTOVF;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000601
602 /* Underflow */
603 else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
Kumar Gala5fad2932007-02-07 01:47:59 -0600604 ret = FPE_FLTUND;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000605
606 /* Divide by zero */
607 else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
Kumar Gala5fad2932007-02-07 01:47:59 -0600608 ret = FPE_FLTDIV;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000609
610 /* Inexact result */
611 else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
Kumar Gala5fad2932007-02-07 01:47:59 -0600612 ret = FPE_FLTRES;
613
614 return ret;
615}
616
617static void parse_fpe(struct pt_regs *regs)
618{
619 int code = 0;
620
621 flush_fp_to_thread(current);
622
623 code = __parse_fpscr(current->thread.fpscr.val);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000624
625 _exception(SIGFPE, regs, code, regs->nip);
626}
627
628/*
629 * Illegal instruction emulation support. Originally written to
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000630 * provide the PVR to user applications using the mfspr rd, PVR.
631 * Return non-zero if we can't emulate, or -EFAULT if the associated
632 * memory access caused an access fault. Return zero on success.
633 *
634 * There are a couple of ways to do this, either "decode" the instruction
635 * or directly match lots of bits. In this case, matching lots of
636 * bits is faster and easier.
Paul Mackerras86417782005-10-10 22:37:57 +1000637 *
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000638 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000639static int emulate_string_inst(struct pt_regs *regs, u32 instword)
640{
641 u8 rT = (instword >> 21) & 0x1f;
642 u8 rA = (instword >> 16) & 0x1f;
643 u8 NB_RB = (instword >> 11) & 0x1f;
644 u32 num_bytes;
645 unsigned long EA;
646 int pos = 0;
647
648 /* Early out if we are an invalid form of lswx */
Kumar Gala16c57b32009-02-10 20:10:44 +0000649 if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000650 if ((rT == rA) || (rT == NB_RB))
651 return -EINVAL;
652
653 EA = (rA == 0) ? 0 : regs->gpr[rA];
654
Kumar Gala16c57b32009-02-10 20:10:44 +0000655 switch (instword & PPC_INST_STRING_MASK) {
656 case PPC_INST_LSWX:
657 case PPC_INST_STSWX:
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000658 EA += NB_RB;
659 num_bytes = regs->xer & 0x7f;
660 break;
Kumar Gala16c57b32009-02-10 20:10:44 +0000661 case PPC_INST_LSWI:
662 case PPC_INST_STSWI:
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000663 num_bytes = (NB_RB == 0) ? 32 : NB_RB;
664 break;
665 default:
666 return -EINVAL;
667 }
668
669 while (num_bytes != 0)
670 {
671 u8 val;
672 u32 shift = 8 * (3 - (pos & 0x3));
673
Kumar Gala16c57b32009-02-10 20:10:44 +0000674 switch ((instword & PPC_INST_STRING_MASK)) {
675 case PPC_INST_LSWX:
676 case PPC_INST_LSWI:
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000677 if (get_user(val, (u8 __user *)EA))
678 return -EFAULT;
679 /* first time updating this reg,
680 * zero it out */
681 if (pos == 0)
682 regs->gpr[rT] = 0;
683 regs->gpr[rT] |= val << shift;
684 break;
Kumar Gala16c57b32009-02-10 20:10:44 +0000685 case PPC_INST_STSWI:
686 case PPC_INST_STSWX:
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000687 val = regs->gpr[rT] >> shift;
688 if (put_user(val, (u8 __user *)EA))
689 return -EFAULT;
690 break;
691 }
692 /* move EA to next address */
693 EA += 1;
694 num_bytes--;
695
696 /* manage our position within the register */
697 if (++pos == 4) {
698 pos = 0;
699 if (++rT == 32)
700 rT = 0;
701 }
702 }
703
704 return 0;
705}
706
Will Schmidtc3412dc2006-08-30 13:11:38 -0500707static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
708{
709 u32 ra,rs;
710 unsigned long tmp;
711
712 ra = (instword >> 16) & 0x1f;
713 rs = (instword >> 21) & 0x1f;
714
715 tmp = regs->gpr[rs];
716 tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
717 tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
718 tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
719 regs->gpr[ra] = tmp;
720
721 return 0;
722}
723
Kumar Galac1469f12007-11-19 21:35:29 -0600724static int emulate_isel(struct pt_regs *regs, u32 instword)
725{
726 u8 rT = (instword >> 21) & 0x1f;
727 u8 rA = (instword >> 16) & 0x1f;
728 u8 rB = (instword >> 11) & 0x1f;
729 u8 BC = (instword >> 6) & 0x1f;
730 u8 bit;
731 unsigned long tmp;
732
733 tmp = (rA == 0) ? 0 : regs->gpr[rA];
734 bit = (regs->ccr >> (31 - BC)) & 0x1;
735
736 regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
737
738 return 0;
739}
740
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000741static int emulate_instruction(struct pt_regs *regs)
742{
743 u32 instword;
744 u32 rd;
745
Paul Mackerrasfab5db92006-06-07 16:14:40 +1000746 if (!user_mode(regs) || (regs->msr & MSR_LE))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000747 return -EINVAL;
748 CHECK_FULL_REGS(regs);
749
750 if (get_user(instword, (u32 __user *)(regs->nip)))
751 return -EFAULT;
752
753 /* Emulate the mfspr rD, PVR. */
Kumar Gala16c57b32009-02-10 20:10:44 +0000754 if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
Anton Blanchardeecff812009-10-27 18:46:55 +0000755 PPC_WARN_EMULATED(mfpvr, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000756 rd = (instword >> 21) & 0x1f;
757 regs->gpr[rd] = mfspr(SPRN_PVR);
758 return 0;
759 }
760
761 /* Emulating the dcba insn is just a no-op. */
Geert Uytterhoeven80947e72009-05-18 02:10:05 +0000762 if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
Anton Blanchardeecff812009-10-27 18:46:55 +0000763 PPC_WARN_EMULATED(dcba, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000764 return 0;
Geert Uytterhoeven80947e72009-05-18 02:10:05 +0000765 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000766
767 /* Emulate the mcrxr insn. */
Kumar Gala16c57b32009-02-10 20:10:44 +0000768 if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
Paul Mackerras86417782005-10-10 22:37:57 +1000769 int shift = (instword >> 21) & 0x1c;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000770 unsigned long msk = 0xf0000000UL >> shift;
771
Anton Blanchardeecff812009-10-27 18:46:55 +0000772 PPC_WARN_EMULATED(mcrxr, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000773 regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
774 regs->xer &= ~0xf0000000UL;
775 return 0;
776 }
777
778 /* Emulate load/store string insn. */
Geert Uytterhoeven80947e72009-05-18 02:10:05 +0000779 if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
Anton Blanchardeecff812009-10-27 18:46:55 +0000780 PPC_WARN_EMULATED(string, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000781 return emulate_string_inst(regs, instword);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +0000782 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000783
Will Schmidtc3412dc2006-08-30 13:11:38 -0500784 /* Emulate the popcntb (Population Count Bytes) instruction. */
Kumar Gala16c57b32009-02-10 20:10:44 +0000785 if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
Anton Blanchardeecff812009-10-27 18:46:55 +0000786 PPC_WARN_EMULATED(popcntb, regs);
Will Schmidtc3412dc2006-08-30 13:11:38 -0500787 return emulate_popcntb_inst(regs, instword);
788 }
789
Kumar Galac1469f12007-11-19 21:35:29 -0600790 /* Emulate isel (Integer Select) instruction */
Kumar Gala16c57b32009-02-10 20:10:44 +0000791 if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
Anton Blanchardeecff812009-10-27 18:46:55 +0000792 PPC_WARN_EMULATED(isel, regs);
Kumar Galac1469f12007-11-19 21:35:29 -0600793 return emulate_isel(regs, instword);
794 }
795
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000796 return -EINVAL;
797}
798
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -0800799int is_valid_bugaddr(unsigned long addr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000800{
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -0800801 return is_kernel_addr(addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000802}
803
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000804void __kprobes program_check_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000805{
806 unsigned int reason = get_reason(regs);
807 extern int do_mathemu(struct pt_regs *regs);
808
Kim Phillipsaa42c692006-12-08 02:43:30 -0600809 /* We can now get here via a FP Unavailable exception if the core
Kumar Gala04903a32007-02-07 01:13:32 -0600810 * has no FPU, in that case the reason flags will be 0 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000811
812 if (reason & REASON_FP) {
813 /* IEEE FP exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000814 parse_fpe(regs);
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000815 return;
816 }
817 if (reason & REASON_TRAP) {
Jason Wesselba797b22010-05-20 21:04:25 -0500818 /* Debugger is first in line to stop recursive faults in
819 * rcu_lock, notify_die, or atomic_notifier_call_chain */
820 if (debugger_bpt(regs))
821 return;
822
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000823 /* trap exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000824 if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
825 == NOTIFY_STOP)
826 return;
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -0800827
828 if (!(regs->msr & MSR_PR) && /* not user-mode */
Heiko Carstens608e2612007-07-15 23:41:39 -0700829 report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000830 regs->nip += 4;
831 return;
832 }
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000833 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
834 return;
835 }
836
Paul Mackerrascd8a5672006-03-03 17:11:40 +1100837 local_irq_enable();
838
Kumar Gala04903a32007-02-07 01:13:32 -0600839#ifdef CONFIG_MATH_EMULATION
840 /* (reason & REASON_ILLEGAL) would be the obvious thing here,
841 * but there seems to be a hardware bug on the 405GP (RevD)
842 * that means ESR is sometimes set incorrectly - either to
843 * ESR_DST (!?) or 0. In the process of chasing this with the
844 * hardware people - not sure if it can happen on any illegal
845 * instruction or only on FP instructions, whether there is a
846 * pattern to occurences etc. -dgibson 31/Mar/2003 */
Kumar Gala5fad2932007-02-07 01:47:59 -0600847 switch (do_mathemu(regs)) {
848 case 0:
Kumar Gala04903a32007-02-07 01:13:32 -0600849 emulate_single_step(regs);
850 return;
Kumar Gala5fad2932007-02-07 01:47:59 -0600851 case 1: {
852 int code = 0;
853 code = __parse_fpscr(current->thread.fpscr.val);
854 _exception(SIGFPE, regs, code, regs->nip);
855 return;
856 }
857 case -EFAULT:
858 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
859 return;
Kumar Gala04903a32007-02-07 01:13:32 -0600860 }
Kumar Gala5fad2932007-02-07 01:47:59 -0600861 /* fall through on any other errors */
Kumar Gala04903a32007-02-07 01:13:32 -0600862#endif /* CONFIG_MATH_EMULATION */
863
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000864 /* Try to emulate it if we should. */
865 if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000866 switch (emulate_instruction(regs)) {
867 case 0:
868 regs->nip += 4;
869 emulate_single_step(regs);
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000870 return;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000871 case -EFAULT:
872 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000873 return;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000874 }
875 }
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000876
877 if (reason & REASON_PRIVILEGED)
878 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
879 else
880 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000881}
882
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000883void alignment_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000884{
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +1100885 int sig, code, fixed = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000886
Paul Mackerrase9370ae2006-06-07 16:15:39 +1000887 /* we don't implement logging of alignment exceptions */
888 if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
889 fixed = fix_alignment(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000890
891 if (fixed == 1) {
892 regs->nip += 4; /* skip over emulated instruction */
893 emulate_single_step(regs);
894 return;
895 }
896
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000897 /* Operand address was bad */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000898 if (fixed == -EFAULT) {
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +1100899 sig = SIGSEGV;
900 code = SEGV_ACCERR;
901 } else {
902 sig = SIGBUS;
903 code = BUS_ADRALN;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000904 }
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +1100905 if (user_mode(regs))
906 _exception(sig, regs, code, regs->dar);
907 else
908 bad_page_fault(regs, regs->dar, sig);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000909}
910
911void StackOverflow(struct pt_regs *regs)
912{
913 printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
914 current, regs->gpr[1]);
915 debugger(regs);
916 show_regs(regs);
917 panic("kernel stack overflow");
918}
919
920void nonrecoverable_exception(struct pt_regs *regs)
921{
922 printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
923 regs->nip, regs->msr);
924 debugger(regs);
925 die("nonrecoverable exception", regs, SIGKILL);
926}
927
928void trace_syscall(struct pt_regs *regs)
929{
930 printk("Task: %p(%d), PC: %08lX/%08lX, Syscall: %3ld, Result: %s%ld %s\n",
Alexey Dobriyan19c58702007-10-18 23:40:41 -0700931 current, task_pid_nr(current), regs->nip, regs->link, regs->gpr[0],
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000932 regs->ccr&0x10000000?"Error=":"", regs->gpr[3], print_tainted());
933}
934
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000935void kernel_fp_unavailable_exception(struct pt_regs *regs)
936{
937 printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
938 "%lx at %lx\n", regs->trap, regs->nip);
939 die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
940}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000941
942void altivec_unavailable_exception(struct pt_regs *regs)
943{
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000944 if (user_mode(regs)) {
945 /* A user program has executed an altivec instruction,
946 but this kernel doesn't support altivec. */
947 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
948 return;
949 }
Anton Blanchard6c4841c2006-10-13 11:41:00 +1000950
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000951 printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
952 "%lx at %lx\n", regs->trap, regs->nip);
953 die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000954}
955
Michael Neulingce48b212008-06-25 14:07:18 +1000956void vsx_unavailable_exception(struct pt_regs *regs)
957{
958 if (user_mode(regs)) {
959 /* A user program has executed an vsx instruction,
960 but this kernel doesn't support vsx. */
961 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
962 return;
963 }
964
965 printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
966 "%lx at %lx\n", regs->trap, regs->nip);
967 die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
968}
969
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000970void performance_monitor_exception(struct pt_regs *regs)
971{
Anton Blanchard89713ed2010-01-31 20:34:06 +0000972 __get_cpu_var(irq_stat).pmu_irqs++;
973
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000974 perf_irq(regs);
975}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000976
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000977#ifdef CONFIG_8xx
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000978void SoftwareEmulation(struct pt_regs *regs)
979{
980 extern int do_mathemu(struct pt_regs *);
981 extern int Soft_emulate_8xx(struct pt_regs *);
Scott Wood5dd57a12007-09-18 15:29:35 -0500982#if defined(CONFIG_MATH_EMULATION) || defined(CONFIG_8XX_MINIMAL_FPEMU)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000983 int errcode;
Scott Wood5dd57a12007-09-18 15:29:35 -0500984#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000985
986 CHECK_FULL_REGS(regs);
987
988 if (!user_mode(regs)) {
989 debugger(regs);
990 die("Kernel Mode Software FPU Emulation", regs, SIGFPE);
991 }
992
993#ifdef CONFIG_MATH_EMULATION
994 errcode = do_mathemu(regs);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +0000995 if (errcode >= 0)
Anton Blanchardeecff812009-10-27 18:46:55 +0000996 PPC_WARN_EMULATED(math, regs);
Kumar Gala5fad2932007-02-07 01:47:59 -0600997
998 switch (errcode) {
999 case 0:
1000 emulate_single_step(regs);
1001 return;
1002 case 1: {
1003 int code = 0;
1004 code = __parse_fpscr(current->thread.fpscr.val);
1005 _exception(SIGFPE, regs, code, regs->nip);
1006 return;
1007 }
1008 case -EFAULT:
1009 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1010 return;
1011 default:
1012 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1013 return;
1014 }
1015
Scott Wood5dd57a12007-09-18 15:29:35 -05001016#elif defined(CONFIG_8XX_MINIMAL_FPEMU)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001017 errcode = Soft_emulate_8xx(regs);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001018 if (errcode >= 0)
Anton Blanchardeecff812009-10-27 18:46:55 +00001019 PPC_WARN_EMULATED(8xx, regs);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001020
Kumar Gala5fad2932007-02-07 01:47:59 -06001021 switch (errcode) {
1022 case 0:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001023 emulate_single_step(regs);
Kumar Gala5fad2932007-02-07 01:47:59 -06001024 return;
1025 case 1:
1026 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1027 return;
1028 case -EFAULT:
1029 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1030 return;
1031 }
Scott Wood5dd57a12007-09-18 15:29:35 -05001032#else
1033 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Kumar Gala5fad2932007-02-07 01:47:59 -06001034#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001035}
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001036#endif /* CONFIG_8xx */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001037
Dave Kleikamp172ae2e2010-02-08 11:50:57 +00001038#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001039static void handle_debug(struct pt_regs *regs, unsigned long debug_status)
1040{
1041 int changed = 0;
1042 /*
1043 * Determine the cause of the debug event, clear the
1044 * event flags and send a trap to the handler. Torez
1045 */
1046 if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
1047 dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W);
1048#ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE
1049 current->thread.dbcr2 &= ~DBCR2_DAC12MODE;
1050#endif
1051 do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, TRAP_HWBKPT,
1052 5);
1053 changed |= 0x01;
1054 } else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) {
1055 dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W);
1056 do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, TRAP_HWBKPT,
1057 6);
1058 changed |= 0x01;
1059 } else if (debug_status & DBSR_IAC1) {
1060 current->thread.dbcr0 &= ~DBCR0_IAC1;
1061 dbcr_iac_range(current) &= ~DBCR_IAC12MODE;
1062 do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, TRAP_HWBKPT,
1063 1);
1064 changed |= 0x01;
1065 } else if (debug_status & DBSR_IAC2) {
1066 current->thread.dbcr0 &= ~DBCR0_IAC2;
1067 do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, TRAP_HWBKPT,
1068 2);
1069 changed |= 0x01;
1070 } else if (debug_status & DBSR_IAC3) {
1071 current->thread.dbcr0 &= ~DBCR0_IAC3;
1072 dbcr_iac_range(current) &= ~DBCR_IAC34MODE;
1073 do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, TRAP_HWBKPT,
1074 3);
1075 changed |= 0x01;
1076 } else if (debug_status & DBSR_IAC4) {
1077 current->thread.dbcr0 &= ~DBCR0_IAC4;
1078 do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, TRAP_HWBKPT,
1079 4);
1080 changed |= 0x01;
1081 }
1082 /*
1083 * At the point this routine was called, the MSR(DE) was turned off.
1084 * Check all other debug flags and see if that bit needs to be turned
1085 * back on or not.
1086 */
1087 if (DBCR_ACTIVE_EVENTS(current->thread.dbcr0, current->thread.dbcr1))
1088 regs->msr |= MSR_DE;
1089 else
1090 /* Make sure the IDM flag is off */
1091 current->thread.dbcr0 &= ~DBCR0_IDM;
1092
1093 if (changed & 0x01)
1094 mtspr(SPRN_DBCR0, current->thread.dbcr0);
1095}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001096
Kumar Galaf8279622008-06-26 02:01:37 -05001097void __kprobes DebugException(struct pt_regs *regs, unsigned long debug_status)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001098{
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001099 current->thread.dbsr = debug_status;
1100
Roland McGrathec097c82009-05-28 21:26:38 +00001101 /* Hack alert: On BookE, Branch Taken stops on the branch itself, while
1102 * on server, it stops on the target of the branch. In order to simulate
1103 * the server behaviour, we thus restart right away with a single step
1104 * instead of stopping here when hitting a BT
1105 */
1106 if (debug_status & DBSR_BT) {
1107 regs->msr &= ~MSR_DE;
1108
1109 /* Disable BT */
1110 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
1111 /* Clear the BT event */
1112 mtspr(SPRN_DBSR, DBSR_BT);
1113
1114 /* Do the single step trick only when coming from userspace */
1115 if (user_mode(regs)) {
1116 current->thread.dbcr0 &= ~DBCR0_BT;
1117 current->thread.dbcr0 |= DBCR0_IDM | DBCR0_IC;
1118 regs->msr |= MSR_DE;
1119 return;
1120 }
1121
1122 if (notify_die(DIE_SSTEP, "block_step", regs, 5,
1123 5, SIGTRAP) == NOTIFY_STOP) {
1124 return;
1125 }
1126 if (debugger_sstep(regs))
1127 return;
1128 } else if (debug_status & DBSR_IC) { /* Instruction complete */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001129 regs->msr &= ~MSR_DE;
Kumar Galaf8279622008-06-26 02:01:37 -05001130
1131 /* Disable instruction completion */
1132 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
1133 /* Clear the instruction completion event */
1134 mtspr(SPRN_DBSR, DBSR_IC);
1135
1136 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1137 5, SIGTRAP) == NOTIFY_STOP) {
1138 return;
1139 }
1140
1141 if (debugger_sstep(regs))
1142 return;
1143
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001144 if (user_mode(regs)) {
1145 current->thread.dbcr0 &= ~DBCR0_IC;
1146#ifdef CONFIG_PPC_ADV_DEBUG_REGS
1147 if (DBCR_ACTIVE_EVENTS(current->thread.dbcr0,
1148 current->thread.dbcr1))
1149 regs->msr |= MSR_DE;
1150 else
1151 /* Make sure the IDM bit is off */
1152 current->thread.dbcr0 &= ~DBCR0_IDM;
1153#endif
1154 }
Kumar Galaf8279622008-06-26 02:01:37 -05001155
1156 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001157 } else
1158 handle_debug(regs, debug_status);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001159}
Dave Kleikamp172ae2e2010-02-08 11:50:57 +00001160#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001161
1162#if !defined(CONFIG_TAU_INT)
1163void TAUException(struct pt_regs *regs)
1164{
1165 printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n",
1166 regs->nip, regs->msr, regs->trap, print_tainted());
1167}
1168#endif /* CONFIG_INT_TAU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001169
1170#ifdef CONFIG_ALTIVEC
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001171void altivec_assist_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001172{
1173 int err;
1174
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001175 if (!user_mode(regs)) {
1176 printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
1177 " at %lx\n", regs->nip);
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001178 die("Kernel VMX/Altivec assist exception", regs, SIGILL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001179 }
1180
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001181 flush_altivec_to_thread(current);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001182
Anton Blanchardeecff812009-10-27 18:46:55 +00001183 PPC_WARN_EMULATED(altivec, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001184 err = emulate_altivec(regs);
1185 if (err == 0) {
1186 regs->nip += 4; /* skip emulated instruction */
1187 emulate_single_step(regs);
1188 return;
1189 }
1190
1191 if (err == -EFAULT) {
1192 /* got an error reading the instruction */
1193 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
1194 } else {
1195 /* didn't recognize the instruction */
1196 /* XXX quick hack for now: set the non-Java bit in the VSCR */
1197 if (printk_ratelimit())
1198 printk(KERN_ERR "Unrecognized altivec instruction "
1199 "in %s at %lx\n", current->comm, regs->nip);
1200 current->thread.vscr.u[3] |= 0x10000;
1201 }
1202}
1203#endif /* CONFIG_ALTIVEC */
1204
Michael Neulingce48b212008-06-25 14:07:18 +10001205#ifdef CONFIG_VSX
1206void vsx_assist_exception(struct pt_regs *regs)
1207{
1208 if (!user_mode(regs)) {
1209 printk(KERN_EMERG "VSX assist exception in kernel mode"
1210 " at %lx\n", regs->nip);
1211 die("Kernel VSX assist exception", regs, SIGILL);
1212 }
1213
1214 flush_vsx_to_thread(current);
1215 printk(KERN_INFO "VSX assist not supported at %lx\n", regs->nip);
1216 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1217}
1218#endif /* CONFIG_VSX */
1219
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001220#ifdef CONFIG_FSL_BOOKE
Kumar Gala620165f2009-02-12 13:54:53 +00001221
1222void doorbell_exception(struct pt_regs *regs)
1223{
1224#ifdef CONFIG_SMP
1225 int cpu = smp_processor_id();
1226 int msg;
1227
1228 if (num_online_cpus() < 2)
1229 return;
1230
1231 for (msg = 0; msg < 4; msg++)
1232 if (test_and_clear_bit(msg, &dbell_smp_message[cpu]))
1233 smp_message_recv(msg);
1234#else
1235 printk(KERN_WARNING "Received doorbell on non-smp system\n");
1236#endif
1237}
1238
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001239void CacheLockingException(struct pt_regs *regs, unsigned long address,
1240 unsigned long error_code)
1241{
1242 /* We treat cache locking instructions from the user
1243 * as priv ops, in the future we could try to do
1244 * something smarter
1245 */
1246 if (error_code & (ESR_DLK|ESR_ILK))
1247 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
1248 return;
1249}
1250#endif /* CONFIG_FSL_BOOKE */
1251
1252#ifdef CONFIG_SPE
1253void SPEFloatingPointException(struct pt_regs *regs)
1254{
Liu Yu6a800f32008-10-28 11:50:21 +08001255 extern int do_spe_mathemu(struct pt_regs *regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001256 unsigned long spefscr;
1257 int fpexc_mode;
1258 int code = 0;
Liu Yu6a800f32008-10-28 11:50:21 +08001259 int err;
1260
1261 preempt_disable();
1262 if (regs->msr & MSR_SPE)
1263 giveup_spe(current);
1264 preempt_enable();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001265
1266 spefscr = current->thread.spefscr;
1267 fpexc_mode = current->thread.fpexc_mode;
1268
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001269 if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
1270 code = FPE_FLTOVF;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001271 }
1272 else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
1273 code = FPE_FLTUND;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001274 }
1275 else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
1276 code = FPE_FLTDIV;
1277 else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
1278 code = FPE_FLTINV;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001279 }
1280 else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
1281 code = FPE_FLTRES;
1282
Liu Yu6a800f32008-10-28 11:50:21 +08001283 err = do_spe_mathemu(regs);
1284 if (err == 0) {
1285 regs->nip += 4; /* skip emulated instruction */
1286 emulate_single_step(regs);
1287 return;
1288 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001289
Liu Yu6a800f32008-10-28 11:50:21 +08001290 if (err == -EFAULT) {
1291 /* got an error reading the instruction */
1292 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
1293 } else if (err == -EINVAL) {
1294 /* didn't recognize the instruction */
1295 printk(KERN_ERR "unrecognized spe instruction "
1296 "in %s at %lx\n", current->comm, regs->nip);
1297 } else {
1298 _exception(SIGFPE, regs, code, regs->nip);
1299 }
1300
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001301 return;
1302}
Liu Yu6a800f32008-10-28 11:50:21 +08001303
1304void SPEFloatingPointRoundException(struct pt_regs *regs)
1305{
1306 extern int speround_handler(struct pt_regs *regs);
1307 int err;
1308
1309 preempt_disable();
1310 if (regs->msr & MSR_SPE)
1311 giveup_spe(current);
1312 preempt_enable();
1313
1314 regs->nip -= 4;
1315 err = speround_handler(regs);
1316 if (err == 0) {
1317 regs->nip += 4; /* skip emulated instruction */
1318 emulate_single_step(regs);
1319 return;
1320 }
1321
1322 if (err == -EFAULT) {
1323 /* got an error reading the instruction */
1324 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
1325 } else if (err == -EINVAL) {
1326 /* didn't recognize the instruction */
1327 printk(KERN_ERR "unrecognized spe instruction "
1328 "in %s at %lx\n", current->comm, regs->nip);
1329 } else {
1330 _exception(SIGFPE, regs, 0, regs->nip);
1331 return;
1332 }
1333}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001334#endif
1335
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001336/*
1337 * We enter here if we get an unrecoverable exception, that is, one
1338 * that happened at a point where the RI (recoverable interrupt) bit
1339 * in the MSR is 0. This indicates that SRR0/1 are live, and that
1340 * we therefore lost state by taking this exception.
1341 */
1342void unrecoverable_exception(struct pt_regs *regs)
1343{
1344 printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
1345 regs->trap, regs->nip);
1346 die("Unrecoverable exception", regs, SIGABRT);
1347}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001348
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001349#ifdef CONFIG_BOOKE_WDT
1350/*
1351 * Default handler for a Watchdog exception,
1352 * spins until a reboot occurs
1353 */
1354void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
1355{
1356 /* Generic WatchdogHandler, implement your own */
1357 mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
1358 return;
1359}
1360
1361void WatchdogException(struct pt_regs *regs)
1362{
1363 printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
1364 WatchdogHandler(regs);
1365}
1366#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001367
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001368/*
1369 * We enter here if we discover during exception entry that we are
1370 * running in supervisor mode with a userspace value in the stack pointer.
1371 */
1372void kernel_bad_stack(struct pt_regs *regs)
1373{
1374 printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
1375 regs->gpr[1], regs->nip);
1376 die("Bad kernel stack pointer", regs, SIGABRT);
1377}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001378
1379void __init trap_init(void)
1380{
1381}
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001382
1383
1384#ifdef CONFIG_PPC_EMULATED_STATS
1385
1386#define WARN_EMULATED_SETUP(type) .type = { .name = #type }
1387
1388struct ppc_emulated ppc_emulated = {
1389#ifdef CONFIG_ALTIVEC
1390 WARN_EMULATED_SETUP(altivec),
1391#endif
1392 WARN_EMULATED_SETUP(dcba),
1393 WARN_EMULATED_SETUP(dcbz),
1394 WARN_EMULATED_SETUP(fp_pair),
1395 WARN_EMULATED_SETUP(isel),
1396 WARN_EMULATED_SETUP(mcrxr),
1397 WARN_EMULATED_SETUP(mfpvr),
1398 WARN_EMULATED_SETUP(multiple),
1399 WARN_EMULATED_SETUP(popcntb),
1400 WARN_EMULATED_SETUP(spe),
1401 WARN_EMULATED_SETUP(string),
1402 WARN_EMULATED_SETUP(unaligned),
1403#ifdef CONFIG_MATH_EMULATION
1404 WARN_EMULATED_SETUP(math),
1405#elif defined(CONFIG_8XX_MINIMAL_FPEMU)
1406 WARN_EMULATED_SETUP(8xx),
1407#endif
1408#ifdef CONFIG_VSX
1409 WARN_EMULATED_SETUP(vsx),
1410#endif
1411};
1412
1413u32 ppc_warn_emulated;
1414
1415void ppc_warn_emulated_print(const char *type)
1416{
1417 if (printk_ratelimit())
1418 pr_warning("%s used emulated %s instruction\n", current->comm,
1419 type);
1420}
1421
1422static int __init ppc_warn_emulated_init(void)
1423{
1424 struct dentry *dir, *d;
1425 unsigned int i;
1426 struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
1427
1428 if (!powerpc_debugfs_root)
1429 return -ENODEV;
1430
1431 dir = debugfs_create_dir("emulated_instructions",
1432 powerpc_debugfs_root);
1433 if (!dir)
1434 return -ENOMEM;
1435
1436 d = debugfs_create_u32("do_warn", S_IRUGO | S_IWUSR, dir,
1437 &ppc_warn_emulated);
1438 if (!d)
1439 goto fail;
1440
1441 for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
1442 d = debugfs_create_u32(entries[i].name, S_IRUGO | S_IWUSR, dir,
1443 (u32 *)&entries[i].val.counter);
1444 if (!d)
1445 goto fail;
1446 }
1447
1448 return 0;
1449
1450fail:
1451 debugfs_remove_recursive(dir);
1452 return -ENOMEM;
1453}
1454
1455device_initcall(ppc_warn_emulated_init);
1456
1457#endif /* CONFIG_PPC_EMULATED_STATS */