blob: 7f30c0f3dbe453d97feaa7e065bc8bc66a693152 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Local APIC handling, local APIC timers
3 *
4 * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
5 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/init.h>
18
19#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/delay.h>
21#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/interrupt.h>
23#include <linux/mc146818rtc.h>
24#include <linux/kernel_stat.h>
25#include <linux/sysdev.h>
Zwane Mwaikambof3705132005-06-25 14:54:50 -070026#include <linux/cpu.h>
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080027#include <linux/clockchips.h>
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -080028#include <linux/acpi_pmtmr.h>
Venkatesh Pallipadi6eb0a0f2006-01-11 22:44:21 +010029#include <linux/module.h>
Thomas Gleixnerad62ca22007-03-22 00:11:21 -080030#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32#include <asm/atomic.h>
33#include <asm/smp.h>
34#include <asm/mtrr.h>
35#include <asm/mpspec.h>
36#include <asm/desc.h>
37#include <asm/arch_hooks.h>
38#include <asm/hpet.h>
Ingo Molnar306e4402005-06-30 02:58:55 -070039#include <asm/i8253.h>
Don Zickus3e4ff112006-06-26 13:57:01 +020040#include <asm/nmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
42#include <mach_apic.h>
Jesper Juhl382dbd02006-03-23 02:59:49 -080043#include <mach_apicdef.h>
Venkatesh Pallipadi6eb0a0f2006-01-11 22:44:21 +010044#include <mach_ipi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Linus Torvalds1da177e2005-04-16 15:20:36 -070046/*
Thomas Gleixnere05d7232007-02-16 01:27:58 -080047 * Sanity check
48 */
Hiroshi Shimamotoff8a03a2008-01-30 13:32:36 +010049#if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
Thomas Gleixnere05d7232007-02-16 01:27:58 -080050# error SPURIOUS_APIC_VECTOR definition error
51#endif
52
Alexey Starikovskiy8f6e2ca2008-03-27 23:54:38 +030053unsigned long mp_lapic_addr;
54
Thomas Gleixnere05d7232007-02-16 01:27:58 -080055/*
Eric W. Biederman9635b472005-06-25 14:57:41 -070056 * Knob to control our willingness to enable the local APIC.
Thomas Gleixnere05d7232007-02-16 01:27:58 -080057 *
Yinghai Lu914bebf2008-06-29 00:06:37 -070058 * +1=force-enable
Eric W. Biederman9635b472005-06-25 14:57:41 -070059 */
Yinghai Lu914bebf2008-06-29 00:06:37 -070060static int force_enable_local_apic;
61int disable_apic;
Eric W. Biederman9635b472005-06-25 14:57:41 -070062
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -080063/* Local APIC timer verification ok */
64static int local_apic_timer_verify_ok;
Thomas Gleixneraa276e12008-06-09 19:15:00 +020065/* Disable local APIC timer from the kernel commandline or via dmi quirk */
66static int local_apic_timer_disabled;
Thomas Gleixnere585bef2007-03-23 16:08:01 +010067/* Local APIC timer works in C2 */
68int local_apic_timer_c2_ok;
69EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080070
Alan Mayerce178332008-04-16 15:17:20 -050071int first_system_vector = 0xfe;
72
73char system_vectors[NR_VECTORS] = { [0 ... NR_VECTORS-1] = SYS_VECTOR_FREE};
74
Eric W. Biederman9635b472005-06-25 14:57:41 -070075/*
Thomas Gleixnere05d7232007-02-16 01:27:58 -080076 * Debug level, exported for io_apic.c
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 */
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +010078unsigned int apic_verbosity;
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
Alexey Starikovskiyf3918352008-05-23 01:54:51 +040080int pic_mode;
81
Alexey Starikovskiybab4b272008-05-19 19:47:03 +040082/* Have we found an MP table */
83int smp_found_config;
84
Cyrill Gorcunov746f2eb2008-07-01 21:43:52 +040085static struct resource lapic_resource = {
86 .name = "Local APIC",
87 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
88};
89
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080090static unsigned int calibration_result;
91
92static int lapic_next_event(unsigned long delta,
93 struct clock_event_device *evt);
94static void lapic_timer_setup(enum clock_event_mode mode,
95 struct clock_event_device *evt);
96static void lapic_timer_broadcast(cpumask_t mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -070097static void apic_pm_activate(void);
98
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080099/*
100 * The local apic timer can be used for any function which is CPU local.
101 */
102static struct clock_event_device lapic_clockevent = {
103 .name = "lapic",
104 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800105 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800106 .shift = 32,
107 .set_mode = lapic_timer_setup,
108 .set_next_event = lapic_next_event,
109 .broadcast = lapic_timer_broadcast,
110 .rating = 100,
111 .irq = -1,
112};
113static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800115/* Local APIC was disabled by the BIOS and enabled by the kernel */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116static int enabled_via_apicbase;
117
Andi Kleend3432892008-01-30 13:33:17 +0100118static unsigned long apic_phys;
119
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800120/*
121 * Get the LAPIC version
122 */
123static inline int lapic_get_version(void)
124{
125 return GET_APIC_VERSION(apic_read(APIC_LVR));
126}
127
128/*
Joe Perchesab4a5742008-01-30 13:31:42 +0100129 * Check, if the APIC is integrated or a separate chip
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800130 */
131static inline int lapic_is_integrated(void)
132{
133 return APIC_INTEGRATED(lapic_get_version());
134}
135
136/*
137 * Check, whether this is a modern or a first generation APIC
138 */
139static int modern_apic(void)
140{
141 /* AMD systems use old APIC versions, so check the CPU */
142 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
143 boot_cpu_data.x86 >= 0xf)
144 return 1;
145 return lapic_get_version() >= 0x14;
146}
147
Fernando Luis VazquezCaof2b218d2007-05-02 19:27:17 +0200148void apic_wait_icr_idle(void)
149{
150 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
151 cpu_relax();
152}
153
Thomas Gleixner42e0a9a2008-01-30 13:30:15 +0100154u32 safe_apic_wait_icr_idle(void)
Fernando Luis VazquezCaof2b218d2007-05-02 19:27:17 +0200155{
Thomas Gleixner42e0a9a2008-01-30 13:30:15 +0100156 u32 send_status;
Fernando Luis VazquezCaof2b218d2007-05-02 19:27:17 +0200157 int timeout;
158
159 timeout = 0;
160 do {
161 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
162 if (!send_status)
163 break;
164 udelay(100);
165 } while (timeout++ < 1000);
166
167 return send_status;
168}
169
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800170/**
171 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
172 */
Jan Beuliche9427102008-01-30 13:31:24 +0100173void __cpuinit enable_NMI_through_LVT0(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174{
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800175 unsigned int v = APIC_DM_NMI;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800177 /* Level triggered for 82489DX */
178 if (!lapic_is_integrated())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 v |= APIC_LVT_LEVEL_TRIGGER;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100180 apic_write(APIC_LVT0, v);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181}
182
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800183/**
184 * get_physical_broadcast - Get number of physical broadcast IDs
185 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186int get_physical_broadcast(void)
187{
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800188 return modern_apic() ? 0xff : 0xf;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189}
190
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800191/**
192 * lapic_get_maxlvt - get the maximum number of local vector table entries
193 */
194int lapic_get_maxlvt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195{
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800196 unsigned int v = apic_read(APIC_LVR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198 /* 82489DXs do not report # of LVT entries. */
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800199 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200}
201
202/*
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800203 * Local APIC timer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800206/* Clock divisor is set to 16 */
207#define APIC_DIVISOR 16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208
209/*
210 * This function sets up the local APIC timer, with a timeout of
211 * 'clocks' APIC bus clock. During calibration we actually call
212 * this function twice on the boot CPU, once with a bogus timeout
213 * value, second time for real. The other (noncalibrating) CPUs
214 * call this function only once, with the real, calibrated value.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800216static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217{
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800218 unsigned int lvtt_value, tmp_value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800220 lvtt_value = LOCAL_TIMER_VECTOR;
221 if (!oneshot)
222 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800223 if (!lapic_is_integrated())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
Venkatesh Pallipadi6eb0a0f2006-01-11 22:44:21 +0100225
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800226 if (!irqen)
Venkatesh Pallipadi6eb0a0f2006-01-11 22:44:21 +0100227 lvtt_value |= APIC_LVT_MASKED;
228
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100229 apic_write(APIC_LVTT, lvtt_value);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230
231 /*
232 * Divide PICLK by 16
233 */
234 tmp_value = apic_read(APIC_TDCR);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100235 apic_write(APIC_TDCR,
236 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
237 APIC_TDR_DIV_16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800239 if (!oneshot)
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100240 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241}
242
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800243/*
244 * Program the next event, relative to now
245 */
246static int lapic_next_event(unsigned long delta,
247 struct clock_event_device *evt)
248{
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100249 apic_write(APIC_TMICT, delta);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800250 return 0;
251}
252
253/*
254 * Setup the lapic timer in periodic or oneshot mode
255 */
256static void lapic_timer_setup(enum clock_event_mode mode,
257 struct clock_event_device *evt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258{
259 unsigned long flags;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800260 unsigned int v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800262 /* Lapic used for broadcast ? */
263 if (!local_apic_timer_verify_ok)
264 return;
265
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266 local_irq_save(flags);
267
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800268 switch (mode) {
269 case CLOCK_EVT_MODE_PERIODIC:
270 case CLOCK_EVT_MODE_ONESHOT:
271 __setup_APIC_LVTT(calibration_result,
272 mode != CLOCK_EVT_MODE_PERIODIC, 1);
273 break;
274 case CLOCK_EVT_MODE_UNUSED:
275 case CLOCK_EVT_MODE_SHUTDOWN:
276 v = apic_read(APIC_LVTT);
277 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100278 apic_write(APIC_LVTT, v);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800279 break;
Thomas Gleixner18de5bc2007-07-21 04:37:34 -0700280 case CLOCK_EVT_MODE_RESUME:
281 /* Nothing to do here */
282 break;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800283 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284
285 local_irq_restore(flags);
286}
287
288/*
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800289 * Local APIC timer broadcast function
290 */
291static void lapic_timer_broadcast(cpumask_t mask)
292{
293#ifdef CONFIG_SMP
294 send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
295#endif
296}
297
298/*
299 * Setup the local APIC timer for this CPU. Copy the initilized values
300 * of the boot CPU and register the clock event in the framework.
301 */
302static void __devinit setup_APIC_timer(void)
303{
304 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
305
306 memcpy(levt, &lapic_clockevent, sizeof(*levt));
307 levt->cpumask = cpumask_of_cpu(smp_processor_id());
308
309 clockevents_register_device(levt);
310}
311
312/*
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800313 * In this functions we calibrate APIC bus clocks to the external timer.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 *
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800315 * We want to do the calibration only once since we want to have local timer
316 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
317 * frequency.
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800318 *
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800319 * This was previously done by reading the PIT/HPET and waiting for a wrap
320 * around to find out, that a tick has elapsed. I have a box, where the PIT
321 * readout is broken, so it never gets out of the wait loop again. This was
322 * also reported by others.
323 *
324 * Monitoring the jiffies value is inaccurate and the clockevents
325 * infrastructure allows us to do a simple substitution of the interrupt
326 * handler.
327 *
328 * The calibration routine also uses the pm_timer when possible, as the PIT
329 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
330 * back to normal later in the boot process).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 */
332
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800333#define LAPIC_CAL_LOOPS (HZ/10)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334
Thomas Gleixnerf5352fd2007-07-21 17:11:32 +0200335static __initdata int lapic_cal_loops = -1;
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800336static __initdata long lapic_cal_t1, lapic_cal_t2;
337static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
338static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
339static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
340
341/*
342 * Temporary interrupt handler.
343 */
344static void __init lapic_cal_handler(struct clock_event_device *dev)
345{
346 unsigned long long tsc = 0;
347 long tapic = apic_read(APIC_TMCCT);
348 unsigned long pm = acpi_pm_read_early();
349
350 if (cpu_has_tsc)
351 rdtscll(tsc);
352
353 switch (lapic_cal_loops++) {
354 case 0:
355 lapic_cal_t1 = tapic;
356 lapic_cal_tsc1 = tsc;
357 lapic_cal_pm1 = pm;
358 lapic_cal_j1 = jiffies;
359 break;
360
361 case LAPIC_CAL_LOOPS:
362 lapic_cal_t2 = tapic;
363 lapic_cal_tsc2 = tsc;
364 if (pm < lapic_cal_pm1)
365 pm += ACPI_PM_OVRRUN;
366 lapic_cal_pm2 = pm;
367 lapic_cal_j2 = jiffies;
368 break;
369 }
370}
371
Cyrill Gorcunov836c1292008-07-15 21:02:55 +0400372static int __init calibrate_APIC_clock(void)
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800373{
374 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
375 const long pm_100ms = PMTMR_TICKS_PER_SEC/10;
376 const long pm_thresh = pm_100ms/100;
377 void (*real_handler)(struct clock_event_device *dev);
378 unsigned long deltaj;
379 long delta, deltapm;
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800380 int pm_referenced = 0;
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800381
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800382 local_irq_disable();
383
384 /* Replace the global interrupt handler */
385 real_handler = global_clock_event->event_handler;
386 global_clock_event->event_handler = lapic_cal_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387
388 /*
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800389 * Setup the APIC counter to 1e9. There is no way the lapic
390 * can underflow in the 100ms detection time frame
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800392 __setup_APIC_LVTT(1000000000, 0, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800394 /* Let the interrupts run */
395 local_irq_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800397 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
398 cpu_relax();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800400 local_irq_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800402 /* Restore the real event handler */
403 global_clock_event->event_handler = real_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800405 /* Build delta t1-t2 as apic timer counts down */
406 delta = lapic_cal_t1 - lapic_cal_t2;
407 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800409 /* Check, if the PM timer is available */
410 deltapm = lapic_cal_pm2 - lapic_cal_pm1;
411 apic_printk(APIC_VERBOSE, "... PM timer delta = %ld\n", deltapm);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800413 if (deltapm) {
414 unsigned long mult;
415 u64 res;
416
417 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
418
419 if (deltapm > (pm_100ms - pm_thresh) &&
420 deltapm < (pm_100ms + pm_thresh)) {
421 apic_printk(APIC_VERBOSE, "... PM timer result ok\n");
422 } else {
423 res = (((u64) deltapm) * mult) >> 22;
424 do_div(res, 1000000);
425 printk(KERN_WARNING "APIC calibration not consistent "
426 "with PM Timer: %ldms instead of 100ms\n",
427 (long)res);
428 /* Correct the lapic counter value */
Hiroshi Shimamotoff8a03a2008-01-30 13:32:36 +0100429 res = (((u64) delta) * pm_100ms);
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800430 do_div(res, deltapm);
431 printk(KERN_INFO "APIC delta adjusted to PM-Timer: "
432 "%lu (%ld)\n", (unsigned long) res, delta);
433 delta = (long) res;
434 }
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800435 pm_referenced = 1;
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800436 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800438 /* Calculate the scaled math multiplication factor */
Akinobu Mita877084f2008-04-19 23:55:16 +0900439 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
440 lapic_clockevent.shift);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800441 lapic_clockevent.max_delta_ns =
442 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
443 lapic_clockevent.min_delta_ns =
444 clockevent_delta2ns(0xF, &lapic_clockevent);
445
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800446 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800447
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800448 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
449 apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
450 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
451 calibration_result);
452
453 if (cpu_has_tsc) {
454 delta = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800456 "%ld.%04ld MHz.\n",
457 (delta / LAPIC_CAL_LOOPS) / (1000000 / HZ),
458 (delta / LAPIC_CAL_LOOPS) % (1000000 / HZ));
459 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460
461 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800462 "%u.%04u MHz.\n",
463 calibration_result / (1000000 / HZ),
464 calibration_result % (1000000 / HZ));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100466 /*
467 * Do a sanity check on the APIC calibration result
468 */
469 if (calibration_result < (1000000 / HZ)) {
470 local_irq_enable();
471 printk(KERN_WARNING
472 "APIC frequency too slow, disabling apic timer\n");
Cyrill Gorcunov836c1292008-07-15 21:02:55 +0400473 return -1;
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100474 }
475
Cyrill Gorcunov836c1292008-07-15 21:02:55 +0400476 local_apic_timer_verify_ok = 1;
477
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800478 /* We trust the pm timer based calibration */
479 if (!pm_referenced) {
480 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800481
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800482 /*
483 * Setup the apic timer manually
484 */
485 levt->event_handler = lapic_cal_handler;
486 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
487 lapic_cal_loops = -1;
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800488
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800489 /* Let the interrupts run */
490 local_irq_enable();
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800491
Thomas Gleixnerf5352fd2007-07-21 17:11:32 +0200492 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800493 cpu_relax();
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800494
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800495 local_irq_disable();
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800496
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800497 /* Stop the lapic timer */
498 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800499
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800500 local_irq_enable();
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800501
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800502 /* Jiffies delta */
503 deltaj = lapic_cal_j2 - lapic_cal_j1;
504 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800505
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800506 /* Check, if the jiffies result is consistent */
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800507 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800508 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800509 else
510 local_apic_timer_verify_ok = 0;
Ingo Molnar4edc5db2007-03-22 10:31:19 +0100511 } else
512 local_irq_enable();
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800513
514 if (!local_apic_timer_verify_ok) {
515 printk(KERN_WARNING
516 "APIC timer disabled due to verification failure.\n");
Cyrill Gorcunov836c1292008-07-15 21:02:55 +0400517 return -1;
Thomas Gleixnera5f5e432007-03-05 00:30:45 -0800518 }
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800519
Cyrill Gorcunov836c1292008-07-15 21:02:55 +0400520 return 0;
521}
522
523/*
524 * Setup the boot APIC
525 *
526 * Calibrate and verify the result.
527 */
528void __init setup_boot_APIC_clock(void)
529{
530 /*
531 * The local apic timer can be disabled via the kernel
532 * commandline or from the CPU detection code. Register the lapic
533 * timer as a dummy clock event source on SMP systems, so the
534 * broadcast mechanism is used. On UP systems simply ignore it.
535 */
536 if (local_apic_timer_disabled) {
537 /* No broadcast on UP ! */
538 if (num_possible_cpus() > 1) {
539 lapic_clockevent.mult = 1;
540 setup_APIC_timer();
541 }
542 return;
543 }
544
545 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
546 "calibrating APIC timer ...\n");
547
548 if (calibrate_APIC_clock()) {
549 /* No broadcast on UP ! */
550 if (num_possible_cpus() > 1)
551 setup_APIC_timer();
552 return;
553 }
554
555 /*
556 * If nmi_watchdog is set to IO_APIC, we need the
557 * PIT/HPET going. Otherwise register lapic as a dummy
558 * device.
559 */
560 if (nmi_watchdog != NMI_IO_APIC)
561 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
562 else
563 printk(KERN_WARNING "APIC timer registered as dummy,"
564 " due to nmi_watchdog=%d!\n", nmi_watchdog);
565
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800566 /* Setup the lapic or request the broadcast */
567 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568}
569
Li Shaohua0bb31842005-06-25 14:54:55 -0700570void __devinit setup_secondary_APIC_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571{
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800572 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573}
574
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575/*
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800576 * The guts of the apic timer interrupt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800578static void local_apic_timer_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579{
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800580 int cpu = smp_processor_id();
581 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582
583 /*
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800584 * Normally we should not be here till LAPIC has been initialized but
585 * in some cases like kdump, its possible that there is a pending LAPIC
586 * timer interrupt from previous kernel's context and is delivered in
587 * new kernel the moment interrupts are enabled.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588 *
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800589 * Interrupts are enabled early and LAPIC is setup much later, hence
590 * its possible that when we get here evt->event_handler is NULL.
591 * Check for event_handler being NULL and discard the interrupt as
592 * spurious.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800594 if (!evt->event_handler) {
595 printk(KERN_WARNING
596 "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
597 /* Switch it off */
598 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
599 return;
600 }
601
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100602 /*
603 * the NMI deadlock-detector uses this.
604 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800605 per_cpu(irq_stat, cpu).apic_timer_irqs++;
606
607 evt->event_handler(evt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608}
609
610/*
611 * Local APIC timer interrupt. This is the most natural way for doing
612 * local interrupts, but local timer interrupts can be emulated by
613 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
614 *
615 * [ if a single-CPU system runs an SMP kernel then we call the local
616 * interrupt as well. Thus we cannot inline the local irq ... ]
617 */
Harvey Harrison75604d72008-01-30 13:31:17 +0100618void smp_apic_timer_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619{
David Howells7d12e782006-10-05 14:55:46 +0100620 struct pt_regs *old_regs = set_irq_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621
622 /*
623 * NOTE! We'd better ACK the irq immediately,
624 * because timer handling can be slow.
625 */
626 ack_APIC_irq();
627 /*
628 * update_process_times() expects us to have done irq_enter().
629 * Besides, if we don't timer interrupts ignore the global
630 * interrupt lock, which is the WrongThing (tm) to do.
631 */
632 irq_enter();
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800633 local_apic_timer_interrupt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 irq_exit();
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800635
David Howells7d12e782006-10-05 14:55:46 +0100636 set_irq_regs(old_regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637}
638
Venkatesh Pallipadi5a07a302006-01-11 22:44:18 +0100639int setup_profiling_timer(unsigned int multiplier)
640{
641 return -EINVAL;
642}
643
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644/*
Robert Richtere319e762008-02-13 16:19:36 +0100645 * Setup extended LVT, AMD specific (K8, family 10h)
646 *
647 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
648 * MCE interrupts are supported. Thus MCE offset must be set to 0.
649 */
650
651#define APIC_EILVT_LVTOFF_MCE 0
652#define APIC_EILVT_LVTOFF_IBS 1
653
654static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
655{
656 unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
657 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
658 apic_write(reg, v);
659}
660
661u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
662{
663 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
664 return APIC_EILVT_LVTOFF_MCE;
665}
666
667u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
668{
669 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
670 return APIC_EILVT_LVTOFF_IBS;
671}
672
673/*
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800674 * Local APIC start and shutdown
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 */
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800676
677/**
678 * clear_local_APIC - shutdown the local APIC
679 *
680 * This is called, when a CPU is disabled and before rebooting, so the state of
681 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
682 * leftovers during boot.
683 */
684void clear_local_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685{
Andi Kleend3432892008-01-30 13:33:17 +0100686 int maxlvt;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100687 u32 v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688
Andi Kleend3432892008-01-30 13:33:17 +0100689 /* APIC hasn't been mapped yet */
690 if (!apic_phys)
691 return;
692
693 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 /*
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800695 * Masking an LVT entry can trigger a local APIC error
696 * if the vector is zero. Mask LVTERR first to prevent this.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 */
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800698 if (maxlvt >= 3) {
699 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100700 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800701 }
702 /*
703 * Careful: we have to set masks only first to deassert
704 * any level-triggered sources.
705 */
706 v = apic_read(APIC_LVTT);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100707 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800708 v = apic_read(APIC_LVT0);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100709 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800710 v = apic_read(APIC_LVT1);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100711 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800712 if (maxlvt >= 4) {
713 v = apic_read(APIC_LVTPC);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100714 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800715 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800717 /* lets not touch this if we didn't frob it */
718#ifdef CONFIG_X86_MCE_P4THERMAL
719 if (maxlvt >= 5) {
720 v = apic_read(APIC_LVTTHMR);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100721 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800722 }
723#endif
724 /*
725 * Clean APIC state for other OSs:
726 */
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100727 apic_write(APIC_LVTT, APIC_LVT_MASKED);
728 apic_write(APIC_LVT0, APIC_LVT_MASKED);
729 apic_write(APIC_LVT1, APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800730 if (maxlvt >= 3)
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100731 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800732 if (maxlvt >= 4)
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100733 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800734
735#ifdef CONFIG_X86_MCE_P4THERMAL
736 if (maxlvt >= 5)
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100737 apic_write(APIC_LVTTHMR, APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800738#endif
739 /* Integrated APIC (!82489DX) ? */
740 if (lapic_is_integrated()) {
741 if (maxlvt > 3)
742 /* Clear ESR due to Pentium errata 3AP and 11AP */
743 apic_write(APIC_ESR, 0);
744 apic_read(APIC_ESR);
745 }
746}
747
748/**
749 * disable_local_APIC - clear and disable the local APIC
750 */
751void disable_local_APIC(void)
752{
753 unsigned long value;
754
755 clear_local_APIC();
756
757 /*
758 * Disable APIC (implies clearing of registers
759 * for 82489DX!).
760 */
761 value = apic_read(APIC_SPIV);
762 value &= ~APIC_SPIV_APIC_ENABLED;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100763 apic_write(APIC_SPIV, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800764
765 /*
766 * When LAPIC was disabled by the BIOS and enabled by the kernel,
767 * restore the disabled state.
768 */
769 if (enabled_via_apicbase) {
770 unsigned int l, h;
771
772 rdmsr(MSR_IA32_APICBASE, l, h);
773 l &= ~MSR_IA32_APICBASE_ENABLE;
774 wrmsr(MSR_IA32_APICBASE, l, h);
775 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776}
777
778/*
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800779 * If Linux enabled the LAPIC against the BIOS default disable it down before
780 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
781 * not power-off. Additionally clear all LVT entries before disable_local_APIC
782 * for the case where Linux didn't enable the LAPIC.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 */
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800784void lapic_shutdown(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785{
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800786 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800788 if (!cpu_has_apic)
789 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800791 local_irq_save(flags);
792 clear_local_APIC();
793
794 if (enabled_via_apicbase)
795 disable_local_APIC();
796
797 local_irq_restore(flags);
798}
799
800/*
801 * This is to verify that we're looking at a real local APIC.
802 * Check these against your board if the CPUs aren't getting
803 * started for no apparent reason.
804 */
805int __init verify_local_APIC(void)
806{
807 unsigned int reg0, reg1;
808
809 /*
810 * The version register is read-only in a real APIC.
811 */
812 reg0 = apic_read(APIC_LVR);
813 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
814 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
815 reg1 = apic_read(APIC_LVR);
816 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
817
818 /*
819 * The two version reads above should print the same
820 * numbers. If the second one is different, then we
821 * poke at a non-APIC.
822 */
823 if (reg1 != reg0)
824 return 0;
825
826 /*
827 * Check if the version looks reasonably.
828 */
829 reg1 = GET_APIC_VERSION(reg0);
830 if (reg1 == 0x00 || reg1 == 0xff)
831 return 0;
832 reg1 = lapic_get_maxlvt();
833 if (reg1 < 0x02 || reg1 == 0xff)
834 return 0;
835
836 /*
837 * The ID register is read/write in a real APIC.
838 */
839 reg0 = apic_read(APIC_ID);
840 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
841
842 /*
843 * The next two are just to see if we have sane values.
844 * They're only really relevant if we're in Virtual Wire
845 * compatibility mode, but most boxes are anymore.
846 */
847 reg0 = apic_read(APIC_LVT0);
848 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
849 reg1 = apic_read(APIC_LVT1);
850 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
851
852 return 1;
853}
854
855/**
856 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
857 */
858void __init sync_Arb_IDs(void)
859{
860 /*
861 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
862 * needed on AMD.
863 */
Ingo Molnarf44d9ef2007-11-26 20:42:20 +0100864 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800865 return;
866 /*
867 * Wait for idle.
868 */
869 apic_wait_icr_idle();
870
871 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100872 apic_write(APIC_ICR,
873 APIC_DEST_ALLINC | APIC_INT_LEVELTRIG | APIC_DM_INIT);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800874}
875
876/*
877 * An initial setup of the virtual wire mode.
878 */
879void __init init_bsp_APIC(void)
880{
881 unsigned long value;
882
883 /*
884 * Don't do the setup now if we have a SMP BIOS as the
885 * through-I/O-APIC virtual wire mode might be active.
886 */
887 if (smp_found_config || !cpu_has_apic)
888 return;
889
890 /*
891 * Do not trust the local APIC being empty at bootup.
892 */
893 clear_local_APIC();
894
895 /*
896 * Enable APIC.
897 */
898 value = apic_read(APIC_SPIV);
899 value &= ~APIC_VECTOR_MASK;
900 value |= APIC_SPIV_APIC_ENABLED;
901
902 /* This bit is reserved on P4/Xeon and should be cleared */
903 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
904 (boot_cpu_data.x86 == 15))
905 value &= ~APIC_SPIV_FOCUS_DISABLED;
906 else
907 value |= APIC_SPIV_FOCUS_DISABLED;
908 value |= SPURIOUS_APIC_VECTOR;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100909 apic_write(APIC_SPIV, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800910
911 /*
912 * Set up the virtual wire mode.
913 */
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100914 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800915 value = APIC_DM_NMI;
916 if (!lapic_is_integrated()) /* 82489DX */
917 value |= APIC_LVT_LEVEL_TRIGGER;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100918 apic_write(APIC_LVT1, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800919}
920
Ingo Molnara4928cf2008-04-23 13:20:56 +0200921static void __cpuinit lapic_setup_esr(void)
Glauber de Oliveira Costadf7939a2008-03-19 14:25:48 -0300922{
923 unsigned long oldvalue, value, maxlvt;
924 if (lapic_is_integrated() && !esr_disable) {
925 /* !82489DX */
926 maxlvt = lapic_get_maxlvt();
927 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
928 apic_write(APIC_ESR, 0);
929 oldvalue = apic_read(APIC_ESR);
930
931 /* enables sending errors */
932 value = ERROR_APIC_VECTOR;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100933 apic_write(APIC_LVTERR, value);
Glauber de Oliveira Costadf7939a2008-03-19 14:25:48 -0300934 /*
935 * spec says clear errors after enabling vector.
936 */
937 if (maxlvt > 3)
938 apic_write(APIC_ESR, 0);
939 value = apic_read(APIC_ESR);
940 if (value != oldvalue)
941 apic_printk(APIC_VERBOSE, "ESR value before enabling "
942 "vector: 0x%08lx after: 0x%08lx\n",
943 oldvalue, value);
944 } else {
945 if (esr_disable)
946 /*
947 * Something untraceable is creating bad interrupts on
948 * secondary quads ... for the moment, just leave the
949 * ESR disabled - we can't do anything useful with the
950 * errors anyway - mbligh
951 */
952 printk(KERN_INFO "Leaving ESR disabled.\n");
953 else
954 printk(KERN_INFO "No ESR for 82489DX.\n");
955 }
956}
957
958
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800959/**
960 * setup_local_APIC - setup the local APIC
961 */
Adrian Bunkd5337982007-12-19 23:20:18 +0100962void __cpuinit setup_local_APIC(void)
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800963{
Glauber de Oliveira Costadf7939a2008-03-19 14:25:48 -0300964 unsigned long value, integrated;
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800965 int i, j;
966
967 /* Pound the ESR really hard over the head with a big hammer - mbligh */
968 if (esr_disable) {
969 apic_write(APIC_ESR, 0);
970 apic_write(APIC_ESR, 0);
971 apic_write(APIC_ESR, 0);
972 apic_write(APIC_ESR, 0);
973 }
974
975 integrated = lapic_is_integrated();
976
977 /*
978 * Double-check whether this APIC is really registered.
979 */
980 if (!apic_id_registered())
Ingo Molnar22d5c672008-07-10 16:29:28 +0200981 WARN_ON_ONCE(1);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800982
983 /*
984 * Intel recommends to set DFR, LDR and TPR before enabling
985 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
986 * document number 292116). So here it goes...
987 */
988 init_apic_ldr();
989
990 /*
991 * Set Task Priority to 'accept all'. We never change this
992 * later on.
993 */
994 value = apic_read(APIC_TASKPRI);
995 value &= ~APIC_TPRI_MASK;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100996 apic_write(APIC_TASKPRI, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800997
998 /*
999 * After a crash, we no longer service the interrupts and a pending
1000 * interrupt from previous kernel might still have ISR bit set.
1001 *
1002 * Most probably by now CPU has serviced that pending interrupt and
1003 * it might not have done the ack_APIC_irq() because it thought,
1004 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1005 * does not clear the ISR bit and cpu thinks it has already serivced
1006 * the interrupt. Hence a vector might get locked. It was noticed
1007 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1008 */
1009 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1010 value = apic_read(APIC_ISR + i*0x10);
1011 for (j = 31; j >= 0; j--) {
1012 if (value & (1<<j))
1013 ack_APIC_irq();
1014 }
1015 }
1016
1017 /*
1018 * Now that we are all set up, enable the APIC
1019 */
1020 value = apic_read(APIC_SPIV);
1021 value &= ~APIC_VECTOR_MASK;
1022 /*
1023 * Enable APIC
1024 */
1025 value |= APIC_SPIV_APIC_ENABLED;
1026
1027 /*
1028 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1029 * certain networking cards. If high frequency interrupts are
1030 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1031 * entry is masked/unmasked at a high rate as well then sooner or
1032 * later IOAPIC line gets 'stuck', no more interrupts are received
1033 * from the device. If focus CPU is disabled then the hang goes
1034 * away, oh well :-(
1035 *
1036 * [ This bug can be reproduced easily with a level-triggered
1037 * PCI Ne2000 networking cards and PII/PIII processors, dual
1038 * BX chipset. ]
1039 */
1040 /*
1041 * Actually disabling the focus CPU check just makes the hang less
1042 * frequent as it makes the interrupt distributon model be more
1043 * like LRU than MRU (the short-term load is more even across CPUs).
1044 * See also the comment in end_level_ioapic_irq(). --macro
1045 */
1046
1047 /* Enable focus processor (bit==0) */
1048 value &= ~APIC_SPIV_FOCUS_DISABLED;
1049
1050 /*
1051 * Set spurious IRQ vector
1052 */
1053 value |= SPURIOUS_APIC_VECTOR;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001054 apic_write(APIC_SPIV, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001055
1056 /*
1057 * Set up LVT0, LVT1:
1058 *
1059 * set up through-local-APIC on the BP's LINT0. This is not
Simon Arlott27b46d72007-10-20 01:13:56 +02001060 * strictly necessary in pure symmetric-IO mode, but sometimes
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001061 * we delegate interrupts to the 8259A.
1062 */
1063 /*
1064 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1065 */
1066 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
1067 if (!smp_processor_id() && (pic_mode || !value)) {
1068 value = APIC_DM_EXTINT;
1069 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
1070 smp_processor_id());
1071 } else {
1072 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
1073 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
1074 smp_processor_id());
1075 }
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001076 apic_write(APIC_LVT0, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001077
1078 /*
1079 * only the BP should see the LINT1 NMI signal, obviously.
1080 */
1081 if (!smp_processor_id())
1082 value = APIC_DM_NMI;
1083 else
1084 value = APIC_DM_NMI | APIC_LVT_MASKED;
1085 if (!integrated) /* 82489DX */
1086 value |= APIC_LVT_LEVEL_TRIGGER;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001087 apic_write(APIC_LVT1, value);
Glauber de Oliveira Costaac60aae2008-03-19 14:25:49 -03001088}
1089
1090void __cpuinit end_local_APIC_setup(void)
1091{
1092 unsigned long value;
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001093
Glauber de Oliveira Costadf7939a2008-03-19 14:25:48 -03001094 lapic_setup_esr();
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001095 /* Disable the local apic timer */
1096 value = apic_read(APIC_LVTT);
1097 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001098 apic_write(APIC_LVTT, value);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001099
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001100 setup_apic_nmi_watchdog(NULL);
1101 apic_pm_activate();
1102}
1103
1104/*
1105 * Detect and initialize APIC
1106 */
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01001107static int __init detect_init_APIC(void)
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001108{
1109 u32 h, l, features;
1110
1111 /* Disabled by kernel option? */
Yinghai Lu914bebf2008-06-29 00:06:37 -07001112 if (disable_apic)
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001113 return -1;
1114
1115 switch (boot_cpu_data.x86_vendor) {
1116 case X86_VENDOR_AMD:
1117 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
1118 (boot_cpu_data.x86 == 15))
1119 break;
1120 goto no_apic;
1121 case X86_VENDOR_INTEL:
1122 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1123 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1124 break;
1125 goto no_apic;
1126 default:
1127 goto no_apic;
1128 }
1129
1130 if (!cpu_has_apic) {
1131 /*
1132 * Over-ride BIOS and try to enable the local APIC only if
1133 * "lapic" specified.
1134 */
Yinghai Lu914bebf2008-06-29 00:06:37 -07001135 if (!force_enable_local_apic) {
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001136 printk(KERN_INFO "Local APIC disabled by BIOS -- "
1137 "you can enable it with \"lapic\"\n");
1138 return -1;
1139 }
1140 /*
1141 * Some BIOSes disable the local APIC in the APIC_BASE
1142 * MSR. This can only be done in software for Intel P6 or later
1143 * and AMD K7 (Model > 1) or later.
1144 */
1145 rdmsr(MSR_IA32_APICBASE, l, h);
1146 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1147 printk(KERN_INFO
1148 "Local APIC disabled by BIOS -- reenabling.\n");
1149 l &= ~MSR_IA32_APICBASE_BASE;
1150 l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1151 wrmsr(MSR_IA32_APICBASE, l, h);
1152 enabled_via_apicbase = 1;
1153 }
1154 }
1155 /*
1156 * The APIC feature bit should now be enabled
1157 * in `cpuid'
1158 */
1159 features = cpuid_edx(1);
1160 if (!(features & (1 << X86_FEATURE_APIC))) {
1161 printk(KERN_WARNING "Could not enable APIC!\n");
1162 return -1;
1163 }
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +01001164 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001165 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1166
1167 /* The BIOS may have set up the APIC at some other address */
1168 rdmsr(MSR_IA32_APICBASE, l, h);
1169 if (l & MSR_IA32_APICBASE_ENABLE)
1170 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1171
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001172 printk(KERN_INFO "Found and enabled local APIC!\n");
1173
1174 apic_pm_activate();
1175
1176 return 0;
1177
1178no_apic:
1179 printk(KERN_INFO "No local APIC present or hardware disabled\n");
1180 return -1;
1181}
1182
1183/**
1184 * init_apic_mappings - initialize APIC mappings
1185 */
1186void __init init_apic_mappings(void)
1187{
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001188 /*
1189 * If no local APIC can be found then set up a fake all
1190 * zeroes page to simulate the local APIC and another
1191 * one for the IO-APIC.
1192 */
1193 if (!smp_found_config && detect_init_APIC()) {
1194 apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
1195 apic_phys = __pa(apic_phys);
1196 } else
1197 apic_phys = mp_lapic_addr;
1198
1199 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
1200 printk(KERN_DEBUG "mapped APIC to %08lx (%08lx)\n", APIC_BASE,
1201 apic_phys);
1202
1203 /*
1204 * Fetch the APIC ID of the BSP in case we have a
1205 * default configuration (or the MP table is broken).
1206 */
1207 if (boot_cpu_physical_apicid == -1U)
Jack Steiner05f2d122008-03-28 14:12:02 -05001208 boot_cpu_physical_apicid = GET_APIC_ID(read_apic_id());
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001209
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210}
1211
1212/*
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001213 * This initializes the IO-APIC and APIC hardware if this is
1214 * a UP kernel.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 */
Alexey Starikovskiye81b2c62008-03-27 23:54:31 +03001216
1217int apic_version[MAX_APICS];
1218
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01001219int __init APIC_init_uniprocessor(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220{
Yinghai Lu914bebf2008-06-29 00:06:37 -07001221 if (disable_apic)
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +01001222 clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
Eric W. Biedermanf2b36db2005-10-30 14:59:41 -08001223
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001224 if (!smp_found_config && !cpu_has_apic)
Eric W. Biedermanf2b36db2005-10-30 14:59:41 -08001225 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226
1227 /*
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001228 * Complain if the BIOS pretends there is one.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 */
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001230 if (!cpu_has_apic &&
1231 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001233 boot_cpu_physical_apicid);
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +01001234 clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235 return -1;
1236 }
1237
1238 verify_local_APIC();
1239
1240 connect_bsp_APIC();
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001241
Vivek Goyalbe0d03f2006-05-20 15:00:21 -07001242 /*
1243 * Hack: In case of kdump, after a crash, kernel might be booting
1244 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1245 * might be zero if read from MP tables. Get it from LAPIC.
1246 */
1247#ifdef CONFIG_CRASH_DUMP
Jack Steiner05f2d122008-03-28 14:12:02 -05001248 boot_cpu_physical_apicid = GET_APIC_ID(read_apic_id());
Vivek Goyalbe0d03f2006-05-20 15:00:21 -07001249#endif
Jack Steinerb6df1b82008-06-19 21:51:05 -05001250 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001251
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252 setup_local_APIC();
1253
Maciej W. Rozyckiacae7d92008-06-06 03:27:49 +01001254#ifdef CONFIG_X86_IO_APIC
1255 if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
1256#endif
1257 localise_nmi_watchdog();
Glauber de Oliveira Costaac60aae2008-03-19 14:25:49 -03001258 end_local_APIC_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259#ifdef CONFIG_X86_IO_APIC
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001260 if (smp_found_config)
1261 if (!skip_ioapic_setup && nr_ioapics)
1262 setup_IO_APIC();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263#endif
Zachary Amsdenbbab4f32007-02-13 13:26:21 +01001264 setup_boot_clock();
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001265
1266 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267}
Rusty Russell1a3f2392006-09-26 10:52:32 +02001268
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001269/*
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001270 * Local APIC interrupts
1271 */
1272
1273/*
1274 * This interrupt should _never_ happen with our APIC/SMP architecture
1275 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001276void smp_spurious_interrupt(struct pt_regs *regs)
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001277{
1278 unsigned long v;
1279
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001280 irq_enter();
1281 /*
1282 * Check if this really is a spurious interrupt and ACK it
1283 * if it is a vectored one. Just in case...
1284 * Spurious interrupts should not be ACKed.
1285 */
1286 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1287 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1288 ack_APIC_irq();
1289
1290 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
1291 printk(KERN_INFO "spurious APIC interrupt on CPU#%d, "
1292 "should never happen.\n", smp_processor_id());
Joe Korty38e760a2007-10-17 18:04:40 +02001293 __get_cpu_var(irq_stat).irq_spurious_count++;
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001294 irq_exit();
1295}
1296
1297/*
1298 * This interrupt should never happen with our APIC/SMP architecture
1299 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001300void smp_error_interrupt(struct pt_regs *regs)
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001301{
1302 unsigned long v, v1;
1303
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001304 irq_enter();
1305 /* First tickle the hardware, only then report what went on. -- REW */
1306 v = apic_read(APIC_ESR);
1307 apic_write(APIC_ESR, 0);
1308 v1 = apic_read(APIC_ESR);
1309 ack_APIC_irq();
1310 atomic_inc(&irq_err_count);
1311
1312 /* Here is what the APIC error bits mean:
1313 0: Send CS error
1314 1: Receive CS error
1315 2: Send accept error
1316 3: Receive accept error
1317 4: Reserved
1318 5: Send illegal vector
1319 6: Received illegal vector
1320 7: Illegal register address
1321 */
Hiroshi Shimamotoff8a03a2008-01-30 13:32:36 +01001322 printk(KERN_DEBUG "APIC error on CPU%d: %02lx(%02lx)\n",
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001323 smp_processor_id(), v , v1);
1324 irq_exit();
1325}
1326
Glauber de Oliveira Costa17c9ab12008-03-19 14:25:33 -03001327#ifdef CONFIG_SMP
1328void __init smp_intr_init(void)
1329{
1330 /*
1331 * IRQ0 must be given a fixed assignment and initialized,
1332 * because it's used before the IO-APIC is set up.
1333 */
1334 set_intr_gate(FIRST_DEVICE_VECTOR, interrupt[0]);
1335
1336 /*
1337 * The reschedule interrupt is a CPU-to-CPU reschedule-helper
1338 * IPI, driven by wakeup.
1339 */
Alan Mayer305b92a2008-04-15 15:36:56 -05001340 alloc_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
Glauber de Oliveira Costa17c9ab12008-03-19 14:25:33 -03001341
1342 /* IPI for invalidation */
Alan Mayer305b92a2008-04-15 15:36:56 -05001343 alloc_intr_gate(INVALIDATE_TLB_VECTOR, invalidate_interrupt);
Glauber de Oliveira Costa17c9ab12008-03-19 14:25:33 -03001344
1345 /* IPI for generic function call */
Alan Mayer305b92a2008-04-15 15:36:56 -05001346 alloc_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
Jens Axboe3b16cf82008-06-26 11:21:54 +02001347
1348 /* IPI for single call function */
1349 set_intr_gate(CALL_FUNCTION_SINGLE_VECTOR,
1350 call_function_single_interrupt);
Glauber de Oliveira Costa17c9ab12008-03-19 14:25:33 -03001351}
1352#endif
1353
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001354/*
1355 * Initialize APIC interrupts
1356 */
1357void __init apic_intr_init(void)
1358{
1359#ifdef CONFIG_SMP
1360 smp_intr_init();
1361#endif
1362 /* self generated IPI for local APIC timer */
Alan Mayer305b92a2008-04-15 15:36:56 -05001363 alloc_intr_gate(LOCAL_TIMER_VECTOR, apic_timer_interrupt);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001364
1365 /* IPI vectors for APIC spurious and error interrupts */
Alan Mayer305b92a2008-04-15 15:36:56 -05001366 alloc_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt);
1367 alloc_intr_gate(ERROR_APIC_VECTOR, error_interrupt);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001368
1369 /* thermal monitor LVT interrupt */
1370#ifdef CONFIG_X86_MCE_P4THERMAL
Alan Mayer305b92a2008-04-15 15:36:56 -05001371 alloc_intr_gate(THERMAL_APIC_VECTOR, thermal_interrupt);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001372#endif
1373}
1374
1375/**
1376 * connect_bsp_APIC - attach the APIC to the interrupt system
1377 */
1378void __init connect_bsp_APIC(void)
1379{
1380 if (pic_mode) {
1381 /*
1382 * Do not trust the local APIC being empty at bootup.
1383 */
1384 clear_local_APIC();
1385 /*
1386 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1387 * local APIC to INT and NMI lines.
1388 */
1389 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1390 "enabling APIC mode.\n");
1391 outb(0x70, 0x22);
1392 outb(0x01, 0x23);
1393 }
1394 enable_apic_mode();
1395}
1396
1397/**
1398 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1399 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1400 *
1401 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1402 * APIC is disabled.
1403 */
1404void disconnect_bsp_APIC(int virt_wire_setup)
1405{
1406 if (pic_mode) {
1407 /*
1408 * Put the board back into PIC mode (has an effect only on
1409 * certain older boards). Note that APIC interrupts, including
1410 * IPIs, won't work beyond this point! The only exception are
1411 * INIT IPIs.
1412 */
1413 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1414 "entering PIC mode.\n");
1415 outb(0x70, 0x22);
1416 outb(0x00, 0x23);
1417 } else {
1418 /* Go back to Virtual Wire compatibility mode */
1419 unsigned long value;
1420
1421 /* For the spurious interrupt use vector F, and enable it */
1422 value = apic_read(APIC_SPIV);
1423 value &= ~APIC_VECTOR_MASK;
1424 value |= APIC_SPIV_APIC_ENABLED;
1425 value |= 0xf;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001426 apic_write(APIC_SPIV, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001427
1428 if (!virt_wire_setup) {
1429 /*
1430 * For LVT0 make it edge triggered, active high,
1431 * external and enabled
1432 */
1433 value = apic_read(APIC_LVT0);
1434 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1435 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
Hiroshi Shimamotoff8a03a2008-01-30 13:32:36 +01001436 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001437 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1438 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001439 apic_write(APIC_LVT0, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001440 } else {
1441 /* Disable LVT0 */
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001442 apic_write(APIC_LVT0, APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001443 }
1444
1445 /*
1446 * For LVT1 make it edge triggered, active high, nmi and
1447 * enabled
1448 */
1449 value = apic_read(APIC_LVT1);
1450 value &= ~(
1451 APIC_MODE_MASK | APIC_SEND_PENDING |
1452 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1453 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1454 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1455 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001456 apic_write(APIC_LVT1, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001457 }
1458}
1459
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +03001460unsigned int __cpuinitdata maxcpus = NR_CPUS;
1461
1462void __cpuinit generic_processor_info(int apicid, int version)
1463{
1464 int cpu;
1465 cpumask_t tmp_map;
1466 physid_mask_t phys_cpu;
1467
1468 /*
1469 * Validate version
1470 */
1471 if (version == 0x0) {
1472 printk(KERN_WARNING "BIOS bug, APIC version is 0 for CPU#%d! "
1473 "fixing up to 0x10. (tell your hw vendor)\n",
1474 version);
1475 version = 0x10;
1476 }
1477 apic_version[apicid] = version;
1478
1479 phys_cpu = apicid_to_cpu_present(apicid);
1480 physids_or(phys_cpu_present_map, phys_cpu_present_map, phys_cpu);
1481
1482 if (num_processors >= NR_CPUS) {
1483 printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
1484 " Processor ignored.\n", NR_CPUS);
1485 return;
1486 }
1487
1488 if (num_processors >= maxcpus) {
1489 printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
1490 " Processor ignored.\n", maxcpus);
1491 return;
1492 }
1493
1494 num_processors++;
1495 cpus_complement(tmp_map, cpu_present_map);
1496 cpu = first_cpu(tmp_map);
1497
1498 if (apicid == boot_cpu_physical_apicid)
1499 /*
1500 * x86_bios_cpu_apicid is required to have processors listed
1501 * in same order as logical cpu numbers. Hence the first
1502 * entry is BSP, and so on.
1503 */
1504 cpu = 0;
1505
Yinghai Lue0da3362008-06-08 18:29:22 -07001506 if (apicid > max_physical_apicid)
1507 max_physical_apicid = apicid;
1508
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +03001509 /*
1510 * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
1511 * but we need to work other dependencies like SMP_SUSPEND etc
1512 * before this can be done without some confusion.
1513 * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
1514 * - Ashok Raj <ashok.raj@intel.com>
1515 */
Yinghai Lue0da3362008-06-08 18:29:22 -07001516 if (max_physical_apicid >= 8) {
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +03001517 switch (boot_cpu_data.x86_vendor) {
1518 case X86_VENDOR_INTEL:
1519 if (!APIC_XAPIC(version)) {
1520 def_to_bigsmp = 0;
1521 break;
1522 }
1523 /* If P4 and above fall through */
1524 case X86_VENDOR_AMD:
1525 def_to_bigsmp = 1;
1526 }
1527 }
1528#ifdef CONFIG_SMP
1529 /* are we being called early in kernel startup? */
Mike Travis23ca4bb2008-05-12 21:21:12 +02001530 if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
1531 u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
1532 u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +03001533
1534 cpu_to_apicid[cpu] = apicid;
1535 bios_cpu_apicid[cpu] = apicid;
1536 } else {
1537 per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1538 per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1539 }
1540#endif
1541 cpu_set(cpu, cpu_possible_map);
1542 cpu_set(cpu, cpu_present_map);
1543}
1544
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001545/*
1546 * Power management
1547 */
1548#ifdef CONFIG_PM
1549
1550static struct {
1551 int active;
1552 /* r/w apic fields */
1553 unsigned int apic_id;
1554 unsigned int apic_taskpri;
1555 unsigned int apic_ldr;
1556 unsigned int apic_dfr;
1557 unsigned int apic_spiv;
1558 unsigned int apic_lvtt;
1559 unsigned int apic_lvtpc;
1560 unsigned int apic_lvt0;
1561 unsigned int apic_lvt1;
1562 unsigned int apic_lvterr;
1563 unsigned int apic_tmict;
1564 unsigned int apic_tdcr;
1565 unsigned int apic_thmr;
1566} apic_pm_state;
1567
1568static int lapic_suspend(struct sys_device *dev, pm_message_t state)
1569{
1570 unsigned long flags;
1571 int maxlvt;
1572
1573 if (!apic_pm_state.active)
1574 return 0;
1575
1576 maxlvt = lapic_get_maxlvt();
1577
1578 apic_pm_state.apic_id = apic_read(APIC_ID);
1579 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
1580 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
1581 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
1582 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
1583 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
1584 if (maxlvt >= 4)
1585 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
1586 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
1587 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
1588 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
1589 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
1590 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
1591#ifdef CONFIG_X86_MCE_P4THERMAL
1592 if (maxlvt >= 5)
1593 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
1594#endif
1595
1596 local_irq_save(flags);
1597 disable_local_APIC();
1598 local_irq_restore(flags);
1599 return 0;
1600}
1601
1602static int lapic_resume(struct sys_device *dev)
1603{
1604 unsigned int l, h;
1605 unsigned long flags;
1606 int maxlvt;
1607
1608 if (!apic_pm_state.active)
1609 return 0;
1610
1611 maxlvt = lapic_get_maxlvt();
1612
1613 local_irq_save(flags);
1614
1615 /*
1616 * Make sure the APICBASE points to the right address
1617 *
1618 * FIXME! This will be wrong if we ever support suspend on
1619 * SMP! We'll need to do this as part of the CPU restore!
1620 */
1621 rdmsr(MSR_IA32_APICBASE, l, h);
1622 l &= ~MSR_IA32_APICBASE_BASE;
1623 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
1624 wrmsr(MSR_IA32_APICBASE, l, h);
1625
1626 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
1627 apic_write(APIC_ID, apic_pm_state.apic_id);
1628 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
1629 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
1630 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
1631 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
1632 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
1633 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
1634#ifdef CONFIG_X86_MCE_P4THERMAL
1635 if (maxlvt >= 5)
1636 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
1637#endif
1638 if (maxlvt >= 4)
1639 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
1640 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
1641 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
1642 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
1643 apic_write(APIC_ESR, 0);
1644 apic_read(APIC_ESR);
1645 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
1646 apic_write(APIC_ESR, 0);
1647 apic_read(APIC_ESR);
1648 local_irq_restore(flags);
1649 return 0;
1650}
1651
1652/*
1653 * This device has no shutdown method - fully functioning local APICs
1654 * are needed on every CPU up until machine_halt/restart/poweroff.
1655 */
1656
1657static struct sysdev_class lapic_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01001658 .name = "lapic",
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001659 .resume = lapic_resume,
1660 .suspend = lapic_suspend,
1661};
1662
1663static struct sys_device device_lapic = {
1664 .id = 0,
1665 .cls = &lapic_sysclass,
1666};
1667
1668static void __devinit apic_pm_activate(void)
1669{
1670 apic_pm_state.active = 1;
1671}
1672
1673static int __init init_lapic_sysfs(void)
1674{
1675 int error;
1676
1677 if (!cpu_has_apic)
1678 return 0;
1679 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
1680
1681 error = sysdev_class_register(&lapic_sysclass);
1682 if (!error)
1683 error = sysdev_register(&device_lapic);
1684 return error;
1685}
1686device_initcall(init_lapic_sysfs);
1687
1688#else /* CONFIG_PM */
1689
1690static void apic_pm_activate(void) { }
1691
1692#endif /* CONFIG_PM */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001693
1694/*
1695 * APIC command line parameters
1696 */
1697static int __init parse_lapic(char *arg)
1698{
Yinghai Lu914bebf2008-06-29 00:06:37 -07001699 force_enable_local_apic = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001700 return 0;
1701}
1702early_param("lapic", parse_lapic);
1703
1704static int __init parse_nolapic(char *arg)
1705{
Yinghai Lu914bebf2008-06-29 00:06:37 -07001706 disable_apic = 1;
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +01001707 clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001708 return 0;
1709}
1710early_param("nolapic", parse_nolapic);
1711
1712static int __init parse_disable_lapic_timer(char *arg)
1713{
1714 local_apic_timer_disabled = 1;
1715 return 0;
1716}
1717early_param("nolapic_timer", parse_disable_lapic_timer);
1718
1719static int __init parse_lapic_timer_c2_ok(char *arg)
1720{
1721 local_apic_timer_c2_ok = 1;
1722 return 0;
1723}
1724early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
1725
1726static int __init apic_set_verbosity(char *str)
1727{
1728 if (strcmp("debug", str) == 0)
1729 apic_verbosity = APIC_DEBUG;
1730 else if (strcmp("verbose", str) == 0)
1731 apic_verbosity = APIC_VERBOSE;
1732 return 1;
1733}
1734__setup("apic=", apic_set_verbosity);
1735
Cyrill Gorcunov746f2eb2008-07-01 21:43:52 +04001736static int __init lapic_insert_resource(void)
1737{
1738 if (!apic_phys)
1739 return -1;
1740
1741 /* Put local APIC into the resource map. */
1742 lapic_resource.start = apic_phys;
1743 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
1744 insert_resource(&iomem_resource, &lapic_resource);
1745
1746 return 0;
1747}
1748
1749/*
1750 * need call insert after e820_reserve_resources()
1751 * that is using request_resource
1752 */
1753late_initcall(lapic_insert_resource);