blob: 0deeab6c9e5668bf946e952416fb736318f1d738 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#ifndef __LINUX_UHCI_HCD_H
2#define __LINUX_UHCI_HCD_H
3
4#include <linux/list.h>
5#include <linux/usb.h>
6
7#define usb_packetid(pipe) (usb_pipein(pipe) ? USB_PID_IN : USB_PID_OUT)
8#define PIPE_DEVEP_MASK 0x0007ff00
9
Alan Stern8b262bd2005-09-26 16:31:15 -040010
Linus Torvalds1da177e2005-04-16 15:20:36 -070011/*
12 * Universal Host Controller Interface data structures and defines
13 */
14
15/* Command register */
16#define USBCMD 0
17#define USBCMD_RS 0x0001 /* Run/Stop */
18#define USBCMD_HCRESET 0x0002 /* Host reset */
19#define USBCMD_GRESET 0x0004 /* Global reset */
20#define USBCMD_EGSM 0x0008 /* Global Suspend Mode */
21#define USBCMD_FGR 0x0010 /* Force Global Resume */
22#define USBCMD_SWDBG 0x0020 /* SW Debug mode */
23#define USBCMD_CF 0x0040 /* Config Flag (sw only) */
24#define USBCMD_MAXP 0x0080 /* Max Packet (0 = 32, 1 = 64) */
25
26/* Status register */
27#define USBSTS 2
28#define USBSTS_USBINT 0x0001 /* Interrupt due to IOC */
29#define USBSTS_ERROR 0x0002 /* Interrupt due to error */
30#define USBSTS_RD 0x0004 /* Resume Detect */
Alan Sterndccf4a42005-12-17 17:58:46 -050031#define USBSTS_HSE 0x0008 /* Host System Error: PCI problems */
32#define USBSTS_HCPE 0x0010 /* Host Controller Process Error:
33 * the schedule is buggy */
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#define USBSTS_HCH 0x0020 /* HC Halted */
35
36/* Interrupt enable register */
37#define USBINTR 4
38#define USBINTR_TIMEOUT 0x0001 /* Timeout/CRC error enable */
39#define USBINTR_RESUME 0x0002 /* Resume interrupt enable */
40#define USBINTR_IOC 0x0004 /* Interrupt On Complete enable */
41#define USBINTR_SP 0x0008 /* Short packet interrupt enable */
42
43#define USBFRNUM 6
44#define USBFLBASEADD 8
45#define USBSOF 12
Alan Sterna8bed8b2005-04-09 17:29:00 -040046#define USBSOF_DEFAULT 64 /* Frame length is exactly 1 ms */
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48/* USB port status and control registers */
49#define USBPORTSC1 16
50#define USBPORTSC2 18
Alan Sterndccf4a42005-12-17 17:58:46 -050051#define USBPORTSC_CCS 0x0001 /* Current Connect Status
52 * ("device present") */
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#define USBPORTSC_CSC 0x0002 /* Connect Status Change */
54#define USBPORTSC_PE 0x0004 /* Port Enable */
55#define USBPORTSC_PEC 0x0008 /* Port Enable Change */
56#define USBPORTSC_DPLUS 0x0010 /* D+ high (line status) */
57#define USBPORTSC_DMINUS 0x0020 /* D- high (line status) */
58#define USBPORTSC_RD 0x0040 /* Resume Detect */
59#define USBPORTSC_RES1 0x0080 /* reserved, always 1 */
60#define USBPORTSC_LSDA 0x0100 /* Low Speed Device Attached */
61#define USBPORTSC_PR 0x0200 /* Port Reset */
62/* OC and OCC from Intel 430TX and later (not UHCI 1.1d spec) */
63#define USBPORTSC_OC 0x0400 /* Over Current condition */
64#define USBPORTSC_OCC 0x0800 /* Over Current Change R/WC */
65#define USBPORTSC_SUSP 0x1000 /* Suspend */
66#define USBPORTSC_RES2 0x2000 /* reserved, write zeroes */
67#define USBPORTSC_RES3 0x4000 /* reserved, write zeroes */
68#define USBPORTSC_RES4 0x8000 /* reserved, write zeroes */
69
Alan Stern0d436b42010-06-25 14:02:49 -040070/* PCI legacy support register */
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#define USBLEGSUP 0xc0
72#define USBLEGSUP_DEFAULT 0x2000 /* only PIRQ enable set */
Alan Sterna8bed8b2005-04-09 17:29:00 -040073#define USBLEGSUP_RWC 0x8f00 /* the R/WC bits */
74#define USBLEGSUP_RO 0x5040 /* R/O and reserved bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
Alan Stern0d436b42010-06-25 14:02:49 -040076/* PCI Intel-specific resume-enable register */
77#define USBRES_INTEL 0xc4
78#define USBPORT1EN 0x01
79#define USBPORT2EN 0x02
80
Harvey Harrison551509d2009-02-11 14:11:36 -080081#define UHCI_PTR_BITS cpu_to_le32(0x000F)
82#define UHCI_PTR_TERM cpu_to_le32(0x0001)
83#define UHCI_PTR_QH cpu_to_le32(0x0002)
84#define UHCI_PTR_DEPTH cpu_to_le32(0x0004)
85#define UHCI_PTR_BREADTH cpu_to_le32(0x0000)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
87#define UHCI_NUMFRAMES 1024 /* in the frame list [array] */
88#define UHCI_MAX_SOF_NUMBER 2047 /* in an SOF packet */
Alan Sterndccf4a42005-12-17 17:58:46 -050089#define CAN_SCHEDULE_FRAMES 1000 /* how far in the future frames
90 * can be scheduled */
Alan Stern3ca2a322007-01-16 11:56:32 -050091#define MAX_PHASE 32 /* Periodic scheduling length */
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Alan Stern84afddd2006-05-12 11:35:45 -040093/* When no queues need Full-Speed Bandwidth Reclamation,
94 * delay this long before turning FSBR off */
Alan Sternc5e3b742006-06-05 12:28:57 -040095#define FSBR_OFF_DELAY msecs_to_jiffies(10)
Alan Stern84afddd2006-05-12 11:35:45 -040096
97/* If a queue hasn't advanced after this much time, assume it is stuck */
98#define QH_WAIT_TIMEOUT msecs_to_jiffies(200)
99
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
Alan Stern8b262bd2005-09-26 16:31:15 -0400101/*
102 * Queue Headers
103 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
105/*
Alan Sterndccf4a42005-12-17 17:58:46 -0500106 * One role of a QH is to hold a queue of TDs for some endpoint. One QH goes
107 * with each endpoint, and qh->element (updated by the HC) is either:
108 * - the next unprocessed TD in the endpoint's queue, or
109 * - UHCI_PTR_TERM (when there's no more traffic for this endpoint).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 *
111 * The other role of a QH is to serve as a "skeleton" framelist entry, so we
112 * can easily splice a QH for some endpoint into the schedule at the right
113 * place. Then qh->element is UHCI_PTR_TERM.
114 *
Alan Sterndccf4a42005-12-17 17:58:46 -0500115 * In the schedule, qh->link maintains a list of QHs seen by the HC:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 * skel1 --> ep1-qh --> ep2-qh --> ... --> skel2 --> ...
Alan Sterndccf4a42005-12-17 17:58:46 -0500117 *
118 * qh->node is the software equivalent of qh->link. The differences
119 * are that the software list is doubly-linked and QHs in the UNLINKING
120 * state are on the software list but not the hardware schedule.
121 *
122 * For bookkeeping purposes we maintain QHs even for Isochronous endpoints,
123 * but they never get added to the hardware schedule.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 */
Alan Sterndccf4a42005-12-17 17:58:46 -0500125#define QH_STATE_IDLE 1 /* QH is not being used */
126#define QH_STATE_UNLINKING 2 /* QH has been removed from the
127 * schedule but the hardware may
128 * still be using it */
129#define QH_STATE_ACTIVE 3 /* QH is on the schedule */
130
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131struct uhci_qh {
132 /* Hardware fields */
Alan Sterndccf4a42005-12-17 17:58:46 -0500133 __le32 link; /* Next QH in the schedule */
134 __le32 element; /* Queue element (TD) pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135
136 /* Software fields */
Alan Stern28b93252007-02-19 15:51:51 -0500137 dma_addr_t dma_handle;
138
Alan Sterndccf4a42005-12-17 17:58:46 -0500139 struct list_head node; /* Node in the list of QHs */
140 struct usb_host_endpoint *hep; /* Endpoint information */
141 struct usb_device *udev;
142 struct list_head queue; /* Queue of urbps for this QH */
Alan Sternaf0bb592005-12-17 18:00:12 -0500143 struct uhci_td *dummy_td; /* Dummy TD to end the queue */
Alan Stern59e29ed2006-05-12 11:19:19 -0400144 struct uhci_td *post_td; /* Last TD completed */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145
Alan Sternc8155cc2006-05-19 16:52:35 -0400146 struct usb_iso_packet_descriptor *iso_packet_desc;
147 /* Next urb->iso_frame_desc entry */
Alan Stern84afddd2006-05-12 11:35:45 -0400148 unsigned long advance_jiffies; /* Time of last queue advance */
Alan Sterndccf4a42005-12-17 17:58:46 -0500149 unsigned int unlink_frame; /* When the QH was unlinked */
Alan Sterncaf38272006-05-19 16:44:55 -0400150 unsigned int period; /* For Interrupt and Isochronous QHs */
Alan Stern3ca2a322007-01-16 11:56:32 -0500151 short phase; /* Between 0 and period-1 */
152 short load; /* Periodic time requirement, in us */
Alan Sternc8155cc2006-05-19 16:52:35 -0400153 unsigned int iso_frame; /* Frame # for iso_packet_desc */
Alan Sterncaf38272006-05-19 16:44:55 -0400154
Alan Sterndccf4a42005-12-17 17:58:46 -0500155 int state; /* QH_STATE_xxx; see above */
Alan Stern4de7d2c2006-05-05 16:26:58 -0400156 int type; /* Queue type (control, bulk, etc) */
Alan Stern17230ac2007-02-19 15:52:45 -0500157 int skel; /* Skeleton queue number */
Alan Stern0ed8fee2005-12-17 18:02:38 -0500158
159 unsigned int initial_toggle:1; /* Endpoint's current toggle value */
160 unsigned int needs_fixup:1; /* Must fix the TD toggle values */
Alan Stern59e29ed2006-05-12 11:19:19 -0400161 unsigned int is_stopped:1; /* Queue was stopped by error/unlink */
Alan Stern84afddd2006-05-12 11:35:45 -0400162 unsigned int wait_expired:1; /* QH_WAIT_TIMEOUT has expired */
Alan Stern3ca2a322007-01-16 11:56:32 -0500163 unsigned int bandwidth_reserved:1; /* Periodic bandwidth has
164 * been allocated */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165} __attribute__((aligned(16)));
166
167/*
168 * We need a special accessor for the element pointer because it is
Alan Stern8b262bd2005-09-26 16:31:15 -0400169 * subject to asynchronous updates by the controller.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 */
Alan Sternbab1ff12011-05-18 10:44:50 +0200171#define qh_element(qh) ACCESS_ONCE((qh)->element)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172
Alan Stern28b93252007-02-19 15:51:51 -0500173#define LINK_TO_QH(qh) (UHCI_PTR_QH | cpu_to_le32((qh)->dma_handle))
174
Alan Stern8b262bd2005-09-26 16:31:15 -0400175
176/*
177 * Transfer Descriptors
178 */
179
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180/*
181 * for TD <status>:
182 */
183#define TD_CTRL_SPD (1 << 29) /* Short Packet Detect */
184#define TD_CTRL_C_ERR_MASK (3 << 27) /* Error Counter bits */
185#define TD_CTRL_C_ERR_SHIFT 27
186#define TD_CTRL_LS (1 << 26) /* Low Speed Device */
187#define TD_CTRL_IOS (1 << 25) /* Isochronous Select */
188#define TD_CTRL_IOC (1 << 24) /* Interrupt on Complete */
189#define TD_CTRL_ACTIVE (1 << 23) /* TD Active */
190#define TD_CTRL_STALLED (1 << 22) /* TD Stalled */
191#define TD_CTRL_DBUFERR (1 << 21) /* Data Buffer Error */
192#define TD_CTRL_BABBLE (1 << 20) /* Babble Detected */
193#define TD_CTRL_NAK (1 << 19) /* NAK Received */
194#define TD_CTRL_CRCTIMEO (1 << 18) /* CRC/Time Out Error */
195#define TD_CTRL_BITSTUFF (1 << 17) /* Bit Stuff Error */
196#define TD_CTRL_ACTLEN_MASK 0x7FF /* actual length, encoded as n - 1 */
197
198#define TD_CTRL_ANY_ERROR (TD_CTRL_STALLED | TD_CTRL_DBUFERR | \
Alan Sterndccf4a42005-12-17 17:58:46 -0500199 TD_CTRL_BABBLE | TD_CTRL_CRCTIME | \
200 TD_CTRL_BITSTUFF)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
202#define uhci_maxerr(err) ((err) << TD_CTRL_C_ERR_SHIFT)
203#define uhci_status_bits(ctrl_sts) ((ctrl_sts) & 0xF60000)
Alan Sterndccf4a42005-12-17 17:58:46 -0500204#define uhci_actual_length(ctrl_sts) (((ctrl_sts) + 1) & \
205 TD_CTRL_ACTLEN_MASK) /* 1-based */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206
207/*
208 * for TD <info>: (a.k.a. Token)
209 */
210#define td_token(td) le32_to_cpu((td)->token)
211#define TD_TOKEN_DEVADDR_SHIFT 8
212#define TD_TOKEN_TOGGLE_SHIFT 19
213#define TD_TOKEN_TOGGLE (1 << 19)
214#define TD_TOKEN_EXPLEN_SHIFT 21
Alan Sterndccf4a42005-12-17 17:58:46 -0500215#define TD_TOKEN_EXPLEN_MASK 0x7FF /* expected length, encoded as n-1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216#define TD_TOKEN_PID_MASK 0xFF
217
Alan Sternfa346562005-11-30 11:57:51 -0500218#define uhci_explen(len) ((((len) - 1) & TD_TOKEN_EXPLEN_MASK) << \
219 TD_TOKEN_EXPLEN_SHIFT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220
Alan Sternfa346562005-11-30 11:57:51 -0500221#define uhci_expected_length(token) ((((token) >> TD_TOKEN_EXPLEN_SHIFT) + \
222 1) & TD_TOKEN_EXPLEN_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223#define uhci_toggle(token) (((token) >> TD_TOKEN_TOGGLE_SHIFT) & 1)
224#define uhci_endpoint(token) (((token) >> 15) & 0xf)
225#define uhci_devaddr(token) (((token) >> TD_TOKEN_DEVADDR_SHIFT) & 0x7f)
226#define uhci_devep(token) (((token) >> TD_TOKEN_DEVADDR_SHIFT) & 0x7ff)
227#define uhci_packetid(token) ((token) & TD_TOKEN_PID_MASK)
228#define uhci_packetout(token) (uhci_packetid(token) != USB_PID_IN)
229#define uhci_packetin(token) (uhci_packetid(token) == USB_PID_IN)
230
231/*
232 * The documentation says "4 words for hardware, 4 words for software".
233 *
234 * That's silly, the hardware doesn't care. The hardware only cares that
235 * the hardware words are 16-byte aligned, and we can have any amount of
Alan Stern8b262bd2005-09-26 16:31:15 -0400236 * sw space after the TD entry.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 *
238 * td->link points to either another TD (not necessarily for the same urb or
Alan Sterndccf4a42005-12-17 17:58:46 -0500239 * even the same endpoint), or nothing (PTR_TERM), or a QH.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 */
241struct uhci_td {
242 /* Hardware fields */
243 __le32 link;
244 __le32 status;
245 __le32 token;
246 __le32 buffer;
247
248 /* Software fields */
249 dma_addr_t dma_handle;
250
Alan Stern8b262bd2005-09-26 16:31:15 -0400251 struct list_head list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252
253 int frame; /* for iso: what frame? */
Alan Stern8b262bd2005-09-26 16:31:15 -0400254 struct list_head fl_list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255} __attribute__((aligned(16)));
256
257/*
258 * We need a special accessor for the control/status word because it is
Alan Stern8b262bd2005-09-26 16:31:15 -0400259 * subject to asynchronous updates by the controller.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 */
Alan Sternbab1ff12011-05-18 10:44:50 +0200261#define td_status(td) le32_to_cpu(ACCESS_ONCE((td)->status))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262
Alan Stern28b93252007-02-19 15:51:51 -0500263#define LINK_TO_TD(td) (cpu_to_le32((td)->dma_handle))
264
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
266/*
Alan Stern8b262bd2005-09-26 16:31:15 -0400267 * Skeleton Queue Headers
268 */
269
270/*
Alan Sterndccf4a42005-12-17 17:58:46 -0500271 * The UHCI driver uses QHs with Interrupt, Control and Bulk URBs for
272 * automatic queuing. To make it easy to insert entries into the schedule,
Alan Stern17230ac2007-02-19 15:52:45 -0500273 * we have a skeleton of QHs for each predefined Interrupt latency.
274 * Asynchronous QHs (low-speed control, full-speed control, and bulk)
275 * go onto the period-1 interrupt list, since they all get accessed on
276 * every frame.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 *
Alan Stern17230ac2007-02-19 15:52:45 -0500278 * When we want to add a new QH, we add it to the list starting from the
279 * appropriate skeleton QH. For instance, the schedule can look like this:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 *
281 * skel int128 QH
282 * dev 1 interrupt QH
283 * dev 5 interrupt QH
284 * skel int64 QH
285 * skel int32 QH
286 * ...
Alan Stern17230ac2007-02-19 15:52:45 -0500287 * skel int1 + async QH
288 * dev 5 low-speed control QH
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 * dev 1 bulk QH
290 * dev 2 bulk QH
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 *
Alan Stern17230ac2007-02-19 15:52:45 -0500292 * There is a special terminating QH used to keep full-speed bandwidth
293 * reclamation active when no full-speed control or bulk QHs are linked
294 * into the schedule. It has an inactive TD (to work around a PIIX bug,
295 * see the Intel errata) and it points back to itself.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 *
Alan Stern17230ac2007-02-19 15:52:45 -0500297 * There's a special skeleton QH for Isochronous QHs which never appears
298 * on the schedule. Isochronous TDs go on the schedule before the
Alan Sterndccf4a42005-12-17 17:58:46 -0500299 * the skeleton QHs. The hardware accesses them directly rather than
300 * through their QH, which is used only for bookkeeping purposes.
301 * While the UHCI spec doesn't forbid the use of QHs for Isochronous,
302 * it doesn't use them either. And the spec says that queues never
303 * advance on an error completion status, which makes them totally
304 * unsuitable for Isochronous transfers.
Alan Stern17230ac2007-02-19 15:52:45 -0500305 *
306 * There's also a special skeleton QH used for QHs which are in the process
307 * of unlinking and so may still be in use by the hardware. It too never
308 * appears on the schedule.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 */
310
Alan Stern17230ac2007-02-19 15:52:45 -0500311#define UHCI_NUM_SKELQH 11
312#define SKEL_UNLINK 0
313#define skel_unlink_qh skelqh[SKEL_UNLINK]
314#define SKEL_ISO 1
315#define skel_iso_qh skelqh[SKEL_ISO]
316 /* int128, int64, ..., int1 = 2, 3, ..., 9 */
317#define SKEL_INDEX(exponent) (9 - exponent)
318#define SKEL_ASYNC 9
319#define skel_async_qh skelqh[SKEL_ASYNC]
320#define SKEL_TERM 10
321#define skel_term_qh skelqh[SKEL_TERM]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322
Alan Stern17230ac2007-02-19 15:52:45 -0500323/* The following entries refer to sublists of skel_async_qh */
324#define SKEL_LS_CONTROL 20
325#define SKEL_FS_CONTROL 21
326#define SKEL_FSBR SKEL_FS_CONTROL
327#define SKEL_BULK 22
Alan Stern8b262bd2005-09-26 16:31:15 -0400328
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329/*
Alan Stern8b262bd2005-09-26 16:31:15 -0400330 * The UHCI controller and root hub
331 */
332
333/*
334 * States for the root hub:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 *
336 * To prevent "bouncing" in the presence of electrical noise,
Alan Sternc8f4fe42005-04-09 17:27:32 -0400337 * when there are no devices attached we delay for 1 second in the
338 * RUNNING_NODEVS state before switching to the AUTO_STOPPED state.
339 *
340 * (Note that the AUTO_STOPPED state won't be necessary once the hub
341 * driver learns to autosuspend.)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 */
Alan Sternc8f4fe42005-04-09 17:27:32 -0400343enum uhci_rh_state {
Alan Stern6c1b4452005-04-21 16:04:58 -0400344 /* In the following states the HC must be halted.
Alan Stern8b262bd2005-09-26 16:31:15 -0400345 * These two must come first. */
Alan Stern6c1b4452005-04-21 16:04:58 -0400346 UHCI_RH_RESET,
Alan Sternc8f4fe42005-04-09 17:27:32 -0400347 UHCI_RH_SUSPENDED,
Alan Sterna8bed8b2005-04-09 17:29:00 -0400348
Alan Sternc8f4fe42005-04-09 17:27:32 -0400349 UHCI_RH_AUTO_STOPPED,
350 UHCI_RH_RESUMING,
351
Alan Stern6c1b4452005-04-21 16:04:58 -0400352 /* In this state the HC changes from running to halted,
353 * so it can legally appear either way. */
Alan Sternc8f4fe42005-04-09 17:27:32 -0400354 UHCI_RH_SUSPENDING,
355
Alan Stern6c1b4452005-04-21 16:04:58 -0400356 /* In the following states it's an error if the HC is halted.
Alan Stern8b262bd2005-09-26 16:31:15 -0400357 * These two must come last. */
Alan Sternc8f4fe42005-04-09 17:27:32 -0400358 UHCI_RH_RUNNING, /* The normal state */
359 UHCI_RH_RUNNING_NODEVS, /* Running with no devices attached */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360};
361
362/*
Alan Stern8b262bd2005-09-26 16:31:15 -0400363 * The full UHCI controller information:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 */
365struct uhci_hcd {
366
367 /* debugfs */
368 struct dentry *dentry;
369
370 /* Grabbed from PCI */
371 unsigned long io_addr;
372
Jan Anderssond3219d12011-05-06 12:00:17 +0200373 /* Used when registers are memory mapped */
374 void __iomem *regs;
375
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 struct dma_pool *qh_pool;
377 struct dma_pool *td_pool;
378
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 struct uhci_td *term_td; /* Terminating TD, see UHCI bug */
Alan Stern687f5f32005-11-30 17:16:19 -0500380 struct uhci_qh *skelqh[UHCI_NUM_SKELQH]; /* Skeleton QHs */
Alan Stern0ed8fee2005-12-17 18:02:38 -0500381 struct uhci_qh *next_qh; /* Next QH to scan */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382
383 spinlock_t lock;
Alan Sterna1d59ce2005-09-16 14:22:51 -0400384
Alan Sterndccf4a42005-12-17 17:58:46 -0500385 dma_addr_t frame_dma_handle; /* Hardware frame list */
Alan Stern8b262bd2005-09-26 16:31:15 -0400386 __le32 *frame;
Alan Sterndccf4a42005-12-17 17:58:46 -0500387 void **frame_cpu; /* CPU's frame list */
Alan Sterna1d59ce2005-09-16 14:22:51 -0400388
Alan Sternc8f4fe42005-04-09 17:27:32 -0400389 enum uhci_rh_state rh_state;
390 unsigned long auto_stop_time; /* When to AUTO_STOP */
391
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 unsigned int frame_number; /* As of last check */
393 unsigned int is_stopped;
394#define UHCI_IS_STOPPED 9999 /* Larger than a frame # */
Alan Sternc8155cc2006-05-19 16:52:35 -0400395 unsigned int last_iso_frame; /* Frame of last scan */
396 unsigned int cur_iso_frame; /* Frame for current scan */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397
398 unsigned int scan_in_progress:1; /* Schedule scan is running */
399 unsigned int need_rescan:1; /* Redo the schedule scan */
Alan Sterne323de42006-06-05 12:21:30 -0400400 unsigned int dead:1; /* Controller has died */
Alan Sternd8f12ab2008-04-22 10:49:15 -0400401 unsigned int RD_enable:1; /* Suspended root hub with
402 Resume-Detect interrupts
403 enabled */
Alan Stern8d402e12005-12-17 18:03:37 -0500404 unsigned int is_initialized:1; /* Data structure is usable */
Alan Stern84afddd2006-05-12 11:35:45 -0400405 unsigned int fsbr_is_on:1; /* FSBR is turned on */
Alan Sternc5e3b742006-06-05 12:28:57 -0400406 unsigned int fsbr_is_wanted:1; /* Does any URB want FSBR? */
407 unsigned int fsbr_expiring:1; /* FSBR is timing out */
408
409 struct timer_list fsbr_timer; /* For turning off FBSR */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410
Jan Anderssondfeca7a2011-05-06 12:00:12 +0200411 /* Silicon quirks */
412 unsigned int oc_low:1; /* OverCurrent bit active low */
413 unsigned int wait_for_hp:1; /* Wait for HP port reset */
Jan Andersson8452c672011-05-18 10:44:49 +0200414 unsigned int big_endian_mmio:1; /* Big endian registers */
Jan Anderssondfeca7a2011-05-06 12:00:12 +0200415
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 /* Support for port suspend/resume/reset */
417 unsigned long port_c_suspend; /* Bit-arrays of ports */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 unsigned long resuming_ports;
419 unsigned long ports_timeout; /* Time to stop signalling */
420
Alan Sterndccf4a42005-12-17 17:58:46 -0500421 struct list_head idle_qh_list; /* Where the idle QHs live */
422
Alan Stern1f09df82005-09-05 13:59:51 -0400423 int rh_numports; /* Number of root-hub ports */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424
425 wait_queue_head_t waitqh; /* endpoint_disable waiters */
Alan Sterndccf4a42005-12-17 17:58:46 -0500426 int num_waiting; /* Number of waiters */
Alan Stern3ca2a322007-01-16 11:56:32 -0500427
428 int total_load; /* Sum of array values */
429 short load[MAX_PHASE]; /* Periodic allocations */
Jan Anderssone7652e12011-05-06 12:00:13 +0200430
431 /* Reset host controller */
432 void (*reset_hc) (struct uhci_hcd *uhci);
433 int (*check_and_reset_hc) (struct uhci_hcd *uhci);
434 /* configure_hc should perform arch specific settings, if needed */
435 void (*configure_hc) (struct uhci_hcd *uhci);
436 /* Check for broken resume detect interrupts */
437 int (*resume_detect_interrupts_are_broken) (struct uhci_hcd *uhci);
438 /* Check for broken global suspend */
439 int (*global_suspend_mode_is_broken) (struct uhci_hcd *uhci);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440};
441
442/* Convert between a usb_hcd pointer and the corresponding uhci_hcd */
443static inline struct uhci_hcd *hcd_to_uhci(struct usb_hcd *hcd)
444{
445 return (struct uhci_hcd *) (hcd->hcd_priv);
446}
447static inline struct usb_hcd *uhci_to_hcd(struct uhci_hcd *uhci)
448{
449 return container_of((void *) uhci, struct usb_hcd, hcd_priv);
450}
451
452#define uhci_dev(u) (uhci_to_hcd(u)->self.controller)
453
Alan Sternc4334722006-05-19 16:34:57 -0400454/* Utility macro for comparing frame numbers */
455#define uhci_frame_before_eq(f1, f2) (0 <= (int) ((f2) - (f1)))
456
Alan Stern8b262bd2005-09-26 16:31:15 -0400457
458/*
459 * Private per-URB data
460 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461struct urb_priv {
Alan Sterndccf4a42005-12-17 17:58:46 -0500462 struct list_head node; /* Node in the QH's urbp list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463
464 struct urb *urb;
465
466 struct uhci_qh *qh; /* QH for this URB */
Alan Stern8b262bd2005-09-26 16:31:15 -0400467 struct list_head td_list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468
Alan Stern84afddd2006-05-12 11:35:45 -0400469 unsigned fsbr:1; /* URB wants FSBR */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470};
471
Alan Stern8b262bd2005-09-26 16:31:15 -0400472
Alan Sternc8f4fe42005-04-09 17:27:32 -0400473/* Some special IDs */
474
475#define PCI_VENDOR_ID_GENESYS 0x17a0
476#define PCI_DEVICE_ID_GL880S_UHCI 0x8083
Alan Sternc8f4fe42005-04-09 17:27:32 -0400477
Jan Anderssond3219d12011-05-06 12:00:17 +0200478/*
479 * Functions used to access controller registers. The UCHI spec says that host
480 * controller I/O registers are mapped into PCI I/O space. For non-PCI hosts
481 * we use memory mapped registers.
482 */
483
Jan Andersson8452c672011-05-18 10:44:49 +0200484#ifndef CONFIG_USB_UHCI_SUPPORT_NON_PCI_HC
Jan Anderssond3219d12011-05-06 12:00:17 +0200485/* Support PCI only */
Jan Andersson8452c672011-05-18 10:44:49 +0200486static inline u32 uhci_readl(const struct uhci_hcd *uhci, int reg)
Jan Andersson9faa0912011-05-06 12:00:16 +0200487{
488 return inl(uhci->io_addr + reg);
489}
490
Jan Andersson8452c672011-05-18 10:44:49 +0200491static inline void uhci_writel(const struct uhci_hcd *uhci, u32 val, int reg)
Jan Andersson9faa0912011-05-06 12:00:16 +0200492{
493 outl(val, uhci->io_addr + reg);
494}
495
Jan Andersson8452c672011-05-18 10:44:49 +0200496static inline u16 uhci_readw(const struct uhci_hcd *uhci, int reg)
Jan Andersson9faa0912011-05-06 12:00:16 +0200497{
498 return inw(uhci->io_addr + reg);
499}
500
Jan Andersson8452c672011-05-18 10:44:49 +0200501static inline void uhci_writew(const struct uhci_hcd *uhci, u16 val, int reg)
Jan Andersson9faa0912011-05-06 12:00:16 +0200502{
503 outw(val, uhci->io_addr + reg);
504}
505
Jan Andersson8452c672011-05-18 10:44:49 +0200506static inline u8 uhci_readb(const struct uhci_hcd *uhci, int reg)
Jan Andersson9faa0912011-05-06 12:00:16 +0200507{
508 return inb(uhci->io_addr + reg);
509}
510
Jan Andersson8452c672011-05-18 10:44:49 +0200511static inline void uhci_writeb(const struct uhci_hcd *uhci, u8 val, int reg)
Jan Andersson9faa0912011-05-06 12:00:16 +0200512{
513 outb(val, uhci->io_addr + reg);
514}
515
Jan Anderssond3219d12011-05-06 12:00:17 +0200516#else
Jan Andersson8452c672011-05-18 10:44:49 +0200517/* Support non-PCI host controllers */
518#ifdef CONFIG_PCI
Jan Anderssond3219d12011-05-06 12:00:17 +0200519/* Support PCI and non-PCI host controllers */
Jan Anderssond3219d12011-05-06 12:00:17 +0200520#define uhci_has_pci_registers(u) ((u)->io_addr != 0)
Jan Andersson8452c672011-05-18 10:44:49 +0200521#else
522/* Support non-PCI host controllers only */
523#define uhci_has_pci_registers(u) 0
524#endif
Jan Anderssond3219d12011-05-06 12:00:17 +0200525
Jan Andersson8452c672011-05-18 10:44:49 +0200526#ifdef CONFIG_USB_UHCI_BIG_ENDIAN_MMIO
527/* Support (non-PCI) big endian host controllers */
528#define uhci_big_endian_mmio(u) ((u)->big_endian_mmio)
529#else
530#define uhci_big_endian_mmio(u) 0
531#endif
532
533static inline u32 uhci_readl(const struct uhci_hcd *uhci, int reg)
Jan Anderssond3219d12011-05-06 12:00:17 +0200534{
535 if (uhci_has_pci_registers(uhci))
536 return inl(uhci->io_addr + reg);
Jan Andersson8452c672011-05-18 10:44:49 +0200537#ifdef CONFIG_USB_UHCI_BIG_ENDIAN_MMIO
538 else if (uhci_big_endian_mmio(uhci))
539 return readl_be(uhci->regs + reg);
540#endif
Jan Anderssond3219d12011-05-06 12:00:17 +0200541 else
542 return readl(uhci->regs + reg);
543}
544
Jan Andersson8452c672011-05-18 10:44:49 +0200545static inline void uhci_writel(const struct uhci_hcd *uhci, u32 val, int reg)
Jan Anderssond3219d12011-05-06 12:00:17 +0200546{
547 if (uhci_has_pci_registers(uhci))
548 outl(val, uhci->io_addr + reg);
Jan Andersson8452c672011-05-18 10:44:49 +0200549#ifdef CONFIG_USB_UHCI_BIG_ENDIAN_MMIO
550 else if (uhci_big_endian_mmio(uhci))
551 writel_be(val, uhci->regs + reg);
552#endif
Jan Anderssond3219d12011-05-06 12:00:17 +0200553 else
554 writel(val, uhci->regs + reg);
555}
556
Jan Andersson8452c672011-05-18 10:44:49 +0200557static inline u16 uhci_readw(const struct uhci_hcd *uhci, int reg)
Jan Anderssond3219d12011-05-06 12:00:17 +0200558{
559 if (uhci_has_pci_registers(uhci))
560 return inw(uhci->io_addr + reg);
Jan Andersson8452c672011-05-18 10:44:49 +0200561#ifdef CONFIG_USB_UHCI_BIG_ENDIAN_MMIO
562 else if (uhci_big_endian_mmio(uhci))
563 return readw_be(uhci->regs + reg);
564#endif
Jan Anderssond3219d12011-05-06 12:00:17 +0200565 else
566 return readw(uhci->regs + reg);
567}
568
Jan Andersson8452c672011-05-18 10:44:49 +0200569static inline void uhci_writew(const struct uhci_hcd *uhci, u16 val, int reg)
Jan Anderssond3219d12011-05-06 12:00:17 +0200570{
571 if (uhci_has_pci_registers(uhci))
572 outw(val, uhci->io_addr + reg);
Jan Andersson8452c672011-05-18 10:44:49 +0200573#ifdef CONFIG_USB_UHCI_BIG_ENDIAN_MMIO
574 else if (uhci_big_endian_mmio(uhci))
575 writew_be(val, uhci->regs + reg);
576#endif
Jan Anderssond3219d12011-05-06 12:00:17 +0200577 else
578 writew(val, uhci->regs + reg);
579}
580
Jan Andersson8452c672011-05-18 10:44:49 +0200581static inline u8 uhci_readb(const struct uhci_hcd *uhci, int reg)
Jan Anderssond3219d12011-05-06 12:00:17 +0200582{
583 if (uhci_has_pci_registers(uhci))
584 return inb(uhci->io_addr + reg);
Jan Andersson8452c672011-05-18 10:44:49 +0200585#ifdef CONFIG_USB_UHCI_BIG_ENDIAN_MMIO
586 else if (uhci_big_endian_mmio(uhci))
587 return readb_be(uhci->regs + reg);
588#endif
Jan Anderssond3219d12011-05-06 12:00:17 +0200589 else
590 return readb(uhci->regs + reg);
591}
592
Jan Andersson8452c672011-05-18 10:44:49 +0200593static inline void uhci_writeb(const struct uhci_hcd *uhci, u8 val, int reg)
Jan Anderssond3219d12011-05-06 12:00:17 +0200594{
595 if (uhci_has_pci_registers(uhci))
596 outb(val, uhci->io_addr + reg);
Jan Andersson8452c672011-05-18 10:44:49 +0200597#ifdef CONFIG_USB_UHCI_BIG_ENDIAN_MMIO
598 else if (uhci_big_endian_mmio(uhci))
599 writeb_be(val, uhci->regs + reg);
600#endif
Jan Anderssond3219d12011-05-06 12:00:17 +0200601 else
602 writeb(val, uhci->regs + reg);
603}
Jan Andersson8452c672011-05-18 10:44:49 +0200604#endif /* CONFIG_USB_UHCI_SUPPORT_NON_PCI_HC */
Jan Anderssond3219d12011-05-06 12:00:17 +0200605
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606#endif