blob: 5727c344df5ade6467613f792390707a06f86925 [file] [log] [blame]
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
21
22#include <mach/clk.h>
23
24#include "clock-local2.h"
25#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070026#include "clock-rpm.h"
27#include "clock-voter.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070028
29enum {
30 GCC_BASE,
31 MMSS_BASE,
32 LPASS_BASE,
33 MSS_BASE,
34 N_BASES,
35};
36
37static void __iomem *virt_bases[N_BASES];
38
39#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
40#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
41#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
42#define MSS_REG_BASE(x) (void __iomem *)(virt_bases[MSS_BASE] + (x))
43
44#define GPLL0_MODE_REG 0x0000
45#define GPLL0_L_REG 0x0004
46#define GPLL0_M_REG 0x0008
47#define GPLL0_N_REG 0x000C
48#define GPLL0_USER_CTL_REG 0x0010
49#define GPLL0_CONFIG_CTL_REG 0x0014
50#define GPLL0_TEST_CTL_REG 0x0018
51#define GPLL0_STATUS_REG 0x001C
52
53#define GPLL1_MODE_REG 0x0040
54#define GPLL1_L_REG 0x0044
55#define GPLL1_M_REG 0x0048
56#define GPLL1_N_REG 0x004C
57#define GPLL1_USER_CTL_REG 0x0050
58#define GPLL1_CONFIG_CTL_REG 0x0054
59#define GPLL1_TEST_CTL_REG 0x0058
60#define GPLL1_STATUS_REG 0x005C
61
62#define MMPLL0_MODE_REG 0x0000
63#define MMPLL0_L_REG 0x0004
64#define MMPLL0_M_REG 0x0008
65#define MMPLL0_N_REG 0x000C
66#define MMPLL0_USER_CTL_REG 0x0010
67#define MMPLL0_CONFIG_CTL_REG 0x0014
68#define MMPLL0_TEST_CTL_REG 0x0018
69#define MMPLL0_STATUS_REG 0x001C
70
71#define MMPLL1_MODE_REG 0x0040
72#define MMPLL1_L_REG 0x0044
73#define MMPLL1_M_REG 0x0048
74#define MMPLL1_N_REG 0x004C
75#define MMPLL1_USER_CTL_REG 0x0050
76#define MMPLL1_CONFIG_CTL_REG 0x0054
77#define MMPLL1_TEST_CTL_REG 0x0058
78#define MMPLL1_STATUS_REG 0x005C
79
80#define MMPLL3_MODE_REG 0x0080
81#define MMPLL3_L_REG 0x0084
82#define MMPLL3_M_REG 0x0088
83#define MMPLL3_N_REG 0x008C
84#define MMPLL3_USER_CTL_REG 0x0090
85#define MMPLL3_CONFIG_CTL_REG 0x0094
86#define MMPLL3_TEST_CTL_REG 0x0098
87#define MMPLL3_STATUS_REG 0x009C
88
89#define LPAPLL_MODE_REG 0x0000
90#define LPAPLL_L_REG 0x0004
91#define LPAPLL_M_REG 0x0008
92#define LPAPLL_N_REG 0x000C
93#define LPAPLL_USER_CTL_REG 0x0010
94#define LPAPLL_CONFIG_CTL_REG 0x0014
95#define LPAPLL_TEST_CTL_REG 0x0018
96#define LPAPLL_STATUS_REG 0x001C
97
98#define GCC_DEBUG_CLK_CTL_REG 0x1880
99#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
100#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
101#define GCC_XO_DIV4_CBCR_REG 0x10C8
102#define APCS_GPLL_ENA_VOTE_REG 0x1480
103#define MMSS_PLL_VOTE_APCS_REG 0x0100
104#define MMSS_DEBUG_CLK_CTL_REG 0x0900
105#define LPASS_DEBUG_CLK_CTL_REG 0x29000
106#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700107#define MSS_DEBUG_CLK_CTL_REG 0x0078
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700108
109#define USB30_MASTER_CMD_RCGR 0x03D4
110#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
111#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
112#define USB_HSIC_CMD_RCGR 0x0440
113#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
114#define USB_HS_SYSTEM_CMD_RCGR 0x0490
115#define SDCC1_APPS_CMD_RCGR 0x04D0
116#define SDCC2_APPS_CMD_RCGR 0x0510
117#define SDCC3_APPS_CMD_RCGR 0x0550
118#define SDCC4_APPS_CMD_RCGR 0x0590
119#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
120#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
121#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
122#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
123#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
124#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
125#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
126#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
127#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
128#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
129#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
130#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
131#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
132#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
133#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
134#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
135#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
136#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
137#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
138#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
139#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
140#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
141#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
142#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
143#define PDM2_CMD_RCGR 0x0CD0
144#define TSIF_REF_CMD_RCGR 0x0D90
145#define CE1_CMD_RCGR 0x1050
146#define CE2_CMD_RCGR 0x1090
147#define GP1_CMD_RCGR 0x1904
148#define GP2_CMD_RCGR 0x1944
149#define GP3_CMD_RCGR 0x1984
150#define LPAIF_SPKR_CMD_RCGR 0xA000
151#define LPAIF_PRI_CMD_RCGR 0xB000
152#define LPAIF_SEC_CMD_RCGR 0xC000
153#define LPAIF_TER_CMD_RCGR 0xD000
154#define LPAIF_QUAD_CMD_RCGR 0xE000
155#define LPAIF_PCM0_CMD_RCGR 0xF000
156#define LPAIF_PCM1_CMD_RCGR 0x10000
157#define RESAMPLER_CMD_RCGR 0x11000
158#define SLIMBUS_CMD_RCGR 0x12000
159#define LPAIF_PCMOE_CMD_RCGR 0x13000
160#define AHBFABRIC_CMD_RCGR 0x18000
161#define VCODEC0_CMD_RCGR 0x1000
162#define PCLK0_CMD_RCGR 0x2000
163#define PCLK1_CMD_RCGR 0x2020
164#define MDP_CMD_RCGR 0x2040
165#define EXTPCLK_CMD_RCGR 0x2060
166#define VSYNC_CMD_RCGR 0x2080
167#define EDPPIXEL_CMD_RCGR 0x20A0
168#define EDPLINK_CMD_RCGR 0x20C0
169#define EDPAUX_CMD_RCGR 0x20E0
170#define HDMI_CMD_RCGR 0x2100
171#define BYTE0_CMD_RCGR 0x2120
172#define BYTE1_CMD_RCGR 0x2140
173#define ESC0_CMD_RCGR 0x2160
174#define ESC1_CMD_RCGR 0x2180
175#define CSI0PHYTIMER_CMD_RCGR 0x3000
176#define CSI1PHYTIMER_CMD_RCGR 0x3030
177#define CSI2PHYTIMER_CMD_RCGR 0x3060
178#define CSI0_CMD_RCGR 0x3090
179#define CSI1_CMD_RCGR 0x3100
180#define CSI2_CMD_RCGR 0x3160
181#define CSI3_CMD_RCGR 0x31C0
182#define CCI_CMD_RCGR 0x3300
183#define MCLK0_CMD_RCGR 0x3360
184#define MCLK1_CMD_RCGR 0x3390
185#define MCLK2_CMD_RCGR 0x33C0
186#define MCLK3_CMD_RCGR 0x33F0
187#define MMSS_GP0_CMD_RCGR 0x3420
188#define MMSS_GP1_CMD_RCGR 0x3450
189#define JPEG0_CMD_RCGR 0x3500
190#define JPEG1_CMD_RCGR 0x3520
191#define JPEG2_CMD_RCGR 0x3540
192#define VFE0_CMD_RCGR 0x3600
193#define VFE1_CMD_RCGR 0x3620
194#define CPP_CMD_RCGR 0x3640
195#define GFX3D_CMD_RCGR 0x4000
196#define RBCPR_CMD_RCGR 0x4060
197#define AHB_CMD_RCGR 0x5000
198#define AXI_CMD_RCGR 0x5040
199#define OCMEMNOC_CMD_RCGR 0x5090
200
201#define MMSS_BCR 0x0240
202#define USB_30_BCR 0x03C0
203#define USB3_PHY_BCR 0x03FC
204#define USB_HS_HSIC_BCR 0x0400
205#define USB_HS_BCR 0x0480
206#define SDCC1_BCR 0x04C0
207#define SDCC2_BCR 0x0500
208#define SDCC3_BCR 0x0540
209#define SDCC4_BCR 0x0580
210#define BLSP1_BCR 0x05C0
211#define BLSP1_QUP1_BCR 0x0640
212#define BLSP1_UART1_BCR 0x0680
213#define BLSP1_QUP2_BCR 0x06C0
214#define BLSP1_UART2_BCR 0x0700
215#define BLSP1_QUP3_BCR 0x0740
216#define BLSP1_UART3_BCR 0x0780
217#define BLSP1_QUP4_BCR 0x07C0
218#define BLSP1_UART4_BCR 0x0800
219#define BLSP1_QUP5_BCR 0x0840
220#define BLSP1_UART5_BCR 0x0880
221#define BLSP1_QUP6_BCR 0x08C0
222#define BLSP1_UART6_BCR 0x0900
223#define BLSP2_BCR 0x0940
224#define BLSP2_QUP1_BCR 0x0980
225#define BLSP2_UART1_BCR 0x09C0
226#define BLSP2_QUP2_BCR 0x0A00
227#define BLSP2_UART2_BCR 0x0A40
228#define BLSP2_QUP3_BCR 0x0A80
229#define BLSP2_UART3_BCR 0x0AC0
230#define BLSP2_QUP4_BCR 0x0B00
231#define BLSP2_UART4_BCR 0x0B40
232#define BLSP2_QUP5_BCR 0x0B80
233#define BLSP2_UART5_BCR 0x0BC0
234#define BLSP2_QUP6_BCR 0x0C00
235#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700236#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700237#define PDM_BCR 0x0CC0
238#define PRNG_BCR 0x0D00
239#define BAM_DMA_BCR 0x0D40
240#define TSIF_BCR 0x0D80
241#define CE1_BCR 0x1040
242#define CE2_BCR 0x1080
243#define AUDIO_CORE_BCR 0x4000
244#define VENUS0_BCR 0x1020
245#define MDSS_BCR 0x2300
246#define CAMSS_PHY0_BCR 0x3020
247#define CAMSS_PHY1_BCR 0x3050
248#define CAMSS_PHY2_BCR 0x3080
249#define CAMSS_CSI0_BCR 0x30B0
250#define CAMSS_CSI0PHY_BCR 0x30C0
251#define CAMSS_CSI0RDI_BCR 0x30D0
252#define CAMSS_CSI0PIX_BCR 0x30E0
253#define CAMSS_CSI1_BCR 0x3120
254#define CAMSS_CSI1PHY_BCR 0x3130
255#define CAMSS_CSI1RDI_BCR 0x3140
256#define CAMSS_CSI1PIX_BCR 0x3150
257#define CAMSS_CSI2_BCR 0x3180
258#define CAMSS_CSI2PHY_BCR 0x3190
259#define CAMSS_CSI2RDI_BCR 0x31A0
260#define CAMSS_CSI2PIX_BCR 0x31B0
261#define CAMSS_CSI3_BCR 0x31E0
262#define CAMSS_CSI3PHY_BCR 0x31F0
263#define CAMSS_CSI3RDI_BCR 0x3200
264#define CAMSS_CSI3PIX_BCR 0x3210
265#define CAMSS_ISPIF_BCR 0x3220
266#define CAMSS_CCI_BCR 0x3340
267#define CAMSS_MCLK0_BCR 0x3380
268#define CAMSS_MCLK1_BCR 0x33B0
269#define CAMSS_MCLK2_BCR 0x33E0
270#define CAMSS_MCLK3_BCR 0x3410
271#define CAMSS_GP0_BCR 0x3440
272#define CAMSS_GP1_BCR 0x3470
273#define CAMSS_TOP_BCR 0x3480
274#define CAMSS_MICRO_BCR 0x3490
275#define CAMSS_JPEG_BCR 0x35A0
276#define CAMSS_VFE_BCR 0x36A0
277#define CAMSS_CSI_VFE0_BCR 0x3700
278#define CAMSS_CSI_VFE1_BCR 0x3710
279#define OCMEMNOC_BCR 0x50B0
280#define MMSSNOCAHB_BCR 0x5020
281#define MMSSNOCAXI_BCR 0x5060
282#define OXILI_GFX3D_CBCR 0x4028
283#define OXILICX_AHB_CBCR 0x403C
284#define OXILICX_AXI_CBCR 0x4038
285#define OXILI_BCR 0x4020
286#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700287#define LPASS_Q6SS_BCR 0x6000
288#define MSS_Q6SS_BCR 0x1068
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700289
290#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
291#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
292#define MMSS_NOC_CFG_AHB_CBCR 0x024C
293
294#define USB30_MASTER_CBCR 0x03C8
295#define USB30_MOCK_UTMI_CBCR 0x03D0
296#define USB_HSIC_AHB_CBCR 0x0408
297#define USB_HSIC_SYSTEM_CBCR 0x040C
298#define USB_HSIC_CBCR 0x0410
299#define USB_HSIC_IO_CAL_CBCR 0x0414
300#define USB_HS_SYSTEM_CBCR 0x0484
301#define USB_HS_AHB_CBCR 0x0488
302#define SDCC1_APPS_CBCR 0x04C4
303#define SDCC1_AHB_CBCR 0x04C8
304#define SDCC2_APPS_CBCR 0x0504
305#define SDCC2_AHB_CBCR 0x0508
306#define SDCC3_APPS_CBCR 0x0544
307#define SDCC3_AHB_CBCR 0x0548
308#define SDCC4_APPS_CBCR 0x0584
309#define SDCC4_AHB_CBCR 0x0588
310#define BLSP1_AHB_CBCR 0x05C4
311#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
312#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
313#define BLSP1_UART1_APPS_CBCR 0x0684
314#define BLSP1_UART1_SIM_CBCR 0x0688
315#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
316#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
317#define BLSP1_UART2_APPS_CBCR 0x0704
318#define BLSP1_UART2_SIM_CBCR 0x0708
319#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
320#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
321#define BLSP1_UART3_APPS_CBCR 0x0784
322#define BLSP1_UART3_SIM_CBCR 0x0788
323#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
324#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
325#define BLSP1_UART4_APPS_CBCR 0x0804
326#define BLSP1_UART4_SIM_CBCR 0x0808
327#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
328#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
329#define BLSP1_UART5_APPS_CBCR 0x0884
330#define BLSP1_UART5_SIM_CBCR 0x0888
331#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
332#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
333#define BLSP1_UART6_APPS_CBCR 0x0904
334#define BLSP1_UART6_SIM_CBCR 0x0908
335#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700336#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700337#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
338#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
339#define BLSP2_UART1_APPS_CBCR 0x09C4
340#define BLSP2_UART1_SIM_CBCR 0x09C8
341#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
342#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
343#define BLSP2_UART2_APPS_CBCR 0x0A44
344#define BLSP2_UART2_SIM_CBCR 0x0A48
345#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
346#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
347#define BLSP2_UART3_APPS_CBCR 0x0AC4
348#define BLSP2_UART3_SIM_CBCR 0x0AC8
349#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
350#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
351#define BLSP2_UART4_APPS_CBCR 0x0B44
352#define BLSP2_UART4_SIM_CBCR 0x0B48
353#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
354#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
355#define BLSP2_UART5_APPS_CBCR 0x0BC4
356#define BLSP2_UART5_SIM_CBCR 0x0BC8
357#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
358#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
359#define BLSP2_UART6_APPS_CBCR 0x0C44
360#define BLSP2_UART6_SIM_CBCR 0x0C48
361#define PDM_AHB_CBCR 0x0CC4
362#define PDM_XO4_CBCR 0x0CC8
363#define PDM2_CBCR 0x0CCC
364#define PRNG_AHB_CBCR 0x0D04
365#define BAM_DMA_AHB_CBCR 0x0D44
366#define TSIF_AHB_CBCR 0x0D84
367#define TSIF_REF_CBCR 0x0D88
368#define MSG_RAM_AHB_CBCR 0x0E44
369#define CE1_CBCR 0x1044
370#define CE1_AXI_CBCR 0x1048
371#define CE1_AHB_CBCR 0x104C
372#define CE2_CBCR 0x1084
373#define CE2_AXI_CBCR 0x1088
374#define CE2_AHB_CBCR 0x108C
375#define GCC_AHB_CBCR 0x10C0
376#define GP1_CBCR 0x1900
377#define GP2_CBCR 0x1940
378#define GP3_CBCR 0x1980
379#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
380#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
381#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
382#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
383#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
384#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
385#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
386#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
387#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
388#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
389#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
390#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
391#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
392#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
393#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
394#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
395#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
396#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
397#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
398#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
399#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
400#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
401#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
402#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
403#define VENUS0_VCODEC0_CBCR 0x1028
404#define VENUS0_AHB_CBCR 0x1030
405#define VENUS0_AXI_CBCR 0x1034
406#define VENUS0_OCMEMNOC_CBCR 0x1038
407#define MDSS_AHB_CBCR 0x2308
408#define MDSS_HDMI_AHB_CBCR 0x230C
409#define MDSS_AXI_CBCR 0x2310
410#define MDSS_PCLK0_CBCR 0x2314
411#define MDSS_PCLK1_CBCR 0x2318
412#define MDSS_MDP_CBCR 0x231C
413#define MDSS_MDP_LUT_CBCR 0x2320
414#define MDSS_EXTPCLK_CBCR 0x2324
415#define MDSS_VSYNC_CBCR 0x2328
416#define MDSS_EDPPIXEL_CBCR 0x232C
417#define MDSS_EDPLINK_CBCR 0x2330
418#define MDSS_EDPAUX_CBCR 0x2334
419#define MDSS_HDMI_CBCR 0x2338
420#define MDSS_BYTE0_CBCR 0x233C
421#define MDSS_BYTE1_CBCR 0x2340
422#define MDSS_ESC0_CBCR 0x2344
423#define MDSS_ESC1_CBCR 0x2348
424#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
425#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
426#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
427#define CAMSS_CSI0_CBCR 0x30B4
428#define CAMSS_CSI0_AHB_CBCR 0x30BC
429#define CAMSS_CSI0PHY_CBCR 0x30C4
430#define CAMSS_CSI0RDI_CBCR 0x30D4
431#define CAMSS_CSI0PIX_CBCR 0x30E4
432#define CAMSS_CSI1_CBCR 0x3124
433#define CAMSS_CSI1_AHB_CBCR 0x3128
434#define CAMSS_CSI1PHY_CBCR 0x3134
435#define CAMSS_CSI1RDI_CBCR 0x3144
436#define CAMSS_CSI1PIX_CBCR 0x3154
437#define CAMSS_CSI2_CBCR 0x3184
438#define CAMSS_CSI2_AHB_CBCR 0x3188
439#define CAMSS_CSI2PHY_CBCR 0x3194
440#define CAMSS_CSI2RDI_CBCR 0x31A4
441#define CAMSS_CSI2PIX_CBCR 0x31B4
442#define CAMSS_CSI3_CBCR 0x31E4
443#define CAMSS_CSI3_AHB_CBCR 0x31E8
444#define CAMSS_CSI3PHY_CBCR 0x31F4
445#define CAMSS_CSI3RDI_CBCR 0x3204
446#define CAMSS_CSI3PIX_CBCR 0x3214
447#define CAMSS_ISPIF_AHB_CBCR 0x3224
448#define CAMSS_CCI_CCI_CBCR 0x3344
449#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
450#define CAMSS_MCLK0_CBCR 0x3384
451#define CAMSS_MCLK1_CBCR 0x33B4
452#define CAMSS_MCLK2_CBCR 0x33E4
453#define CAMSS_MCLK3_CBCR 0x3414
454#define CAMSS_GP0_CBCR 0x3444
455#define CAMSS_GP1_CBCR 0x3474
456#define CAMSS_TOP_AHB_CBCR 0x3484
457#define CAMSS_MICRO_AHB_CBCR 0x3494
458#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
459#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
460#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
461#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
462#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
463#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
464#define CAMSS_VFE_VFE0_CBCR 0x36A8
465#define CAMSS_VFE_VFE1_CBCR 0x36AC
466#define CAMSS_VFE_CPP_CBCR 0x36B0
467#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
468#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
469#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
470#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
471#define CAMSS_CSI_VFE0_CBCR 0x3704
472#define CAMSS_CSI_VFE1_CBCR 0x3714
473#define MMSS_MMSSNOC_AXI_CBCR 0x506C
474#define MMSS_MMSSNOC_AHB_CBCR 0x5024
475#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
476#define MMSS_MISC_AHB_CBCR 0x502C
477#define MMSS_S0_AXI_CBCR 0x5064
478#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700479#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
480#define LPASS_Q6SS_XO_CBCR 0x26000
481#define MSS_XO_Q6_CBCR 0x108C
482#define MSS_BUS_Q6_CBCR 0x10A4
483#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700484
485#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
486#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
487
488/* Mux source select values */
489#define cxo_source_val 0
490#define gpll0_source_val 1
491#define gpll1_source_val 2
492#define gnd_source_val 5
493#define mmpll0_mm_source_val 1
494#define mmpll1_mm_source_val 2
495#define mmpll3_mm_source_val 3
496#define gpll0_mm_source_val 5
497#define cxo_mm_source_val 0
498#define mm_gnd_source_val 6
499#define gpll1_hsic_source_val 4
500#define cxo_lpass_source_val 0
501#define lpapll0_lpass_source_val 1
502#define gpll0_lpass_source_val 5
503#define edppll_270_mm_source_val 4
504#define edppll_350_mm_source_val 4
505#define dsipll_750_mm_source_val 1
506#define dsipll_250_mm_source_val 2
507#define hdmipll_297_mm_source_val 3
508
509#define F(f, s, div, m, n) \
510 { \
511 .freq_hz = (f), \
512 .src_clk = &s##_clk_src.c, \
513 .m_val = (m), \
514 .n_val = ~((n)-(m)), \
515 .d_val = ~(n),\
516 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
517 | BVAL(10, 8, s##_source_val), \
518 }
519
520#define F_MM(f, s, div, m, n) \
521 { \
522 .freq_hz = (f), \
523 .src_clk = &s##_clk_src.c, \
524 .m_val = (m), \
525 .n_val = ~((n)-(m)), \
526 .d_val = ~(n),\
527 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
528 | BVAL(10, 8, s##_mm_source_val), \
529 }
530
531#define F_MDSS(f, s, div, m, n) \
532 { \
533 .freq_hz = (f), \
534 .m_val = (m), \
535 .n_val = ~((n)-(m)), \
536 .d_val = ~(n),\
537 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
538 | BVAL(10, 8, s##_mm_source_val), \
539 }
540
541#define F_HSIC(f, s, div, m, n) \
542 { \
543 .freq_hz = (f), \
544 .src_clk = &s##_clk_src.c, \
545 .m_val = (m), \
546 .n_val = ~((n)-(m)), \
547 .d_val = ~(n),\
548 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
549 | BVAL(10, 8, s##_hsic_source_val), \
550 }
551
552#define F_LPASS(f, s, div, m, n) \
553 { \
554 .freq_hz = (f), \
555 .src_clk = &s##_clk_src.c, \
556 .m_val = (m), \
557 .n_val = ~((n)-(m)), \
558 .d_val = ~(n),\
559 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
560 | BVAL(10, 8, s##_lpass_source_val), \
561 }
562
563#define VDD_DIG_FMAX_MAP1(l1, f1) \
564 .vdd_class = &vdd_dig, \
565 .fmax[VDD_DIG_##l1] = (f1)
566#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
567 .vdd_class = &vdd_dig, \
568 .fmax[VDD_DIG_##l1] = (f1), \
569 .fmax[VDD_DIG_##l2] = (f2)
570#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
571 .vdd_class = &vdd_dig, \
572 .fmax[VDD_DIG_##l1] = (f1), \
573 .fmax[VDD_DIG_##l2] = (f2), \
574 .fmax[VDD_DIG_##l3] = (f3)
575
576enum vdd_dig_levels {
577 VDD_DIG_NONE,
578 VDD_DIG_LOW,
579 VDD_DIG_NOMINAL,
580 VDD_DIG_HIGH
581};
582
583static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
584{
585 /* TODO: Actually call into regulator APIs to set VDD_DIG here. */
586 return 0;
587}
588
589static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
590
591static int cxo_clk_enable(struct clk *clk)
592{
593 /* TODO: Remove from here once the rpm xo clock is ready. */
594 return 0;
595}
596
597static void cxo_clk_disable(struct clk *clk)
598{
599 /* TODO: Remove from here once the rpm xo clock is ready. */
600 return;
601}
602
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700603static enum handoff cxo_clk_handoff(struct clk *clk)
604{
605 /* TODO: Remove from here once the rpm xo clock is ready. */
606 return HANDOFF_ENABLED_CLK;
607}
608
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700609static struct clk_ops clk_ops_cxo = {
610 .enable = cxo_clk_enable,
611 .disable = cxo_clk_disable,
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700612 .handoff = cxo_clk_handoff,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700613};
614
615static struct fixed_clk cxo_clk_src = {
616 .c = {
617 .rate = 19200000,
618 .dbg_name = "cxo_clk_src",
619 .ops = &clk_ops_cxo,
620 .warned = true,
621 CLK_INIT(cxo_clk_src.c),
622 },
623};
624
625static struct pll_vote_clk gpll0_clk_src = {
626 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
627 .en_mask = BIT(0),
628 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
629 .status_mask = BIT(17),
630 .parent = &cxo_clk_src.c,
631 .base = &virt_bases[GCC_BASE],
632 .c = {
633 .rate = 600000000,
634 .dbg_name = "gpll0_clk_src",
635 .ops = &clk_ops_pll_vote,
636 .warned = true,
637 CLK_INIT(gpll0_clk_src.c),
638 },
639};
640
641static struct pll_vote_clk gpll1_clk_src = {
642 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
643 .en_mask = BIT(1),
644 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
645 .status_mask = BIT(17),
646 .parent = &cxo_clk_src.c,
647 .base = &virt_bases[GCC_BASE],
648 .c = {
649 .rate = 480000000,
650 .dbg_name = "gpll1_clk_src",
651 .ops = &clk_ops_pll_vote,
652 .warned = true,
653 CLK_INIT(gpll1_clk_src.c),
654 },
655};
656
657static struct pll_vote_clk lpapll0_clk_src = {
658 .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG,
659 .en_mask = BIT(0),
660 .status_reg = (void __iomem *)LPAPLL_STATUS_REG,
661 .status_mask = BIT(17),
662 .parent = &cxo_clk_src.c,
663 .base = &virt_bases[LPASS_BASE],
664 .c = {
665 .rate = 491520000,
666 .dbg_name = "lpapll0_clk_src",
667 .ops = &clk_ops_pll_vote,
668 .warned = true,
669 CLK_INIT(lpapll0_clk_src.c),
670 },
671};
672
673static struct pll_vote_clk mmpll0_clk_src = {
674 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
675 .en_mask = BIT(0),
676 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
677 .status_mask = BIT(17),
678 .parent = &cxo_clk_src.c,
679 .base = &virt_bases[MMSS_BASE],
680 .c = {
681 .dbg_name = "mmpll0_clk_src",
682 .rate = 800000000,
683 .ops = &clk_ops_pll_vote,
684 .warned = true,
685 CLK_INIT(mmpll0_clk_src.c),
686 },
687};
688
689static struct pll_vote_clk mmpll1_clk_src = {
690 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
691 .en_mask = BIT(1),
692 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
693 .status_mask = BIT(17),
694 .parent = &cxo_clk_src.c,
695 .base = &virt_bases[MMSS_BASE],
696 .c = {
697 .dbg_name = "mmpll1_clk_src",
698 .rate = 1000000000,
699 .ops = &clk_ops_pll_vote,
700 .warned = true,
701 CLK_INIT(mmpll1_clk_src.c),
702 },
703};
704
705static struct pll_clk mmpll3_clk_src = {
706 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
707 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
708 .parent = &cxo_clk_src.c,
709 .base = &virt_bases[MMSS_BASE],
710 .c = {
711 .dbg_name = "mmpll3_clk_src",
712 .rate = 1000000000,
713 .ops = &clk_ops_local_pll,
714 CLK_INIT(mmpll3_clk_src.c),
715 },
716};
717
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700718#define RPM_BUS_CLK_TYPE 0x316b6c63
719#define RPM_MEM_CLK_TYPE 0x326b6c63
720
721#define PNOC_ID 0x0
722#define SNOC_ID 0x1
723#define CNOC_ID 0x2
724
725#define BIMC_ID 0x0
726#define OCMEM_ID 0x1
727
728DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
729DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
730DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
731
732DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
733DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
734 NULL);
735
736static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
737static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
738static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
739static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
740static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
741static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
742
743static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
744static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
745static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
746static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
747static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
748
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700749static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
750 F(125000000, gpll0, 1, 5, 24),
751 F_END
752};
753
754static struct rcg_clk usb30_master_clk_src = {
755 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
756 .set_rate = set_rate_mnd,
757 .freq_tbl = ftbl_gcc_usb30_master_clk,
758 .current_freq = &rcg_dummy_freq,
759 .base = &virt_bases[GCC_BASE],
760 .c = {
761 .dbg_name = "usb30_master_clk_src",
762 .ops = &clk_ops_rcg_mnd,
763 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
764 CLK_INIT(usb30_master_clk_src.c),
765 },
766};
767
768static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
769 F( 960000, cxo, 10, 1, 2),
770 F( 4800000, cxo, 4, 0, 0),
771 F( 9600000, cxo, 2, 0, 0),
772 F(15000000, gpll0, 10, 1, 4),
773 F(19200000, cxo, 1, 0, 0),
774 F(25000000, gpll0, 12, 1, 2),
775 F(50000000, gpll0, 12, 0, 0),
776 F_END
777};
778
779static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
780 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
781 .set_rate = set_rate_mnd,
782 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
783 .current_freq = &rcg_dummy_freq,
784 .base = &virt_bases[GCC_BASE],
785 .c = {
786 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
787 .ops = &clk_ops_rcg_mnd,
788 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
789 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
790 },
791};
792
793static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
794 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
795 .set_rate = set_rate_mnd,
796 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
797 .current_freq = &rcg_dummy_freq,
798 .base = &virt_bases[GCC_BASE],
799 .c = {
800 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
801 .ops = &clk_ops_rcg_mnd,
802 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
803 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
804 },
805};
806
807static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
808 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
809 .set_rate = set_rate_mnd,
810 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
811 .current_freq = &rcg_dummy_freq,
812 .base = &virt_bases[GCC_BASE],
813 .c = {
814 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
815 .ops = &clk_ops_rcg_mnd,
816 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
817 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
818 },
819};
820
821static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
822 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
823 .set_rate = set_rate_mnd,
824 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
825 .current_freq = &rcg_dummy_freq,
826 .base = &virt_bases[GCC_BASE],
827 .c = {
828 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
829 .ops = &clk_ops_rcg_mnd,
830 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
831 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
832 },
833};
834
835static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
836 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
837 .set_rate = set_rate_mnd,
838 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
839 .current_freq = &rcg_dummy_freq,
840 .base = &virt_bases[GCC_BASE],
841 .c = {
842 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
843 .ops = &clk_ops_rcg_mnd,
844 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
845 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
846 },
847};
848
849static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
850 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
851 .set_rate = set_rate_mnd,
852 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
853 .current_freq = &rcg_dummy_freq,
854 .base = &virt_bases[GCC_BASE],
855 .c = {
856 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
857 .ops = &clk_ops_rcg_mnd,
858 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
859 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
860 },
861};
862
863static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
864 F( 3686400, gpll0, 1, 96, 15625),
865 F( 7372800, gpll0, 1, 192, 15625),
866 F(14745600, gpll0, 1, 384, 15625),
867 F(16000000, gpll0, 5, 2, 15),
868 F(19200000, cxo, 1, 0, 0),
869 F(24000000, gpll0, 5, 1, 5),
870 F(32000000, gpll0, 1, 4, 75),
871 F(40000000, gpll0, 15, 0, 0),
872 F(46400000, gpll0, 1, 29, 375),
873 F(48000000, gpll0, 12.5, 0, 0),
874 F(51200000, gpll0, 1, 32, 375),
875 F(56000000, gpll0, 1, 7, 75),
876 F(58982400, gpll0, 1, 1536, 15625),
877 F(60000000, gpll0, 10, 0, 0),
878 F_END
879};
880
881static struct rcg_clk blsp1_uart1_apps_clk_src = {
882 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
883 .set_rate = set_rate_mnd,
884 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
885 .current_freq = &rcg_dummy_freq,
886 .base = &virt_bases[GCC_BASE],
887 .c = {
888 .dbg_name = "blsp1_uart1_apps_clk_src",
889 .ops = &clk_ops_rcg_mnd,
890 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
891 CLK_INIT(blsp1_uart1_apps_clk_src.c),
892 },
893};
894
895static struct rcg_clk blsp1_uart2_apps_clk_src = {
896 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
897 .set_rate = set_rate_mnd,
898 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
899 .current_freq = &rcg_dummy_freq,
900 .base = &virt_bases[GCC_BASE],
901 .c = {
902 .dbg_name = "blsp1_uart2_apps_clk_src",
903 .ops = &clk_ops_rcg_mnd,
904 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
905 CLK_INIT(blsp1_uart2_apps_clk_src.c),
906 },
907};
908
909static struct rcg_clk blsp1_uart3_apps_clk_src = {
910 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
911 .set_rate = set_rate_mnd,
912 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
913 .current_freq = &rcg_dummy_freq,
914 .base = &virt_bases[GCC_BASE],
915 .c = {
916 .dbg_name = "blsp1_uart3_apps_clk_src",
917 .ops = &clk_ops_rcg_mnd,
918 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
919 CLK_INIT(blsp1_uart3_apps_clk_src.c),
920 },
921};
922
923static struct rcg_clk blsp1_uart4_apps_clk_src = {
924 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
925 .set_rate = set_rate_mnd,
926 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
927 .current_freq = &rcg_dummy_freq,
928 .base = &virt_bases[GCC_BASE],
929 .c = {
930 .dbg_name = "blsp1_uart4_apps_clk_src",
931 .ops = &clk_ops_rcg_mnd,
932 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
933 CLK_INIT(blsp1_uart4_apps_clk_src.c),
934 },
935};
936
937static struct rcg_clk blsp1_uart5_apps_clk_src = {
938 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
939 .set_rate = set_rate_mnd,
940 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
941 .current_freq = &rcg_dummy_freq,
942 .base = &virt_bases[GCC_BASE],
943 .c = {
944 .dbg_name = "blsp1_uart5_apps_clk_src",
945 .ops = &clk_ops_rcg_mnd,
946 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
947 CLK_INIT(blsp1_uart5_apps_clk_src.c),
948 },
949};
950
951static struct rcg_clk blsp1_uart6_apps_clk_src = {
952 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
953 .set_rate = set_rate_mnd,
954 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
955 .current_freq = &rcg_dummy_freq,
956 .base = &virt_bases[GCC_BASE],
957 .c = {
958 .dbg_name = "blsp1_uart6_apps_clk_src",
959 .ops = &clk_ops_rcg_mnd,
960 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
961 CLK_INIT(blsp1_uart6_apps_clk_src.c),
962 },
963};
964
965static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
966 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
967 .set_rate = set_rate_mnd,
968 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
969 .current_freq = &rcg_dummy_freq,
970 .base = &virt_bases[GCC_BASE],
971 .c = {
972 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
973 .ops = &clk_ops_rcg_mnd,
974 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
975 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
976 },
977};
978
979static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
980 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
981 .set_rate = set_rate_mnd,
982 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
983 .current_freq = &rcg_dummy_freq,
984 .base = &virt_bases[GCC_BASE],
985 .c = {
986 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
987 .ops = &clk_ops_rcg_mnd,
988 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
989 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
990 },
991};
992
993static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
994 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
995 .set_rate = set_rate_mnd,
996 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
997 .current_freq = &rcg_dummy_freq,
998 .base = &virt_bases[GCC_BASE],
999 .c = {
1000 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
1001 .ops = &clk_ops_rcg_mnd,
1002 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1003 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
1004 },
1005};
1006
1007static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1008 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1009 .set_rate = set_rate_mnd,
1010 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1011 .current_freq = &rcg_dummy_freq,
1012 .base = &virt_bases[GCC_BASE],
1013 .c = {
1014 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1015 .ops = &clk_ops_rcg_mnd,
1016 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1017 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1018 },
1019};
1020
1021static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1022 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1023 .set_rate = set_rate_mnd,
1024 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1025 .current_freq = &rcg_dummy_freq,
1026 .base = &virt_bases[GCC_BASE],
1027 .c = {
1028 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1029 .ops = &clk_ops_rcg_mnd,
1030 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1031 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1032 },
1033};
1034
1035static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1036 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1037 .set_rate = set_rate_mnd,
1038 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1039 .current_freq = &rcg_dummy_freq,
1040 .base = &virt_bases[GCC_BASE],
1041 .c = {
1042 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1043 .ops = &clk_ops_rcg_mnd,
1044 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1045 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1046 },
1047};
1048
1049static struct rcg_clk blsp2_uart1_apps_clk_src = {
1050 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1051 .set_rate = set_rate_mnd,
1052 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1053 .current_freq = &rcg_dummy_freq,
1054 .base = &virt_bases[GCC_BASE],
1055 .c = {
1056 .dbg_name = "blsp2_uart1_apps_clk_src",
1057 .ops = &clk_ops_rcg_mnd,
1058 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1059 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1060 },
1061};
1062
1063static struct rcg_clk blsp2_uart2_apps_clk_src = {
1064 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1065 .set_rate = set_rate_mnd,
1066 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1067 .current_freq = &rcg_dummy_freq,
1068 .base = &virt_bases[GCC_BASE],
1069 .c = {
1070 .dbg_name = "blsp2_uart2_apps_clk_src",
1071 .ops = &clk_ops_rcg_mnd,
1072 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1073 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1074 },
1075};
1076
1077static struct rcg_clk blsp2_uart3_apps_clk_src = {
1078 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1079 .set_rate = set_rate_mnd,
1080 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1081 .current_freq = &rcg_dummy_freq,
1082 .base = &virt_bases[GCC_BASE],
1083 .c = {
1084 .dbg_name = "blsp2_uart3_apps_clk_src",
1085 .ops = &clk_ops_rcg_mnd,
1086 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1087 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1088 },
1089};
1090
1091static struct rcg_clk blsp2_uart4_apps_clk_src = {
1092 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1093 .set_rate = set_rate_mnd,
1094 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1095 .current_freq = &rcg_dummy_freq,
1096 .base = &virt_bases[GCC_BASE],
1097 .c = {
1098 .dbg_name = "blsp2_uart4_apps_clk_src",
1099 .ops = &clk_ops_rcg_mnd,
1100 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1101 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1102 },
1103};
1104
1105static struct rcg_clk blsp2_uart5_apps_clk_src = {
1106 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1107 .set_rate = set_rate_mnd,
1108 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1109 .current_freq = &rcg_dummy_freq,
1110 .base = &virt_bases[GCC_BASE],
1111 .c = {
1112 .dbg_name = "blsp2_uart5_apps_clk_src",
1113 .ops = &clk_ops_rcg_mnd,
1114 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1115 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1116 },
1117};
1118
1119static struct rcg_clk blsp2_uart6_apps_clk_src = {
1120 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1121 .set_rate = set_rate_mnd,
1122 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1123 .current_freq = &rcg_dummy_freq,
1124 .base = &virt_bases[GCC_BASE],
1125 .c = {
1126 .dbg_name = "blsp2_uart6_apps_clk_src",
1127 .ops = &clk_ops_rcg_mnd,
1128 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1129 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1130 },
1131};
1132
1133static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1134 F( 50000000, gpll0, 12, 0, 0),
1135 F(100000000, gpll0, 6, 0, 0),
1136 F_END
1137};
1138
1139static struct rcg_clk ce1_clk_src = {
1140 .cmd_rcgr_reg = CE1_CMD_RCGR,
1141 .set_rate = set_rate_hid,
1142 .freq_tbl = ftbl_gcc_ce1_clk,
1143 .current_freq = &rcg_dummy_freq,
1144 .base = &virt_bases[GCC_BASE],
1145 .c = {
1146 .dbg_name = "ce1_clk_src",
1147 .ops = &clk_ops_rcg,
1148 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1149 CLK_INIT(ce1_clk_src.c),
1150 },
1151};
1152
1153static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1154 F( 50000000, gpll0, 12, 0, 0),
1155 F(100000000, gpll0, 6, 0, 0),
1156 F_END
1157};
1158
1159static struct rcg_clk ce2_clk_src = {
1160 .cmd_rcgr_reg = CE2_CMD_RCGR,
1161 .set_rate = set_rate_hid,
1162 .freq_tbl = ftbl_gcc_ce2_clk,
1163 .current_freq = &rcg_dummy_freq,
1164 .base = &virt_bases[GCC_BASE],
1165 .c = {
1166 .dbg_name = "ce2_clk_src",
1167 .ops = &clk_ops_rcg,
1168 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1169 CLK_INIT(ce2_clk_src.c),
1170 },
1171};
1172
1173static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1174 F(19200000, cxo, 1, 0, 0),
1175 F_END
1176};
1177
1178static struct rcg_clk gp1_clk_src = {
1179 .cmd_rcgr_reg = GP1_CMD_RCGR,
1180 .set_rate = set_rate_mnd,
1181 .freq_tbl = ftbl_gcc_gp_clk,
1182 .current_freq = &rcg_dummy_freq,
1183 .base = &virt_bases[GCC_BASE],
1184 .c = {
1185 .dbg_name = "gp1_clk_src",
1186 .ops = &clk_ops_rcg_mnd,
1187 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1188 CLK_INIT(gp1_clk_src.c),
1189 },
1190};
1191
1192static struct rcg_clk gp2_clk_src = {
1193 .cmd_rcgr_reg = GP2_CMD_RCGR,
1194 .set_rate = set_rate_mnd,
1195 .freq_tbl = ftbl_gcc_gp_clk,
1196 .current_freq = &rcg_dummy_freq,
1197 .base = &virt_bases[GCC_BASE],
1198 .c = {
1199 .dbg_name = "gp2_clk_src",
1200 .ops = &clk_ops_rcg_mnd,
1201 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1202 CLK_INIT(gp2_clk_src.c),
1203 },
1204};
1205
1206static struct rcg_clk gp3_clk_src = {
1207 .cmd_rcgr_reg = GP3_CMD_RCGR,
1208 .set_rate = set_rate_mnd,
1209 .freq_tbl = ftbl_gcc_gp_clk,
1210 .current_freq = &rcg_dummy_freq,
1211 .base = &virt_bases[GCC_BASE],
1212 .c = {
1213 .dbg_name = "gp3_clk_src",
1214 .ops = &clk_ops_rcg_mnd,
1215 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1216 CLK_INIT(gp3_clk_src.c),
1217 },
1218};
1219
1220static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1221 F(60000000, gpll0, 10, 0, 0),
1222 F_END
1223};
1224
1225static struct rcg_clk pdm2_clk_src = {
1226 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1227 .set_rate = set_rate_hid,
1228 .freq_tbl = ftbl_gcc_pdm2_clk,
1229 .current_freq = &rcg_dummy_freq,
1230 .base = &virt_bases[GCC_BASE],
1231 .c = {
1232 .dbg_name = "pdm2_clk_src",
1233 .ops = &clk_ops_rcg,
1234 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1235 CLK_INIT(pdm2_clk_src.c),
1236 },
1237};
1238
1239static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1240 F( 144000, cxo, 16, 3, 25),
1241 F( 400000, cxo, 12, 1, 4),
1242 F( 20000000, gpll0, 15, 1, 2),
1243 F( 25000000, gpll0, 12, 1, 2),
1244 F( 50000000, gpll0, 12, 0, 0),
1245 F(100000000, gpll0, 6, 0, 0),
1246 F(200000000, gpll0, 3, 0, 0),
1247 F_END
1248};
1249
1250static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1251 F( 144000, cxo, 16, 3, 25),
1252 F( 400000, cxo, 12, 1, 4),
1253 F( 20000000, gpll0, 15, 1, 2),
1254 F( 25000000, gpll0, 12, 1, 2),
1255 F( 50000000, gpll0, 12, 0, 0),
1256 F(100000000, gpll0, 6, 0, 0),
1257 F_END
1258};
1259
1260static struct rcg_clk sdcc1_apps_clk_src = {
1261 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1262 .set_rate = set_rate_mnd,
1263 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1264 .current_freq = &rcg_dummy_freq,
1265 .base = &virt_bases[GCC_BASE],
1266 .c = {
1267 .dbg_name = "sdcc1_apps_clk_src",
1268 .ops = &clk_ops_rcg_mnd,
1269 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1270 CLK_INIT(sdcc1_apps_clk_src.c),
1271 },
1272};
1273
1274static struct rcg_clk sdcc2_apps_clk_src = {
1275 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1276 .set_rate = set_rate_mnd,
1277 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1278 .current_freq = &rcg_dummy_freq,
1279 .base = &virt_bases[GCC_BASE],
1280 .c = {
1281 .dbg_name = "sdcc2_apps_clk_src",
1282 .ops = &clk_ops_rcg_mnd,
1283 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1284 CLK_INIT(sdcc2_apps_clk_src.c),
1285 },
1286};
1287
1288static struct rcg_clk sdcc3_apps_clk_src = {
1289 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1290 .set_rate = set_rate_mnd,
1291 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1292 .current_freq = &rcg_dummy_freq,
1293 .base = &virt_bases[GCC_BASE],
1294 .c = {
1295 .dbg_name = "sdcc3_apps_clk_src",
1296 .ops = &clk_ops_rcg_mnd,
1297 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1298 CLK_INIT(sdcc3_apps_clk_src.c),
1299 },
1300};
1301
1302static struct rcg_clk sdcc4_apps_clk_src = {
1303 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1304 .set_rate = set_rate_mnd,
1305 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1306 .current_freq = &rcg_dummy_freq,
1307 .base = &virt_bases[GCC_BASE],
1308 .c = {
1309 .dbg_name = "sdcc4_apps_clk_src",
1310 .ops = &clk_ops_rcg_mnd,
1311 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1312 CLK_INIT(sdcc4_apps_clk_src.c),
1313 },
1314};
1315
1316static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1317 F(105000, cxo, 2, 1, 91),
1318 F_END
1319};
1320
1321static struct rcg_clk tsif_ref_clk_src = {
1322 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1323 .set_rate = set_rate_mnd,
1324 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1325 .current_freq = &rcg_dummy_freq,
1326 .base = &virt_bases[GCC_BASE],
1327 .c = {
1328 .dbg_name = "tsif_ref_clk_src",
1329 .ops = &clk_ops_rcg_mnd,
1330 VDD_DIG_FMAX_MAP1(LOW, 105500),
1331 CLK_INIT(tsif_ref_clk_src.c),
1332 },
1333};
1334
1335static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1336 F(60000000, gpll0, 10, 0, 0),
1337 F_END
1338};
1339
1340static struct rcg_clk usb30_mock_utmi_clk_src = {
1341 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1342 .set_rate = set_rate_hid,
1343 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1344 .current_freq = &rcg_dummy_freq,
1345 .base = &virt_bases[GCC_BASE],
1346 .c = {
1347 .dbg_name = "usb30_mock_utmi_clk_src",
1348 .ops = &clk_ops_rcg,
1349 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1350 CLK_INIT(usb30_mock_utmi_clk_src.c),
1351 },
1352};
1353
1354static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1355 F(75000000, gpll0, 8, 0, 0),
1356 F_END
1357};
1358
1359static struct rcg_clk usb_hs_system_clk_src = {
1360 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1361 .set_rate = set_rate_hid,
1362 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1363 .current_freq = &rcg_dummy_freq,
1364 .base = &virt_bases[GCC_BASE],
1365 .c = {
1366 .dbg_name = "usb_hs_system_clk_src",
1367 .ops = &clk_ops_rcg,
1368 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1369 CLK_INIT(usb_hs_system_clk_src.c),
1370 },
1371};
1372
1373static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1374 F_HSIC(480000000, gpll1, 1, 0, 0),
1375 F_END
1376};
1377
1378static struct rcg_clk usb_hsic_clk_src = {
1379 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1380 .set_rate = set_rate_hid,
1381 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1382 .current_freq = &rcg_dummy_freq,
1383 .base = &virt_bases[GCC_BASE],
1384 .c = {
1385 .dbg_name = "usb_hsic_clk_src",
1386 .ops = &clk_ops_rcg,
1387 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1388 CLK_INIT(usb_hsic_clk_src.c),
1389 },
1390};
1391
1392static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1393 F(9600000, cxo, 2, 0, 0),
1394 F_END
1395};
1396
1397static struct rcg_clk usb_hsic_io_cal_clk_src = {
1398 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1399 .set_rate = set_rate_hid,
1400 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1401 .current_freq = &rcg_dummy_freq,
1402 .base = &virt_bases[GCC_BASE],
1403 .c = {
1404 .dbg_name = "usb_hsic_io_cal_clk_src",
1405 .ops = &clk_ops_rcg,
1406 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1407 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1408 },
1409};
1410
1411static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1412 F(75000000, gpll0, 8, 0, 0),
1413 F_END
1414};
1415
1416static struct rcg_clk usb_hsic_system_clk_src = {
1417 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1418 .set_rate = set_rate_hid,
1419 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1420 .current_freq = &rcg_dummy_freq,
1421 .base = &virt_bases[GCC_BASE],
1422 .c = {
1423 .dbg_name = "usb_hsic_system_clk_src",
1424 .ops = &clk_ops_rcg,
1425 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1426 CLK_INIT(usb_hsic_system_clk_src.c),
1427 },
1428};
1429
1430static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1431 .cbcr_reg = BAM_DMA_AHB_CBCR,
1432 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1433 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001434 .base = &virt_bases[GCC_BASE],
1435 .c = {
1436 .dbg_name = "gcc_bam_dma_ahb_clk",
1437 .ops = &clk_ops_vote,
1438 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1439 },
1440};
1441
1442static struct local_vote_clk gcc_blsp1_ahb_clk = {
1443 .cbcr_reg = BLSP1_AHB_CBCR,
1444 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1445 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001446 .base = &virt_bases[GCC_BASE],
1447 .c = {
1448 .dbg_name = "gcc_blsp1_ahb_clk",
1449 .ops = &clk_ops_vote,
1450 CLK_INIT(gcc_blsp1_ahb_clk.c),
1451 },
1452};
1453
1454static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1455 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
1456 .parent = &cxo_clk_src.c,
1457 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001458 .base = &virt_bases[GCC_BASE],
1459 .c = {
1460 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1461 .ops = &clk_ops_branch,
1462 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1463 },
1464};
1465
1466static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1467 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
1468 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001469 .base = &virt_bases[GCC_BASE],
1470 .c = {
1471 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1472 .ops = &clk_ops_branch,
1473 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1474 },
1475};
1476
1477static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1478 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
1479 .parent = &cxo_clk_src.c,
1480 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001481 .base = &virt_bases[GCC_BASE],
1482 .c = {
1483 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1484 .ops = &clk_ops_branch,
1485 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1486 },
1487};
1488
1489static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1490 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
1491 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001492 .base = &virt_bases[GCC_BASE],
1493 .c = {
1494 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1495 .ops = &clk_ops_branch,
1496 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1497 },
1498};
1499
1500static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1501 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
1502 .parent = &cxo_clk_src.c,
1503 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001504 .base = &virt_bases[GCC_BASE],
1505 .c = {
1506 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1507 .ops = &clk_ops_branch,
1508 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1509 },
1510};
1511
1512static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1513 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
1514 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001515 .base = &virt_bases[GCC_BASE],
1516 .c = {
1517 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1518 .ops = &clk_ops_branch,
1519 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1520 },
1521};
1522
1523static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1524 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
1525 .parent = &cxo_clk_src.c,
1526 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001527 .base = &virt_bases[GCC_BASE],
1528 .c = {
1529 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1530 .ops = &clk_ops_branch,
1531 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1532 },
1533};
1534
1535static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1536 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
1537 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001538 .base = &virt_bases[GCC_BASE],
1539 .c = {
1540 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1541 .ops = &clk_ops_branch,
1542 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1543 },
1544};
1545
1546static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1547 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
1548 .parent = &cxo_clk_src.c,
1549 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001550 .base = &virt_bases[GCC_BASE],
1551 .c = {
1552 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1553 .ops = &clk_ops_branch,
1554 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1555 },
1556};
1557
1558static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1559 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
1560 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001561 .base = &virt_bases[GCC_BASE],
1562 .c = {
1563 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1564 .ops = &clk_ops_branch,
1565 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1566 },
1567};
1568
1569static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1570 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
1571 .parent = &cxo_clk_src.c,
1572 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001573 .base = &virt_bases[GCC_BASE],
1574 .c = {
1575 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1576 .ops = &clk_ops_branch,
1577 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1578 },
1579};
1580
1581static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1582 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
1583 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001584 .base = &virt_bases[GCC_BASE],
1585 .c = {
1586 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1587 .ops = &clk_ops_branch,
1588 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1589 },
1590};
1591
1592static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1593 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
1594 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001595 .base = &virt_bases[GCC_BASE],
1596 .c = {
1597 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1598 .ops = &clk_ops_branch,
1599 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1600 },
1601};
1602
1603static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1604 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
1605 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001606 .base = &virt_bases[GCC_BASE],
1607 .c = {
1608 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1609 .ops = &clk_ops_branch,
1610 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1611 },
1612};
1613
1614static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1615 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
1616 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001617 .base = &virt_bases[GCC_BASE],
1618 .c = {
1619 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1620 .ops = &clk_ops_branch,
1621 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1622 },
1623};
1624
1625static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1626 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
1627 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001628 .base = &virt_bases[GCC_BASE],
1629 .c = {
1630 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1631 .ops = &clk_ops_branch,
1632 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1633 },
1634};
1635
1636static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1637 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
1638 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001639 .base = &virt_bases[GCC_BASE],
1640 .c = {
1641 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1642 .ops = &clk_ops_branch,
1643 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1644 },
1645};
1646
1647static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1648 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
1649 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001650 .base = &virt_bases[GCC_BASE],
1651 .c = {
1652 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1653 .ops = &clk_ops_branch,
1654 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1655 },
1656};
1657
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001658static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1659 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1660 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1661 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001662 .base = &virt_bases[GCC_BASE],
1663 .c = {
1664 .dbg_name = "gcc_boot_rom_ahb_clk",
1665 .ops = &clk_ops_vote,
1666 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1667 },
1668};
1669
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001670static struct local_vote_clk gcc_blsp2_ahb_clk = {
1671 .cbcr_reg = BLSP2_AHB_CBCR,
1672 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1673 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001674 .base = &virt_bases[GCC_BASE],
1675 .c = {
1676 .dbg_name = "gcc_blsp2_ahb_clk",
1677 .ops = &clk_ops_vote,
1678 CLK_INIT(gcc_blsp2_ahb_clk.c),
1679 },
1680};
1681
1682static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1683 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
1684 .parent = &cxo_clk_src.c,
1685 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001686 .base = &virt_bases[GCC_BASE],
1687 .c = {
1688 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1689 .ops = &clk_ops_branch,
1690 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1691 },
1692};
1693
1694static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1695 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
1696 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001697 .base = &virt_bases[GCC_BASE],
1698 .c = {
1699 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1700 .ops = &clk_ops_branch,
1701 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1702 },
1703};
1704
1705static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1706 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
1707 .parent = &cxo_clk_src.c,
1708 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001709 .base = &virt_bases[GCC_BASE],
1710 .c = {
1711 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1712 .ops = &clk_ops_branch,
1713 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1714 },
1715};
1716
1717static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1718 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
1719 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001720 .base = &virt_bases[GCC_BASE],
1721 .c = {
1722 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1723 .ops = &clk_ops_branch,
1724 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1725 },
1726};
1727
1728static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1729 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
1730 .parent = &cxo_clk_src.c,
1731 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001732 .base = &virt_bases[GCC_BASE],
1733 .c = {
1734 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1735 .ops = &clk_ops_branch,
1736 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1737 },
1738};
1739
1740static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1741 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
1742 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001743 .base = &virt_bases[GCC_BASE],
1744 .c = {
1745 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1746 .ops = &clk_ops_branch,
1747 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1748 },
1749};
1750
1751static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1752 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
1753 .parent = &cxo_clk_src.c,
1754 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001755 .base = &virt_bases[GCC_BASE],
1756 .c = {
1757 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1758 .ops = &clk_ops_branch,
1759 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1760 },
1761};
1762
1763static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1764 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
1765 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001766 .base = &virt_bases[GCC_BASE],
1767 .c = {
1768 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1769 .ops = &clk_ops_branch,
1770 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
1771 },
1772};
1773
1774static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
1775 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
1776 .parent = &cxo_clk_src.c,
1777 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001778 .base = &virt_bases[GCC_BASE],
1779 .c = {
1780 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
1781 .ops = &clk_ops_branch,
1782 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
1783 },
1784};
1785
1786static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
1787 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
1788 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001789 .base = &virt_bases[GCC_BASE],
1790 .c = {
1791 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
1792 .ops = &clk_ops_branch,
1793 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
1794 },
1795};
1796
1797static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
1798 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
1799 .parent = &cxo_clk_src.c,
1800 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001801 .base = &virt_bases[GCC_BASE],
1802 .c = {
1803 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
1804 .ops = &clk_ops_branch,
1805 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
1806 },
1807};
1808
1809static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
1810 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
1811 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001812 .base = &virt_bases[GCC_BASE],
1813 .c = {
1814 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
1815 .ops = &clk_ops_branch,
1816 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
1817 },
1818};
1819
1820static struct branch_clk gcc_blsp2_uart1_apps_clk = {
1821 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
1822 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001823 .base = &virt_bases[GCC_BASE],
1824 .c = {
1825 .dbg_name = "gcc_blsp2_uart1_apps_clk",
1826 .ops = &clk_ops_branch,
1827 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
1828 },
1829};
1830
1831static struct branch_clk gcc_blsp2_uart2_apps_clk = {
1832 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
1833 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001834 .base = &virt_bases[GCC_BASE],
1835 .c = {
1836 .dbg_name = "gcc_blsp2_uart2_apps_clk",
1837 .ops = &clk_ops_branch,
1838 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
1839 },
1840};
1841
1842static struct branch_clk gcc_blsp2_uart3_apps_clk = {
1843 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
1844 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001845 .base = &virt_bases[GCC_BASE],
1846 .c = {
1847 .dbg_name = "gcc_blsp2_uart3_apps_clk",
1848 .ops = &clk_ops_branch,
1849 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
1850 },
1851};
1852
1853static struct branch_clk gcc_blsp2_uart4_apps_clk = {
1854 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
1855 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001856 .base = &virt_bases[GCC_BASE],
1857 .c = {
1858 .dbg_name = "gcc_blsp2_uart4_apps_clk",
1859 .ops = &clk_ops_branch,
1860 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
1861 },
1862};
1863
1864static struct branch_clk gcc_blsp2_uart5_apps_clk = {
1865 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
1866 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001867 .base = &virt_bases[GCC_BASE],
1868 .c = {
1869 .dbg_name = "gcc_blsp2_uart5_apps_clk",
1870 .ops = &clk_ops_branch,
1871 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
1872 },
1873};
1874
1875static struct branch_clk gcc_blsp2_uart6_apps_clk = {
1876 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
1877 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001878 .base = &virt_bases[GCC_BASE],
1879 .c = {
1880 .dbg_name = "gcc_blsp2_uart6_apps_clk",
1881 .ops = &clk_ops_branch,
1882 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
1883 },
1884};
1885
1886static struct local_vote_clk gcc_ce1_clk = {
1887 .cbcr_reg = CE1_CBCR,
1888 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1889 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001890 .base = &virt_bases[GCC_BASE],
1891 .c = {
1892 .dbg_name = "gcc_ce1_clk",
1893 .ops = &clk_ops_vote,
1894 CLK_INIT(gcc_ce1_clk.c),
1895 },
1896};
1897
1898static struct local_vote_clk gcc_ce1_ahb_clk = {
1899 .cbcr_reg = CE1_AHB_CBCR,
1900 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1901 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001902 .base = &virt_bases[GCC_BASE],
1903 .c = {
1904 .dbg_name = "gcc_ce1_ahb_clk",
1905 .ops = &clk_ops_vote,
1906 CLK_INIT(gcc_ce1_ahb_clk.c),
1907 },
1908};
1909
1910static struct local_vote_clk gcc_ce1_axi_clk = {
1911 .cbcr_reg = CE1_AXI_CBCR,
1912 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1913 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001914 .base = &virt_bases[GCC_BASE],
1915 .c = {
1916 .dbg_name = "gcc_ce1_axi_clk",
1917 .ops = &clk_ops_vote,
1918 CLK_INIT(gcc_ce1_axi_clk.c),
1919 },
1920};
1921
1922static struct local_vote_clk gcc_ce2_clk = {
1923 .cbcr_reg = CE2_CBCR,
1924 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1925 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001926 .base = &virt_bases[GCC_BASE],
1927 .c = {
1928 .dbg_name = "gcc_ce2_clk",
1929 .ops = &clk_ops_vote,
1930 CLK_INIT(gcc_ce2_clk.c),
1931 },
1932};
1933
1934static struct local_vote_clk gcc_ce2_ahb_clk = {
1935 .cbcr_reg = CE2_AHB_CBCR,
1936 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1937 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001938 .base = &virt_bases[GCC_BASE],
1939 .c = {
1940 .dbg_name = "gcc_ce1_ahb_clk",
1941 .ops = &clk_ops_vote,
1942 CLK_INIT(gcc_ce1_ahb_clk.c),
1943 },
1944};
1945
1946static struct local_vote_clk gcc_ce2_axi_clk = {
1947 .cbcr_reg = CE2_AXI_CBCR,
1948 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1949 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001950 .base = &virt_bases[GCC_BASE],
1951 .c = {
1952 .dbg_name = "gcc_ce1_axi_clk",
1953 .ops = &clk_ops_vote,
1954 CLK_INIT(gcc_ce2_axi_clk.c),
1955 },
1956};
1957
1958static struct branch_clk gcc_gp1_clk = {
1959 .cbcr_reg = GP1_CBCR,
1960 .parent = &gp1_clk_src.c,
1961 .base = &virt_bases[GCC_BASE],
1962 .c = {
1963 .dbg_name = "gcc_gp1_clk",
1964 .ops = &clk_ops_branch,
1965 CLK_INIT(gcc_gp1_clk.c),
1966 },
1967};
1968
1969static struct branch_clk gcc_gp2_clk = {
1970 .cbcr_reg = GP2_CBCR,
1971 .parent = &gp2_clk_src.c,
1972 .base = &virt_bases[GCC_BASE],
1973 .c = {
1974 .dbg_name = "gcc_gp2_clk",
1975 .ops = &clk_ops_branch,
1976 CLK_INIT(gcc_gp2_clk.c),
1977 },
1978};
1979
1980static struct branch_clk gcc_gp3_clk = {
1981 .cbcr_reg = GP3_CBCR,
1982 .parent = &gp3_clk_src.c,
1983 .base = &virt_bases[GCC_BASE],
1984 .c = {
1985 .dbg_name = "gcc_gp3_clk",
1986 .ops = &clk_ops_branch,
1987 CLK_INIT(gcc_gp3_clk.c),
1988 },
1989};
1990
1991static struct branch_clk gcc_pdm2_clk = {
1992 .cbcr_reg = PDM2_CBCR,
1993 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001994 .base = &virt_bases[GCC_BASE],
1995 .c = {
1996 .dbg_name = "gcc_pdm2_clk",
1997 .ops = &clk_ops_branch,
1998 CLK_INIT(gcc_pdm2_clk.c),
1999 },
2000};
2001
2002static struct branch_clk gcc_pdm_ahb_clk = {
2003 .cbcr_reg = PDM_AHB_CBCR,
2004 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002005 .base = &virt_bases[GCC_BASE],
2006 .c = {
2007 .dbg_name = "gcc_pdm_ahb_clk",
2008 .ops = &clk_ops_branch,
2009 CLK_INIT(gcc_pdm_ahb_clk.c),
2010 },
2011};
2012
2013static struct local_vote_clk gcc_prng_ahb_clk = {
2014 .cbcr_reg = PRNG_AHB_CBCR,
2015 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2016 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002017 .base = &virt_bases[GCC_BASE],
2018 .c = {
2019 .dbg_name = "gcc_prng_ahb_clk",
2020 .ops = &clk_ops_vote,
2021 CLK_INIT(gcc_prng_ahb_clk.c),
2022 },
2023};
2024
2025static struct branch_clk gcc_sdcc1_ahb_clk = {
2026 .cbcr_reg = SDCC1_AHB_CBCR,
2027 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002028 .base = &virt_bases[GCC_BASE],
2029 .c = {
2030 .dbg_name = "gcc_sdcc1_ahb_clk",
2031 .ops = &clk_ops_branch,
2032 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2033 },
2034};
2035
2036static struct branch_clk gcc_sdcc1_apps_clk = {
2037 .cbcr_reg = SDCC1_APPS_CBCR,
2038 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002039 .base = &virt_bases[GCC_BASE],
2040 .c = {
2041 .dbg_name = "gcc_sdcc1_apps_clk",
2042 .ops = &clk_ops_branch,
2043 CLK_INIT(gcc_sdcc1_apps_clk.c),
2044 },
2045};
2046
2047static struct branch_clk gcc_sdcc2_ahb_clk = {
2048 .cbcr_reg = SDCC2_AHB_CBCR,
2049 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002050 .base = &virt_bases[GCC_BASE],
2051 .c = {
2052 .dbg_name = "gcc_sdcc2_ahb_clk",
2053 .ops = &clk_ops_branch,
2054 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2055 },
2056};
2057
2058static struct branch_clk gcc_sdcc2_apps_clk = {
2059 .cbcr_reg = SDCC2_APPS_CBCR,
2060 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002061 .base = &virt_bases[GCC_BASE],
2062 .c = {
2063 .dbg_name = "gcc_sdcc2_apps_clk",
2064 .ops = &clk_ops_branch,
2065 CLK_INIT(gcc_sdcc2_apps_clk.c),
2066 },
2067};
2068
2069static struct branch_clk gcc_sdcc3_ahb_clk = {
2070 .cbcr_reg = SDCC3_AHB_CBCR,
2071 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002072 .base = &virt_bases[GCC_BASE],
2073 .c = {
2074 .dbg_name = "gcc_sdcc3_ahb_clk",
2075 .ops = &clk_ops_branch,
2076 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2077 },
2078};
2079
2080static struct branch_clk gcc_sdcc3_apps_clk = {
2081 .cbcr_reg = SDCC3_APPS_CBCR,
2082 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002083 .base = &virt_bases[GCC_BASE],
2084 .c = {
2085 .dbg_name = "gcc_sdcc3_apps_clk",
2086 .ops = &clk_ops_branch,
2087 CLK_INIT(gcc_sdcc3_apps_clk.c),
2088 },
2089};
2090
2091static struct branch_clk gcc_sdcc4_ahb_clk = {
2092 .cbcr_reg = SDCC4_AHB_CBCR,
2093 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002094 .base = &virt_bases[GCC_BASE],
2095 .c = {
2096 .dbg_name = "gcc_sdcc4_ahb_clk",
2097 .ops = &clk_ops_branch,
2098 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2099 },
2100};
2101
2102static struct branch_clk gcc_sdcc4_apps_clk = {
2103 .cbcr_reg = SDCC4_APPS_CBCR,
2104 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002105 .base = &virt_bases[GCC_BASE],
2106 .c = {
2107 .dbg_name = "gcc_sdcc4_apps_clk",
2108 .ops = &clk_ops_branch,
2109 CLK_INIT(gcc_sdcc4_apps_clk.c),
2110 },
2111};
2112
2113static struct branch_clk gcc_tsif_ahb_clk = {
2114 .cbcr_reg = TSIF_AHB_CBCR,
2115 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002116 .base = &virt_bases[GCC_BASE],
2117 .c = {
2118 .dbg_name = "gcc_tsif_ahb_clk",
2119 .ops = &clk_ops_branch,
2120 CLK_INIT(gcc_tsif_ahb_clk.c),
2121 },
2122};
2123
2124static struct branch_clk gcc_tsif_ref_clk = {
2125 .cbcr_reg = TSIF_REF_CBCR,
2126 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002127 .base = &virt_bases[GCC_BASE],
2128 .c = {
2129 .dbg_name = "gcc_tsif_ref_clk",
2130 .ops = &clk_ops_branch,
2131 CLK_INIT(gcc_tsif_ref_clk.c),
2132 },
2133};
2134
2135static struct branch_clk gcc_usb30_master_clk = {
2136 .cbcr_reg = USB30_MASTER_CBCR,
2137 .parent = &usb30_master_clk_src.c,
2138 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002139 .base = &virt_bases[GCC_BASE],
2140 .c = {
2141 .dbg_name = "gcc_usb30_master_clk",
2142 .ops = &clk_ops_branch,
2143 CLK_INIT(gcc_usb30_master_clk.c),
2144 },
2145};
2146
2147static struct branch_clk gcc_usb30_mock_utmi_clk = {
2148 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
2149 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002150 .base = &virt_bases[GCC_BASE],
2151 .c = {
2152 .dbg_name = "gcc_usb30_mock_utmi_clk",
2153 .ops = &clk_ops_branch,
2154 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2155 },
2156};
2157
2158static struct branch_clk gcc_usb_hs_ahb_clk = {
2159 .cbcr_reg = USB_HS_AHB_CBCR,
2160 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002161 .base = &virt_bases[GCC_BASE],
2162 .c = {
2163 .dbg_name = "gcc_usb_hs_ahb_clk",
2164 .ops = &clk_ops_branch,
2165 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2166 },
2167};
2168
2169static struct branch_clk gcc_usb_hs_system_clk = {
2170 .cbcr_reg = USB_HS_SYSTEM_CBCR,
2171 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002172 .base = &virt_bases[GCC_BASE],
2173 .c = {
2174 .dbg_name = "gcc_usb_hs_system_clk",
2175 .ops = &clk_ops_branch,
2176 CLK_INIT(gcc_usb_hs_system_clk.c),
2177 },
2178};
2179
2180static struct branch_clk gcc_usb_hsic_ahb_clk = {
2181 .cbcr_reg = USB_HSIC_AHB_CBCR,
2182 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002183 .base = &virt_bases[GCC_BASE],
2184 .c = {
2185 .dbg_name = "gcc_usb_hsic_ahb_clk",
2186 .ops = &clk_ops_branch,
2187 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2188 },
2189};
2190
2191static struct branch_clk gcc_usb_hsic_clk = {
2192 .cbcr_reg = USB_HSIC_CBCR,
2193 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002194 .base = &virt_bases[GCC_BASE],
2195 .c = {
2196 .dbg_name = "gcc_usb_hsic_clk",
2197 .ops = &clk_ops_branch,
2198 CLK_INIT(gcc_usb_hsic_clk.c),
2199 },
2200};
2201
2202static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2203 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
2204 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002205 .base = &virt_bases[GCC_BASE],
2206 .c = {
2207 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2208 .ops = &clk_ops_branch,
2209 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2210 },
2211};
2212
2213static struct branch_clk gcc_usb_hsic_system_clk = {
2214 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
2215 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002216 .base = &virt_bases[GCC_BASE],
2217 .c = {
2218 .dbg_name = "gcc_usb_hsic_system_clk",
2219 .ops = &clk_ops_branch,
2220 CLK_INIT(gcc_usb_hsic_system_clk.c),
2221 },
2222};
2223
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002224static struct branch_clk gcc_mss_cfg_ahb_clk = {
2225 .cbcr_reg = MSS_CFG_AHB_CBCR,
2226 .has_sibling = 1,
2227 .base = &virt_bases[GCC_BASE],
2228 .c = {
2229 .dbg_name = "gcc_mss_cfg_ahb_clk",
2230 .ops = &clk_ops_branch,
2231 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2232 },
2233};
2234
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002235static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
2236 F_MM( 19200000, cxo, 1, 0, 0),
2237 F_MM(150000000, gpll0, 4, 0, 0),
2238 F_MM(333330000, mmpll1, 3, 0, 0),
2239 F_MM(400000000, mmpll0, 2, 0, 0),
2240 F_END
2241};
2242
2243static struct rcg_clk axi_clk_src = {
2244 .cmd_rcgr_reg = 0x5040,
2245 .set_rate = set_rate_hid,
2246 .freq_tbl = ftbl_mmss_axi_clk,
2247 .current_freq = &rcg_dummy_freq,
2248 .base = &virt_bases[MMSS_BASE],
2249 .c = {
2250 .dbg_name = "axi_clk_src",
2251 .ops = &clk_ops_rcg,
2252 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 333330000,
2253 HIGH, 400000000),
2254 CLK_INIT(axi_clk_src.c),
2255 },
2256};
2257
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002258static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2259 F_MM( 19200000, cxo, 1, 0, 0),
2260 F_MM(150000000, gpll0, 4, 0, 0),
2261 F_MM(333330000, mmpll1, 3, 0, 0),
2262 F_MM(400000000, mmpll0, 2, 0, 0),
2263 F_END
2264};
2265
2266struct rcg_clk ocmemnoc_clk_src = {
2267 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2268 .set_rate = set_rate_hid,
2269 .freq_tbl = ftbl_ocmemnoc_clk,
2270 .current_freq = &rcg_dummy_freq,
2271 .base = &virt_bases[MMSS_BASE],
2272 .c = {
2273 .dbg_name = "ocmemnoc_clk_src",
2274 .ops = &clk_ops_rcg,
2275 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 333330000,
2276 HIGH, 400000000),
2277 CLK_INIT(ocmemnoc_clk_src.c),
2278 },
2279};
2280
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002281static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2282 F_MM(100000000, gpll0, 6, 0, 0),
2283 F_MM(200000000, mmpll0, 4, 0, 0),
2284 F_END
2285};
2286
2287static struct rcg_clk csi0_clk_src = {
2288 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2289 .set_rate = set_rate_hid,
2290 .freq_tbl = ftbl_camss_csi0_3_clk,
2291 .current_freq = &rcg_dummy_freq,
2292 .base = &virt_bases[MMSS_BASE],
2293 .c = {
2294 .dbg_name = "csi0_clk_src",
2295 .ops = &clk_ops_rcg,
2296 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2297 CLK_INIT(csi0_clk_src.c),
2298 },
2299};
2300
2301static struct rcg_clk csi1_clk_src = {
2302 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2303 .set_rate = set_rate_hid,
2304 .freq_tbl = ftbl_camss_csi0_3_clk,
2305 .current_freq = &rcg_dummy_freq,
2306 .base = &virt_bases[MMSS_BASE],
2307 .c = {
2308 .dbg_name = "csi1_clk_src",
2309 .ops = &clk_ops_rcg,
2310 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2311 CLK_INIT(csi1_clk_src.c),
2312 },
2313};
2314
2315static struct rcg_clk csi2_clk_src = {
2316 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2317 .set_rate = set_rate_hid,
2318 .freq_tbl = ftbl_camss_csi0_3_clk,
2319 .current_freq = &rcg_dummy_freq,
2320 .base = &virt_bases[MMSS_BASE],
2321 .c = {
2322 .dbg_name = "csi2_clk_src",
2323 .ops = &clk_ops_rcg,
2324 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2325 CLK_INIT(csi2_clk_src.c),
2326 },
2327};
2328
2329static struct rcg_clk csi3_clk_src = {
2330 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2331 .set_rate = set_rate_hid,
2332 .freq_tbl = ftbl_camss_csi0_3_clk,
2333 .current_freq = &rcg_dummy_freq,
2334 .base = &virt_bases[MMSS_BASE],
2335 .c = {
2336 .dbg_name = "csi3_clk_src",
2337 .ops = &clk_ops_rcg,
2338 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2339 CLK_INIT(csi3_clk_src.c),
2340 },
2341};
2342
2343static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2344 F_MM( 37500000, gpll0, 16, 0, 0),
2345 F_MM( 50000000, gpll0, 12, 0, 0),
2346 F_MM( 60000000, gpll0, 10, 0, 0),
2347 F_MM( 80000000, gpll0, 7.5, 0, 0),
2348 F_MM(100000000, gpll0, 6, 0, 0),
2349 F_MM(109090000, gpll0, 5.5, 0, 0),
2350 F_MM(150000000, gpll0, 4, 0, 0),
2351 F_MM(200000000, gpll0, 3, 0, 0),
2352 F_MM(228570000, mmpll0, 3.5, 0, 0),
2353 F_MM(266670000, mmpll0, 3, 0, 0),
2354 F_MM(320000000, mmpll0, 2.5, 0, 0),
2355 F_END
2356};
2357
2358static struct rcg_clk vfe0_clk_src = {
2359 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2360 .set_rate = set_rate_hid,
2361 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2362 .current_freq = &rcg_dummy_freq,
2363 .base = &virt_bases[MMSS_BASE],
2364 .c = {
2365 .dbg_name = "vfe0_clk_src",
2366 .ops = &clk_ops_rcg,
2367 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2368 HIGH, 320000000),
2369 CLK_INIT(vfe0_clk_src.c),
2370 },
2371};
2372
2373static struct rcg_clk vfe1_clk_src = {
2374 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2375 .set_rate = set_rate_hid,
2376 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2377 .current_freq = &rcg_dummy_freq,
2378 .base = &virt_bases[MMSS_BASE],
2379 .c = {
2380 .dbg_name = "vfe1_clk_src",
2381 .ops = &clk_ops_rcg,
2382 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2383 HIGH, 320000000),
2384 CLK_INIT(vfe1_clk_src.c),
2385 },
2386};
2387
2388static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2389 F_MM( 37500000, gpll0, 16, 0, 0),
2390 F_MM( 60000000, gpll0, 10, 0, 0),
2391 F_MM( 75000000, gpll0, 8, 0, 0),
2392 F_MM( 85710000, gpll0, 7, 0, 0),
2393 F_MM(100000000, gpll0, 6, 0, 0),
2394 F_MM(133330000, mmpll0, 6, 0, 0),
2395 F_MM(160000000, mmpll0, 5, 0, 0),
2396 F_MM(200000000, mmpll0, 4, 0, 0),
2397 F_MM(266670000, mmpll0, 3, 0, 0),
2398 F_MM(320000000, mmpll0, 2.5, 0, 0),
2399 F_END
2400};
2401
2402static struct rcg_clk mdp_clk_src = {
2403 .cmd_rcgr_reg = MDP_CMD_RCGR,
2404 .set_rate = set_rate_hid,
2405 .freq_tbl = ftbl_mdss_mdp_clk,
2406 .current_freq = &rcg_dummy_freq,
2407 .base = &virt_bases[MMSS_BASE],
2408 .c = {
2409 .dbg_name = "mdp_clk_src",
2410 .ops = &clk_ops_rcg,
2411 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2412 HIGH, 320000000),
2413 CLK_INIT(mdp_clk_src.c),
2414 },
2415};
2416
2417static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2418 F_MM(19200000, cxo, 1, 0, 0),
2419 F_END
2420};
2421
2422static struct rcg_clk cci_clk_src = {
2423 .cmd_rcgr_reg = CCI_CMD_RCGR,
2424 .set_rate = set_rate_hid,
2425 .freq_tbl = ftbl_camss_cci_cci_clk,
2426 .current_freq = &rcg_dummy_freq,
2427 .base = &virt_bases[MMSS_BASE],
2428 .c = {
2429 .dbg_name = "cci_clk_src",
2430 .ops = &clk_ops_rcg,
2431 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2432 CLK_INIT(cci_clk_src.c),
2433 },
2434};
2435
2436static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2437 F_MM( 10000, cxo, 16, 1, 120),
2438 F_MM( 20000, cxo, 16, 1, 50),
2439 F_MM( 6000000, gpll0, 10, 1, 10),
2440 F_MM(12000000, gpll0, 10, 1, 5),
2441 F_MM(13000000, gpll0, 10, 13, 60),
2442 F_MM(24000000, gpll0, 5, 1, 5),
2443 F_END
2444};
2445
2446static struct rcg_clk mmss_gp0_clk_src = {
2447 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2448 .set_rate = set_rate_mnd,
2449 .freq_tbl = ftbl_camss_gp0_1_clk,
2450 .current_freq = &rcg_dummy_freq,
2451 .base = &virt_bases[MMSS_BASE],
2452 .c = {
2453 .dbg_name = "mmss_gp0_clk_src",
2454 .ops = &clk_ops_rcg_mnd,
2455 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2456 CLK_INIT(mmss_gp0_clk_src.c),
2457 },
2458};
2459
2460static struct rcg_clk mmss_gp1_clk_src = {
2461 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2462 .set_rate = set_rate_mnd,
2463 .freq_tbl = ftbl_camss_gp0_1_clk,
2464 .current_freq = &rcg_dummy_freq,
2465 .base = &virt_bases[MMSS_BASE],
2466 .c = {
2467 .dbg_name = "mmss_gp1_clk_src",
2468 .ops = &clk_ops_rcg_mnd,
2469 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2470 CLK_INIT(mmss_gp1_clk_src.c),
2471 },
2472};
2473
2474static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2475 F_MM( 75000000, gpll0, 8, 0, 0),
2476 F_MM(150000000, gpll0, 4, 0, 0),
2477 F_MM(200000000, gpll0, 3, 0, 0),
2478 F_MM(228570000, mmpll0, 3.5, 0, 0),
2479 F_MM(266670000, mmpll0, 3, 0, 0),
2480 F_MM(320000000, mmpll0, 2.5, 0, 0),
2481 F_END
2482};
2483
2484static struct rcg_clk jpeg0_clk_src = {
2485 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2486 .set_rate = set_rate_hid,
2487 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2488 .current_freq = &rcg_dummy_freq,
2489 .base = &virt_bases[MMSS_BASE],
2490 .c = {
2491 .dbg_name = "jpeg0_clk_src",
2492 .ops = &clk_ops_rcg,
2493 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2494 HIGH, 320000000),
2495 CLK_INIT(jpeg0_clk_src.c),
2496 },
2497};
2498
2499static struct rcg_clk jpeg1_clk_src = {
2500 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2501 .set_rate = set_rate_hid,
2502 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2503 .current_freq = &rcg_dummy_freq,
2504 .base = &virt_bases[MMSS_BASE],
2505 .c = {
2506 .dbg_name = "jpeg1_clk_src",
2507 .ops = &clk_ops_rcg,
2508 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2509 HIGH, 320000000),
2510 CLK_INIT(jpeg1_clk_src.c),
2511 },
2512};
2513
2514static struct rcg_clk jpeg2_clk_src = {
2515 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2516 .set_rate = set_rate_hid,
2517 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2518 .current_freq = &rcg_dummy_freq,
2519 .base = &virt_bases[MMSS_BASE],
2520 .c = {
2521 .dbg_name = "jpeg2_clk_src",
2522 .ops = &clk_ops_rcg,
2523 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2524 HIGH, 320000000),
2525 CLK_INIT(jpeg2_clk_src.c),
2526 },
2527};
2528
2529static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
2530 F_MM(66670000, gpll0, 9, 0, 0),
2531 F_END
2532};
2533
2534static struct rcg_clk mclk0_clk_src = {
2535 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2536 .set_rate = set_rate_hid,
2537 .freq_tbl = ftbl_camss_mclk0_3_clk,
2538 .current_freq = &rcg_dummy_freq,
2539 .base = &virt_bases[MMSS_BASE],
2540 .c = {
2541 .dbg_name = "mclk0_clk_src",
2542 .ops = &clk_ops_rcg,
2543 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2544 CLK_INIT(mclk0_clk_src.c),
2545 },
2546};
2547
2548static struct rcg_clk mclk1_clk_src = {
2549 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2550 .set_rate = set_rate_hid,
2551 .freq_tbl = ftbl_camss_mclk0_3_clk,
2552 .current_freq = &rcg_dummy_freq,
2553 .base = &virt_bases[MMSS_BASE],
2554 .c = {
2555 .dbg_name = "mclk1_clk_src",
2556 .ops = &clk_ops_rcg,
2557 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2558 CLK_INIT(mclk1_clk_src.c),
2559 },
2560};
2561
2562static struct rcg_clk mclk2_clk_src = {
2563 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2564 .set_rate = set_rate_hid,
2565 .freq_tbl = ftbl_camss_mclk0_3_clk,
2566 .current_freq = &rcg_dummy_freq,
2567 .base = &virt_bases[MMSS_BASE],
2568 .c = {
2569 .dbg_name = "mclk2_clk_src",
2570 .ops = &clk_ops_rcg,
2571 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2572 CLK_INIT(mclk2_clk_src.c),
2573 },
2574};
2575
2576static struct rcg_clk mclk3_clk_src = {
2577 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2578 .set_rate = set_rate_hid,
2579 .freq_tbl = ftbl_camss_mclk0_3_clk,
2580 .current_freq = &rcg_dummy_freq,
2581 .base = &virt_bases[MMSS_BASE],
2582 .c = {
2583 .dbg_name = "mclk3_clk_src",
2584 .ops = &clk_ops_rcg,
2585 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2586 CLK_INIT(mclk3_clk_src.c),
2587 },
2588};
2589
2590static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2591 F_MM(100000000, gpll0, 6, 0, 0),
2592 F_MM(200000000, mmpll0, 4, 0, 0),
2593 F_END
2594};
2595
2596static struct rcg_clk csi0phytimer_clk_src = {
2597 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2598 .set_rate = set_rate_hid,
2599 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2600 .current_freq = &rcg_dummy_freq,
2601 .base = &virt_bases[MMSS_BASE],
2602 .c = {
2603 .dbg_name = "csi0phytimer_clk_src",
2604 .ops = &clk_ops_rcg,
2605 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2606 CLK_INIT(csi0phytimer_clk_src.c),
2607 },
2608};
2609
2610static struct rcg_clk csi1phytimer_clk_src = {
2611 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2612 .set_rate = set_rate_hid,
2613 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2614 .current_freq = &rcg_dummy_freq,
2615 .base = &virt_bases[MMSS_BASE],
2616 .c = {
2617 .dbg_name = "csi1phytimer_clk_src",
2618 .ops = &clk_ops_rcg,
2619 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2620 CLK_INIT(csi1phytimer_clk_src.c),
2621 },
2622};
2623
2624static struct rcg_clk csi2phytimer_clk_src = {
2625 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2626 .set_rate = set_rate_hid,
2627 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2628 .current_freq = &rcg_dummy_freq,
2629 .base = &virt_bases[MMSS_BASE],
2630 .c = {
2631 .dbg_name = "csi2phytimer_clk_src",
2632 .ops = &clk_ops_rcg,
2633 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2634 CLK_INIT(csi2phytimer_clk_src.c),
2635 },
2636};
2637
2638static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2639 F_MM(150000000, gpll0, 4, 0, 0),
2640 F_MM(266670000, mmpll0, 3, 0, 0),
2641 F_MM(320000000, mmpll0, 2.5, 0, 0),
2642 F_END
2643};
2644
2645static struct rcg_clk cpp_clk_src = {
2646 .cmd_rcgr_reg = CPP_CMD_RCGR,
2647 .set_rate = set_rate_hid,
2648 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2649 .current_freq = &rcg_dummy_freq,
2650 .base = &virt_bases[MMSS_BASE],
2651 .c = {
2652 .dbg_name = "cpp_clk_src",
2653 .ops = &clk_ops_rcg,
2654 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2655 HIGH, 320000000),
2656 CLK_INIT(cpp_clk_src.c),
2657 },
2658};
2659
2660static struct clk_freq_tbl ftbl_mdss_byte0_1_clk[] = {
2661 F_MDSS( 93750000, dsipll_750, 8, 0, 0),
2662 F_MDSS(187500000, dsipll_750, 4, 0, 0),
2663 F_END
2664};
2665
2666static struct rcg_clk byte0_clk_src = {
2667 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
2668 .set_rate = set_rate_hid,
2669 .freq_tbl = ftbl_mdss_byte0_1_clk,
2670 .current_freq = &rcg_dummy_freq,
2671 .base = &virt_bases[MMSS_BASE],
2672 .c = {
2673 .dbg_name = "byte0_clk_src",
2674 .ops = &clk_ops_rcg,
2675 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2676 HIGH, 188000000),
2677 CLK_INIT(byte0_clk_src.c),
2678 },
2679};
2680
2681static struct rcg_clk byte1_clk_src = {
2682 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
2683 .set_rate = set_rate_hid,
2684 .freq_tbl = ftbl_mdss_byte0_1_clk,
2685 .current_freq = &rcg_dummy_freq,
2686 .base = &virt_bases[MMSS_BASE],
2687 .c = {
2688 .dbg_name = "byte1_clk_src",
2689 .ops = &clk_ops_rcg,
2690 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2691 HIGH, 188000000),
2692 CLK_INIT(byte1_clk_src.c),
2693 },
2694};
2695
2696static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
2697 F_MM(19200000, cxo, 1, 0, 0),
2698 F_END
2699};
2700
2701static struct rcg_clk edpaux_clk_src = {
2702 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
2703 .set_rate = set_rate_hid,
2704 .freq_tbl = ftbl_mdss_edpaux_clk,
2705 .current_freq = &rcg_dummy_freq,
2706 .base = &virt_bases[MMSS_BASE],
2707 .c = {
2708 .dbg_name = "edpaux_clk_src",
2709 .ops = &clk_ops_rcg,
2710 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2711 CLK_INIT(edpaux_clk_src.c),
2712 },
2713};
2714
2715static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
2716 F_MDSS(135000000, edppll_270, 2, 0, 0),
2717 F_MDSS(270000000, edppll_270, 11, 0, 0),
2718 F_END
2719};
2720
2721static struct rcg_clk edplink_clk_src = {
2722 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
2723 .set_rate = set_rate_hid,
2724 .freq_tbl = ftbl_mdss_edplink_clk,
2725 .current_freq = &rcg_dummy_freq,
2726 .base = &virt_bases[MMSS_BASE],
2727 .c = {
2728 .dbg_name = "edplink_clk_src",
2729 .ops = &clk_ops_rcg,
2730 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
2731 CLK_INIT(edplink_clk_src.c),
2732 },
2733};
2734
2735static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
2736 F_MDSS(175000000, edppll_350, 2, 0, 0),
2737 F_MDSS(350000000, edppll_350, 11, 0, 0),
2738 F_END
2739};
2740
2741static struct rcg_clk edppixel_clk_src = {
2742 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
2743 .set_rate = set_rate_mnd,
2744 .freq_tbl = ftbl_mdss_edppixel_clk,
2745 .current_freq = &rcg_dummy_freq,
2746 .base = &virt_bases[MMSS_BASE],
2747 .c = {
2748 .dbg_name = "edppixel_clk_src",
2749 .ops = &clk_ops_rcg_mnd,
2750 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
2751 CLK_INIT(edppixel_clk_src.c),
2752 },
2753};
2754
2755static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
2756 F_MM(19200000, cxo, 1, 0, 0),
2757 F_END
2758};
2759
2760static struct rcg_clk esc0_clk_src = {
2761 .cmd_rcgr_reg = ESC0_CMD_RCGR,
2762 .set_rate = set_rate_hid,
2763 .freq_tbl = ftbl_mdss_esc0_1_clk,
2764 .current_freq = &rcg_dummy_freq,
2765 .base = &virt_bases[MMSS_BASE],
2766 .c = {
2767 .dbg_name = "esc0_clk_src",
2768 .ops = &clk_ops_rcg,
2769 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2770 CLK_INIT(esc0_clk_src.c),
2771 },
2772};
2773
2774static struct rcg_clk esc1_clk_src = {
2775 .cmd_rcgr_reg = ESC1_CMD_RCGR,
2776 .set_rate = set_rate_hid,
2777 .freq_tbl = ftbl_mdss_esc0_1_clk,
2778 .current_freq = &rcg_dummy_freq,
2779 .base = &virt_bases[MMSS_BASE],
2780 .c = {
2781 .dbg_name = "esc1_clk_src",
2782 .ops = &clk_ops_rcg,
2783 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2784 CLK_INIT(esc1_clk_src.c),
2785 },
2786};
2787
2788static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
2789 F_MDSS(148500000, hdmipll_297, 2, 0, 0),
2790 F_END
2791};
2792
2793static struct rcg_clk extpclk_clk_src = {
2794 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
2795 .set_rate = set_rate_hid,
2796 .freq_tbl = ftbl_mdss_extpclk_clk,
2797 .current_freq = &rcg_dummy_freq,
2798 .base = &virt_bases[MMSS_BASE],
2799 .c = {
2800 .dbg_name = "extpclk_clk_src",
2801 .ops = &clk_ops_rcg,
2802 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
2803 CLK_INIT(extpclk_clk_src.c),
2804 },
2805};
2806
2807static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
2808 F_MDSS(19200000, cxo, 1, 0, 0),
2809 F_END
2810};
2811
2812static struct rcg_clk hdmi_clk_src = {
2813 .cmd_rcgr_reg = HDMI_CMD_RCGR,
2814 .set_rate = set_rate_hid,
2815 .freq_tbl = ftbl_mdss_hdmi_clk,
2816 .current_freq = &rcg_dummy_freq,
2817 .base = &virt_bases[MMSS_BASE],
2818 .c = {
2819 .dbg_name = "hdmi_clk_src",
2820 .ops = &clk_ops_rcg,
2821 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2822 CLK_INIT(hdmi_clk_src.c),
2823 },
2824};
2825
2826static struct clk_freq_tbl ftbl_mdss_pclk0_1_clk[] = {
2827 F_MDSS(125000000, dsipll_250, 2, 0, 0),
2828 F_MDSS(250000000, dsipll_250, 1, 0, 0),
2829 F_END
2830};
2831
2832static struct rcg_clk pclk0_clk_src = {
2833 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
2834 .set_rate = set_rate_mnd,
2835 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2836 .current_freq = &rcg_dummy_freq,
2837 .base = &virt_bases[MMSS_BASE],
2838 .c = {
2839 .dbg_name = "pclk0_clk_src",
2840 .ops = &clk_ops_rcg_mnd,
2841 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2842 CLK_INIT(pclk0_clk_src.c),
2843 },
2844};
2845
2846static struct rcg_clk pclk1_clk_src = {
2847 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
2848 .set_rate = set_rate_mnd,
2849 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2850 .current_freq = &rcg_dummy_freq,
2851 .base = &virt_bases[MMSS_BASE],
2852 .c = {
2853 .dbg_name = "pclk1_clk_src",
2854 .ops = &clk_ops_rcg_mnd,
2855 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2856 CLK_INIT(pclk1_clk_src.c),
2857 },
2858};
2859
2860static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
2861 F_MDSS(19200000, cxo, 1, 0, 0),
2862 F_END
2863};
2864
2865static struct rcg_clk vsync_clk_src = {
2866 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
2867 .set_rate = set_rate_hid,
2868 .freq_tbl = ftbl_mdss_vsync_clk,
2869 .current_freq = &rcg_dummy_freq,
2870 .base = &virt_bases[MMSS_BASE],
2871 .c = {
2872 .dbg_name = "vsync_clk_src",
2873 .ops = &clk_ops_rcg,
2874 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2875 CLK_INIT(vsync_clk_src.c),
2876 },
2877};
2878
2879static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
2880 F_MM( 50000000, gpll0, 12, 0, 0),
2881 F_MM(100000000, gpll0, 6, 0, 0),
2882 F_MM(133330000, mmpll0, 6, 0, 0),
2883 F_MM(200000000, mmpll0, 4, 0, 0),
2884 F_MM(266670000, mmpll0, 3, 0, 0),
2885 F_MM(410000000, mmpll3, 2, 0, 0),
2886 F_END
2887};
2888
2889static struct rcg_clk vcodec0_clk_src = {
2890 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
2891 .set_rate = set_rate_mnd,
2892 .freq_tbl = ftbl_venus0_vcodec0_clk,
2893 .current_freq = &rcg_dummy_freq,
2894 .base = &virt_bases[MMSS_BASE],
2895 .c = {
2896 .dbg_name = "vcodec0_clk_src",
2897 .ops = &clk_ops_rcg_mnd,
2898 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2899 HIGH, 410000000),
2900 CLK_INIT(vcodec0_clk_src.c),
2901 },
2902};
2903
2904static struct branch_clk camss_cci_cci_ahb_clk = {
2905 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002906 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002907 .base = &virt_bases[MMSS_BASE],
2908 .c = {
2909 .dbg_name = "camss_cci_cci_ahb_clk",
2910 .ops = &clk_ops_branch,
2911 CLK_INIT(camss_cci_cci_ahb_clk.c),
2912 },
2913};
2914
2915static struct branch_clk camss_cci_cci_clk = {
2916 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
2917 .parent = &cci_clk_src.c,
2918 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002919 .base = &virt_bases[MMSS_BASE],
2920 .c = {
2921 .dbg_name = "camss_cci_cci_clk",
2922 .ops = &clk_ops_branch,
2923 CLK_INIT(camss_cci_cci_clk.c),
2924 },
2925};
2926
2927static struct branch_clk camss_csi0_ahb_clk = {
2928 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002929 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002930 .base = &virt_bases[MMSS_BASE],
2931 .c = {
2932 .dbg_name = "camss_csi0_ahb_clk",
2933 .ops = &clk_ops_branch,
2934 CLK_INIT(camss_csi0_ahb_clk.c),
2935 },
2936};
2937
2938static struct branch_clk camss_csi0_clk = {
2939 .cbcr_reg = CAMSS_CSI0_CBCR,
2940 .parent = &csi0_clk_src.c,
2941 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002942 .base = &virt_bases[MMSS_BASE],
2943 .c = {
2944 .dbg_name = "camss_csi0_clk",
2945 .ops = &clk_ops_branch,
2946 CLK_INIT(camss_csi0_clk.c),
2947 },
2948};
2949
2950static struct branch_clk camss_csi0phy_clk = {
2951 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
2952 .parent = &csi0_clk_src.c,
2953 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002954 .base = &virt_bases[MMSS_BASE],
2955 .c = {
2956 .dbg_name = "camss_csi0phy_clk",
2957 .ops = &clk_ops_branch,
2958 CLK_INIT(camss_csi0phy_clk.c),
2959 },
2960};
2961
2962static struct branch_clk camss_csi0pix_clk = {
2963 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
2964 .parent = &csi0_clk_src.c,
2965 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002966 .base = &virt_bases[MMSS_BASE],
2967 .c = {
2968 .dbg_name = "camss_csi0pix_clk",
2969 .ops = &clk_ops_branch,
2970 CLK_INIT(camss_csi0pix_clk.c),
2971 },
2972};
2973
2974static struct branch_clk camss_csi0rdi_clk = {
2975 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
2976 .parent = &csi0_clk_src.c,
2977 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002978 .base = &virt_bases[MMSS_BASE],
2979 .c = {
2980 .dbg_name = "camss_csi0rdi_clk",
2981 .ops = &clk_ops_branch,
2982 CLK_INIT(camss_csi0rdi_clk.c),
2983 },
2984};
2985
2986static struct branch_clk camss_csi1_ahb_clk = {
2987 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002988 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002989 .base = &virt_bases[MMSS_BASE],
2990 .c = {
2991 .dbg_name = "camss_csi1_ahb_clk",
2992 .ops = &clk_ops_branch,
2993 CLK_INIT(camss_csi1_ahb_clk.c),
2994 },
2995};
2996
2997static struct branch_clk camss_csi1_clk = {
2998 .cbcr_reg = CAMSS_CSI1_CBCR,
2999 .parent = &csi1_clk_src.c,
3000 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003001 .base = &virt_bases[MMSS_BASE],
3002 .c = {
3003 .dbg_name = "camss_csi1_clk",
3004 .ops = &clk_ops_branch,
3005 CLK_INIT(camss_csi1_clk.c),
3006 },
3007};
3008
3009static struct branch_clk camss_csi1phy_clk = {
3010 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
3011 .parent = &csi1_clk_src.c,
3012 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003013 .base = &virt_bases[MMSS_BASE],
3014 .c = {
3015 .dbg_name = "camss_csi1phy_clk",
3016 .ops = &clk_ops_branch,
3017 CLK_INIT(camss_csi1phy_clk.c),
3018 },
3019};
3020
3021static struct branch_clk camss_csi1pix_clk = {
3022 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
3023 .parent = &csi1_clk_src.c,
3024 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003025 .base = &virt_bases[MMSS_BASE],
3026 .c = {
3027 .dbg_name = "camss_csi1pix_clk",
3028 .ops = &clk_ops_branch,
3029 CLK_INIT(camss_csi1pix_clk.c),
3030 },
3031};
3032
3033static struct branch_clk camss_csi1rdi_clk = {
3034 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
3035 .parent = &csi1_clk_src.c,
3036 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003037 .base = &virt_bases[MMSS_BASE],
3038 .c = {
3039 .dbg_name = "camss_csi1rdi_clk",
3040 .ops = &clk_ops_branch,
3041 CLK_INIT(camss_csi1rdi_clk.c),
3042 },
3043};
3044
3045static struct branch_clk camss_csi2_ahb_clk = {
3046 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003047 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003048 .base = &virt_bases[MMSS_BASE],
3049 .c = {
3050 .dbg_name = "camss_csi2_ahb_clk",
3051 .ops = &clk_ops_branch,
3052 CLK_INIT(camss_csi2_ahb_clk.c),
3053 },
3054};
3055
3056static struct branch_clk camss_csi2_clk = {
3057 .cbcr_reg = CAMSS_CSI2_CBCR,
3058 .parent = &csi2_clk_src.c,
3059 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003060 .base = &virt_bases[MMSS_BASE],
3061 .c = {
3062 .dbg_name = "camss_csi2_clk",
3063 .ops = &clk_ops_branch,
3064 CLK_INIT(camss_csi2_clk.c),
3065 },
3066};
3067
3068static struct branch_clk camss_csi2phy_clk = {
3069 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
3070 .parent = &csi2_clk_src.c,
3071 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003072 .base = &virt_bases[MMSS_BASE],
3073 .c = {
3074 .dbg_name = "camss_csi2phy_clk",
3075 .ops = &clk_ops_branch,
3076 CLK_INIT(camss_csi2phy_clk.c),
3077 },
3078};
3079
3080static struct branch_clk camss_csi2pix_clk = {
3081 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
3082 .parent = &csi2_clk_src.c,
3083 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003084 .base = &virt_bases[MMSS_BASE],
3085 .c = {
3086 .dbg_name = "camss_csi2pix_clk",
3087 .ops = &clk_ops_branch,
3088 CLK_INIT(camss_csi2pix_clk.c),
3089 },
3090};
3091
3092static struct branch_clk camss_csi2rdi_clk = {
3093 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
3094 .parent = &csi2_clk_src.c,
3095 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003096 .base = &virt_bases[MMSS_BASE],
3097 .c = {
3098 .dbg_name = "camss_csi2rdi_clk",
3099 .ops = &clk_ops_branch,
3100 CLK_INIT(camss_csi2rdi_clk.c),
3101 },
3102};
3103
3104static struct branch_clk camss_csi3_ahb_clk = {
3105 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003106 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003107 .base = &virt_bases[MMSS_BASE],
3108 .c = {
3109 .dbg_name = "camss_csi3_ahb_clk",
3110 .ops = &clk_ops_branch,
3111 CLK_INIT(camss_csi3_ahb_clk.c),
3112 },
3113};
3114
3115static struct branch_clk camss_csi3_clk = {
3116 .cbcr_reg = CAMSS_CSI3_CBCR,
3117 .parent = &csi3_clk_src.c,
3118 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003119 .base = &virt_bases[MMSS_BASE],
3120 .c = {
3121 .dbg_name = "camss_csi3_clk",
3122 .ops = &clk_ops_branch,
3123 CLK_INIT(camss_csi3_clk.c),
3124 },
3125};
3126
3127static struct branch_clk camss_csi3phy_clk = {
3128 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
3129 .parent = &csi3_clk_src.c,
3130 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003131 .base = &virt_bases[MMSS_BASE],
3132 .c = {
3133 .dbg_name = "camss_csi3phy_clk",
3134 .ops = &clk_ops_branch,
3135 CLK_INIT(camss_csi3phy_clk.c),
3136 },
3137};
3138
3139static struct branch_clk camss_csi3pix_clk = {
3140 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
3141 .parent = &csi3_clk_src.c,
3142 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003143 .base = &virt_bases[MMSS_BASE],
3144 .c = {
3145 .dbg_name = "camss_csi3pix_clk",
3146 .ops = &clk_ops_branch,
3147 CLK_INIT(camss_csi3pix_clk.c),
3148 },
3149};
3150
3151static struct branch_clk camss_csi3rdi_clk = {
3152 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
3153 .parent = &csi3_clk_src.c,
3154 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003155 .base = &virt_bases[MMSS_BASE],
3156 .c = {
3157 .dbg_name = "camss_csi3rdi_clk",
3158 .ops = &clk_ops_branch,
3159 CLK_INIT(camss_csi3rdi_clk.c),
3160 },
3161};
3162
3163static struct branch_clk camss_csi_vfe0_clk = {
3164 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
3165 .parent = &vfe0_clk_src.c,
3166 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003167 .base = &virt_bases[MMSS_BASE],
3168 .c = {
3169 .dbg_name = "camss_csi_vfe0_clk",
3170 .ops = &clk_ops_branch,
3171 CLK_INIT(camss_csi_vfe0_clk.c),
3172 },
3173};
3174
3175static struct branch_clk camss_csi_vfe1_clk = {
3176 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
3177 .parent = &vfe1_clk_src.c,
3178 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003179 .base = &virt_bases[MMSS_BASE],
3180 .c = {
3181 .dbg_name = "camss_csi_vfe1_clk",
3182 .ops = &clk_ops_branch,
3183 CLK_INIT(camss_csi_vfe1_clk.c),
3184 },
3185};
3186
3187static struct branch_clk camss_gp0_clk = {
3188 .cbcr_reg = CAMSS_GP0_CBCR,
3189 .parent = &mmss_gp0_clk_src.c,
3190 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003191 .base = &virt_bases[MMSS_BASE],
3192 .c = {
3193 .dbg_name = "camss_gp0_clk",
3194 .ops = &clk_ops_branch,
3195 CLK_INIT(camss_gp0_clk.c),
3196 },
3197};
3198
3199static struct branch_clk camss_gp1_clk = {
3200 .cbcr_reg = CAMSS_GP1_CBCR,
3201 .parent = &mmss_gp1_clk_src.c,
3202 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003203 .base = &virt_bases[MMSS_BASE],
3204 .c = {
3205 .dbg_name = "camss_gp1_clk",
3206 .ops = &clk_ops_branch,
3207 CLK_INIT(camss_gp1_clk.c),
3208 },
3209};
3210
3211static struct branch_clk camss_ispif_ahb_clk = {
3212 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003213 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003214 .base = &virt_bases[MMSS_BASE],
3215 .c = {
3216 .dbg_name = "camss_ispif_ahb_clk",
3217 .ops = &clk_ops_branch,
3218 CLK_INIT(camss_ispif_ahb_clk.c),
3219 },
3220};
3221
3222static struct branch_clk camss_jpeg_jpeg0_clk = {
3223 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
3224 .parent = &jpeg0_clk_src.c,
3225 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003226 .base = &virt_bases[MMSS_BASE],
3227 .c = {
3228 .dbg_name = "camss_jpeg_jpeg0_clk",
3229 .ops = &clk_ops_branch,
3230 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3231 },
3232};
3233
3234static struct branch_clk camss_jpeg_jpeg1_clk = {
3235 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
3236 .parent = &jpeg1_clk_src.c,
3237 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003238 .base = &virt_bases[MMSS_BASE],
3239 .c = {
3240 .dbg_name = "camss_jpeg_jpeg1_clk",
3241 .ops = &clk_ops_branch,
3242 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3243 },
3244};
3245
3246static struct branch_clk camss_jpeg_jpeg2_clk = {
3247 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
3248 .parent = &jpeg2_clk_src.c,
3249 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003250 .base = &virt_bases[MMSS_BASE],
3251 .c = {
3252 .dbg_name = "camss_jpeg_jpeg2_clk",
3253 .ops = &clk_ops_branch,
3254 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3255 },
3256};
3257
3258static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3259 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003260 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003261 .base = &virt_bases[MMSS_BASE],
3262 .c = {
3263 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3264 .ops = &clk_ops_branch,
3265 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3266 },
3267};
3268
3269static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3270 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
3271 .parent = &axi_clk_src.c,
3272 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003273 .base = &virt_bases[MMSS_BASE],
3274 .c = {
3275 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3276 .ops = &clk_ops_branch,
3277 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3278 },
3279};
3280
3281static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3282 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003283 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003284 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003285 .base = &virt_bases[MMSS_BASE],
3286 .c = {
3287 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3288 .ops = &clk_ops_branch,
3289 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3290 },
3291};
3292
3293static struct branch_clk camss_mclk0_clk = {
3294 .cbcr_reg = CAMSS_MCLK0_CBCR,
3295 .parent = &mclk0_clk_src.c,
3296 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003297 .base = &virt_bases[MMSS_BASE],
3298 .c = {
3299 .dbg_name = "camss_mclk0_clk",
3300 .ops = &clk_ops_branch,
3301 CLK_INIT(camss_mclk0_clk.c),
3302 },
3303};
3304
3305static struct branch_clk camss_mclk1_clk = {
3306 .cbcr_reg = CAMSS_MCLK1_CBCR,
3307 .parent = &mclk1_clk_src.c,
3308 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003309 .base = &virt_bases[MMSS_BASE],
3310 .c = {
3311 .dbg_name = "camss_mclk1_clk",
3312 .ops = &clk_ops_branch,
3313 CLK_INIT(camss_mclk1_clk.c),
3314 },
3315};
3316
3317static struct branch_clk camss_mclk2_clk = {
3318 .cbcr_reg = CAMSS_MCLK2_CBCR,
3319 .parent = &mclk2_clk_src.c,
3320 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003321 .base = &virt_bases[MMSS_BASE],
3322 .c = {
3323 .dbg_name = "camss_mclk2_clk",
3324 .ops = &clk_ops_branch,
3325 CLK_INIT(camss_mclk2_clk.c),
3326 },
3327};
3328
3329static struct branch_clk camss_mclk3_clk = {
3330 .cbcr_reg = CAMSS_MCLK3_CBCR,
3331 .parent = &mclk3_clk_src.c,
3332 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003333 .base = &virt_bases[MMSS_BASE],
3334 .c = {
3335 .dbg_name = "camss_mclk3_clk",
3336 .ops = &clk_ops_branch,
3337 CLK_INIT(camss_mclk3_clk.c),
3338 },
3339};
3340
3341static struct branch_clk camss_micro_ahb_clk = {
3342 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003343 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003344 .base = &virt_bases[MMSS_BASE],
3345 .c = {
3346 .dbg_name = "camss_micro_ahb_clk",
3347 .ops = &clk_ops_branch,
3348 CLK_INIT(camss_micro_ahb_clk.c),
3349 },
3350};
3351
3352static struct branch_clk camss_phy0_csi0phytimer_clk = {
3353 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
3354 .parent = &csi0phytimer_clk_src.c,
3355 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003356 .base = &virt_bases[MMSS_BASE],
3357 .c = {
3358 .dbg_name = "camss_phy0_csi0phytimer_clk",
3359 .ops = &clk_ops_branch,
3360 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3361 },
3362};
3363
3364static struct branch_clk camss_phy1_csi1phytimer_clk = {
3365 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
3366 .parent = &csi1phytimer_clk_src.c,
3367 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003368 .base = &virt_bases[MMSS_BASE],
3369 .c = {
3370 .dbg_name = "camss_phy1_csi1phytimer_clk",
3371 .ops = &clk_ops_branch,
3372 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3373 },
3374};
3375
3376static struct branch_clk camss_phy2_csi2phytimer_clk = {
3377 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
3378 .parent = &csi2phytimer_clk_src.c,
3379 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003380 .base = &virt_bases[MMSS_BASE],
3381 .c = {
3382 .dbg_name = "camss_phy2_csi2phytimer_clk",
3383 .ops = &clk_ops_branch,
3384 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3385 },
3386};
3387
3388static struct branch_clk camss_top_ahb_clk = {
3389 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003390 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003391 .base = &virt_bases[MMSS_BASE],
3392 .c = {
3393 .dbg_name = "camss_top_ahb_clk",
3394 .ops = &clk_ops_branch,
3395 CLK_INIT(camss_top_ahb_clk.c),
3396 },
3397};
3398
3399static struct branch_clk camss_vfe_cpp_ahb_clk = {
3400 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003401 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003402 .base = &virt_bases[MMSS_BASE],
3403 .c = {
3404 .dbg_name = "camss_vfe_cpp_ahb_clk",
3405 .ops = &clk_ops_branch,
3406 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3407 },
3408};
3409
3410static struct branch_clk camss_vfe_cpp_clk = {
3411 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
3412 .parent = &cpp_clk_src.c,
3413 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003414 .base = &virt_bases[MMSS_BASE],
3415 .c = {
3416 .dbg_name = "camss_vfe_cpp_clk",
3417 .ops = &clk_ops_branch,
3418 CLK_INIT(camss_vfe_cpp_clk.c),
3419 },
3420};
3421
3422static struct branch_clk camss_vfe_vfe0_clk = {
3423 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
3424 .parent = &vfe0_clk_src.c,
3425 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003426 .base = &virt_bases[MMSS_BASE],
3427 .c = {
3428 .dbg_name = "camss_vfe_vfe0_clk",
3429 .ops = &clk_ops_branch,
3430 CLK_INIT(camss_vfe_vfe0_clk.c),
3431 },
3432};
3433
3434static struct branch_clk camss_vfe_vfe1_clk = {
3435 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
3436 .parent = &vfe1_clk_src.c,
3437 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003438 .base = &virt_bases[MMSS_BASE],
3439 .c = {
3440 .dbg_name = "camss_vfe_vfe1_clk",
3441 .ops = &clk_ops_branch,
3442 CLK_INIT(camss_vfe_vfe1_clk.c),
3443 },
3444};
3445
3446static struct branch_clk camss_vfe_vfe_ahb_clk = {
3447 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003448 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003449 .base = &virt_bases[MMSS_BASE],
3450 .c = {
3451 .dbg_name = "camss_vfe_vfe_ahb_clk",
3452 .ops = &clk_ops_branch,
3453 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3454 },
3455};
3456
3457static struct branch_clk camss_vfe_vfe_axi_clk = {
3458 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
3459 .parent = &axi_clk_src.c,
3460 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003461 .base = &virt_bases[MMSS_BASE],
3462 .c = {
3463 .dbg_name = "camss_vfe_vfe_axi_clk",
3464 .ops = &clk_ops_branch,
3465 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3466 },
3467};
3468
3469static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3470 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003471 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003472 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003473 .base = &virt_bases[MMSS_BASE],
3474 .c = {
3475 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3476 .ops = &clk_ops_branch,
3477 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3478 },
3479};
3480
3481static struct branch_clk mdss_ahb_clk = {
3482 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003483 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003484 .base = &virt_bases[MMSS_BASE],
3485 .c = {
3486 .dbg_name = "mdss_ahb_clk",
3487 .ops = &clk_ops_branch,
3488 CLK_INIT(mdss_ahb_clk.c),
3489 },
3490};
3491
3492static struct branch_clk mdss_axi_clk = {
3493 .cbcr_reg = MDSS_AXI_CBCR,
3494 .parent = &axi_clk_src.c,
3495 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003496 .base = &virt_bases[MMSS_BASE],
3497 .c = {
3498 .dbg_name = "mdss_axi_clk",
3499 .ops = &clk_ops_branch,
3500 CLK_INIT(mdss_axi_clk.c),
3501 },
3502};
3503
3504static struct branch_clk mdss_byte0_clk = {
3505 .cbcr_reg = MDSS_BYTE0_CBCR,
3506 .parent = &byte0_clk_src.c,
3507 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003508 .base = &virt_bases[MMSS_BASE],
3509 .c = {
3510 .dbg_name = "mdss_byte0_clk",
3511 .ops = &clk_ops_branch,
3512 CLK_INIT(mdss_byte0_clk.c),
3513 },
3514};
3515
3516static struct branch_clk mdss_byte1_clk = {
3517 .cbcr_reg = MDSS_BYTE1_CBCR,
3518 .parent = &byte1_clk_src.c,
3519 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003520 .base = &virt_bases[MMSS_BASE],
3521 .c = {
3522 .dbg_name = "mdss_byte1_clk",
3523 .ops = &clk_ops_branch,
3524 CLK_INIT(mdss_byte1_clk.c),
3525 },
3526};
3527
3528static struct branch_clk mdss_edpaux_clk = {
3529 .cbcr_reg = MDSS_EDPAUX_CBCR,
3530 .parent = &edpaux_clk_src.c,
3531 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003532 .base = &virt_bases[MMSS_BASE],
3533 .c = {
3534 .dbg_name = "mdss_edpaux_clk",
3535 .ops = &clk_ops_branch,
3536 CLK_INIT(mdss_edpaux_clk.c),
3537 },
3538};
3539
3540static struct branch_clk mdss_edplink_clk = {
3541 .cbcr_reg = MDSS_EDPLINK_CBCR,
3542 .parent = &edplink_clk_src.c,
3543 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003544 .base = &virt_bases[MMSS_BASE],
3545 .c = {
3546 .dbg_name = "mdss_edplink_clk",
3547 .ops = &clk_ops_branch,
3548 CLK_INIT(mdss_edplink_clk.c),
3549 },
3550};
3551
3552static struct branch_clk mdss_edppixel_clk = {
3553 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
3554 .parent = &edppixel_clk_src.c,
3555 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003556 .base = &virt_bases[MMSS_BASE],
3557 .c = {
3558 .dbg_name = "mdss_edppixel_clk",
3559 .ops = &clk_ops_branch,
3560 CLK_INIT(mdss_edppixel_clk.c),
3561 },
3562};
3563
3564static struct branch_clk mdss_esc0_clk = {
3565 .cbcr_reg = MDSS_ESC0_CBCR,
3566 .parent = &esc0_clk_src.c,
3567 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003568 .base = &virt_bases[MMSS_BASE],
3569 .c = {
3570 .dbg_name = "mdss_esc0_clk",
3571 .ops = &clk_ops_branch,
3572 CLK_INIT(mdss_esc0_clk.c),
3573 },
3574};
3575
3576static struct branch_clk mdss_esc1_clk = {
3577 .cbcr_reg = MDSS_ESC1_CBCR,
3578 .parent = &esc1_clk_src.c,
3579 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003580 .base = &virt_bases[MMSS_BASE],
3581 .c = {
3582 .dbg_name = "mdss_esc1_clk",
3583 .ops = &clk_ops_branch,
3584 CLK_INIT(mdss_esc1_clk.c),
3585 },
3586};
3587
3588static struct branch_clk mdss_extpclk_clk = {
3589 .cbcr_reg = MDSS_EXTPCLK_CBCR,
3590 .parent = &extpclk_clk_src.c,
3591 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003592 .base = &virt_bases[MMSS_BASE],
3593 .c = {
3594 .dbg_name = "mdss_extpclk_clk",
3595 .ops = &clk_ops_branch,
3596 CLK_INIT(mdss_extpclk_clk.c),
3597 },
3598};
3599
3600static struct branch_clk mdss_hdmi_ahb_clk = {
3601 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003602 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003603 .base = &virt_bases[MMSS_BASE],
3604 .c = {
3605 .dbg_name = "mdss_hdmi_ahb_clk",
3606 .ops = &clk_ops_branch,
3607 CLK_INIT(mdss_hdmi_ahb_clk.c),
3608 },
3609};
3610
3611static struct branch_clk mdss_hdmi_clk = {
3612 .cbcr_reg = MDSS_HDMI_CBCR,
3613 .parent = &hdmi_clk_src.c,
3614 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003615 .base = &virt_bases[MMSS_BASE],
3616 .c = {
3617 .dbg_name = "mdss_hdmi_clk",
3618 .ops = &clk_ops_branch,
3619 CLK_INIT(mdss_hdmi_clk.c),
3620 },
3621};
3622
3623static struct branch_clk mdss_mdp_clk = {
3624 .cbcr_reg = MDSS_MDP_CBCR,
3625 .parent = &mdp_clk_src.c,
3626 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003627 .base = &virt_bases[MMSS_BASE],
3628 .c = {
3629 .dbg_name = "mdss_mdp_clk",
3630 .ops = &clk_ops_branch,
3631 CLK_INIT(mdss_mdp_clk.c),
3632 },
3633};
3634
3635static struct branch_clk mdss_mdp_lut_clk = {
3636 .cbcr_reg = MDSS_MDP_LUT_CBCR,
3637 .parent = &mdp_clk_src.c,
3638 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003639 .base = &virt_bases[MMSS_BASE],
3640 .c = {
3641 .dbg_name = "mdss_mdp_lut_clk",
3642 .ops = &clk_ops_branch,
3643 CLK_INIT(mdss_mdp_lut_clk.c),
3644 },
3645};
3646
3647static struct branch_clk mdss_pclk0_clk = {
3648 .cbcr_reg = MDSS_PCLK0_CBCR,
3649 .parent = &pclk0_clk_src.c,
3650 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003651 .base = &virt_bases[MMSS_BASE],
3652 .c = {
3653 .dbg_name = "mdss_pclk0_clk",
3654 .ops = &clk_ops_branch,
3655 CLK_INIT(mdss_pclk0_clk.c),
3656 },
3657};
3658
3659static struct branch_clk mdss_pclk1_clk = {
3660 .cbcr_reg = MDSS_PCLK1_CBCR,
3661 .parent = &pclk1_clk_src.c,
3662 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003663 .base = &virt_bases[MMSS_BASE],
3664 .c = {
3665 .dbg_name = "mdss_pclk1_clk",
3666 .ops = &clk_ops_branch,
3667 CLK_INIT(mdss_pclk1_clk.c),
3668 },
3669};
3670
3671static struct branch_clk mdss_vsync_clk = {
3672 .cbcr_reg = MDSS_VSYNC_CBCR,
3673 .parent = &vsync_clk_src.c,
3674 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003675 .base = &virt_bases[MMSS_BASE],
3676 .c = {
3677 .dbg_name = "mdss_vsync_clk",
3678 .ops = &clk_ops_branch,
3679 CLK_INIT(mdss_vsync_clk.c),
3680 },
3681};
3682
3683static struct branch_clk mmss_misc_ahb_clk = {
3684 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003685 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003686 .base = &virt_bases[MMSS_BASE],
3687 .c = {
3688 .dbg_name = "mmss_misc_ahb_clk",
3689 .ops = &clk_ops_branch,
3690 CLK_INIT(mmss_misc_ahb_clk.c),
3691 },
3692};
3693
3694static struct branch_clk mmss_mmssnoc_ahb_clk = {
3695 .cbcr_reg = MMSS_MMSSNOC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003696 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003697 .base = &virt_bases[MMSS_BASE],
3698 .c = {
3699 .dbg_name = "mmss_mmssnoc_ahb_clk",
3700 .ops = &clk_ops_branch,
3701 CLK_INIT(mmss_mmssnoc_ahb_clk.c),
3702 },
3703};
3704
3705static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
3706 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003707 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003708 .base = &virt_bases[MMSS_BASE],
3709 .c = {
3710 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
3711 .ops = &clk_ops_branch,
3712 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
3713 },
3714};
3715
3716static struct branch_clk mmss_mmssnoc_axi_clk = {
3717 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
3718 .parent = &axi_clk_src.c,
Vikram Mulukutlabb475ec2012-06-15 11:18:31 -07003719 /* The bus driver needs set_rate to go through to the parent */
3720 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003721 .base = &virt_bases[MMSS_BASE],
3722 .c = {
3723 .dbg_name = "mmss_mmssnoc_axi_clk",
3724 .ops = &clk_ops_branch,
3725 CLK_INIT(mmss_mmssnoc_axi_clk.c),
3726 },
3727};
3728
3729static struct branch_clk mmss_s0_axi_clk = {
3730 .cbcr_reg = MMSS_S0_AXI_CBCR,
3731 .parent = &axi_clk_src.c,
3732 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003733 .base = &virt_bases[MMSS_BASE],
3734 .c = {
3735 .dbg_name = "mmss_s0_axi_clk",
3736 .ops = &clk_ops_branch,
3737 CLK_INIT(mmss_s0_axi_clk.c),
3738 },
3739};
3740
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003741struct branch_clk ocmemnoc_clk = {
3742 .cbcr_reg = OCMEMNOC_CBCR,
3743 .parent = &ocmemnoc_clk_src.c,
3744 .has_sibling = 0,
3745 .bcr_reg = 0x50b0,
3746 .base = &virt_bases[MMSS_BASE],
3747 .c = {
3748 .dbg_name = "ocmemnoc_clk",
3749 .ops = &clk_ops_branch,
3750 CLK_INIT(ocmemnoc_clk.c),
3751 },
3752};
3753
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003754static struct branch_clk venus0_ahb_clk = {
3755 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003756 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003757 .base = &virt_bases[MMSS_BASE],
3758 .c = {
3759 .dbg_name = "venus0_ahb_clk",
3760 .ops = &clk_ops_branch,
3761 CLK_INIT(venus0_ahb_clk.c),
3762 },
3763};
3764
3765static struct branch_clk venus0_axi_clk = {
3766 .cbcr_reg = VENUS0_AXI_CBCR,
3767 .parent = &axi_clk_src.c,
3768 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003769 .base = &virt_bases[MMSS_BASE],
3770 .c = {
3771 .dbg_name = "venus0_axi_clk",
3772 .ops = &clk_ops_branch,
3773 CLK_INIT(venus0_axi_clk.c),
3774 },
3775};
3776
3777static struct branch_clk venus0_ocmemnoc_clk = {
3778 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003779 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003780 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003781 .base = &virt_bases[MMSS_BASE],
3782 .c = {
3783 .dbg_name = "venus0_ocmemnoc_clk",
3784 .ops = &clk_ops_branch,
3785 CLK_INIT(venus0_ocmemnoc_clk.c),
3786 },
3787};
3788
3789static struct branch_clk venus0_vcodec0_clk = {
3790 .cbcr_reg = VENUS0_VCODEC0_CBCR,
3791 .parent = &vcodec0_clk_src.c,
3792 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003793 .base = &virt_bases[MMSS_BASE],
3794 .c = {
3795 .dbg_name = "venus0_vcodec0_clk",
3796 .ops = &clk_ops_branch,
3797 CLK_INIT(venus0_vcodec0_clk.c),
3798 },
3799};
3800
3801static struct branch_clk oxili_gfx3d_clk = {
3802 .cbcr_reg = OXILI_GFX3D_CBCR,
3803 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003804 .base = &virt_bases[MMSS_BASE],
3805 .c = {
3806 .dbg_name = "oxili_gfx3d_clk",
3807 .ops = &clk_ops_branch,
3808 CLK_INIT(oxili_gfx3d_clk.c),
3809 },
3810};
3811
3812static struct branch_clk oxilicx_ahb_clk = {
3813 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003814 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003815 .base = &virt_bases[MMSS_BASE],
3816 .c = {
3817 .dbg_name = "oxilicx_ahb_clk",
3818 .ops = &clk_ops_branch,
3819 CLK_INIT(oxilicx_ahb_clk.c),
3820 },
3821};
3822
3823static struct branch_clk oxilicx_axi_clk = {
3824 .cbcr_reg = OXILICX_AXI_CBCR,
3825 .parent = &axi_clk_src.c,
3826 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003827 .base = &virt_bases[MMSS_BASE],
3828 .c = {
3829 .dbg_name = "oxilicx_axi_clk",
3830 .ops = &clk_ops_branch,
3831 CLK_INIT(oxilicx_axi_clk.c),
3832 },
3833};
3834
3835static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = {
3836 F_LPASS(28800000, lpapll0, 1, 15, 256),
3837 F_END
3838};
3839
3840static struct rcg_clk audio_core_slimbus_core_clk_src = {
3841 .cmd_rcgr_reg = SLIMBUS_CMD_RCGR,
3842 .set_rate = set_rate_mnd,
3843 .freq_tbl = ftbl_audio_core_slimbus_core_clock,
3844 .current_freq = &rcg_dummy_freq,
3845 .base = &virt_bases[LPASS_BASE],
3846 .c = {
3847 .dbg_name = "audio_core_slimbus_core_clk_src",
3848 .ops = &clk_ops_rcg_mnd,
3849 VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000),
3850 CLK_INIT(audio_core_slimbus_core_clk_src.c),
3851 },
3852};
3853
3854static struct branch_clk audio_core_slimbus_core_clk = {
3855 .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR,
3856 .parent = &audio_core_slimbus_core_clk_src.c,
3857 .base = &virt_bases[LPASS_BASE],
3858 .c = {
3859 .dbg_name = "audio_core_slimbus_core_clk",
3860 .ops = &clk_ops_branch,
3861 CLK_INIT(audio_core_slimbus_core_clk.c),
3862 },
3863};
3864
3865static struct branch_clk audio_core_slimbus_lfabif_clk = {
3866 .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR,
3867 .has_sibling = 1,
3868 .base = &virt_bases[LPASS_BASE],
3869 .c = {
3870 .dbg_name = "audio_core_slimbus_lfabif_clk",
3871 .ops = &clk_ops_branch,
3872 CLK_INIT(audio_core_slimbus_lfabif_clk.c),
3873 },
3874};
3875
3876static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = {
3877 F_LPASS( 512000, lpapll0, 16, 1, 60),
3878 F_LPASS( 768000, lpapll0, 16, 1, 40),
3879 F_LPASS( 1024000, lpapll0, 16, 1, 30),
3880 F_LPASS( 1536000, lpapll0, 16, 1, 10),
3881 F_LPASS( 2048000, lpapll0, 16, 1, 15),
3882 F_LPASS( 3072000, lpapll0, 16, 1, 10),
3883 F_LPASS( 4096000, lpapll0, 15, 1, 8),
3884 F_LPASS( 6144000, lpapll0, 10, 1, 8),
3885 F_LPASS( 8192000, lpapll0, 15, 1, 4),
3886 F_LPASS(12288000, lpapll0, 10, 1, 4),
3887 F_END
3888};
3889
3890static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = {
3891 .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR,
3892 .set_rate = set_rate_mnd,
3893 .freq_tbl = ftbl_audio_core_lpaif_clock,
3894 .current_freq = &rcg_dummy_freq,
3895 .base = &virt_bases[LPASS_BASE],
3896 .c = {
3897 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3898 .ops = &clk_ops_rcg_mnd,
3899 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3900 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3901 },
3902};
3903
3904static struct rcg_clk audio_core_lpaif_pri_clk_src = {
3905 .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR,
3906 .set_rate = set_rate_mnd,
3907 .freq_tbl = ftbl_audio_core_lpaif_clock,
3908 .current_freq = &rcg_dummy_freq,
3909 .base = &virt_bases[LPASS_BASE],
3910 .c = {
3911 .dbg_name = "audio_core_lpaif_pri_clk_src",
3912 .ops = &clk_ops_rcg_mnd,
3913 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3914 CLK_INIT(audio_core_lpaif_pri_clk_src.c),
3915 },
3916};
3917
3918static struct rcg_clk audio_core_lpaif_sec_clk_src = {
3919 .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR,
3920 .set_rate = set_rate_mnd,
3921 .freq_tbl = ftbl_audio_core_lpaif_clock,
3922 .current_freq = &rcg_dummy_freq,
3923 .base = &virt_bases[LPASS_BASE],
3924 .c = {
3925 .dbg_name = "audio_core_lpaif_sec_clk_src",
3926 .ops = &clk_ops_rcg_mnd,
3927 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3928 CLK_INIT(audio_core_lpaif_sec_clk_src.c),
3929 },
3930};
3931
3932static struct rcg_clk audio_core_lpaif_ter_clk_src = {
3933 .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR,
3934 .set_rate = set_rate_mnd,
3935 .freq_tbl = ftbl_audio_core_lpaif_clock,
3936 .current_freq = &rcg_dummy_freq,
3937 .base = &virt_bases[LPASS_BASE],
3938 .c = {
3939 .dbg_name = "audio_core_lpaif_ter_clk_src",
3940 .ops = &clk_ops_rcg_mnd,
3941 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3942 CLK_INIT(audio_core_lpaif_ter_clk_src.c),
3943 },
3944};
3945
3946static struct rcg_clk audio_core_lpaif_quad_clk_src = {
3947 .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR,
3948 .set_rate = set_rate_mnd,
3949 .freq_tbl = ftbl_audio_core_lpaif_clock,
3950 .current_freq = &rcg_dummy_freq,
3951 .base = &virt_bases[LPASS_BASE],
3952 .c = {
3953 .dbg_name = "audio_core_lpaif_quad_clk_src",
3954 .ops = &clk_ops_rcg_mnd,
3955 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3956 CLK_INIT(audio_core_lpaif_quad_clk_src.c),
3957 },
3958};
3959
3960static struct rcg_clk audio_core_lpaif_pcm0_clk_src = {
3961 .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR,
3962 .set_rate = set_rate_mnd,
3963 .freq_tbl = ftbl_audio_core_lpaif_clock,
3964 .current_freq = &rcg_dummy_freq,
3965 .base = &virt_bases[LPASS_BASE],
3966 .c = {
3967 .dbg_name = "audio_core_lpaif_pcm0_clk_src",
3968 .ops = &clk_ops_rcg_mnd,
3969 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3970 CLK_INIT(audio_core_lpaif_pcm0_clk_src.c),
3971 },
3972};
3973
3974static struct rcg_clk audio_core_lpaif_pcm1_clk_src = {
3975 .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR,
3976 .set_rate = set_rate_mnd,
3977 .freq_tbl = ftbl_audio_core_lpaif_clock,
3978 .current_freq = &rcg_dummy_freq,
3979 .base = &virt_bases[LPASS_BASE],
3980 .c = {
3981 .dbg_name = "audio_core_lpaif_pcm1_clk_src",
3982 .ops = &clk_ops_rcg_mnd,
3983 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3984 CLK_INIT(audio_core_lpaif_pcm1_clk_src.c),
3985 },
3986};
3987
3988static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = {
3989 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR,
3990 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
3991 .has_sibling = 1,
3992 .base = &virt_bases[LPASS_BASE],
3993 .c = {
3994 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3995 .ops = &clk_ops_branch,
3996 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3997 },
3998};
3999
4000static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = {
4001 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004002 .has_sibling = 1,
4003 .base = &virt_bases[LPASS_BASE],
4004 .c = {
4005 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
4006 .ops = &clk_ops_branch,
4007 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
4008 },
4009};
4010
4011static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = {
4012 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR,
4013 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4014 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004015 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004016 .base = &virt_bases[LPASS_BASE],
4017 .c = {
4018 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
4019 .ops = &clk_ops_branch,
4020 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
4021 },
4022};
4023
4024static struct branch_clk audio_core_lpaif_pri_osr_clk = {
4025 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR,
4026 .parent = &audio_core_lpaif_pri_clk_src.c,
4027 .has_sibling = 1,
4028 .base = &virt_bases[LPASS_BASE],
4029 .c = {
4030 .dbg_name = "audio_core_lpaif_pri_osr_clk",
4031 .ops = &clk_ops_branch,
4032 CLK_INIT(audio_core_lpaif_pri_osr_clk.c),
4033 },
4034};
4035
4036static struct branch_clk audio_core_lpaif_pri_ebit_clk = {
4037 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004038 .has_sibling = 1,
4039 .base = &virt_bases[LPASS_BASE],
4040 .c = {
4041 .dbg_name = "audio_core_lpaif_pri_ebit_clk",
4042 .ops = &clk_ops_branch,
4043 CLK_INIT(audio_core_lpaif_pri_ebit_clk.c),
4044 },
4045};
4046
4047static struct branch_clk audio_core_lpaif_pri_ibit_clk = {
4048 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR,
4049 .parent = &audio_core_lpaif_pri_clk_src.c,
4050 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004051 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004052 .base = &virt_bases[LPASS_BASE],
4053 .c = {
4054 .dbg_name = "audio_core_lpaif_pri_ibit_clk",
4055 .ops = &clk_ops_branch,
4056 CLK_INIT(audio_core_lpaif_pri_ibit_clk.c),
4057 },
4058};
4059
4060static struct branch_clk audio_core_lpaif_sec_osr_clk = {
4061 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR,
4062 .parent = &audio_core_lpaif_sec_clk_src.c,
4063 .has_sibling = 1,
4064 .base = &virt_bases[LPASS_BASE],
4065 .c = {
4066 .dbg_name = "audio_core_lpaif_sec_osr_clk",
4067 .ops = &clk_ops_branch,
4068 CLK_INIT(audio_core_lpaif_sec_osr_clk.c),
4069 },
4070};
4071
4072static struct branch_clk audio_core_lpaif_sec_ebit_clk = {
4073 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004074 .has_sibling = 1,
4075 .base = &virt_bases[LPASS_BASE],
4076 .c = {
4077 .dbg_name = "audio_core_lpaif_sec_ebit_clk",
4078 .ops = &clk_ops_branch,
4079 CLK_INIT(audio_core_lpaif_sec_ebit_clk.c),
4080 },
4081};
4082
4083static struct branch_clk audio_core_lpaif_sec_ibit_clk = {
4084 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR,
4085 .parent = &audio_core_lpaif_sec_clk_src.c,
4086 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004087 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004088 .base = &virt_bases[LPASS_BASE],
4089 .c = {
4090 .dbg_name = "audio_core_lpaif_sec_ibit_clk",
4091 .ops = &clk_ops_branch,
4092 CLK_INIT(audio_core_lpaif_sec_ibit_clk.c),
4093 },
4094};
4095
4096static struct branch_clk audio_core_lpaif_ter_osr_clk = {
4097 .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR,
4098 .parent = &audio_core_lpaif_ter_clk_src.c,
4099 .has_sibling = 1,
4100 .base = &virt_bases[LPASS_BASE],
4101 .c = {
4102 .dbg_name = "audio_core_lpaif_ter_osr_clk",
4103 .ops = &clk_ops_branch,
4104 CLK_INIT(audio_core_lpaif_ter_osr_clk.c),
4105 },
4106};
4107
4108static struct branch_clk audio_core_lpaif_ter_ebit_clk = {
4109 .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004110 .has_sibling = 1,
4111 .base = &virt_bases[LPASS_BASE],
4112 .c = {
4113 .dbg_name = "audio_core_lpaif_ter_ebit_clk",
4114 .ops = &clk_ops_branch,
4115 CLK_INIT(audio_core_lpaif_ter_ebit_clk.c),
4116 },
4117};
4118
4119static struct branch_clk audio_core_lpaif_ter_ibit_clk = {
4120 .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR,
4121 .parent = &audio_core_lpaif_ter_clk_src.c,
4122 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004123 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004124 .base = &virt_bases[LPASS_BASE],
4125 .c = {
4126 .dbg_name = "audio_core_lpaif_ter_ibit_clk",
4127 .ops = &clk_ops_branch,
4128 CLK_INIT(audio_core_lpaif_ter_ibit_clk.c),
4129 },
4130};
4131
4132static struct branch_clk audio_core_lpaif_quad_osr_clk = {
4133 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR,
4134 .parent = &audio_core_lpaif_quad_clk_src.c,
4135 .has_sibling = 1,
4136 .base = &virt_bases[LPASS_BASE],
4137 .c = {
4138 .dbg_name = "audio_core_lpaif_quad_osr_clk",
4139 .ops = &clk_ops_branch,
4140 CLK_INIT(audio_core_lpaif_quad_osr_clk.c),
4141 },
4142};
4143
4144static struct branch_clk audio_core_lpaif_quad_ebit_clk = {
4145 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004146 .has_sibling = 1,
4147 .base = &virt_bases[LPASS_BASE],
4148 .c = {
4149 .dbg_name = "audio_core_lpaif_quad_ebit_clk",
4150 .ops = &clk_ops_branch,
4151 CLK_INIT(audio_core_lpaif_quad_ebit_clk.c),
4152 },
4153};
4154
4155static struct branch_clk audio_core_lpaif_quad_ibit_clk = {
4156 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR,
4157 .parent = &audio_core_lpaif_quad_clk_src.c,
4158 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004159 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004160 .base = &virt_bases[LPASS_BASE],
4161 .c = {
4162 .dbg_name = "audio_core_lpaif_quad_ibit_clk",
4163 .ops = &clk_ops_branch,
4164 CLK_INIT(audio_core_lpaif_quad_ibit_clk.c),
4165 },
4166};
4167
4168static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = {
4169 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004170 .has_sibling = 1,
4171 .base = &virt_bases[LPASS_BASE],
4172 .c = {
4173 .dbg_name = "audio_core_lpaif_pcm0_ebit_clk",
4174 .ops = &clk_ops_branch,
4175 CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c),
4176 },
4177};
4178
4179static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = {
4180 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR,
4181 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4182 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004183 .base = &virt_bases[LPASS_BASE],
4184 .c = {
4185 .dbg_name = "audio_core_lpaif_pcm0_ibit_clk",
4186 .ops = &clk_ops_branch,
4187 CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c),
4188 },
4189};
4190
4191static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = {
4192 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR,
4193 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4194 .has_sibling = 1,
4195 .base = &virt_bases[LPASS_BASE],
4196 .c = {
4197 .dbg_name = "audio_core_lpaif_pcm1_ebit_clk",
4198 .ops = &clk_ops_branch,
4199 CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c),
4200 },
4201};
4202
4203static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = {
4204 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR,
4205 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4206 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004207 .base = &virt_bases[LPASS_BASE],
4208 .c = {
4209 .dbg_name = "audio_core_lpaif_pcm1_ibit_clk",
4210 .ops = &clk_ops_branch,
4211 CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c),
4212 },
4213};
4214
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004215static struct branch_clk q6ss_ahb_lfabif_clk = {
4216 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4217 .has_sibling = 1,
4218 .base = &virt_bases[LPASS_BASE],
4219 .c = {
4220 .dbg_name = "q6ss_ahb_lfabif_clk",
4221 .ops = &clk_ops_branch,
4222 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4223 },
4224};
4225
4226static struct branch_clk q6ss_xo_clk = {
4227 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4228 .bcr_reg = LPASS_Q6SS_BCR,
4229 .has_sibling = 1,
4230 .base = &virt_bases[LPASS_BASE],
4231 .c = {
4232 .dbg_name = "q6ss_xo_clk",
4233 .ops = &clk_ops_branch,
4234 CLK_INIT(q6ss_xo_clk.c),
4235 },
4236};
4237
4238static struct branch_clk mss_xo_q6_clk = {
4239 .cbcr_reg = MSS_XO_Q6_CBCR,
4240 .bcr_reg = MSS_Q6SS_BCR,
4241 .has_sibling = 1,
4242 .base = &virt_bases[MSS_BASE],
4243 .c = {
4244 .dbg_name = "mss_xo_q6_clk",
4245 .ops = &clk_ops_branch,
4246 CLK_INIT(mss_xo_q6_clk.c),
4247 .depends = &gcc_mss_cfg_ahb_clk.c,
4248 },
4249};
4250
4251static struct branch_clk mss_bus_q6_clk = {
4252 .cbcr_reg = MSS_BUS_Q6_CBCR,
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004253 .has_sibling = 1,
4254 .base = &virt_bases[MSS_BASE],
4255 .c = {
4256 .dbg_name = "mss_bus_q6_clk",
4257 .ops = &clk_ops_branch,
4258 CLK_INIT(mss_bus_q6_clk.c),
4259 .depends = &gcc_mss_cfg_ahb_clk.c,
4260 },
4261};
4262
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004263#ifdef CONFIG_DEBUG_FS
4264
4265struct measure_mux_entry {
4266 struct clk *c;
4267 int base;
4268 u32 debug_mux;
4269};
4270
4271struct measure_mux_entry measure_mux[] = {
4272 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e8},
4273 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0090},
4274 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x0093},
4275 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x0092},
4276 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0098},
4277 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x0096},
4278 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x009c},
4279 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x009b},
4280 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x00a1},
4281 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x00a0},
4282 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x00a5},
4283 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x00a4},
4284 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00aa},
4285 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a9},
4286 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x0094},
4287 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0099},
4288 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x009d},
4289 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x00a2},
4290 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x00a6},
4291 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00ab},
4292 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00b0},
4293 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00b3},
4294 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00b2},
4295 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b8},
4296 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00b6},
4297 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00bc},
4298 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00bb},
4299 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00c1},
4300 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00c0},
4301 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00c5},
4302 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00c4},
4303 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00ca},
4304 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c9},
4305 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00b4},
4306 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b9},
4307 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00bd},
4308 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00c2},
4309 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00c6},
4310 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00cb},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004311 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x0100},
4312 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004313 {&gcc_ce1_clk.c, GCC_BASE, 0x0140},
4314 {&gcc_ce2_clk.c, GCC_BASE, 0x0148},
4315 {&gcc_pdm2_clk.c, GCC_BASE, 0x00da},
4316 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d8},
4317 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00e0},
4318 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0071},
4319 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0070},
4320 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0079},
4321 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0078},
4322 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0081},
4323 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0080},
4324 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0089},
4325 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0088},
4326 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00f0},
4327 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00f1},
4328 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
4329 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
4330 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0069},
4331 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0068},
4332 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0060},
4333 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x0062},
4334 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x0063},
4335 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0061},
4336 {&mmss_mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
4337 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004338 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004339 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4340 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4341 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4342 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4343 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4344 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4345 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4346 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4347 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4348 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4349 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4350 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4351 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4352 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4353 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4354 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4355 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4356 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4357 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4358 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4359 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4360 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4361 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4362 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4363 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4364 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4365 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4366 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4367 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4368 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4369 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4370 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4371 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4372 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4373 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4374 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4375 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4376 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4377 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4378 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4379 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4380 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4381 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4382 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4383 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4384 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4385 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4386 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4387 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
4388 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4389 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4390 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4391 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4392 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4393 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4394 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4395 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4396 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4397 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4398 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4399 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4400 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4401 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4402 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4403 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4404 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
4405 {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017},
4406 {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016},
4407 {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015},
4408 {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014},
4409 {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013},
4410 {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012},
4411 {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d},
4412 {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004413 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4414 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
4415 {&mss_bus_q6_clk.c, MSS_BASE, 0x003c},
4416 {&mss_xo_q6_clk.c, MSS_BASE, 0x0007},
4417
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004418 {&dummy_clk, N_BASES, 0x0000},
4419};
4420
4421static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4422{
4423 struct measure_clk *clk = to_measure_clk(c);
4424 unsigned long flags;
4425 u32 regval, clk_sel, i;
4426
4427 if (!parent)
4428 return -EINVAL;
4429
4430 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4431 if (measure_mux[i].c == parent)
4432 break;
4433
4434 if (measure_mux[i].c == &dummy_clk)
4435 return -EINVAL;
4436
4437 spin_lock_irqsave(&local_clock_reg_lock, flags);
4438 /*
4439 * Program the test vector, measurement period (sample_ticks)
4440 * and scaling multiplier.
4441 */
4442 clk->sample_ticks = 0x10000;
4443 clk->multiplier = 1;
4444
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004445 writel_relaxed(0, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004446 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4447 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4448 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4449
4450 switch (measure_mux[i].base) {
4451
4452 case GCC_BASE:
4453 clk_sel = measure_mux[i].debug_mux;
4454 break;
4455
4456 case MMSS_BASE:
4457 clk_sel = 0x02C;
4458 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4459 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4460
4461 /* Activate debug clock output */
4462 regval |= BIT(16);
4463 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4464 break;
4465
4466 case LPASS_BASE:
4467 clk_sel = 0x169;
4468 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4469 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4470
4471 /* Activate debug clock output */
4472 regval |= BIT(16);
4473 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4474 break;
4475
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004476 case MSS_BASE:
4477 clk_sel = 0x32;
4478 regval = BVAL(5, 0, measure_mux[i].debug_mux);
4479 writel_relaxed(regval, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
4480 break;
4481
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004482 default:
4483 return -EINVAL;
4484 }
4485
4486 /* Set debug mux clock index */
4487 regval = BVAL(8, 0, clk_sel);
4488 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4489
4490 /* Activate debug clock output */
4491 regval |= BIT(16);
4492 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4493
4494 /* Make sure test vector is set before starting measurements. */
4495 mb();
4496 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4497
4498 return 0;
4499}
4500
4501/* Sample clock for 'ticks' reference clock ticks. */
4502static u32 run_measurement(unsigned ticks)
4503{
4504 /* Stop counters and set the XO4 counter start value. */
4505 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4506
4507 /* Wait for timer to become ready. */
4508 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4509 BIT(25)) != 0)
4510 cpu_relax();
4511
4512 /* Run measurement and wait for completion. */
4513 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4514 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4515 BIT(25)) == 0)
4516 cpu_relax();
4517
4518 /* Return measured ticks. */
4519 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4520 BM(24, 0);
4521}
4522
4523/*
4524 * Perform a hardware rate measurement for a given clock.
4525 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4526 */
4527static unsigned long measure_clk_get_rate(struct clk *c)
4528{
4529 unsigned long flags;
4530 u32 gcc_xo4_reg_backup;
4531 u64 raw_count_short, raw_count_full;
4532 struct measure_clk *clk = to_measure_clk(c);
4533 unsigned ret;
4534
4535 ret = clk_prepare_enable(&cxo_clk_src.c);
4536 if (ret) {
4537 pr_warning("CXO clock failed to enable. Can't measure\n");
4538 return 0;
4539 }
4540
4541 spin_lock_irqsave(&local_clock_reg_lock, flags);
4542
4543 /* Enable CXO/4 and RINGOSC branch. */
4544 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4545 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4546
4547 /*
4548 * The ring oscillator counter will not reset if the measured clock
4549 * is not running. To detect this, run a short measurement before
4550 * the full measurement. If the raw results of the two are the same
4551 * then the clock must be off.
4552 */
4553
4554 /* Run a short measurement. (~1 ms) */
4555 raw_count_short = run_measurement(0x1000);
4556 /* Run a full measurement. (~14 ms) */
4557 raw_count_full = run_measurement(clk->sample_ticks);
4558
4559 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4560
4561 /* Return 0 if the clock is off. */
4562 if (raw_count_full == raw_count_short) {
4563 ret = 0;
4564 } else {
4565 /* Compute rate in Hz. */
4566 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4567 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4568 ret = (raw_count_full * clk->multiplier);
4569 }
4570
4571 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4572
4573 clk_disable_unprepare(&cxo_clk_src.c);
4574
4575 return ret;
4576}
4577#else /* !CONFIG_DEBUG_FS */
4578static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4579{
4580 return -EINVAL;
4581}
4582
4583static unsigned long measure_clk_get_rate(struct clk *clk)
4584{
4585 return 0;
4586}
4587#endif /* CONFIG_DEBUG_FS */
4588
Matt Wagantallae053222012-05-14 19:42:07 -07004589static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004590 .set_parent = measure_clk_set_parent,
4591 .get_rate = measure_clk_get_rate,
4592};
4593
4594static struct measure_clk measure_clk = {
4595 .c = {
4596 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004597 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004598 CLK_INIT(measure_clk.c),
4599 },
4600 .multiplier = 1,
4601};
4602
4603static struct clk_lookup msm_clocks_copper[] = {
4604 CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"),
4605 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"),
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004606 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-mss"),
Matt Wagantalle6e00d52012-03-08 17:39:07 -08004607 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-mba"),
Tianyi Gou4307d6c2012-05-31 18:36:07 -07004608 CLK_LOOKUP("xo", cxo_clk_src.c, "pil_pronto"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004609 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4610
4611 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
4612 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "msm_serial_hsl.0"),
4613 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "spi_qsd.1"),
4614 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004615 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004616 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004617 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, "spi_qsd.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004618 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4619 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4620 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4621 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4622 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4623 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4624 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4625 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4626 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004627 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, ""),
4628 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "msm_serial_hsl.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004629 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4630 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4631 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4632
4633 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.i2c"),
4634 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
4635 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4636 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4637 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4638 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004639 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004640 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004641 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, "f9966000.i2c"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004642 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""),
4643 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, ""),
4644 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4645 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4646 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004647 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, ""),
4648 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004649 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4650 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4651 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4652 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4653
4654 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4655 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4656 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4657 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4658 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4659 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4660
4661 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4662 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4663 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4664
4665 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4666 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4667 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4668
4669 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4670 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
4671 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4672 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
4673 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4674 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
4675 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4676 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
4677
4678 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, ""),
4679 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, ""),
4680
Manu Gautam51be9712012-06-06 14:54:52 +05304681 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
4682 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
4683 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4684 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
4685 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
4686 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
4687 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
4688 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004689
4690 /* Multimedia clocks */
4691 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004692 CLK_LOOKUP("bus_clk", mmss_mmssnoc_ahb_clk.c, ""),
4693 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
4694 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""),
4695 CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""),
4696 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, ""),
4697 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""),
4698 CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, ""),
4699 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, ""),
4700 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, ""),
4701 CLK_LOOKUP("core_clk", mdss_mdp_lut_clk.c, ""),
4702 CLK_LOOKUP("core_clk", mdp_clk_src.c, ""),
4703 CLK_LOOKUP("core_clk", mdss_vsync_clk.c, ""),
4704 CLK_LOOKUP("iface_clk", camss_cci_cci_ahb_clk.c, ""),
4705 CLK_LOOKUP("core_clk", camss_cci_cci_clk.c, ""),
4706 CLK_LOOKUP("iface_clk", camss_csi0_ahb_clk.c, ""),
4707 CLK_LOOKUP("camss_csi0_clk", camss_csi0_clk.c, ""),
4708 CLK_LOOKUP("camss_csi0phy_clk", camss_csi0phy_clk.c, ""),
4709 CLK_LOOKUP("camss_csi0pix_clk", camss_csi0pix_clk.c, ""),
4710 CLK_LOOKUP("camss_csi0rdi_clk", camss_csi0rdi_clk.c, ""),
4711 CLK_LOOKUP("iface_clk", camss_csi1_ahb_clk.c, ""),
4712 CLK_LOOKUP("camss_csi1_clk", camss_csi1_clk.c, ""),
4713 CLK_LOOKUP("camss_csi1phy_clk", camss_csi1phy_clk.c, ""),
4714 CLK_LOOKUP("camss_csi1pix_clk", camss_csi1pix_clk.c, ""),
4715 CLK_LOOKUP("camss_csi1rdi_clk", camss_csi1rdi_clk.c, ""),
4716 CLK_LOOKUP("iface_clk", camss_csi2_ahb_clk.c, ""),
4717 CLK_LOOKUP("camss_csi2_clk", camss_csi2_clk.c, ""),
4718 CLK_LOOKUP("camss_csi2phy_clk", camss_csi2phy_clk.c, ""),
4719 CLK_LOOKUP("camss_csi2pix_clk", camss_csi2pix_clk.c, ""),
4720 CLK_LOOKUP("camss_csi2rdi_clk", camss_csi2rdi_clk.c, ""),
4721 CLK_LOOKUP("iface_clk", camss_csi3_ahb_clk.c, ""),
4722 CLK_LOOKUP("camss_csi3_clk", camss_csi3_clk.c, ""),
4723 CLK_LOOKUP("camss_csi3phy_clk", camss_csi3phy_clk.c, ""),
4724 CLK_LOOKUP("camss_csi3pix_clk", camss_csi3pix_clk.c, ""),
4725 CLK_LOOKUP("camss_csi3rdi_clk", camss_csi3rdi_clk.c, ""),
4726 CLK_LOOKUP("camss_csi0_clk_src", csi0_clk_src.c, ""),
4727 CLK_LOOKUP("camss_csi1_clk_src", csi1_clk_src.c, ""),
4728 CLK_LOOKUP("camss_csi2_clk_src", csi2_clk_src.c, ""),
4729 CLK_LOOKUP("camss_csi3_clk_src", csi3_clk_src.c, ""),
4730 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c, ""),
4731 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c, ""),
4732 CLK_LOOKUP("core_clk", camss_gp0_clk.c, ""),
4733 CLK_LOOKUP("core_clk", camss_gp1_clk.c, ""),
4734 CLK_LOOKUP("iface_clk", camss_ispif_ahb_clk.c, ""),
4735 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, ""),
4736 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, ""),
4737 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004738 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
4739 "fda64000.qcom,iommu"),
4740 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
4741 "fda64000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004742 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_axi_clk.c, ""),
4743 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c, ""),
4744 CLK_LOOKUP("core_clk", camss_mclk0_clk.c, ""),
4745 CLK_LOOKUP("core_clk", camss_mclk1_clk.c, ""),
4746 CLK_LOOKUP("core_clk", camss_mclk2_clk.c, ""),
4747 CLK_LOOKUP("core_clk", camss_mclk3_clk.c, ""),
4748 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
4749 CLK_LOOKUP("core_clk", camss_phy0_csi0phytimer_clk.c, ""),
4750 CLK_LOOKUP("core_clk", camss_phy1_csi1phytimer_clk.c, ""),
4751 CLK_LOOKUP("core_clk", camss_phy2_csi2phytimer_clk.c, ""),
4752 CLK_LOOKUP("iface_clk", camss_top_ahb_clk.c, ""),
4753 CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, ""),
4754 CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, ""),
4755 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c, ""),
4756 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c, ""),
4757 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, ""),
4758 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, ""),
4759 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, ""),
4760 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, ""),
4761 CLK_LOOKUP("bus_clk", camss_vfe_vfe_ocmemnoc_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004762 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
4763 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004764 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, ""),
4765 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, ""),
4766 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, ""),
4767 CLK_LOOKUP("bus_clk", oxilicx_axi_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004768 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
4769 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
4770 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004771
4772 /* LPASS clocks */
4773 CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"),
4774 CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c,
4775 "fe12f000.slim"),
4776 CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""),
4777 CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""),
4778 CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""),
4779 CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""),
4780 CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""),
4781 CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""),
4782 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""),
4783 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""),
4784 CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""),
4785 CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""),
4786 CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""),
4787 CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""),
4788 CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""),
4789 CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""),
4790 CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""),
4791 CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""),
4792 CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""),
4793 CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""),
4794 CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""),
4795 CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""),
4796 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm0_clk_src.c, ""),
4797 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""),
4798 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""),
4799 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""),
4800 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""),
4801 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""),
4802
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004803 CLK_LOOKUP("core_clk", mss_xo_q6_clk.c, "pil-q6v5-mss"),
4804 CLK_LOOKUP("bus_clk", mss_bus_q6_clk.c, "pil-q6v5-mss"),
4805 CLK_LOOKUP("bus_clk", gcc_mss_cfg_ahb_clk.c, ""),
4806 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "pil-q6v5-mss"),
Matt Wagantalld41ce772012-05-10 23:16:41 -07004807 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "pil-q6v5-lpass"),
4808 CLK_LOOKUP("bus_clk", q6ss_ahb_lfabif_clk.c, "pil-q6v5-lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07004809 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004810
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004811 /* TODO: Remove dummy clocks as soon as they become unnecessary */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004812 CLK_DUMMY("dfab_clk", DFAB_CLK, "msm_sps", OFF),
4813 CLK_DUMMY("mem_clk", NULL, "msm_sps", OFF),
4814 CLK_DUMMY("bus_clk", NULL, "scm", OFF),
Ramesh Masavarapufb1f01e2012-06-14 09:40:40 -07004815 CLK_DUMMY("bus_clk", NULL, "qseecom", OFF),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004816
4817 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
4818 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
4819 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
4820 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
4821 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
4822 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
4823 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
4824 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
4825 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
4826 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
4827
4828 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
4829 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
4830 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
4831 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
4832 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
4833 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
4834 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
4835 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
4836 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
4837 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
4838 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
4839 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
4840 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlabb475ec2012-06-15 11:18:31 -07004841 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"),
4842 CLK_LOOKUP("bus_a_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004843};
4844
4845static struct pll_config_regs gpll0_regs __initdata = {
4846 .l_reg = (void __iomem *)GPLL0_L_REG,
4847 .m_reg = (void __iomem *)GPLL0_M_REG,
4848 .n_reg = (void __iomem *)GPLL0_N_REG,
4849 .config_reg = (void __iomem *)GPLL0_USER_CTL_REG,
4850 .mode_reg = (void __iomem *)GPLL0_MODE_REG,
4851 .base = &virt_bases[GCC_BASE],
4852};
4853
4854/* GPLL0 at 600 MHz, main output enabled. */
4855static struct pll_config gpll0_config __initdata = {
4856 .l = 0x1f,
4857 .m = 0x1,
4858 .n = 0x4,
4859 .vco_val = 0x0,
4860 .vco_mask = BM(21, 20),
4861 .pre_div_val = 0x0,
4862 .pre_div_mask = BM(14, 12),
4863 .post_div_val = 0x0,
4864 .post_div_mask = BM(9, 8),
4865 .mn_ena_val = BIT(24),
4866 .mn_ena_mask = BIT(24),
4867 .main_output_val = BIT(0),
4868 .main_output_mask = BIT(0),
4869};
4870
4871static struct pll_config_regs gpll1_regs __initdata = {
4872 .l_reg = (void __iomem *)GPLL1_L_REG,
4873 .m_reg = (void __iomem *)GPLL1_M_REG,
4874 .n_reg = (void __iomem *)GPLL1_N_REG,
4875 .config_reg = (void __iomem *)GPLL1_USER_CTL_REG,
4876 .mode_reg = (void __iomem *)GPLL1_MODE_REG,
4877 .base = &virt_bases[GCC_BASE],
4878};
4879
4880/* GPLL1 at 480 MHz, main output enabled. */
4881static struct pll_config gpll1_config __initdata = {
4882 .l = 0x19,
4883 .m = 0x0,
4884 .n = 0x1,
4885 .vco_val = 0x0,
4886 .vco_mask = BM(21, 20),
4887 .pre_div_val = 0x0,
4888 .pre_div_mask = BM(14, 12),
4889 .post_div_val = 0x0,
4890 .post_div_mask = BM(9, 8),
4891 .main_output_val = BIT(0),
4892 .main_output_mask = BIT(0),
4893};
4894
4895static struct pll_config_regs mmpll0_regs __initdata = {
4896 .l_reg = (void __iomem *)MMPLL0_L_REG,
4897 .m_reg = (void __iomem *)MMPLL0_M_REG,
4898 .n_reg = (void __iomem *)MMPLL0_N_REG,
4899 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
4900 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
4901 .base = &virt_bases[MMSS_BASE],
4902};
4903
4904/* MMPLL0 at 800 MHz, main output enabled. */
4905static struct pll_config mmpll0_config __initdata = {
4906 .l = 0x29,
4907 .m = 0x2,
4908 .n = 0x3,
4909 .vco_val = 0x0,
4910 .vco_mask = BM(21, 20),
4911 .pre_div_val = 0x0,
4912 .pre_div_mask = BM(14, 12),
4913 .post_div_val = 0x0,
4914 .post_div_mask = BM(9, 8),
4915 .mn_ena_val = BIT(24),
4916 .mn_ena_mask = BIT(24),
4917 .main_output_val = BIT(0),
4918 .main_output_mask = BIT(0),
4919};
4920
4921static struct pll_config_regs mmpll1_regs __initdata = {
4922 .l_reg = (void __iomem *)MMPLL1_L_REG,
4923 .m_reg = (void __iomem *)MMPLL1_M_REG,
4924 .n_reg = (void __iomem *)MMPLL1_N_REG,
4925 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
4926 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
4927 .base = &virt_bases[MMSS_BASE],
4928};
4929
4930/* MMPLL1 at 1000 MHz, main output enabled. */
4931static struct pll_config mmpll1_config __initdata = {
4932 .l = 0x34,
4933 .m = 0x1,
4934 .n = 0xC,
4935 .vco_val = 0x0,
4936 .vco_mask = BM(21, 20),
4937 .pre_div_val = 0x0,
4938 .pre_div_mask = BM(14, 12),
4939 .post_div_val = 0x0,
4940 .post_div_mask = BM(9, 8),
4941 .mn_ena_val = BIT(24),
4942 .mn_ena_mask = BIT(24),
4943 .main_output_val = BIT(0),
4944 .main_output_mask = BIT(0),
4945};
4946
4947static struct pll_config_regs mmpll3_regs __initdata = {
4948 .l_reg = (void __iomem *)MMPLL3_L_REG,
4949 .m_reg = (void __iomem *)MMPLL3_M_REG,
4950 .n_reg = (void __iomem *)MMPLL3_N_REG,
4951 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
4952 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
4953 .base = &virt_bases[MMSS_BASE],
4954};
4955
4956/* MMPLL3 at 820 MHz, main output enabled. */
4957static struct pll_config mmpll3_config __initdata = {
4958 .l = 0x2A,
4959 .m = 0x11,
4960 .n = 0x18,
4961 .vco_val = 0x0,
4962 .vco_mask = BM(21, 20),
4963 .pre_div_val = 0x0,
4964 .pre_div_mask = BM(14, 12),
4965 .post_div_val = 0x0,
4966 .post_div_mask = BM(9, 8),
4967 .mn_ena_val = BIT(24),
4968 .mn_ena_mask = BIT(24),
4969 .main_output_val = BIT(0),
4970 .main_output_mask = BIT(0),
4971};
4972
4973static struct pll_config_regs lpapll0_regs __initdata = {
4974 .l_reg = (void __iomem *)LPAPLL_L_REG,
4975 .m_reg = (void __iomem *)LPAPLL_M_REG,
4976 .n_reg = (void __iomem *)LPAPLL_N_REG,
4977 .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG,
4978 .mode_reg = (void __iomem *)LPAPLL_MODE_REG,
4979 .base = &virt_bases[LPASS_BASE],
4980};
4981
4982/* LPAPLL0 at 491.52 MHz, main output enabled. */
4983static struct pll_config lpapll0_config __initdata = {
4984 .l = 0x33,
4985 .m = 0x1,
4986 .n = 0x5,
4987 .vco_val = 0x0,
4988 .vco_mask = BM(21, 20),
4989 .pre_div_val = BVAL(14, 12, 0x1),
4990 .pre_div_mask = BM(14, 12),
4991 .post_div_val = 0x0,
4992 .post_div_mask = BM(9, 8),
4993 .mn_ena_val = BIT(24),
4994 .mn_ena_mask = BIT(24),
4995 .main_output_val = BIT(0),
4996 .main_output_mask = BIT(0),
4997};
4998
4999#define PLL_AUX_OUTPUT BIT(1)
5000
5001static void __init reg_init(void)
5002{
5003 u32 regval;
5004
5005 if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG))
5006 & gpll0_clk_src.status_mask))
5007 configure_pll(&gpll0_config, &gpll0_regs, 1);
5008
5009 if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG))
5010 & gpll1_clk_src.status_mask))
5011 configure_pll(&gpll1_config, &gpll1_regs, 1);
5012
5013 configure_pll(&mmpll0_config, &mmpll0_regs, 1);
5014 configure_pll(&mmpll1_config, &mmpll1_regs, 1);
5015 configure_pll(&mmpll3_config, &mmpll3_regs, 0);
5016 configure_pll(&lpapll0_config, &lpapll0_regs, 1);
5017
5018 /* Active GPLL0's aux output. This is needed by acpuclock. */
5019 regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG));
5020 regval |= BIT(PLL_AUX_OUTPUT);
5021 writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG));
5022
5023 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5024 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5025 regval |= BIT(0);
5026 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5027
5028 /*
5029 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5030 * register.
5031 */
5032 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
5033}
5034
5035static void __init msmcopper_clock_post_init(void)
5036{
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005037 clk_set_rate(&axi_clk_src.c, 333330000);
5038
5039 /* Set rates for single-rate clocks. */
5040 clk_set_rate(&usb30_master_clk_src.c,
5041 usb30_master_clk_src.freq_tbl[0].freq_hz);
5042 clk_set_rate(&tsif_ref_clk_src.c,
5043 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5044 clk_set_rate(&usb_hs_system_clk_src.c,
5045 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5046 clk_set_rate(&usb_hsic_clk_src.c,
5047 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5048 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5049 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5050 clk_set_rate(&usb_hsic_system_clk_src.c,
5051 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5052 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5053 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5054 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5055 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5056 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5057 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5058 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5059 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5060 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5061 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5062 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5063 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
5064 clk_set_rate(&audio_core_slimbus_core_clk_src.c,
5065 audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz);
5066}
5067
5068#define GCC_CC_PHYS 0xFC400000
5069#define GCC_CC_SIZE SZ_16K
5070
5071#define MMSS_CC_PHYS 0xFD8C0000
5072#define MMSS_CC_SIZE SZ_256K
5073
5074#define LPASS_CC_PHYS 0xFE000000
5075#define LPASS_CC_SIZE SZ_256K
5076
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005077#define MSS_CC_PHYS 0xFC980000
5078#define MSS_CC_SIZE SZ_16K
5079
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005080static void __init msmcopper_clock_pre_init(void)
5081{
5082 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5083 if (!virt_bases[GCC_BASE])
5084 panic("clock-copper: Unable to ioremap GCC memory!");
5085
5086 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5087 if (!virt_bases[MMSS_BASE])
5088 panic("clock-copper: Unable to ioremap MMSS_CC memory!");
5089
5090 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5091 if (!virt_bases[LPASS_BASE])
5092 panic("clock-copper: Unable to ioremap LPASS_CC memory!");
5093
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005094 virt_bases[MSS_BASE] = ioremap(MSS_CC_PHYS, MSS_CC_SIZE);
5095 if (!virt_bases[MSS_BASE])
5096 panic("clock-copper: Unable to ioremap MSS_CC memory!");
5097
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005098 clk_ops_local_pll.enable = copper_pll_clk_enable;
5099
5100 reg_init();
5101}
5102
5103struct clock_init_data msmcopper_clock_init_data __initdata = {
5104 .table = msm_clocks_copper,
5105 .size = ARRAY_SIZE(msm_clocks_copper),
5106 .pre_init = msmcopper_clock_pre_init,
5107 .post_init = msmcopper_clock_post_init,
5108};