blob: 68b1a63a178ca788eb8480dffcceee748a1efb9b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* $Id: pci_schizo.c,v 1.24 2002/01/23 11:27:32 davem Exp $
2 * pci_schizo.c: SCHIZO/TOMATILLO specific PCI controller support.
3 *
4 * Copyright (C) 2001, 2002, 2003 David S. Miller (davem@redhat.com)
5 */
6
7#include <linux/kernel.h>
8#include <linux/types.h>
9#include <linux/pci.h>
10#include <linux/init.h>
11#include <linux/slab.h>
12#include <linux/interrupt.h>
13
14#include <asm/pbm.h>
15#include <asm/iommu.h>
16#include <asm/irq.h>
17#include <asm/upa.h>
David S. Millerbb6743f2005-07-04 13:26:04 -070018#include <asm/pstate.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#include "pci_impl.h"
21#include "iommu_common.h"
22
23/* All SCHIZO registers are 64-bits. The following accessor
24 * routines are how they are accessed. The REG parameter
25 * is a physical address.
26 */
27#define schizo_read(__reg) \
28({ u64 __ret; \
29 __asm__ __volatile__("ldxa [%1] %2, %0" \
30 : "=r" (__ret) \
31 : "r" (__reg), "i" (ASI_PHYS_BYPASS_EC_E) \
32 : "memory"); \
33 __ret; \
34})
35#define schizo_write(__reg, __val) \
36 __asm__ __volatile__("stxa %0, [%1] %2" \
37 : /* no outputs */ \
38 : "r" (__val), "r" (__reg), \
39 "i" (ASI_PHYS_BYPASS_EC_E) \
40 : "memory")
41
42/* This is a convention that at least Excalibur and Merlin
43 * follow. I suppose the SCHIZO used in Starcat and friends
44 * will do similar.
45 *
46 * The only way I could see this changing is if the newlink
47 * block requires more space in Schizo's address space than
48 * they predicted, thus requiring an address space reorg when
49 * the newer Schizo is taped out.
50 */
51
52/* Streaming buffer control register. */
53#define SCHIZO_STRBUF_CTRL_LPTR 0x00000000000000f0UL /* LRU Lock Pointer */
54#define SCHIZO_STRBUF_CTRL_LENAB 0x0000000000000008UL /* LRU Lock Enable */
55#define SCHIZO_STRBUF_CTRL_RRDIS 0x0000000000000004UL /* Rerun Disable */
56#define SCHIZO_STRBUF_CTRL_DENAB 0x0000000000000002UL /* Diagnostic Mode Enable */
57#define SCHIZO_STRBUF_CTRL_ENAB 0x0000000000000001UL /* Streaming Buffer Enable */
58
59/* IOMMU control register. */
60#define SCHIZO_IOMMU_CTRL_RESV 0xfffffffff9000000UL /* Reserved */
61#define SCHIZO_IOMMU_CTRL_XLTESTAT 0x0000000006000000UL /* Translation Error Status */
62#define SCHIZO_IOMMU_CTRL_XLTEERR 0x0000000001000000UL /* Translation Error encountered */
63#define SCHIZO_IOMMU_CTRL_LCKEN 0x0000000000800000UL /* Enable translation locking */
64#define SCHIZO_IOMMU_CTRL_LCKPTR 0x0000000000780000UL /* Translation lock pointer */
65#define SCHIZO_IOMMU_CTRL_TSBSZ 0x0000000000070000UL /* TSB Size */
66#define SCHIZO_IOMMU_TSBSZ_1K 0x0000000000000000UL /* TSB Table 1024 8-byte entries */
67#define SCHIZO_IOMMU_TSBSZ_2K 0x0000000000010000UL /* TSB Table 2048 8-byte entries */
68#define SCHIZO_IOMMU_TSBSZ_4K 0x0000000000020000UL /* TSB Table 4096 8-byte entries */
69#define SCHIZO_IOMMU_TSBSZ_8K 0x0000000000030000UL /* TSB Table 8192 8-byte entries */
70#define SCHIZO_IOMMU_TSBSZ_16K 0x0000000000040000UL /* TSB Table 16k 8-byte entries */
71#define SCHIZO_IOMMU_TSBSZ_32K 0x0000000000050000UL /* TSB Table 32k 8-byte entries */
72#define SCHIZO_IOMMU_TSBSZ_64K 0x0000000000060000UL /* TSB Table 64k 8-byte entries */
73#define SCHIZO_IOMMU_TSBSZ_128K 0x0000000000070000UL /* TSB Table 128k 8-byte entries */
74#define SCHIZO_IOMMU_CTRL_RESV2 0x000000000000fff8UL /* Reserved */
75#define SCHIZO_IOMMU_CTRL_TBWSZ 0x0000000000000004UL /* Assumed page size, 0=8k 1=64k */
76#define SCHIZO_IOMMU_CTRL_DENAB 0x0000000000000002UL /* Diagnostic mode enable */
77#define SCHIZO_IOMMU_CTRL_ENAB 0x0000000000000001UL /* IOMMU Enable */
78
79/* Schizo config space address format is nearly identical to
80 * that of PSYCHO:
81 *
82 * 32 24 23 16 15 11 10 8 7 2 1 0
83 * ---------------------------------------------------------
84 * |0 0 0 0 0 0 0 0 0| bus | device | function | reg | 0 0 |
85 * ---------------------------------------------------------
86 */
87#define SCHIZO_CONFIG_BASE(PBM) ((PBM)->config_space)
88#define SCHIZO_CONFIG_ENCODE(BUS, DEVFN, REG) \
89 (((unsigned long)(BUS) << 16) | \
90 ((unsigned long)(DEVFN) << 8) | \
91 ((unsigned long)(REG)))
92
93static void *schizo_pci_config_mkaddr(struct pci_pbm_info *pbm,
94 unsigned char bus,
95 unsigned int devfn,
96 int where)
97{
98 if (!pbm)
99 return NULL;
100 bus -= pbm->pci_first_busno;
101 return (void *)
102 (SCHIZO_CONFIG_BASE(pbm) |
103 SCHIZO_CONFIG_ENCODE(bus, devfn, where));
104}
105
106/* Just make sure the bus number is in range. */
107static int schizo_out_of_range(struct pci_pbm_info *pbm,
108 unsigned char bus,
109 unsigned char devfn)
110{
111 if (bus < pbm->pci_first_busno ||
112 bus > pbm->pci_last_busno)
113 return 1;
114 return 0;
115}
116
117/* SCHIZO PCI configuration space accessors. */
118
119static int schizo_read_pci_cfg(struct pci_bus *bus_dev, unsigned int devfn,
120 int where, int size, u32 *value)
121{
122 struct pci_pbm_info *pbm = bus_dev->sysdata;
123 unsigned char bus = bus_dev->number;
124 u32 *addr;
125 u16 tmp16;
126 u8 tmp8;
127
128 switch (size) {
129 case 1:
130 *value = 0xff;
131 break;
132 case 2:
133 *value = 0xffff;
134 break;
135 case 4:
136 *value = 0xffffffff;
137 break;
138 }
139
140 addr = schizo_pci_config_mkaddr(pbm, bus, devfn, where);
141 if (!addr)
142 return PCIBIOS_SUCCESSFUL;
143
144 if (schizo_out_of_range(pbm, bus, devfn))
145 return PCIBIOS_SUCCESSFUL;
146 switch (size) {
147 case 1:
148 pci_config_read8((u8 *)addr, &tmp8);
149 *value = tmp8;
150 break;
151
152 case 2:
153 if (where & 0x01) {
154 printk("pci_read_config_word: misaligned reg [%x]\n",
155 where);
156 return PCIBIOS_SUCCESSFUL;
157 }
158 pci_config_read16((u16 *)addr, &tmp16);
159 *value = tmp16;
160 break;
161
162 case 4:
163 if (where & 0x03) {
164 printk("pci_read_config_dword: misaligned reg [%x]\n",
165 where);
166 return PCIBIOS_SUCCESSFUL;
167 }
168 pci_config_read32(addr, value);
169 break;
170 }
171 return PCIBIOS_SUCCESSFUL;
172}
173
174static int schizo_write_pci_cfg(struct pci_bus *bus_dev, unsigned int devfn,
175 int where, int size, u32 value)
176{
177 struct pci_pbm_info *pbm = bus_dev->sysdata;
178 unsigned char bus = bus_dev->number;
179 u32 *addr;
180
181 addr = schizo_pci_config_mkaddr(pbm, bus, devfn, where);
182 if (!addr)
183 return PCIBIOS_SUCCESSFUL;
184
185 if (schizo_out_of_range(pbm, bus, devfn))
186 return PCIBIOS_SUCCESSFUL;
187
188 switch (size) {
189 case 1:
190 pci_config_write8((u8 *)addr, value);
191 break;
192
193 case 2:
194 if (where & 0x01) {
195 printk("pci_write_config_word: misaligned reg [%x]\n",
196 where);
197 return PCIBIOS_SUCCESSFUL;
198 }
199 pci_config_write16((u16 *)addr, value);
200 break;
201
202 case 4:
203 if (where & 0x03) {
204 printk("pci_write_config_dword: misaligned reg [%x]\n",
205 where);
206 return PCIBIOS_SUCCESSFUL;
207 }
208
209 pci_config_write32(addr, value);
210 }
211 return PCIBIOS_SUCCESSFUL;
212}
213
214static struct pci_ops schizo_ops = {
215 .read = schizo_read_pci_cfg,
216 .write = schizo_write_pci_cfg,
217};
218
219/* SCHIZO interrupt mapping support. Unlike Psycho, for this controller the
220 * imap/iclr registers are per-PBM.
221 */
222#define SCHIZO_IMAP_BASE 0x1000UL
223#define SCHIZO_ICLR_BASE 0x1400UL
224
225static unsigned long schizo_imap_offset(unsigned long ino)
226{
227 return SCHIZO_IMAP_BASE + (ino * 8UL);
228}
229
230static unsigned long schizo_iclr_offset(unsigned long ino)
231{
232 return SCHIZO_ICLR_BASE + (ino * 8UL);
233}
234
235/* PCI SCHIZO INO number to Sparc PIL level. This table only matters for
236 * INOs which will not have an associated PCI device struct, ie. onboard
237 * EBUS devices and PCI controller internal error interrupts.
238 */
239static unsigned char schizo_pil_table[] = {
240/*0x00*/0, 0, 0, 0, /* PCI slot 0 Int A, B, C, D */
241/*0x04*/0, 0, 0, 0, /* PCI slot 1 Int A, B, C, D */
242/*0x08*/0, 0, 0, 0, /* PCI slot 2 Int A, B, C, D */
243/*0x0c*/0, 0, 0, 0, /* PCI slot 3 Int A, B, C, D */
244/*0x10*/0, 0, 0, 0, /* PCI slot 4 Int A, B, C, D */
245/*0x14*/0, 0, 0, 0, /* PCI slot 5 Int A, B, C, D */
246/*0x18*/4, /* SCSI */
247/*0x19*/4, /* second SCSI */
248/*0x1a*/0, /* UNKNOWN */
249/*0x1b*/0, /* UNKNOWN */
250/*0x1c*/8, /* Parallel */
251/*0x1d*/5, /* Ethernet */
252/*0x1e*/8, /* Firewire-1394 */
253/*0x1f*/9, /* USB */
254/*0x20*/13, /* Audio Record */
255/*0x21*/14, /* Audio Playback */
256/*0x22*/12, /* Serial */
257/*0x23*/4, /* EBUS I2C */
258/*0x24*/10, /* RTC Clock */
259/*0x25*/11, /* Floppy */
260/*0x26*/0, /* UNKNOWN */
261/*0x27*/0, /* UNKNOWN */
262/*0x28*/0, /* UNKNOWN */
263/*0x29*/0, /* UNKNOWN */
264/*0x2a*/10, /* UPA 1 */
265/*0x2b*/10, /* UPA 2 */
266/*0x2c*/0, /* UNKNOWN */
267/*0x2d*/0, /* UNKNOWN */
268/*0x2e*/0, /* UNKNOWN */
269/*0x2f*/0, /* UNKNOWN */
270/*0x30*/15, /* Uncorrectable ECC */
271/*0x31*/15, /* Correctable ECC */
272/*0x32*/15, /* PCI Bus A Error */
273/*0x33*/15, /* PCI Bus B Error */
274/*0x34*/15, /* Safari Bus Error */
275/*0x35*/0, /* Reserved */
276/*0x36*/0, /* Reserved */
277/*0x37*/0, /* Reserved */
278/*0x38*/0, /* Reserved for NewLink */
279/*0x39*/0, /* Reserved for NewLink */
280/*0x3a*/0, /* Reserved for NewLink */
281/*0x3b*/0, /* Reserved for NewLink */
282/*0x3c*/0, /* Reserved for NewLink */
283/*0x3d*/0, /* Reserved for NewLink */
284/*0x3e*/0, /* Reserved for NewLink */
285/*0x3f*/0, /* Reserved for NewLink */
286};
287
288static int __init schizo_ino_to_pil(struct pci_dev *pdev, unsigned int ino)
289{
290 int ret;
291
292 if (pdev &&
293 pdev->vendor == PCI_VENDOR_ID_SUN &&
294 pdev->device == PCI_DEVICE_ID_SUN_RIO_USB)
295 return 9;
296
297 ret = schizo_pil_table[ino];
298 if (ret == 0 && pdev == NULL) {
299 ret = 4;
300 } else if (ret == 0) {
301 switch ((pdev->class >> 16) & 0xff) {
302 case PCI_BASE_CLASS_STORAGE:
303 ret = 4;
304 break;
305
306 case PCI_BASE_CLASS_NETWORK:
307 ret = 6;
308 break;
309
310 case PCI_BASE_CLASS_DISPLAY:
311 ret = 9;
312 break;
313
314 case PCI_BASE_CLASS_MULTIMEDIA:
315 case PCI_BASE_CLASS_MEMORY:
316 case PCI_BASE_CLASS_BRIDGE:
317 case PCI_BASE_CLASS_SERIAL:
318 ret = 10;
319 break;
320
321 default:
322 ret = 4;
323 break;
324 };
325 }
326
327 return ret;
328}
329
David S. Millerbb6743f2005-07-04 13:26:04 -0700330static void tomatillo_wsync_handler(struct ino_bucket *bucket, void *_arg1, void *_arg2)
331{
332 unsigned long sync_reg = (unsigned long) _arg2;
333 u64 mask = 1 << (__irq_ino(__irq(bucket)) & IMAP_INO);
334 u64 val;
335 int limit;
336
337 schizo_write(sync_reg, mask);
338
339 limit = 100000;
340 val = 0;
341 while (--limit) {
342 val = schizo_read(sync_reg);
343 if (!(val & mask))
344 break;
345 }
346 if (limit <= 0) {
347 printk("tomatillo_wsync_handler: DMA won't sync [%lx:%lx]\n",
348 val, mask);
349 }
350
351 if (_arg1) {
352 static unsigned char cacheline[64]
353 __attribute__ ((aligned (64)));
354
355 __asm__ __volatile__("rd %%fprs, %0\n\t"
356 "or %0, %4, %1\n\t"
357 "wr %1, 0x0, %%fprs\n\t"
358 "stda %%f0, [%5] %6\n\t"
359 "wr %0, 0x0, %%fprs\n\t"
360 "membar #Sync"
361 : "=&r" (mask), "=&r" (val)
362 : "0" (mask), "1" (val),
363 "i" (FPRS_FEF), "r" (&cacheline[0]),
364 "i" (ASI_BLK_COMMIT_P));
365 }
366}
367
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368static unsigned int schizo_irq_build(struct pci_pbm_info *pbm,
369 struct pci_dev *pdev,
370 unsigned int ino)
371{
372 struct ino_bucket *bucket;
373 unsigned long imap, iclr;
374 unsigned long imap_off, iclr_off;
375 int pil, ign_fixup;
376
377 ino &= PCI_IRQ_INO;
378 imap_off = schizo_imap_offset(ino);
379
380 /* Now build the IRQ bucket. */
381 pil = schizo_ino_to_pil(pdev, ino);
382
383 if (PIL_RESERVED(pil))
384 BUG();
385
386 imap = pbm->pbm_regs + imap_off;
387 imap += 4;
388
389 iclr_off = schizo_iclr_offset(ino);
390 iclr = pbm->pbm_regs + iclr_off;
391 iclr += 4;
392
393 /* On Schizo, no inofixup occurs. This is because each
394 * INO has it's own IMAP register. On Psycho and Sabre
395 * there is only one IMAP register for each PCI slot even
396 * though four different INOs can be generated by each
397 * PCI slot.
398 *
399 * But, for JBUS variants (essentially, Tomatillo), we have
400 * to fixup the lowest bit of the interrupt group number.
401 */
402 ign_fixup = 0;
403 if (pbm->chip_type == PBM_CHIP_TYPE_TOMATILLO) {
404 if (pbm->portid & 1)
405 ign_fixup = (1 << 6);
406 }
407
408 bucket = __bucket(build_irq(pil, ign_fixup, iclr, imap));
409 bucket->flags |= IBF_PCI;
410
David S. Millerbb6743f2005-07-04 13:26:04 -0700411 if (pdev && pbm->chip_type == PBM_CHIP_TYPE_TOMATILLO) {
412 struct irq_desc *p = bucket->irq_info;
413
414 p->pre_handler = tomatillo_wsync_handler;
415 p->pre_handler_arg1 = ((pbm->chip_version <= 4) ?
416 (void *) 1 : (void *) 0);
417 p->pre_handler_arg2 = (void *) pbm->sync_reg;
418 }
419
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 return __irq(bucket);
421}
422
423/* SCHIZO error handling support. */
424enum schizo_error_type {
425 UE_ERR, CE_ERR, PCI_ERR, SAFARI_ERR
426};
427
428static DEFINE_SPINLOCK(stc_buf_lock);
429static unsigned long stc_error_buf[128];
430static unsigned long stc_tag_buf[16];
431static unsigned long stc_line_buf[16];
432
433#define SCHIZO_UE_INO 0x30 /* Uncorrectable ECC error */
434#define SCHIZO_CE_INO 0x31 /* Correctable ECC error */
435#define SCHIZO_PCIERR_A_INO 0x32 /* PBM A PCI bus error */
436#define SCHIZO_PCIERR_B_INO 0x33 /* PBM B PCI bus error */
437#define SCHIZO_SERR_INO 0x34 /* Safari interface error */
438
439struct pci_pbm_info *pbm_for_ino(struct pci_controller_info *p, u32 ino)
440{
441 ino &= IMAP_INO;
442 if (p->pbm_A.ino_bitmap & (1UL << ino))
443 return &p->pbm_A;
444 if (p->pbm_B.ino_bitmap & (1UL << ino))
445 return &p->pbm_B;
446
447 printk("PCI%d: No ino_bitmap entry for ino[%x], bitmaps "
448 "PBM_A[%016lx] PBM_B[%016lx]",
449 p->index, ino,
450 p->pbm_A.ino_bitmap,
451 p->pbm_B.ino_bitmap);
452 printk("PCI%d: Using PBM_A, report this problem immediately.\n",
453 p->index);
454
455 return &p->pbm_A;
456}
457
458static void schizo_clear_other_err_intr(struct pci_controller_info *p, int irq)
459{
460 struct pci_pbm_info *pbm;
461 struct ino_bucket *bucket;
462 unsigned long iclr;
463
464 /* Do not clear the interrupt for the other PCI bus.
465 *
466 * This "ACK both PBM IRQs" only needs to be performed
467 * for chip-wide error interrupts.
468 */
469 if ((irq & IMAP_INO) == SCHIZO_PCIERR_A_INO ||
470 (irq & IMAP_INO) == SCHIZO_PCIERR_B_INO)
471 return;
472
473 pbm = pbm_for_ino(p, irq);
474 if (pbm == &p->pbm_A)
475 pbm = &p->pbm_B;
476 else
477 pbm = &p->pbm_A;
478
479 irq = schizo_irq_build(pbm, NULL,
480 (pbm->portid << 6) | (irq & IMAP_INO));
481 bucket = __bucket(irq);
482 iclr = bucket->iclr;
483
484 upa_writel(ICLR_IDLE, iclr);
485}
486
487#define SCHIZO_STC_ERR 0xb800UL /* --> 0xba00 */
488#define SCHIZO_STC_TAG 0xba00UL /* --> 0xba80 */
489#define SCHIZO_STC_LINE 0xbb00UL /* --> 0xbb80 */
490
491#define SCHIZO_STCERR_WRITE 0x2UL
492#define SCHIZO_STCERR_READ 0x1UL
493
494#define SCHIZO_STCTAG_PPN 0x3fffffff00000000UL
495#define SCHIZO_STCTAG_VPN 0x00000000ffffe000UL
496#define SCHIZO_STCTAG_VALID 0x8000000000000000UL
497#define SCHIZO_STCTAG_READ 0x4000000000000000UL
498
499#define SCHIZO_STCLINE_LINDX 0x0000000007800000UL
500#define SCHIZO_STCLINE_SPTR 0x000000000007e000UL
501#define SCHIZO_STCLINE_LADDR 0x0000000000001fc0UL
502#define SCHIZO_STCLINE_EPTR 0x000000000000003fUL
503#define SCHIZO_STCLINE_VALID 0x0000000000600000UL
504#define SCHIZO_STCLINE_FOFN 0x0000000000180000UL
505
506static void __schizo_check_stc_error_pbm(struct pci_pbm_info *pbm,
507 enum schizo_error_type type)
508{
509 struct pci_strbuf *strbuf = &pbm->stc;
510 unsigned long regbase = pbm->pbm_regs;
511 unsigned long err_base, tag_base, line_base;
512 u64 control;
513 int i;
514
515 err_base = regbase + SCHIZO_STC_ERR;
516 tag_base = regbase + SCHIZO_STC_TAG;
517 line_base = regbase + SCHIZO_STC_LINE;
518
519 spin_lock(&stc_buf_lock);
520
521 /* This is __REALLY__ dangerous. When we put the
522 * streaming buffer into diagnostic mode to probe
523 * it's tags and error status, we _must_ clear all
524 * of the line tag valid bits before re-enabling
525 * the streaming buffer. If any dirty data lives
526 * in the STC when we do this, we will end up
527 * invalidating it before it has a chance to reach
528 * main memory.
529 */
530 control = schizo_read(strbuf->strbuf_control);
531 schizo_write(strbuf->strbuf_control,
532 (control | SCHIZO_STRBUF_CTRL_DENAB));
533 for (i = 0; i < 128; i++) {
534 unsigned long val;
535
536 val = schizo_read(err_base + (i * 8UL));
537 schizo_write(err_base + (i * 8UL), 0UL);
538 stc_error_buf[i] = val;
539 }
540 for (i = 0; i < 16; i++) {
541 stc_tag_buf[i] = schizo_read(tag_base + (i * 8UL));
542 stc_line_buf[i] = schizo_read(line_base + (i * 8UL));
543 schizo_write(tag_base + (i * 8UL), 0UL);
544 schizo_write(line_base + (i * 8UL), 0UL);
545 }
546
547 /* OK, state is logged, exit diagnostic mode. */
548 schizo_write(strbuf->strbuf_control, control);
549
550 for (i = 0; i < 16; i++) {
551 int j, saw_error, first, last;
552
553 saw_error = 0;
554 first = i * 8;
555 last = first + 8;
556 for (j = first; j < last; j++) {
557 unsigned long errval = stc_error_buf[j];
558 if (errval != 0) {
559 saw_error++;
560 printk("%s: STC_ERR(%d)[wr(%d)rd(%d)]\n",
561 pbm->name,
562 j,
563 (errval & SCHIZO_STCERR_WRITE) ? 1 : 0,
564 (errval & SCHIZO_STCERR_READ) ? 1 : 0);
565 }
566 }
567 if (saw_error != 0) {
568 unsigned long tagval = stc_tag_buf[i];
569 unsigned long lineval = stc_line_buf[i];
570 printk("%s: STC_TAG(%d)[PA(%016lx)VA(%08lx)V(%d)R(%d)]\n",
571 pbm->name,
572 i,
573 ((tagval & SCHIZO_STCTAG_PPN) >> 19UL),
574 (tagval & SCHIZO_STCTAG_VPN),
575 ((tagval & SCHIZO_STCTAG_VALID) ? 1 : 0),
576 ((tagval & SCHIZO_STCTAG_READ) ? 1 : 0));
577
578 /* XXX Should spit out per-bank error information... -DaveM */
579 printk("%s: STC_LINE(%d)[LIDX(%lx)SP(%lx)LADDR(%lx)EP(%lx)"
580 "V(%d)FOFN(%d)]\n",
581 pbm->name,
582 i,
583 ((lineval & SCHIZO_STCLINE_LINDX) >> 23UL),
584 ((lineval & SCHIZO_STCLINE_SPTR) >> 13UL),
585 ((lineval & SCHIZO_STCLINE_LADDR) >> 6UL),
586 ((lineval & SCHIZO_STCLINE_EPTR) >> 0UL),
587 ((lineval & SCHIZO_STCLINE_VALID) ? 1 : 0),
588 ((lineval & SCHIZO_STCLINE_FOFN) ? 1 : 0));
589 }
590 }
591
592 spin_unlock(&stc_buf_lock);
593}
594
595/* IOMMU is per-PBM in Schizo, so interrogate both for anonymous
596 * controller level errors.
597 */
598
599#define SCHIZO_IOMMU_TAG 0xa580UL
600#define SCHIZO_IOMMU_DATA 0xa600UL
601
602#define SCHIZO_IOMMU_TAG_CTXT 0x0000001ffe000000UL
603#define SCHIZO_IOMMU_TAG_ERRSTS 0x0000000001800000UL
604#define SCHIZO_IOMMU_TAG_ERR 0x0000000000400000UL
605#define SCHIZO_IOMMU_TAG_WRITE 0x0000000000200000UL
606#define SCHIZO_IOMMU_TAG_STREAM 0x0000000000100000UL
607#define SCHIZO_IOMMU_TAG_SIZE 0x0000000000080000UL
608#define SCHIZO_IOMMU_TAG_VPAGE 0x000000000007ffffUL
609
610#define SCHIZO_IOMMU_DATA_VALID 0x0000000100000000UL
611#define SCHIZO_IOMMU_DATA_CACHE 0x0000000040000000UL
612#define SCHIZO_IOMMU_DATA_PPAGE 0x000000003fffffffUL
613
614static void schizo_check_iommu_error_pbm(struct pci_pbm_info *pbm,
615 enum schizo_error_type type)
616{
617 struct pci_iommu *iommu = pbm->iommu;
618 unsigned long iommu_tag[16];
619 unsigned long iommu_data[16];
620 unsigned long flags;
621 u64 control;
622 int i;
623
624 spin_lock_irqsave(&iommu->lock, flags);
625 control = schizo_read(iommu->iommu_control);
626 if (control & SCHIZO_IOMMU_CTRL_XLTEERR) {
627 unsigned long base;
628 char *type_string;
629
630 /* Clear the error encountered bit. */
631 control &= ~SCHIZO_IOMMU_CTRL_XLTEERR;
632 schizo_write(iommu->iommu_control, control);
633
634 switch((control & SCHIZO_IOMMU_CTRL_XLTESTAT) >> 25UL) {
635 case 0:
636 type_string = "Protection Error";
637 break;
638 case 1:
639 type_string = "Invalid Error";
640 break;
641 case 2:
642 type_string = "TimeOut Error";
643 break;
644 case 3:
645 default:
646 type_string = "ECC Error";
647 break;
648 };
649 printk("%s: IOMMU Error, type[%s]\n",
650 pbm->name, type_string);
651
652 /* Put the IOMMU into diagnostic mode and probe
653 * it's TLB for entries with error status.
654 *
655 * It is very possible for another DVMA to occur
656 * while we do this probe, and corrupt the system
657 * further. But we are so screwed at this point
658 * that we are likely to crash hard anyways, so
659 * get as much diagnostic information to the
660 * console as we can.
661 */
662 schizo_write(iommu->iommu_control,
663 control | SCHIZO_IOMMU_CTRL_DENAB);
664
665 base = pbm->pbm_regs;
666
667 for (i = 0; i < 16; i++) {
668 iommu_tag[i] =
669 schizo_read(base + SCHIZO_IOMMU_TAG + (i * 8UL));
670 iommu_data[i] =
671 schizo_read(base + SCHIZO_IOMMU_DATA + (i * 8UL));
672
673 /* Now clear out the entry. */
674 schizo_write(base + SCHIZO_IOMMU_TAG + (i * 8UL), 0);
675 schizo_write(base + SCHIZO_IOMMU_DATA + (i * 8UL), 0);
676 }
677
678 /* Leave diagnostic mode. */
679 schizo_write(iommu->iommu_control, control);
680
681 for (i = 0; i < 16; i++) {
682 unsigned long tag, data;
683
684 tag = iommu_tag[i];
685 if (!(tag & SCHIZO_IOMMU_TAG_ERR))
686 continue;
687
688 data = iommu_data[i];
689 switch((tag & SCHIZO_IOMMU_TAG_ERRSTS) >> 23UL) {
690 case 0:
691 type_string = "Protection Error";
692 break;
693 case 1:
694 type_string = "Invalid Error";
695 break;
696 case 2:
697 type_string = "TimeOut Error";
698 break;
699 case 3:
700 default:
701 type_string = "ECC Error";
702 break;
703 };
704 printk("%s: IOMMU TAG(%d)[error(%s) ctx(%x) wr(%d) str(%d) "
705 "sz(%dK) vpg(%08lx)]\n",
706 pbm->name, i, type_string,
707 (int)((tag & SCHIZO_IOMMU_TAG_CTXT) >> 25UL),
708 ((tag & SCHIZO_IOMMU_TAG_WRITE) ? 1 : 0),
709 ((tag & SCHIZO_IOMMU_TAG_STREAM) ? 1 : 0),
710 ((tag & SCHIZO_IOMMU_TAG_SIZE) ? 64 : 8),
711 (tag & SCHIZO_IOMMU_TAG_VPAGE) << IOMMU_PAGE_SHIFT);
712 printk("%s: IOMMU DATA(%d)[valid(%d) cache(%d) ppg(%016lx)]\n",
713 pbm->name, i,
714 ((data & SCHIZO_IOMMU_DATA_VALID) ? 1 : 0),
715 ((data & SCHIZO_IOMMU_DATA_CACHE) ? 1 : 0),
716 (data & SCHIZO_IOMMU_DATA_PPAGE) << IOMMU_PAGE_SHIFT);
717 }
718 }
719 if (pbm->stc.strbuf_enabled)
720 __schizo_check_stc_error_pbm(pbm, type);
721 spin_unlock_irqrestore(&iommu->lock, flags);
722}
723
724static void schizo_check_iommu_error(struct pci_controller_info *p,
725 enum schizo_error_type type)
726{
727 schizo_check_iommu_error_pbm(&p->pbm_A, type);
728 schizo_check_iommu_error_pbm(&p->pbm_B, type);
729}
730
731/* Uncorrectable ECC error status gathering. */
732#define SCHIZO_UE_AFSR 0x10030UL
733#define SCHIZO_UE_AFAR 0x10038UL
734
735#define SCHIZO_UEAFSR_PPIO 0x8000000000000000UL /* Safari */
736#define SCHIZO_UEAFSR_PDRD 0x4000000000000000UL /* Safari/Tomatillo */
737#define SCHIZO_UEAFSR_PDWR 0x2000000000000000UL /* Safari */
738#define SCHIZO_UEAFSR_SPIO 0x1000000000000000UL /* Safari */
739#define SCHIZO_UEAFSR_SDMA 0x0800000000000000UL /* Safari/Tomatillo */
740#define SCHIZO_UEAFSR_ERRPNDG 0x0300000000000000UL /* Safari */
741#define SCHIZO_UEAFSR_BMSK 0x000003ff00000000UL /* Safari */
742#define SCHIZO_UEAFSR_QOFF 0x00000000c0000000UL /* Safari/Tomatillo */
743#define SCHIZO_UEAFSR_AID 0x000000001f000000UL /* Safari/Tomatillo */
744#define SCHIZO_UEAFSR_PARTIAL 0x0000000000800000UL /* Safari */
745#define SCHIZO_UEAFSR_OWNEDIN 0x0000000000400000UL /* Safari */
746#define SCHIZO_UEAFSR_MTAGSYND 0x00000000000f0000UL /* Safari */
747#define SCHIZO_UEAFSR_MTAG 0x000000000000e000UL /* Safari */
748#define SCHIZO_UEAFSR_ECCSYND 0x00000000000001ffUL /* Safari */
749
750static irqreturn_t schizo_ue_intr(int irq, void *dev_id, struct pt_regs *regs)
751{
752 struct pci_controller_info *p = dev_id;
753 unsigned long afsr_reg = p->pbm_B.controller_regs + SCHIZO_UE_AFSR;
754 unsigned long afar_reg = p->pbm_B.controller_regs + SCHIZO_UE_AFAR;
755 unsigned long afsr, afar, error_bits;
756 int reported, limit;
757
758 /* Latch uncorrectable error status. */
759 afar = schizo_read(afar_reg);
760
761 /* If either of the error pending bits are set in the
762 * AFSR, the error status is being actively updated by
763 * the hardware and we must re-read to get a clean value.
764 */
765 limit = 1000;
766 do {
767 afsr = schizo_read(afsr_reg);
768 } while ((afsr & SCHIZO_UEAFSR_ERRPNDG) != 0 && --limit);
769
770 /* Clear the primary/secondary error status bits. */
771 error_bits = afsr &
772 (SCHIZO_UEAFSR_PPIO | SCHIZO_UEAFSR_PDRD | SCHIZO_UEAFSR_PDWR |
773 SCHIZO_UEAFSR_SPIO | SCHIZO_UEAFSR_SDMA);
774 if (!error_bits)
775 return IRQ_NONE;
776 schizo_write(afsr_reg, error_bits);
777
778 /* Log the error. */
779 printk("PCI%d: Uncorrectable Error, primary error type[%s]\n",
780 p->index,
781 (((error_bits & SCHIZO_UEAFSR_PPIO) ?
782 "PIO" :
783 ((error_bits & SCHIZO_UEAFSR_PDRD) ?
784 "DMA Read" :
785 ((error_bits & SCHIZO_UEAFSR_PDWR) ?
786 "DMA Write" : "???")))));
787 printk("PCI%d: bytemask[%04lx] qword_offset[%lx] SAFARI_AID[%02lx]\n",
788 p->index,
789 (afsr & SCHIZO_UEAFSR_BMSK) >> 32UL,
790 (afsr & SCHIZO_UEAFSR_QOFF) >> 30UL,
791 (afsr & SCHIZO_UEAFSR_AID) >> 24UL);
792 printk("PCI%d: partial[%d] owned_in[%d] mtag[%lx] mtag_synd[%lx] ecc_sync[%lx]\n",
793 p->index,
794 (afsr & SCHIZO_UEAFSR_PARTIAL) ? 1 : 0,
795 (afsr & SCHIZO_UEAFSR_OWNEDIN) ? 1 : 0,
796 (afsr & SCHIZO_UEAFSR_MTAG) >> 13UL,
797 (afsr & SCHIZO_UEAFSR_MTAGSYND) >> 16UL,
798 (afsr & SCHIZO_UEAFSR_ECCSYND) >> 0UL);
799 printk("PCI%d: UE AFAR [%016lx]\n", p->index, afar);
800 printk("PCI%d: UE Secondary errors [", p->index);
801 reported = 0;
802 if (afsr & SCHIZO_UEAFSR_SPIO) {
803 reported++;
804 printk("(PIO)");
805 }
806 if (afsr & SCHIZO_UEAFSR_SDMA) {
807 reported++;
808 printk("(DMA)");
809 }
810 if (!reported)
811 printk("(none)");
812 printk("]\n");
813
814 /* Interrogate IOMMU for error status. */
815 schizo_check_iommu_error(p, UE_ERR);
816
817 schizo_clear_other_err_intr(p, irq);
818
819 return IRQ_HANDLED;
820}
821
822#define SCHIZO_CE_AFSR 0x10040UL
823#define SCHIZO_CE_AFAR 0x10048UL
824
825#define SCHIZO_CEAFSR_PPIO 0x8000000000000000UL
826#define SCHIZO_CEAFSR_PDRD 0x4000000000000000UL
827#define SCHIZO_CEAFSR_PDWR 0x2000000000000000UL
828#define SCHIZO_CEAFSR_SPIO 0x1000000000000000UL
829#define SCHIZO_CEAFSR_SDMA 0x0800000000000000UL
830#define SCHIZO_CEAFSR_ERRPNDG 0x0300000000000000UL
831#define SCHIZO_CEAFSR_BMSK 0x000003ff00000000UL
832#define SCHIZO_CEAFSR_QOFF 0x00000000c0000000UL
833#define SCHIZO_CEAFSR_AID 0x000000001f000000UL
834#define SCHIZO_CEAFSR_PARTIAL 0x0000000000800000UL
835#define SCHIZO_CEAFSR_OWNEDIN 0x0000000000400000UL
836#define SCHIZO_CEAFSR_MTAGSYND 0x00000000000f0000UL
837#define SCHIZO_CEAFSR_MTAG 0x000000000000e000UL
838#define SCHIZO_CEAFSR_ECCSYND 0x00000000000001ffUL
839
840static irqreturn_t schizo_ce_intr(int irq, void *dev_id, struct pt_regs *regs)
841{
842 struct pci_controller_info *p = dev_id;
843 unsigned long afsr_reg = p->pbm_B.controller_regs + SCHIZO_CE_AFSR;
844 unsigned long afar_reg = p->pbm_B.controller_regs + SCHIZO_CE_AFAR;
845 unsigned long afsr, afar, error_bits;
846 int reported, limit;
847
848 /* Latch error status. */
849 afar = schizo_read(afar_reg);
850
851 /* If either of the error pending bits are set in the
852 * AFSR, the error status is being actively updated by
853 * the hardware and we must re-read to get a clean value.
854 */
855 limit = 1000;
856 do {
857 afsr = schizo_read(afsr_reg);
858 } while ((afsr & SCHIZO_UEAFSR_ERRPNDG) != 0 && --limit);
859
860 /* Clear primary/secondary error status bits. */
861 error_bits = afsr &
862 (SCHIZO_CEAFSR_PPIO | SCHIZO_CEAFSR_PDRD | SCHIZO_CEAFSR_PDWR |
863 SCHIZO_CEAFSR_SPIO | SCHIZO_CEAFSR_SDMA);
864 if (!error_bits)
865 return IRQ_NONE;
866 schizo_write(afsr_reg, error_bits);
867
868 /* Log the error. */
869 printk("PCI%d: Correctable Error, primary error type[%s]\n",
870 p->index,
871 (((error_bits & SCHIZO_CEAFSR_PPIO) ?
872 "PIO" :
873 ((error_bits & SCHIZO_CEAFSR_PDRD) ?
874 "DMA Read" :
875 ((error_bits & SCHIZO_CEAFSR_PDWR) ?
876 "DMA Write" : "???")))));
877
878 /* XXX Use syndrome and afar to print out module string just like
879 * XXX UDB CE trap handler does... -DaveM
880 */
881 printk("PCI%d: bytemask[%04lx] qword_offset[%lx] SAFARI_AID[%02lx]\n",
882 p->index,
883 (afsr & SCHIZO_UEAFSR_BMSK) >> 32UL,
884 (afsr & SCHIZO_UEAFSR_QOFF) >> 30UL,
885 (afsr & SCHIZO_UEAFSR_AID) >> 24UL);
886 printk("PCI%d: partial[%d] owned_in[%d] mtag[%lx] mtag_synd[%lx] ecc_sync[%lx]\n",
887 p->index,
888 (afsr & SCHIZO_UEAFSR_PARTIAL) ? 1 : 0,
889 (afsr & SCHIZO_UEAFSR_OWNEDIN) ? 1 : 0,
890 (afsr & SCHIZO_UEAFSR_MTAG) >> 13UL,
891 (afsr & SCHIZO_UEAFSR_MTAGSYND) >> 16UL,
892 (afsr & SCHIZO_UEAFSR_ECCSYND) >> 0UL);
893 printk("PCI%d: CE AFAR [%016lx]\n", p->index, afar);
894 printk("PCI%d: CE Secondary errors [", p->index);
895 reported = 0;
896 if (afsr & SCHIZO_CEAFSR_SPIO) {
897 reported++;
898 printk("(PIO)");
899 }
900 if (afsr & SCHIZO_CEAFSR_SDMA) {
901 reported++;
902 printk("(DMA)");
903 }
904 if (!reported)
905 printk("(none)");
906 printk("]\n");
907
908 schizo_clear_other_err_intr(p, irq);
909
910 return IRQ_HANDLED;
911}
912
913#define SCHIZO_PCI_AFSR 0x2010UL
914#define SCHIZO_PCI_AFAR 0x2018UL
915
916#define SCHIZO_PCIAFSR_PMA 0x8000000000000000UL /* Schizo/Tomatillo */
917#define SCHIZO_PCIAFSR_PTA 0x4000000000000000UL /* Schizo/Tomatillo */
918#define SCHIZO_PCIAFSR_PRTRY 0x2000000000000000UL /* Schizo/Tomatillo */
919#define SCHIZO_PCIAFSR_PPERR 0x1000000000000000UL /* Schizo/Tomatillo */
920#define SCHIZO_PCIAFSR_PTTO 0x0800000000000000UL /* Schizo/Tomatillo */
921#define SCHIZO_PCIAFSR_PUNUS 0x0400000000000000UL /* Schizo */
922#define SCHIZO_PCIAFSR_SMA 0x0200000000000000UL /* Schizo/Tomatillo */
923#define SCHIZO_PCIAFSR_STA 0x0100000000000000UL /* Schizo/Tomatillo */
924#define SCHIZO_PCIAFSR_SRTRY 0x0080000000000000UL /* Schizo/Tomatillo */
925#define SCHIZO_PCIAFSR_SPERR 0x0040000000000000UL /* Schizo/Tomatillo */
926#define SCHIZO_PCIAFSR_STTO 0x0020000000000000UL /* Schizo/Tomatillo */
927#define SCHIZO_PCIAFSR_SUNUS 0x0010000000000000UL /* Schizo */
928#define SCHIZO_PCIAFSR_BMSK 0x000003ff00000000UL /* Schizo/Tomatillo */
929#define SCHIZO_PCIAFSR_BLK 0x0000000080000000UL /* Schizo/Tomatillo */
930#define SCHIZO_PCIAFSR_CFG 0x0000000040000000UL /* Schizo/Tomatillo */
931#define SCHIZO_PCIAFSR_MEM 0x0000000020000000UL /* Schizo/Tomatillo */
932#define SCHIZO_PCIAFSR_IO 0x0000000010000000UL /* Schizo/Tomatillo */
933
934#define SCHIZO_PCI_CTRL (0x2000UL)
935#define SCHIZO_PCICTRL_BUS_UNUS (1UL << 63UL) /* Safari */
936#define SCHIZO_PCICTRL_ARB_PRIO (0x1ff << 52UL) /* Tomatillo */
937#define SCHIZO_PCICTRL_ESLCK (1UL << 51UL) /* Safari */
938#define SCHIZO_PCICTRL_ERRSLOT (7UL << 48UL) /* Safari */
939#define SCHIZO_PCICTRL_TTO_ERR (1UL << 38UL) /* Safari/Tomatillo */
940#define SCHIZO_PCICTRL_RTRY_ERR (1UL << 37UL) /* Safari/Tomatillo */
941#define SCHIZO_PCICTRL_DTO_ERR (1UL << 36UL) /* Safari/Tomatillo */
942#define SCHIZO_PCICTRL_SBH_ERR (1UL << 35UL) /* Safari */
943#define SCHIZO_PCICTRL_SERR (1UL << 34UL) /* Safari/Tomatillo */
944#define SCHIZO_PCICTRL_PCISPD (1UL << 33UL) /* Safari */
945#define SCHIZO_PCICTRL_MRM_PREF (1UL << 30UL) /* Tomatillo */
946#define SCHIZO_PCICTRL_RDO_PREF (1UL << 29UL) /* Tomatillo */
947#define SCHIZO_PCICTRL_RDL_PREF (1UL << 28UL) /* Tomatillo */
948#define SCHIZO_PCICTRL_PTO (3UL << 24UL) /* Safari/Tomatillo */
949#define SCHIZO_PCICTRL_PTO_SHIFT 24UL
950#define SCHIZO_PCICTRL_TRWSW (7UL << 21UL) /* Tomatillo */
951#define SCHIZO_PCICTRL_F_TGT_A (1UL << 20UL) /* Tomatillo */
952#define SCHIZO_PCICTRL_S_DTO_INT (1UL << 19UL) /* Safari */
953#define SCHIZO_PCICTRL_F_TGT_RT (1UL << 19UL) /* Tomatillo */
954#define SCHIZO_PCICTRL_SBH_INT (1UL << 18UL) /* Safari */
955#define SCHIZO_PCICTRL_T_DTO_INT (1UL << 18UL) /* Tomatillo */
956#define SCHIZO_PCICTRL_EEN (1UL << 17UL) /* Safari/Tomatillo */
957#define SCHIZO_PCICTRL_PARK (1UL << 16UL) /* Safari/Tomatillo */
958#define SCHIZO_PCICTRL_PCIRST (1UL << 8UL) /* Safari */
959#define SCHIZO_PCICTRL_ARB_S (0x3fUL << 0UL) /* Safari */
960#define SCHIZO_PCICTRL_ARB_T (0xffUL << 0UL) /* Tomatillo */
961
962static irqreturn_t schizo_pcierr_intr_other(struct pci_pbm_info *pbm)
963{
964 unsigned long csr_reg, csr, csr_error_bits;
965 irqreturn_t ret = IRQ_NONE;
966 u16 stat;
967
968 csr_reg = pbm->pbm_regs + SCHIZO_PCI_CTRL;
969 csr = schizo_read(csr_reg);
970 csr_error_bits =
971 csr & (SCHIZO_PCICTRL_BUS_UNUS |
972 SCHIZO_PCICTRL_TTO_ERR |
973 SCHIZO_PCICTRL_RTRY_ERR |
974 SCHIZO_PCICTRL_DTO_ERR |
975 SCHIZO_PCICTRL_SBH_ERR |
976 SCHIZO_PCICTRL_SERR);
977 if (csr_error_bits) {
978 /* Clear the errors. */
979 schizo_write(csr_reg, csr);
980
981 /* Log 'em. */
982 if (csr_error_bits & SCHIZO_PCICTRL_BUS_UNUS)
983 printk("%s: Bus unusable error asserted.\n",
984 pbm->name);
985 if (csr_error_bits & SCHIZO_PCICTRL_TTO_ERR)
986 printk("%s: PCI TRDY# timeout error asserted.\n",
987 pbm->name);
988 if (csr_error_bits & SCHIZO_PCICTRL_RTRY_ERR)
989 printk("%s: PCI excessive retry error asserted.\n",
990 pbm->name);
991 if (csr_error_bits & SCHIZO_PCICTRL_DTO_ERR)
992 printk("%s: PCI discard timeout error asserted.\n",
993 pbm->name);
994 if (csr_error_bits & SCHIZO_PCICTRL_SBH_ERR)
995 printk("%s: PCI streaming byte hole error asserted.\n",
996 pbm->name);
997 if (csr_error_bits & SCHIZO_PCICTRL_SERR)
998 printk("%s: PCI SERR signal asserted.\n",
999 pbm->name);
1000 ret = IRQ_HANDLED;
1001 }
1002 pci_read_config_word(pbm->pci_bus->self, PCI_STATUS, &stat);
1003 if (stat & (PCI_STATUS_PARITY |
1004 PCI_STATUS_SIG_TARGET_ABORT |
1005 PCI_STATUS_REC_TARGET_ABORT |
1006 PCI_STATUS_REC_MASTER_ABORT |
1007 PCI_STATUS_SIG_SYSTEM_ERROR)) {
1008 printk("%s: PCI bus error, PCI_STATUS[%04x]\n",
1009 pbm->name, stat);
1010 pci_write_config_word(pbm->pci_bus->self, PCI_STATUS, 0xffff);
1011 ret = IRQ_HANDLED;
1012 }
1013 return ret;
1014}
1015
1016static irqreturn_t schizo_pcierr_intr(int irq, void *dev_id, struct pt_regs *regs)
1017{
1018 struct pci_pbm_info *pbm = dev_id;
1019 struct pci_controller_info *p = pbm->parent;
1020 unsigned long afsr_reg, afar_reg, base;
1021 unsigned long afsr, afar, error_bits;
1022 int reported;
1023
1024 base = pbm->pbm_regs;
1025
1026 afsr_reg = base + SCHIZO_PCI_AFSR;
1027 afar_reg = base + SCHIZO_PCI_AFAR;
1028
1029 /* Latch error status. */
1030 afar = schizo_read(afar_reg);
1031 afsr = schizo_read(afsr_reg);
1032
1033 /* Clear primary/secondary error status bits. */
1034 error_bits = afsr &
1035 (SCHIZO_PCIAFSR_PMA | SCHIZO_PCIAFSR_PTA |
1036 SCHIZO_PCIAFSR_PRTRY | SCHIZO_PCIAFSR_PPERR |
1037 SCHIZO_PCIAFSR_PTTO | SCHIZO_PCIAFSR_PUNUS |
1038 SCHIZO_PCIAFSR_SMA | SCHIZO_PCIAFSR_STA |
1039 SCHIZO_PCIAFSR_SRTRY | SCHIZO_PCIAFSR_SPERR |
1040 SCHIZO_PCIAFSR_STTO | SCHIZO_PCIAFSR_SUNUS);
1041 if (!error_bits)
1042 return schizo_pcierr_intr_other(pbm);
1043 schizo_write(afsr_reg, error_bits);
1044
1045 /* Log the error. */
1046 printk("%s: PCI Error, primary error type[%s]\n",
1047 pbm->name,
1048 (((error_bits & SCHIZO_PCIAFSR_PMA) ?
1049 "Master Abort" :
1050 ((error_bits & SCHIZO_PCIAFSR_PTA) ?
1051 "Target Abort" :
1052 ((error_bits & SCHIZO_PCIAFSR_PRTRY) ?
1053 "Excessive Retries" :
1054 ((error_bits & SCHIZO_PCIAFSR_PPERR) ?
1055 "Parity Error" :
1056 ((error_bits & SCHIZO_PCIAFSR_PTTO) ?
1057 "Timeout" :
1058 ((error_bits & SCHIZO_PCIAFSR_PUNUS) ?
1059 "Bus Unusable" : "???"))))))));
1060 printk("%s: bytemask[%04lx] was_block(%d) space(%s)\n",
1061 pbm->name,
1062 (afsr & SCHIZO_PCIAFSR_BMSK) >> 32UL,
1063 (afsr & SCHIZO_PCIAFSR_BLK) ? 1 : 0,
1064 ((afsr & SCHIZO_PCIAFSR_CFG) ?
1065 "Config" :
1066 ((afsr & SCHIZO_PCIAFSR_MEM) ?
1067 "Memory" :
1068 ((afsr & SCHIZO_PCIAFSR_IO) ?
1069 "I/O" : "???"))));
1070 printk("%s: PCI AFAR [%016lx]\n",
1071 pbm->name, afar);
1072 printk("%s: PCI Secondary errors [",
1073 pbm->name);
1074 reported = 0;
1075 if (afsr & SCHIZO_PCIAFSR_SMA) {
1076 reported++;
1077 printk("(Master Abort)");
1078 }
1079 if (afsr & SCHIZO_PCIAFSR_STA) {
1080 reported++;
1081 printk("(Target Abort)");
1082 }
1083 if (afsr & SCHIZO_PCIAFSR_SRTRY) {
1084 reported++;
1085 printk("(Excessive Retries)");
1086 }
1087 if (afsr & SCHIZO_PCIAFSR_SPERR) {
1088 reported++;
1089 printk("(Parity Error)");
1090 }
1091 if (afsr & SCHIZO_PCIAFSR_STTO) {
1092 reported++;
1093 printk("(Timeout)");
1094 }
1095 if (afsr & SCHIZO_PCIAFSR_SUNUS) {
1096 reported++;
1097 printk("(Bus Unusable)");
1098 }
1099 if (!reported)
1100 printk("(none)");
1101 printk("]\n");
1102
1103 /* For the error types shown, scan PBM's PCI bus for devices
1104 * which have logged that error type.
1105 */
1106
1107 /* If we see a Target Abort, this could be the result of an
1108 * IOMMU translation error of some sort. It is extremely
1109 * useful to log this information as usually it indicates
1110 * a bug in the IOMMU support code or a PCI device driver.
1111 */
1112 if (error_bits & (SCHIZO_PCIAFSR_PTA | SCHIZO_PCIAFSR_STA)) {
1113 schizo_check_iommu_error(p, PCI_ERR);
1114 pci_scan_for_target_abort(p, pbm, pbm->pci_bus);
1115 }
1116 if (error_bits & (SCHIZO_PCIAFSR_PMA | SCHIZO_PCIAFSR_SMA))
1117 pci_scan_for_master_abort(p, pbm, pbm->pci_bus);
1118
1119 /* For excessive retries, PSYCHO/PBM will abort the device
1120 * and there is no way to specifically check for excessive
1121 * retries in the config space status registers. So what
1122 * we hope is that we'll catch it via the master/target
1123 * abort events.
1124 */
1125
1126 if (error_bits & (SCHIZO_PCIAFSR_PPERR | SCHIZO_PCIAFSR_SPERR))
1127 pci_scan_for_parity_error(p, pbm, pbm->pci_bus);
1128
1129 schizo_clear_other_err_intr(p, irq);
1130
1131 return IRQ_HANDLED;
1132}
1133
1134#define SCHIZO_SAFARI_ERRLOG 0x10018UL
1135
1136#define SAFARI_ERRLOG_ERROUT 0x8000000000000000UL
1137
1138#define BUS_ERROR_BADCMD 0x4000000000000000UL /* Schizo/Tomatillo */
1139#define BUS_ERROR_SSMDIS 0x2000000000000000UL /* Safari */
1140#define BUS_ERROR_BADMA 0x1000000000000000UL /* Safari */
1141#define BUS_ERROR_BADMB 0x0800000000000000UL /* Safari */
1142#define BUS_ERROR_BADMC 0x0400000000000000UL /* Safari */
1143#define BUS_ERROR_SNOOP_GR 0x0000000000200000UL /* Tomatillo */
1144#define BUS_ERROR_SNOOP_PCI 0x0000000000100000UL /* Tomatillo */
1145#define BUS_ERROR_SNOOP_RD 0x0000000000080000UL /* Tomatillo */
1146#define BUS_ERROR_SNOOP_RDS 0x0000000000020000UL /* Tomatillo */
1147#define BUS_ERROR_SNOOP_RDSA 0x0000000000010000UL /* Tomatillo */
1148#define BUS_ERROR_SNOOP_OWN 0x0000000000008000UL /* Tomatillo */
1149#define BUS_ERROR_SNOOP_RDO 0x0000000000004000UL /* Tomatillo */
1150#define BUS_ERROR_CPU1PS 0x0000000000002000UL /* Safari */
1151#define BUS_ERROR_WDATA_PERR 0x0000000000002000UL /* Tomatillo */
1152#define BUS_ERROR_CPU1PB 0x0000000000001000UL /* Safari */
1153#define BUS_ERROR_CTRL_PERR 0x0000000000001000UL /* Tomatillo */
1154#define BUS_ERROR_CPU0PS 0x0000000000000800UL /* Safari */
1155#define BUS_ERROR_SNOOP_ERR 0x0000000000000800UL /* Tomatillo */
1156#define BUS_ERROR_CPU0PB 0x0000000000000400UL /* Safari */
1157#define BUS_ERROR_JBUS_ILL_B 0x0000000000000400UL /* Tomatillo */
1158#define BUS_ERROR_CIQTO 0x0000000000000200UL /* Safari */
1159#define BUS_ERROR_LPQTO 0x0000000000000100UL /* Safari */
1160#define BUS_ERROR_JBUS_ILL_C 0x0000000000000100UL /* Tomatillo */
1161#define BUS_ERROR_SFPQTO 0x0000000000000080UL /* Safari */
1162#define BUS_ERROR_UFPQTO 0x0000000000000040UL /* Safari */
1163#define BUS_ERROR_RD_PERR 0x0000000000000040UL /* Tomatillo */
1164#define BUS_ERROR_APERR 0x0000000000000020UL /* Safari/Tomatillo */
1165#define BUS_ERROR_UNMAP 0x0000000000000010UL /* Safari/Tomatillo */
1166#define BUS_ERROR_BUSERR 0x0000000000000004UL /* Safari/Tomatillo */
1167#define BUS_ERROR_TIMEOUT 0x0000000000000002UL /* Safari/Tomatillo */
1168#define BUS_ERROR_ILL 0x0000000000000001UL /* Safari */
1169
1170/* We only expect UNMAP errors here. The rest of the Safari errors
1171 * are marked fatal and thus cause a system reset.
1172 */
1173static irqreturn_t schizo_safarierr_intr(int irq, void *dev_id, struct pt_regs *regs)
1174{
1175 struct pci_controller_info *p = dev_id;
1176 u64 errlog;
1177
1178 errlog = schizo_read(p->pbm_B.controller_regs + SCHIZO_SAFARI_ERRLOG);
1179 schizo_write(p->pbm_B.controller_regs + SCHIZO_SAFARI_ERRLOG,
1180 errlog & ~(SAFARI_ERRLOG_ERROUT));
1181
1182 if (!(errlog & BUS_ERROR_UNMAP)) {
1183 printk("PCI%d: Unexpected Safari/JBUS error interrupt, errlog[%016lx]\n",
1184 p->index, errlog);
1185
1186 schizo_clear_other_err_intr(p, irq);
1187 return IRQ_HANDLED;
1188 }
1189
1190 printk("PCI%d: Safari/JBUS interrupt, UNMAPPED error, interrogating IOMMUs.\n",
1191 p->index);
1192 schizo_check_iommu_error(p, SAFARI_ERR);
1193
1194 schizo_clear_other_err_intr(p, irq);
1195 return IRQ_HANDLED;
1196}
1197
1198/* Nearly identical to PSYCHO equivalents... */
1199#define SCHIZO_ECC_CTRL 0x10020UL
1200#define SCHIZO_ECCCTRL_EE 0x8000000000000000UL /* Enable ECC Checking */
1201#define SCHIZO_ECCCTRL_UE 0x4000000000000000UL /* Enable UE Interrupts */
1202#define SCHIZO_ECCCTRL_CE 0x2000000000000000UL /* Enable CE INterrupts */
1203
1204#define SCHIZO_SAFARI_ERRCTRL 0x10008UL
1205#define SCHIZO_SAFERRCTRL_EN 0x8000000000000000UL
1206#define SCHIZO_SAFARI_IRQCTRL 0x10010UL
1207#define SCHIZO_SAFIRQCTRL_EN 0x8000000000000000UL
1208
1209/* How the Tomatillo IRQs are routed around is pure guesswork here.
1210 *
1211 * All the Tomatillo devices I see in prtconf dumps seem to have only
1212 * a single PCI bus unit attached to it. It would seem they are seperate
1213 * devices because their PortID (ie. JBUS ID) values are all different
1214 * and thus the registers are mapped to totally different locations.
1215 *
1216 * However, two Tomatillo's look "similar" in that the only difference
1217 * in their PortID is the lowest bit.
1218 *
1219 * So if we were to ignore this lower bit, it certainly looks like two
1220 * PCI bus units of the same Tomatillo. I still have not really
1221 * figured this out...
1222 */
1223static void __init tomatillo_register_error_handlers(struct pci_controller_info *p)
1224{
1225 struct pci_pbm_info *pbm;
1226 unsigned int irq;
1227 struct ino_bucket *bucket;
1228 u64 tmp, err_mask, err_no_mask;
1229
1230 /* Build IRQs and register handlers. */
1231 pbm = pbm_for_ino(p, SCHIZO_UE_INO);
1232 irq = schizo_irq_build(pbm, NULL, (pbm->portid << 6) | SCHIZO_UE_INO);
1233 if (request_irq(irq, schizo_ue_intr,
1234 SA_SHIRQ, "TOMATILLO UE", p) < 0) {
1235 prom_printf("%s: Cannot register UE interrupt.\n",
1236 pbm->name);
1237 prom_halt();
1238 }
1239 bucket = __bucket(irq);
1240 tmp = upa_readl(bucket->imap);
1241 upa_writel(tmp, (pbm->pbm_regs +
1242 schizo_imap_offset(SCHIZO_UE_INO) + 4));
1243
1244 pbm = pbm_for_ino(p, SCHIZO_CE_INO);
1245 irq = schizo_irq_build(pbm, NULL, (pbm->portid << 6) | SCHIZO_CE_INO);
1246 if (request_irq(irq, schizo_ce_intr,
1247 SA_SHIRQ, "TOMATILLO CE", p) < 0) {
1248 prom_printf("%s: Cannot register CE interrupt.\n",
1249 pbm->name);
1250 prom_halt();
1251 }
1252 bucket = __bucket(irq);
1253 tmp = upa_readl(bucket->imap);
1254 upa_writel(tmp, (pbm->pbm_regs +
1255 schizo_imap_offset(SCHIZO_CE_INO) + 4));
1256
1257 pbm = pbm_for_ino(p, SCHIZO_PCIERR_A_INO);
1258 irq = schizo_irq_build(pbm, NULL, ((pbm->portid << 6) |
1259 SCHIZO_PCIERR_A_INO));
1260 if (request_irq(irq, schizo_pcierr_intr,
1261 SA_SHIRQ, "TOMATILLO PCIERR", pbm) < 0) {
1262 prom_printf("%s: Cannot register PBM A PciERR interrupt.\n",
1263 pbm->name);
1264 prom_halt();
1265 }
1266 bucket = __bucket(irq);
1267 tmp = upa_readl(bucket->imap);
1268 upa_writel(tmp, (pbm->pbm_regs +
1269 schizo_imap_offset(SCHIZO_PCIERR_A_INO) + 4));
1270
1271 pbm = pbm_for_ino(p, SCHIZO_PCIERR_B_INO);
1272 irq = schizo_irq_build(pbm, NULL, ((pbm->portid << 6) |
1273 SCHIZO_PCIERR_B_INO));
1274 if (request_irq(irq, schizo_pcierr_intr,
1275 SA_SHIRQ, "TOMATILLO PCIERR", pbm) < 0) {
1276 prom_printf("%s: Cannot register PBM B PciERR interrupt.\n",
1277 pbm->name);
1278 prom_halt();
1279 }
1280 bucket = __bucket(irq);
1281 tmp = upa_readl(bucket->imap);
1282 upa_writel(tmp, (pbm->pbm_regs +
1283 schizo_imap_offset(SCHIZO_PCIERR_B_INO) + 4));
1284
1285 pbm = pbm_for_ino(p, SCHIZO_SERR_INO);
1286 irq = schizo_irq_build(pbm, NULL, (pbm->portid << 6) | SCHIZO_SERR_INO);
1287 if (request_irq(irq, schizo_safarierr_intr,
1288 SA_SHIRQ, "TOMATILLO SERR", p) < 0) {
1289 prom_printf("%s: Cannot register SafariERR interrupt.\n",
1290 pbm->name);
1291 prom_halt();
1292 }
1293 bucket = __bucket(irq);
1294 tmp = upa_readl(bucket->imap);
1295 upa_writel(tmp, (pbm->pbm_regs +
1296 schizo_imap_offset(SCHIZO_SERR_INO) + 4));
1297
1298 /* Enable UE and CE interrupts for controller. */
1299 schizo_write(p->pbm_A.controller_regs + SCHIZO_ECC_CTRL,
1300 (SCHIZO_ECCCTRL_EE |
1301 SCHIZO_ECCCTRL_UE |
1302 SCHIZO_ECCCTRL_CE));
1303
1304 schizo_write(p->pbm_B.controller_regs + SCHIZO_ECC_CTRL,
1305 (SCHIZO_ECCCTRL_EE |
1306 SCHIZO_ECCCTRL_UE |
1307 SCHIZO_ECCCTRL_CE));
1308
1309 /* Enable PCI Error interrupts and clear error
1310 * bits.
1311 */
1312 err_mask = (SCHIZO_PCICTRL_BUS_UNUS |
1313 SCHIZO_PCICTRL_TTO_ERR |
1314 SCHIZO_PCICTRL_RTRY_ERR |
1315 SCHIZO_PCICTRL_SERR |
1316 SCHIZO_PCICTRL_EEN);
1317
1318 err_no_mask = SCHIZO_PCICTRL_DTO_ERR;
1319
1320 tmp = schizo_read(p->pbm_A.pbm_regs + SCHIZO_PCI_CTRL);
1321 tmp |= err_mask;
1322 tmp &= ~err_no_mask;
1323 schizo_write(p->pbm_A.pbm_regs + SCHIZO_PCI_CTRL, tmp);
1324
1325 tmp = schizo_read(p->pbm_B.pbm_regs + SCHIZO_PCI_CTRL);
1326 tmp |= err_mask;
1327 tmp &= ~err_no_mask;
1328 schizo_write(p->pbm_B.pbm_regs + SCHIZO_PCI_CTRL, tmp);
1329
1330 err_mask = (SCHIZO_PCIAFSR_PMA | SCHIZO_PCIAFSR_PTA |
1331 SCHIZO_PCIAFSR_PRTRY | SCHIZO_PCIAFSR_PPERR |
1332 SCHIZO_PCIAFSR_PTTO |
1333 SCHIZO_PCIAFSR_SMA | SCHIZO_PCIAFSR_STA |
1334 SCHIZO_PCIAFSR_SRTRY | SCHIZO_PCIAFSR_SPERR |
1335 SCHIZO_PCIAFSR_STTO);
1336
1337 schizo_write(p->pbm_A.pbm_regs + SCHIZO_PCI_AFSR, err_mask);
1338 schizo_write(p->pbm_B.pbm_regs + SCHIZO_PCI_AFSR, err_mask);
1339
1340 err_mask = (BUS_ERROR_BADCMD | BUS_ERROR_SNOOP_GR |
1341 BUS_ERROR_SNOOP_PCI | BUS_ERROR_SNOOP_RD |
1342 BUS_ERROR_SNOOP_RDS | BUS_ERROR_SNOOP_RDSA |
1343 BUS_ERROR_SNOOP_OWN | BUS_ERROR_SNOOP_RDO |
1344 BUS_ERROR_WDATA_PERR | BUS_ERROR_CTRL_PERR |
1345 BUS_ERROR_SNOOP_ERR | BUS_ERROR_JBUS_ILL_B |
1346 BUS_ERROR_JBUS_ILL_C | BUS_ERROR_RD_PERR |
1347 BUS_ERROR_APERR | BUS_ERROR_UNMAP |
1348 BUS_ERROR_BUSERR | BUS_ERROR_TIMEOUT);
1349
1350 schizo_write(p->pbm_A.controller_regs + SCHIZO_SAFARI_ERRCTRL,
1351 (SCHIZO_SAFERRCTRL_EN | err_mask));
1352 schizo_write(p->pbm_B.controller_regs + SCHIZO_SAFARI_ERRCTRL,
1353 (SCHIZO_SAFERRCTRL_EN | err_mask));
1354
1355 schizo_write(p->pbm_A.controller_regs + SCHIZO_SAFARI_IRQCTRL,
1356 (SCHIZO_SAFIRQCTRL_EN | (BUS_ERROR_UNMAP)));
1357 schizo_write(p->pbm_B.controller_regs + SCHIZO_SAFARI_IRQCTRL,
1358 (SCHIZO_SAFIRQCTRL_EN | (BUS_ERROR_UNMAP)));
1359}
1360
1361static void __init schizo_register_error_handlers(struct pci_controller_info *p)
1362{
1363 struct pci_pbm_info *pbm;
1364 unsigned int irq;
1365 struct ino_bucket *bucket;
1366 u64 tmp, err_mask, err_no_mask;
1367
1368 /* Build IRQs and register handlers. */
1369 pbm = pbm_for_ino(p, SCHIZO_UE_INO);
1370 irq = schizo_irq_build(pbm, NULL, (pbm->portid << 6) | SCHIZO_UE_INO);
1371 if (request_irq(irq, schizo_ue_intr,
1372 SA_SHIRQ, "SCHIZO UE", p) < 0) {
1373 prom_printf("%s: Cannot register UE interrupt.\n",
1374 pbm->name);
1375 prom_halt();
1376 }
1377 bucket = __bucket(irq);
1378 tmp = upa_readl(bucket->imap);
1379 upa_writel(tmp, (pbm->pbm_regs + schizo_imap_offset(SCHIZO_UE_INO) + 4));
1380
1381 pbm = pbm_for_ino(p, SCHIZO_CE_INO);
1382 irq = schizo_irq_build(pbm, NULL, (pbm->portid << 6) | SCHIZO_CE_INO);
1383 if (request_irq(irq, schizo_ce_intr,
1384 SA_SHIRQ, "SCHIZO CE", p) < 0) {
1385 prom_printf("%s: Cannot register CE interrupt.\n",
1386 pbm->name);
1387 prom_halt();
1388 }
1389 bucket = __bucket(irq);
1390 tmp = upa_readl(bucket->imap);
1391 upa_writel(tmp, (pbm->pbm_regs + schizo_imap_offset(SCHIZO_CE_INO) + 4));
1392
1393 pbm = pbm_for_ino(p, SCHIZO_PCIERR_A_INO);
1394 irq = schizo_irq_build(pbm, NULL, (pbm->portid << 6) | SCHIZO_PCIERR_A_INO);
1395 if (request_irq(irq, schizo_pcierr_intr,
1396 SA_SHIRQ, "SCHIZO PCIERR", pbm) < 0) {
1397 prom_printf("%s: Cannot register PBM A PciERR interrupt.\n",
1398 pbm->name);
1399 prom_halt();
1400 }
1401 bucket = __bucket(irq);
1402 tmp = upa_readl(bucket->imap);
1403 upa_writel(tmp, (pbm->pbm_regs + schizo_imap_offset(SCHIZO_PCIERR_A_INO) + 4));
1404
1405 pbm = pbm_for_ino(p, SCHIZO_PCIERR_B_INO);
1406 irq = schizo_irq_build(pbm, NULL, (pbm->portid << 6) | SCHIZO_PCIERR_B_INO);
1407 if (request_irq(irq, schizo_pcierr_intr,
1408 SA_SHIRQ, "SCHIZO PCIERR", &p->pbm_B) < 0) {
1409 prom_printf("%s: Cannot register PBM B PciERR interrupt.\n",
1410 pbm->name);
1411 prom_halt();
1412 }
1413 bucket = __bucket(irq);
1414 tmp = upa_readl(bucket->imap);
1415 upa_writel(tmp, (pbm->pbm_regs + schizo_imap_offset(SCHIZO_PCIERR_B_INO) + 4));
1416
1417 pbm = pbm_for_ino(p, SCHIZO_SERR_INO);
1418 irq = schizo_irq_build(pbm, NULL, (pbm->portid << 6) | SCHIZO_SERR_INO);
1419 if (request_irq(irq, schizo_safarierr_intr,
1420 SA_SHIRQ, "SCHIZO SERR", p) < 0) {
1421 prom_printf("%s: Cannot register SafariERR interrupt.\n",
1422 pbm->name);
1423 prom_halt();
1424 }
1425 bucket = __bucket(irq);
1426 tmp = upa_readl(bucket->imap);
1427 upa_writel(tmp, (pbm->pbm_regs + schizo_imap_offset(SCHIZO_SERR_INO) + 4));
1428
1429 /* Enable UE and CE interrupts for controller. */
1430 schizo_write(p->pbm_A.controller_regs + SCHIZO_ECC_CTRL,
1431 (SCHIZO_ECCCTRL_EE |
1432 SCHIZO_ECCCTRL_UE |
1433 SCHIZO_ECCCTRL_CE));
1434
1435 err_mask = (SCHIZO_PCICTRL_BUS_UNUS |
1436 SCHIZO_PCICTRL_ESLCK |
1437 SCHIZO_PCICTRL_TTO_ERR |
1438 SCHIZO_PCICTRL_RTRY_ERR |
1439 SCHIZO_PCICTRL_SBH_ERR |
1440 SCHIZO_PCICTRL_SERR |
1441 SCHIZO_PCICTRL_EEN);
1442
1443 err_no_mask = (SCHIZO_PCICTRL_DTO_ERR |
1444 SCHIZO_PCICTRL_SBH_INT);
1445
1446 /* Enable PCI Error interrupts and clear error
1447 * bits for each PBM.
1448 */
1449 tmp = schizo_read(p->pbm_A.pbm_regs + SCHIZO_PCI_CTRL);
1450 tmp |= err_mask;
1451 tmp &= ~err_no_mask;
1452 schizo_write(p->pbm_A.pbm_regs + SCHIZO_PCI_CTRL, tmp);
1453
1454 schizo_write(p->pbm_A.pbm_regs + SCHIZO_PCI_AFSR,
1455 (SCHIZO_PCIAFSR_PMA | SCHIZO_PCIAFSR_PTA |
1456 SCHIZO_PCIAFSR_PRTRY | SCHIZO_PCIAFSR_PPERR |
1457 SCHIZO_PCIAFSR_PTTO | SCHIZO_PCIAFSR_PUNUS |
1458 SCHIZO_PCIAFSR_SMA | SCHIZO_PCIAFSR_STA |
1459 SCHIZO_PCIAFSR_SRTRY | SCHIZO_PCIAFSR_SPERR |
1460 SCHIZO_PCIAFSR_STTO | SCHIZO_PCIAFSR_SUNUS));
1461
1462 tmp = schizo_read(p->pbm_B.pbm_regs + SCHIZO_PCI_CTRL);
1463 tmp |= err_mask;
1464 tmp &= ~err_no_mask;
1465 schizo_write(p->pbm_B.pbm_regs + SCHIZO_PCI_CTRL, tmp);
1466
1467 schizo_write(p->pbm_B.pbm_regs + SCHIZO_PCI_AFSR,
1468 (SCHIZO_PCIAFSR_PMA | SCHIZO_PCIAFSR_PTA |
1469 SCHIZO_PCIAFSR_PRTRY | SCHIZO_PCIAFSR_PPERR |
1470 SCHIZO_PCIAFSR_PTTO | SCHIZO_PCIAFSR_PUNUS |
1471 SCHIZO_PCIAFSR_SMA | SCHIZO_PCIAFSR_STA |
1472 SCHIZO_PCIAFSR_SRTRY | SCHIZO_PCIAFSR_SPERR |
1473 SCHIZO_PCIAFSR_STTO | SCHIZO_PCIAFSR_SUNUS));
1474
1475 /* Make all Safari error conditions fatal except unmapped
1476 * errors which we make generate interrupts.
1477 */
1478 err_mask = (BUS_ERROR_BADCMD | BUS_ERROR_SSMDIS |
1479 BUS_ERROR_BADMA | BUS_ERROR_BADMB |
1480 BUS_ERROR_BADMC |
1481 BUS_ERROR_CPU1PS | BUS_ERROR_CPU1PB |
1482 BUS_ERROR_CPU0PS | BUS_ERROR_CPU0PB |
1483 BUS_ERROR_CIQTO |
1484 BUS_ERROR_LPQTO | BUS_ERROR_SFPQTO |
1485 BUS_ERROR_UFPQTO | BUS_ERROR_APERR |
1486 BUS_ERROR_BUSERR | BUS_ERROR_TIMEOUT |
1487 BUS_ERROR_ILL);
1488#if 1
1489 /* XXX Something wrong with some Excalibur systems
1490 * XXX Sun is shipping. The behavior on a 2-cpu
1491 * XXX machine is that both CPU1 parity error bits
1492 * XXX are set and are immediately set again when
1493 * XXX their error status bits are cleared. Just
1494 * XXX ignore them for now. -DaveM
1495 */
1496 err_mask &= ~(BUS_ERROR_CPU1PS | BUS_ERROR_CPU1PB |
1497 BUS_ERROR_CPU0PS | BUS_ERROR_CPU0PB);
1498#endif
1499
1500 schizo_write(p->pbm_A.controller_regs + SCHIZO_SAFARI_ERRCTRL,
1501 (SCHIZO_SAFERRCTRL_EN | err_mask));
1502
1503 schizo_write(p->pbm_A.controller_regs + SCHIZO_SAFARI_IRQCTRL,
1504 (SCHIZO_SAFIRQCTRL_EN | (BUS_ERROR_UNMAP)));
1505}
1506
1507static void __init pbm_config_busmastering(struct pci_pbm_info *pbm)
1508{
1509 u8 *addr;
1510
1511 /* Set cache-line size to 64 bytes, this is actually
1512 * a nop but I do it for completeness.
1513 */
1514 addr = schizo_pci_config_mkaddr(pbm, pbm->pci_first_busno,
1515 0, PCI_CACHE_LINE_SIZE);
1516 pci_config_write8(addr, 64 / sizeof(u32));
1517
1518 /* Set PBM latency timer to 64 PCI clocks. */
1519 addr = schizo_pci_config_mkaddr(pbm, pbm->pci_first_busno,
1520 0, PCI_LATENCY_TIMER);
1521 pci_config_write8(addr, 64);
1522}
1523
1524static void __init pbm_scan_bus(struct pci_controller_info *p,
1525 struct pci_pbm_info *pbm)
1526{
1527 struct pcidev_cookie *cookie = kmalloc(sizeof(*cookie), GFP_KERNEL);
1528
1529 if (!cookie) {
1530 prom_printf("%s: Critical allocation failure.\n", pbm->name);
1531 prom_halt();
1532 }
1533
1534 /* All we care about is the PBM. */
1535 memset(cookie, 0, sizeof(*cookie));
1536 cookie->pbm = pbm;
1537
1538 pbm->pci_bus = pci_scan_bus(pbm->pci_first_busno,
1539 p->pci_ops,
1540 pbm);
1541 pci_fixup_host_bridge_self(pbm->pci_bus);
1542 pbm->pci_bus->self->sysdata = cookie;
1543
1544 pci_fill_in_pbm_cookies(pbm->pci_bus, pbm, pbm->prom_node);
1545 pci_record_assignments(pbm, pbm->pci_bus);
1546 pci_assign_unassigned(pbm, pbm->pci_bus);
1547 pci_fixup_irq(pbm, pbm->pci_bus);
1548 pci_determine_66mhz_disposition(pbm, pbm->pci_bus);
1549 pci_setup_busmastering(pbm, pbm->pci_bus);
1550}
1551
1552static void __init __schizo_scan_bus(struct pci_controller_info *p,
1553 int chip_type)
1554{
1555 if (!p->pbm_B.prom_node || !p->pbm_A.prom_node) {
1556 printk("PCI: Only one PCI bus module of controller found.\n");
1557 printk("PCI: Ignoring entire controller.\n");
1558 return;
1559 }
1560
1561 pbm_config_busmastering(&p->pbm_B);
1562 p->pbm_B.is_66mhz_capable =
1563 prom_getbool(p->pbm_B.prom_node, "66mhz-capable");
1564 pbm_config_busmastering(&p->pbm_A);
1565 p->pbm_A.is_66mhz_capable =
1566 prom_getbool(p->pbm_A.prom_node, "66mhz-capable");
1567 pbm_scan_bus(p, &p->pbm_B);
1568 pbm_scan_bus(p, &p->pbm_A);
1569
1570 /* After the PCI bus scan is complete, we can register
1571 * the error interrupt handlers.
1572 */
1573 if (chip_type == PBM_CHIP_TYPE_TOMATILLO)
1574 tomatillo_register_error_handlers(p);
1575 else
1576 schizo_register_error_handlers(p);
1577}
1578
1579static void __init schizo_scan_bus(struct pci_controller_info *p)
1580{
1581 __schizo_scan_bus(p, PBM_CHIP_TYPE_SCHIZO);
1582}
1583
1584static void __init tomatillo_scan_bus(struct pci_controller_info *p)
1585{
1586 __schizo_scan_bus(p, PBM_CHIP_TYPE_TOMATILLO);
1587}
1588
1589static void __init schizo_base_address_update(struct pci_dev *pdev, int resource)
1590{
1591 struct pcidev_cookie *pcp = pdev->sysdata;
1592 struct pci_pbm_info *pbm = pcp->pbm;
1593 struct resource *res, *root;
1594 u32 reg;
1595 int where, size, is_64bit;
1596
1597 res = &pdev->resource[resource];
1598 if (resource < 6) {
1599 where = PCI_BASE_ADDRESS_0 + (resource * 4);
1600 } else if (resource == PCI_ROM_RESOURCE) {
1601 where = pdev->rom_base_reg;
1602 } else {
1603 /* Somebody might have asked allocation of a non-standard resource */
1604 return;
1605 }
1606
1607 is_64bit = 0;
1608 if (res->flags & IORESOURCE_IO)
1609 root = &pbm->io_space;
1610 else {
1611 root = &pbm->mem_space;
1612 if ((res->flags & PCI_BASE_ADDRESS_MEM_TYPE_MASK)
1613 == PCI_BASE_ADDRESS_MEM_TYPE_64)
1614 is_64bit = 1;
1615 }
1616
1617 size = res->end - res->start;
1618 pci_read_config_dword(pdev, where, &reg);
1619 reg = ((reg & size) |
1620 (((u32)(res->start - root->start)) & ~size));
1621 if (resource == PCI_ROM_RESOURCE) {
1622 reg |= PCI_ROM_ADDRESS_ENABLE;
1623 res->flags |= IORESOURCE_ROM_ENABLE;
1624 }
1625 pci_write_config_dword(pdev, where, reg);
1626
1627 /* This knows that the upper 32-bits of the address
1628 * must be zero. Our PCI common layer enforces this.
1629 */
1630 if (is_64bit)
1631 pci_write_config_dword(pdev, where + 4, 0);
1632}
1633
1634static void __init schizo_resource_adjust(struct pci_dev *pdev,
1635 struct resource *res,
1636 struct resource *root)
1637{
1638 res->start += root->start;
1639 res->end += root->start;
1640}
1641
1642/* Use ranges property to determine where PCI MEM, I/O, and Config
1643 * space are for this PCI bus module.
1644 */
1645static void schizo_determine_mem_io_space(struct pci_pbm_info *pbm)
1646{
1647 int i, saw_cfg, saw_mem, saw_io;
1648
1649 saw_cfg = saw_mem = saw_io = 0;
1650 for (i = 0; i < pbm->num_pbm_ranges; i++) {
1651 struct linux_prom_pci_ranges *pr = &pbm->pbm_ranges[i];
1652 unsigned long a;
1653 int type;
1654
1655 type = (pr->child_phys_hi >> 24) & 0x3;
1656 a = (((unsigned long)pr->parent_phys_hi << 32UL) |
1657 ((unsigned long)pr->parent_phys_lo << 0UL));
1658
1659 switch (type) {
1660 case 0:
1661 /* PCI config space, 16MB */
1662 pbm->config_space = a;
1663 saw_cfg = 1;
1664 break;
1665
1666 case 1:
1667 /* 16-bit IO space, 16MB */
1668 pbm->io_space.start = a;
1669 pbm->io_space.end = a + ((16UL*1024UL*1024UL) - 1UL);
1670 pbm->io_space.flags = IORESOURCE_IO;
1671 saw_io = 1;
1672 break;
1673
1674 case 2:
1675 /* 32-bit MEM space, 2GB */
1676 pbm->mem_space.start = a;
1677 pbm->mem_space.end = a + (0x80000000UL - 1UL);
1678 pbm->mem_space.flags = IORESOURCE_MEM;
1679 saw_mem = 1;
1680 break;
1681
1682 default:
1683 break;
1684 };
1685 }
1686
1687 if (!saw_cfg || !saw_io || !saw_mem) {
1688 prom_printf("%s: Fatal error, missing %s PBM range.\n",
1689 pbm->name,
1690 ((!saw_cfg ?
1691 "CFG" :
1692 (!saw_io ?
1693 "IO" : "MEM"))));
1694 prom_halt();
1695 }
1696
1697 printk("%s: PCI CFG[%lx] IO[%lx] MEM[%lx]\n",
1698 pbm->name,
1699 pbm->config_space,
1700 pbm->io_space.start,
1701 pbm->mem_space.start);
1702}
1703
1704static void __init pbm_register_toplevel_resources(struct pci_controller_info *p,
1705 struct pci_pbm_info *pbm)
1706{
1707 pbm->io_space.name = pbm->mem_space.name = pbm->name;
1708
1709 request_resource(&ioport_resource, &pbm->io_space);
1710 request_resource(&iomem_resource, &pbm->mem_space);
1711 pci_register_legacy_regions(&pbm->io_space,
1712 &pbm->mem_space);
1713}
1714
1715#define SCHIZO_STRBUF_CONTROL (0x02800UL)
1716#define SCHIZO_STRBUF_FLUSH (0x02808UL)
1717#define SCHIZO_STRBUF_FSYNC (0x02810UL)
1718#define SCHIZO_STRBUF_CTXFLUSH (0x02818UL)
1719#define SCHIZO_STRBUF_CTXMATCH (0x10000UL)
1720
1721static void schizo_pbm_strbuf_init(struct pci_pbm_info *pbm)
1722{
1723 unsigned long base = pbm->pbm_regs;
1724 u64 control;
1725
1726 if (pbm->chip_type == PBM_CHIP_TYPE_TOMATILLO) {
1727 /* TOMATILLO lacks streaming cache. */
1728 return;
1729 }
1730
1731 /* SCHIZO has context flushing. */
1732 pbm->stc.strbuf_control = base + SCHIZO_STRBUF_CONTROL;
1733 pbm->stc.strbuf_pflush = base + SCHIZO_STRBUF_FLUSH;
1734 pbm->stc.strbuf_fsync = base + SCHIZO_STRBUF_FSYNC;
1735 pbm->stc.strbuf_ctxflush = base + SCHIZO_STRBUF_CTXFLUSH;
1736 pbm->stc.strbuf_ctxmatch_base = base + SCHIZO_STRBUF_CTXMATCH;
1737
1738 pbm->stc.strbuf_flushflag = (volatile unsigned long *)
1739 ((((unsigned long)&pbm->stc.__flushflag_buf[0])
1740 + 63UL)
1741 & ~63UL);
1742 pbm->stc.strbuf_flushflag_pa = (unsigned long)
1743 __pa(pbm->stc.strbuf_flushflag);
1744
1745 /* Turn off LRU locking and diag mode, enable the
1746 * streaming buffer and leave the rerun-disable
1747 * setting however OBP set it.
1748 */
1749 control = schizo_read(pbm->stc.strbuf_control);
1750 control &= ~(SCHIZO_STRBUF_CTRL_LPTR |
1751 SCHIZO_STRBUF_CTRL_LENAB |
1752 SCHIZO_STRBUF_CTRL_DENAB);
1753 control |= SCHIZO_STRBUF_CTRL_ENAB;
1754 schizo_write(pbm->stc.strbuf_control, control);
1755
1756 pbm->stc.strbuf_enabled = 1;
1757}
1758
1759#define SCHIZO_IOMMU_CONTROL (0x00200UL)
1760#define SCHIZO_IOMMU_TSBBASE (0x00208UL)
1761#define SCHIZO_IOMMU_FLUSH (0x00210UL)
1762#define SCHIZO_IOMMU_CTXFLUSH (0x00218UL)
1763
1764static void schizo_pbm_iommu_init(struct pci_pbm_info *pbm)
1765{
1766 struct pci_iommu *iommu = pbm->iommu;
1767 unsigned long tsbbase, i, tagbase, database, order;
1768 u32 vdma[2], dma_mask;
1769 u64 control;
1770 int err, tsbsize;
1771
1772 err = prom_getproperty(pbm->prom_node, "virtual-dma",
1773 (char *)&vdma[0], sizeof(vdma));
1774 if (err == 0 || err == -1) {
1775 /* No property, use default values. */
1776 vdma[0] = 0xc0000000;
1777 vdma[1] = 0x40000000;
1778 }
1779
1780 dma_mask = vdma[0];
1781 switch (vdma[1]) {
1782 case 0x20000000:
1783 dma_mask |= 0x1fffffff;
1784 tsbsize = 64;
1785 break;
1786
1787 case 0x40000000:
1788 dma_mask |= 0x3fffffff;
1789 tsbsize = 128;
1790 break;
1791
1792 case 0x80000000:
1793 dma_mask |= 0x7fffffff;
1794 tsbsize = 128;
1795 break;
1796
1797 default:
1798 prom_printf("SCHIZO: strange virtual-dma size.\n");
1799 prom_halt();
1800 };
1801
1802 /* Setup initial software IOMMU state. */
1803 spin_lock_init(&iommu->lock);
David S. Miller7c963ad2005-05-31 16:57:59 -07001804 iommu->ctx_lowest_free = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805
1806 /* Register addresses, SCHIZO has iommu ctx flushing. */
1807 iommu->iommu_control = pbm->pbm_regs + SCHIZO_IOMMU_CONTROL;
1808 iommu->iommu_tsbbase = pbm->pbm_regs + SCHIZO_IOMMU_TSBBASE;
1809 iommu->iommu_flush = pbm->pbm_regs + SCHIZO_IOMMU_FLUSH;
1810 iommu->iommu_ctxflush = pbm->pbm_regs + SCHIZO_IOMMU_CTXFLUSH;
1811
1812 /* We use the main control/status register of SCHIZO as the write
1813 * completion register.
1814 */
1815 iommu->write_complete_reg = pbm->controller_regs + 0x10000UL;
1816
1817 /*
1818 * Invalidate TLB Entries.
1819 */
1820 control = schizo_read(iommu->iommu_control);
1821 control |= SCHIZO_IOMMU_CTRL_DENAB;
1822 schizo_write(iommu->iommu_control, control);
1823
1824 tagbase = SCHIZO_IOMMU_TAG, database = SCHIZO_IOMMU_DATA;
1825
1826 for(i = 0; i < 16; i++) {
1827 schizo_write(pbm->pbm_regs + tagbase + (i * 8UL), 0);
1828 schizo_write(pbm->pbm_regs + database + (i * 8UL), 0);
1829 }
1830
1831 /* Leave diag mode enabled for full-flushing done
1832 * in pci_iommu.c
1833 */
1834
1835 iommu->dummy_page = __get_free_pages(GFP_KERNEL, 0);
1836 if (!iommu->dummy_page) {
1837 prom_printf("PSYCHO_IOMMU: Error, gfp(dummy_page) failed.\n");
1838 prom_halt();
1839 }
1840 memset((void *)iommu->dummy_page, 0, PAGE_SIZE);
1841 iommu->dummy_page_pa = (unsigned long) __pa(iommu->dummy_page);
1842
1843 /* Using assumed page size 8K with 128K entries we need 1MB iommu page
1844 * table (128K ioptes * 8 bytes per iopte). This is
1845 * page order 7 on UltraSparc.
1846 */
1847 order = get_order(tsbsize * 8 * 1024);
1848 tsbbase = __get_free_pages(GFP_KERNEL, order);
1849 if (!tsbbase) {
1850 prom_printf("%s: Error, gfp(tsb) failed.\n", pbm->name);
1851 prom_halt();
1852 }
1853
1854 iommu->page_table = (iopte_t *)tsbbase;
1855 iommu->page_table_map_base = vdma[0];
1856 iommu->dma_addr_mask = dma_mask;
1857 pci_iommu_table_init(iommu, PAGE_SIZE << order);
1858
1859 switch (tsbsize) {
1860 case 64:
1861 iommu->page_table_sz_bits = 16;
1862 break;
1863
1864 case 128:
1865 iommu->page_table_sz_bits = 17;
1866 break;
1867
1868 default:
1869 prom_printf("iommu_init: Illegal TSB size %d\n", tsbsize);
1870 prom_halt();
1871 break;
1872 };
1873
1874 /* We start with no consistent mappings. */
1875 iommu->lowest_consistent_map =
1876 1 << (iommu->page_table_sz_bits - PBM_LOGCLUSTERS);
1877
1878 for (i = 0; i < PBM_NCLUSTERS; i++) {
1879 iommu->alloc_info[i].flush = 0;
1880 iommu->alloc_info[i].next = 0;
1881 }
1882
1883 schizo_write(iommu->iommu_tsbbase, __pa(tsbbase));
1884
1885 control = schizo_read(iommu->iommu_control);
1886 control &= ~(SCHIZO_IOMMU_CTRL_TSBSZ | SCHIZO_IOMMU_CTRL_TBWSZ);
1887 switch (tsbsize) {
1888 case 64:
1889 control |= SCHIZO_IOMMU_TSBSZ_64K;
1890 break;
1891 case 128:
1892 control |= SCHIZO_IOMMU_TSBSZ_128K;
1893 break;
1894 };
1895
1896 control |= SCHIZO_IOMMU_CTRL_ENAB;
1897 schizo_write(iommu->iommu_control, control);
1898}
1899
1900#define SCHIZO_PCI_IRQ_RETRY (0x1a00UL)
1901#define SCHIZO_IRQ_RETRY_INF 0xffUL
1902
1903#define SCHIZO_PCI_DIAG (0x2020UL)
1904#define SCHIZO_PCIDIAG_D_BADECC (1UL << 10UL) /* Disable BAD ECC errors (Schizo) */
1905#define SCHIZO_PCIDIAG_D_BYPASS (1UL << 9UL) /* Disable MMU bypass mode (Schizo/Tomatillo) */
1906#define SCHIZO_PCIDIAG_D_TTO (1UL << 8UL) /* Disable TTO errors (Schizo/Tomatillo) */
1907#define SCHIZO_PCIDIAG_D_RTRYARB (1UL << 7UL) /* Disable retry arbitration (Schizo) */
1908#define SCHIZO_PCIDIAG_D_RETRY (1UL << 6UL) /* Disable retry limit (Schizo/Tomatillo) */
1909#define SCHIZO_PCIDIAG_D_INTSYNC (1UL << 5UL) /* Disable interrupt/DMA synch (Schizo/Tomatillo) */
1910#define SCHIZO_PCIDIAG_I_DMA_PARITY (1UL << 3UL) /* Invert DMA parity (Schizo/Tomatillo) */
1911#define SCHIZO_PCIDIAG_I_PIOD_PARITY (1UL << 2UL) /* Invert PIO data parity (Schizo/Tomatillo) */
1912#define SCHIZO_PCIDIAG_I_PIOA_PARITY (1UL << 1UL) /* Invert PIO address parity (Schizo/Tomatillo) */
1913
1914#define TOMATILLO_PCI_IOC_CSR (0x2248UL)
1915#define TOMATILLO_IOC_PART_WPENAB 0x0000000000080000UL
1916#define TOMATILLO_IOC_RDMULT_PENAB 0x0000000000040000UL
1917#define TOMATILLO_IOC_RDONE_PENAB 0x0000000000020000UL
1918#define TOMATILLO_IOC_RDLINE_PENAB 0x0000000000010000UL
1919#define TOMATILLO_IOC_RDMULT_PLEN 0x000000000000c000UL
1920#define TOMATILLO_IOC_RDMULT_PLEN_SHIFT 14UL
1921#define TOMATILLO_IOC_RDONE_PLEN 0x0000000000003000UL
1922#define TOMATILLO_IOC_RDONE_PLEN_SHIFT 12UL
1923#define TOMATILLO_IOC_RDLINE_PLEN 0x0000000000000c00UL
1924#define TOMATILLO_IOC_RDLINE_PLEN_SHIFT 10UL
1925#define TOMATILLO_IOC_PREF_OFF 0x00000000000003f8UL
1926#define TOMATILLO_IOC_PREF_OFF_SHIFT 3UL
1927#define TOMATILLO_IOC_RDMULT_CPENAB 0x0000000000000004UL
1928#define TOMATILLO_IOC_RDONE_CPENAB 0x0000000000000002UL
1929#define TOMATILLO_IOC_RDLINE_CPENAB 0x0000000000000001UL
1930
1931#define TOMATILLO_PCI_IOC_TDIAG (0x2250UL)
1932#define TOMATILLO_PCI_IOC_DDIAG (0x2290UL)
1933
1934static void __init schizo_pbm_hw_init(struct pci_pbm_info *pbm)
1935{
1936 u64 tmp;
1937
1938 /* Set IRQ retry to infinity. */
1939 schizo_write(pbm->pbm_regs + SCHIZO_PCI_IRQ_RETRY,
1940 SCHIZO_IRQ_RETRY_INF);
1941
1942 /* Enable arbiter for all PCI slots. Also, disable PCI interval
1943 * timer so that DTO (Discard TimeOuts) are not reported because
1944 * some Schizo revisions report them erroneously.
1945 */
1946 tmp = schizo_read(pbm->pbm_regs + SCHIZO_PCI_CTRL);
1947 if (pbm->chip_type == PBM_CHIP_TYPE_SCHIZO_PLUS &&
1948 pbm->chip_version == 0x5 &&
1949 pbm->chip_revision == 0x1)
1950 tmp |= 0x0f;
1951 else
1952 tmp |= 0xff;
1953
1954 tmp &= ~SCHIZO_PCICTRL_PTO;
1955 if (pbm->chip_type == PBM_CHIP_TYPE_TOMATILLO &&
1956 pbm->chip_version >= 0x2)
1957 tmp |= 0x3UL << SCHIZO_PCICTRL_PTO_SHIFT;
1958 else
1959 tmp |= 0x1UL << SCHIZO_PCICTRL_PTO_SHIFT;
1960
1961 if (!prom_getbool(pbm->prom_node, "no-bus-parking"))
1962 tmp |= SCHIZO_PCICTRL_PARK;
1963
1964 if (pbm->chip_type == PBM_CHIP_TYPE_TOMATILLO &&
1965 pbm->chip_version <= 0x1)
1966 tmp |= (1UL << 61);
1967 else
1968 tmp &= ~(1UL << 61);
1969
1970 if (pbm->chip_type == PBM_CHIP_TYPE_TOMATILLO)
1971 tmp |= (SCHIZO_PCICTRL_MRM_PREF |
1972 SCHIZO_PCICTRL_RDO_PREF |
1973 SCHIZO_PCICTRL_RDL_PREF);
1974
1975 schizo_write(pbm->pbm_regs + SCHIZO_PCI_CTRL, tmp);
1976
1977 tmp = schizo_read(pbm->pbm_regs + SCHIZO_PCI_DIAG);
1978 tmp &= ~(SCHIZO_PCIDIAG_D_RTRYARB |
1979 SCHIZO_PCIDIAG_D_RETRY |
1980 SCHIZO_PCIDIAG_D_INTSYNC);
1981 schizo_write(pbm->pbm_regs + SCHIZO_PCI_DIAG, tmp);
1982
1983 if (pbm->chip_type == PBM_CHIP_TYPE_TOMATILLO) {
1984 /* Clear prefetch lengths to workaround a bug in
1985 * Jalapeno...
1986 */
1987 tmp = (TOMATILLO_IOC_PART_WPENAB |
1988 (1 << TOMATILLO_IOC_PREF_OFF_SHIFT) |
1989 TOMATILLO_IOC_RDMULT_CPENAB |
1990 TOMATILLO_IOC_RDONE_CPENAB |
1991 TOMATILLO_IOC_RDLINE_CPENAB);
1992
1993 schizo_write(pbm->pbm_regs + TOMATILLO_PCI_IOC_CSR,
1994 tmp);
1995 }
1996}
1997
1998static void __init schizo_pbm_init(struct pci_controller_info *p,
1999 int prom_node, u32 portid,
2000 int chip_type)
2001{
2002 struct linux_prom64_registers pr_regs[4];
2003 unsigned int busrange[2];
2004 struct pci_pbm_info *pbm;
2005 const char *chipset_name;
2006 u32 ino_bitmap[2];
2007 int is_pbm_a;
2008 int err;
2009
2010 switch (chip_type) {
2011 case PBM_CHIP_TYPE_TOMATILLO:
2012 chipset_name = "TOMATILLO";
2013 break;
2014
2015 case PBM_CHIP_TYPE_SCHIZO_PLUS:
2016 chipset_name = "SCHIZO+";
2017 break;
2018
2019 case PBM_CHIP_TYPE_SCHIZO:
2020 default:
2021 chipset_name = "SCHIZO";
2022 break;
2023 };
2024
2025 /* For SCHIZO, three OBP regs:
2026 * 1) PBM controller regs
2027 * 2) Schizo front-end controller regs (same for both PBMs)
2028 * 3) PBM PCI config space
2029 *
2030 * For TOMATILLO, four OBP regs:
2031 * 1) PBM controller regs
2032 * 2) Tomatillo front-end controller regs
2033 * 3) PBM PCI config space
2034 * 4) Ichip regs
2035 */
2036 err = prom_getproperty(prom_node, "reg",
2037 (char *)&pr_regs[0],
2038 sizeof(pr_regs));
2039 if (err == 0 || err == -1) {
2040 prom_printf("%s: Fatal error, no reg property.\n",
2041 chipset_name);
2042 prom_halt();
2043 }
2044
2045 is_pbm_a = ((pr_regs[0].phys_addr & 0x00700000) == 0x00600000);
2046
2047 if (is_pbm_a)
2048 pbm = &p->pbm_A;
2049 else
2050 pbm = &p->pbm_B;
2051
2052 pbm->portid = portid;
2053 pbm->parent = p;
2054 pbm->prom_node = prom_node;
2055 pbm->pci_first_slot = 1;
2056
2057 pbm->chip_type = chip_type;
2058 pbm->chip_version =
2059 prom_getintdefault(prom_node, "version#", 0);
2060 pbm->chip_revision =
2061 prom_getintdefault(prom_node, "module-revision#", 0);
2062
2063 pbm->pbm_regs = pr_regs[0].phys_addr;
2064 pbm->controller_regs = pr_regs[1].phys_addr - 0x10000UL;
2065
David S. Millerbb6743f2005-07-04 13:26:04 -07002066 if (chip_type == PBM_CHIP_TYPE_TOMATILLO)
2067 pbm->sync_reg = pr_regs[3].phys_addr + 0x1a18UL;
2068
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069 sprintf(pbm->name,
2070 (chip_type == PBM_CHIP_TYPE_TOMATILLO ?
2071 "TOMATILLO%d PBM%c" :
2072 "SCHIZO%d PBM%c"),
2073 p->index,
2074 (pbm == &p->pbm_A ? 'A' : 'B'));
2075
2076 printk("%s: ver[%x:%x], portid %x, "
2077 "cregs[%lx] pregs[%lx]\n",
2078 pbm->name,
2079 pbm->chip_version, pbm->chip_revision,
2080 pbm->portid,
2081 pbm->controller_regs,
2082 pbm->pbm_regs);
2083
2084 schizo_pbm_hw_init(pbm);
2085
2086 prom_getstring(prom_node, "name",
2087 pbm->prom_name,
2088 sizeof(pbm->prom_name));
2089
2090 err = prom_getproperty(prom_node, "ranges",
2091 (char *) pbm->pbm_ranges,
2092 sizeof(pbm->pbm_ranges));
2093 if (err == 0 || err == -1) {
2094 prom_printf("%s: Fatal error, no ranges property.\n",
2095 pbm->name);
2096 prom_halt();
2097 }
2098
2099 pbm->num_pbm_ranges =
2100 (err / sizeof(struct linux_prom_pci_ranges));
2101
2102 schizo_determine_mem_io_space(pbm);
2103 pbm_register_toplevel_resources(p, pbm);
2104
2105 err = prom_getproperty(prom_node, "interrupt-map",
2106 (char *)pbm->pbm_intmap,
2107 sizeof(pbm->pbm_intmap));
2108 if (err != -1) {
2109 pbm->num_pbm_intmap = (err / sizeof(struct linux_prom_pci_intmap));
2110 err = prom_getproperty(prom_node, "interrupt-map-mask",
2111 (char *)&pbm->pbm_intmask,
2112 sizeof(pbm->pbm_intmask));
2113 if (err == -1) {
2114 prom_printf("%s: Fatal error, no "
2115 "interrupt-map-mask.\n", pbm->name);
2116 prom_halt();
2117 }
2118 } else {
2119 pbm->num_pbm_intmap = 0;
2120 memset(&pbm->pbm_intmask, 0, sizeof(pbm->pbm_intmask));
2121 }
2122
2123 err = prom_getproperty(prom_node, "ino-bitmap",
2124 (char *) &ino_bitmap[0],
2125 sizeof(ino_bitmap));
2126 if (err == 0 || err == -1) {
2127 prom_printf("%s: Fatal error, no ino-bitmap.\n", pbm->name);
2128 prom_halt();
2129 }
2130 pbm->ino_bitmap = (((u64)ino_bitmap[1] << 32UL) |
2131 ((u64)ino_bitmap[0] << 0UL));
2132
2133 err = prom_getproperty(prom_node, "bus-range",
2134 (char *)&busrange[0],
2135 sizeof(busrange));
2136 if (err == 0 || err == -1) {
2137 prom_printf("%s: Fatal error, no bus-range.\n", pbm->name);
2138 prom_halt();
2139 }
2140 pbm->pci_first_busno = busrange[0];
2141 pbm->pci_last_busno = busrange[1];
2142
2143 schizo_pbm_iommu_init(pbm);
2144 schizo_pbm_strbuf_init(pbm);
2145}
2146
2147static inline int portid_compare(u32 x, u32 y, int chip_type)
2148{
2149 if (chip_type == PBM_CHIP_TYPE_TOMATILLO) {
2150 if (x == (y ^ 1))
2151 return 1;
2152 return 0;
2153 }
2154 return (x == y);
2155}
2156
2157static void __init __schizo_init(int node, char *model_name, int chip_type)
2158{
2159 struct pci_controller_info *p;
2160 struct pci_iommu *iommu;
2161 int is_pbm_a;
2162 u32 portid;
2163
2164 portid = prom_getintdefault(node, "portid", 0xff);
2165
2166 for(p = pci_controller_root; p; p = p->next) {
2167 struct pci_pbm_info *pbm;
2168
2169 if (p->pbm_A.prom_node && p->pbm_B.prom_node)
2170 continue;
2171
2172 pbm = (p->pbm_A.prom_node ?
2173 &p->pbm_A :
2174 &p->pbm_B);
2175
2176 if (portid_compare(pbm->portid, portid, chip_type)) {
2177 is_pbm_a = (p->pbm_A.prom_node == 0);
2178 schizo_pbm_init(p, node, portid, chip_type);
2179 return;
2180 }
2181 }
2182
2183 p = kmalloc(sizeof(struct pci_controller_info), GFP_ATOMIC);
2184 if (!p) {
2185 prom_printf("SCHIZO: Fatal memory allocation error.\n");
2186 prom_halt();
2187 }
2188 memset(p, 0, sizeof(*p));
2189
2190 iommu = kmalloc(sizeof(struct pci_iommu), GFP_ATOMIC);
2191 if (!iommu) {
2192 prom_printf("SCHIZO: Fatal memory allocation error.\n");
2193 prom_halt();
2194 }
2195 memset(iommu, 0, sizeof(*iommu));
2196 p->pbm_A.iommu = iommu;
2197
2198 iommu = kmalloc(sizeof(struct pci_iommu), GFP_ATOMIC);
2199 if (!iommu) {
2200 prom_printf("SCHIZO: Fatal memory allocation error.\n");
2201 prom_halt();
2202 }
2203 memset(iommu, 0, sizeof(*iommu));
2204 p->pbm_B.iommu = iommu;
2205
2206 p->next = pci_controller_root;
2207 pci_controller_root = p;
2208
2209 p->index = pci_num_controllers++;
2210 p->pbms_same_domain = 0;
2211 p->scan_bus = (chip_type == PBM_CHIP_TYPE_TOMATILLO ?
2212 tomatillo_scan_bus :
2213 schizo_scan_bus);
2214 p->irq_build = schizo_irq_build;
2215 p->base_address_update = schizo_base_address_update;
2216 p->resource_adjust = schizo_resource_adjust;
2217 p->pci_ops = &schizo_ops;
2218
2219 /* Like PSYCHO we have a 2GB aligned area for memory space. */
2220 pci_memspace_mask = 0x7fffffffUL;
2221
2222 schizo_pbm_init(p, node, portid, chip_type);
2223}
2224
2225void __init schizo_init(int node, char *model_name)
2226{
2227 __schizo_init(node, model_name, PBM_CHIP_TYPE_SCHIZO);
2228}
2229
2230void __init schizo_plus_init(int node, char *model_name)
2231{
2232 __schizo_init(node, model_name, PBM_CHIP_TYPE_SCHIZO_PLUS);
2233}
2234
2235void __init tomatillo_init(int node, char *model_name)
2236{
2237 __schizo_init(node, model_name, PBM_CHIP_TYPE_TOMATILLO);
2238}