blob: c5d3d1d651e8d6f5b8c5b69e1c6266616521059d [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2009-2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/init.h>
16#include <linux/err.h>
17#include <linux/ctype.h>
18#include <linux/bitops.h>
19#include <linux/io.h>
20#include <linux/spinlock.h>
21#include <linux/delay.h>
22#include <linux/clk.h>
23#include <linux/clkdev.h>
24
25#include <mach/msm_iomap.h>
26#include <mach/clk.h>
27#include <mach/msm_xo.h>
28#include <mach/scm-io.h>
29#include <mach/rpm.h>
30#include <mach/rpm-regulator.h>
31
32#include "clock-local.h"
33#include "clock-rpm.h"
34#include "clock-voter.h"
35
36#ifdef CONFIG_MSM_SECURE_IO
37#undef readl_relaxed
38#undef writel_relaxed
39#define readl_relaxed secure_readl
40#define writel_relaxed secure_writel
41#endif
42
43#define REG(off) (MSM_CLK_CTL_BASE + (off))
44#define REG_MM(off) (MSM_MMSS_CLK_CTL_BASE + (off))
45#define REG_LPA(off) (MSM_LPASS_CLK_CTL_BASE + (off))
46
47/* Peripheral clock registers. */
48#define CE2_HCLK_CTL_REG REG(0x2740)
49#define CLK_HALT_CFPB_STATEA_REG REG(0x2FCC)
50#define CLK_HALT_CFPB_STATEB_REG REG(0x2FD0)
51#define CLK_HALT_CFPB_STATEC_REG REG(0x2FD4)
52#define CLK_HALT_DFAB_STATE_REG REG(0x2FC8)
53#define CLK_HALT_MSS_SMPSS_MISC_STATE_REG REG(0x2FDC)
54#define CLK_HALT_SFPB_MISC_STATE_REG REG(0x2FD8)
55#define CLK_TEST_REG REG(0x2FA0)
Matt Wagantall66cd0932011-09-12 19:04:34 -070056#define EBI2_2X_CLK_CTL_REG REG(0x2660)
57#define EBI2_CLK_CTL_REG REG(0x2664)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070058#define GSBIn_HCLK_CTL_REG(n) REG(0x29C0+(0x20*((n)-1)))
59#define GSBIn_QUP_APPS_MD_REG(n) REG(0x29C8+(0x20*((n)-1)))
60#define GSBIn_QUP_APPS_NS_REG(n) REG(0x29CC+(0x20*((n)-1)))
61#define GSBIn_RESET_REG(n) REG(0x29DC+(0x20*((n)-1)))
62#define GSBIn_UART_APPS_MD_REG(n) REG(0x29D0+(0x20*((n)-1)))
63#define GSBIn_UART_APPS_NS_REG(n) REG(0x29D4+(0x20*((n)-1)))
64#define PDM_CLK_NS_REG REG(0x2CC0)
65#define BB_PLL_ENA_SC0_REG REG(0x34C0)
66#define BB_PLL0_STATUS_REG REG(0x30D8)
67#define BB_PLL6_STATUS_REG REG(0x3118)
68#define BB_PLL8_L_VAL_REG REG(0x3144)
69#define BB_PLL8_M_VAL_REG REG(0x3148)
70#define BB_PLL8_MODE_REG REG(0x3140)
71#define BB_PLL8_N_VAL_REG REG(0x314C)
72#define BB_PLL8_STATUS_REG REG(0x3158)
73#define PLLTEST_PAD_CFG_REG REG(0x2FA4)
74#define PMEM_ACLK_CTL_REG REG(0x25A0)
75#define PPSS_HCLK_CTL_REG REG(0x2580)
76#define RINGOSC_NS_REG REG(0x2DC0)
77#define RINGOSC_STATUS_REG REG(0x2DCC)
78#define RINGOSC_TCXO_CTL_REG REG(0x2DC4)
79#define SC0_U_CLK_BRANCH_ENA_VOTE_REG REG(0x3080)
80#define SC1_U_CLK_BRANCH_ENA_VOTE_REG REG(0x30A0)
81#define SC0_U_CLK_SLEEP_ENA_VOTE_REG REG(0x3084)
82#define SC1_U_CLK_SLEEP_ENA_VOTE_REG REG(0x30A4)
83#define SDCn_APPS_CLK_MD_REG(n) REG(0x2828+(0x20*((n)-1)))
84#define SDCn_APPS_CLK_NS_REG(n) REG(0x282C+(0x20*((n)-1)))
85#define SDCn_HCLK_CTL_REG(n) REG(0x2820+(0x20*((n)-1)))
86#define SDCn_RESET_REG(n) REG(0x2830+(0x20*((n)-1)))
87#define TSIF_HCLK_CTL_REG REG(0x2700)
88#define TSIF_REF_CLK_MD_REG REG(0x270C)
89#define TSIF_REF_CLK_NS_REG REG(0x2710)
90#define TSSC_CLK_CTL_REG REG(0x2CA0)
91#define USB_FSn_HCLK_CTL_REG(n) REG(0x2960+(0x20*((n)-1)))
92#define USB_FSn_RESET_REG(n) REG(0x2974+(0x20*((n)-1)))
93#define USB_FSn_SYSTEM_CLK_CTL_REG(n) REG(0x296C+(0x20*((n)-1)))
94#define USB_FSn_XCVR_FS_CLK_MD_REG(n) REG(0x2964+(0x20*((n)-1)))
95#define USB_FSn_XCVR_FS_CLK_NS_REG(n) REG(0x2968+(0x20*((n)-1)))
96#define USB_HS1_HCLK_CTL_REG REG(0x2900)
97#define USB_HS1_RESET_REG REG(0x2910)
98#define USB_HS1_XCVR_FS_CLK_MD_REG REG(0x2908)
99#define USB_HS1_XCVR_FS_CLK_NS_REG REG(0x290C)
100#define USB_PHY0_RESET_REG REG(0x2E20)
101
102/* Multimedia clock registers. */
103#define AHB_EN_REG REG_MM(0x0008)
104#define AHB_EN2_REG REG_MM(0x0038)
105#define AHB_NS_REG REG_MM(0x0004)
106#define AXI_NS_REG REG_MM(0x0014)
107#define CAMCLK_CC_REG REG_MM(0x0140)
108#define CAMCLK_MD_REG REG_MM(0x0144)
109#define CAMCLK_NS_REG REG_MM(0x0148)
110#define CSI_CC_REG REG_MM(0x0040)
111#define CSI_NS_REG REG_MM(0x0048)
112#define DBG_BUS_VEC_A_REG REG_MM(0x01C8)
113#define DBG_BUS_VEC_B_REG REG_MM(0x01CC)
114#define DBG_BUS_VEC_C_REG REG_MM(0x01D0)
115#define DBG_BUS_VEC_D_REG REG_MM(0x01D4)
116#define DBG_BUS_VEC_E_REG REG_MM(0x01D8)
117#define DBG_BUS_VEC_F_REG REG_MM(0x01DC)
118#define DBG_BUS_VEC_H_REG REG_MM(0x01E4)
Matt Wagantallf8032602011-06-15 23:01:56 -0700119#define DBG_BUS_VEC_I_REG REG_MM(0x01E8)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700120#define DBG_CFG_REG_HS_REG REG_MM(0x01B4)
121#define DBG_CFG_REG_LS_REG REG_MM(0x01B8)
122#define GFX2D0_CC_REG REG_MM(0x0060)
123#define GFX2D0_MD0_REG REG_MM(0x0064)
124#define GFX2D0_MD1_REG REG_MM(0x0068)
125#define GFX2D0_NS_REG REG_MM(0x0070)
126#define GFX2D1_CC_REG REG_MM(0x0074)
127#define GFX2D1_MD0_REG REG_MM(0x0078)
128#define GFX2D1_MD1_REG REG_MM(0x006C)
129#define GFX2D1_NS_REG REG_MM(0x007C)
130#define GFX3D_CC_REG REG_MM(0x0080)
131#define GFX3D_MD0_REG REG_MM(0x0084)
132#define GFX3D_MD1_REG REG_MM(0x0088)
133#define GFX3D_NS_REG REG_MM(0x008C)
134#define IJPEG_CC_REG REG_MM(0x0098)
135#define IJPEG_MD_REG REG_MM(0x009C)
136#define IJPEG_NS_REG REG_MM(0x00A0)
137#define JPEGD_CC_REG REG_MM(0x00A4)
138#define JPEGD_NS_REG REG_MM(0x00AC)
139#define MAXI_EN_REG REG_MM(0x0018)
Matt Wagantallf63a8892011-06-15 16:44:46 -0700140#define MAXI_EN2_REG REG_MM(0x0020)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700141#define MAXI_EN3_REG REG_MM(0x002C)
142#define MDP_CC_REG REG_MM(0x00C0)
143#define MDP_MD0_REG REG_MM(0x00C4)
144#define MDP_MD1_REG REG_MM(0x00C8)
145#define MDP_NS_REG REG_MM(0x00D0)
146#define MISC_CC_REG REG_MM(0x0058)
147#define MISC_CC2_REG REG_MM(0x005C)
148#define PIXEL_CC_REG REG_MM(0x00D4)
149#define PIXEL_CC2_REG REG_MM(0x0120)
150#define PIXEL_MD_REG REG_MM(0x00D8)
151#define PIXEL_NS_REG REG_MM(0x00DC)
152#define MM_PLL0_MODE_REG REG_MM(0x0300)
153#define MM_PLL1_MODE_REG REG_MM(0x031C)
154#define MM_PLL2_CONFIG_REG REG_MM(0x0348)
155#define MM_PLL2_L_VAL_REG REG_MM(0x033C)
156#define MM_PLL2_M_VAL_REG REG_MM(0x0340)
157#define MM_PLL2_MODE_REG REG_MM(0x0338)
158#define MM_PLL2_N_VAL_REG REG_MM(0x0344)
159#define ROT_CC_REG REG_MM(0x00E0)
160#define ROT_NS_REG REG_MM(0x00E8)
161#define SAXI_EN_REG REG_MM(0x0030)
162#define SW_RESET_AHB_REG REG_MM(0x020C)
163#define SW_RESET_ALL_REG REG_MM(0x0204)
164#define SW_RESET_AXI_REG REG_MM(0x0208)
165#define SW_RESET_CORE_REG REG_MM(0x0210)
166#define TV_CC_REG REG_MM(0x00EC)
167#define TV_CC2_REG REG_MM(0x0124)
168#define TV_MD_REG REG_MM(0x00F0)
169#define TV_NS_REG REG_MM(0x00F4)
170#define VCODEC_CC_REG REG_MM(0x00F8)
171#define VCODEC_MD0_REG REG_MM(0x00FC)
172#define VCODEC_MD1_REG REG_MM(0x0128)
173#define VCODEC_NS_REG REG_MM(0x0100)
174#define VFE_CC_REG REG_MM(0x0104)
175#define VFE_MD_REG REG_MM(0x0108)
176#define VFE_NS_REG REG_MM(0x010C)
177#define VPE_CC_REG REG_MM(0x0110)
178#define VPE_NS_REG REG_MM(0x0118)
179
180/* Low-power Audio clock registers. */
181#define LCC_CLK_LS_DEBUG_CFG_REG REG_LPA(0x00A8)
182#define LCC_CODEC_I2S_MIC_MD_REG REG_LPA(0x0064)
183#define LCC_CODEC_I2S_MIC_NS_REG REG_LPA(0x0060)
184#define LCC_CODEC_I2S_MIC_STATUS_REG REG_LPA(0x0068)
185#define LCC_CODEC_I2S_SPKR_MD_REG REG_LPA(0x0070)
186#define LCC_CODEC_I2S_SPKR_NS_REG REG_LPA(0x006C)
187#define LCC_CODEC_I2S_SPKR_STATUS_REG REG_LPA(0x0074)
188#define LCC_MI2S_MD_REG REG_LPA(0x004C)
189#define LCC_MI2S_NS_REG REG_LPA(0x0048)
190#define LCC_MI2S_STATUS_REG REG_LPA(0x0050)
191#define LCC_PCM_MD_REG REG_LPA(0x0058)
192#define LCC_PCM_NS_REG REG_LPA(0x0054)
193#define LCC_PCM_STATUS_REG REG_LPA(0x005C)
194#define LCC_PLL0_CONFIG_REG REG_LPA(0x0014)
195#define LCC_PLL0_L_VAL_REG REG_LPA(0x0004)
196#define LCC_PLL0_M_VAL_REG REG_LPA(0x0008)
197#define LCC_PLL0_MODE_REG REG_LPA(0x0000)
198#define LCC_PLL0_N_VAL_REG REG_LPA(0x000C)
199#define LCC_PRI_PLL_CLK_CTL_REG REG_LPA(0x00C4)
200#define LCC_SPARE_I2S_MIC_MD_REG REG_LPA(0x007C)
201#define LCC_SPARE_I2S_MIC_NS_REG REG_LPA(0x0078)
202#define LCC_SPARE_I2S_MIC_STATUS_REG REG_LPA(0x0080)
203#define LCC_SPARE_I2S_SPKR_MD_REG REG_LPA(0x0088)
204#define LCC_SPARE_I2S_SPKR_NS_REG REG_LPA(0x0084)
205#define LCC_SPARE_I2S_SPKR_STATUS_REG REG_LPA(0x008C)
206
207/* MUX source input identifiers. */
208#define pxo_to_bb_mux 0
209#define mxo_to_bb_mux 1
210#define cxo_to_bb_mux pxo_to_bb_mux
211#define pll0_to_bb_mux 2
212#define pll8_to_bb_mux 3
213#define pll6_to_bb_mux 4
214#define gnd_to_bb_mux 6
215#define pxo_to_mm_mux 0
216#define pll1_to_mm_mux 1 /* or MMSS_PLL0 */
217#define pll2_to_mm_mux 1 /* or MMSS_PLL1 */
218#define pll3_to_mm_mux 3 /* or MMSS_PLL2 */
219#define pll8_to_mm_mux 2 /* or MMSS_GPERF */
220#define pll0_to_mm_mux 3 /* or MMSS_GPLL0 */
221#define mxo_to_mm_mux 4
222#define gnd_to_mm_mux 6
223#define cxo_to_xo_mux 0
224#define pxo_to_xo_mux 1
225#define mxo_to_xo_mux 2
226#define gnd_to_xo_mux 3
227#define pxo_to_lpa_mux 0
228#define cxo_to_lpa_mux 1
229#define pll4_to_lpa_mux 2 /* or LPA_PLL0 */
230#define gnd_to_lpa_mux 6
231
232/* Test Vector Macros */
233#define TEST_TYPE_PER_LS 1
234#define TEST_TYPE_PER_HS 2
235#define TEST_TYPE_MM_LS 3
236#define TEST_TYPE_MM_HS 4
237#define TEST_TYPE_LPA 5
238#define TEST_TYPE_SC 6
239#define TEST_TYPE_MM_HS2X 7
240#define TEST_TYPE_SHIFT 24
241#define TEST_CLK_SEL_MASK BM(23, 0)
242#define TEST_VECTOR(s, t) (((t) << TEST_TYPE_SHIFT) | BVAL(23, 0, (s)))
243#define TEST_PER_LS(s) TEST_VECTOR((s), TEST_TYPE_PER_LS)
244#define TEST_PER_HS(s) TEST_VECTOR((s), TEST_TYPE_PER_HS)
245#define TEST_MM_LS(s) TEST_VECTOR((s), TEST_TYPE_MM_LS)
246#define TEST_MM_HS(s) TEST_VECTOR((s), TEST_TYPE_MM_HS)
247#define TEST_LPA(s) TEST_VECTOR((s), TEST_TYPE_LPA)
248#define TEST_SC(s) TEST_VECTOR((s), TEST_TYPE_SC)
249#define TEST_MM_HS2X(s) TEST_VECTOR((s), TEST_TYPE_MM_HS2X)
250
251struct pll_rate {
252 const uint32_t l_val;
253 const uint32_t m_val;
254 const uint32_t n_val;
255 const uint32_t vco;
256 const uint32_t post_div;
257 const uint32_t i_bits;
258};
259#define PLL_RATE(l, m, n, v, d, i) { l, m, n, v, (d>>1), i }
260/*
261 * Clock frequency definitions and macros
262 */
263#define MN_MODE_DUAL_EDGE 0x2
264
265/* MD Registers */
266#define MD4(m_lsb, m, n_lsb, n) \
267 (BVAL((m_lsb+3), m_lsb, m) | BVAL((n_lsb+3), n_lsb, ~(n)))
268#define MD8(m_lsb, m, n_lsb, n) \
269 (BVAL((m_lsb+7), m_lsb, m) | BVAL((n_lsb+7), n_lsb, ~(n)))
270#define MD16(m, n) (BVAL(31, 16, m) | BVAL(15, 0, ~(n)))
271
272/* NS Registers */
273#define NS(n_msb, n_lsb, n, m, mde_lsb, d_msb, d_lsb, d, s_msb, s_lsb, s) \
274 (BVAL(n_msb, n_lsb, ~(n-m)) \
275 | (BVAL((mde_lsb+1), mde_lsb, MN_MODE_DUAL_EDGE) * !!(n)) \
276 | BVAL(d_msb, d_lsb, (d-1)) | BVAL(s_msb, s_lsb, s))
277
278#define NS_MM(n_msb, n_lsb, n, m, d_msb, d_lsb, d, s_msb, s_lsb, s) \
279 (BVAL(n_msb, n_lsb, ~(n-m)) | BVAL(d_msb, d_lsb, (d-1)) \
280 | BVAL(s_msb, s_lsb, s))
281
282#define NS_DIVSRC(d_msb , d_lsb, d, s_msb, s_lsb, s) \
283 (BVAL(d_msb, d_lsb, (d-1)) | BVAL(s_msb, s_lsb, s))
284
285#define NS_DIV(d_msb , d_lsb, d) \
286 BVAL(d_msb, d_lsb, (d-1))
287
288#define NS_SRC_SEL(s_msb, s_lsb, s) \
289 BVAL(s_msb, s_lsb, s)
290
291#define NS_MND_BANKED4(n0_lsb, n1_lsb, n, m, s0_lsb, s1_lsb, s) \
292 (BVAL((n0_lsb+3), n0_lsb, ~(n-m)) \
293 | BVAL((n1_lsb+3), n1_lsb, ~(n-m)) \
294 | BVAL((s0_lsb+2), s0_lsb, s) \
295 | BVAL((s1_lsb+2), s1_lsb, s))
296
297#define NS_MND_BANKED8(n0_lsb, n1_lsb, n, m, s0_lsb, s1_lsb, s) \
298 (BVAL((n0_lsb+7), n0_lsb, ~(n-m)) \
299 | BVAL((n1_lsb+7), n1_lsb, ~(n-m)) \
300 | BVAL((s0_lsb+2), s0_lsb, s) \
301 | BVAL((s1_lsb+2), s1_lsb, s))
302
303#define NS_DIVSRC_BANKED(d0_msb, d0_lsb, d1_msb, d1_lsb, d, \
304 s0_msb, s0_lsb, s1_msb, s1_lsb, s) \
305 (BVAL(d0_msb, d0_lsb, (d-1)) | BVAL(d1_msb, d1_lsb, (d-1)) \
306 | BVAL(s0_msb, s0_lsb, s) \
307 | BVAL(s1_msb, s1_lsb, s))
308
309/* CC Registers */
310#define CC(mde_lsb, n) (BVAL((mde_lsb+1), mde_lsb, MN_MODE_DUAL_EDGE) * !!(n))
311#define CC_BANKED(mde0_lsb, mde1_lsb, n) \
312 ((BVAL((mde0_lsb+1), mde0_lsb, MN_MODE_DUAL_EDGE) \
313 | BVAL((mde1_lsb+1), mde1_lsb, MN_MODE_DUAL_EDGE)) \
314 * !!(n))
315
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700316enum vdd_dig_levels {
317 VDD_DIG_NONE,
318 VDD_DIG_LOW,
319 VDD_DIG_NOMINAL,
320 VDD_DIG_HIGH
321};
322
323static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
324{
325 static const int vdd_uv[] = {
326 [VDD_DIG_NONE] = 500000,
327 [VDD_DIG_LOW] = 1000000,
328 [VDD_DIG_NOMINAL] = 1100000,
329 [VDD_DIG_HIGH] = 1200000
330 };
331
332 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8058_S1, RPM_VREG_VOTER3,
333 vdd_uv[level], 1200000, 1);
334}
335
336static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
337
338#define VDD_DIG_FMAX_MAP1(l1, f1) \
339 .vdd_class = &vdd_dig, \
340 .fmax[VDD_DIG_##l1] = (f1)
341#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
342 .vdd_class = &vdd_dig, \
343 .fmax[VDD_DIG_##l1] = (f1), \
344 .fmax[VDD_DIG_##l2] = (f2)
345#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
346 .vdd_class = &vdd_dig, \
347 .fmax[VDD_DIG_##l1] = (f1), \
348 .fmax[VDD_DIG_##l2] = (f2), \
349 .fmax[VDD_DIG_##l3] = (f3)
350
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700351static struct msm_xo_voter *xo_pxo, *xo_cxo;
352
353static bool xo_clk_is_local(struct clk *clk)
354{
355 return false;
356}
357
358static int pxo_clk_enable(struct clk *clk)
359{
360 return msm_xo_mode_vote(xo_pxo, MSM_XO_MODE_ON);
361}
362
363static void pxo_clk_disable(struct clk *clk)
364{
365 msm_xo_mode_vote(xo_pxo, MSM_XO_MODE_OFF);
366}
367
368static struct clk_ops clk_ops_pxo = {
369 .enable = pxo_clk_enable,
370 .disable = pxo_clk_disable,
371 .get_rate = fixed_clk_get_rate,
372 .is_local = xo_clk_is_local,
373};
374
375static struct fixed_clk pxo_clk = {
376 .rate = 27000000,
377 .c = {
378 .dbg_name = "pxo_clk",
379 .ops = &clk_ops_pxo,
380 CLK_INIT(pxo_clk.c),
381 },
382};
383
384static int cxo_clk_enable(struct clk *clk)
385{
386 return msm_xo_mode_vote(xo_cxo, MSM_XO_MODE_ON);
387}
388
389static void cxo_clk_disable(struct clk *clk)
390{
391 msm_xo_mode_vote(xo_cxo, MSM_XO_MODE_OFF);
392}
393
394static struct clk_ops clk_ops_cxo = {
395 .enable = cxo_clk_enable,
396 .disable = cxo_clk_disable,
397 .get_rate = fixed_clk_get_rate,
398 .is_local = xo_clk_is_local,
399};
400
401static struct fixed_clk cxo_clk = {
402 .rate = 19200000,
403 .c = {
404 .dbg_name = "cxo_clk",
405 .ops = &clk_ops_cxo,
406 CLK_INIT(cxo_clk.c),
407 },
408};
409
410static struct pll_vote_clk pll8_clk = {
411 .rate = 384000000,
412 .en_reg = BB_PLL_ENA_SC0_REG,
413 .en_mask = BIT(8),
414 .status_reg = BB_PLL8_STATUS_REG,
415 .parent = &pxo_clk.c,
416 .c = {
417 .dbg_name = "pll8_clk",
418 .ops = &clk_ops_pll_vote,
419 CLK_INIT(pll8_clk.c),
420 },
421};
422
423static struct pll_clk pll2_clk = {
424 .rate = 800000000,
425 .mode_reg = MM_PLL1_MODE_REG,
426 .parent = &pxo_clk.c,
427 .c = {
428 .dbg_name = "pll2_clk",
429 .ops = &clk_ops_pll,
430 CLK_INIT(pll2_clk.c),
431 },
432};
433
434static struct pll_clk pll3_clk = {
435 .rate = 0, /* TODO: Detect rate dynamically */
436 .mode_reg = MM_PLL2_MODE_REG,
437 .parent = &pxo_clk.c,
438 .c = {
439 .dbg_name = "pll3_clk",
440 .ops = &clk_ops_pll,
441 CLK_INIT(pll3_clk.c),
442 },
443};
444
445static int pll4_clk_enable(struct clk *clk)
446{
447 struct msm_rpm_iv_pair iv = { MSM_RPM_ID_PLL_4, 1 };
448 return msm_rpm_set_noirq(MSM_RPM_CTX_SET_0, &iv, 1);
449}
450
451static void pll4_clk_disable(struct clk *clk)
452{
453 struct msm_rpm_iv_pair iv = { MSM_RPM_ID_PLL_4, 0 };
454 msm_rpm_set_noirq(MSM_RPM_CTX_SET_0, &iv, 1);
455}
456
457static struct clk *pll4_clk_get_parent(struct clk *clk)
458{
459 return &pxo_clk.c;
460}
461
462static bool pll4_clk_is_local(struct clk *clk)
463{
464 return false;
465}
466
467static struct clk_ops clk_ops_pll4 = {
468 .enable = pll4_clk_enable,
469 .disable = pll4_clk_disable,
470 .get_rate = fixed_clk_get_rate,
471 .get_parent = pll4_clk_get_parent,
472 .is_local = pll4_clk_is_local,
473};
474
475static struct fixed_clk pll4_clk = {
476 .rate = 540672000,
477 .c = {
478 .dbg_name = "pll4_clk",
479 .ops = &clk_ops_pll4,
480 CLK_INIT(pll4_clk.c),
481 },
482};
483
484/*
485 * SoC-specific Set-Rate Functions
486 */
487
488/* Unlike other clocks, the TV rate is adjusted through PLL
489 * re-programming. It is also routed through an MND divider. */
490static void set_rate_tv(struct rcg_clk *clk, struct clk_freq_tbl *nf)
491{
492 struct pll_rate *rate = nf->extra_freq_data;
493 uint32_t pll_mode, pll_config, misc_cc2;
494
495 /* Disable PLL output. */
496 pll_mode = readl_relaxed(MM_PLL2_MODE_REG);
497 pll_mode &= ~BIT(0);
498 writel_relaxed(pll_mode, MM_PLL2_MODE_REG);
499
500 /* Assert active-low PLL reset. */
501 pll_mode &= ~BIT(2);
502 writel_relaxed(pll_mode, MM_PLL2_MODE_REG);
503
504 /* Program L, M and N values. */
505 writel_relaxed(rate->l_val, MM_PLL2_L_VAL_REG);
506 writel_relaxed(rate->m_val, MM_PLL2_M_VAL_REG);
507 writel_relaxed(rate->n_val, MM_PLL2_N_VAL_REG);
508
509 /* Configure MN counter, post-divide, VCO, and i-bits. */
510 pll_config = readl_relaxed(MM_PLL2_CONFIG_REG);
511 pll_config &= ~(BM(22, 20) | BM(18, 0));
512 pll_config |= rate->n_val ? BIT(22) : 0;
513 pll_config |= BVAL(21, 20, rate->post_div);
514 pll_config |= BVAL(17, 16, rate->vco);
515 pll_config |= rate->i_bits;
516 writel_relaxed(pll_config, MM_PLL2_CONFIG_REG);
517
518 /* Configure MND. */
519 set_rate_mnd(clk, nf);
520
521 /* Configure hdmi_ref_clk to be equal to the TV clock rate. */
522 misc_cc2 = readl_relaxed(MISC_CC2_REG);
523 misc_cc2 &= ~(BIT(28)|BM(21, 18));
524 misc_cc2 |= (BIT(28)|BVAL(21, 18, (nf->ns_val >> 14) & 0x3));
525 writel_relaxed(misc_cc2, MISC_CC2_REG);
526
527 /* De-assert active-low PLL reset. */
528 pll_mode |= BIT(2);
529 writel_relaxed(pll_mode, MM_PLL2_MODE_REG);
530
531 /* Enable PLL output. */
532 pll_mode |= BIT(0);
533 writel_relaxed(pll_mode, MM_PLL2_MODE_REG);
534}
535
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700536static int soc_clk_reset(struct clk *clk, enum clk_reset_action action)
537{
538 return branch_reset(&to_rcg_clk(clk)->b, action);
539}
540
Matt Wagantall84f43fd2011-08-16 23:28:38 -0700541static struct clk_ops clk_ops_rcg_8x60 = {
Matt Wagantall0625ea02011-07-13 18:51:56 -0700542 .enable = rcg_clk_enable,
543 .disable = rcg_clk_disable,
Matt Wagantall41af0772011-09-17 12:21:39 -0700544 .auto_off = rcg_clk_disable,
Matt Wagantall14dc2af2011-08-12 13:16:06 -0700545 .handoff = rcg_clk_handoff,
Matt Wagantall0625ea02011-07-13 18:51:56 -0700546 .set_rate = rcg_clk_set_rate,
547 .set_min_rate = rcg_clk_set_min_rate,
Matt Wagantall0625ea02011-07-13 18:51:56 -0700548 .get_rate = rcg_clk_get_rate,
549 .list_rate = rcg_clk_list_rate,
550 .is_enabled = rcg_clk_is_enabled,
551 .round_rate = rcg_clk_round_rate,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700552 .reset = soc_clk_reset,
553 .is_local = local_clk_is_local,
Matt Wagantall0625ea02011-07-13 18:51:56 -0700554 .get_parent = rcg_clk_get_parent,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700555};
556
557static struct clk_ops clk_ops_branch = {
558 .enable = branch_clk_enable,
559 .disable = branch_clk_disable,
Matt Wagantall41af0772011-09-17 12:21:39 -0700560 .auto_off = branch_clk_disable,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700561 .is_enabled = branch_clk_is_enabled,
562 .reset = branch_clk_reset,
563 .is_local = local_clk_is_local,
564 .get_parent = branch_clk_get_parent,
565 .set_parent = branch_clk_set_parent,
566};
567
568static struct clk_ops clk_ops_reset = {
569 .reset = branch_clk_reset,
570 .is_local = local_clk_is_local,
571};
572
573/*
574 * Clock Descriptions
575 */
576
577/* AXI Interfaces */
578static struct branch_clk gmem_axi_clk = {
579 .b = {
580 .ctl_reg = MAXI_EN_REG,
581 .en_mask = BIT(24),
582 .halt_reg = DBG_BUS_VEC_E_REG,
583 .halt_bit = 6,
584 },
585 .c = {
586 .dbg_name = "gmem_axi_clk",
587 .ops = &clk_ops_branch,
588 CLK_INIT(gmem_axi_clk.c),
589 },
590};
591
592static struct branch_clk ijpeg_axi_clk = {
593 .b = {
594 .ctl_reg = MAXI_EN_REG,
595 .en_mask = BIT(21),
596 .reset_reg = SW_RESET_AXI_REG,
597 .reset_mask = BIT(14),
598 .halt_reg = DBG_BUS_VEC_E_REG,
599 .halt_bit = 4,
600 },
601 .c = {
602 .dbg_name = "ijpeg_axi_clk",
603 .ops = &clk_ops_branch,
604 CLK_INIT(ijpeg_axi_clk.c),
605 },
606};
607
608static struct branch_clk imem_axi_clk = {
609 .b = {
610 .ctl_reg = MAXI_EN_REG,
611 .en_mask = BIT(22),
612 .reset_reg = SW_RESET_CORE_REG,
613 .reset_mask = BIT(10),
614 .halt_reg = DBG_BUS_VEC_E_REG,
615 .halt_bit = 7,
616 },
617 .c = {
618 .dbg_name = "imem_axi_clk",
619 .ops = &clk_ops_branch,
620 CLK_INIT(imem_axi_clk.c),
621 },
622};
623
624static struct branch_clk jpegd_axi_clk = {
625 .b = {
626 .ctl_reg = MAXI_EN_REG,
627 .en_mask = BIT(25),
628 .halt_reg = DBG_BUS_VEC_E_REG,
629 .halt_bit = 5,
630 },
631 .c = {
632 .dbg_name = "jpegd_axi_clk",
633 .ops = &clk_ops_branch,
634 CLK_INIT(jpegd_axi_clk.c),
635 },
636};
637
638static struct branch_clk mdp_axi_clk = {
639 .b = {
640 .ctl_reg = MAXI_EN_REG,
641 .en_mask = BIT(23),
642 .reset_reg = SW_RESET_AXI_REG,
643 .reset_mask = BIT(13),
644 .halt_reg = DBG_BUS_VEC_E_REG,
645 .halt_bit = 8,
646 },
647 .c = {
648 .dbg_name = "mdp_axi_clk",
649 .ops = &clk_ops_branch,
650 CLK_INIT(mdp_axi_clk.c),
651 },
652};
653
654static struct branch_clk vcodec_axi_clk = {
655 .b = {
656 .ctl_reg = MAXI_EN_REG,
657 .en_mask = BIT(19),
658 .reset_reg = SW_RESET_AXI_REG,
659 .reset_mask = BIT(4)|BIT(5),
660 .halt_reg = DBG_BUS_VEC_E_REG,
661 .halt_bit = 3,
662 },
663 .c = {
664 .dbg_name = "vcodec_axi_clk",
665 .ops = &clk_ops_branch,
666 CLK_INIT(vcodec_axi_clk.c),
667 },
668};
669
670static struct branch_clk vfe_axi_clk = {
671 .b = {
672 .ctl_reg = MAXI_EN_REG,
673 .en_mask = BIT(18),
674 .reset_reg = SW_RESET_AXI_REG,
675 .reset_mask = BIT(9),
676 .halt_reg = DBG_BUS_VEC_E_REG,
677 .halt_bit = 0,
678 },
679 .c = {
680 .dbg_name = "vfe_axi_clk",
681 .ops = &clk_ops_branch,
682 CLK_INIT(vfe_axi_clk.c),
683 },
684};
685
686static struct branch_clk rot_axi_clk = {
687 .b = {
Matt Wagantallf63a8892011-06-15 16:44:46 -0700688 .ctl_reg = MAXI_EN2_REG,
689 .en_mask = BIT(24),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700690 .reset_reg = SW_RESET_AXI_REG,
691 .reset_mask = BIT(6),
Matt Wagantallf63a8892011-06-15 16:44:46 -0700692 .halt_reg = DBG_BUS_VEC_E_REG,
693 .halt_bit = 2,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700694 },
695 .c = {
696 .dbg_name = "rot_axi_clk",
Matt Wagantallf63a8892011-06-15 16:44:46 -0700697 .ops = &clk_ops_branch,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700698 CLK_INIT(rot_axi_clk.c),
699 },
700};
701
702static struct branch_clk vpe_axi_clk = {
703 .b = {
Matt Wagantallf63a8892011-06-15 16:44:46 -0700704 .ctl_reg = MAXI_EN2_REG,
705 .en_mask = BIT(26),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700706 .reset_reg = SW_RESET_AXI_REG,
707 .reset_mask = BIT(15),
Matt Wagantallf63a8892011-06-15 16:44:46 -0700708 .halt_reg = DBG_BUS_VEC_E_REG,
709 .halt_bit = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700710 },
711 .c = {
712 .dbg_name = "vpe_axi_clk",
Matt Wagantallf63a8892011-06-15 16:44:46 -0700713 .ops = &clk_ops_branch,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700714 CLK_INIT(vpe_axi_clk.c),
715 },
716};
717
Matt Wagantallf8032602011-06-15 23:01:56 -0700718static struct branch_clk smi_2x_axi_clk = {
719 .b = {
720 .ctl_reg = MAXI_EN2_REG,
721 .en_mask = BIT(30),
722 .halt_reg = DBG_BUS_VEC_I_REG,
723 .halt_bit = 0,
724 },
725 .c = {
726 .dbg_name = "smi_2x_axi_clk",
727 .ops = &clk_ops_branch,
728 .flags = CLKFLAG_SKIP_AUTO_OFF,
729 CLK_INIT(smi_2x_axi_clk.c),
730 },
731};
732
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700733/* AHB Interfaces */
734static struct branch_clk amp_p_clk = {
735 .b = {
736 .ctl_reg = AHB_EN_REG,
737 .en_mask = BIT(24),
738 .halt_reg = DBG_BUS_VEC_F_REG,
739 .halt_bit = 18,
740 },
741 .c = {
742 .dbg_name = "amp_p_clk",
743 .ops = &clk_ops_branch,
744 CLK_INIT(amp_p_clk.c),
745 },
746};
747
748static struct branch_clk csi0_p_clk = {
749 .b = {
750 .ctl_reg = AHB_EN_REG,
751 .en_mask = BIT(7),
752 .reset_reg = SW_RESET_AHB_REG,
753 .reset_mask = BIT(17),
754 .halt_reg = DBG_BUS_VEC_F_REG,
755 .halt_bit = 16,
756 },
757 .c = {
758 .dbg_name = "csi0_p_clk",
759 .ops = &clk_ops_branch,
760 CLK_INIT(csi0_p_clk.c),
761 },
762};
763
764static struct branch_clk csi1_p_clk = {
765 .b = {
766 .ctl_reg = AHB_EN_REG,
767 .en_mask = BIT(20),
768 .reset_reg = SW_RESET_AHB_REG,
769 .reset_mask = BIT(16),
770 .halt_reg = DBG_BUS_VEC_F_REG,
771 .halt_bit = 17,
772 },
773 .c = {
774 .dbg_name = "csi1_p_clk",
775 .ops = &clk_ops_branch,
776 CLK_INIT(csi1_p_clk.c),
777 },
778};
779
780static struct branch_clk dsi_m_p_clk = {
781 .b = {
782 .ctl_reg = AHB_EN_REG,
783 .en_mask = BIT(9),
784 .reset_reg = SW_RESET_AHB_REG,
785 .reset_mask = BIT(6),
786 .halt_reg = DBG_BUS_VEC_F_REG,
787 .halt_bit = 19,
788 },
789 .c = {
790 .dbg_name = "dsi_m_p_clk",
791 .ops = &clk_ops_branch,
792 CLK_INIT(dsi_m_p_clk.c),
793 },
794};
795
796static struct branch_clk dsi_s_p_clk = {
797 .b = {
798 .ctl_reg = AHB_EN_REG,
799 .en_mask = BIT(18),
800 .reset_reg = SW_RESET_AHB_REG,
801 .reset_mask = BIT(5),
802 .halt_reg = DBG_BUS_VEC_F_REG,
803 .halt_bit = 20,
804 },
805 .c = {
806 .dbg_name = "dsi_s_p_clk",
807 .ops = &clk_ops_branch,
808 CLK_INIT(dsi_s_p_clk.c),
809 },
810};
811
812static struct branch_clk gfx2d0_p_clk = {
813 .b = {
814 .ctl_reg = AHB_EN_REG,
815 .en_mask = BIT(19),
816 .reset_reg = SW_RESET_AHB_REG,
817 .reset_mask = BIT(12),
818 .halt_reg = DBG_BUS_VEC_F_REG,
819 .halt_bit = 2,
820 },
821 .c = {
822 .dbg_name = "gfx2d0_p_clk",
823 .ops = &clk_ops_branch,
824 CLK_INIT(gfx2d0_p_clk.c),
825 },
826};
827
828static struct branch_clk gfx2d1_p_clk = {
829 .b = {
830 .ctl_reg = AHB_EN_REG,
831 .en_mask = BIT(2),
832 .reset_reg = SW_RESET_AHB_REG,
833 .reset_mask = BIT(11),
834 .halt_reg = DBG_BUS_VEC_F_REG,
835 .halt_bit = 3,
836 },
837 .c = {
838 .dbg_name = "gfx2d1_p_clk",
839 .ops = &clk_ops_branch,
840 CLK_INIT(gfx2d1_p_clk.c),
841 },
842};
843
844static struct branch_clk gfx3d_p_clk = {
845 .b = {
846 .ctl_reg = AHB_EN_REG,
847 .en_mask = BIT(3),
848 .reset_reg = SW_RESET_AHB_REG,
849 .reset_mask = BIT(10),
850 .halt_reg = DBG_BUS_VEC_F_REG,
851 .halt_bit = 4,
852 },
853 .c = {
854 .dbg_name = "gfx3d_p_clk",
855 .ops = &clk_ops_branch,
856 CLK_INIT(gfx3d_p_clk.c),
857 },
858};
859
860static struct branch_clk hdmi_m_p_clk = {
861 .b = {
862 .ctl_reg = AHB_EN_REG,
863 .en_mask = BIT(14),
864 .reset_reg = SW_RESET_AHB_REG,
865 .reset_mask = BIT(9),
866 .halt_reg = DBG_BUS_VEC_F_REG,
867 .halt_bit = 5,
868 },
869 .c = {
870 .dbg_name = "hdmi_m_p_clk",
871 .ops = &clk_ops_branch,
872 CLK_INIT(hdmi_m_p_clk.c),
873 },
874};
875
876static struct branch_clk hdmi_s_p_clk = {
877 .b = {
878 .ctl_reg = AHB_EN_REG,
879 .en_mask = BIT(4),
880 .reset_reg = SW_RESET_AHB_REG,
881 .reset_mask = BIT(9),
882 .halt_reg = DBG_BUS_VEC_F_REG,
883 .halt_bit = 6,
884 },
885 .c = {
886 .dbg_name = "hdmi_s_p_clk",
887 .ops = &clk_ops_branch,
888 CLK_INIT(hdmi_s_p_clk.c),
889 },
890};
891
892static struct branch_clk ijpeg_p_clk = {
893 .b = {
894 .ctl_reg = AHB_EN_REG,
895 .en_mask = BIT(5),
896 .reset_reg = SW_RESET_AHB_REG,
897 .reset_mask = BIT(7),
898 .halt_reg = DBG_BUS_VEC_F_REG,
899 .halt_bit = 9,
900 },
901 .c = {
902 .dbg_name = "ijpeg_p_clk",
903 .ops = &clk_ops_branch,
904 CLK_INIT(ijpeg_p_clk.c),
905 },
906};
907
908static struct branch_clk imem_p_clk = {
909 .b = {
910 .ctl_reg = AHB_EN_REG,
911 .en_mask = BIT(6),
912 .reset_reg = SW_RESET_AHB_REG,
913 .reset_mask = BIT(8),
914 .halt_reg = DBG_BUS_VEC_F_REG,
915 .halt_bit = 10,
916 },
917 .c = {
918 .dbg_name = "imem_p_clk",
919 .ops = &clk_ops_branch,
920 CLK_INIT(imem_p_clk.c),
921 },
922};
923
924static struct branch_clk jpegd_p_clk = {
925 .b = {
926 .ctl_reg = AHB_EN_REG,
927 .en_mask = BIT(21),
928 .reset_reg = SW_RESET_AHB_REG,
929 .reset_mask = BIT(4),
930 .halt_reg = DBG_BUS_VEC_F_REG,
931 .halt_bit = 7,
932 },
933 .c = {
934 .dbg_name = "jpegd_p_clk",
935 .ops = &clk_ops_branch,
936 CLK_INIT(jpegd_p_clk.c),
937 },
938};
939
940static struct branch_clk mdp_p_clk = {
941 .b = {
942 .ctl_reg = AHB_EN_REG,
943 .en_mask = BIT(10),
944 .reset_reg = SW_RESET_AHB_REG,
945 .reset_mask = BIT(3),
946 .halt_reg = DBG_BUS_VEC_F_REG,
947 .halt_bit = 11,
948 },
949 .c = {
950 .dbg_name = "mdp_p_clk",
951 .ops = &clk_ops_branch,
952 CLK_INIT(mdp_p_clk.c),
953 },
954};
955
956static struct branch_clk rot_p_clk = {
957 .b = {
958 .ctl_reg = AHB_EN_REG,
959 .en_mask = BIT(12),
960 .reset_reg = SW_RESET_AHB_REG,
961 .reset_mask = BIT(2),
962 .halt_reg = DBG_BUS_VEC_F_REG,
963 .halt_bit = 13,
964 },
965 .c = {
966 .dbg_name = "rot_p_clk",
967 .ops = &clk_ops_branch,
968 CLK_INIT(rot_p_clk.c),
969 },
970};
971
972static struct branch_clk smmu_p_clk = {
973 .b = {
974 .ctl_reg = AHB_EN_REG,
975 .en_mask = BIT(15),
976 .halt_reg = DBG_BUS_VEC_F_REG,
977 .halt_bit = 22,
978 },
979 .c = {
980 .dbg_name = "smmu_p_clk",
981 .ops = &clk_ops_branch,
982 CLK_INIT(smmu_p_clk.c),
983 },
984};
985
986static struct branch_clk tv_enc_p_clk = {
987 .b = {
988 .ctl_reg = AHB_EN_REG,
989 .en_mask = BIT(25),
990 .reset_reg = SW_RESET_AHB_REG,
991 .reset_mask = BIT(15),
992 .halt_reg = DBG_BUS_VEC_F_REG,
993 .halt_bit = 23,
994 },
995 .c = {
996 .dbg_name = "tv_enc_p_clk",
997 .ops = &clk_ops_branch,
998 CLK_INIT(tv_enc_p_clk.c),
999 },
1000};
1001
1002static struct branch_clk vcodec_p_clk = {
1003 .b = {
1004 .ctl_reg = AHB_EN_REG,
1005 .en_mask = BIT(11),
1006 .reset_reg = SW_RESET_AHB_REG,
1007 .reset_mask = BIT(1),
1008 .halt_reg = DBG_BUS_VEC_F_REG,
1009 .halt_bit = 12,
1010 },
1011 .c = {
1012 .dbg_name = "vcodec_p_clk",
1013 .ops = &clk_ops_branch,
1014 CLK_INIT(vcodec_p_clk.c),
1015 },
1016};
1017
1018static struct branch_clk vfe_p_clk = {
1019 .b = {
1020 .ctl_reg = AHB_EN_REG,
1021 .en_mask = BIT(13),
1022 .reset_reg = SW_RESET_AHB_REG,
1023 .reset_mask = BIT(0),
1024 .halt_reg = DBG_BUS_VEC_F_REG,
1025 .halt_bit = 14,
1026 },
1027 .c = {
1028 .dbg_name = "vfe_p_clk",
1029 .ops = &clk_ops_branch,
1030 CLK_INIT(vfe_p_clk.c),
1031 },
1032};
1033
1034static struct branch_clk vpe_p_clk = {
1035 .b = {
1036 .ctl_reg = AHB_EN_REG,
1037 .en_mask = BIT(16),
1038 .reset_reg = SW_RESET_AHB_REG,
1039 .reset_mask = BIT(14),
1040 .halt_reg = DBG_BUS_VEC_F_REG,
1041 .halt_bit = 15,
1042 },
1043 .c = {
1044 .dbg_name = "vpe_p_clk",
1045 .ops = &clk_ops_branch,
1046 CLK_INIT(vpe_p_clk.c),
1047 },
1048};
1049
1050/*
1051 * Peripheral Clocks
1052 */
1053#define CLK_GSBI_UART(i, n, h_r, h_b) \
1054 struct rcg_clk i##_clk = { \
1055 .b = { \
1056 .ctl_reg = GSBIn_UART_APPS_NS_REG(n), \
1057 .en_mask = BIT(9), \
1058 .reset_reg = GSBIn_RESET_REG(n), \
1059 .reset_mask = BIT(0), \
1060 .halt_reg = h_r, \
1061 .halt_bit = h_b, \
1062 }, \
1063 .ns_reg = GSBIn_UART_APPS_NS_REG(n), \
1064 .md_reg = GSBIn_UART_APPS_MD_REG(n), \
1065 .root_en_mask = BIT(11), \
1066 .ns_mask = (BM(31, 16) | BM(6, 0)), \
1067 .set_rate = set_rate_mnd, \
1068 .freq_tbl = clk_tbl_gsbi_uart, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001069 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001070 .c = { \
1071 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001072 .ops = &clk_ops_rcg_8x60, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001073 VDD_DIG_FMAX_MAP2(LOW, 32000000, NOMINAL, 64000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001074 CLK_INIT(i##_clk.c), \
1075 }, \
1076 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001077#define F_GSBI_UART(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001078 { \
1079 .freq_hz = f, \
1080 .src_clk = &s##_clk.c, \
1081 .md_val = MD16(m, n), \
1082 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
1083 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001084 }
1085static struct clk_freq_tbl clk_tbl_gsbi_uart[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001086 F_GSBI_UART( 0, gnd, 1, 0, 0),
1087 F_GSBI_UART( 1843200, pll8, 1, 3, 625),
1088 F_GSBI_UART( 3686400, pll8, 1, 6, 625),
1089 F_GSBI_UART( 7372800, pll8, 1, 12, 625),
1090 F_GSBI_UART(14745600, pll8, 1, 24, 625),
1091 F_GSBI_UART(16000000, pll8, 4, 1, 6),
1092 F_GSBI_UART(24000000, pll8, 4, 1, 4),
1093 F_GSBI_UART(32000000, pll8, 4, 1, 3),
1094 F_GSBI_UART(40000000, pll8, 1, 5, 48),
1095 F_GSBI_UART(46400000, pll8, 1, 29, 240),
1096 F_GSBI_UART(48000000, pll8, 4, 1, 2),
1097 F_GSBI_UART(51200000, pll8, 1, 2, 15),
1098 F_GSBI_UART(56000000, pll8, 1, 7, 48),
1099 F_GSBI_UART(58982400, pll8, 1, 96, 625),
1100 F_GSBI_UART(64000000, pll8, 2, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001101 F_END
1102};
1103
1104static CLK_GSBI_UART(gsbi1_uart, 1, CLK_HALT_CFPB_STATEA_REG, 10);
1105static CLK_GSBI_UART(gsbi2_uart, 2, CLK_HALT_CFPB_STATEA_REG, 6);
1106static CLK_GSBI_UART(gsbi3_uart, 3, CLK_HALT_CFPB_STATEA_REG, 2);
1107static CLK_GSBI_UART(gsbi4_uart, 4, CLK_HALT_CFPB_STATEB_REG, 26);
1108static CLK_GSBI_UART(gsbi5_uart, 5, CLK_HALT_CFPB_STATEB_REG, 22);
1109static CLK_GSBI_UART(gsbi6_uart, 6, CLK_HALT_CFPB_STATEB_REG, 18);
1110static CLK_GSBI_UART(gsbi7_uart, 7, CLK_HALT_CFPB_STATEB_REG, 14);
1111static CLK_GSBI_UART(gsbi8_uart, 8, CLK_HALT_CFPB_STATEB_REG, 10);
1112static CLK_GSBI_UART(gsbi9_uart, 9, CLK_HALT_CFPB_STATEB_REG, 6);
1113static CLK_GSBI_UART(gsbi10_uart, 10, CLK_HALT_CFPB_STATEB_REG, 2);
1114static CLK_GSBI_UART(gsbi11_uart, 11, CLK_HALT_CFPB_STATEC_REG, 17);
1115static CLK_GSBI_UART(gsbi12_uart, 12, CLK_HALT_CFPB_STATEC_REG, 13);
1116
1117#define CLK_GSBI_QUP(i, n, h_r, h_b) \
1118 struct rcg_clk i##_clk = { \
1119 .b = { \
1120 .ctl_reg = GSBIn_QUP_APPS_NS_REG(n), \
1121 .en_mask = BIT(9), \
1122 .reset_reg = GSBIn_RESET_REG(n), \
1123 .reset_mask = BIT(0), \
1124 .halt_reg = h_r, \
1125 .halt_bit = h_b, \
1126 }, \
1127 .ns_reg = GSBIn_QUP_APPS_NS_REG(n), \
1128 .md_reg = GSBIn_QUP_APPS_MD_REG(n), \
1129 .root_en_mask = BIT(11), \
1130 .ns_mask = (BM(23, 16) | BM(6, 0)), \
1131 .set_rate = set_rate_mnd, \
1132 .freq_tbl = clk_tbl_gsbi_qup, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001133 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001134 .c = { \
1135 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001136 .ops = &clk_ops_rcg_8x60, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001137 VDD_DIG_FMAX_MAP2(LOW, 24000000, NOMINAL, 52000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001138 CLK_INIT(i##_clk.c), \
1139 }, \
1140 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001141#define F_GSBI_QUP(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001142 { \
1143 .freq_hz = f, \
1144 .src_clk = &s##_clk.c, \
1145 .md_val = MD8(16, m, 0, n), \
1146 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
1147 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001148 }
1149static struct clk_freq_tbl clk_tbl_gsbi_qup[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001150 F_GSBI_QUP( 0, gnd, 1, 0, 0),
1151 F_GSBI_QUP( 1100000, pxo, 1, 2, 49),
1152 F_GSBI_QUP( 5400000, pxo, 1, 1, 5),
1153 F_GSBI_QUP(10800000, pxo, 1, 2, 5),
1154 F_GSBI_QUP(15060000, pll8, 1, 2, 51),
1155 F_GSBI_QUP(24000000, pll8, 4, 1, 4),
1156 F_GSBI_QUP(25600000, pll8, 1, 1, 15),
1157 F_GSBI_QUP(27000000, pxo, 1, 0, 0),
1158 F_GSBI_QUP(48000000, pll8, 4, 1, 2),
1159 F_GSBI_QUP(51200000, pll8, 1, 2, 15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001160 F_END
1161};
1162
1163static CLK_GSBI_QUP(gsbi1_qup, 1, CLK_HALT_CFPB_STATEA_REG, 9);
1164static CLK_GSBI_QUP(gsbi2_qup, 2, CLK_HALT_CFPB_STATEA_REG, 4);
1165static CLK_GSBI_QUP(gsbi3_qup, 3, CLK_HALT_CFPB_STATEA_REG, 0);
1166static CLK_GSBI_QUP(gsbi4_qup, 4, CLK_HALT_CFPB_STATEB_REG, 24);
1167static CLK_GSBI_QUP(gsbi5_qup, 5, CLK_HALT_CFPB_STATEB_REG, 20);
1168static CLK_GSBI_QUP(gsbi6_qup, 6, CLK_HALT_CFPB_STATEB_REG, 16);
1169static CLK_GSBI_QUP(gsbi7_qup, 7, CLK_HALT_CFPB_STATEB_REG, 12);
1170static CLK_GSBI_QUP(gsbi8_qup, 8, CLK_HALT_CFPB_STATEB_REG, 8);
1171static CLK_GSBI_QUP(gsbi9_qup, 9, CLK_HALT_CFPB_STATEB_REG, 4);
1172static CLK_GSBI_QUP(gsbi10_qup, 10, CLK_HALT_CFPB_STATEB_REG, 0);
1173static CLK_GSBI_QUP(gsbi11_qup, 11, CLK_HALT_CFPB_STATEC_REG, 15);
1174static CLK_GSBI_QUP(gsbi12_qup, 12, CLK_HALT_CFPB_STATEC_REG, 11);
1175
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001176#define F_PDM(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001177 { \
1178 .freq_hz = f, \
1179 .src_clk = &s##_clk.c, \
1180 .ns_val = NS_SRC_SEL(1, 0, s##_to_xo_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001181 }
1182static struct clk_freq_tbl clk_tbl_pdm[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001183 F_PDM( 0, gnd, 1),
1184 F_PDM(27000000, pxo, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001185 F_END
1186};
1187
1188static struct rcg_clk pdm_clk = {
1189 .b = {
1190 .ctl_reg = PDM_CLK_NS_REG,
1191 .en_mask = BIT(9),
1192 .reset_reg = PDM_CLK_NS_REG,
1193 .reset_mask = BIT(12),
1194 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1195 .halt_bit = 3,
1196 },
1197 .ns_reg = PDM_CLK_NS_REG,
1198 .root_en_mask = BIT(11),
1199 .ns_mask = BM(1, 0),
1200 .set_rate = set_rate_nop,
1201 .freq_tbl = clk_tbl_pdm,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001202 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001203 .c = {
1204 .dbg_name = "pdm_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001205 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001206 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001207 CLK_INIT(pdm_clk.c),
1208 },
1209};
1210
1211static struct branch_clk pmem_clk = {
1212 .b = {
1213 .ctl_reg = PMEM_ACLK_CTL_REG,
1214 .en_mask = BIT(4),
1215 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1216 .halt_bit = 20,
1217 },
1218 .c = {
1219 .dbg_name = "pmem_clk",
1220 .ops = &clk_ops_branch,
1221 CLK_INIT(pmem_clk.c),
1222 },
1223};
1224
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001225#define F_PRNG(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001226 { \
1227 .freq_hz = f, \
1228 .src_clk = &s##_clk.c, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001229 }
1230static struct clk_freq_tbl clk_tbl_prng[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001231 F_PRNG(64000000, pll8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001232 F_END
1233};
1234
1235static struct rcg_clk prng_clk = {
1236 .b = {
1237 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1238 .en_mask = BIT(10),
1239 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
1240 .halt_check = HALT_VOTED,
1241 .halt_bit = 10,
1242 },
1243 .set_rate = set_rate_nop,
1244 .freq_tbl = clk_tbl_prng,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001245 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001246 .c = {
1247 .dbg_name = "prng_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001248 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001249 VDD_DIG_FMAX_MAP2(LOW, 32000000, NOMINAL, 65000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001250 CLK_INIT(prng_clk.c),
1251 },
1252};
1253
1254#define CLK_SDC(i, n, h_r, h_b) \
1255 struct rcg_clk i##_clk = { \
1256 .b = { \
1257 .ctl_reg = SDCn_APPS_CLK_NS_REG(n), \
1258 .en_mask = BIT(9), \
1259 .reset_reg = SDCn_RESET_REG(n), \
1260 .reset_mask = BIT(0), \
1261 .halt_reg = h_r, \
1262 .halt_bit = h_b, \
1263 }, \
1264 .ns_reg = SDCn_APPS_CLK_NS_REG(n), \
1265 .md_reg = SDCn_APPS_CLK_MD_REG(n), \
1266 .root_en_mask = BIT(11), \
1267 .ns_mask = (BM(23, 16) | BM(6, 0)), \
1268 .set_rate = set_rate_mnd, \
1269 .freq_tbl = clk_tbl_sdc, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001270 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001271 .c = { \
1272 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001273 .ops = &clk_ops_rcg_8x60, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001274 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001275 CLK_INIT(i##_clk.c), \
1276 }, \
1277 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001278#define F_SDC(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001279 { \
1280 .freq_hz = f, \
1281 .src_clk = &s##_clk.c, \
1282 .md_val = MD8(16, m, 0, n), \
1283 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
1284 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001285 }
1286static struct clk_freq_tbl clk_tbl_sdc[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001287 F_SDC( 0, gnd, 1, 0, 0),
1288 F_SDC( 144000, pxo, 3, 2, 125),
1289 F_SDC( 400000, pll8, 4, 1, 240),
1290 F_SDC(16000000, pll8, 4, 1, 6),
1291 F_SDC(17070000, pll8, 1, 2, 45),
1292 F_SDC(20210000, pll8, 1, 1, 19),
1293 F_SDC(24000000, pll8, 4, 1, 4),
1294 F_SDC(48000000, pll8, 4, 1, 2),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001295 F_END
1296};
1297
1298static CLK_SDC(sdc1, 1, CLK_HALT_DFAB_STATE_REG, 6);
1299static CLK_SDC(sdc2, 2, CLK_HALT_DFAB_STATE_REG, 5);
1300static CLK_SDC(sdc3, 3, CLK_HALT_DFAB_STATE_REG, 4);
1301static CLK_SDC(sdc4, 4, CLK_HALT_DFAB_STATE_REG, 3);
1302static CLK_SDC(sdc5, 5, CLK_HALT_DFAB_STATE_REG, 2);
1303
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001304#define F_TSIF_REF(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001305 { \
1306 .freq_hz = f, \
1307 .src_clk = &s##_clk.c, \
1308 .md_val = MD16(m, n), \
1309 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
1310 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001311 }
1312static struct clk_freq_tbl clk_tbl_tsif_ref[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001313 F_TSIF_REF( 0, gnd, 1, 0, 0),
1314 F_TSIF_REF(105000, pxo, 1, 1, 256),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001315 F_END
1316};
1317
1318static struct rcg_clk tsif_ref_clk = {
1319 .b = {
1320 .ctl_reg = TSIF_REF_CLK_NS_REG,
1321 .en_mask = BIT(9),
1322 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1323 .halt_bit = 5,
1324 },
1325 .ns_reg = TSIF_REF_CLK_NS_REG,
1326 .md_reg = TSIF_REF_CLK_MD_REG,
1327 .root_en_mask = BIT(11),
1328 .ns_mask = (BM(31, 16) | BM(6, 0)),
1329 .set_rate = set_rate_mnd,
1330 .freq_tbl = clk_tbl_tsif_ref,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001331 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001332 .c = {
1333 .dbg_name = "tsif_ref_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001334 .ops = &clk_ops_rcg_8x60,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001335 CLK_INIT(tsif_ref_clk.c),
1336 },
1337};
1338
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001339#define F_TSSC(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001340 { \
1341 .freq_hz = f, \
1342 .src_clk = &s##_clk.c, \
1343 .ns_val = NS_SRC_SEL(1, 0, s##_to_xo_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001344 }
1345static struct clk_freq_tbl clk_tbl_tssc[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001346 F_TSSC( 0, gnd),
1347 F_TSSC(27000000, pxo),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001348 F_END
1349};
1350
1351static struct rcg_clk tssc_clk = {
1352 .b = {
1353 .ctl_reg = TSSC_CLK_CTL_REG,
1354 .en_mask = BIT(4),
1355 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1356 .halt_bit = 4,
1357 },
1358 .ns_reg = TSSC_CLK_CTL_REG,
1359 .ns_mask = BM(1, 0),
1360 .set_rate = set_rate_nop,
1361 .freq_tbl = clk_tbl_tssc,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001362 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001363 .c = {
1364 .dbg_name = "tssc_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001365 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001366 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001367 CLK_INIT(tssc_clk.c),
1368 },
1369};
1370
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001371#define F_USB(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001372 { \
1373 .freq_hz = f, \
1374 .src_clk = &s##_clk.c, \
1375 .md_val = MD8(16, m, 0, n), \
1376 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
1377 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001378 }
1379static struct clk_freq_tbl clk_tbl_usb[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001380 F_USB( 0, gnd, 1, 0, 0),
1381 F_USB(60000000, pll8, 1, 5, 32),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001382 F_END
1383};
1384
1385static struct rcg_clk usb_hs1_xcvr_clk = {
1386 .b = {
1387 .ctl_reg = USB_HS1_XCVR_FS_CLK_NS_REG,
1388 .en_mask = BIT(9),
1389 .reset_reg = USB_HS1_RESET_REG,
1390 .reset_mask = BIT(0),
1391 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1392 .halt_bit = 0,
1393 },
1394 .ns_reg = USB_HS1_XCVR_FS_CLK_NS_REG,
1395 .md_reg = USB_HS1_XCVR_FS_CLK_MD_REG,
1396 .root_en_mask = BIT(11),
1397 .ns_mask = (BM(23, 16) | BM(6, 0)),
1398 .set_rate = set_rate_mnd,
1399 .freq_tbl = clk_tbl_usb,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001400 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001401 .c = {
1402 .dbg_name = "usb_hs1_xcvr_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001403 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001404 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001405 CLK_INIT(usb_hs1_xcvr_clk.c),
1406 },
1407};
1408
1409static struct branch_clk usb_phy0_clk = {
1410 .b = {
1411 .reset_reg = USB_PHY0_RESET_REG,
1412 .reset_mask = BIT(0),
1413 },
1414 .c = {
1415 .dbg_name = "usb_phy0_clk",
1416 .ops = &clk_ops_reset,
1417 CLK_INIT(usb_phy0_clk.c),
1418 },
1419};
1420
1421#define CLK_USB_FS(i, n) \
1422 struct rcg_clk i##_clk = { \
1423 .ns_reg = USB_FSn_XCVR_FS_CLK_NS_REG(n), \
1424 .b = { \
1425 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(n), \
1426 .halt_check = NOCHECK, \
1427 }, \
1428 .md_reg = USB_FSn_XCVR_FS_CLK_MD_REG(n), \
1429 .root_en_mask = BIT(11), \
1430 .ns_mask = (BM(23, 16) | BM(6, 0)), \
1431 .set_rate = set_rate_mnd, \
1432 .freq_tbl = clk_tbl_usb, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001433 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001434 .c = { \
1435 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001436 .ops = &clk_ops_rcg_8x60, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001437 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001438 CLK_INIT(i##_clk.c), \
1439 }, \
1440 }
1441
1442static CLK_USB_FS(usb_fs1_src, 1);
1443static struct branch_clk usb_fs1_xcvr_clk = {
1444 .b = {
1445 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(1),
1446 .en_mask = BIT(9),
1447 .reset_reg = USB_FSn_RESET_REG(1),
1448 .reset_mask = BIT(1),
1449 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1450 .halt_bit = 15,
1451 },
1452 .parent = &usb_fs1_src_clk.c,
1453 .c = {
1454 .dbg_name = "usb_fs1_xcvr_clk",
1455 .ops = &clk_ops_branch,
1456 CLK_INIT(usb_fs1_xcvr_clk.c),
1457 },
1458};
1459
1460static struct branch_clk usb_fs1_sys_clk = {
1461 .b = {
1462 .ctl_reg = USB_FSn_SYSTEM_CLK_CTL_REG(1),
1463 .en_mask = BIT(4),
1464 .reset_reg = USB_FSn_RESET_REG(1),
1465 .reset_mask = BIT(0),
1466 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1467 .halt_bit = 16,
1468 },
1469 .parent = &usb_fs1_src_clk.c,
1470 .c = {
1471 .dbg_name = "usb_fs1_sys_clk",
1472 .ops = &clk_ops_branch,
1473 CLK_INIT(usb_fs1_sys_clk.c),
1474 },
1475};
1476
1477static CLK_USB_FS(usb_fs2_src, 2);
1478static struct branch_clk usb_fs2_xcvr_clk = {
1479 .b = {
1480 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(2),
1481 .en_mask = BIT(9),
1482 .reset_reg = USB_FSn_RESET_REG(2),
1483 .reset_mask = BIT(1),
1484 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1485 .halt_bit = 12,
1486 },
1487 .parent = &usb_fs2_src_clk.c,
1488 .c = {
1489 .dbg_name = "usb_fs2_xcvr_clk",
1490 .ops = &clk_ops_branch,
1491 CLK_INIT(usb_fs2_xcvr_clk.c),
1492 },
1493};
1494
1495static struct branch_clk usb_fs2_sys_clk = {
1496 .b = {
1497 .ctl_reg = USB_FSn_SYSTEM_CLK_CTL_REG(2),
1498 .en_mask = BIT(4),
1499 .reset_reg = USB_FSn_RESET_REG(2),
1500 .reset_mask = BIT(0),
1501 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1502 .halt_bit = 13,
1503 },
1504 .parent = &usb_fs2_src_clk.c,
1505 .c = {
1506 .dbg_name = "usb_fs2_sys_clk",
1507 .ops = &clk_ops_branch,
1508 CLK_INIT(usb_fs2_sys_clk.c),
1509 },
1510};
1511
1512/* Fast Peripheral Bus Clocks */
1513static struct branch_clk ce2_p_clk = {
1514 .b = {
1515 .ctl_reg = CE2_HCLK_CTL_REG,
1516 .en_mask = BIT(4),
1517 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1518 .halt_bit = 0,
1519 },
1520 .parent = &pxo_clk.c,
1521 .c = {
1522 .dbg_name = "ce2_p_clk",
1523 .ops = &clk_ops_branch,
1524 CLK_INIT(ce2_p_clk.c),
1525 },
1526};
1527
1528static struct branch_clk gsbi1_p_clk = {
1529 .b = {
1530 .ctl_reg = GSBIn_HCLK_CTL_REG(1),
1531 .en_mask = BIT(4),
1532 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1533 .halt_bit = 11,
1534 },
1535 .c = {
1536 .dbg_name = "gsbi1_p_clk",
1537 .ops = &clk_ops_branch,
1538 CLK_INIT(gsbi1_p_clk.c),
1539 },
1540};
1541
1542static struct branch_clk gsbi2_p_clk = {
1543 .b = {
1544 .ctl_reg = GSBIn_HCLK_CTL_REG(2),
1545 .en_mask = BIT(4),
1546 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1547 .halt_bit = 7,
1548 },
1549 .c = {
1550 .dbg_name = "gsbi2_p_clk",
1551 .ops = &clk_ops_branch,
1552 CLK_INIT(gsbi2_p_clk.c),
1553 },
1554};
1555
1556static struct branch_clk gsbi3_p_clk = {
1557 .b = {
1558 .ctl_reg = GSBIn_HCLK_CTL_REG(3),
1559 .en_mask = BIT(4),
1560 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1561 .halt_bit = 3,
1562 },
1563 .c = {
1564 .dbg_name = "gsbi3_p_clk",
1565 .ops = &clk_ops_branch,
1566 CLK_INIT(gsbi3_p_clk.c),
1567 },
1568};
1569
1570static struct branch_clk gsbi4_p_clk = {
1571 .b = {
1572 .ctl_reg = GSBIn_HCLK_CTL_REG(4),
1573 .en_mask = BIT(4),
1574 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1575 .halt_bit = 27,
1576 },
1577 .c = {
1578 .dbg_name = "gsbi4_p_clk",
1579 .ops = &clk_ops_branch,
1580 CLK_INIT(gsbi4_p_clk.c),
1581 },
1582};
1583
1584static struct branch_clk gsbi5_p_clk = {
1585 .b = {
1586 .ctl_reg = GSBIn_HCLK_CTL_REG(5),
1587 .en_mask = BIT(4),
1588 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1589 .halt_bit = 23,
1590 },
1591 .c = {
1592 .dbg_name = "gsbi5_p_clk",
1593 .ops = &clk_ops_branch,
1594 CLK_INIT(gsbi5_p_clk.c),
1595 },
1596};
1597
1598static struct branch_clk gsbi6_p_clk = {
1599 .b = {
1600 .ctl_reg = GSBIn_HCLK_CTL_REG(6),
1601 .en_mask = BIT(4),
1602 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1603 .halt_bit = 19,
1604 },
1605 .c = {
1606 .dbg_name = "gsbi6_p_clk",
1607 .ops = &clk_ops_branch,
1608 CLK_INIT(gsbi6_p_clk.c),
1609 },
1610};
1611
1612static struct branch_clk gsbi7_p_clk = {
1613 .b = {
1614 .ctl_reg = GSBIn_HCLK_CTL_REG(7),
1615 .en_mask = BIT(4),
1616 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1617 .halt_bit = 15,
1618 },
1619 .c = {
1620 .dbg_name = "gsbi7_p_clk",
1621 .ops = &clk_ops_branch,
1622 CLK_INIT(gsbi7_p_clk.c),
1623 },
1624};
1625
1626static struct branch_clk gsbi8_p_clk = {
1627 .b = {
1628 .ctl_reg = GSBIn_HCLK_CTL_REG(8),
1629 .en_mask = BIT(4),
1630 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1631 .halt_bit = 11,
1632 },
1633 .c = {
1634 .dbg_name = "gsbi8_p_clk",
1635 .ops = &clk_ops_branch,
1636 CLK_INIT(gsbi8_p_clk.c),
1637 },
1638};
1639
1640static struct branch_clk gsbi9_p_clk = {
1641 .b = {
1642 .ctl_reg = GSBIn_HCLK_CTL_REG(9),
1643 .en_mask = BIT(4),
1644 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1645 .halt_bit = 7,
1646 },
1647 .c = {
1648 .dbg_name = "gsbi9_p_clk",
1649 .ops = &clk_ops_branch,
1650 CLK_INIT(gsbi9_p_clk.c),
1651 },
1652};
1653
1654static struct branch_clk gsbi10_p_clk = {
1655 .b = {
1656 .ctl_reg = GSBIn_HCLK_CTL_REG(10),
1657 .en_mask = BIT(4),
1658 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1659 .halt_bit = 3,
1660 },
1661 .c = {
1662 .dbg_name = "gsbi10_p_clk",
1663 .ops = &clk_ops_branch,
1664 CLK_INIT(gsbi10_p_clk.c),
1665 },
1666};
1667
1668static struct branch_clk gsbi11_p_clk = {
1669 .b = {
1670 .ctl_reg = GSBIn_HCLK_CTL_REG(11),
1671 .en_mask = BIT(4),
1672 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1673 .halt_bit = 18,
1674 },
1675 .c = {
1676 .dbg_name = "gsbi11_p_clk",
1677 .ops = &clk_ops_branch,
1678 CLK_INIT(gsbi11_p_clk.c),
1679 },
1680};
1681
1682static struct branch_clk gsbi12_p_clk = {
1683 .b = {
1684 .ctl_reg = GSBIn_HCLK_CTL_REG(12),
1685 .en_mask = BIT(4),
1686 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1687 .halt_bit = 14,
1688 },
1689 .c = {
1690 .dbg_name = "gsbi12_p_clk",
1691 .ops = &clk_ops_branch,
1692 CLK_INIT(gsbi12_p_clk.c),
1693 },
1694};
1695
1696static struct branch_clk ppss_p_clk = {
1697 .b = {
1698 .ctl_reg = PPSS_HCLK_CTL_REG,
1699 .en_mask = BIT(4),
1700 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1701 .halt_bit = 19,
1702 },
1703 .c = {
1704 .dbg_name = "ppss_p_clk",
1705 .ops = &clk_ops_branch,
1706 CLK_INIT(ppss_p_clk.c),
1707 },
1708};
1709
1710static struct branch_clk tsif_p_clk = {
1711 .b = {
1712 .ctl_reg = TSIF_HCLK_CTL_REG,
1713 .en_mask = BIT(4),
1714 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1715 .halt_bit = 7,
1716 },
1717 .c = {
1718 .dbg_name = "tsif_p_clk",
1719 .ops = &clk_ops_branch,
1720 CLK_INIT(tsif_p_clk.c),
1721 },
1722};
1723
1724static struct branch_clk usb_fs1_p_clk = {
1725 .b = {
1726 .ctl_reg = USB_FSn_HCLK_CTL_REG(1),
1727 .en_mask = BIT(4),
1728 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1729 .halt_bit = 17,
1730 },
1731 .c = {
1732 .dbg_name = "usb_fs1_p_clk",
1733 .ops = &clk_ops_branch,
1734 CLK_INIT(usb_fs1_p_clk.c),
1735 },
1736};
1737
1738static struct branch_clk usb_fs2_p_clk = {
1739 .b = {
1740 .ctl_reg = USB_FSn_HCLK_CTL_REG(2),
1741 .en_mask = BIT(4),
1742 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1743 .halt_bit = 14,
1744 },
1745 .c = {
1746 .dbg_name = "usb_fs2_p_clk",
1747 .ops = &clk_ops_branch,
1748 CLK_INIT(usb_fs2_p_clk.c),
1749 },
1750};
1751
1752static struct branch_clk usb_hs1_p_clk = {
1753 .b = {
1754 .ctl_reg = USB_HS1_HCLK_CTL_REG,
1755 .en_mask = BIT(4),
1756 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1757 .halt_bit = 1,
1758 },
1759 .c = {
1760 .dbg_name = "usb_hs1_p_clk",
1761 .ops = &clk_ops_branch,
1762 CLK_INIT(usb_hs1_p_clk.c),
1763 },
1764};
1765
1766static struct branch_clk sdc1_p_clk = {
1767 .b = {
1768 .ctl_reg = SDCn_HCLK_CTL_REG(1),
1769 .en_mask = BIT(4),
1770 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1771 .halt_bit = 11,
1772 },
1773 .c = {
1774 .dbg_name = "sdc1_p_clk",
1775 .ops = &clk_ops_branch,
1776 CLK_INIT(sdc1_p_clk.c),
1777 },
1778};
1779
1780static struct branch_clk sdc2_p_clk = {
1781 .b = {
1782 .ctl_reg = SDCn_HCLK_CTL_REG(2),
1783 .en_mask = BIT(4),
1784 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1785 .halt_bit = 10,
1786 },
1787 .c = {
1788 .dbg_name = "sdc2_p_clk",
1789 .ops = &clk_ops_branch,
1790 CLK_INIT(sdc2_p_clk.c),
1791 },
1792};
1793
1794static struct branch_clk sdc3_p_clk = {
1795 .b = {
1796 .ctl_reg = SDCn_HCLK_CTL_REG(3),
1797 .en_mask = BIT(4),
1798 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1799 .halt_bit = 9,
1800 },
1801 .c = {
1802 .dbg_name = "sdc3_p_clk",
1803 .ops = &clk_ops_branch,
1804 CLK_INIT(sdc3_p_clk.c),
1805 },
1806};
1807
1808static struct branch_clk sdc4_p_clk = {
1809 .b = {
1810 .ctl_reg = SDCn_HCLK_CTL_REG(4),
1811 .en_mask = BIT(4),
1812 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1813 .halt_bit = 8,
1814 },
1815 .c = {
1816 .dbg_name = "sdc4_p_clk",
1817 .ops = &clk_ops_branch,
1818 CLK_INIT(sdc4_p_clk.c),
1819 },
1820};
1821
1822static struct branch_clk sdc5_p_clk = {
1823 .b = {
1824 .ctl_reg = SDCn_HCLK_CTL_REG(5),
1825 .en_mask = BIT(4),
1826 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1827 .halt_bit = 7,
1828 },
1829 .c = {
1830 .dbg_name = "sdc5_p_clk",
1831 .ops = &clk_ops_branch,
1832 CLK_INIT(sdc5_p_clk.c),
1833 },
1834};
1835
Matt Wagantall66cd0932011-09-12 19:04:34 -07001836static struct branch_clk ebi2_2x_clk = {
1837 .b = {
1838 .ctl_reg = EBI2_2X_CLK_CTL_REG,
1839 .en_mask = BIT(4),
1840 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1841 .halt_bit = 18,
1842 },
1843 .c = {
1844 .dbg_name = "ebi2_2x_clk",
1845 .ops = &clk_ops_branch,
1846 CLK_INIT(ebi2_2x_clk.c),
1847 },
1848};
1849
1850static struct branch_clk ebi2_clk = {
1851 .b = {
1852 .ctl_reg = EBI2_CLK_CTL_REG,
1853 .en_mask = BIT(4),
1854 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1855 .halt_bit = 19,
1856 },
1857 .c = {
1858 .dbg_name = "ebi2_clk",
1859 .ops = &clk_ops_branch,
1860 CLK_INIT(ebi2_clk.c),
1861 .depends = &ebi2_2x_clk.c,
1862 },
1863};
1864
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001865/* HW-Voteable Clocks */
1866static struct branch_clk adm0_clk = {
1867 .b = {
1868 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1869 .en_mask = BIT(2),
1870 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1871 .halt_check = HALT_VOTED,
1872 .halt_bit = 14,
1873 },
1874 .parent = &pxo_clk.c,
1875 .c = {
1876 .dbg_name = "adm0_clk",
1877 .ops = &clk_ops_branch,
1878 CLK_INIT(adm0_clk.c),
1879 },
1880};
1881
1882static struct branch_clk adm0_p_clk = {
1883 .b = {
1884 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1885 .en_mask = BIT(3),
1886 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1887 .halt_check = HALT_VOTED,
1888 .halt_bit = 13,
1889 },
1890 .c = {
1891 .dbg_name = "adm0_p_clk",
1892 .ops = &clk_ops_branch,
1893 CLK_INIT(adm0_p_clk.c),
1894 },
1895};
1896
1897static struct branch_clk adm1_clk = {
1898 .b = {
1899 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1900 .en_mask = BIT(4),
1901 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1902 .halt_check = HALT_VOTED,
1903 .halt_bit = 12,
1904 },
1905 .parent = &pxo_clk.c,
1906 .c = {
1907 .dbg_name = "adm1_clk",
1908 .ops = &clk_ops_branch,
1909 CLK_INIT(adm1_clk.c),
1910 },
1911};
1912
1913static struct branch_clk adm1_p_clk = {
1914 .b = {
1915 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1916 .en_mask = BIT(5),
1917 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1918 .halt_check = HALT_VOTED,
1919 .halt_bit = 11,
1920 },
1921 .c = {
1922 .dbg_name = "adm1_p_clk",
1923 .ops = &clk_ops_branch,
1924 CLK_INIT(adm1_p_clk.c),
1925 },
1926};
1927
1928static struct branch_clk modem_ahb1_p_clk = {
1929 .b = {
1930 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1931 .en_mask = BIT(0),
1932 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1933 .halt_check = HALT_VOTED,
1934 .halt_bit = 8,
1935 },
1936 .c = {
1937 .dbg_name = "modem_ahb1_p_clk",
1938 .ops = &clk_ops_branch,
1939 CLK_INIT(modem_ahb1_p_clk.c),
1940 },
1941};
1942
1943static struct branch_clk modem_ahb2_p_clk = {
1944 .b = {
1945 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1946 .en_mask = BIT(1),
1947 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1948 .halt_check = HALT_VOTED,
1949 .halt_bit = 7,
1950 },
1951 .c = {
1952 .dbg_name = "modem_ahb2_p_clk",
1953 .ops = &clk_ops_branch,
1954 CLK_INIT(modem_ahb2_p_clk.c),
1955 },
1956};
1957
1958static struct branch_clk pmic_arb0_p_clk = {
1959 .b = {
1960 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1961 .en_mask = BIT(8),
1962 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
1963 .halt_check = HALT_VOTED,
1964 .halt_bit = 22,
1965 },
1966 .c = {
1967 .dbg_name = "pmic_arb0_p_clk",
1968 .ops = &clk_ops_branch,
1969 CLK_INIT(pmic_arb0_p_clk.c),
1970 },
1971};
1972
1973static struct branch_clk pmic_arb1_p_clk = {
1974 .b = {
1975 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1976 .en_mask = BIT(9),
1977 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
1978 .halt_check = HALT_VOTED,
1979 .halt_bit = 21,
1980 },
1981 .c = {
1982 .dbg_name = "pmic_arb1_p_clk",
1983 .ops = &clk_ops_branch,
1984 CLK_INIT(pmic_arb1_p_clk.c),
1985 },
1986};
1987
1988static struct branch_clk pmic_ssbi2_clk = {
1989 .b = {
1990 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1991 .en_mask = BIT(7),
1992 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
1993 .halt_check = HALT_VOTED,
1994 .halt_bit = 23,
1995 },
1996 .c = {
1997 .dbg_name = "pmic_ssbi2_clk",
1998 .ops = &clk_ops_branch,
1999 CLK_INIT(pmic_ssbi2_clk.c),
2000 },
2001};
2002
2003static struct branch_clk rpm_msg_ram_p_clk = {
2004 .b = {
2005 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2006 .en_mask = BIT(6),
2007 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2008 .halt_check = HALT_VOTED,
2009 .halt_bit = 12,
2010 },
2011 .c = {
2012 .dbg_name = "rpm_msg_ram_p_clk",
2013 .ops = &clk_ops_branch,
2014 CLK_INIT(rpm_msg_ram_p_clk.c),
2015 },
2016};
2017
2018/*
2019 * Multimedia Clocks
2020 */
2021
2022static struct branch_clk amp_clk = {
2023 .b = {
2024 .reset_reg = SW_RESET_CORE_REG,
2025 .reset_mask = BIT(20),
2026 },
2027 .c = {
2028 .dbg_name = "amp_clk",
2029 .ops = &clk_ops_reset,
2030 CLK_INIT(amp_clk.c),
2031 },
2032};
2033
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002034#define F_CAM(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002035 { \
2036 .freq_hz = f, \
2037 .src_clk = &s##_clk.c, \
2038 .md_val = MD8(8, m, 0, n), \
2039 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2040 .ctl_val = CC(6, n), \
2041 .mnd_en_mask = BIT(5) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002042 }
2043static struct clk_freq_tbl clk_tbl_cam[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002044 F_CAM( 0, gnd, 1, 0, 0),
2045 F_CAM( 6000000, pll8, 4, 1, 16),
2046 F_CAM( 8000000, pll8, 4, 1, 12),
2047 F_CAM( 12000000, pll8, 4, 1, 8),
2048 F_CAM( 16000000, pll8, 4, 1, 6),
2049 F_CAM( 19200000, pll8, 4, 1, 5),
2050 F_CAM( 24000000, pll8, 4, 1, 4),
2051 F_CAM( 32000000, pll8, 4, 1, 3),
2052 F_CAM( 48000000, pll8, 4, 1, 2),
2053 F_CAM( 64000000, pll8, 3, 1, 2),
2054 F_CAM( 96000000, pll8, 4, 0, 0),
2055 F_CAM(128000000, pll8, 3, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002056 F_END
2057};
2058
2059static struct rcg_clk cam_clk = {
2060 .b = {
2061 .ctl_reg = CAMCLK_CC_REG,
2062 .en_mask = BIT(0),
2063 .halt_check = DELAY,
2064 },
2065 .ns_reg = CAMCLK_NS_REG,
2066 .md_reg = CAMCLK_MD_REG,
2067 .root_en_mask = BIT(2),
2068 .ns_mask = (BM(31, 24) | BM(15, 14) | BM(2, 0)),
2069 .ctl_mask = BM(7, 6),
2070 .set_rate = set_rate_mnd_8,
2071 .freq_tbl = clk_tbl_cam,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002072 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002073 .c = {
2074 .dbg_name = "cam_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002075 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002076 VDD_DIG_FMAX_MAP2(LOW, 64000000, NOMINAL, 128000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002077 CLK_INIT(cam_clk.c),
2078 },
2079};
2080
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002081#define F_CSI(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002082 { \
2083 .freq_hz = f, \
2084 .src_clk = &s##_clk.c, \
2085 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002086 }
2087static struct clk_freq_tbl clk_tbl_csi[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002088 F_CSI( 0, gnd, 1),
2089 F_CSI(192000000, pll8, 2),
2090 F_CSI(384000000, pll8, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002091 F_END
2092};
2093
2094static struct rcg_clk csi_src_clk = {
2095 .ns_reg = CSI_NS_REG,
2096 .b = {
2097 .ctl_reg = CSI_CC_REG,
2098 .halt_check = NOCHECK,
2099 },
2100 .root_en_mask = BIT(2),
2101 .ns_mask = (BM(15, 12) | BM(2, 0)),
2102 .set_rate = set_rate_nop,
2103 .freq_tbl = clk_tbl_csi,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002104 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002105 .c = {
2106 .dbg_name = "csi_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002107 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002108 VDD_DIG_FMAX_MAP2(LOW, 192000000, NOMINAL, 384000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002109 CLK_INIT(csi_src_clk.c),
2110 },
2111};
2112
2113static struct branch_clk csi0_clk = {
2114 .b = {
2115 .ctl_reg = CSI_CC_REG,
2116 .en_mask = BIT(0),
2117 .reset_reg = SW_RESET_CORE_REG,
2118 .reset_mask = BIT(8),
2119 .halt_reg = DBG_BUS_VEC_B_REG,
2120 .halt_bit = 13,
2121 },
2122 .parent = &csi_src_clk.c,
2123 .c = {
2124 .dbg_name = "csi0_clk",
2125 .ops = &clk_ops_branch,
2126 CLK_INIT(csi0_clk.c),
2127 },
2128};
2129
2130static struct branch_clk csi1_clk = {
2131 .b = {
2132 .ctl_reg = CSI_CC_REG,
2133 .en_mask = BIT(7),
2134 .reset_reg = SW_RESET_CORE_REG,
2135 .reset_mask = BIT(18),
2136 .halt_reg = DBG_BUS_VEC_B_REG,
2137 .halt_bit = 14,
2138 },
2139 .parent = &csi_src_clk.c,
2140 .c = {
2141 .dbg_name = "csi1_clk",
2142 .ops = &clk_ops_branch,
2143 CLK_INIT(csi1_clk.c),
2144 },
2145};
2146
2147#define F_DSI(d) \
2148 { \
2149 .freq_hz = d, \
2150 .ns_val = BVAL(27, 24, (d-1)), \
2151 }
2152/* The DSI_BYTE clock is sourced from the DSI PHY PLL, which may change rate
2153 * without this clock driver knowing. So, overload the clk_set_rate() to set
2154 * the divider (1 to 16) of the clock with respect to the PLL rate. */
2155static struct clk_freq_tbl clk_tbl_dsi_byte[] = {
2156 F_DSI(1), F_DSI(2), F_DSI(3), F_DSI(4),
2157 F_DSI(5), F_DSI(6), F_DSI(7), F_DSI(8),
2158 F_DSI(9), F_DSI(10), F_DSI(11), F_DSI(12),
2159 F_DSI(13), F_DSI(14), F_DSI(15), F_DSI(16),
2160 F_END
2161};
2162
2163
2164static struct rcg_clk dsi_byte_clk = {
2165 .b = {
2166 .ctl_reg = MISC_CC_REG,
2167 .halt_check = DELAY,
2168 .reset_reg = SW_RESET_CORE_REG,
2169 .reset_mask = BIT(7),
2170 },
2171 .ns_reg = MISC_CC2_REG,
2172 .root_en_mask = BIT(2),
2173 .ns_mask = BM(27, 24),
2174 .set_rate = set_rate_nop,
2175 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002176 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002177 .c = {
2178 .dbg_name = "dsi_byte_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002179 .ops = &clk_ops_rcg_8x60,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002180 CLK_INIT(dsi_byte_clk.c),
2181 },
2182};
2183
2184static struct branch_clk dsi_esc_clk = {
2185 .b = {
2186 .ctl_reg = MISC_CC_REG,
2187 .en_mask = BIT(0),
2188 .halt_reg = DBG_BUS_VEC_B_REG,
2189 .halt_bit = 24,
2190 },
2191 .c = {
2192 .dbg_name = "dsi_esc_clk",
2193 .ops = &clk_ops_branch,
2194 CLK_INIT(dsi_esc_clk.c),
2195 },
2196};
2197
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002198#define F_GFX2D(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002199 { \
2200 .freq_hz = f, \
2201 .src_clk = &s##_clk.c, \
2202 .md_val = MD4(4, m, 0, n), \
2203 .ns_val = NS_MND_BANKED4(20, 16, n, m, 3, 0, s##_to_mm_mux), \
2204 .ctl_val = CC_BANKED(9, 6, n), \
2205 .mnd_en_mask = (BIT(8) | BIT(5)) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002206 }
2207static struct clk_freq_tbl clk_tbl_gfx2d[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002208 F_GFX2D( 0, gnd, 0, 0),
2209 F_GFX2D( 27000000, pxo, 0, 0),
2210 F_GFX2D( 48000000, pll8, 1, 8),
2211 F_GFX2D( 54857000, pll8, 1, 7),
2212 F_GFX2D( 64000000, pll8, 1, 6),
2213 F_GFX2D( 76800000, pll8, 1, 5),
2214 F_GFX2D( 96000000, pll8, 1, 4),
2215 F_GFX2D(128000000, pll8, 1, 3),
2216 F_GFX2D(145455000, pll2, 2, 11),
2217 F_GFX2D(160000000, pll2, 1, 5),
2218 F_GFX2D(177778000, pll2, 2, 9),
2219 F_GFX2D(200000000, pll2, 1, 4),
2220 F_GFX2D(228571000, pll2, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002221 F_END
2222};
2223
2224static struct bank_masks bmnd_info_gfx2d0 = {
2225 .bank_sel_mask = BIT(11),
2226 .bank0_mask = {
2227 .md_reg = GFX2D0_MD0_REG,
2228 .ns_mask = BM(23, 20) | BM(5, 3),
2229 .rst_mask = BIT(25),
2230 .mnd_en_mask = BIT(8),
2231 .mode_mask = BM(10, 9),
2232 },
2233 .bank1_mask = {
2234 .md_reg = GFX2D0_MD1_REG,
2235 .ns_mask = BM(19, 16) | BM(2, 0),
2236 .rst_mask = BIT(24),
2237 .mnd_en_mask = BIT(5),
2238 .mode_mask = BM(7, 6),
2239 },
2240};
2241
2242static struct rcg_clk gfx2d0_clk = {
2243 .b = {
2244 .ctl_reg = GFX2D0_CC_REG,
2245 .en_mask = BIT(0),
2246 .reset_reg = SW_RESET_CORE_REG,
2247 .reset_mask = BIT(14),
2248 .halt_reg = DBG_BUS_VEC_A_REG,
2249 .halt_bit = 9,
2250 },
2251 .ns_reg = GFX2D0_NS_REG,
2252 .root_en_mask = BIT(2),
2253 .set_rate = set_rate_mnd_banked,
2254 .freq_tbl = clk_tbl_gfx2d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07002255 .bank_info = &bmnd_info_gfx2d0,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002256 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002257 .c = {
2258 .dbg_name = "gfx2d0_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002259 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002260 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
2261 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002262 CLK_INIT(gfx2d0_clk.c),
2263 },
2264};
2265
2266static struct bank_masks bmnd_info_gfx2d1 = {
2267 .bank_sel_mask = BIT(11),
2268 .bank0_mask = {
2269 .md_reg = GFX2D1_MD0_REG,
2270 .ns_mask = BM(23, 20) | BM(5, 3),
2271 .rst_mask = BIT(25),
2272 .mnd_en_mask = BIT(8),
2273 .mode_mask = BM(10, 9),
2274 },
2275 .bank1_mask = {
2276 .md_reg = GFX2D1_MD1_REG,
2277 .ns_mask = BM(19, 16) | BM(2, 0),
2278 .rst_mask = BIT(24),
2279 .mnd_en_mask = BIT(5),
2280 .mode_mask = BM(7, 6),
2281 },
2282};
2283
2284static struct rcg_clk gfx2d1_clk = {
2285 .b = {
2286 .ctl_reg = GFX2D1_CC_REG,
2287 .en_mask = BIT(0),
2288 .reset_reg = SW_RESET_CORE_REG,
2289 .reset_mask = BIT(13),
2290 .halt_reg = DBG_BUS_VEC_A_REG,
2291 .halt_bit = 14,
2292 },
2293 .ns_reg = GFX2D1_NS_REG,
2294 .root_en_mask = BIT(2),
2295 .set_rate = set_rate_mnd_banked,
2296 .freq_tbl = clk_tbl_gfx2d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07002297 .bank_info = &bmnd_info_gfx2d1,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002298 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002299 .c = {
2300 .dbg_name = "gfx2d1_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002301 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002302 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
2303 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002304 CLK_INIT(gfx2d1_clk.c),
2305 },
2306};
2307
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002308#define F_GFX3D(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002309 { \
2310 .freq_hz = f, \
2311 .src_clk = &s##_clk.c, \
2312 .md_val = MD4(4, m, 0, n), \
2313 .ns_val = NS_MND_BANKED4(18, 14, n, m, 3, 0, s##_to_mm_mux), \
2314 .ctl_val = CC_BANKED(9, 6, n), \
2315 .mnd_en_mask = (BIT(8) | BIT(5)) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002316 }
2317static struct clk_freq_tbl clk_tbl_gfx3d[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002318 F_GFX3D( 0, gnd, 0, 0),
2319 F_GFX3D( 27000000, pxo, 0, 0),
2320 F_GFX3D( 48000000, pll8, 1, 8),
2321 F_GFX3D( 54857000, pll8, 1, 7),
2322 F_GFX3D( 64000000, pll8, 1, 6),
2323 F_GFX3D( 76800000, pll8, 1, 5),
2324 F_GFX3D( 96000000, pll8, 1, 4),
2325 F_GFX3D(128000000, pll8, 1, 3),
2326 F_GFX3D(145455000, pll2, 2, 11),
2327 F_GFX3D(160000000, pll2, 1, 5),
2328 F_GFX3D(177778000, pll2, 2, 9),
2329 F_GFX3D(200000000, pll2, 1, 4),
2330 F_GFX3D(228571000, pll2, 2, 7),
2331 F_GFX3D(266667000, pll2, 1, 3),
2332 F_GFX3D(320000000, pll2, 2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002333 F_END
2334};
2335
2336static struct bank_masks bmnd_info_gfx3d = {
2337 .bank_sel_mask = BIT(11),
2338 .bank0_mask = {
2339 .md_reg = GFX3D_MD0_REG,
2340 .ns_mask = BM(21, 18) | BM(5, 3),
2341 .rst_mask = BIT(23),
2342 .mnd_en_mask = BIT(8),
2343 .mode_mask = BM(10, 9),
2344 },
2345 .bank1_mask = {
2346 .md_reg = GFX3D_MD1_REG,
2347 .ns_mask = BM(17, 14) | BM(2, 0),
2348 .rst_mask = BIT(22),
2349 .mnd_en_mask = BIT(5),
2350 .mode_mask = BM(7, 6),
2351 },
2352};
2353
2354static struct rcg_clk gfx3d_clk = {
2355 .b = {
2356 .ctl_reg = GFX3D_CC_REG,
2357 .en_mask = BIT(0),
2358 .reset_reg = SW_RESET_CORE_REG,
2359 .reset_mask = BIT(12),
2360 .halt_reg = DBG_BUS_VEC_A_REG,
2361 .halt_bit = 4,
2362 },
2363 .ns_reg = GFX3D_NS_REG,
2364 .root_en_mask = BIT(2),
2365 .set_rate = set_rate_mnd_banked,
2366 .freq_tbl = clk_tbl_gfx3d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07002367 .bank_info = &bmnd_info_gfx3d,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002368 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002369 .c = {
2370 .dbg_name = "gfx3d_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002371 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002372 VDD_DIG_FMAX_MAP3(LOW, 96000000, NOMINAL, 200000000,
2373 HIGH, 320000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002374 CLK_INIT(gfx3d_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002375 .depends = &gmem_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002376 },
2377};
2378
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002379#define F_IJPEG(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002380 { \
2381 .freq_hz = f, \
2382 .src_clk = &s##_clk.c, \
2383 .md_val = MD8(8, m, 0, n), \
2384 .ns_val = NS_MM(23, 16, n, m, 15, 12, d, 2, 0, s##_to_mm_mux), \
2385 .ctl_val = CC(6, n), \
2386 .mnd_en_mask = BIT(5) * !!n, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002387 }
2388static struct clk_freq_tbl clk_tbl_ijpeg[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002389 F_IJPEG( 0, gnd, 1, 0, 0),
2390 F_IJPEG( 27000000, pxo, 1, 0, 0),
2391 F_IJPEG( 36570000, pll8, 1, 2, 21),
2392 F_IJPEG( 54860000, pll8, 7, 0, 0),
2393 F_IJPEG( 96000000, pll8, 4, 0, 0),
2394 F_IJPEG(109710000, pll8, 1, 2, 7),
2395 F_IJPEG(128000000, pll8, 3, 0, 0),
2396 F_IJPEG(153600000, pll8, 1, 2, 5),
2397 F_IJPEG(200000000, pll2, 4, 0, 0),
2398 F_IJPEG(228571000, pll2, 1, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002399 F_END
2400};
2401
2402static struct rcg_clk ijpeg_clk = {
2403 .b = {
2404 .ctl_reg = IJPEG_CC_REG,
2405 .en_mask = BIT(0),
2406 .reset_reg = SW_RESET_CORE_REG,
2407 .reset_mask = BIT(9),
2408 .halt_reg = DBG_BUS_VEC_A_REG,
2409 .halt_bit = 24,
2410 },
2411 .ns_reg = IJPEG_NS_REG,
2412 .md_reg = IJPEG_MD_REG,
2413 .root_en_mask = BIT(2),
2414 .ns_mask = (BM(23, 16) | BM(15, 12) | BM(2, 0)),
2415 .ctl_mask = BM(7, 6),
2416 .set_rate = set_rate_mnd,
2417 .freq_tbl = clk_tbl_ijpeg,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002418 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002419 .c = {
2420 .dbg_name = "ijpeg_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002421 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002422 VDD_DIG_FMAX_MAP2(LOW, 110000000, NOMINAL, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002423 CLK_INIT(ijpeg_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002424 .depends = &ijpeg_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002425 },
2426};
2427
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002428#define F_JPEGD(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002429 { \
2430 .freq_hz = f, \
2431 .src_clk = &s##_clk.c, \
2432 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002433 }
2434static struct clk_freq_tbl clk_tbl_jpegd[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002435 F_JPEGD( 0, gnd, 1),
2436 F_JPEGD( 64000000, pll8, 6),
2437 F_JPEGD( 76800000, pll8, 5),
2438 F_JPEGD( 96000000, pll8, 4),
2439 F_JPEGD(160000000, pll2, 5),
2440 F_JPEGD(200000000, pll2, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002441 F_END
2442};
2443
2444static struct rcg_clk jpegd_clk = {
2445 .b = {
2446 .ctl_reg = JPEGD_CC_REG,
2447 .en_mask = BIT(0),
2448 .reset_reg = SW_RESET_CORE_REG,
2449 .reset_mask = BIT(19),
2450 .halt_reg = DBG_BUS_VEC_A_REG,
2451 .halt_bit = 19,
2452 },
2453 .ns_reg = JPEGD_NS_REG,
2454 .root_en_mask = BIT(2),
2455 .ns_mask = (BM(15, 12) | BM(2, 0)),
2456 .set_rate = set_rate_nop,
2457 .freq_tbl = clk_tbl_jpegd,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002458 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002459 .c = {
2460 .dbg_name = "jpegd_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002461 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002462 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002463 CLK_INIT(jpegd_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002464 .depends = &jpegd_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002465 },
2466};
2467
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002468#define F_MDP(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002469 { \
2470 .freq_hz = f, \
2471 .src_clk = &s##_clk.c, \
2472 .md_val = MD8(8, m, 0, n), \
2473 .ns_val = NS_MND_BANKED8(22, 14, n, m, 3, 0, s##_to_mm_mux), \
2474 .ctl_val = CC_BANKED(9, 6, n), \
2475 .mnd_en_mask = (BIT(8) | BIT(5)) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002476 }
2477static struct clk_freq_tbl clk_tbl_mdp[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002478 F_MDP( 0, gnd, 0, 0),
2479 F_MDP( 9600000, pll8, 1, 40),
2480 F_MDP( 13710000, pll8, 1, 28),
2481 F_MDP( 27000000, pxo, 0, 0),
2482 F_MDP( 29540000, pll8, 1, 13),
2483 F_MDP( 34910000, pll8, 1, 11),
2484 F_MDP( 38400000, pll8, 1, 10),
2485 F_MDP( 59080000, pll8, 2, 13),
2486 F_MDP( 76800000, pll8, 1, 5),
2487 F_MDP( 85330000, pll8, 2, 9),
2488 F_MDP( 96000000, pll8, 1, 4),
2489 F_MDP(128000000, pll8, 1, 3),
2490 F_MDP(160000000, pll2, 1, 5),
2491 F_MDP(177780000, pll2, 2, 9),
2492 F_MDP(200000000, pll2, 1, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002493 F_END
2494};
2495
2496static struct bank_masks bmnd_info_mdp = {
2497 .bank_sel_mask = BIT(11),
2498 .bank0_mask = {
2499 .md_reg = MDP_MD0_REG,
2500 .ns_mask = BM(29, 22) | BM(5, 3),
2501 .rst_mask = BIT(31),
2502 .mnd_en_mask = BIT(8),
2503 .mode_mask = BM(10, 9),
2504 },
2505 .bank1_mask = {
2506 .md_reg = MDP_MD1_REG,
2507 .ns_mask = BM(21, 14) | BM(2, 0),
2508 .rst_mask = BIT(30),
2509 .mnd_en_mask = BIT(5),
2510 .mode_mask = BM(7, 6),
2511 },
2512};
2513
2514static struct rcg_clk mdp_clk = {
2515 .b = {
2516 .ctl_reg = MDP_CC_REG,
2517 .en_mask = BIT(0),
2518 .reset_reg = SW_RESET_CORE_REG,
2519 .reset_mask = BIT(21),
2520 .halt_reg = DBG_BUS_VEC_C_REG,
2521 .halt_bit = 10,
2522 },
2523 .ns_reg = MDP_NS_REG,
2524 .root_en_mask = BIT(2),
2525 .set_rate = set_rate_mnd_banked,
2526 .freq_tbl = clk_tbl_mdp,
Stephen Boydc78d9a72011-07-20 00:46:24 -07002527 .bank_info = &bmnd_info_mdp,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002528 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002529 .c = {
2530 .dbg_name = "mdp_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002531 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002532 VDD_DIG_FMAX_MAP3(LOW, 85330000, NOMINAL, 200000000,
2533 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002534 CLK_INIT(mdp_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002535 .depends = &mdp_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002536 },
2537};
2538
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002539#define F_MDP_VSYNC(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002540 { \
2541 .freq_hz = f, \
2542 .src_clk = &s##_clk.c, \
2543 .ns_val = NS_SRC_SEL(13, 13, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002544 }
2545static struct clk_freq_tbl clk_tbl_mdp_vsync[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002546 F_MDP_VSYNC(27000000, pxo),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002547 F_END
2548};
2549
2550static struct rcg_clk mdp_vsync_clk = {
2551 .b = {
2552 .ctl_reg = MISC_CC_REG,
2553 .en_mask = BIT(6),
2554 .reset_reg = SW_RESET_CORE_REG,
2555 .reset_mask = BIT(3),
2556 .halt_reg = DBG_BUS_VEC_B_REG,
2557 .halt_bit = 22,
2558 },
2559 .ns_reg = MISC_CC2_REG,
2560 .ns_mask = BIT(13),
2561 .set_rate = set_rate_nop,
2562 .freq_tbl = clk_tbl_mdp_vsync,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002563 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002564 .c = {
2565 .dbg_name = "mdp_vsync_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002566 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002567 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002568 CLK_INIT(mdp_vsync_clk.c),
2569 },
2570};
2571
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002572#define F_PIXEL_MDP(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002573 { \
2574 .freq_hz = f, \
2575 .src_clk = &s##_clk.c, \
2576 .md_val = MD16(m, n), \
2577 .ns_val = NS_MM(31, 16, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2578 .ctl_val = CC(6, n), \
2579 .mnd_en_mask = BIT(5) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002580 }
2581static struct clk_freq_tbl clk_tbl_pixel_mdp[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002582 F_PIXEL_MDP( 0, gnd, 1, 0, 0),
2583 F_PIXEL_MDP( 25600000, pll8, 3, 1, 5),
2584 F_PIXEL_MDP( 42667000, pll8, 1, 1, 9),
2585 F_PIXEL_MDP( 43192000, pll8, 1, 64, 569),
2586 F_PIXEL_MDP( 48000000, pll8, 4, 1, 2),
2587 F_PIXEL_MDP( 53990000, pll8, 2, 169, 601),
2588 F_PIXEL_MDP( 64000000, pll8, 2, 1, 3),
2589 F_PIXEL_MDP( 69300000, pll8, 1, 231, 1280),
2590 F_PIXEL_MDP( 76800000, pll8, 1, 1, 5),
2591 F_PIXEL_MDP( 85333000, pll8, 1, 2, 9),
2592 F_PIXEL_MDP(106500000, pll8, 1, 71, 256),
2593 F_PIXEL_MDP(109714000, pll8, 1, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002594 F_END
2595};
2596
2597static struct rcg_clk pixel_mdp_clk = {
2598 .ns_reg = PIXEL_NS_REG,
2599 .md_reg = PIXEL_MD_REG,
2600 .b = {
2601 .ctl_reg = PIXEL_CC_REG,
2602 .en_mask = BIT(0),
2603 .reset_reg = SW_RESET_CORE_REG,
2604 .reset_mask = BIT(5),
2605 .halt_reg = DBG_BUS_VEC_C_REG,
2606 .halt_bit = 23,
2607 },
2608 .root_en_mask = BIT(2),
2609 .ns_mask = (BM(31, 16) | BM(15, 14) | BM(2, 0)),
2610 .ctl_mask = BM(7, 6),
2611 .set_rate = set_rate_mnd,
2612 .freq_tbl = clk_tbl_pixel_mdp,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002613 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002614 .c = {
2615 .dbg_name = "pixel_mdp_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002616 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002617 VDD_DIG_FMAX_MAP2(LOW, 85333000, NOMINAL, 170000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002618 CLK_INIT(pixel_mdp_clk.c),
2619 },
2620};
2621
2622static struct branch_clk pixel_lcdc_clk = {
2623 .b = {
2624 .ctl_reg = PIXEL_CC_REG,
2625 .en_mask = BIT(8),
2626 .halt_reg = DBG_BUS_VEC_C_REG,
2627 .halt_bit = 21,
2628 },
2629 .parent = &pixel_mdp_clk.c,
2630 .c = {
2631 .dbg_name = "pixel_lcdc_clk",
2632 .ops = &clk_ops_branch,
2633 CLK_INIT(pixel_lcdc_clk.c),
2634 },
2635};
2636
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002637#define F_ROT(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002638 { \
2639 .freq_hz = f, \
2640 .src_clk = &s##_clk.c, \
2641 .ns_val = NS_DIVSRC_BANKED(29, 26, 25, 22, d, \
2642 21, 19, 18, 16, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002643 }
2644static struct clk_freq_tbl clk_tbl_rot[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002645 F_ROT( 0, gnd, 1),
2646 F_ROT( 27000000, pxo, 1),
2647 F_ROT( 29540000, pll8, 13),
2648 F_ROT( 32000000, pll8, 12),
2649 F_ROT( 38400000, pll8, 10),
2650 F_ROT( 48000000, pll8, 8),
2651 F_ROT( 54860000, pll8, 7),
2652 F_ROT( 64000000, pll8, 6),
2653 F_ROT( 76800000, pll8, 5),
2654 F_ROT( 96000000, pll8, 4),
2655 F_ROT(100000000, pll2, 8),
2656 F_ROT(114290000, pll2, 7),
2657 F_ROT(133330000, pll2, 6),
2658 F_ROT(160000000, pll2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002659 F_END
2660};
2661
2662static struct bank_masks bdiv_info_rot = {
2663 .bank_sel_mask = BIT(30),
2664 .bank0_mask = {
2665 .ns_mask = BM(25, 22) | BM(18, 16),
2666 },
2667 .bank1_mask = {
2668 .ns_mask = BM(29, 26) | BM(21, 19),
2669 },
2670};
2671
2672static struct rcg_clk rot_clk = {
2673 .b = {
2674 .ctl_reg = ROT_CC_REG,
2675 .en_mask = BIT(0),
2676 .reset_reg = SW_RESET_CORE_REG,
2677 .reset_mask = BIT(2),
2678 .halt_reg = DBG_BUS_VEC_C_REG,
2679 .halt_bit = 15,
2680 },
2681 .ns_reg = ROT_NS_REG,
2682 .root_en_mask = BIT(2),
2683 .set_rate = set_rate_div_banked,
2684 .freq_tbl = clk_tbl_rot,
Stephen Boydc78d9a72011-07-20 00:46:24 -07002685 .bank_info = &bdiv_info_rot,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002686 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002687 .c = {
2688 .dbg_name = "rot_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002689 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002690 VDD_DIG_FMAX_MAP2(LOW, 80000000, NOMINAL, 160000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002691 CLK_INIT(rot_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002692 .depends = &rot_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002693 },
2694};
2695
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002696#define F_TV(f, s, p_r, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002697 { \
2698 .freq_hz = f, \
2699 .src_clk = &s##_clk.c, \
2700 .md_val = MD8(8, m, 0, n), \
2701 .ns_val = NS_MM(23, 16, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2702 .ctl_val = CC(6, n), \
2703 .mnd_en_mask = BIT(5) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002704 .extra_freq_data = p_r, \
2705 }
2706/* Switching TV freqs requires PLL reconfiguration. */
2707static struct pll_rate mm_pll2_rate[] = {
2708 [0] = PLL_RATE( 7, 6301, 13500, 0, 4, 0x4248B), /* 50400500 Hz */
2709 [1] = PLL_RATE( 8, 0, 0, 0, 4, 0x4248B), /* 54000000 Hz */
2710 [2] = PLL_RATE(16, 2, 125, 0, 4, 0x5248F), /* 108108000 Hz */
2711 [3] = PLL_RATE(22, 0, 0, 2, 4, 0x6248B), /* 148500000 Hz */
2712 [4] = PLL_RATE(44, 0, 0, 2, 4, 0x6248F), /* 297000000 Hz */
2713};
2714static struct clk_freq_tbl clk_tbl_tv[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002715 F_TV( 0, gnd, &mm_pll2_rate[0], 1, 0, 0),
2716 F_TV( 25200000, pll3, &mm_pll2_rate[0], 2, 0, 0),
2717 F_TV( 27000000, pll3, &mm_pll2_rate[1], 2, 0, 0),
2718 F_TV( 27030000, pll3, &mm_pll2_rate[2], 4, 0, 0),
2719 F_TV( 74250000, pll3, &mm_pll2_rate[3], 2, 0, 0),
2720 F_TV(148500000, pll3, &mm_pll2_rate[4], 2, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002721 F_END
2722};
2723
2724static struct rcg_clk tv_src_clk = {
2725 .ns_reg = TV_NS_REG,
2726 .b = {
2727 .ctl_reg = TV_CC_REG,
2728 .halt_check = NOCHECK,
2729 },
2730 .md_reg = TV_MD_REG,
2731 .root_en_mask = BIT(2),
2732 .ns_mask = (BM(23, 16) | BM(15, 14) | BM(2, 0)),
2733 .ctl_mask = BM(7, 6),
2734 .set_rate = set_rate_tv,
2735 .freq_tbl = clk_tbl_tv,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002736 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002737 .c = {
2738 .dbg_name = "tv_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002739 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002740 VDD_DIG_FMAX_MAP2(LOW, 27030000, NOMINAL, 149000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002741 CLK_INIT(tv_src_clk.c),
2742 },
2743};
2744
2745static struct branch_clk tv_enc_clk = {
2746 .b = {
2747 .ctl_reg = TV_CC_REG,
2748 .en_mask = BIT(8),
2749 .reset_reg = SW_RESET_CORE_REG,
2750 .reset_mask = BIT(0),
2751 .halt_reg = DBG_BUS_VEC_D_REG,
2752 .halt_bit = 8,
2753 },
2754 .parent = &tv_src_clk.c,
2755 .c = {
2756 .dbg_name = "tv_enc_clk",
2757 .ops = &clk_ops_branch,
2758 CLK_INIT(tv_enc_clk.c),
2759 },
2760};
2761
2762static struct branch_clk tv_dac_clk = {
2763 .b = {
2764 .ctl_reg = TV_CC_REG,
2765 .en_mask = BIT(10),
2766 .halt_reg = DBG_BUS_VEC_D_REG,
2767 .halt_bit = 9,
2768 },
2769 .parent = &tv_src_clk.c,
2770 .c = {
2771 .dbg_name = "tv_dac_clk",
2772 .ops = &clk_ops_branch,
2773 CLK_INIT(tv_dac_clk.c),
2774 },
2775};
2776
2777static struct branch_clk mdp_tv_clk = {
2778 .b = {
2779 .ctl_reg = TV_CC_REG,
2780 .en_mask = BIT(0),
2781 .reset_reg = SW_RESET_CORE_REG,
2782 .reset_mask = BIT(4),
2783 .halt_reg = DBG_BUS_VEC_D_REG,
2784 .halt_bit = 11,
2785 },
2786 .parent = &tv_src_clk.c,
2787 .c = {
2788 .dbg_name = "mdp_tv_clk",
2789 .ops = &clk_ops_branch,
2790 CLK_INIT(mdp_tv_clk.c),
2791 },
2792};
2793
2794static struct branch_clk hdmi_tv_clk = {
2795 .b = {
2796 .ctl_reg = TV_CC_REG,
2797 .en_mask = BIT(12),
2798 .reset_reg = SW_RESET_CORE_REG,
2799 .reset_mask = BIT(1),
2800 .halt_reg = DBG_BUS_VEC_D_REG,
2801 .halt_bit = 10,
2802 },
2803 .parent = &tv_src_clk.c,
2804 .c = {
2805 .dbg_name = "hdmi_tv_clk",
2806 .ops = &clk_ops_branch,
2807 CLK_INIT(hdmi_tv_clk.c),
2808 },
2809};
2810
2811static struct branch_clk hdmi_app_clk = {
2812 .b = {
2813 .ctl_reg = MISC_CC2_REG,
2814 .en_mask = BIT(11),
2815 .reset_reg = SW_RESET_CORE_REG,
2816 .reset_mask = BIT(11),
2817 .halt_reg = DBG_BUS_VEC_B_REG,
2818 .halt_bit = 25,
2819 },
2820 .c = {
2821 .dbg_name = "hdmi_app_clk",
2822 .ops = &clk_ops_branch,
2823 CLK_INIT(hdmi_app_clk.c),
2824 },
2825};
2826
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002827#define F_VCODEC(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002828 { \
2829 .freq_hz = f, \
2830 .src_clk = &s##_clk.c, \
2831 .md_val = MD8(8, m, 0, n), \
2832 .ns_val = NS_MM(18, 11, n, m, 0, 0, 1, 2, 0, s##_to_mm_mux), \
2833 .ctl_val = CC(6, n), \
2834 .mnd_en_mask = BIT(5) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002835 }
2836static struct clk_freq_tbl clk_tbl_vcodec[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002837 F_VCODEC( 0, gnd, 0, 0),
2838 F_VCODEC( 27000000, pxo, 0, 0),
2839 F_VCODEC( 32000000, pll8, 1, 12),
2840 F_VCODEC( 48000000, pll8, 1, 8),
2841 F_VCODEC( 54860000, pll8, 1, 7),
2842 F_VCODEC( 96000000, pll8, 1, 4),
2843 F_VCODEC(133330000, pll2, 1, 6),
2844 F_VCODEC(200000000, pll2, 1, 4),
2845 F_VCODEC(228570000, pll2, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002846 F_END
2847};
2848
2849static struct rcg_clk vcodec_clk = {
2850 .b = {
2851 .ctl_reg = VCODEC_CC_REG,
2852 .en_mask = BIT(0),
2853 .reset_reg = SW_RESET_CORE_REG,
2854 .reset_mask = BIT(6),
2855 .halt_reg = DBG_BUS_VEC_C_REG,
2856 .halt_bit = 29,
2857 },
2858 .ns_reg = VCODEC_NS_REG,
2859 .md_reg = VCODEC_MD0_REG,
2860 .root_en_mask = BIT(2),
2861 .ns_mask = (BM(18, 11) | BM(2, 0)),
2862 .ctl_mask = BM(7, 6),
2863 .set_rate = set_rate_mnd,
2864 .freq_tbl = clk_tbl_vcodec,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002865 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002866 .c = {
2867 .dbg_name = "vcodec_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002868 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002869 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
2870 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002871 CLK_INIT(vcodec_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002872 .depends = &vcodec_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002873 },
2874};
2875
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002876#define F_VPE(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002877 { \
2878 .freq_hz = f, \
2879 .src_clk = &s##_clk.c, \
2880 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002881 }
2882static struct clk_freq_tbl clk_tbl_vpe[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002883 F_VPE( 0, gnd, 1),
2884 F_VPE( 27000000, pxo, 1),
2885 F_VPE( 34909000, pll8, 11),
2886 F_VPE( 38400000, pll8, 10),
2887 F_VPE( 64000000, pll8, 6),
2888 F_VPE( 76800000, pll8, 5),
2889 F_VPE( 96000000, pll8, 4),
2890 F_VPE(100000000, pll2, 8),
2891 F_VPE(160000000, pll2, 5),
2892 F_VPE(200000000, pll2, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002893 F_END
2894};
2895
2896static struct rcg_clk vpe_clk = {
2897 .b = {
2898 .ctl_reg = VPE_CC_REG,
2899 .en_mask = BIT(0),
2900 .reset_reg = SW_RESET_CORE_REG,
2901 .reset_mask = BIT(17),
2902 .halt_reg = DBG_BUS_VEC_A_REG,
2903 .halt_bit = 28,
2904 },
2905 .ns_reg = VPE_NS_REG,
2906 .root_en_mask = BIT(2),
2907 .ns_mask = (BM(15, 12) | BM(2, 0)),
2908 .set_rate = set_rate_nop,
2909 .freq_tbl = clk_tbl_vpe,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002910 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002911 .c = {
2912 .dbg_name = "vpe_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002913 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002914 VDD_DIG_FMAX_MAP3(LOW, 76800000, NOMINAL, 160000000,
2915 HIGH, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002916 CLK_INIT(vpe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002917 .depends = &vpe_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002918 },
2919};
2920
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002921#define F_VFE(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002922 { \
2923 .freq_hz = f, \
2924 .src_clk = &s##_clk.c, \
2925 .md_val = MD8(8, m, 0, n), \
2926 .ns_val = NS_MM(23, 16, n, m, 11, 10, d, 2, 0, s##_to_mm_mux), \
2927 .ctl_val = CC(6, n), \
2928 .mnd_en_mask = BIT(5) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002929 }
2930static struct clk_freq_tbl clk_tbl_vfe[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002931 F_VFE( 0, gnd, 1, 0, 0),
2932 F_VFE( 13960000, pll8, 1, 2, 55),
2933 F_VFE( 27000000, pxo, 1, 0, 0),
2934 F_VFE( 36570000, pll8, 1, 2, 21),
2935 F_VFE( 38400000, pll8, 2, 1, 5),
2936 F_VFE( 45180000, pll8, 1, 2, 17),
2937 F_VFE( 48000000, pll8, 2, 1, 4),
2938 F_VFE( 54860000, pll8, 1, 1, 7),
2939 F_VFE( 64000000, pll8, 2, 1, 3),
2940 F_VFE( 76800000, pll8, 1, 1, 5),
2941 F_VFE( 96000000, pll8, 2, 1, 2),
2942 F_VFE(109710000, pll8, 1, 2, 7),
2943 F_VFE(128000000, pll8, 1, 1, 3),
2944 F_VFE(153600000, pll8, 1, 2, 5),
2945 F_VFE(200000000, pll2, 2, 1, 2),
2946 F_VFE(228570000, pll2, 1, 2, 7),
2947 F_VFE(266667000, pll2, 1, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002948 F_END
2949};
2950
2951static struct rcg_clk vfe_clk = {
2952 .b = {
2953 .ctl_reg = VFE_CC_REG,
2954 .reset_reg = SW_RESET_CORE_REG,
2955 .reset_mask = BIT(15),
2956 .halt_reg = DBG_BUS_VEC_B_REG,
2957 .halt_bit = 6,
2958 .en_mask = BIT(0),
2959 },
2960 .ns_reg = VFE_NS_REG,
2961 .md_reg = VFE_MD_REG,
2962 .root_en_mask = BIT(2),
2963 .ns_mask = (BM(23, 16) | BM(11, 10) | BM(2, 0)),
2964 .ctl_mask = BM(7, 6),
2965 .set_rate = set_rate_mnd,
2966 .freq_tbl = clk_tbl_vfe,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002967 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002968 .c = {
2969 .dbg_name = "vfe_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002970 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002971 VDD_DIG_FMAX_MAP3(LOW, 110000000, NOMINAL, 228570000,
2972 HIGH, 266667000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002973 CLK_INIT(vfe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002974 .depends = &vfe_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002975 },
2976};
2977
2978static struct branch_clk csi0_vfe_clk = {
2979 .b = {
2980 .ctl_reg = VFE_CC_REG,
2981 .en_mask = BIT(12),
2982 .reset_reg = SW_RESET_CORE_REG,
2983 .reset_mask = BIT(24),
2984 .halt_reg = DBG_BUS_VEC_B_REG,
2985 .halt_bit = 7,
2986 },
2987 .parent = &vfe_clk.c,
2988 .c = {
2989 .dbg_name = "csi0_vfe_clk",
2990 .ops = &clk_ops_branch,
2991 CLK_INIT(csi0_vfe_clk.c),
2992 },
2993};
2994
2995static struct branch_clk csi1_vfe_clk = {
2996 .b = {
2997 .ctl_reg = VFE_CC_REG,
2998 .en_mask = BIT(10),
2999 .reset_reg = SW_RESET_CORE_REG,
3000 .reset_mask = BIT(23),
3001 .halt_reg = DBG_BUS_VEC_B_REG,
3002 .halt_bit = 8,
3003 },
3004 .parent = &vfe_clk.c,
3005 .c = {
3006 .dbg_name = "csi1_vfe_clk",
3007 .ops = &clk_ops_branch,
3008 CLK_INIT(csi1_vfe_clk.c),
3009 },
3010};
3011
3012/*
3013 * Low Power Audio Clocks
3014 */
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003015#define F_AIF_OSR(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003016 { \
3017 .freq_hz = f, \
3018 .src_clk = &s##_clk.c, \
3019 .md_val = MD8(8, m, 0, n), \
3020 .ns_val = NS(31, 24, n, m, 5, 4, 3, d, 2, 0, s##_to_lpa_mux), \
3021 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003022 }
3023static struct clk_freq_tbl clk_tbl_aif_osr[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003024 F_AIF_OSR( 0, gnd, 1, 0, 0),
3025 F_AIF_OSR( 768000, pll4, 4, 1, 176),
3026 F_AIF_OSR( 1024000, pll4, 4, 1, 132),
3027 F_AIF_OSR( 1536000, pll4, 4, 1, 88),
3028 F_AIF_OSR( 2048000, pll4, 4, 1, 66),
3029 F_AIF_OSR( 3072000, pll4, 4, 1, 44),
3030 F_AIF_OSR( 4096000, pll4, 4, 1, 33),
3031 F_AIF_OSR( 6144000, pll4, 4, 1, 22),
3032 F_AIF_OSR( 8192000, pll4, 2, 1, 33),
3033 F_AIF_OSR(12288000, pll4, 4, 1, 11),
3034 F_AIF_OSR(24576000, pll4, 2, 1, 11),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003035 F_END
3036};
3037
3038#define CLK_AIF_OSR(i, ns, md, h_r) \
3039 struct rcg_clk i##_clk = { \
3040 .b = { \
3041 .ctl_reg = ns, \
3042 .en_mask = BIT(17), \
3043 .reset_reg = ns, \
3044 .reset_mask = BIT(19), \
3045 .halt_reg = h_r, \
3046 .halt_check = ENABLE, \
3047 .halt_bit = 1, \
3048 }, \
3049 .ns_reg = ns, \
3050 .md_reg = md, \
3051 .root_en_mask = BIT(9), \
3052 .ns_mask = (BM(31, 24) | BM(6, 0)), \
3053 .set_rate = set_rate_mnd, \
3054 .freq_tbl = clk_tbl_aif_osr, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003055 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003056 .c = { \
3057 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003058 .ops = &clk_ops_rcg_8x60, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003059 VDD_DIG_FMAX_MAP1(LOW, 24576000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003060 CLK_INIT(i##_clk.c), \
3061 }, \
3062 }
3063
3064#define F_AIF_BIT(d, s) \
3065 { \
3066 .freq_hz = d, \
3067 .ns_val = (BVAL(14, 14, s) | BVAL(13, 10, (d-1))) \
3068 }
3069static struct clk_freq_tbl clk_tbl_aif_bit[] = {
3070 F_AIF_BIT(0, 1), /* Use external clock. */
3071 F_AIF_BIT(1, 0), F_AIF_BIT(2, 0), F_AIF_BIT(3, 0), F_AIF_BIT(4, 0),
3072 F_AIF_BIT(5, 0), F_AIF_BIT(6, 0), F_AIF_BIT(7, 0), F_AIF_BIT(8, 0),
3073 F_AIF_BIT(9, 0), F_AIF_BIT(10, 0), F_AIF_BIT(11, 0), F_AIF_BIT(12, 0),
3074 F_AIF_BIT(13, 0), F_AIF_BIT(14, 0), F_AIF_BIT(15, 0), F_AIF_BIT(16, 0),
3075 F_END
3076};
3077
3078#define CLK_AIF_BIT(i, ns, h_r) \
3079 struct rcg_clk i##_clk = { \
3080 .b = { \
3081 .ctl_reg = ns, \
3082 .en_mask = BIT(15), \
3083 .halt_reg = h_r, \
3084 .halt_check = DELAY, \
3085 }, \
3086 .ns_reg = ns, \
3087 .ns_mask = BM(14, 10), \
3088 .set_rate = set_rate_nop, \
3089 .freq_tbl = clk_tbl_aif_bit, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003090 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003091 .c = { \
3092 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003093 .ops = &clk_ops_rcg_8x60, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003094 CLK_INIT(i##_clk.c), \
3095 }, \
3096 }
3097
3098static CLK_AIF_OSR(mi2s_osr, LCC_MI2S_NS_REG, LCC_MI2S_MD_REG,
3099 LCC_MI2S_STATUS_REG);
3100static CLK_AIF_BIT(mi2s_bit, LCC_MI2S_NS_REG, LCC_MI2S_STATUS_REG);
3101
3102static CLK_AIF_OSR(codec_i2s_mic_osr, LCC_CODEC_I2S_MIC_NS_REG,
3103 LCC_CODEC_I2S_MIC_MD_REG, LCC_CODEC_I2S_MIC_STATUS_REG);
3104static CLK_AIF_BIT(codec_i2s_mic_bit, LCC_CODEC_I2S_MIC_NS_REG,
3105 LCC_CODEC_I2S_MIC_STATUS_REG);
3106
3107static CLK_AIF_OSR(spare_i2s_mic_osr, LCC_SPARE_I2S_MIC_NS_REG,
3108 LCC_SPARE_I2S_MIC_MD_REG, LCC_SPARE_I2S_MIC_STATUS_REG);
3109static CLK_AIF_BIT(spare_i2s_mic_bit, LCC_SPARE_I2S_MIC_NS_REG,
3110 LCC_SPARE_I2S_MIC_STATUS_REG);
3111
3112static CLK_AIF_OSR(codec_i2s_spkr_osr, LCC_CODEC_I2S_SPKR_NS_REG,
3113 LCC_CODEC_I2S_SPKR_MD_REG, LCC_CODEC_I2S_SPKR_STATUS_REG);
3114static CLK_AIF_BIT(codec_i2s_spkr_bit, LCC_CODEC_I2S_SPKR_NS_REG,
3115 LCC_CODEC_I2S_SPKR_STATUS_REG);
3116
3117static CLK_AIF_OSR(spare_i2s_spkr_osr, LCC_SPARE_I2S_SPKR_NS_REG,
3118 LCC_SPARE_I2S_SPKR_MD_REG, LCC_SPARE_I2S_SPKR_STATUS_REG);
3119static CLK_AIF_BIT(spare_i2s_spkr_bit, LCC_SPARE_I2S_SPKR_NS_REG,
3120 LCC_SPARE_I2S_SPKR_STATUS_REG);
3121
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003122#define F_PCM(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003123 { \
3124 .freq_hz = f, \
3125 .src_clk = &s##_clk.c, \
3126 .md_val = MD16(m, n), \
3127 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_lpa_mux), \
3128 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003129 }
3130static struct clk_freq_tbl clk_tbl_pcm[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003131 F_PCM( 0, gnd, 1, 0, 0),
3132 F_PCM( 512000, pll4, 4, 1, 264),
3133 F_PCM( 768000, pll4, 4, 1, 176),
3134 F_PCM( 1024000, pll4, 4, 1, 132),
3135 F_PCM( 1536000, pll4, 4, 1, 88),
3136 F_PCM( 2048000, pll4, 4, 1, 66),
3137 F_PCM( 3072000, pll4, 4, 1, 44),
3138 F_PCM( 4096000, pll4, 4, 1, 33),
3139 F_PCM( 6144000, pll4, 4, 1, 22),
3140 F_PCM( 8192000, pll4, 2, 1, 33),
3141 F_PCM(12288000, pll4, 4, 1, 11),
3142 F_PCM(24580000, pll4, 2, 1, 11),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003143 F_END
3144};
3145
3146static struct rcg_clk pcm_clk = {
3147 .b = {
3148 .ctl_reg = LCC_PCM_NS_REG,
3149 .en_mask = BIT(11),
3150 .reset_reg = LCC_PCM_NS_REG,
3151 .reset_mask = BIT(13),
3152 .halt_reg = LCC_PCM_STATUS_REG,
3153 .halt_check = ENABLE,
3154 .halt_bit = 0,
3155 },
3156 .ns_reg = LCC_PCM_NS_REG,
3157 .md_reg = LCC_PCM_MD_REG,
3158 .root_en_mask = BIT(9),
3159 .ns_mask = (BM(31, 16) | BM(6, 0)),
3160 .set_rate = set_rate_mnd,
3161 .freq_tbl = clk_tbl_pcm,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003162 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003163 .c = {
3164 .dbg_name = "pcm_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003165 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003166 VDD_DIG_FMAX_MAP1(LOW, 24580000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003167 CLK_INIT(pcm_clk.c),
3168 },
3169};
3170
Matt Wagantall735f01a2011-08-12 12:40:28 -07003171DEFINE_CLK_RPM(afab_clk, afab_a_clk, APPS_FABRIC, NULL);
3172DEFINE_CLK_RPM(cfpb_clk, cfpb_a_clk, CFPB, NULL);
3173DEFINE_CLK_RPM(dfab_clk, dfab_a_clk, DAYTONA_FABRIC, NULL);
3174DEFINE_CLK_RPM(ebi1_clk, ebi1_a_clk, EBI1, NULL);
3175DEFINE_CLK_RPM(mmfab_clk, mmfab_a_clk, MM_FABRIC, NULL);
3176DEFINE_CLK_RPM(mmfpb_clk, mmfpb_a_clk, MMFPB, NULL);
3177DEFINE_CLK_RPM(sfab_clk, sfab_a_clk, SYSTEM_FABRIC, NULL);
3178DEFINE_CLK_RPM(sfpb_clk, sfpb_a_clk, SFPB, NULL);
Matt Wagantallf8032602011-06-15 23:01:56 -07003179DEFINE_CLK_RPM(smi_clk, smi_a_clk, SMI, &smi_2x_axi_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003180
3181static DEFINE_CLK_VOTER(dfab_dsps_clk, &dfab_clk.c);
3182static DEFINE_CLK_VOTER(dfab_usb_hs_clk, &dfab_clk.c);
3183static DEFINE_CLK_VOTER(dfab_sdc1_clk, &dfab_clk.c);
3184static DEFINE_CLK_VOTER(dfab_sdc2_clk, &dfab_clk.c);
3185static DEFINE_CLK_VOTER(dfab_sdc3_clk, &dfab_clk.c);
3186static DEFINE_CLK_VOTER(dfab_sdc4_clk, &dfab_clk.c);
3187static DEFINE_CLK_VOTER(dfab_sdc5_clk, &dfab_clk.c);
3188
3189static DEFINE_CLK_VOTER(ebi1_msmbus_clk, &ebi1_clk.c);
3190static DEFINE_CLK_VOTER(ebi1_adm0_clk, &ebi1_clk.c);
3191static DEFINE_CLK_VOTER(ebi1_adm1_clk, &ebi1_clk.c);
3192
3193static DEFINE_CLK_MEASURE(sc0_m_clk);
3194static DEFINE_CLK_MEASURE(sc1_m_clk);
3195static DEFINE_CLK_MEASURE(l2_m_clk);
3196
3197#ifdef CONFIG_DEBUG_FS
3198struct measure_sel {
3199 u32 test_vector;
3200 struct clk *clk;
3201};
3202
3203static struct measure_sel measure_mux[] = {
3204 { TEST_PER_LS(0x08), &modem_ahb1_p_clk.c },
3205 { TEST_PER_LS(0x09), &modem_ahb2_p_clk.c },
3206 { TEST_PER_LS(0x12), &sdc1_p_clk.c },
3207 { TEST_PER_LS(0x13), &sdc1_clk.c },
3208 { TEST_PER_LS(0x14), &sdc2_p_clk.c },
3209 { TEST_PER_LS(0x15), &sdc2_clk.c },
3210 { TEST_PER_LS(0x16), &sdc3_p_clk.c },
3211 { TEST_PER_LS(0x17), &sdc3_clk.c },
3212 { TEST_PER_LS(0x18), &sdc4_p_clk.c },
3213 { TEST_PER_LS(0x19), &sdc4_clk.c },
3214 { TEST_PER_LS(0x1A), &sdc5_p_clk.c },
3215 { TEST_PER_LS(0x1B), &sdc5_clk.c },
Matt Wagantall66cd0932011-09-12 19:04:34 -07003216 { TEST_PER_LS(0x1D), &ebi2_2x_clk.c },
3217 { TEST_PER_LS(0x1E), &ebi2_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003218 { TEST_PER_LS(0x25), &dfab_clk.c },
3219 { TEST_PER_LS(0x25), &dfab_a_clk.c },
3220 { TEST_PER_LS(0x26), &pmem_clk.c },
3221 { TEST_PER_LS(0x2B), &ppss_p_clk.c },
3222 { TEST_PER_LS(0x33), &cfpb_clk.c },
3223 { TEST_PER_LS(0x33), &cfpb_a_clk.c },
3224 { TEST_PER_LS(0x3D), &gsbi1_p_clk.c },
3225 { TEST_PER_LS(0x3E), &gsbi1_uart_clk.c },
3226 { TEST_PER_LS(0x3F), &gsbi1_qup_clk.c },
3227 { TEST_PER_LS(0x41), &gsbi2_p_clk.c },
3228 { TEST_PER_LS(0x42), &gsbi2_uart_clk.c },
3229 { TEST_PER_LS(0x44), &gsbi2_qup_clk.c },
3230 { TEST_PER_LS(0x45), &gsbi3_p_clk.c },
3231 { TEST_PER_LS(0x46), &gsbi3_uart_clk.c },
3232 { TEST_PER_LS(0x48), &gsbi3_qup_clk.c },
3233 { TEST_PER_LS(0x49), &gsbi4_p_clk.c },
3234 { TEST_PER_LS(0x4A), &gsbi4_uart_clk.c },
3235 { TEST_PER_LS(0x4C), &gsbi4_qup_clk.c },
3236 { TEST_PER_LS(0x4D), &gsbi5_p_clk.c },
3237 { TEST_PER_LS(0x4E), &gsbi5_uart_clk.c },
3238 { TEST_PER_LS(0x50), &gsbi5_qup_clk.c },
3239 { TEST_PER_LS(0x51), &gsbi6_p_clk.c },
3240 { TEST_PER_LS(0x52), &gsbi6_uart_clk.c },
3241 { TEST_PER_LS(0x54), &gsbi6_qup_clk.c },
3242 { TEST_PER_LS(0x55), &gsbi7_p_clk.c },
3243 { TEST_PER_LS(0x56), &gsbi7_uart_clk.c },
3244 { TEST_PER_LS(0x58), &gsbi7_qup_clk.c },
3245 { TEST_PER_LS(0x59), &gsbi8_p_clk.c },
3246 { TEST_PER_LS(0x5A), &gsbi8_uart_clk.c },
3247 { TEST_PER_LS(0x5C), &gsbi8_qup_clk.c },
3248 { TEST_PER_LS(0x5D), &gsbi9_p_clk.c },
3249 { TEST_PER_LS(0x5E), &gsbi9_uart_clk.c },
3250 { TEST_PER_LS(0x60), &gsbi9_qup_clk.c },
3251 { TEST_PER_LS(0x61), &gsbi10_p_clk.c },
3252 { TEST_PER_LS(0x62), &gsbi10_uart_clk.c },
3253 { TEST_PER_LS(0x64), &gsbi10_qup_clk.c },
3254 { TEST_PER_LS(0x65), &gsbi11_p_clk.c },
3255 { TEST_PER_LS(0x66), &gsbi11_uart_clk.c },
3256 { TEST_PER_LS(0x68), &gsbi11_qup_clk.c },
3257 { TEST_PER_LS(0x69), &gsbi12_p_clk.c },
3258 { TEST_PER_LS(0x6A), &gsbi12_uart_clk.c },
3259 { TEST_PER_LS(0x6C), &gsbi12_qup_clk.c },
3260 { TEST_PER_LS(0x78), &sfpb_clk.c },
3261 { TEST_PER_LS(0x78), &sfpb_a_clk.c },
3262 { TEST_PER_LS(0x7A), &pmic_ssbi2_clk.c },
3263 { TEST_PER_LS(0x7B), &pmic_arb0_p_clk.c },
3264 { TEST_PER_LS(0x7C), &pmic_arb1_p_clk.c },
3265 { TEST_PER_LS(0x7D), &prng_clk.c },
3266 { TEST_PER_LS(0x7F), &rpm_msg_ram_p_clk.c },
3267 { TEST_PER_LS(0x80), &adm0_p_clk.c },
3268 { TEST_PER_LS(0x81), &adm1_p_clk.c },
3269 { TEST_PER_LS(0x84), &usb_hs1_p_clk.c },
3270 { TEST_PER_LS(0x85), &usb_hs1_xcvr_clk.c },
3271 { TEST_PER_LS(0x89), &usb_fs1_p_clk.c },
3272 { TEST_PER_LS(0x8A), &usb_fs1_sys_clk.c },
3273 { TEST_PER_LS(0x8B), &usb_fs1_xcvr_clk.c },
3274 { TEST_PER_LS(0x8C), &usb_fs2_p_clk.c },
3275 { TEST_PER_LS(0x8D), &usb_fs2_sys_clk.c },
3276 { TEST_PER_LS(0x8E), &usb_fs2_xcvr_clk.c },
3277 { TEST_PER_LS(0x8F), &tsif_p_clk.c },
3278 { TEST_PER_LS(0x91), &tsif_ref_clk.c },
3279 { TEST_PER_LS(0x93), &ce2_p_clk.c },
3280 { TEST_PER_LS(0x94), &tssc_clk.c },
3281
3282 { TEST_PER_HS(0x07), &afab_clk.c },
3283 { TEST_PER_HS(0x07), &afab_a_clk.c },
3284 { TEST_PER_HS(0x18), &sfab_clk.c },
3285 { TEST_PER_HS(0x18), &sfab_a_clk.c },
3286 { TEST_PER_HS(0x2A), &adm0_clk.c },
3287 { TEST_PER_HS(0x2B), &adm1_clk.c },
3288 { TEST_PER_HS(0x34), &ebi1_clk.c },
3289 { TEST_PER_HS(0x34), &ebi1_a_clk.c },
3290
3291 { TEST_MM_LS(0x00), &dsi_byte_clk.c },
3292 { TEST_MM_LS(0x01), &pixel_lcdc_clk.c },
3293 { TEST_MM_LS(0x04), &pixel_mdp_clk.c },
3294 { TEST_MM_LS(0x06), &amp_p_clk.c },
3295 { TEST_MM_LS(0x07), &csi0_p_clk.c },
3296 { TEST_MM_LS(0x08), &csi1_p_clk.c },
3297 { TEST_MM_LS(0x09), &dsi_m_p_clk.c },
3298 { TEST_MM_LS(0x0A), &dsi_s_p_clk.c },
3299 { TEST_MM_LS(0x0C), &gfx2d0_p_clk.c },
3300 { TEST_MM_LS(0x0D), &gfx2d1_p_clk.c },
3301 { TEST_MM_LS(0x0E), &gfx3d_p_clk.c },
3302 { TEST_MM_LS(0x0F), &hdmi_m_p_clk.c },
3303 { TEST_MM_LS(0x10), &hdmi_s_p_clk.c },
3304 { TEST_MM_LS(0x11), &ijpeg_p_clk.c },
3305 { TEST_MM_LS(0x12), &imem_p_clk.c },
3306 { TEST_MM_LS(0x13), &jpegd_p_clk.c },
3307 { TEST_MM_LS(0x14), &mdp_p_clk.c },
3308 { TEST_MM_LS(0x16), &rot_p_clk.c },
3309 { TEST_MM_LS(0x18), &smmu_p_clk.c },
3310 { TEST_MM_LS(0x19), &tv_enc_p_clk.c },
3311 { TEST_MM_LS(0x1A), &vcodec_p_clk.c },
3312 { TEST_MM_LS(0x1B), &vfe_p_clk.c },
3313 { TEST_MM_LS(0x1C), &vpe_p_clk.c },
3314 { TEST_MM_LS(0x1D), &cam_clk.c },
3315 { TEST_MM_LS(0x1F), &hdmi_app_clk.c },
3316 { TEST_MM_LS(0x20), &mdp_vsync_clk.c },
3317 { TEST_MM_LS(0x21), &tv_dac_clk.c },
3318 { TEST_MM_LS(0x22), &tv_enc_clk.c },
3319 { TEST_MM_LS(0x23), &dsi_esc_clk.c },
3320 { TEST_MM_LS(0x25), &mmfpb_clk.c },
3321 { TEST_MM_LS(0x25), &mmfpb_a_clk.c },
3322
3323 { TEST_MM_HS(0x00), &csi0_clk.c },
3324 { TEST_MM_HS(0x01), &csi1_clk.c },
3325 { TEST_MM_HS(0x03), &csi0_vfe_clk.c },
3326 { TEST_MM_HS(0x04), &csi1_vfe_clk.c },
3327 { TEST_MM_HS(0x05), &ijpeg_clk.c },
3328 { TEST_MM_HS(0x06), &vfe_clk.c },
3329 { TEST_MM_HS(0x07), &gfx2d0_clk.c },
3330 { TEST_MM_HS(0x08), &gfx2d1_clk.c },
3331 { TEST_MM_HS(0x09), &gfx3d_clk.c },
3332 { TEST_MM_HS(0x0A), &jpegd_clk.c },
3333 { TEST_MM_HS(0x0B), &vcodec_clk.c },
3334 { TEST_MM_HS(0x0F), &mmfab_clk.c },
3335 { TEST_MM_HS(0x0F), &mmfab_a_clk.c },
3336 { TEST_MM_HS(0x11), &gmem_axi_clk.c },
3337 { TEST_MM_HS(0x12), &ijpeg_axi_clk.c },
3338 { TEST_MM_HS(0x13), &imem_axi_clk.c },
3339 { TEST_MM_HS(0x14), &jpegd_axi_clk.c },
3340 { TEST_MM_HS(0x15), &mdp_axi_clk.c },
Matt Wagantallf63a8892011-06-15 16:44:46 -07003341 { TEST_MM_HS(0x16), &rot_axi_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003342 { TEST_MM_HS(0x17), &vcodec_axi_clk.c },
3343 { TEST_MM_HS(0x18), &vfe_axi_clk.c },
Matt Wagantallf63a8892011-06-15 16:44:46 -07003344 { TEST_MM_HS(0x19), &vpe_axi_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003345 { TEST_MM_HS(0x1A), &mdp_clk.c },
3346 { TEST_MM_HS(0x1B), &rot_clk.c },
3347 { TEST_MM_HS(0x1C), &vpe_clk.c },
3348 { TEST_MM_HS(0x1E), &hdmi_tv_clk.c },
3349 { TEST_MM_HS(0x1F), &mdp_tv_clk.c },
Matt Wagantallf8032602011-06-15 23:01:56 -07003350 { TEST_MM_HS(0x24), &smi_2x_axi_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003351
3352 { TEST_MM_HS2X(0x24), &smi_clk.c },
3353 { TEST_MM_HS2X(0x24), &smi_a_clk.c },
3354
3355 { TEST_LPA(0x0A), &mi2s_osr_clk.c },
3356 { TEST_LPA(0x0B), &mi2s_bit_clk.c },
3357 { TEST_LPA(0x0C), &codec_i2s_mic_osr_clk.c },
3358 { TEST_LPA(0x0D), &codec_i2s_mic_bit_clk.c },
3359 { TEST_LPA(0x0E), &codec_i2s_spkr_osr_clk.c },
3360 { TEST_LPA(0x0F), &codec_i2s_spkr_bit_clk.c },
3361 { TEST_LPA(0x10), &spare_i2s_mic_osr_clk.c },
3362 { TEST_LPA(0x11), &spare_i2s_mic_bit_clk.c },
3363 { TEST_LPA(0x12), &spare_i2s_spkr_osr_clk.c },
3364 { TEST_LPA(0x13), &spare_i2s_spkr_bit_clk.c },
3365 { TEST_LPA(0x14), &pcm_clk.c },
3366
3367 { TEST_SC(0x40), &sc0_m_clk },
3368 { TEST_SC(0x41), &sc1_m_clk },
3369 { TEST_SC(0x42), &l2_m_clk },
3370};
3371
3372static struct measure_sel *find_measure_sel(struct clk *clk)
3373{
3374 int i;
3375
3376 for (i = 0; i < ARRAY_SIZE(measure_mux); i++)
3377 if (measure_mux[i].clk == clk)
3378 return &measure_mux[i];
3379 return NULL;
3380}
3381
3382static int measure_clk_set_parent(struct clk *c, struct clk *parent)
3383{
3384 int ret = 0;
3385 u32 clk_sel;
3386 struct measure_sel *p;
3387 struct measure_clk *clk = to_measure_clk(c);
3388 unsigned long flags;
3389
3390 if (!parent)
3391 return -EINVAL;
3392
3393 p = find_measure_sel(parent);
3394 if (!p)
3395 return -EINVAL;
3396
3397 spin_lock_irqsave(&local_clock_reg_lock, flags);
3398
3399 /*
3400 * Program the test vector, measurement period (sample_ticks)
3401 * and scaling factors (multiplier, divider).
3402 */
3403 clk_sel = p->test_vector & TEST_CLK_SEL_MASK;
3404 clk->sample_ticks = 0x10000;
3405 clk->multiplier = 1;
3406 clk->divider = 1;
3407 switch (p->test_vector >> TEST_TYPE_SHIFT) {
3408 case TEST_TYPE_PER_LS:
3409 writel_relaxed(0x4030D00|BVAL(7, 0, clk_sel), CLK_TEST_REG);
3410 break;
3411 case TEST_TYPE_PER_HS:
3412 writel_relaxed(0x4020000|BVAL(16, 10, clk_sel), CLK_TEST_REG);
3413 break;
3414 case TEST_TYPE_MM_LS:
3415 writel_relaxed(0x4030D97, CLK_TEST_REG);
3416 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0), DBG_CFG_REG_LS_REG);
3417 break;
3418 case TEST_TYPE_MM_HS2X:
3419 clk->divider = 2;
3420 case TEST_TYPE_MM_HS:
3421 writel_relaxed(0x402B800, CLK_TEST_REG);
3422 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0), DBG_CFG_REG_HS_REG);
3423 break;
3424 case TEST_TYPE_LPA:
3425 writel_relaxed(0x4030D98, CLK_TEST_REG);
3426 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0),
3427 LCC_CLK_LS_DEBUG_CFG_REG);
3428 break;
3429 case TEST_TYPE_SC:
3430 writel_relaxed(0x5020000|BVAL(16, 10, clk_sel), CLK_TEST_REG);
3431 clk->sample_ticks = 0x4000;
3432 clk->multiplier = 2;
3433 break;
3434 default:
3435 ret = -EPERM;
3436 }
3437 /* Make sure test vector is set before starting measurements. */
3438 mb();
3439
3440 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
3441
3442 return ret;
3443}
3444
3445/* Sample clock for 'ticks' reference clock ticks. */
3446static u32 run_measurement(unsigned ticks)
3447{
3448 /* Stop counters and set the XO4 counter start value. */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003449 writel_relaxed(ticks, RINGOSC_TCXO_CTL_REG);
3450
3451 /* Wait for timer to become ready. */
3452 while ((readl_relaxed(RINGOSC_STATUS_REG) & BIT(25)) != 0)
3453 cpu_relax();
3454
3455 /* Run measurement and wait for completion. */
3456 writel_relaxed(BIT(20)|ticks, RINGOSC_TCXO_CTL_REG);
3457 while ((readl_relaxed(RINGOSC_STATUS_REG) & BIT(25)) == 0)
3458 cpu_relax();
3459
3460 /* Stop counters. */
3461 writel_relaxed(0x0, RINGOSC_TCXO_CTL_REG);
3462
3463 /* Return measured ticks. */
3464 return readl_relaxed(RINGOSC_STATUS_REG) & BM(24, 0);
3465}
3466
3467/* Perform a hardware rate measurement for a given clock.
3468 FOR DEBUG USE ONLY: Measurements take ~15 ms! */
3469static unsigned measure_clk_get_rate(struct clk *c)
3470{
3471 unsigned long flags;
3472 u32 pdm_reg_backup, ringosc_reg_backup;
3473 u64 raw_count_short, raw_count_full;
3474 struct measure_clk *clk = to_measure_clk(c);
3475 unsigned ret;
3476
3477 spin_lock_irqsave(&local_clock_reg_lock, flags);
3478
3479 /* Enable CXO/4 and RINGOSC branch and root. */
3480 pdm_reg_backup = readl_relaxed(PDM_CLK_NS_REG);
3481 ringosc_reg_backup = readl_relaxed(RINGOSC_NS_REG);
3482 writel_relaxed(0x2898, PDM_CLK_NS_REG);
3483 writel_relaxed(0xA00, RINGOSC_NS_REG);
3484
3485 /*
3486 * The ring oscillator counter will not reset if the measured clock
3487 * is not running. To detect this, run a short measurement before
3488 * the full measurement. If the raw results of the two are the same
3489 * then the clock must be off.
3490 */
3491
3492 /* Run a short measurement. (~1 ms) */
3493 raw_count_short = run_measurement(0x1000);
3494 /* Run a full measurement. (~14 ms) */
3495 raw_count_full = run_measurement(clk->sample_ticks);
3496
3497 writel_relaxed(ringosc_reg_backup, RINGOSC_NS_REG);
3498 writel_relaxed(pdm_reg_backup, PDM_CLK_NS_REG);
3499
3500 /* Return 0 if the clock is off. */
3501 if (raw_count_full == raw_count_short)
3502 ret = 0;
3503 else {
3504 /* Compute rate in Hz. */
3505 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
3506 do_div(raw_count_full,
3507 (((clk->sample_ticks * 10) + 35) * clk->divider));
3508 ret = (raw_count_full * clk->multiplier);
3509 }
3510
3511 /* Route dbg_hs_clk to PLLTEST. 300mV single-ended amplitude. */
3512 writel_relaxed(0x3CF8, PLLTEST_PAD_CFG_REG);
3513 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
3514
3515 return ret;
3516}
3517#else /* !CONFIG_DEBUG_FS */
3518static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
3519{
3520 return -EINVAL;
3521}
3522
3523static unsigned measure_clk_get_rate(struct clk *clk)
3524{
3525 return 0;
3526}
3527#endif /* CONFIG_DEBUG_FS */
3528
3529static struct clk_ops measure_clk_ops = {
3530 .set_parent = measure_clk_set_parent,
3531 .get_rate = measure_clk_get_rate,
3532 .is_local = local_clk_is_local,
3533};
3534
3535static struct measure_clk measure_clk = {
3536 .c = {
3537 .dbg_name = "measure_clk",
3538 .ops = &measure_clk_ops,
3539 CLK_INIT(measure_clk.c),
3540 },
3541 .multiplier = 1,
3542 .divider = 1,
3543};
3544
3545static struct clk_lookup msm_clocks_8x60[] = {
3546 CLK_LOOKUP("cxo", cxo_clk.c, NULL),
3547 CLK_LOOKUP("pll4", pll4_clk.c, NULL),
3548 CLK_LOOKUP("pll4", pll4_clk.c, "peripheral-reset"),
3549 CLK_LOOKUP("measure", measure_clk.c, "debug"),
3550
3551 CLK_LOOKUP("afab_clk", afab_clk.c, NULL),
3552 CLK_LOOKUP("afab_a_clk", afab_a_clk.c, NULL),
3553 CLK_LOOKUP("cfpb_clk", cfpb_clk.c, NULL),
3554 CLK_LOOKUP("cfpb_a_clk", cfpb_a_clk.c, NULL),
3555 CLK_LOOKUP("dfab_clk", dfab_clk.c, NULL),
3556 CLK_LOOKUP("dfab_a_clk", dfab_a_clk.c, NULL),
3557 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, NULL),
3558 CLK_LOOKUP("ebi1_a_clk", ebi1_a_clk.c, NULL),
3559 CLK_LOOKUP("mmfab_clk", mmfab_clk.c, NULL),
3560 CLK_LOOKUP("mmfab_a_clk", mmfab_a_clk.c, NULL),
3561 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, NULL),
3562 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, NULL),
3563 CLK_LOOKUP("sfab_clk", sfab_clk.c, NULL),
3564 CLK_LOOKUP("sfab_a_clk", sfab_a_clk.c, NULL),
3565 CLK_LOOKUP("sfpb_clk", sfpb_clk.c, NULL),
3566 CLK_LOOKUP("sfpb_a_clk", sfpb_a_clk.c, NULL),
3567 CLK_LOOKUP("smi_clk", smi_clk.c, NULL),
3568 CLK_LOOKUP("smi_a_clk", smi_a_clk.c, NULL),
3569
Matt Wagantalle2522372011-08-17 14:52:21 -07003570 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, NULL),
3571 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, NULL),
3572 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, "msm_serial_hsl.2"),
3573 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, NULL),
3574 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, NULL),
3575 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, "msm_serial_hs.0"),
3576 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, NULL),
3577 CLK_LOOKUP("core_clk", gsbi8_uart_clk.c, NULL),
3578 CLK_LOOKUP("core_clk", gsbi9_uart_clk.c, "msm_serial_hsl.1"),
3579 CLK_LOOKUP("core_clk", gsbi10_uart_clk.c, NULL),
3580 CLK_LOOKUP("core_clk", gsbi11_uart_clk.c, NULL),
3581 CLK_LOOKUP("core_clk", gsbi12_uart_clk.c, "msm_serial_hsl.0"),
Matt Wagantallac294852011-08-17 15:44:58 -07003582 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "spi_qsd.0"),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07003583 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, NULL),
Matt Wagantallac294852011-08-17 15:44:58 -07003584 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.0"),
3585 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.1"),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07003586 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, NULL),
3587 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, NULL),
Matt Wagantallac294852011-08-17 15:44:58 -07003588 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, "qup_i2c.4"),
3589 CLK_LOOKUP("core_clk", gsbi8_qup_clk.c, "qup_i2c.3"),
3590 CLK_LOOKUP("core_clk", gsbi9_qup_clk.c, "qup_i2c.2"),
3591 CLK_LOOKUP("core_clk", gsbi10_qup_clk.c, "spi_qsd.1"),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07003592 CLK_LOOKUP("core_clk", gsbi11_qup_clk.c, NULL),
Wentao Xu4a053042011-10-03 14:06:34 -04003593 CLK_LOOKUP("gsbi_qup_clk", gsbi12_qup_clk.c, "msm_dsps"),
Matt Wagantallac294852011-08-17 15:44:58 -07003594 CLK_LOOKUP("core_clk", gsbi12_qup_clk.c, "qup_i2c.5"),
Matt Wagantallb86ad262011-10-24 19:50:29 -07003595 CLK_LOOKUP("core_clk", pdm_clk.c, NULL),
Wentao Xu4a053042011-10-03 14:06:34 -04003596 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_dsps"),
Matt Wagantallc1205292011-08-11 17:19:31 -07003597 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07003598 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
3599 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
3600 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
3601 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
3602 CLK_LOOKUP("core_clk", sdc5_clk.c, "msm_sdcc.5"),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07003603 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, "msm_tsif.0"),
3604 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, "msm_tsif.1"),
Matt Wagantallb86ad262011-10-24 19:50:29 -07003605 CLK_LOOKUP("core_clk", tssc_clk.c, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003606 CLK_LOOKUP("usb_hs_clk", usb_hs1_xcvr_clk.c, NULL),
3607 CLK_LOOKUP("usb_phy_clk", usb_phy0_clk.c, NULL),
3608 CLK_LOOKUP("usb_fs_clk", usb_fs1_xcvr_clk.c, NULL),
3609 CLK_LOOKUP("usb_fs_sys_clk", usb_fs1_sys_clk.c, NULL),
3610 CLK_LOOKUP("usb_fs_src_clk", usb_fs1_src_clk.c, NULL),
3611 CLK_LOOKUP("usb_fs_clk", usb_fs2_xcvr_clk.c, NULL),
3612 CLK_LOOKUP("usb_fs_sys_clk", usb_fs2_sys_clk.c, NULL),
3613 CLK_LOOKUP("usb_fs_src_clk", usb_fs2_src_clk.c, NULL),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07003614 CLK_LOOKUP("core_clk", ce2_p_clk.c, "qce.0"),
Matt Wagantalle0b11452011-09-13 17:25:33 -07003615 CLK_LOOKUP("core_clk", ce2_p_clk.c, "qcrypto.0"),
Matt Wagantallac294852011-08-17 15:44:58 -07003616 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "spi_qsd.0"),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07003617 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, NULL),
Matt Wagantalle2522372011-08-17 14:52:21 -07003618 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "msm_serial_hsl.2"),
Matt Wagantallac294852011-08-17 15:44:58 -07003619 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.0"),
3620 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.1"),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07003621 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, NULL),
Matt Wagantalle2522372011-08-17 14:52:21 -07003622 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, "msm_serial_hs.0"),
Matt Wagantallac294852011-08-17 15:44:58 -07003623 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, "qup_i2c.4"),
3624 CLK_LOOKUP("iface_clk", gsbi8_p_clk.c, "qup_i2c.3"),
Matt Wagantalle2522372011-08-17 14:52:21 -07003625 CLK_LOOKUP("iface_clk", gsbi9_p_clk.c, "msm_serial_hsl.1"),
Matt Wagantallac294852011-08-17 15:44:58 -07003626 CLK_LOOKUP("iface_clk", gsbi9_p_clk.c, "qup_i2c.2"),
3627 CLK_LOOKUP("iface_clk", gsbi10_p_clk.c, "spi_qsd.1"),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07003628 CLK_LOOKUP("iface_clk", gsbi11_p_clk.c, NULL),
3629 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, NULL),
Matt Wagantalle2522372011-08-17 14:52:21 -07003630 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, "msm_serial_hsl.0"),
Matt Wagantallac294852011-08-17 15:44:58 -07003631 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, "qup_i2c.5"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003632 CLK_LOOKUP("ppss_pclk", ppss_p_clk.c, NULL),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07003633 CLK_LOOKUP("iface_clk", tsif_p_clk.c, "msm_tsif.0"),
3634 CLK_LOOKUP("iface_clk", tsif_p_clk.c, "msm_tsif.1"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003635 CLK_LOOKUP("usb_fs_pclk", usb_fs1_p_clk.c, NULL),
3636 CLK_LOOKUP("usb_fs_pclk", usb_fs2_p_clk.c, NULL),
3637 CLK_LOOKUP("usb_hs_pclk", usb_hs1_p_clk.c, NULL),
Matt Wagantall37ce3842011-08-17 16:00:36 -07003638 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
3639 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
3640 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
3641 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
3642 CLK_LOOKUP("iface_clk", sdc5_p_clk.c, "msm_sdcc.5"),
Matt Wagantall66cd0932011-09-12 19:04:34 -07003643 CLK_LOOKUP("mem_clk", ebi2_2x_clk.c, NULL),
Terence Hampsonb36a38c2011-09-19 19:10:40 -04003644 CLK_LOOKUP("mem_clk", ebi2_clk.c, "msm_ebi2"),
Matt Wagantalle1a86062011-08-18 17:46:10 -07003645 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov.0"),
3646 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov.0"),
3647 CLK_LOOKUP("core_clk", adm1_clk.c, "msm_dmov.1"),
3648 CLK_LOOKUP("iface_clk", adm1_p_clk.c, "msm_dmov.1"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003649 CLK_LOOKUP("modem_ahb1_pclk", modem_ahb1_p_clk.c, NULL),
3650 CLK_LOOKUP("modem_ahb2_pclk", modem_ahb2_p_clk.c, NULL),
Matt Wagantallb86ad262011-10-24 19:50:29 -07003651 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, NULL),
3652 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, NULL),
3653 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, NULL),
3654 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, NULL),
3655 CLK_LOOKUP("core_clk", amp_clk.c, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003656 CLK_LOOKUP("cam_clk", cam_clk.c, NULL),
3657 CLK_LOOKUP("csi_clk", csi0_clk.c, NULL),
3658 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_camera_ov7692.0"),
3659 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_camera_ov9726.0"),
3660 CLK_LOOKUP("csi_src_clk", csi_src_clk.c, NULL),
3661 CLK_LOOKUP("dsi_byte_div_clk", dsi_byte_clk.c, NULL),
3662 CLK_LOOKUP("dsi_esc_clk", dsi_esc_clk.c, NULL),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003663 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "kgsl-2d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003664 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "footswitch-8x60.0"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003665 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "kgsl-2d1.1"),
Matt Wagantall49722712011-08-17 18:50:53 -07003666 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "footswitch-8x60.1"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003667 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003668 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003669 CLK_LOOKUP("ijpeg_clk", ijpeg_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003670 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
Matt Wagantallb86ad262011-10-24 19:50:29 -07003671 CLK_LOOKUP("core_clk", jpegd_clk.c, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003672 CLK_LOOKUP("mdp_clk", mdp_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003673 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003674 CLK_LOOKUP("mdp_vsync_clk", mdp_vsync_clk.c, NULL),
3675 CLK_LOOKUP("pixel_lcdc_clk", pixel_lcdc_clk.c, NULL),
3676 CLK_LOOKUP("pixel_mdp_clk", pixel_mdp_clk.c, NULL),
Matt Wagantallbb90da92011-10-25 15:07:52 -07003677 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003678 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003679 CLK_LOOKUP("tv_enc_clk", tv_enc_clk.c, NULL),
3680 CLK_LOOKUP("tv_dac_clk", tv_dac_clk.c, NULL),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07003681 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003682 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003683 CLK_LOOKUP("mdp_tv_clk", mdp_tv_clk.c, NULL),
3684 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, NULL),
3685 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, NULL),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07003686 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003687 CLK_LOOKUP("vpe_clk", vpe_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003688 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003689 CLK_LOOKUP("csi_vfe_clk", csi0_vfe_clk.c, NULL),
3690 CLK_LOOKUP("csi_vfe_clk", csi1_vfe_clk.c, "msm_camera_ov7692.0"),
3691 CLK_LOOKUP("csi_vfe_clk", csi1_vfe_clk.c, "msm_camera_ov9726.0"),
3692 CLK_LOOKUP("vfe_clk", vfe_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003693 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
Matt Wagantall49722712011-08-17 18:50:53 -07003694 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
3695 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003696 CLK_LOOKUP("mem_clk", imem_axi_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003697 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
3698 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
3699 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
3700 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003701 CLK_LOOKUP("amp_pclk", amp_p_clk.c, NULL),
3702 CLK_LOOKUP("csi_pclk", csi0_p_clk.c, NULL),
3703 CLK_LOOKUP("csi_pclk", csi1_p_clk.c, "msm_camera_ov7692.0"),
3704 CLK_LOOKUP("csi_pclk", csi1_p_clk.c, "msm_camera_ov9726.0"),
3705 CLK_LOOKUP("dsi_m_pclk", dsi_m_p_clk.c, NULL),
3706 CLK_LOOKUP("dsi_s_pclk", dsi_s_p_clk.c, NULL),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003707 CLK_LOOKUP("iface_clk", gfx2d0_p_clk.c, "kgsl-2d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003708 CLK_LOOKUP("iface_clk", gfx2d0_p_clk.c, "footswitch-8x60.0"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003709 CLK_LOOKUP("iface_clk", gfx2d1_p_clk.c, "kgsl-2d1.1"),
Matt Wagantall49722712011-08-17 18:50:53 -07003710 CLK_LOOKUP("iface_clk", gfx2d1_p_clk.c, "footswitch-8x60.1"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003711 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003712 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07003713 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
3714 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003715 CLK_LOOKUP("ijpeg_pclk", ijpeg_p_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003716 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
Matt Wagantallb86ad262011-10-24 19:50:29 -07003717 CLK_LOOKUP("iface_clk", jpegd_p_clk.c, NULL),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003718 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003719 CLK_LOOKUP("mdp_pclk", mdp_p_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003720 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
Matt Wagantalle604d712011-10-21 15:38:18 -07003721 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07003722 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003723 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003724 CLK_LOOKUP("tv_enc_pclk", tv_enc_p_clk.c, NULL),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07003725 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003726 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003727 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003728 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003729 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003730 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003731 CLK_LOOKUP("mi2s_osr_clk", mi2s_osr_clk.c, NULL),
3732 CLK_LOOKUP("mi2s_bit_clk", mi2s_bit_clk.c, NULL),
3733 CLK_LOOKUP("i2s_mic_osr_clk", codec_i2s_mic_osr_clk.c, NULL),
3734 CLK_LOOKUP("i2s_mic_bit_clk", codec_i2s_mic_bit_clk.c, NULL),
3735 CLK_LOOKUP("i2s_mic_osr_clk", spare_i2s_mic_osr_clk.c, NULL),
3736 CLK_LOOKUP("i2s_mic_bit_clk", spare_i2s_mic_bit_clk.c, NULL),
3737 CLK_LOOKUP("i2s_spkr_osr_clk", codec_i2s_spkr_osr_clk.c, NULL),
3738 CLK_LOOKUP("i2s_spkr_bit_clk", codec_i2s_spkr_bit_clk.c, NULL),
3739 CLK_LOOKUP("i2s_spkr_osr_clk", spare_i2s_spkr_osr_clk.c, NULL),
3740 CLK_LOOKUP("i2s_spkr_bit_clk", spare_i2s_spkr_bit_clk.c, NULL),
3741 CLK_LOOKUP("pcm_clk", pcm_clk.c, NULL),
Matt Wagantalle604d712011-10-21 15:38:18 -07003742 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, "msm_iommu.0"),
3743 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
3744 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
3745 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
3746 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
3747 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "msm_iommu.7"),
3748 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "msm_iommu.8"),
3749 CLK_LOOKUP("core_clk", gfx3d_clk.c, "msm_iommu.9"),
3750 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "msm_iommu.10"),
3751 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "msm_iommu.11"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003752
3753 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
3754 CLK_LOOKUP("dfab_usb_hs_clk", dfab_usb_hs_clk.c, NULL),
Matt Wagantall37ce3842011-08-17 16:00:36 -07003755 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
3756 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
3757 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
3758 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
3759 CLK_LOOKUP("bus_clk", dfab_sdc5_clk.c, "msm_sdcc.5"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003760
3761 CLK_LOOKUP("ebi1_msmbus_clk", ebi1_msmbus_clk.c, NULL),
Matt Wagantalle1a86062011-08-18 17:46:10 -07003762 CLK_LOOKUP("mem_clk", ebi1_adm0_clk.c, "msm_dmov.0"),
3763 CLK_LOOKUP("mem_clk", ebi1_adm1_clk.c, "msm_dmov.1"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003764
3765 CLK_LOOKUP("sc0_mclk", sc0_m_clk, NULL),
3766 CLK_LOOKUP("sc1_mclk", sc1_m_clk, NULL),
3767 CLK_LOOKUP("l2_mclk", l2_m_clk, NULL),
3768};
3769
3770/*
3771 * Miscellaneous clock register initializations
3772 */
3773
3774/* Read, modify, then write-back a register. */
3775static void __init rmwreg(uint32_t val, void *reg, uint32_t mask)
3776{
3777 uint32_t regval = readl_relaxed(reg);
3778 regval &= ~mask;
3779 regval |= val;
3780 writel_relaxed(regval, reg);
3781}
3782
3783static void __init reg_init(void)
3784{
3785 /* Setup MM_PLL2 (PLL3), but turn it off. Rate set by set_rate_tv(). */
3786 rmwreg(0, MM_PLL2_MODE_REG, BIT(0)); /* Disable output */
3787 /* Set ref, bypass, assert reset, disable output, disable test mode */
3788 writel_relaxed(0, MM_PLL2_MODE_REG); /* PXO */
3789 writel_relaxed(0x00800000, MM_PLL2_CONFIG_REG); /* Enable main out. */
3790
3791 /* The clock driver doesn't use SC1's voting register to control
3792 * HW-voteable clocks. Clear its bits so that disabling bits in the
3793 * SC0 register will cause the corresponding clocks to be disabled. */
3794 rmwreg(BIT(12)|BIT(11), SC0_U_CLK_BRANCH_ENA_VOTE_REG, BM(12, 11));
3795 writel_relaxed(BIT(12)|BIT(11), SC1_U_CLK_BRANCH_ENA_VOTE_REG);
3796 /* Let sc_aclk and sc_clk halt when both Scorpions are collapsed. */
3797 writel_relaxed(BIT(12)|BIT(11), SC0_U_CLK_SLEEP_ENA_VOTE_REG);
3798 writel_relaxed(BIT(12)|BIT(11), SC1_U_CLK_SLEEP_ENA_VOTE_REG);
3799
3800 /* Deassert MM SW_RESET_ALL signal. */
3801 writel_relaxed(0, SW_RESET_ALL_REG);
3802
3803 /* Initialize MM AHB registers: Enable the FPB clock and disable HW
3804 * gating for all clocks. Also set VFE_AHB's FORCE_CORE_ON bit to
3805 * prevent its memory from being collapsed when the clock is halted.
3806 * The sleep and wake-up delays are set to safe values. */
Matt Wagantall30011d22011-07-25 20:32:04 -07003807 rmwreg(0x00000003, AHB_EN_REG, 0x6C000003);
3808 writel_relaxed(0x000007F9, AHB_EN2_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003809
3810 /* Deassert all locally-owned MM AHB resets. */
3811 rmwreg(0, SW_RESET_AHB_REG, 0xFFF7DFFF);
3812
3813 /* Initialize MM AXI registers: Enable HW gating for all clocks that
3814 * support it. Also set FORCE_CORE_ON bits, and any sleep and wake-up
3815 * delays to safe values. */
Matt Wagantall30011d22011-07-25 20:32:04 -07003816 rmwreg(0x100207F9, MAXI_EN_REG, 0x1803FFFF);
3817 rmwreg(0x7027FCFF, MAXI_EN2_REG, 0x7A3FFFFF);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003818 writel_relaxed(0x3FE7FCFF, MAXI_EN3_REG);
3819 writel_relaxed(0x000001D8, SAXI_EN_REG);
3820
3821 /* Initialize MM CC registers: Set MM FORCE_CORE_ON bits so that core
3822 * memories retain state even when not clocked. Also, set sleep and
3823 * wake-up delays to safe values. */
Matt Wagantall30011d22011-07-25 20:32:04 -07003824 rmwreg(0x00000000, CSI_CC_REG, 0x00000018);
3825 rmwreg(0x00000400, MISC_CC_REG, 0x017C0400);
3826 rmwreg(0x000007FD, MISC_CC2_REG, 0x70C2E7FF);
3827 rmwreg(0x80FF0000, GFX2D0_CC_REG, 0xE0FF0010);
3828 rmwreg(0x80FF0000, GFX2D1_CC_REG, 0xE0FF0010);
3829 rmwreg(0x80FF0000, GFX3D_CC_REG, 0xE0FF0010);
3830 rmwreg(0x80FF0000, IJPEG_CC_REG, 0xE0FF0018);
3831 rmwreg(0x80FF0000, JPEGD_CC_REG, 0xE0FF0018);
3832 rmwreg(0x80FF0000, MDP_CC_REG, 0xE1FF0010);
3833 rmwreg(0x80FF0000, PIXEL_CC_REG, 0xE1FF0010);
3834 rmwreg(0x000004FF, PIXEL_CC2_REG, 0x000007FF);
3835 rmwreg(0x80FF0000, ROT_CC_REG, 0xE0FF0010);
3836 rmwreg(0x80FF0000, TV_CC_REG, 0xE1FFC010);
3837 rmwreg(0x000004FF, TV_CC2_REG, 0x000027FF);
3838 rmwreg(0xC0FF0000, VCODEC_CC_REG, 0xE0FF0010);
3839 rmwreg(0x80FF0000, VFE_CC_REG, 0xE0FFC010);
3840 rmwreg(0x80FF0000, VPE_CC_REG, 0xE0FF0010);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003841
3842 /* De-assert MM AXI resets to all hardware blocks. */
3843 writel_relaxed(0, SW_RESET_AXI_REG);
3844
3845 /* Deassert all MM core resets. */
3846 writel_relaxed(0, SW_RESET_CORE_REG);
3847
3848 /* Reset 3D core once more, with its clock enabled. This can
3849 * eventually be done as part of the GDFS footswitch driver. */
3850 clk_set_rate(&gfx3d_clk.c, 27000000);
3851 clk_enable(&gfx3d_clk.c);
3852 writel_relaxed(BIT(12), SW_RESET_CORE_REG);
3853 mb();
3854 udelay(5);
3855 writel_relaxed(0, SW_RESET_CORE_REG);
3856 /* Make sure reset is de-asserted before clock is disabled. */
3857 mb();
3858 clk_disable(&gfx3d_clk.c);
3859
3860 /* Enable TSSC and PDM PXO sources. */
3861 writel_relaxed(BIT(11), TSSC_CLK_CTL_REG);
3862 writel_relaxed(BIT(15), PDM_CLK_NS_REG);
3863 /* Set the dsi_byte_clk src to the DSI PHY PLL,
3864 * dsi_esc_clk to PXO/2, and the hdmi_app_clk src to PXO */
3865 rmwreg(0x400001, MISC_CC2_REG, 0x424003);
3866}
3867
3868/* Local clock driver initialization. */
Stephen Boydbb600ae2011-08-02 20:11:40 -07003869static void __init msm8660_clock_init(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003870{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003871 xo_pxo = msm_xo_get(MSM_XO_PXO, "clock-8x60");
3872 if (IS_ERR(xo_pxo)) {
3873 pr_err("%s: msm_xo_get(PXO) failed.\n", __func__);
3874 BUG();
3875 }
3876 xo_cxo = msm_xo_get(MSM_XO_TCXO_D1, "clock-8x60");
3877 if (IS_ERR(xo_cxo)) {
3878 pr_err("%s: msm_xo_get(CXO) failed.\n", __func__);
3879 BUG();
3880 }
3881
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003882 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003883 /* Initialize clock registers. */
3884 reg_init();
3885
3886 /* Initialize rates for clocks that only support one. */
3887 clk_set_rate(&pdm_clk.c, 27000000);
3888 clk_set_rate(&prng_clk.c, 64000000);
3889 clk_set_rate(&mdp_vsync_clk.c, 27000000);
3890 clk_set_rate(&tsif_ref_clk.c, 105000);
3891 clk_set_rate(&tssc_clk.c, 27000000);
3892 clk_set_rate(&usb_hs1_xcvr_clk.c, 60000000);
3893 clk_set_rate(&usb_fs1_src_clk.c, 60000000);
3894 clk_set_rate(&usb_fs2_src_clk.c, 60000000);
3895
3896 /* The halt status bits for PDM and TSSC may be incorrect at boot.
3897 * Toggle these clocks on and off to refresh them. */
Matt Wagantall0625ea02011-07-13 18:51:56 -07003898 rcg_clk_enable(&pdm_clk.c);
3899 rcg_clk_disable(&pdm_clk.c);
3900 rcg_clk_enable(&tssc_clk.c);
3901 rcg_clk_disable(&tssc_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003902}
3903
Stephen Boydbb600ae2011-08-02 20:11:40 -07003904static int __init msm8660_clock_late_init(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003905{
3906 int rc;
3907
3908 /* Vote for MMFPB to be at least 64MHz when an Apps CPU is active. */
3909 struct clk *mmfpb_a_clk = clk_get(NULL, "mmfpb_a_clk");
3910 if (WARN(IS_ERR(mmfpb_a_clk), "mmfpb_a_clk not found (%ld)\n",
3911 PTR_ERR(mmfpb_a_clk)))
3912 return PTR_ERR(mmfpb_a_clk);
3913 rc = clk_set_min_rate(mmfpb_a_clk, 64000000);
3914 if (WARN(rc, "mmfpb_a_clk rate was not set (%d)\n", rc))
3915 return rc;
3916 rc = clk_enable(mmfpb_a_clk);
3917 if (WARN(rc, "mmfpb_a_clk not enabled (%d)\n", rc))
3918 return rc;
3919
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003920 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003921}
Stephen Boydbb600ae2011-08-02 20:11:40 -07003922
3923struct clock_init_data msm8x60_clock_init_data __initdata = {
3924 .table = msm_clocks_8x60,
3925 .size = ARRAY_SIZE(msm_clocks_8x60),
3926 .init = msm8660_clock_init,
3927 .late_init = msm8660_clock_late_init,
3928};