blob: 85d63329769e75f5039892ee889b818fd5615e93 [file] [log] [blame]
Jamie Iles1b8873a2010-02-02 20:25:44 +01001#undef DEBUG
2
3/*
4 * ARM performance counter support.
5 *
6 * Copyright (C) 2009 picoChip Designs, Ltd., Jamie Iles
Will Deacon43eab872010-11-13 19:04:32 +00007 * Copyright (C) 2010 ARM Ltd., Will Deacon <will.deacon@arm.com>
Jean PIHET796d1292010-01-26 18:51:05 +01008 *
Jamie Iles1b8873a2010-02-02 20:25:44 +01009 * This code is based on the sparc64 perf event code, which is in turn based
10 * on the x86 code. Callchain code is based on the ARM OProfile backtrace
11 * code.
12 */
13#define pr_fmt(fmt) "hw perfevents: " fmt
14
Mark Rutland7325eae2011-08-23 11:59:49 +010015#include <linux/bitmap.h>
Jamie Iles1b8873a2010-02-02 20:25:44 +010016#include <linux/interrupt.h>
17#include <linux/kernel.h>
Paul Gortmakerecea4ab2011-07-22 10:58:34 -040018#include <linux/export.h>
Jamie Iles1b8873a2010-02-02 20:25:44 +010019#include <linux/perf_event.h>
Will Deacon49c006b2010-04-29 17:13:24 +010020#include <linux/platform_device.h>
Jamie Iles1b8873a2010-02-02 20:25:44 +010021#include <linux/spinlock.h>
22#include <linux/uaccess.h>
23
24#include <asm/cputype.h>
25#include <asm/irq.h>
26#include <asm/irq_regs.h>
27#include <asm/pmu.h>
28#include <asm/stacktrace.h>
29
Jamie Iles1b8873a2010-02-02 20:25:44 +010030/*
Will Deaconecf5a892011-07-19 22:43:28 +010031 * ARMv6 supports a maximum of 3 events, starting from index 0. If we add
Jamie Iles1b8873a2010-02-02 20:25:44 +010032 * another platform that supports more, we need to increase this to be the
33 * largest of all platforms.
Jean PIHET796d1292010-01-26 18:51:05 +010034 *
35 * ARMv7 supports up to 32 events:
36 * cycle counter CCNT + 31 events counters CNT0..30.
37 * Cortex-A8 has 1+4 counters, Cortex-A9 has 1+6 counters.
Jamie Iles1b8873a2010-02-02 20:25:44 +010038 */
Will Deaconecf5a892011-07-19 22:43:28 +010039#define ARMPMU_MAX_HWEVENTS 32
Jamie Iles1b8873a2010-02-02 20:25:44 +010040
Mark Rutland3fc2c832011-06-24 11:30:59 +010041static DEFINE_PER_CPU(struct perf_event * [ARMPMU_MAX_HWEVENTS], hw_events);
42static DEFINE_PER_CPU(unsigned long [BITS_TO_LONGS(ARMPMU_MAX_HWEVENTS)], used_mask);
Mark Rutland8be3f9a2011-05-17 11:20:11 +010043static DEFINE_PER_CPU(struct pmu_hw_events, cpu_hw_events);
Will Deacon181193f2010-04-30 11:32:44 +010044
Mark Rutland8a16b342011-04-28 16:27:54 +010045#define to_arm_pmu(p) (container_of(p, struct arm_pmu, pmu))
46
Jamie Iles1b8873a2010-02-02 20:25:44 +010047/* Set at runtime when we know what CPU type we are. */
Mark Rutland8be3f9a2011-05-17 11:20:11 +010048static struct arm_pmu *cpu_pmu;
Jamie Iles1b8873a2010-02-02 20:25:44 +010049
Will Deacon181193f2010-04-30 11:32:44 +010050enum arm_perf_pmu_ids
51armpmu_get_pmu_id(void)
52{
53 int id = -ENODEV;
54
Mark Rutland8be3f9a2011-05-17 11:20:11 +010055 if (cpu_pmu != NULL)
56 id = cpu_pmu->id;
Will Deacon181193f2010-04-30 11:32:44 +010057
58 return id;
59}
60EXPORT_SYMBOL_GPL(armpmu_get_pmu_id);
61
Will Deaconfeb45d02011-11-14 10:33:05 +000062int perf_num_counters(void)
Will Deacon929f5192010-04-30 11:34:26 +010063{
64 int max_events = 0;
65
Mark Rutland8be3f9a2011-05-17 11:20:11 +010066 if (cpu_pmu != NULL)
67 max_events = cpu_pmu->num_events;
Will Deacon929f5192010-04-30 11:34:26 +010068
69 return max_events;
70}
Matt Fleming3bf101b2010-09-27 20:22:24 +010071EXPORT_SYMBOL_GPL(perf_num_counters);
72
Jamie Iles1b8873a2010-02-02 20:25:44 +010073#define HW_OP_UNSUPPORTED 0xFFFF
74
75#define C(_x) \
76 PERF_COUNT_HW_CACHE_##_x
77
78#define CACHE_OP_UNSUPPORTED 0xFFFF
79
Jamie Iles1b8873a2010-02-02 20:25:44 +010080static int
Mark Rutlande1f431b2011-04-28 15:47:10 +010081armpmu_map_cache_event(const unsigned (*cache_map)
82 [PERF_COUNT_HW_CACHE_MAX]
83 [PERF_COUNT_HW_CACHE_OP_MAX]
84 [PERF_COUNT_HW_CACHE_RESULT_MAX],
85 u64 config)
Jamie Iles1b8873a2010-02-02 20:25:44 +010086{
87 unsigned int cache_type, cache_op, cache_result, ret;
88
89 cache_type = (config >> 0) & 0xff;
90 if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
91 return -EINVAL;
92
93 cache_op = (config >> 8) & 0xff;
94 if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
95 return -EINVAL;
96
97 cache_result = (config >> 16) & 0xff;
98 if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
99 return -EINVAL;
100
Mark Rutlande1f431b2011-04-28 15:47:10 +0100101 ret = (int)(*cache_map)[cache_type][cache_op][cache_result];
Jamie Iles1b8873a2010-02-02 20:25:44 +0100102
103 if (ret == CACHE_OP_UNSUPPORTED)
104 return -ENOENT;
105
106 return ret;
107}
108
109static int
Mark Rutlande1f431b2011-04-28 15:47:10 +0100110armpmu_map_event(const unsigned (*event_map)[PERF_COUNT_HW_MAX], u64 config)
Will Deacon84fee972010-11-13 17:13:56 +0000111{
Mark Rutlande1f431b2011-04-28 15:47:10 +0100112 int mapping = (*event_map)[config];
113 return mapping == HW_OP_UNSUPPORTED ? -ENOENT : mapping;
Will Deacon84fee972010-11-13 17:13:56 +0000114}
115
116static int
Mark Rutlande1f431b2011-04-28 15:47:10 +0100117armpmu_map_raw_event(u32 raw_event_mask, u64 config)
Will Deacon84fee972010-11-13 17:13:56 +0000118{
Mark Rutlande1f431b2011-04-28 15:47:10 +0100119 return (int)(config & raw_event_mask);
120}
121
122static int map_cpu_event(struct perf_event *event,
123 const unsigned (*event_map)[PERF_COUNT_HW_MAX],
124 const unsigned (*cache_map)
125 [PERF_COUNT_HW_CACHE_MAX]
126 [PERF_COUNT_HW_CACHE_OP_MAX]
127 [PERF_COUNT_HW_CACHE_RESULT_MAX],
128 u32 raw_event_mask)
129{
130 u64 config = event->attr.config;
131
132 switch (event->attr.type) {
133 case PERF_TYPE_HARDWARE:
134 return armpmu_map_event(event_map, config);
135 case PERF_TYPE_HW_CACHE:
136 return armpmu_map_cache_event(cache_map, config);
137 case PERF_TYPE_RAW:
138 return armpmu_map_raw_event(raw_event_mask, config);
139 }
140
141 return -ENOENT;
Will Deacon84fee972010-11-13 17:13:56 +0000142}
143
Mark Rutland0ce47082011-05-19 10:07:57 +0100144int
Jamie Iles1b8873a2010-02-02 20:25:44 +0100145armpmu_event_set_period(struct perf_event *event,
146 struct hw_perf_event *hwc,
147 int idx)
148{
Mark Rutland8a16b342011-04-28 16:27:54 +0100149 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Peter Zijlstrae7850592010-05-21 14:43:08 +0200150 s64 left = local64_read(&hwc->period_left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100151 s64 period = hwc->sample_period;
152 int ret = 0;
153
154 if (unlikely(left <= -period)) {
155 left = period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200156 local64_set(&hwc->period_left, left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100157 hwc->last_period = period;
158 ret = 1;
159 }
160
161 if (unlikely(left <= 0)) {
162 left += period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200163 local64_set(&hwc->period_left, left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100164 hwc->last_period = period;
165 ret = 1;
166 }
167
168 if (left > (s64)armpmu->max_period)
169 left = armpmu->max_period;
170
Peter Zijlstrae7850592010-05-21 14:43:08 +0200171 local64_set(&hwc->prev_count, (u64)-left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100172
173 armpmu->write_counter(idx, (u64)(-left) & 0xffffffff);
174
175 perf_event_update_userpage(event);
176
177 return ret;
178}
179
Mark Rutland0ce47082011-05-19 10:07:57 +0100180u64
Jamie Iles1b8873a2010-02-02 20:25:44 +0100181armpmu_event_update(struct perf_event *event,
182 struct hw_perf_event *hwc,
Will Deacon57273472012-03-06 17:33:17 +0100183 int idx)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100184{
Mark Rutland8a16b342011-04-28 16:27:54 +0100185 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Will Deacona7378232011-03-25 17:12:37 +0100186 u64 delta, prev_raw_count, new_raw_count;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100187
188again:
Peter Zijlstrae7850592010-05-21 14:43:08 +0200189 prev_raw_count = local64_read(&hwc->prev_count);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100190 new_raw_count = armpmu->read_counter(idx);
191
Peter Zijlstrae7850592010-05-21 14:43:08 +0200192 if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
Jamie Iles1b8873a2010-02-02 20:25:44 +0100193 new_raw_count) != prev_raw_count)
194 goto again;
195
Will Deacon57273472012-03-06 17:33:17 +0100196 delta = (new_raw_count - prev_raw_count) & armpmu->max_period;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100197
Peter Zijlstrae7850592010-05-21 14:43:08 +0200198 local64_add(delta, &event->count);
199 local64_sub(delta, &hwc->period_left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100200
201 return new_raw_count;
202}
203
204static void
Jamie Iles1b8873a2010-02-02 20:25:44 +0100205armpmu_read(struct perf_event *event)
206{
207 struct hw_perf_event *hwc = &event->hw;
208
209 /* Don't read disabled counters! */
210 if (hwc->idx < 0)
211 return;
212
Will Deacon57273472012-03-06 17:33:17 +0100213 armpmu_event_update(event, hwc, hwc->idx);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100214}
215
216static void
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200217armpmu_stop(struct perf_event *event, int flags)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100218{
Mark Rutland8a16b342011-04-28 16:27:54 +0100219 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100220 struct hw_perf_event *hwc = &event->hw;
221
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200222 /*
223 * ARM pmu always has to update the counter, so ignore
224 * PERF_EF_UPDATE, see comments in armpmu_start().
225 */
226 if (!(hwc->state & PERF_HES_STOPPED)) {
227 armpmu->disable(hwc, hwc->idx);
228 barrier(); /* why? */
Will Deacon57273472012-03-06 17:33:17 +0100229 armpmu_event_update(event, hwc, hwc->idx);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200230 hwc->state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
231 }
232}
233
234static void
235armpmu_start(struct perf_event *event, int flags)
236{
Mark Rutland8a16b342011-04-28 16:27:54 +0100237 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200238 struct hw_perf_event *hwc = &event->hw;
239
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200240 /*
241 * ARM pmu always has to reprogram the period, so ignore
242 * PERF_EF_RELOAD, see the comment below.
243 */
244 if (flags & PERF_EF_RELOAD)
245 WARN_ON_ONCE(!(hwc->state & PERF_HES_UPTODATE));
246
247 hwc->state = 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100248 /*
249 * Set the period again. Some counters can't be stopped, so when we
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200250 * were stopped we simply disabled the IRQ source and the counter
Jamie Iles1b8873a2010-02-02 20:25:44 +0100251 * may have been left counting. If we don't do this step then we may
252 * get an interrupt too soon or *way* too late if the overflow has
253 * happened since disabling.
254 */
255 armpmu_event_set_period(event, hwc, hwc->idx);
256 armpmu->enable(hwc, hwc->idx);
257}
258
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200259static void
260armpmu_del(struct perf_event *event, int flags)
261{
Mark Rutland8a16b342011-04-28 16:27:54 +0100262 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100263 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200264 struct hw_perf_event *hwc = &event->hw;
265 int idx = hwc->idx;
266
267 WARN_ON(idx < 0);
268
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200269 armpmu_stop(event, PERF_EF_UPDATE);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100270 hw_events->events[idx] = NULL;
271 clear_bit(idx, hw_events->used_mask);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200272
273 perf_event_update_userpage(event);
274}
275
Jamie Iles1b8873a2010-02-02 20:25:44 +0100276static int
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200277armpmu_add(struct perf_event *event, int flags)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100278{
Mark Rutland8a16b342011-04-28 16:27:54 +0100279 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100280 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100281 struct hw_perf_event *hwc = &event->hw;
282 int idx;
283 int err = 0;
284
Peter Zijlstra33696fc2010-06-14 08:49:00 +0200285 perf_pmu_disable(event->pmu);
Peter Zijlstra24cd7f52010-06-11 17:32:03 +0200286
Jamie Iles1b8873a2010-02-02 20:25:44 +0100287 /* If we don't have a space for the counter then finish early. */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100288 idx = armpmu->get_event_idx(hw_events, hwc);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100289 if (idx < 0) {
290 err = idx;
291 goto out;
292 }
293
294 /*
295 * If there is an event in the counter we are going to use then make
296 * sure it is disabled.
297 */
298 event->hw.idx = idx;
299 armpmu->disable(hwc, idx);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100300 hw_events->events[idx] = event;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100301
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200302 hwc->state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
303 if (flags & PERF_EF_START)
304 armpmu_start(event, PERF_EF_RELOAD);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100305
306 /* Propagate our changes to the userspace mapping. */
307 perf_event_update_userpage(event);
308
309out:
Peter Zijlstra33696fc2010-06-14 08:49:00 +0200310 perf_pmu_enable(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100311 return err;
312}
313
Jamie Iles1b8873a2010-02-02 20:25:44 +0100314static int
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100315validate_event(struct pmu_hw_events *hw_events,
Jamie Iles1b8873a2010-02-02 20:25:44 +0100316 struct perf_event *event)
317{
Mark Rutland8a16b342011-04-28 16:27:54 +0100318 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100319 struct hw_perf_event fake_event = event->hw;
Mark Rutland7b9f72c2011-04-27 16:22:21 +0100320 struct pmu *leader_pmu = event->group_leader->pmu;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100321
Will Deaconbb93ad52013-04-12 19:04:19 +0100322 if (event->pmu != leader_pmu || event->state < PERF_EVENT_STATE_OFF)
323 return 1;
324
325 if (event->state == PERF_EVENT_STATE_OFF && !event->attr.enable_on_exec)
Will Deacon65b47112010-09-02 09:32:08 +0100326 return 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100327
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100328 return armpmu->get_event_idx(hw_events, &fake_event) >= 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100329}
330
331static int
332validate_group(struct perf_event *event)
333{
334 struct perf_event *sibling, *leader = event->group_leader;
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100335 struct pmu_hw_events fake_pmu;
Will Deaconbce34d12011-11-17 15:05:14 +0000336 DECLARE_BITMAP(fake_used_mask, ARMPMU_MAX_HWEVENTS);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100337
Will Deaconbce34d12011-11-17 15:05:14 +0000338 /*
339 * Initialise the fake PMU. We only need to populate the
340 * used_mask for the purposes of validation.
341 */
342 memset(fake_used_mask, 0, sizeof(fake_used_mask));
343 fake_pmu.used_mask = fake_used_mask;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100344
345 if (!validate_event(&fake_pmu, leader))
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100346 return -EINVAL;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100347
348 list_for_each_entry(sibling, &leader->sibling_list, group_entry) {
349 if (!validate_event(&fake_pmu, sibling))
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100350 return -EINVAL;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100351 }
352
353 if (!validate_event(&fake_pmu, event))
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100354 return -EINVAL;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100355
356 return 0;
357}
358
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530359static irqreturn_t armpmu_platform_irq(int irq, void *dev)
360{
Mark Rutland8a16b342011-04-28 16:27:54 +0100361 struct arm_pmu *armpmu = (struct arm_pmu *) dev;
Mark Rutlanda9356a02011-05-04 09:23:15 +0100362 struct platform_device *plat_device = armpmu->plat_device;
363 struct arm_pmu_platdata *plat = dev_get_platdata(&plat_device->dev);
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530364
365 return plat->handle_irq(irq, dev, armpmu->handle_irq);
366}
367
Will Deacon0b390e22011-07-27 15:18:59 +0100368static void
Mark Rutland8a16b342011-04-28 16:27:54 +0100369armpmu_release_hardware(struct arm_pmu *armpmu)
Will Deacon0b390e22011-07-27 15:18:59 +0100370{
371 int i, irq, irqs;
Mark Rutlanda9356a02011-05-04 09:23:15 +0100372 struct platform_device *pmu_device = armpmu->plat_device;
Ming Leie0516a62011-03-02 15:00:08 +0800373 struct arm_pmu_platdata *plat =
374 dev_get_platdata(&pmu_device->dev);
Will Deacon0b390e22011-07-27 15:18:59 +0100375
376 irqs = min(pmu_device->num_resources, num_possible_cpus());
377
378 for (i = 0; i < irqs; ++i) {
379 if (!cpumask_test_and_clear_cpu(i, &armpmu->active_irqs))
380 continue;
381 irq = platform_get_irq(pmu_device, i);
Ming Leie0516a62011-03-02 15:00:08 +0800382 if (irq >= 0) {
383 if (plat && plat->disable_irq)
384 plat->disable_irq(irq);
Mark Rutland8a16b342011-04-28 16:27:54 +0100385 free_irq(irq, armpmu);
Ming Leie0516a62011-03-02 15:00:08 +0800386 }
Will Deacon0b390e22011-07-27 15:18:59 +0100387 }
388
Mark Rutland7ae18a52011-06-06 10:37:50 +0100389 release_pmu(armpmu->type);
Will Deacon0b390e22011-07-27 15:18:59 +0100390}
391
Jamie Iles1b8873a2010-02-02 20:25:44 +0100392static int
Mark Rutland8a16b342011-04-28 16:27:54 +0100393armpmu_reserve_hardware(struct arm_pmu *armpmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100394{
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530395 struct arm_pmu_platdata *plat;
396 irq_handler_t handle_irq;
Will Deaconb0e89592011-07-26 22:10:28 +0100397 int i, err, irq, irqs;
Mark Rutlanda9356a02011-05-04 09:23:15 +0100398 struct platform_device *pmu_device = armpmu->plat_device;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100399
Will Deacone5a21322011-11-22 18:01:46 +0000400 if (!pmu_device)
401 return -ENODEV;
402
Mark Rutland7ae18a52011-06-06 10:37:50 +0100403 err = reserve_pmu(armpmu->type);
Will Deaconb0e89592011-07-26 22:10:28 +0100404 if (err) {
Jamie Iles1b8873a2010-02-02 20:25:44 +0100405 pr_warning("unable to reserve pmu\n");
Will Deaconb0e89592011-07-26 22:10:28 +0100406 return err;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100407 }
408
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530409 plat = dev_get_platdata(&pmu_device->dev);
410 if (plat && plat->handle_irq)
411 handle_irq = armpmu_platform_irq;
412 else
413 handle_irq = armpmu->handle_irq;
414
Will Deacon0b390e22011-07-27 15:18:59 +0100415 irqs = min(pmu_device->num_resources, num_possible_cpus());
Will Deaconb0e89592011-07-26 22:10:28 +0100416 if (irqs < 1) {
Jamie Iles1b8873a2010-02-02 20:25:44 +0100417 pr_err("no irqs for PMUs defined\n");
418 return -ENODEV;
419 }
420
Will Deaconb0e89592011-07-26 22:10:28 +0100421 for (i = 0; i < irqs; ++i) {
Will Deacon0b390e22011-07-27 15:18:59 +0100422 err = 0;
Will Deacon49c006b2010-04-29 17:13:24 +0100423 irq = platform_get_irq(pmu_device, i);
424 if (irq < 0)
425 continue;
426
Will Deaconb0e89592011-07-26 22:10:28 +0100427 /*
428 * If we have a single PMU interrupt that we can't shift,
429 * assume that we're running on a uniprocessor machine and
Will Deacon0b390e22011-07-27 15:18:59 +0100430 * continue. Otherwise, continue without this interrupt.
Will Deaconb0e89592011-07-26 22:10:28 +0100431 */
Will Deacon0b390e22011-07-27 15:18:59 +0100432 if (irq_set_affinity(irq, cpumask_of(i)) && irqs > 1) {
433 pr_warning("unable to set irq affinity (irq=%d, cpu=%u)\n",
434 irq, i);
435 continue;
Will Deaconb0e89592011-07-26 22:10:28 +0100436 }
437
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530438 err = request_irq(irq, handle_irq,
Will Deaconddee87f2010-02-25 15:04:14 +0100439 IRQF_DISABLED | IRQF_NOBALANCING,
Mark Rutland8a16b342011-04-28 16:27:54 +0100440 "arm-pmu", armpmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100441 if (err) {
Will Deaconb0e89592011-07-26 22:10:28 +0100442 pr_err("unable to request IRQ%d for ARM PMU counters\n",
443 irq);
Mark Rutland8a16b342011-04-28 16:27:54 +0100444 armpmu_release_hardware(armpmu);
Will Deacon0b390e22011-07-27 15:18:59 +0100445 return err;
Ming Leie0516a62011-03-02 15:00:08 +0800446 } else if (plat && plat->enable_irq)
447 plat->enable_irq(irq);
Will Deacon0b390e22011-07-27 15:18:59 +0100448
449 cpumask_set_cpu(i, &armpmu->active_irqs);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100450 }
451
Will Deacon0b390e22011-07-27 15:18:59 +0100452 return 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100453}
454
Jamie Iles1b8873a2010-02-02 20:25:44 +0100455static void
456hw_perf_event_destroy(struct perf_event *event)
457{
Mark Rutland8a16b342011-04-28 16:27:54 +0100458 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland03b78982011-04-27 11:20:11 +0100459 atomic_t *active_events = &armpmu->active_events;
460 struct mutex *pmu_reserve_mutex = &armpmu->reserve_mutex;
461
462 if (atomic_dec_and_mutex_lock(active_events, pmu_reserve_mutex)) {
Mark Rutland8a16b342011-04-28 16:27:54 +0100463 armpmu_release_hardware(armpmu);
Mark Rutland03b78982011-04-27 11:20:11 +0100464 mutex_unlock(pmu_reserve_mutex);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100465 }
466}
467
468static int
Will Deacon05d22fd2011-07-19 11:57:30 +0100469event_requires_mode_exclusion(struct perf_event_attr *attr)
470{
471 return attr->exclude_idle || attr->exclude_user ||
472 attr->exclude_kernel || attr->exclude_hv;
473}
474
475static int
Jamie Iles1b8873a2010-02-02 20:25:44 +0100476__hw_perf_event_init(struct perf_event *event)
477{
Mark Rutland8a16b342011-04-28 16:27:54 +0100478 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100479 struct hw_perf_event *hwc = &event->hw;
480 int mapping, err;
481
Mark Rutlande1f431b2011-04-28 15:47:10 +0100482 mapping = armpmu->map_event(event);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100483
484 if (mapping < 0) {
485 pr_debug("event %x:%llx not supported\n", event->attr.type,
486 event->attr.config);
487 return mapping;
488 }
489
490 /*
Will Deacon05d22fd2011-07-19 11:57:30 +0100491 * We don't assign an index until we actually place the event onto
492 * hardware. Use -1 to signify that we haven't decided where to put it
493 * yet. For SMP systems, each core has it's own PMU so we can't do any
494 * clever allocation or constraints checking at this point.
Jamie Iles1b8873a2010-02-02 20:25:44 +0100495 */
Will Deacon05d22fd2011-07-19 11:57:30 +0100496 hwc->idx = -1;
497 hwc->config_base = 0;
498 hwc->config = 0;
499 hwc->event_base = 0;
500
501 /*
502 * Check whether we need to exclude the counter from certain modes.
503 */
504 if ((!armpmu->set_event_filter ||
505 armpmu->set_event_filter(hwc, &event->attr)) &&
506 event_requires_mode_exclusion(&event->attr)) {
Jamie Iles1b8873a2010-02-02 20:25:44 +0100507 pr_debug("ARM performance counters do not support "
508 "mode exclusion\n");
509 return -EPERM;
510 }
511
512 /*
Will Deacon05d22fd2011-07-19 11:57:30 +0100513 * Store the event encoding into the config_base field.
Jamie Iles1b8873a2010-02-02 20:25:44 +0100514 */
Will Deacon05d22fd2011-07-19 11:57:30 +0100515 hwc->config_base |= (unsigned long)mapping;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100516
517 if (!hwc->sample_period) {
Will Deacon57273472012-03-06 17:33:17 +0100518 /*
519 * For non-sampling runs, limit the sample_period to half
520 * of the counter width. That way, the new counter value
521 * is far less likely to overtake the previous one unless
522 * you have some serious IRQ latency issues.
523 */
524 hwc->sample_period = armpmu->max_period >> 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100525 hwc->last_period = hwc->sample_period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200526 local64_set(&hwc->period_left, hwc->sample_period);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100527 }
528
529 err = 0;
530 if (event->group_leader != event) {
531 err = validate_group(event);
532 if (err)
533 return -EINVAL;
534 }
535
536 return err;
537}
538
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200539static int armpmu_event_init(struct perf_event *event)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100540{
Mark Rutland8a16b342011-04-28 16:27:54 +0100541 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100542 int err = 0;
Mark Rutland03b78982011-04-27 11:20:11 +0100543 atomic_t *active_events = &armpmu->active_events;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100544
Stephane Eranian2481c5f2012-02-09 23:20:59 +0100545 /* does not support taken branch sampling */
546 if (has_branch_stack(event))
547 return -EOPNOTSUPP;
548
Mark Rutlande1f431b2011-04-28 15:47:10 +0100549 if (armpmu->map_event(event) == -ENOENT)
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200550 return -ENOENT;
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200551
Jamie Iles1b8873a2010-02-02 20:25:44 +0100552 event->destroy = hw_perf_event_destroy;
553
Mark Rutland03b78982011-04-27 11:20:11 +0100554 if (!atomic_inc_not_zero(active_events)) {
555 mutex_lock(&armpmu->reserve_mutex);
556 if (atomic_read(active_events) == 0)
Mark Rutland8a16b342011-04-28 16:27:54 +0100557 err = armpmu_reserve_hardware(armpmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100558
559 if (!err)
Mark Rutland03b78982011-04-27 11:20:11 +0100560 atomic_inc(active_events);
561 mutex_unlock(&armpmu->reserve_mutex);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100562 }
563
564 if (err)
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200565 return err;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100566
567 err = __hw_perf_event_init(event);
568 if (err)
569 hw_perf_event_destroy(event);
570
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200571 return err;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100572}
573
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200574static void armpmu_enable(struct pmu *pmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100575{
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100576 struct arm_pmu *armpmu = to_arm_pmu(pmu);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100577 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
Mark Rutland7325eae2011-08-23 11:59:49 +0100578 int enabled = bitmap_weight(hw_events->used_mask, armpmu->num_events);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100579
Will Deaconf4f38432011-07-01 14:38:12 +0100580 if (enabled)
581 armpmu->start();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100582}
583
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200584static void armpmu_disable(struct pmu *pmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100585{
Mark Rutland8a16b342011-04-28 16:27:54 +0100586 struct arm_pmu *armpmu = to_arm_pmu(pmu);
Mark Rutland48957152011-04-27 10:31:51 +0100587 armpmu->stop();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100588}
589
Mark Rutland03b78982011-04-27 11:20:11 +0100590static void __init armpmu_init(struct arm_pmu *armpmu)
591{
592 atomic_set(&armpmu->active_events, 0);
593 mutex_init(&armpmu->reserve_mutex);
Mark Rutland8a16b342011-04-28 16:27:54 +0100594
595 armpmu->pmu = (struct pmu) {
596 .pmu_enable = armpmu_enable,
597 .pmu_disable = armpmu_disable,
598 .event_init = armpmu_event_init,
599 .add = armpmu_add,
600 .del = armpmu_del,
601 .start = armpmu_start,
602 .stop = armpmu_stop,
603 .read = armpmu_read,
604 };
605}
606
Mark Rutland0ce47082011-05-19 10:07:57 +0100607int __init armpmu_register(struct arm_pmu *armpmu, char *name, int type)
Mark Rutland8a16b342011-04-28 16:27:54 +0100608{
609 armpmu_init(armpmu);
610 return perf_pmu_register(&armpmu->pmu, name, type);
Mark Rutland03b78982011-04-27 11:20:11 +0100611}
612
Will Deacon43eab872010-11-13 19:04:32 +0000613/* Include the PMU-specific implementations. */
614#include "perf_event_xscale.c"
615#include "perf_event_v6.c"
616#include "perf_event_v7.c"
Will Deacon49e6a322010-04-30 11:33:33 +0100617
Will Deacon574b69c2011-03-25 13:13:34 +0100618/*
619 * Ensure the PMU has sane values out of reset.
620 * This requires SMP to be available, so exists as a separate initcall.
621 */
622static int __init
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100623cpu_pmu_reset(void)
Will Deacon574b69c2011-03-25 13:13:34 +0100624{
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100625 if (cpu_pmu && cpu_pmu->reset)
626 return on_each_cpu(cpu_pmu->reset, NULL, 1);
Will Deacon574b69c2011-03-25 13:13:34 +0100627 return 0;
628}
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100629arch_initcall(cpu_pmu_reset);
Will Deacon574b69c2011-03-25 13:13:34 +0100630
Will Deaconb0e89592011-07-26 22:10:28 +0100631/*
632 * PMU platform driver and devicetree bindings.
633 */
634static struct of_device_id armpmu_of_device_ids[] = {
635 {.compatible = "arm,cortex-a9-pmu"},
636 {.compatible = "arm,cortex-a8-pmu"},
637 {.compatible = "arm,arm1136-pmu"},
638 {.compatible = "arm,arm1176-pmu"},
639 {},
640};
641
642static struct platform_device_id armpmu_plat_device_ids[] = {
643 {.name = "arm-pmu"},
644 {},
645};
646
647static int __devinit armpmu_device_probe(struct platform_device *pdev)
648{
Will Deacon6bd05402011-12-02 18:16:01 +0100649 if (!cpu_pmu)
650 return -ENODEV;
651
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100652 cpu_pmu->plat_device = pdev;
Will Deaconb0e89592011-07-26 22:10:28 +0100653 return 0;
654}
655
656static struct platform_driver armpmu_driver = {
657 .driver = {
658 .name = "arm-pmu",
659 .of_match_table = armpmu_of_device_ids,
660 },
661 .probe = armpmu_device_probe,
662 .id_table = armpmu_plat_device_ids,
663};
664
665static int __init register_pmu_driver(void)
666{
667 return platform_driver_register(&armpmu_driver);
668}
669device_initcall(register_pmu_driver);
670
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100671static struct pmu_hw_events *armpmu_get_cpu_events(void)
Mark Rutland92f701e2011-05-04 09:23:51 +0100672{
673 return &__get_cpu_var(cpu_hw_events);
674}
675
676static void __init cpu_pmu_init(struct arm_pmu *armpmu)
677{
Mark Rutland0f78d2d2011-04-28 10:17:04 +0100678 int cpu;
679 for_each_possible_cpu(cpu) {
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100680 struct pmu_hw_events *events = &per_cpu(cpu_hw_events, cpu);
Mark Rutland3fc2c832011-06-24 11:30:59 +0100681 events->events = per_cpu(hw_events, cpu);
682 events->used_mask = per_cpu(used_mask, cpu);
Mark Rutland0f78d2d2011-04-28 10:17:04 +0100683 raw_spin_lock_init(&events->pmu_lock);
684 }
Mark Rutland92f701e2011-05-04 09:23:51 +0100685 armpmu->get_hw_events = armpmu_get_cpu_events;
Mark Rutland7ae18a52011-06-06 10:37:50 +0100686 armpmu->type = ARM_PMU_DEVICE_CPU;
Mark Rutland92f701e2011-05-04 09:23:51 +0100687}
688
Will Deaconb0e89592011-07-26 22:10:28 +0100689/*
Lorenzo Pieralisia0feb6d2012-03-06 17:37:45 +0100690 * PMU hardware loses all context when a CPU goes offline.
691 * When a CPU is hotplugged back in, since some hardware registers are
692 * UNKNOWN at reset, the PMU must be explicitly reset to avoid reading
693 * junk values out of them.
694 */
695static int __cpuinit pmu_cpu_notify(struct notifier_block *b,
696 unsigned long action, void *hcpu)
697{
698 if ((action & ~CPU_TASKS_FROZEN) != CPU_STARTING)
699 return NOTIFY_DONE;
700
701 if (cpu_pmu && cpu_pmu->reset)
702 cpu_pmu->reset(NULL);
703
704 return NOTIFY_OK;
705}
706
707static struct notifier_block __cpuinitdata pmu_cpu_notifier = {
708 .notifier_call = pmu_cpu_notify,
709};
710
711/*
Will Deaconb0e89592011-07-26 22:10:28 +0100712 * CPU PMU identification and registration.
713 */
Jamie Iles1b8873a2010-02-02 20:25:44 +0100714static int __init
715init_hw_perf_events(void)
716{
717 unsigned long cpuid = read_cpuid_id();
718 unsigned long implementor = (cpuid & 0xFF000000) >> 24;
719 unsigned long part_number = (cpuid & 0xFFF0);
720
Will Deacon49e6a322010-04-30 11:33:33 +0100721 /* ARM Ltd CPUs. */
Jamie Iles1b8873a2010-02-02 20:25:44 +0100722 if (0x41 == implementor) {
723 switch (part_number) {
724 case 0xB360: /* ARM1136 */
725 case 0xB560: /* ARM1156 */
726 case 0xB760: /* ARM1176 */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100727 cpu_pmu = armv6pmu_init();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100728 break;
729 case 0xB020: /* ARM11mpcore */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100730 cpu_pmu = armv6mpcore_pmu_init();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100731 break;
Jean PIHET796d1292010-01-26 18:51:05 +0100732 case 0xC080: /* Cortex-A8 */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100733 cpu_pmu = armv7_a8_pmu_init();
Jean PIHET796d1292010-01-26 18:51:05 +0100734 break;
735 case 0xC090: /* Cortex-A9 */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100736 cpu_pmu = armv7_a9_pmu_init();
Jean PIHET796d1292010-01-26 18:51:05 +0100737 break;
Will Deacon0c205cb2011-06-03 17:40:15 +0100738 case 0xC050: /* Cortex-A5 */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100739 cpu_pmu = armv7_a5_pmu_init();
Will Deacon0c205cb2011-06-03 17:40:15 +0100740 break;
Will Deacon14abd032011-01-19 14:24:38 +0000741 case 0xC0F0: /* Cortex-A15 */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100742 cpu_pmu = armv7_a15_pmu_init();
Will Deacon14abd032011-01-19 14:24:38 +0000743 break;
Will Deacond33c88c2012-02-03 14:46:01 +0100744 case 0xC070: /* Cortex-A7 */
745 cpu_pmu = armv7_a7_pmu_init();
746 break;
Will Deacon49e6a322010-04-30 11:33:33 +0100747 }
748 /* Intel CPUs [xscale]. */
749 } else if (0x69 == implementor) {
750 part_number = (cpuid >> 13) & 0x7;
751 switch (part_number) {
752 case 1:
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100753 cpu_pmu = xscale1pmu_init();
Will Deacon49e6a322010-04-30 11:33:33 +0100754 break;
755 case 2:
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100756 cpu_pmu = xscale2pmu_init();
Will Deacon49e6a322010-04-30 11:33:33 +0100757 break;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100758 }
759 }
760
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100761 if (cpu_pmu) {
Jean PIHET796d1292010-01-26 18:51:05 +0100762 pr_info("enabled with %s PMU driver, %d counters available\n",
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100763 cpu_pmu->name, cpu_pmu->num_events);
764 cpu_pmu_init(cpu_pmu);
Lorenzo Pieralisia0feb6d2012-03-06 17:37:45 +0100765 register_cpu_notifier(&pmu_cpu_notifier);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100766 armpmu_register(cpu_pmu, "cpu", PERF_TYPE_RAW);
Will Deacon49e6a322010-04-30 11:33:33 +0100767 } else {
768 pr_info("no hardware support available\n");
Will Deacon49e6a322010-04-30 11:33:33 +0100769 }
Jamie Iles1b8873a2010-02-02 20:25:44 +0100770
771 return 0;
772}
Peter Zijlstra004417a2010-11-25 18:38:29 +0100773early_initcall(init_hw_perf_events);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100774
775/*
776 * Callchain handling code.
777 */
Jamie Iles1b8873a2010-02-02 20:25:44 +0100778
779/*
780 * The registers we're interested in are at the end of the variable
781 * length saved register structure. The fp points at the end of this
782 * structure so the address of this struct is:
783 * (struct frame_tail *)(xxx->fp)-1
784 *
785 * This code has been adapted from the ARM OProfile support.
786 */
787struct frame_tail {
Will Deacon4d6b7a72010-11-30 18:15:53 +0100788 struct frame_tail __user *fp;
789 unsigned long sp;
790 unsigned long lr;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100791} __attribute__((packed));
792
793/*
794 * Get the return address for a single stackframe and return a pointer to the
795 * next frame tail.
796 */
Will Deacon4d6b7a72010-11-30 18:15:53 +0100797static struct frame_tail __user *
798user_backtrace(struct frame_tail __user *tail,
Jamie Iles1b8873a2010-02-02 20:25:44 +0100799 struct perf_callchain_entry *entry)
800{
801 struct frame_tail buftail;
802
803 /* Also check accessibility of one struct frame_tail beyond */
804 if (!access_ok(VERIFY_READ, tail, sizeof(buftail)))
805 return NULL;
806 if (__copy_from_user_inatomic(&buftail, tail, sizeof(buftail)))
807 return NULL;
808
Frederic Weisbecker70791ce2010-06-29 19:34:05 +0200809 perf_callchain_store(entry, buftail.lr);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100810
811 /*
812 * Frame pointers should strictly progress back up the stack
813 * (towards higher addresses).
814 */
Rabin Vincentcb061992011-02-09 11:35:12 +0100815 if (tail + 1 >= buftail.fp)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100816 return NULL;
817
818 return buftail.fp - 1;
819}
820
Frederic Weisbecker56962b42010-06-30 23:03:51 +0200821void
822perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100823{
Will Deacon4d6b7a72010-11-30 18:15:53 +0100824 struct frame_tail __user *tail;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100825
Jamie Iles1b8873a2010-02-02 20:25:44 +0100826
Will Deacon4d6b7a72010-11-30 18:15:53 +0100827 tail = (struct frame_tail __user *)regs->ARM_fp - 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100828
Sonny Rao860ad782011-04-18 22:12:59 +0100829 while ((entry->nr < PERF_MAX_STACK_DEPTH) &&
830 tail && !((unsigned long)tail & 0x3))
Jamie Iles1b8873a2010-02-02 20:25:44 +0100831 tail = user_backtrace(tail, entry);
832}
833
834/*
835 * Gets called by walk_stackframe() for every stackframe. This will be called
836 * whist unwinding the stackframe and is like a subroutine return so we use
837 * the PC.
838 */
839static int
840callchain_trace(struct stackframe *fr,
841 void *data)
842{
843 struct perf_callchain_entry *entry = data;
Frederic Weisbecker70791ce2010-06-29 19:34:05 +0200844 perf_callchain_store(entry, fr->pc);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100845 return 0;
846}
847
Frederic Weisbecker56962b42010-06-30 23:03:51 +0200848void
849perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100850{
851 struct stackframe fr;
852
Jamie Iles1b8873a2010-02-02 20:25:44 +0100853 fr.fp = regs->ARM_fp;
854 fr.sp = regs->ARM_sp;
855 fr.lr = regs->ARM_lr;
856 fr.pc = regs->ARM_pc;
857 walk_stackframe(&fr, callchain_trace, entry);
858}