| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1 | /* | 
|  | 2 | * pata_pdc202xx_old.c 	- Promise PDC202xx PATA for new ATA layer | 
|  | 3 | *			  (C) 2005 Red Hat Inc | 
| Alan Cox | ab77163 | 2008-10-27 15:09:10 +0000 | [diff] [blame] | 4 | *			  Alan Cox <alan@lxorguk.ukuu.org.uk> | 
| Bartlomiej Zolnierkiewicz | a75032e | 2010-02-13 14:35:53 +0100 | [diff] [blame] | 5 | *			  (C) 2007,2009,2010 Bartlomiej Zolnierkiewicz | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 6 | * | 
|  | 7 | * Based in part on linux/drivers/ide/pci/pdc202xx_old.c | 
|  | 8 | * | 
|  | 9 | * First cut with LBA48/ATAPI | 
|  | 10 | * | 
|  | 11 | * TODO: | 
| Alan Cox | 06b74dd | 2007-09-26 15:23:17 +0100 | [diff] [blame] | 12 | *	Channel interlock/reset on both required ? | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 13 | */ | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 14 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 15 | #include <linux/kernel.h> | 
|  | 16 | #include <linux/module.h> | 
|  | 17 | #include <linux/pci.h> | 
|  | 18 | #include <linux/init.h> | 
|  | 19 | #include <linux/blkdev.h> | 
|  | 20 | #include <linux/delay.h> | 
|  | 21 | #include <scsi/scsi_host.h> | 
|  | 22 | #include <linux/libata.h> | 
|  | 23 |  | 
|  | 24 | #define DRV_NAME "pata_pdc202xx_old" | 
| Alan Cox | 06b74dd | 2007-09-26 15:23:17 +0100 | [diff] [blame] | 25 | #define DRV_VERSION "0.4.3" | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 26 |  | 
| Jeff Garzik | a0fcdc0 | 2007-03-09 07:24:15 -0500 | [diff] [blame] | 27 | static int pdc2026x_cable_detect(struct ata_port *ap) | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 28 | { | 
|  | 29 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); | 
|  | 30 | u16 cis; | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 31 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 32 | pci_read_config_word(pdev, 0x50, &cis); | 
|  | 33 | if (cis & (1 << (10 + ap->port_no))) | 
| Alan Cox | a0ac38f | 2007-07-03 15:15:13 +0100 | [diff] [blame] | 34 | return ATA_CBL_PATA40; | 
|  | 35 | return ATA_CBL_PATA80; | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 36 | } | 
|  | 37 |  | 
| Bartlomiej Zolnierkiewicz | 750e519 | 2010-02-13 17:43:17 -0500 | [diff] [blame] | 38 | static void pdc202xx_exec_command(struct ata_port *ap, | 
| Bartlomiej Zolnierkiewicz | a75032e | 2010-02-13 14:35:53 +0100 | [diff] [blame] | 39 | const struct ata_taskfile *tf) | 
|  | 40 | { | 
|  | 41 | DPRINTK("ata%u: cmd 0x%X\n", ap->print_id, tf->command); | 
|  | 42 |  | 
|  | 43 | iowrite8(tf->command, ap->ioaddr.command_addr); | 
|  | 44 | ndelay(400); | 
|  | 45 | } | 
|  | 46 |  | 
| Sergei Shtylyov | 606254e | 2010-10-08 18:57:45 +0400 | [diff] [blame] | 47 | static bool pdc202xx_irq_check(struct ata_port *ap) | 
|  | 48 | { | 
|  | 49 | struct pci_dev *pdev	= to_pci_dev(ap->host->dev); | 
|  | 50 | unsigned long master	= pci_resource_start(pdev, 4); | 
|  | 51 | u8 sc1d			= inb(master + 0x1d); | 
|  | 52 |  | 
|  | 53 | if (ap->port_no) { | 
|  | 54 | /* | 
|  | 55 | * bit 7: error, bit 6: interrupting, | 
|  | 56 | * bit 5: FIFO full, bit 4: FIFO empty | 
|  | 57 | */ | 
|  | 58 | return sc1d & 0x40; | 
|  | 59 | } else	{ | 
|  | 60 | /* | 
|  | 61 | * bit 3: error, bit 2: interrupting, | 
|  | 62 | * bit 1: FIFO full, bit 0: FIFO empty | 
|  | 63 | */ | 
|  | 64 | return sc1d & 0x04; | 
|  | 65 | } | 
|  | 66 | } | 
|  | 67 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 68 | /** | 
| Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 69 | *	pdc202xx_configure_piomode	-	set chip PIO timing | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 70 | *	@ap: ATA interface | 
|  | 71 | *	@adev: ATA device | 
|  | 72 | *	@pio: PIO mode | 
|  | 73 | * | 
|  | 74 | *	Called to do the PIO mode setup. Our timing registers are shared | 
|  | 75 | *	so a configure_dmamode call will undo any work we do here and vice | 
|  | 76 | *	versa | 
|  | 77 | */ | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 78 |  | 
| Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 79 | static void pdc202xx_configure_piomode(struct ata_port *ap, struct ata_device *adev, int pio) | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 80 | { | 
|  | 81 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); | 
| Bartlomiej Zolnierkiewicz | 63ed710 | 2007-03-04 04:48:08 +0100 | [diff] [blame] | 82 | int port = 0x60 + 8 * ap->port_no + 4 * adev->devno; | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 83 | static u16 pio_timing[5] = { | 
|  | 84 | 0x0913, 0x050C , 0x0308, 0x0206, 0x0104 | 
|  | 85 | }; | 
|  | 86 | u8 r_ap, r_bp; | 
|  | 87 |  | 
|  | 88 | pci_read_config_byte(pdev, port, &r_ap); | 
|  | 89 | pci_read_config_byte(pdev, port + 1, &r_bp); | 
|  | 90 | r_ap &= ~0x3F;	/* Preserve ERRDY_EN, SYNC_IN */ | 
| Bartlomiej Zolnierkiewicz | 63ed710 | 2007-03-04 04:48:08 +0100 | [diff] [blame] | 91 | r_bp &= ~0x1F; | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 92 | r_ap |= (pio_timing[pio] >> 8); | 
|  | 93 | r_bp |= (pio_timing[pio] & 0xFF); | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 94 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 95 | if (ata_pio_need_iordy(adev)) | 
|  | 96 | r_ap |= 0x20;	/* IORDY enable */ | 
|  | 97 | if (adev->class == ATA_DEV_ATA) | 
|  | 98 | r_ap |= 0x10;	/* FIFO enable */ | 
|  | 99 | pci_write_config_byte(pdev, port, r_ap); | 
|  | 100 | pci_write_config_byte(pdev, port + 1, r_bp); | 
|  | 101 | } | 
|  | 102 |  | 
|  | 103 | /** | 
| Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 104 | *	pdc202xx_set_piomode	-	set initial PIO mode data | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 105 | *	@ap: ATA interface | 
|  | 106 | *	@adev: ATA device | 
|  | 107 | * | 
|  | 108 | *	Called to do the PIO mode setup. Our timing registers are shared | 
|  | 109 | *	but we want to set the PIO timing by default. | 
|  | 110 | */ | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 111 |  | 
| Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 112 | static void pdc202xx_set_piomode(struct ata_port *ap, struct ata_device *adev) | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 113 | { | 
| Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 114 | pdc202xx_configure_piomode(ap, adev, adev->pio_mode - XFER_PIO_0); | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 115 | } | 
|  | 116 |  | 
|  | 117 | /** | 
| Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 118 | *	pdc202xx_configure_dmamode	-	set DMA mode in chip | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 119 | *	@ap: ATA interface | 
|  | 120 | *	@adev: ATA device | 
|  | 121 | * | 
|  | 122 | *	Load DMA cycle times into the chip ready for a DMA transfer | 
|  | 123 | *	to occur. | 
|  | 124 | */ | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 125 |  | 
| Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 126 | static void pdc202xx_set_dmamode(struct ata_port *ap, struct ata_device *adev) | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 127 | { | 
|  | 128 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); | 
| Bartlomiej Zolnierkiewicz | 63ed710 | 2007-03-04 04:48:08 +0100 | [diff] [blame] | 129 | int port = 0x60 + 8 * ap->port_no + 4 * adev->devno; | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 130 | static u8 udma_timing[6][2] = { | 
|  | 131 | { 0x60, 0x03 },	/* 33 Mhz Clock */ | 
|  | 132 | { 0x40, 0x02 }, | 
|  | 133 | { 0x20, 0x01 }, | 
|  | 134 | { 0x40, 0x02 },	/* 66 Mhz Clock */ | 
|  | 135 | { 0x20, 0x01 }, | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 136 | { 0x20, 0x01 } | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 137 | }; | 
| Bartlomiej Zolnierkiewicz | 63ed710 | 2007-03-04 04:48:08 +0100 | [diff] [blame] | 138 | static u8 mdma_timing[3][2] = { | 
| Bartlomiej Zolnierkiewicz | 63ed710 | 2007-03-04 04:48:08 +0100 | [diff] [blame] | 139 | { 0xe0, 0x0f }, | 
| Alan Cox | 06b74dd | 2007-09-26 15:23:17 +0100 | [diff] [blame] | 140 | { 0x60, 0x04 }, | 
|  | 141 | { 0x60, 0x03 }, | 
| Bartlomiej Zolnierkiewicz | 63ed710 | 2007-03-04 04:48:08 +0100 | [diff] [blame] | 142 | }; | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 143 | u8 r_bp, r_cp; | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 144 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 145 | pci_read_config_byte(pdev, port + 1, &r_bp); | 
|  | 146 | pci_read_config_byte(pdev, port + 2, &r_cp); | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 147 |  | 
| Bartlomiej Zolnierkiewicz | 63ed710 | 2007-03-04 04:48:08 +0100 | [diff] [blame] | 148 | r_bp &= ~0xE0; | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 149 | r_cp &= ~0x0F; | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 150 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 151 | if (adev->dma_mode >= XFER_UDMA_0) { | 
|  | 152 | int speed = adev->dma_mode - XFER_UDMA_0; | 
|  | 153 | r_bp |= udma_timing[speed][0]; | 
|  | 154 | r_cp |= udma_timing[speed][1]; | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 155 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 156 | } else { | 
|  | 157 | int speed = adev->dma_mode - XFER_MW_DMA_0; | 
| Bartlomiej Zolnierkiewicz | 63ed710 | 2007-03-04 04:48:08 +0100 | [diff] [blame] | 158 | r_bp |= mdma_timing[speed][0]; | 
|  | 159 | r_cp |= mdma_timing[speed][1]; | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 160 | } | 
|  | 161 | pci_write_config_byte(pdev, port + 1, r_bp); | 
|  | 162 | pci_write_config_byte(pdev, port + 2, r_cp); | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 163 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 164 | } | 
|  | 165 |  | 
|  | 166 | /** | 
|  | 167 | *	pdc2026x_bmdma_start		-	DMA engine begin | 
|  | 168 | *	@qc: ATA command | 
|  | 169 | * | 
|  | 170 | *	In UDMA3 or higher we have to clock switch for the duration of the | 
|  | 171 | *	DMA transfer sequence. | 
| Alan Cox | 06b74dd | 2007-09-26 15:23:17 +0100 | [diff] [blame] | 172 | * | 
|  | 173 | *	Note: The host lock held by the libata layer protects | 
|  | 174 | *	us from two channels both trying to set DMA bits at once | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 175 | */ | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 176 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 177 | static void pdc2026x_bmdma_start(struct ata_queued_cmd *qc) | 
|  | 178 | { | 
|  | 179 | struct ata_port *ap = qc->ap; | 
|  | 180 | struct ata_device *adev = qc->dev; | 
|  | 181 | struct ata_taskfile *tf = &qc->tf; | 
|  | 182 | int sel66 = ap->port_no ? 0x08: 0x02; | 
|  | 183 |  | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 184 | void __iomem *master = ap->host->ports[0]->ioaddr.bmdma_addr; | 
|  | 185 | void __iomem *clock = master + 0x11; | 
|  | 186 | void __iomem *atapi_reg = master + 0x20 + (4 * ap->port_no); | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 187 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 188 | u32 len; | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 189 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 190 | /* Check we keep host level locking here */ | 
| Bartlomiej Zolnierkiewicz | 6ad58b2 | 2009-04-20 22:31:25 +0200 | [diff] [blame] | 191 | if (adev->dma_mode > XFER_UDMA_2) | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 192 | iowrite8(ioread8(clock) | sel66, clock); | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 193 | else | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 194 | iowrite8(ioread8(clock) & ~sel66, clock); | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 195 |  | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 196 | /* The DMA clocks may have been trashed by a reset. FIXME: make conditional | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 197 | and move to qc_issue ? */ | 
| Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 198 | pdc202xx_set_dmamode(ap, qc->dev); | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 199 |  | 
|  | 200 | /* Cases the state machine will not complete correctly without help */ | 
| Tejun Heo | 0dc3688 | 2007-12-18 16:34:43 -0500 | [diff] [blame] | 201 | if ((tf->flags & ATA_TFLAG_LBA48) ||  tf->protocol == ATAPI_PROT_DMA) { | 
| Alan Cox | 5e51881 | 2007-03-23 18:57:23 +0000 | [diff] [blame] | 202 | len = qc->nbytes / 2; | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 203 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 204 | if (tf->flags & ATA_TFLAG_WRITE) | 
|  | 205 | len |= 0x06000000; | 
|  | 206 | else | 
|  | 207 | len |= 0x05000000; | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 208 |  | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 209 | iowrite32(len, atapi_reg); | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 210 | } | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 211 |  | 
|  | 212 | /* Activate DMA */ | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 213 | ata_bmdma_start(qc); | 
|  | 214 | } | 
|  | 215 |  | 
|  | 216 | /** | 
|  | 217 | *	pdc2026x_bmdma_end		-	DMA engine stop | 
|  | 218 | *	@qc: ATA command | 
|  | 219 | * | 
|  | 220 | *	After a DMA completes we need to put the clock back to 33MHz for | 
|  | 221 | *	PIO timings. | 
| Alan Cox | 06b74dd | 2007-09-26 15:23:17 +0100 | [diff] [blame] | 222 | * | 
|  | 223 | *	Note: The host lock held by the libata layer protects | 
|  | 224 | *	us from two channels both trying to set DMA bits at once | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 225 | */ | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 226 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 227 | static void pdc2026x_bmdma_stop(struct ata_queued_cmd *qc) | 
|  | 228 | { | 
|  | 229 | struct ata_port *ap = qc->ap; | 
|  | 230 | struct ata_device *adev = qc->dev; | 
|  | 231 | struct ata_taskfile *tf = &qc->tf; | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 232 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 233 | int sel66 = ap->port_no ? 0x08: 0x02; | 
|  | 234 | /* The clock bits are in the same register for both channels */ | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 235 | void __iomem *master = ap->host->ports[0]->ioaddr.bmdma_addr; | 
|  | 236 | void __iomem *clock = master + 0x11; | 
|  | 237 | void __iomem *atapi_reg = master + 0x20 + (4 * ap->port_no); | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 238 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 239 | /* Cases the state machine will not complete correctly */ | 
| Tejun Heo | 0dc3688 | 2007-12-18 16:34:43 -0500 | [diff] [blame] | 240 | if (tf->protocol == ATAPI_PROT_DMA || (tf->flags & ATA_TFLAG_LBA48)) { | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 241 | iowrite32(0, atapi_reg); | 
|  | 242 | iowrite8(ioread8(clock) & ~sel66, clock); | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 243 | } | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 244 | /* Flip back to 33Mhz for PIO */ | 
| Bartlomiej Zolnierkiewicz | 6ad58b2 | 2009-04-20 22:31:25 +0200 | [diff] [blame] | 245 | if (adev->dma_mode > XFER_UDMA_2) | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 246 | iowrite8(ioread8(clock) & ~sel66, clock); | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 247 | ata_bmdma_stop(qc); | 
| Alan Cox | 36906d9 | 2008-01-04 00:08:49 +0000 | [diff] [blame] | 248 | pdc202xx_set_piomode(ap, adev); | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 249 | } | 
|  | 250 |  | 
|  | 251 | /** | 
|  | 252 | *	pdc2026x_dev_config	-	device setup hook | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 253 | *	@adev: newly found device | 
|  | 254 | * | 
|  | 255 | *	Perform chip specific early setup. We need to lock the transfer | 
|  | 256 | *	sizes to 8bit to avoid making the state engine on the 2026x cards | 
|  | 257 | *	barf. | 
|  | 258 | */ | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 259 |  | 
| Alan | cd0d3bb | 2007-03-02 00:56:15 +0000 | [diff] [blame] | 260 | static void pdc2026x_dev_config(struct ata_device *adev) | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 261 | { | 
|  | 262 | adev->max_sectors = 256; | 
|  | 263 | } | 
|  | 264 |  | 
| Alan Cox | 36906d9 | 2008-01-04 00:08:49 +0000 | [diff] [blame] | 265 | static int pdc2026x_port_start(struct ata_port *ap) | 
|  | 266 | { | 
|  | 267 | void __iomem *bmdma = ap->ioaddr.bmdma_addr; | 
|  | 268 | if (bmdma) { | 
|  | 269 | /* Enable burst mode */ | 
|  | 270 | u8 burst = ioread8(bmdma + 0x1f); | 
|  | 271 | iowrite8(burst | 0x01, bmdma + 0x1f); | 
|  | 272 | } | 
| Tejun Heo | c708765 | 2010-05-10 21:41:34 +0200 | [diff] [blame] | 273 | return ata_bmdma_port_start(ap); | 
| Alan Cox | 36906d9 | 2008-01-04 00:08:49 +0000 | [diff] [blame] | 274 | } | 
|  | 275 |  | 
| Alan Cox | aa8f237 | 2008-01-19 15:51:26 +0000 | [diff] [blame] | 276 | /** | 
|  | 277 | *	pdc2026x_check_atapi_dma - Check whether ATAPI DMA can be supported for this command | 
|  | 278 | *	@qc: Metadata associated with taskfile to check | 
|  | 279 | * | 
|  | 280 | *	Just say no - not supported on older Promise. | 
|  | 281 | * | 
|  | 282 | *	LOCKING: | 
|  | 283 | *	None (inherited from caller). | 
|  | 284 | * | 
|  | 285 | *	RETURNS: 0 when ATAPI DMA can be used | 
|  | 286 | *		 1 otherwise | 
|  | 287 | */ | 
|  | 288 |  | 
|  | 289 | static int pdc2026x_check_atapi_dma(struct ata_queued_cmd *qc) | 
|  | 290 | { | 
|  | 291 | return 1; | 
|  | 292 | } | 
|  | 293 |  | 
| Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 294 | static struct scsi_host_template pdc202xx_sht = { | 
| Tejun Heo | 68d1d07 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 295 | ATA_BMDMA_SHT(DRV_NAME), | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 296 | }; | 
|  | 297 |  | 
|  | 298 | static struct ata_port_operations pdc2024x_port_ops = { | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 299 | .inherits		= &ata_bmdma_port_ops, | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 300 |  | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 301 | .cable_detect		= ata_cable_40wire, | 
|  | 302 | .set_piomode		= pdc202xx_set_piomode, | 
|  | 303 | .set_dmamode		= pdc202xx_set_dmamode, | 
| Bartlomiej Zolnierkiewicz | a75032e | 2010-02-13 14:35:53 +0100 | [diff] [blame] | 304 |  | 
| Bartlomiej Zolnierkiewicz | 750e519 | 2010-02-13 17:43:17 -0500 | [diff] [blame] | 305 | .sff_exec_command	= pdc202xx_exec_command, | 
| Sergei Shtylyov | 606254e | 2010-10-08 18:57:45 +0400 | [diff] [blame] | 306 | .sff_irq_check		= pdc202xx_irq_check, | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 307 | }; | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 308 |  | 
|  | 309 | static struct ata_port_operations pdc2026x_port_ops = { | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 310 | .inherits		= &pdc2024x_port_ops, | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 311 |  | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 312 | .check_atapi_dma	= pdc2026x_check_atapi_dma, | 
|  | 313 | .bmdma_start		= pdc2026x_bmdma_start, | 
|  | 314 | .bmdma_stop		= pdc2026x_bmdma_stop, | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 315 |  | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 316 | .cable_detect		= pdc2026x_cable_detect, | 
|  | 317 | .dev_config		= pdc2026x_dev_config, | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 318 |  | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 319 | .port_start		= pdc2026x_port_start, | 
| Bartlomiej Zolnierkiewicz | 750e519 | 2010-02-13 17:43:17 -0500 | [diff] [blame] | 320 |  | 
|  | 321 | .sff_exec_command	= pdc202xx_exec_command, | 
| Sergei Shtylyov | 606254e | 2010-10-08 18:57:45 +0400 | [diff] [blame] | 322 | .sff_irq_check		= pdc202xx_irq_check, | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 323 | }; | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 324 |  | 
| Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 325 | static int pdc202xx_init_one(struct pci_dev *dev, const struct pci_device_id *id) | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 326 | { | 
| Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 327 | static const struct ata_port_info info[3] = { | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 328 | { | 
| Jeff Garzik | 1d2808f | 2007-05-28 06:59:48 -0400 | [diff] [blame] | 329 | .flags = ATA_FLAG_SLAVE_POSS, | 
| Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 330 | .pio_mask = ATA_PIO4, | 
|  | 331 | .mwdma_mask = ATA_MWDMA2, | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 332 | .udma_mask = ATA_UDMA2, | 
|  | 333 | .port_ops = &pdc2024x_port_ops | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 334 | }, | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 335 | { | 
| Jeff Garzik | 1d2808f | 2007-05-28 06:59:48 -0400 | [diff] [blame] | 336 | .flags = ATA_FLAG_SLAVE_POSS, | 
| Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 337 | .pio_mask = ATA_PIO4, | 
|  | 338 | .mwdma_mask = ATA_MWDMA2, | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 339 | .udma_mask = ATA_UDMA4, | 
|  | 340 | .port_ops = &pdc2026x_port_ops | 
|  | 341 | }, | 
|  | 342 | { | 
| Jeff Garzik | 1d2808f | 2007-05-28 06:59:48 -0400 | [diff] [blame] | 343 | .flags = ATA_FLAG_SLAVE_POSS, | 
| Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 344 | .pio_mask = ATA_PIO4, | 
|  | 345 | .mwdma_mask = ATA_MWDMA2, | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 346 | .udma_mask = ATA_UDMA5, | 
|  | 347 | .port_ops = &pdc2026x_port_ops | 
|  | 348 | } | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 349 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 350 | }; | 
| Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 351 | const struct ata_port_info *ppi[] = { &info[id->driver_data], NULL }; | 
| Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 352 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 353 | if (dev->device == PCI_DEVICE_ID_PROMISE_20265) { | 
|  | 354 | struct pci_dev *bridge = dev->bus->self; | 
|  | 355 | /* Don't grab anything behind a Promise I2O RAID */ | 
|  | 356 | if (bridge && bridge->vendor == PCI_VENDOR_ID_INTEL) { | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 357 | if (bridge->device == PCI_DEVICE_ID_INTEL_I960) | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 358 | return -ENODEV; | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 359 | if (bridge->device == PCI_DEVICE_ID_INTEL_I960RM) | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 360 | return -ENODEV; | 
|  | 361 | } | 
|  | 362 | } | 
| Tejun Heo | 1c5afdf | 2010-05-19 22:10:22 +0200 | [diff] [blame] | 363 | return ata_pci_bmdma_init_one(dev, ppi, &pdc202xx_sht, NULL, 0); | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 364 | } | 
|  | 365 |  | 
| Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 366 | static const struct pci_device_id pdc202xx[] = { | 
| Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 367 | { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20246), 0 }, | 
|  | 368 | { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20262), 1 }, | 
|  | 369 | { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20263), 1 }, | 
|  | 370 | { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20265), 2 }, | 
|  | 371 | { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20267), 2 }, | 
|  | 372 |  | 
|  | 373 | { }, | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 374 | }; | 
|  | 375 |  | 
| Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 376 | static struct pci_driver pdc202xx_pci_driver = { | 
| Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 377 | .name 		= DRV_NAME, | 
| Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 378 | .id_table	= pdc202xx, | 
|  | 379 | .probe 		= pdc202xx_init_one, | 
| Alan | 62d64ae | 2006-11-27 16:27:20 +0000 | [diff] [blame] | 380 | .remove		= ata_pci_remove_one, | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 381 | #ifdef CONFIG_PM | 
| Alan | 62d64ae | 2006-11-27 16:27:20 +0000 | [diff] [blame] | 382 | .suspend	= ata_pci_device_suspend, | 
|  | 383 | .resume		= ata_pci_device_resume, | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 384 | #endif | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 385 | }; | 
|  | 386 |  | 
| Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 387 | static int __init pdc202xx_init(void) | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 388 | { | 
| Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 389 | return pci_register_driver(&pdc202xx_pci_driver); | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 390 | } | 
|  | 391 |  | 
| Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 392 | static void __exit pdc202xx_exit(void) | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 393 | { | 
| Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 394 | pci_unregister_driver(&pdc202xx_pci_driver); | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 395 | } | 
|  | 396 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 397 | MODULE_AUTHOR("Alan Cox"); | 
|  | 398 | MODULE_DESCRIPTION("low-level driver for Promise 2024x and 20262-20267"); | 
|  | 399 | MODULE_LICENSE("GPL"); | 
| Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 400 | MODULE_DEVICE_TABLE(pci, pdc202xx); | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 401 | MODULE_VERSION(DRV_VERSION); | 
|  | 402 |  | 
| Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 403 | module_init(pdc202xx_init); | 
|  | 404 | module_exit(pdc202xx_exit); |