blob: a51962b7579baa1a8f589c95524f89e7f62d8f8e [file] [log] [blame]
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +01001/*
2 * Copyright (C) 2002 ARM Ltd.
3 * Copyright (C) 2008 STMicroelctronics.
4 * Copyright (C) 2009 ST-Ericsson.
5 * Author: Srinidhi Kasagar <srinidhi.kasagar@stericsson.com>
6 *
7 * This file is based on arm realview platform
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13#include <linux/init.h>
14#include <linux/errno.h>
15#include <linux/delay.h>
16#include <linux/device.h>
17#include <linux/smp.h>
18#include <linux/io.h>
19
20#include <asm/cacheflush.h>
21#include <asm/localtimer.h>
22#include <asm/smp_scu.h>
23#include <mach/hardware.h>
24
25/*
26 * control for which core is the next to come out of the secondary
27 * boot "holding pen"
28 */
29volatile int __cpuinitdata pen_release = -1;
30
31static unsigned int __init get_core_count(void)
32{
Rabin Vincent817412d2010-05-03 08:31:35 +010033 return scu_get_core_count(__io_address(UX500_SCU_BASE));
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010034}
35
36static DEFINE_SPINLOCK(boot_lock);
37
38void __cpuinit platform_secondary_init(unsigned int cpu)
39{
40 trace_hardirqs_off();
41
42 /*
43 * if any interrupts are already enabled for the primary
44 * core (e.g. timer irq), then they will not have been enabled
45 * for us: do so
46 */
Rabin Vincent817412d2010-05-03 08:31:35 +010047 gic_cpu_init(0, __io_address(UX500_GIC_CPU_BASE));
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010048
49 /*
50 * let the primary processor know we're out of the
51 * pen, then head off into the C entry point
52 */
53 pen_release = -1;
54
55 /*
56 * Synchronise with the boot thread.
57 */
58 spin_lock(&boot_lock);
59 spin_unlock(&boot_lock);
60}
61
62int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
63{
64 unsigned long timeout;
65
66 /*
67 * set synchronisation state between this boot processor
68 * and the secondary one
69 */
70 spin_lock(&boot_lock);
71
72 /*
73 * The secondary processor is waiting to be released from
74 * the holding pen - release it, then wait for it to flag
75 * that it has been released by resetting pen_release.
76 */
77 pen_release = cpu;
Srinidhi Kasagar8e797a72010-04-03 19:10:45 +010078 __cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release));
79 outer_clean_range(__pa(&pen_release), __pa(&pen_release) + 1);
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010080
Russell Kingad3b6992010-11-15 09:42:08 +000081 smp_cross_call(cpumask_of(cpu), 1);
Sundar Iyer9d704c02010-09-15 10:45:51 +010082
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010083 timeout = jiffies + (1 * HZ);
84 while (time_before(jiffies, timeout)) {
85 if (pen_release == -1)
86 break;
87 }
88
89 /*
90 * now the secondary core is starting up let it run its
91 * calibrations, then wait for it to finish
92 */
93 spin_unlock(&boot_lock);
94
95 return pen_release != -1 ? -ENOSYS : 0;
96}
97
98static void __init wakeup_secondary(void)
99{
100 /* nobody is to be released from the pen yet */
101 pen_release = -1;
102
103 /*
104 * write the address of secondary startup into the backup ram register
105 * at offset 0x1FF4, then write the magic number 0xA1FEED01 to the
106 * backup ram register at offset 0x1FF0, which is what boot rom code
107 * is waiting for. This would wake up the secondary core from WFE
108 */
109#define U8500_CPU1_JUMPADDR_OFFSET 0x1FF4
110 __raw_writel(virt_to_phys(u8500_secondary_startup),
Rabin Vincent817412d2010-05-03 08:31:35 +0100111 __io_address(UX500_BACKUPRAM0_BASE) +
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +0100112 U8500_CPU1_JUMPADDR_OFFSET);
113
114#define U8500_CPU1_WAKEMAGIC_OFFSET 0x1FF0
115 __raw_writel(0xA1FEED01,
Rabin Vincent817412d2010-05-03 08:31:35 +0100116 __io_address(UX500_BACKUPRAM0_BASE) +
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +0100117 U8500_CPU1_WAKEMAGIC_OFFSET);
118
119 /* make sure write buffer is drained */
120 mb();
121}
122
123/*
124 * Initialise the CPU possible map early - this describes the CPUs
125 * which may be present or become present in the system.
126 */
127void __init smp_init_cpus(void)
128{
129 unsigned int i, ncores = get_core_count();
130
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +0100131 /* sanity check */
132 if (ncores == 0) {
133 printk(KERN_ERR
134 "U8500: strange CM count of 0? Default to 1\n");
135 ncores = 1;
136 }
137
Russell Kingbbc3d142010-12-03 10:42:58 +0000138 if (ncores > NR_CPUS) {
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +0100139 printk(KERN_WARNING
140 "U8500: no. of cores (%d) greater than configured "
141 "maximum of %d - clipping\n",
Russell Kingbbc3d142010-12-03 10:42:58 +0000142 ncores, NR_CPUS);
143 ncores = NR_CPUS;
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +0100144 }
145
Russell Kingbbc3d142010-12-03 10:42:58 +0000146 for (i = 0; i < ncores; i++)
147 set_cpu_possible(i, true);
148}
149
150void __init smp_prepare_cpus(unsigned int max_cpus)
151{
152 unsigned int ncores = num_possible_cpus();
153 unsigned int cpu = smp_processor_id();
154 int i;
155
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +0100156 smp_store_cpu_info(cpu);
157
158 /*
159 * are we trying to boot more cores than exist?
160 */
161 if (max_cpus > ncores)
162 max_cpus = ncores;
163
164 /*
165 * Initialise the present map, which describes the set of CPUs
166 * actually populated at the present time.
167 */
168 for (i = 0; i < max_cpus; i++)
169 set_cpu_present(i, true);
170
171 if (max_cpus > 1) {
172 /*
173 * Enable the local timer or broadcast device for the
174 * boot CPU, but only if we have more than one CPU.
175 */
176 percpu_timer_setup();
Rabin Vincent817412d2010-05-03 08:31:35 +0100177 scu_enable(__io_address(UX500_SCU_BASE));
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +0100178 wakeup_secondary();
179 }
180}