blob: beab2054e62552b10c61c7649b581ca424a509c8 [file] [log] [blame]
Taniya Das137dc8e2011-12-02 14:50:00 +05301/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/init.h>
14#include <linux/errno.h>
15#include <linux/delay.h>
16#include <linux/device.h>
17#include <linux/jiffies.h>
18#include <linux/smp.h>
19#include <linux/io.h>
Taniya Dase30a6b22012-03-20 11:37:45 +053020#include <linux/interrupt.h>
Taniya Das137dc8e2011-12-02 14:50:00 +053021
22#include <asm/cacheflush.h>
23#include <asm/hardware/gic.h>
24#include <asm/hardware/cache-l2x0.h>
25#include <asm/smp_scu.h>
26#include <asm/unified.h>
27#include <mach/msm_iomap.h>
28#include <mach/smp.h>
29#include "pm.h"
30
31#define MSM_CORE1_RESET 0xA8600590
Taniya Das63da6462012-02-27 17:22:11 +053032#define MSM_CORE1_STATUS_MSK 0x02800000
33
Taniya Das137dc8e2011-12-02 14:50:00 +053034/*
35 * control for which core is the next to come out of the secondary
36 * boot "holding pen"
37 */
38int pen_release = -1;
39
40static bool cold_boot_done;
41
42static uint32_t *msm8625_boot_vector;
43
44/*
45 * Write pen_release in a way that is guaranteed to be visible to all
46 * observers, irrespective of whether they're taking part in coherency
47 * or not. This is necessary for the hotplug code to work reliably.
48 */
49static void __cpuinit write_pen_release(int val)
50{
51 pen_release = val;
52 smp_wmb();
53 __cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release));
54 outer_clean_range(__pa(&pen_release), __pa(&pen_release + 1));
55}
56
57static void __iomem *scu_base_addr(void)
58{
59 return MSM_SCU_BASE;
60}
61
62static DEFINE_SPINLOCK(boot_lock);
Taniya Dase30a6b22012-03-20 11:37:45 +053063
64/*
65 * MP_CORE_IPC will be used to generate interrupt and can be used by either
66 * of core.
67 * To bring core1 out of GDFS we need to raise the SPI using the MP_CORE_IPC.
68 */
69static void raise_clear_spi(unsigned int cpu, bool set)
70{
71 int value;
72
73 value = __raw_readl(MSM_CSR_BASE + 0x54);
74 if (set)
75 __raw_writel(value | BIT(cpu), MSM_CSR_BASE + 0x54);
76 else
77 __raw_writel(value & ~BIT(cpu), MSM_CSR_BASE + 0x54);
78 mb();
79}
80
Murali Nalajalaa30aad02012-04-17 16:20:14 +053081static void clear_pending_spi(unsigned int irq)
Taniya Dase30a6b22012-03-20 11:37:45 +053082{
Taniya Dase30a6b22012-03-20 11:37:45 +053083 /* Clear the IRQ from the ENABLE_SET */
Taniya Dase30a6b22012-03-20 11:37:45 +053084 local_irq_disable();
85 gic_clear_spi_pending(irq);
Taniya Dase30a6b22012-03-20 11:37:45 +053086 local_irq_enable();
87}
Taniya Das137dc8e2011-12-02 14:50:00 +053088
89void __cpuinit platform_secondary_init(unsigned int cpu)
90{
Murali Nalajalaa7efba12012-02-23 18:13:52 +053091 pr_debug("CPU%u: Booted secondary processor\n", cpu);
92
93 WARN_ON(msm_platform_secondary_init(cpu));
94
Taniya Das137dc8e2011-12-02 14:50:00 +053095 /*
96 * if any interrupts are already enabled for the primary
97 * core (e.g. timer irq), then they will not have been enabled
98 * for us: do so
99 */
100 gic_secondary_init(0);
101
102 /*
103 * let the primary processor know we're out of the
104 * pen, then head off into the C entry point
105 */
106 write_pen_release(-1);
107
Murali Nalajalaa30aad02012-04-17 16:20:14 +0530108 /* clear the IPC1(SPI-8) pending SPI */
109 if (power_collapsed) {
110 raise_clear_spi(1, false);
111 clear_pending_spi(MSM8625_INT_ACSR_MP_CORE_IPC1);
112 power_collapsed = 0;
113 }
114
Taniya Das137dc8e2011-12-02 14:50:00 +0530115 /*
116 * Synchronise with the boot thread.
117 */
118 spin_lock(&boot_lock);
119 spin_unlock(&boot_lock);
120}
121
Taniya Das63da6462012-02-27 17:22:11 +0530122static int __cpuinit msm8625_release_secondary(void)
123{
124 void __iomem *base_ptr;
125 int value = 0;
126 unsigned long timeout;
127
128 /*
129 * loop to ensure that the GHS_STATUS_CORE1 bit in the
130 * MPA5_STATUS_REG(0x3c) is set. The timeout for the while
131 * loop can be set as 20us as of now
132 */
133 timeout = jiffies + usecs_to_jiffies(20);
134 while (time_before(jiffies, timeout)) {
135 value = __raw_readl(MSM_CFG_CTL_BASE + 0x3c);
136 if ((value & MSM_CORE1_STATUS_MSK) ==
137 MSM_CORE1_STATUS_MSK)
138 break;
139 udelay(1);
140 }
141
142 if (!value) {
143 pr_err("Core 1 cannot be brought out of Reset!!!\n");
144 return -ENODEV;
145 }
146
147 base_ptr = ioremap_nocache(MSM_CORE1_RESET, SZ_4);
148 if (!base_ptr)
149 return -ENODEV;
150 /* Reset core 1 out of reset */
151 __raw_writel(0x0, base_ptr);
152 mb();
153
154 iounmap(base_ptr);
155
156 return 0;
157}
158
Taniya Das137dc8e2011-12-02 14:50:00 +0530159int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
160{
161 unsigned long timeout;
Taniya Das137dc8e2011-12-02 14:50:00 +0530162
163 if (cold_boot_done == false) {
Taniya Das63da6462012-02-27 17:22:11 +0530164 if (msm8625_release_secondary()) {
165 pr_err("Failed to release secondary core\n");
Taniya Das137dc8e2011-12-02 14:50:00 +0530166 return -ENODEV;
Taniya Das63da6462012-02-27 17:22:11 +0530167 }
Taniya Das137dc8e2011-12-02 14:50:00 +0530168 cold_boot_done = true;
Taniya Das137dc8e2011-12-02 14:50:00 +0530169 }
170
171 /*
172 * Set synchronisation state between this boot processor
173 * and the secondary one
174 */
175 spin_lock(&boot_lock);
176
177 /*
178 * This is really belt and braces; we hold unintended secondary
179 * CPUs in the holding pen until we're ready for them. However,
180 * since we haven't sent them a soft interrupt, they shouldn't
181 * be there.
182 */
183 write_pen_release(cpu);
184
185 /*
186 * Send the secondary CPU a soft interrupt, thereby causing
187 * the boot monitor to read the system wide flags register,
188 * and branch to the address found there.
Taniya Dase30a6b22012-03-20 11:37:45 +0530189 *
190 * power_collapsed is the flag which will be updated for Powercollapse.
191 * Once we are out of PC, as Core1 will be in the state of GDFS which
192 * needs to be brought out by raising an SPI.
Taniya Das137dc8e2011-12-02 14:50:00 +0530193 */
Taniya Dase30a6b22012-03-20 11:37:45 +0530194
Taniya Dasbc9248a2012-04-30 19:59:11 +0530195 if (power_collapsed) {
Taniya Dase30a6b22012-03-20 11:37:45 +0530196 core1_gic_configure_and_raise();
Taniya Dasbc9248a2012-04-30 19:59:11 +0530197 raise_clear_spi(1, true);
198 } else {
Taniya Dase30a6b22012-03-20 11:37:45 +0530199 gic_raise_softirq(cpumask_of(cpu), 1);
Taniya Dasbc9248a2012-04-30 19:59:11 +0530200 }
Taniya Das137dc8e2011-12-02 14:50:00 +0530201
202 timeout = jiffies + (1 * HZ);
203 while (time_before(jiffies, timeout)) {
204 smp_rmb();
205 if (pen_release == -1)
206 break;
207
208 udelay(10);
209 }
210
211 /*
212 * now the secondary core is starting up let it run its
213 * calibrations, then wait for it to finish
214 */
215 spin_unlock(&boot_lock);
216
217 return 0;
218}
219
220/*
221 * Initialise the CPU possible map early - this describes the CPUs
222 * which may be present or become present in the system.
223 */
224void __init smp_init_cpus(void)
225{
226 void __iomem *scu_base = scu_base_addr();
227
228 unsigned int i, ncores;
229
230 ncores = scu_base ? scu_get_core_count(scu_base) : 1;
231
232 for (i = 0; i < ncores; i++)
233 set_cpu_possible(i, true);
234
235 set_smp_cross_call(gic_raise_softirq);
236}
237
238static void __init msm8625_boot_vector_init(uint32_t *boot_vector,
239 unsigned long entry)
240{
241 if (!boot_vector)
242 return;
243 msm8625_boot_vector = boot_vector;
244
245 msm8625_boot_vector[0] = 0xE51FF004; /* ldr pc, 4 */
246 msm8625_boot_vector[1] = entry;
247}
248
249void __init platform_smp_prepare_cpus(unsigned int max_cpus)
250{
251 int i, value;
Taniya Dasfe04d4f2012-03-14 11:13:21 +0530252 void __iomem *second_ptr;
Taniya Das137dc8e2011-12-02 14:50:00 +0530253
254 /*
255 * Initialise the present map, which describes the set of CPUs
256 * actually populated at the present time.
257 */
258 for (i = 0; i < max_cpus; i++)
259 set_cpu_present(i, true);
260
261 scu_enable(scu_base_addr());
262
263 /*
264 * Write the address of secondary startup into the
265 * boot remapper register. The secondary CPU branches to this address.
266 */
Taniya Dasfe04d4f2012-03-14 11:13:21 +0530267 __raw_writel(MSM8625_SECONDARY_PHYS, (MSM_CFG_CTL_BASE + 0x34));
Taniya Das137dc8e2011-12-02 14:50:00 +0530268 mb();
269
Taniya Dasfe04d4f2012-03-14 11:13:21 +0530270 second_ptr = ioremap_nocache(MSM8625_SECONDARY_PHYS, SZ_8);
271 if (!second_ptr) {
272 pr_err("failed to ioremap for secondary core\n");
273 return;
274 }
Taniya Das137dc8e2011-12-02 14:50:00 +0530275
Taniya Dasfe04d4f2012-03-14 11:13:21 +0530276 msm8625_boot_vector_init(second_ptr,
277 virt_to_phys(msm_secondary_startup));
278 iounmap(second_ptr);
Taniya Das137dc8e2011-12-02 14:50:00 +0530279
280 /* Enable boot remapper address: bit 26 for core1 */
281 value = __raw_readl(MSM_CFG_CTL_BASE + 0x30);
282 __raw_writel(value | (0x4 << 24), MSM_CFG_CTL_BASE + 0x30) ;
283 mb();
284}