blob: e4bcfa95d53465f86b918f20ca8d931f89ff8c51 [file] [log] [blame]
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -070021#include <linux/iopoll.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070022
23#include <mach/clk.h>
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070024#include <mach/rpm-regulator-smd.h>
Vikram Mulukutla19245e02012-07-23 15:58:04 -070025#include <mach/socinfo.h>
Vikram Mulukutla77140da2012-08-13 21:37:18 -070026#include <mach/rpm-smd.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070027
28#include "clock-local2.h"
29#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070030#include "clock-rpm.h"
31#include "clock-voter.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070032
33enum {
34 GCC_BASE,
35 MMSS_BASE,
36 LPASS_BASE,
37 MSS_BASE,
Matt Wagantalledf2fad2012-08-06 16:11:46 -070038 APCS_BASE,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070039 N_BASES,
40};
41
42static void __iomem *virt_bases[N_BASES];
43
44#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
45#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
46#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
47#define MSS_REG_BASE(x) (void __iomem *)(virt_bases[MSS_BASE] + (x))
Matt Wagantalledf2fad2012-08-06 16:11:46 -070048#define APCS_REG_BASE(x) (void __iomem *)(virt_bases[APCS_BASE] + (x))
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070049
50#define GPLL0_MODE_REG 0x0000
51#define GPLL0_L_REG 0x0004
52#define GPLL0_M_REG 0x0008
53#define GPLL0_N_REG 0x000C
54#define GPLL0_USER_CTL_REG 0x0010
55#define GPLL0_CONFIG_CTL_REG 0x0014
56#define GPLL0_TEST_CTL_REG 0x0018
57#define GPLL0_STATUS_REG 0x001C
58
59#define GPLL1_MODE_REG 0x0040
60#define GPLL1_L_REG 0x0044
61#define GPLL1_M_REG 0x0048
62#define GPLL1_N_REG 0x004C
63#define GPLL1_USER_CTL_REG 0x0050
64#define GPLL1_CONFIG_CTL_REG 0x0054
65#define GPLL1_TEST_CTL_REG 0x0058
66#define GPLL1_STATUS_REG 0x005C
67
68#define MMPLL0_MODE_REG 0x0000
69#define MMPLL0_L_REG 0x0004
70#define MMPLL0_M_REG 0x0008
71#define MMPLL0_N_REG 0x000C
72#define MMPLL0_USER_CTL_REG 0x0010
73#define MMPLL0_CONFIG_CTL_REG 0x0014
74#define MMPLL0_TEST_CTL_REG 0x0018
75#define MMPLL0_STATUS_REG 0x001C
76
77#define MMPLL1_MODE_REG 0x0040
78#define MMPLL1_L_REG 0x0044
79#define MMPLL1_M_REG 0x0048
80#define MMPLL1_N_REG 0x004C
81#define MMPLL1_USER_CTL_REG 0x0050
82#define MMPLL1_CONFIG_CTL_REG 0x0054
83#define MMPLL1_TEST_CTL_REG 0x0058
84#define MMPLL1_STATUS_REG 0x005C
85
86#define MMPLL3_MODE_REG 0x0080
87#define MMPLL3_L_REG 0x0084
88#define MMPLL3_M_REG 0x0088
89#define MMPLL3_N_REG 0x008C
90#define MMPLL3_USER_CTL_REG 0x0090
91#define MMPLL3_CONFIG_CTL_REG 0x0094
92#define MMPLL3_TEST_CTL_REG 0x0098
93#define MMPLL3_STATUS_REG 0x009C
94
95#define LPAPLL_MODE_REG 0x0000
96#define LPAPLL_L_REG 0x0004
97#define LPAPLL_M_REG 0x0008
98#define LPAPLL_N_REG 0x000C
99#define LPAPLL_USER_CTL_REG 0x0010
100#define LPAPLL_CONFIG_CTL_REG 0x0014
101#define LPAPLL_TEST_CTL_REG 0x0018
102#define LPAPLL_STATUS_REG 0x001C
103
104#define GCC_DEBUG_CLK_CTL_REG 0x1880
105#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
106#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
107#define GCC_XO_DIV4_CBCR_REG 0x10C8
Matt Wagantall9a9b6f02012-08-07 23:12:26 -0700108#define GCC_PLLTEST_PAD_CFG_REG 0x188C
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700109#define APCS_GPLL_ENA_VOTE_REG 0x1480
110#define MMSS_PLL_VOTE_APCS_REG 0x0100
111#define MMSS_DEBUG_CLK_CTL_REG 0x0900
112#define LPASS_DEBUG_CLK_CTL_REG 0x29000
113#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700114#define MSS_DEBUG_CLK_CTL_REG 0x0078
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700115
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700116#define GLB_CLK_DIAG_REG 0x001C
117
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700118#define USB30_MASTER_CMD_RCGR 0x03D4
119#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
120#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
121#define USB_HSIC_CMD_RCGR 0x0440
122#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
123#define USB_HS_SYSTEM_CMD_RCGR 0x0490
124#define SDCC1_APPS_CMD_RCGR 0x04D0
125#define SDCC2_APPS_CMD_RCGR 0x0510
126#define SDCC3_APPS_CMD_RCGR 0x0550
127#define SDCC4_APPS_CMD_RCGR 0x0590
128#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
129#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
130#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
131#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
132#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
133#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
134#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
135#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
136#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
137#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
138#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
139#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
140#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
141#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
142#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
143#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
144#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
145#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
146#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
147#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
148#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
149#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
150#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
151#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
152#define PDM2_CMD_RCGR 0x0CD0
153#define TSIF_REF_CMD_RCGR 0x0D90
154#define CE1_CMD_RCGR 0x1050
155#define CE2_CMD_RCGR 0x1090
156#define GP1_CMD_RCGR 0x1904
157#define GP2_CMD_RCGR 0x1944
158#define GP3_CMD_RCGR 0x1984
159#define LPAIF_SPKR_CMD_RCGR 0xA000
160#define LPAIF_PRI_CMD_RCGR 0xB000
161#define LPAIF_SEC_CMD_RCGR 0xC000
162#define LPAIF_TER_CMD_RCGR 0xD000
163#define LPAIF_QUAD_CMD_RCGR 0xE000
164#define LPAIF_PCM0_CMD_RCGR 0xF000
165#define LPAIF_PCM1_CMD_RCGR 0x10000
166#define RESAMPLER_CMD_RCGR 0x11000
167#define SLIMBUS_CMD_RCGR 0x12000
168#define LPAIF_PCMOE_CMD_RCGR 0x13000
169#define AHBFABRIC_CMD_RCGR 0x18000
170#define VCODEC0_CMD_RCGR 0x1000
171#define PCLK0_CMD_RCGR 0x2000
172#define PCLK1_CMD_RCGR 0x2020
173#define MDP_CMD_RCGR 0x2040
174#define EXTPCLK_CMD_RCGR 0x2060
175#define VSYNC_CMD_RCGR 0x2080
176#define EDPPIXEL_CMD_RCGR 0x20A0
177#define EDPLINK_CMD_RCGR 0x20C0
178#define EDPAUX_CMD_RCGR 0x20E0
179#define HDMI_CMD_RCGR 0x2100
180#define BYTE0_CMD_RCGR 0x2120
181#define BYTE1_CMD_RCGR 0x2140
182#define ESC0_CMD_RCGR 0x2160
183#define ESC1_CMD_RCGR 0x2180
184#define CSI0PHYTIMER_CMD_RCGR 0x3000
185#define CSI1PHYTIMER_CMD_RCGR 0x3030
186#define CSI2PHYTIMER_CMD_RCGR 0x3060
187#define CSI0_CMD_RCGR 0x3090
188#define CSI1_CMD_RCGR 0x3100
189#define CSI2_CMD_RCGR 0x3160
190#define CSI3_CMD_RCGR 0x31C0
191#define CCI_CMD_RCGR 0x3300
192#define MCLK0_CMD_RCGR 0x3360
193#define MCLK1_CMD_RCGR 0x3390
194#define MCLK2_CMD_RCGR 0x33C0
195#define MCLK3_CMD_RCGR 0x33F0
196#define MMSS_GP0_CMD_RCGR 0x3420
197#define MMSS_GP1_CMD_RCGR 0x3450
198#define JPEG0_CMD_RCGR 0x3500
199#define JPEG1_CMD_RCGR 0x3520
200#define JPEG2_CMD_RCGR 0x3540
201#define VFE0_CMD_RCGR 0x3600
202#define VFE1_CMD_RCGR 0x3620
203#define CPP_CMD_RCGR 0x3640
204#define GFX3D_CMD_RCGR 0x4000
205#define RBCPR_CMD_RCGR 0x4060
206#define AHB_CMD_RCGR 0x5000
207#define AXI_CMD_RCGR 0x5040
208#define OCMEMNOC_CMD_RCGR 0x5090
Vikram Mulukutla274b2d92012-07-13 15:53:04 -0700209#define OCMEMCX_OCMEMNOC_CBCR 0x4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700210
211#define MMSS_BCR 0x0240
212#define USB_30_BCR 0x03C0
213#define USB3_PHY_BCR 0x03FC
214#define USB_HS_HSIC_BCR 0x0400
215#define USB_HS_BCR 0x0480
216#define SDCC1_BCR 0x04C0
217#define SDCC2_BCR 0x0500
218#define SDCC3_BCR 0x0540
219#define SDCC4_BCR 0x0580
220#define BLSP1_BCR 0x05C0
221#define BLSP1_QUP1_BCR 0x0640
222#define BLSP1_UART1_BCR 0x0680
223#define BLSP1_QUP2_BCR 0x06C0
224#define BLSP1_UART2_BCR 0x0700
225#define BLSP1_QUP3_BCR 0x0740
226#define BLSP1_UART3_BCR 0x0780
227#define BLSP1_QUP4_BCR 0x07C0
228#define BLSP1_UART4_BCR 0x0800
229#define BLSP1_QUP5_BCR 0x0840
230#define BLSP1_UART5_BCR 0x0880
231#define BLSP1_QUP6_BCR 0x08C0
232#define BLSP1_UART6_BCR 0x0900
233#define BLSP2_BCR 0x0940
234#define BLSP2_QUP1_BCR 0x0980
235#define BLSP2_UART1_BCR 0x09C0
236#define BLSP2_QUP2_BCR 0x0A00
237#define BLSP2_UART2_BCR 0x0A40
238#define BLSP2_QUP3_BCR 0x0A80
239#define BLSP2_UART3_BCR 0x0AC0
240#define BLSP2_QUP4_BCR 0x0B00
241#define BLSP2_UART4_BCR 0x0B40
242#define BLSP2_QUP5_BCR 0x0B80
243#define BLSP2_UART5_BCR 0x0BC0
244#define BLSP2_QUP6_BCR 0x0C00
245#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700246#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700247#define PDM_BCR 0x0CC0
248#define PRNG_BCR 0x0D00
249#define BAM_DMA_BCR 0x0D40
250#define TSIF_BCR 0x0D80
251#define CE1_BCR 0x1040
252#define CE2_BCR 0x1080
253#define AUDIO_CORE_BCR 0x4000
254#define VENUS0_BCR 0x1020
255#define MDSS_BCR 0x2300
256#define CAMSS_PHY0_BCR 0x3020
257#define CAMSS_PHY1_BCR 0x3050
258#define CAMSS_PHY2_BCR 0x3080
259#define CAMSS_CSI0_BCR 0x30B0
260#define CAMSS_CSI0PHY_BCR 0x30C0
261#define CAMSS_CSI0RDI_BCR 0x30D0
262#define CAMSS_CSI0PIX_BCR 0x30E0
263#define CAMSS_CSI1_BCR 0x3120
264#define CAMSS_CSI1PHY_BCR 0x3130
265#define CAMSS_CSI1RDI_BCR 0x3140
266#define CAMSS_CSI1PIX_BCR 0x3150
267#define CAMSS_CSI2_BCR 0x3180
268#define CAMSS_CSI2PHY_BCR 0x3190
269#define CAMSS_CSI2RDI_BCR 0x31A0
270#define CAMSS_CSI2PIX_BCR 0x31B0
271#define CAMSS_CSI3_BCR 0x31E0
272#define CAMSS_CSI3PHY_BCR 0x31F0
273#define CAMSS_CSI3RDI_BCR 0x3200
274#define CAMSS_CSI3PIX_BCR 0x3210
275#define CAMSS_ISPIF_BCR 0x3220
276#define CAMSS_CCI_BCR 0x3340
277#define CAMSS_MCLK0_BCR 0x3380
278#define CAMSS_MCLK1_BCR 0x33B0
279#define CAMSS_MCLK2_BCR 0x33E0
280#define CAMSS_MCLK3_BCR 0x3410
281#define CAMSS_GP0_BCR 0x3440
282#define CAMSS_GP1_BCR 0x3470
283#define CAMSS_TOP_BCR 0x3480
284#define CAMSS_MICRO_BCR 0x3490
285#define CAMSS_JPEG_BCR 0x35A0
286#define CAMSS_VFE_BCR 0x36A0
287#define CAMSS_CSI_VFE0_BCR 0x3700
288#define CAMSS_CSI_VFE1_BCR 0x3710
289#define OCMEMNOC_BCR 0x50B0
290#define MMSSNOCAHB_BCR 0x5020
291#define MMSSNOCAXI_BCR 0x5060
292#define OXILI_GFX3D_CBCR 0x4028
293#define OXILICX_AHB_CBCR 0x403C
294#define OXILICX_AXI_CBCR 0x4038
295#define OXILI_BCR 0x4020
296#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700297#define LPASS_Q6SS_BCR 0x6000
298#define MSS_Q6SS_BCR 0x1068
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700299
300#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
301#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
302#define MMSS_NOC_CFG_AHB_CBCR 0x024C
303
304#define USB30_MASTER_CBCR 0x03C8
305#define USB30_MOCK_UTMI_CBCR 0x03D0
306#define USB_HSIC_AHB_CBCR 0x0408
307#define USB_HSIC_SYSTEM_CBCR 0x040C
308#define USB_HSIC_CBCR 0x0410
309#define USB_HSIC_IO_CAL_CBCR 0x0414
310#define USB_HS_SYSTEM_CBCR 0x0484
311#define USB_HS_AHB_CBCR 0x0488
312#define SDCC1_APPS_CBCR 0x04C4
313#define SDCC1_AHB_CBCR 0x04C8
314#define SDCC2_APPS_CBCR 0x0504
315#define SDCC2_AHB_CBCR 0x0508
316#define SDCC3_APPS_CBCR 0x0544
317#define SDCC3_AHB_CBCR 0x0548
318#define SDCC4_APPS_CBCR 0x0584
319#define SDCC4_AHB_CBCR 0x0588
320#define BLSP1_AHB_CBCR 0x05C4
321#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
322#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
323#define BLSP1_UART1_APPS_CBCR 0x0684
324#define BLSP1_UART1_SIM_CBCR 0x0688
325#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
326#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
327#define BLSP1_UART2_APPS_CBCR 0x0704
328#define BLSP1_UART2_SIM_CBCR 0x0708
329#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
330#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
331#define BLSP1_UART3_APPS_CBCR 0x0784
332#define BLSP1_UART3_SIM_CBCR 0x0788
333#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
334#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
335#define BLSP1_UART4_APPS_CBCR 0x0804
336#define BLSP1_UART4_SIM_CBCR 0x0808
337#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
338#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
339#define BLSP1_UART5_APPS_CBCR 0x0884
340#define BLSP1_UART5_SIM_CBCR 0x0888
341#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
342#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
343#define BLSP1_UART6_APPS_CBCR 0x0904
344#define BLSP1_UART6_SIM_CBCR 0x0908
345#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700346#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700347#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
348#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
349#define BLSP2_UART1_APPS_CBCR 0x09C4
350#define BLSP2_UART1_SIM_CBCR 0x09C8
351#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
352#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
353#define BLSP2_UART2_APPS_CBCR 0x0A44
354#define BLSP2_UART2_SIM_CBCR 0x0A48
355#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
356#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
357#define BLSP2_UART3_APPS_CBCR 0x0AC4
358#define BLSP2_UART3_SIM_CBCR 0x0AC8
359#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
360#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
361#define BLSP2_UART4_APPS_CBCR 0x0B44
362#define BLSP2_UART4_SIM_CBCR 0x0B48
363#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
364#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
365#define BLSP2_UART5_APPS_CBCR 0x0BC4
366#define BLSP2_UART5_SIM_CBCR 0x0BC8
367#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
368#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
369#define BLSP2_UART6_APPS_CBCR 0x0C44
370#define BLSP2_UART6_SIM_CBCR 0x0C48
371#define PDM_AHB_CBCR 0x0CC4
372#define PDM_XO4_CBCR 0x0CC8
373#define PDM2_CBCR 0x0CCC
374#define PRNG_AHB_CBCR 0x0D04
375#define BAM_DMA_AHB_CBCR 0x0D44
376#define TSIF_AHB_CBCR 0x0D84
377#define TSIF_REF_CBCR 0x0D88
378#define MSG_RAM_AHB_CBCR 0x0E44
379#define CE1_CBCR 0x1044
380#define CE1_AXI_CBCR 0x1048
381#define CE1_AHB_CBCR 0x104C
382#define CE2_CBCR 0x1084
383#define CE2_AXI_CBCR 0x1088
384#define CE2_AHB_CBCR 0x108C
385#define GCC_AHB_CBCR 0x10C0
386#define GP1_CBCR 0x1900
387#define GP2_CBCR 0x1940
388#define GP3_CBCR 0x1980
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -0700389#define AUDIO_CORE_GDSCR 0x7000
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -0700390#define AUDIO_CORE_IXFABRIC_CBCR 0x1B000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700391#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
392#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
393#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
394#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
395#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
396#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
397#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
398#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
399#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
400#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
401#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
402#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
403#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
404#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
405#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
406#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
407#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
408#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
409#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
410#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
411#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
412#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
413#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
414#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
415#define VENUS0_VCODEC0_CBCR 0x1028
416#define VENUS0_AHB_CBCR 0x1030
417#define VENUS0_AXI_CBCR 0x1034
418#define VENUS0_OCMEMNOC_CBCR 0x1038
419#define MDSS_AHB_CBCR 0x2308
420#define MDSS_HDMI_AHB_CBCR 0x230C
421#define MDSS_AXI_CBCR 0x2310
422#define MDSS_PCLK0_CBCR 0x2314
423#define MDSS_PCLK1_CBCR 0x2318
424#define MDSS_MDP_CBCR 0x231C
425#define MDSS_MDP_LUT_CBCR 0x2320
426#define MDSS_EXTPCLK_CBCR 0x2324
427#define MDSS_VSYNC_CBCR 0x2328
428#define MDSS_EDPPIXEL_CBCR 0x232C
429#define MDSS_EDPLINK_CBCR 0x2330
430#define MDSS_EDPAUX_CBCR 0x2334
431#define MDSS_HDMI_CBCR 0x2338
432#define MDSS_BYTE0_CBCR 0x233C
433#define MDSS_BYTE1_CBCR 0x2340
434#define MDSS_ESC0_CBCR 0x2344
435#define MDSS_ESC1_CBCR 0x2348
436#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
437#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
438#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
439#define CAMSS_CSI0_CBCR 0x30B4
440#define CAMSS_CSI0_AHB_CBCR 0x30BC
441#define CAMSS_CSI0PHY_CBCR 0x30C4
442#define CAMSS_CSI0RDI_CBCR 0x30D4
443#define CAMSS_CSI0PIX_CBCR 0x30E4
444#define CAMSS_CSI1_CBCR 0x3124
445#define CAMSS_CSI1_AHB_CBCR 0x3128
446#define CAMSS_CSI1PHY_CBCR 0x3134
447#define CAMSS_CSI1RDI_CBCR 0x3144
448#define CAMSS_CSI1PIX_CBCR 0x3154
449#define CAMSS_CSI2_CBCR 0x3184
450#define CAMSS_CSI2_AHB_CBCR 0x3188
451#define CAMSS_CSI2PHY_CBCR 0x3194
452#define CAMSS_CSI2RDI_CBCR 0x31A4
453#define CAMSS_CSI2PIX_CBCR 0x31B4
454#define CAMSS_CSI3_CBCR 0x31E4
455#define CAMSS_CSI3_AHB_CBCR 0x31E8
456#define CAMSS_CSI3PHY_CBCR 0x31F4
457#define CAMSS_CSI3RDI_CBCR 0x3204
458#define CAMSS_CSI3PIX_CBCR 0x3214
459#define CAMSS_ISPIF_AHB_CBCR 0x3224
460#define CAMSS_CCI_CCI_CBCR 0x3344
461#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
462#define CAMSS_MCLK0_CBCR 0x3384
463#define CAMSS_MCLK1_CBCR 0x33B4
464#define CAMSS_MCLK2_CBCR 0x33E4
465#define CAMSS_MCLK3_CBCR 0x3414
466#define CAMSS_GP0_CBCR 0x3444
467#define CAMSS_GP1_CBCR 0x3474
468#define CAMSS_TOP_AHB_CBCR 0x3484
469#define CAMSS_MICRO_AHB_CBCR 0x3494
470#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
471#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
472#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
473#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
474#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
475#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
476#define CAMSS_VFE_VFE0_CBCR 0x36A8
477#define CAMSS_VFE_VFE1_CBCR 0x36AC
478#define CAMSS_VFE_CPP_CBCR 0x36B0
479#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
480#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
481#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
482#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
483#define CAMSS_CSI_VFE0_CBCR 0x3704
484#define CAMSS_CSI_VFE1_CBCR 0x3714
485#define MMSS_MMSSNOC_AXI_CBCR 0x506C
486#define MMSS_MMSSNOC_AHB_CBCR 0x5024
487#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
488#define MMSS_MISC_AHB_CBCR 0x502C
489#define MMSS_S0_AXI_CBCR 0x5064
490#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700491#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
492#define LPASS_Q6SS_XO_CBCR 0x26000
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -0700493#define LPASS_Q6_AXI_CBCR 0x11C0
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -0700494#define Q6SS_AHBM_CBCR 0x22004
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700495#define MSS_XO_Q6_CBCR 0x108C
496#define MSS_BUS_Q6_CBCR 0x10A4
497#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutla31926eb2012-08-12 19:58:08 -0700498#define MSS_Q6_BIMC_AXI_CBCR 0x0284
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700499
500#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
501#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
502
503/* Mux source select values */
504#define cxo_source_val 0
505#define gpll0_source_val 1
506#define gpll1_source_val 2
507#define gnd_source_val 5
508#define mmpll0_mm_source_val 1
509#define mmpll1_mm_source_val 2
510#define mmpll3_mm_source_val 3
511#define gpll0_mm_source_val 5
512#define cxo_mm_source_val 0
513#define mm_gnd_source_val 6
514#define gpll1_hsic_source_val 4
515#define cxo_lpass_source_val 0
516#define lpapll0_lpass_source_val 1
517#define gpll0_lpass_source_val 5
518#define edppll_270_mm_source_val 4
519#define edppll_350_mm_source_val 4
520#define dsipll_750_mm_source_val 1
521#define dsipll_250_mm_source_val 2
522#define hdmipll_297_mm_source_val 3
523
524#define F(f, s, div, m, n) \
525 { \
526 .freq_hz = (f), \
527 .src_clk = &s##_clk_src.c, \
528 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700529 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700530 .d_val = ~(n),\
531 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
532 | BVAL(10, 8, s##_source_val), \
533 }
534
535#define F_MM(f, s, div, m, n) \
536 { \
537 .freq_hz = (f), \
538 .src_clk = &s##_clk_src.c, \
539 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700540 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700541 .d_val = ~(n),\
542 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
543 | BVAL(10, 8, s##_mm_source_val), \
544 }
545
546#define F_MDSS(f, s, div, m, n) \
547 { \
548 .freq_hz = (f), \
549 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700550 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700551 .d_val = ~(n),\
552 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
553 | BVAL(10, 8, s##_mm_source_val), \
554 }
555
556#define F_HSIC(f, s, div, m, n) \
557 { \
558 .freq_hz = (f), \
559 .src_clk = &s##_clk_src.c, \
560 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700561 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700562 .d_val = ~(n),\
563 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
564 | BVAL(10, 8, s##_hsic_source_val), \
565 }
566
567#define F_LPASS(f, s, div, m, n) \
568 { \
569 .freq_hz = (f), \
570 .src_clk = &s##_clk_src.c, \
571 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700572 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700573 .d_val = ~(n),\
574 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
575 | BVAL(10, 8, s##_lpass_source_val), \
576 }
577
578#define VDD_DIG_FMAX_MAP1(l1, f1) \
579 .vdd_class = &vdd_dig, \
580 .fmax[VDD_DIG_##l1] = (f1)
581#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
582 .vdd_class = &vdd_dig, \
583 .fmax[VDD_DIG_##l1] = (f1), \
584 .fmax[VDD_DIG_##l2] = (f2)
585#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
586 .vdd_class = &vdd_dig, \
587 .fmax[VDD_DIG_##l1] = (f1), \
588 .fmax[VDD_DIG_##l2] = (f2), \
589 .fmax[VDD_DIG_##l3] = (f3)
590
591enum vdd_dig_levels {
592 VDD_DIG_NONE,
593 VDD_DIG_LOW,
594 VDD_DIG_NOMINAL,
595 VDD_DIG_HIGH
596};
597
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700598static const int vdd_corner[] = {
599 [VDD_DIG_NONE] = RPM_REGULATOR_CORNER_NONE,
600 [VDD_DIG_LOW] = RPM_REGULATOR_CORNER_SVS_SOC,
601 [VDD_DIG_NOMINAL] = RPM_REGULATOR_CORNER_NORMAL,
602 [VDD_DIG_HIGH] = RPM_REGULATOR_CORNER_SUPER_TURBO,
603};
604
605static struct rpm_regulator *vdd_dig_reg;
606
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700607static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
608{
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700609 return rpm_regulator_set_voltage(vdd_dig_reg, vdd_corner[level],
610 RPM_REGULATOR_CORNER_SUPER_TURBO);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700611}
612
613static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
614
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700615#define RPM_MISC_CLK_TYPE 0x306b6c63
616#define RPM_BUS_CLK_TYPE 0x316b6c63
617#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700618
Vikram Mulukutla77140da2012-08-13 21:37:18 -0700619#define RPM_SMD_KEY_ENABLE 0x62616E45
620
621#define CXO_ID 0x0
622#define QDSS_ID 0x1
623#define RPM_SCALING_ENABLE_ID 0x2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700624
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700625#define PNOC_ID 0x0
626#define SNOC_ID 0x1
627#define CNOC_ID 0x2
Vikram Mulukutlac77922f2012-08-13 21:44:45 -0700628#define MMSSNOC_AHB_ID 0x3
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700629
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700630#define BIMC_ID 0x0
631#define OCMEM_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700632
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700633enum {
634 D0_ID = 1,
635 D1_ID,
636 A0_ID,
637 A1_ID,
638 A2_ID,
639};
640
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700641DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
642DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
643DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700644DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
645 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700646
647DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
648DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
649 NULL);
650
651DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
652 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700653DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700654
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700655DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d0, cxo_d0_a, D0_ID);
656DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d1, cxo_d1_a, D1_ID);
657DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a0, cxo_a0_a, A0_ID);
658DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a1, cxo_a1_a, A1_ID);
659DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a2, cxo_a2_a, A2_ID);
660
661DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d0_pin, cxo_d0_a_pin, D0_ID);
662DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d1_pin, cxo_d1_a_pin, D1_ID);
663DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a0_pin, cxo_a0_a_pin, A0_ID);
664DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a1_pin, cxo_a1_a_pin, A1_ID);
665DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a2_pin, cxo_a2_a_pin, A2_ID);
666
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700667static struct pll_vote_clk gpll0_clk_src = {
668 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700669 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
670 .status_mask = BIT(17),
671 .parent = &cxo_clk_src.c,
672 .base = &virt_bases[GCC_BASE],
673 .c = {
674 .rate = 600000000,
675 .dbg_name = "gpll0_clk_src",
676 .ops = &clk_ops_pll_vote,
677 .warned = true,
678 CLK_INIT(gpll0_clk_src.c),
679 },
680};
681
682static struct pll_vote_clk gpll1_clk_src = {
683 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
684 .en_mask = BIT(1),
685 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
686 .status_mask = BIT(17),
687 .parent = &cxo_clk_src.c,
688 .base = &virt_bases[GCC_BASE],
689 .c = {
690 .rate = 480000000,
691 .dbg_name = "gpll1_clk_src",
692 .ops = &clk_ops_pll_vote,
693 .warned = true,
694 CLK_INIT(gpll1_clk_src.c),
695 },
696};
697
698static struct pll_vote_clk lpapll0_clk_src = {
699 .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG,
700 .en_mask = BIT(0),
701 .status_reg = (void __iomem *)LPAPLL_STATUS_REG,
702 .status_mask = BIT(17),
703 .parent = &cxo_clk_src.c,
704 .base = &virt_bases[LPASS_BASE],
705 .c = {
706 .rate = 491520000,
707 .dbg_name = "lpapll0_clk_src",
708 .ops = &clk_ops_pll_vote,
709 .warned = true,
710 CLK_INIT(lpapll0_clk_src.c),
711 },
712};
713
714static struct pll_vote_clk mmpll0_clk_src = {
715 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
716 .en_mask = BIT(0),
717 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
718 .status_mask = BIT(17),
719 .parent = &cxo_clk_src.c,
720 .base = &virt_bases[MMSS_BASE],
721 .c = {
722 .dbg_name = "mmpll0_clk_src",
723 .rate = 800000000,
724 .ops = &clk_ops_pll_vote,
725 .warned = true,
726 CLK_INIT(mmpll0_clk_src.c),
727 },
728};
729
730static struct pll_vote_clk mmpll1_clk_src = {
731 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
732 .en_mask = BIT(1),
733 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
734 .status_mask = BIT(17),
735 .parent = &cxo_clk_src.c,
736 .base = &virt_bases[MMSS_BASE],
737 .c = {
738 .dbg_name = "mmpll1_clk_src",
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -0700739 .rate = 846000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700740 .ops = &clk_ops_pll_vote,
741 .warned = true,
742 CLK_INIT(mmpll1_clk_src.c),
743 },
744};
745
746static struct pll_clk mmpll3_clk_src = {
747 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
748 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
749 .parent = &cxo_clk_src.c,
750 .base = &virt_bases[MMSS_BASE],
751 .c = {
752 .dbg_name = "mmpll3_clk_src",
753 .rate = 1000000000,
754 .ops = &clk_ops_local_pll,
Vikram Mulukutla08aae612012-07-24 12:34:44 -0700755 .warned = true,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700756 CLK_INIT(mmpll3_clk_src.c),
757 },
758};
759
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700760static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
761static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
762static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
763static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
764static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
765static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
766
767static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
768static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
769static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
Vikram Mulukutla73081142012-08-03 15:57:47 -0700770static DEFINE_CLK_VOTER(ocmemgx_gfx3d_clk, &ocmemgx_clk.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700771static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
772static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
Naveen Ramaraj65396b92012-08-15 17:05:07 -0700773static DEFINE_CLK_VOTER(ocmemgx_core_clk, &ocmemgx_clk.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700774
Sujit Reddy Thumma50247492012-06-18 09:39:36 +0530775static DEFINE_CLK_VOTER(pnoc_sdcc1_clk, &pnoc_clk.c, 0);
776static DEFINE_CLK_VOTER(pnoc_sdcc2_clk, &pnoc_clk.c, 0);
777static DEFINE_CLK_VOTER(pnoc_sdcc3_clk, &pnoc_clk.c, 0);
778static DEFINE_CLK_VOTER(pnoc_sdcc4_clk, &pnoc_clk.c, 0);
779
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700780static DEFINE_CLK_VOTER(pnoc_sps_clk, &pnoc_clk.c, 0);
781static DEFINE_CLK_VOTER(pnoc_qseecom_clk, &pnoc_clk.c, 0);
782
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700783static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
784 F(125000000, gpll0, 1, 5, 24),
785 F_END
786};
787
788static struct rcg_clk usb30_master_clk_src = {
789 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
790 .set_rate = set_rate_mnd,
791 .freq_tbl = ftbl_gcc_usb30_master_clk,
792 .current_freq = &rcg_dummy_freq,
793 .base = &virt_bases[GCC_BASE],
794 .c = {
795 .dbg_name = "usb30_master_clk_src",
796 .ops = &clk_ops_rcg_mnd,
797 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
798 CLK_INIT(usb30_master_clk_src.c),
799 },
800};
801
802static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
803 F( 960000, cxo, 10, 1, 2),
804 F( 4800000, cxo, 4, 0, 0),
805 F( 9600000, cxo, 2, 0, 0),
806 F(15000000, gpll0, 10, 1, 4),
807 F(19200000, cxo, 1, 0, 0),
808 F(25000000, gpll0, 12, 1, 2),
809 F(50000000, gpll0, 12, 0, 0),
810 F_END
811};
812
813static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
814 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
815 .set_rate = set_rate_mnd,
816 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
817 .current_freq = &rcg_dummy_freq,
818 .base = &virt_bases[GCC_BASE],
819 .c = {
820 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
821 .ops = &clk_ops_rcg_mnd,
822 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
823 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
824 },
825};
826
827static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
828 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
829 .set_rate = set_rate_mnd,
830 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
831 .current_freq = &rcg_dummy_freq,
832 .base = &virt_bases[GCC_BASE],
833 .c = {
834 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
835 .ops = &clk_ops_rcg_mnd,
836 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
837 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
838 },
839};
840
841static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
842 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
843 .set_rate = set_rate_mnd,
844 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
845 .current_freq = &rcg_dummy_freq,
846 .base = &virt_bases[GCC_BASE],
847 .c = {
848 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
849 .ops = &clk_ops_rcg_mnd,
850 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
851 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
852 },
853};
854
855static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
856 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
857 .set_rate = set_rate_mnd,
858 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
859 .current_freq = &rcg_dummy_freq,
860 .base = &virt_bases[GCC_BASE],
861 .c = {
862 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
863 .ops = &clk_ops_rcg_mnd,
864 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
865 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
866 },
867};
868
869static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
870 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
871 .set_rate = set_rate_mnd,
872 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
873 .current_freq = &rcg_dummy_freq,
874 .base = &virt_bases[GCC_BASE],
875 .c = {
876 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
877 .ops = &clk_ops_rcg_mnd,
878 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
879 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
880 },
881};
882
883static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
884 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
885 .set_rate = set_rate_mnd,
886 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
887 .current_freq = &rcg_dummy_freq,
888 .base = &virt_bases[GCC_BASE],
889 .c = {
890 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
891 .ops = &clk_ops_rcg_mnd,
892 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
893 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
894 },
895};
896
897static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
898 F( 3686400, gpll0, 1, 96, 15625),
899 F( 7372800, gpll0, 1, 192, 15625),
900 F(14745600, gpll0, 1, 384, 15625),
901 F(16000000, gpll0, 5, 2, 15),
902 F(19200000, cxo, 1, 0, 0),
903 F(24000000, gpll0, 5, 1, 5),
904 F(32000000, gpll0, 1, 4, 75),
905 F(40000000, gpll0, 15, 0, 0),
906 F(46400000, gpll0, 1, 29, 375),
907 F(48000000, gpll0, 12.5, 0, 0),
908 F(51200000, gpll0, 1, 32, 375),
909 F(56000000, gpll0, 1, 7, 75),
910 F(58982400, gpll0, 1, 1536, 15625),
911 F(60000000, gpll0, 10, 0, 0),
912 F_END
913};
914
915static struct rcg_clk blsp1_uart1_apps_clk_src = {
916 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
917 .set_rate = set_rate_mnd,
918 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
919 .current_freq = &rcg_dummy_freq,
920 .base = &virt_bases[GCC_BASE],
921 .c = {
922 .dbg_name = "blsp1_uart1_apps_clk_src",
923 .ops = &clk_ops_rcg_mnd,
924 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
925 CLK_INIT(blsp1_uart1_apps_clk_src.c),
926 },
927};
928
929static struct rcg_clk blsp1_uart2_apps_clk_src = {
930 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
931 .set_rate = set_rate_mnd,
932 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
933 .current_freq = &rcg_dummy_freq,
934 .base = &virt_bases[GCC_BASE],
935 .c = {
936 .dbg_name = "blsp1_uart2_apps_clk_src",
937 .ops = &clk_ops_rcg_mnd,
938 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
939 CLK_INIT(blsp1_uart2_apps_clk_src.c),
940 },
941};
942
943static struct rcg_clk blsp1_uart3_apps_clk_src = {
944 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
945 .set_rate = set_rate_mnd,
946 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
947 .current_freq = &rcg_dummy_freq,
948 .base = &virt_bases[GCC_BASE],
949 .c = {
950 .dbg_name = "blsp1_uart3_apps_clk_src",
951 .ops = &clk_ops_rcg_mnd,
952 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
953 CLK_INIT(blsp1_uart3_apps_clk_src.c),
954 },
955};
956
957static struct rcg_clk blsp1_uart4_apps_clk_src = {
958 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
959 .set_rate = set_rate_mnd,
960 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
961 .current_freq = &rcg_dummy_freq,
962 .base = &virt_bases[GCC_BASE],
963 .c = {
964 .dbg_name = "blsp1_uart4_apps_clk_src",
965 .ops = &clk_ops_rcg_mnd,
966 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
967 CLK_INIT(blsp1_uart4_apps_clk_src.c),
968 },
969};
970
971static struct rcg_clk blsp1_uart5_apps_clk_src = {
972 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
973 .set_rate = set_rate_mnd,
974 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
975 .current_freq = &rcg_dummy_freq,
976 .base = &virt_bases[GCC_BASE],
977 .c = {
978 .dbg_name = "blsp1_uart5_apps_clk_src",
979 .ops = &clk_ops_rcg_mnd,
980 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
981 CLK_INIT(blsp1_uart5_apps_clk_src.c),
982 },
983};
984
985static struct rcg_clk blsp1_uart6_apps_clk_src = {
986 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
987 .set_rate = set_rate_mnd,
988 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
989 .current_freq = &rcg_dummy_freq,
990 .base = &virt_bases[GCC_BASE],
991 .c = {
992 .dbg_name = "blsp1_uart6_apps_clk_src",
993 .ops = &clk_ops_rcg_mnd,
994 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
995 CLK_INIT(blsp1_uart6_apps_clk_src.c),
996 },
997};
998
999static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
1000 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
1001 .set_rate = set_rate_mnd,
1002 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1003 .current_freq = &rcg_dummy_freq,
1004 .base = &virt_bases[GCC_BASE],
1005 .c = {
1006 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
1007 .ops = &clk_ops_rcg_mnd,
1008 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1009 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
1010 },
1011};
1012
1013static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
1014 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
1015 .set_rate = set_rate_mnd,
1016 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1017 .current_freq = &rcg_dummy_freq,
1018 .base = &virt_bases[GCC_BASE],
1019 .c = {
1020 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
1021 .ops = &clk_ops_rcg_mnd,
1022 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1023 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
1024 },
1025};
1026
1027static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
1028 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
1029 .set_rate = set_rate_mnd,
1030 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1031 .current_freq = &rcg_dummy_freq,
1032 .base = &virt_bases[GCC_BASE],
1033 .c = {
1034 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
1035 .ops = &clk_ops_rcg_mnd,
1036 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1037 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
1038 },
1039};
1040
1041static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1042 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1043 .set_rate = set_rate_mnd,
1044 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1045 .current_freq = &rcg_dummy_freq,
1046 .base = &virt_bases[GCC_BASE],
1047 .c = {
1048 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1049 .ops = &clk_ops_rcg_mnd,
1050 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1051 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1052 },
1053};
1054
1055static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1056 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1057 .set_rate = set_rate_mnd,
1058 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1059 .current_freq = &rcg_dummy_freq,
1060 .base = &virt_bases[GCC_BASE],
1061 .c = {
1062 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1063 .ops = &clk_ops_rcg_mnd,
1064 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1065 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1066 },
1067};
1068
1069static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1070 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1071 .set_rate = set_rate_mnd,
1072 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1073 .current_freq = &rcg_dummy_freq,
1074 .base = &virt_bases[GCC_BASE],
1075 .c = {
1076 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1077 .ops = &clk_ops_rcg_mnd,
1078 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1079 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1080 },
1081};
1082
1083static struct rcg_clk blsp2_uart1_apps_clk_src = {
1084 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1085 .set_rate = set_rate_mnd,
1086 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1087 .current_freq = &rcg_dummy_freq,
1088 .base = &virt_bases[GCC_BASE],
1089 .c = {
1090 .dbg_name = "blsp2_uart1_apps_clk_src",
1091 .ops = &clk_ops_rcg_mnd,
1092 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1093 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1094 },
1095};
1096
1097static struct rcg_clk blsp2_uart2_apps_clk_src = {
1098 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1099 .set_rate = set_rate_mnd,
1100 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1101 .current_freq = &rcg_dummy_freq,
1102 .base = &virt_bases[GCC_BASE],
1103 .c = {
1104 .dbg_name = "blsp2_uart2_apps_clk_src",
1105 .ops = &clk_ops_rcg_mnd,
1106 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1107 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1108 },
1109};
1110
1111static struct rcg_clk blsp2_uart3_apps_clk_src = {
1112 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1113 .set_rate = set_rate_mnd,
1114 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1115 .current_freq = &rcg_dummy_freq,
1116 .base = &virt_bases[GCC_BASE],
1117 .c = {
1118 .dbg_name = "blsp2_uart3_apps_clk_src",
1119 .ops = &clk_ops_rcg_mnd,
1120 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1121 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1122 },
1123};
1124
1125static struct rcg_clk blsp2_uart4_apps_clk_src = {
1126 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1127 .set_rate = set_rate_mnd,
1128 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1129 .current_freq = &rcg_dummy_freq,
1130 .base = &virt_bases[GCC_BASE],
1131 .c = {
1132 .dbg_name = "blsp2_uart4_apps_clk_src",
1133 .ops = &clk_ops_rcg_mnd,
1134 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1135 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1136 },
1137};
1138
1139static struct rcg_clk blsp2_uart5_apps_clk_src = {
1140 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1141 .set_rate = set_rate_mnd,
1142 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1143 .current_freq = &rcg_dummy_freq,
1144 .base = &virt_bases[GCC_BASE],
1145 .c = {
1146 .dbg_name = "blsp2_uart5_apps_clk_src",
1147 .ops = &clk_ops_rcg_mnd,
1148 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1149 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1150 },
1151};
1152
1153static struct rcg_clk blsp2_uart6_apps_clk_src = {
1154 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1155 .set_rate = set_rate_mnd,
1156 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1157 .current_freq = &rcg_dummy_freq,
1158 .base = &virt_bases[GCC_BASE],
1159 .c = {
1160 .dbg_name = "blsp2_uart6_apps_clk_src",
1161 .ops = &clk_ops_rcg_mnd,
1162 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1163 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1164 },
1165};
1166
1167static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1168 F( 50000000, gpll0, 12, 0, 0),
1169 F(100000000, gpll0, 6, 0, 0),
1170 F_END
1171};
1172
1173static struct rcg_clk ce1_clk_src = {
1174 .cmd_rcgr_reg = CE1_CMD_RCGR,
1175 .set_rate = set_rate_hid,
1176 .freq_tbl = ftbl_gcc_ce1_clk,
1177 .current_freq = &rcg_dummy_freq,
1178 .base = &virt_bases[GCC_BASE],
1179 .c = {
1180 .dbg_name = "ce1_clk_src",
1181 .ops = &clk_ops_rcg,
1182 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1183 CLK_INIT(ce1_clk_src.c),
1184 },
1185};
1186
1187static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1188 F( 50000000, gpll0, 12, 0, 0),
1189 F(100000000, gpll0, 6, 0, 0),
1190 F_END
1191};
1192
1193static struct rcg_clk ce2_clk_src = {
1194 .cmd_rcgr_reg = CE2_CMD_RCGR,
1195 .set_rate = set_rate_hid,
1196 .freq_tbl = ftbl_gcc_ce2_clk,
1197 .current_freq = &rcg_dummy_freq,
1198 .base = &virt_bases[GCC_BASE],
1199 .c = {
1200 .dbg_name = "ce2_clk_src",
1201 .ops = &clk_ops_rcg,
1202 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1203 CLK_INIT(ce2_clk_src.c),
1204 },
1205};
1206
1207static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1208 F(19200000, cxo, 1, 0, 0),
1209 F_END
1210};
1211
1212static struct rcg_clk gp1_clk_src = {
1213 .cmd_rcgr_reg = GP1_CMD_RCGR,
1214 .set_rate = set_rate_mnd,
1215 .freq_tbl = ftbl_gcc_gp_clk,
1216 .current_freq = &rcg_dummy_freq,
1217 .base = &virt_bases[GCC_BASE],
1218 .c = {
1219 .dbg_name = "gp1_clk_src",
1220 .ops = &clk_ops_rcg_mnd,
1221 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1222 CLK_INIT(gp1_clk_src.c),
1223 },
1224};
1225
1226static struct rcg_clk gp2_clk_src = {
1227 .cmd_rcgr_reg = GP2_CMD_RCGR,
1228 .set_rate = set_rate_mnd,
1229 .freq_tbl = ftbl_gcc_gp_clk,
1230 .current_freq = &rcg_dummy_freq,
1231 .base = &virt_bases[GCC_BASE],
1232 .c = {
1233 .dbg_name = "gp2_clk_src",
1234 .ops = &clk_ops_rcg_mnd,
1235 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1236 CLK_INIT(gp2_clk_src.c),
1237 },
1238};
1239
1240static struct rcg_clk gp3_clk_src = {
1241 .cmd_rcgr_reg = GP3_CMD_RCGR,
1242 .set_rate = set_rate_mnd,
1243 .freq_tbl = ftbl_gcc_gp_clk,
1244 .current_freq = &rcg_dummy_freq,
1245 .base = &virt_bases[GCC_BASE],
1246 .c = {
1247 .dbg_name = "gp3_clk_src",
1248 .ops = &clk_ops_rcg_mnd,
1249 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1250 CLK_INIT(gp3_clk_src.c),
1251 },
1252};
1253
1254static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1255 F(60000000, gpll0, 10, 0, 0),
1256 F_END
1257};
1258
1259static struct rcg_clk pdm2_clk_src = {
1260 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1261 .set_rate = set_rate_hid,
1262 .freq_tbl = ftbl_gcc_pdm2_clk,
1263 .current_freq = &rcg_dummy_freq,
1264 .base = &virt_bases[GCC_BASE],
1265 .c = {
1266 .dbg_name = "pdm2_clk_src",
1267 .ops = &clk_ops_rcg,
1268 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1269 CLK_INIT(pdm2_clk_src.c),
1270 },
1271};
1272
1273static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1274 F( 144000, cxo, 16, 3, 25),
1275 F( 400000, cxo, 12, 1, 4),
1276 F( 20000000, gpll0, 15, 1, 2),
1277 F( 25000000, gpll0, 12, 1, 2),
1278 F( 50000000, gpll0, 12, 0, 0),
1279 F(100000000, gpll0, 6, 0, 0),
1280 F(200000000, gpll0, 3, 0, 0),
1281 F_END
1282};
1283
1284static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1285 F( 144000, cxo, 16, 3, 25),
1286 F( 400000, cxo, 12, 1, 4),
1287 F( 20000000, gpll0, 15, 1, 2),
1288 F( 25000000, gpll0, 12, 1, 2),
1289 F( 50000000, gpll0, 12, 0, 0),
1290 F(100000000, gpll0, 6, 0, 0),
1291 F_END
1292};
1293
Vikram Mulukutla19245e02012-07-23 15:58:04 -07001294static struct clk_freq_tbl ftbl_gcc_sdcc_apps_rumi_clk[] = {
1295 F( 400000, cxo, 12, 1, 4),
1296 F( 19200000, cxo, 1, 0, 0),
1297 F_END
1298};
1299
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001300static struct rcg_clk sdcc1_apps_clk_src = {
1301 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1302 .set_rate = set_rate_mnd,
1303 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1304 .current_freq = &rcg_dummy_freq,
1305 .base = &virt_bases[GCC_BASE],
1306 .c = {
1307 .dbg_name = "sdcc1_apps_clk_src",
1308 .ops = &clk_ops_rcg_mnd,
1309 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1310 CLK_INIT(sdcc1_apps_clk_src.c),
1311 },
1312};
1313
1314static struct rcg_clk sdcc2_apps_clk_src = {
1315 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1316 .set_rate = set_rate_mnd,
1317 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1318 .current_freq = &rcg_dummy_freq,
1319 .base = &virt_bases[GCC_BASE],
1320 .c = {
1321 .dbg_name = "sdcc2_apps_clk_src",
1322 .ops = &clk_ops_rcg_mnd,
1323 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1324 CLK_INIT(sdcc2_apps_clk_src.c),
1325 },
1326};
1327
1328static struct rcg_clk sdcc3_apps_clk_src = {
1329 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1330 .set_rate = set_rate_mnd,
1331 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1332 .current_freq = &rcg_dummy_freq,
1333 .base = &virt_bases[GCC_BASE],
1334 .c = {
1335 .dbg_name = "sdcc3_apps_clk_src",
1336 .ops = &clk_ops_rcg_mnd,
1337 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1338 CLK_INIT(sdcc3_apps_clk_src.c),
1339 },
1340};
1341
1342static struct rcg_clk sdcc4_apps_clk_src = {
1343 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1344 .set_rate = set_rate_mnd,
1345 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1346 .current_freq = &rcg_dummy_freq,
1347 .base = &virt_bases[GCC_BASE],
1348 .c = {
1349 .dbg_name = "sdcc4_apps_clk_src",
1350 .ops = &clk_ops_rcg_mnd,
1351 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1352 CLK_INIT(sdcc4_apps_clk_src.c),
1353 },
1354};
1355
1356static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1357 F(105000, cxo, 2, 1, 91),
1358 F_END
1359};
1360
1361static struct rcg_clk tsif_ref_clk_src = {
1362 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1363 .set_rate = set_rate_mnd,
1364 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1365 .current_freq = &rcg_dummy_freq,
1366 .base = &virt_bases[GCC_BASE],
1367 .c = {
1368 .dbg_name = "tsif_ref_clk_src",
1369 .ops = &clk_ops_rcg_mnd,
1370 VDD_DIG_FMAX_MAP1(LOW, 105500),
1371 CLK_INIT(tsif_ref_clk_src.c),
1372 },
1373};
1374
1375static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1376 F(60000000, gpll0, 10, 0, 0),
1377 F_END
1378};
1379
1380static struct rcg_clk usb30_mock_utmi_clk_src = {
1381 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1382 .set_rate = set_rate_hid,
1383 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1384 .current_freq = &rcg_dummy_freq,
1385 .base = &virt_bases[GCC_BASE],
1386 .c = {
1387 .dbg_name = "usb30_mock_utmi_clk_src",
1388 .ops = &clk_ops_rcg,
1389 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1390 CLK_INIT(usb30_mock_utmi_clk_src.c),
1391 },
1392};
1393
1394static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1395 F(75000000, gpll0, 8, 0, 0),
1396 F_END
1397};
1398
1399static struct rcg_clk usb_hs_system_clk_src = {
1400 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1401 .set_rate = set_rate_hid,
1402 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1403 .current_freq = &rcg_dummy_freq,
1404 .base = &virt_bases[GCC_BASE],
1405 .c = {
1406 .dbg_name = "usb_hs_system_clk_src",
1407 .ops = &clk_ops_rcg,
1408 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1409 CLK_INIT(usb_hs_system_clk_src.c),
1410 },
1411};
1412
1413static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1414 F_HSIC(480000000, gpll1, 1, 0, 0),
1415 F_END
1416};
1417
1418static struct rcg_clk usb_hsic_clk_src = {
1419 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1420 .set_rate = set_rate_hid,
1421 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1422 .current_freq = &rcg_dummy_freq,
1423 .base = &virt_bases[GCC_BASE],
1424 .c = {
1425 .dbg_name = "usb_hsic_clk_src",
1426 .ops = &clk_ops_rcg,
1427 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1428 CLK_INIT(usb_hsic_clk_src.c),
1429 },
1430};
1431
1432static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1433 F(9600000, cxo, 2, 0, 0),
1434 F_END
1435};
1436
1437static struct rcg_clk usb_hsic_io_cal_clk_src = {
1438 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1439 .set_rate = set_rate_hid,
1440 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1441 .current_freq = &rcg_dummy_freq,
1442 .base = &virt_bases[GCC_BASE],
1443 .c = {
1444 .dbg_name = "usb_hsic_io_cal_clk_src",
1445 .ops = &clk_ops_rcg,
1446 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1447 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1448 },
1449};
1450
1451static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1452 F(75000000, gpll0, 8, 0, 0),
1453 F_END
1454};
1455
1456static struct rcg_clk usb_hsic_system_clk_src = {
1457 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1458 .set_rate = set_rate_hid,
1459 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1460 .current_freq = &rcg_dummy_freq,
1461 .base = &virt_bases[GCC_BASE],
1462 .c = {
1463 .dbg_name = "usb_hsic_system_clk_src",
1464 .ops = &clk_ops_rcg,
1465 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1466 CLK_INIT(usb_hsic_system_clk_src.c),
1467 },
1468};
1469
1470static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1471 .cbcr_reg = BAM_DMA_AHB_CBCR,
1472 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1473 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001474 .base = &virt_bases[GCC_BASE],
1475 .c = {
1476 .dbg_name = "gcc_bam_dma_ahb_clk",
1477 .ops = &clk_ops_vote,
1478 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1479 },
1480};
1481
1482static struct local_vote_clk gcc_blsp1_ahb_clk = {
1483 .cbcr_reg = BLSP1_AHB_CBCR,
1484 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1485 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001486 .base = &virt_bases[GCC_BASE],
1487 .c = {
1488 .dbg_name = "gcc_blsp1_ahb_clk",
1489 .ops = &clk_ops_vote,
1490 CLK_INIT(gcc_blsp1_ahb_clk.c),
1491 },
1492};
1493
1494static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1495 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
1496 .parent = &cxo_clk_src.c,
1497 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001498 .base = &virt_bases[GCC_BASE],
1499 .c = {
1500 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1501 .ops = &clk_ops_branch,
1502 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1503 },
1504};
1505
1506static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1507 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
1508 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001509 .base = &virt_bases[GCC_BASE],
1510 .c = {
1511 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1512 .ops = &clk_ops_branch,
1513 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1514 },
1515};
1516
1517static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1518 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
1519 .parent = &cxo_clk_src.c,
1520 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001521 .base = &virt_bases[GCC_BASE],
1522 .c = {
1523 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1524 .ops = &clk_ops_branch,
1525 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1526 },
1527};
1528
1529static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1530 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
1531 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001532 .base = &virt_bases[GCC_BASE],
1533 .c = {
1534 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1535 .ops = &clk_ops_branch,
1536 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1537 },
1538};
1539
1540static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1541 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
1542 .parent = &cxo_clk_src.c,
1543 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001544 .base = &virt_bases[GCC_BASE],
1545 .c = {
1546 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1547 .ops = &clk_ops_branch,
1548 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1549 },
1550};
1551
1552static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1553 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
1554 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001555 .base = &virt_bases[GCC_BASE],
1556 .c = {
1557 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1558 .ops = &clk_ops_branch,
1559 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1560 },
1561};
1562
1563static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1564 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
1565 .parent = &cxo_clk_src.c,
1566 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001567 .base = &virt_bases[GCC_BASE],
1568 .c = {
1569 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1570 .ops = &clk_ops_branch,
1571 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1572 },
1573};
1574
1575static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1576 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
1577 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001578 .base = &virt_bases[GCC_BASE],
1579 .c = {
1580 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1581 .ops = &clk_ops_branch,
1582 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1583 },
1584};
1585
1586static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1587 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
1588 .parent = &cxo_clk_src.c,
1589 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001590 .base = &virt_bases[GCC_BASE],
1591 .c = {
1592 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1593 .ops = &clk_ops_branch,
1594 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1595 },
1596};
1597
1598static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1599 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
1600 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001601 .base = &virt_bases[GCC_BASE],
1602 .c = {
1603 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1604 .ops = &clk_ops_branch,
1605 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1606 },
1607};
1608
1609static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1610 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
1611 .parent = &cxo_clk_src.c,
1612 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001613 .base = &virt_bases[GCC_BASE],
1614 .c = {
1615 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1616 .ops = &clk_ops_branch,
1617 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1618 },
1619};
1620
1621static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1622 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
1623 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001624 .base = &virt_bases[GCC_BASE],
1625 .c = {
1626 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1627 .ops = &clk_ops_branch,
1628 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1629 },
1630};
1631
1632static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1633 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
1634 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001635 .base = &virt_bases[GCC_BASE],
1636 .c = {
1637 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1638 .ops = &clk_ops_branch,
1639 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1640 },
1641};
1642
1643static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1644 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
1645 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001646 .base = &virt_bases[GCC_BASE],
1647 .c = {
1648 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1649 .ops = &clk_ops_branch,
1650 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1651 },
1652};
1653
1654static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1655 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
1656 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001657 .base = &virt_bases[GCC_BASE],
1658 .c = {
1659 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1660 .ops = &clk_ops_branch,
1661 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1662 },
1663};
1664
1665static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1666 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
1667 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001668 .base = &virt_bases[GCC_BASE],
1669 .c = {
1670 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1671 .ops = &clk_ops_branch,
1672 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1673 },
1674};
1675
1676static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1677 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
1678 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001679 .base = &virt_bases[GCC_BASE],
1680 .c = {
1681 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1682 .ops = &clk_ops_branch,
1683 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1684 },
1685};
1686
1687static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1688 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
1689 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001690 .base = &virt_bases[GCC_BASE],
1691 .c = {
1692 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1693 .ops = &clk_ops_branch,
1694 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1695 },
1696};
1697
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001698static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1699 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1700 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1701 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001702 .base = &virt_bases[GCC_BASE],
1703 .c = {
1704 .dbg_name = "gcc_boot_rom_ahb_clk",
1705 .ops = &clk_ops_vote,
1706 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1707 },
1708};
1709
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001710static struct local_vote_clk gcc_blsp2_ahb_clk = {
1711 .cbcr_reg = BLSP2_AHB_CBCR,
1712 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1713 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001714 .base = &virt_bases[GCC_BASE],
1715 .c = {
1716 .dbg_name = "gcc_blsp2_ahb_clk",
1717 .ops = &clk_ops_vote,
1718 CLK_INIT(gcc_blsp2_ahb_clk.c),
1719 },
1720};
1721
1722static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1723 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
1724 .parent = &cxo_clk_src.c,
1725 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001726 .base = &virt_bases[GCC_BASE],
1727 .c = {
1728 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1729 .ops = &clk_ops_branch,
1730 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1731 },
1732};
1733
1734static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1735 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
1736 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001737 .base = &virt_bases[GCC_BASE],
1738 .c = {
1739 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1740 .ops = &clk_ops_branch,
1741 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1742 },
1743};
1744
1745static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1746 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
1747 .parent = &cxo_clk_src.c,
1748 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001749 .base = &virt_bases[GCC_BASE],
1750 .c = {
1751 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1752 .ops = &clk_ops_branch,
1753 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1754 },
1755};
1756
1757static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1758 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
1759 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001760 .base = &virt_bases[GCC_BASE],
1761 .c = {
1762 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1763 .ops = &clk_ops_branch,
1764 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1765 },
1766};
1767
1768static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1769 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
1770 .parent = &cxo_clk_src.c,
1771 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001772 .base = &virt_bases[GCC_BASE],
1773 .c = {
1774 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1775 .ops = &clk_ops_branch,
1776 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1777 },
1778};
1779
1780static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1781 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
1782 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001783 .base = &virt_bases[GCC_BASE],
1784 .c = {
1785 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1786 .ops = &clk_ops_branch,
1787 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1788 },
1789};
1790
1791static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1792 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
1793 .parent = &cxo_clk_src.c,
1794 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001795 .base = &virt_bases[GCC_BASE],
1796 .c = {
1797 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1798 .ops = &clk_ops_branch,
1799 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1800 },
1801};
1802
1803static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1804 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
1805 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001806 .base = &virt_bases[GCC_BASE],
1807 .c = {
1808 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1809 .ops = &clk_ops_branch,
1810 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
1811 },
1812};
1813
1814static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
1815 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
1816 .parent = &cxo_clk_src.c,
1817 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001818 .base = &virt_bases[GCC_BASE],
1819 .c = {
1820 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
1821 .ops = &clk_ops_branch,
1822 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
1823 },
1824};
1825
1826static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
1827 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
1828 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001829 .base = &virt_bases[GCC_BASE],
1830 .c = {
1831 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
1832 .ops = &clk_ops_branch,
1833 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
1834 },
1835};
1836
1837static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
1838 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
1839 .parent = &cxo_clk_src.c,
1840 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001841 .base = &virt_bases[GCC_BASE],
1842 .c = {
1843 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
1844 .ops = &clk_ops_branch,
1845 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
1846 },
1847};
1848
1849static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
1850 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
1851 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001852 .base = &virt_bases[GCC_BASE],
1853 .c = {
1854 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
1855 .ops = &clk_ops_branch,
1856 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
1857 },
1858};
1859
1860static struct branch_clk gcc_blsp2_uart1_apps_clk = {
1861 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
1862 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001863 .base = &virt_bases[GCC_BASE],
1864 .c = {
1865 .dbg_name = "gcc_blsp2_uart1_apps_clk",
1866 .ops = &clk_ops_branch,
1867 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
1868 },
1869};
1870
1871static struct branch_clk gcc_blsp2_uart2_apps_clk = {
1872 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
1873 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001874 .base = &virt_bases[GCC_BASE],
1875 .c = {
1876 .dbg_name = "gcc_blsp2_uart2_apps_clk",
1877 .ops = &clk_ops_branch,
1878 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
1879 },
1880};
1881
1882static struct branch_clk gcc_blsp2_uart3_apps_clk = {
1883 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
1884 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001885 .base = &virt_bases[GCC_BASE],
1886 .c = {
1887 .dbg_name = "gcc_blsp2_uart3_apps_clk",
1888 .ops = &clk_ops_branch,
1889 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
1890 },
1891};
1892
1893static struct branch_clk gcc_blsp2_uart4_apps_clk = {
1894 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
1895 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001896 .base = &virt_bases[GCC_BASE],
1897 .c = {
1898 .dbg_name = "gcc_blsp2_uart4_apps_clk",
1899 .ops = &clk_ops_branch,
1900 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
1901 },
1902};
1903
1904static struct branch_clk gcc_blsp2_uart5_apps_clk = {
1905 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
1906 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001907 .base = &virt_bases[GCC_BASE],
1908 .c = {
1909 .dbg_name = "gcc_blsp2_uart5_apps_clk",
1910 .ops = &clk_ops_branch,
1911 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
1912 },
1913};
1914
1915static struct branch_clk gcc_blsp2_uart6_apps_clk = {
1916 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
1917 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001918 .base = &virt_bases[GCC_BASE],
1919 .c = {
1920 .dbg_name = "gcc_blsp2_uart6_apps_clk",
1921 .ops = &clk_ops_branch,
1922 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
1923 },
1924};
1925
1926static struct local_vote_clk gcc_ce1_clk = {
1927 .cbcr_reg = CE1_CBCR,
1928 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1929 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001930 .base = &virt_bases[GCC_BASE],
1931 .c = {
1932 .dbg_name = "gcc_ce1_clk",
1933 .ops = &clk_ops_vote,
1934 CLK_INIT(gcc_ce1_clk.c),
1935 },
1936};
1937
1938static struct local_vote_clk gcc_ce1_ahb_clk = {
1939 .cbcr_reg = CE1_AHB_CBCR,
1940 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1941 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001942 .base = &virt_bases[GCC_BASE],
1943 .c = {
1944 .dbg_name = "gcc_ce1_ahb_clk",
1945 .ops = &clk_ops_vote,
1946 CLK_INIT(gcc_ce1_ahb_clk.c),
1947 },
1948};
1949
1950static struct local_vote_clk gcc_ce1_axi_clk = {
1951 .cbcr_reg = CE1_AXI_CBCR,
1952 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1953 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001954 .base = &virt_bases[GCC_BASE],
1955 .c = {
1956 .dbg_name = "gcc_ce1_axi_clk",
1957 .ops = &clk_ops_vote,
1958 CLK_INIT(gcc_ce1_axi_clk.c),
1959 },
1960};
1961
1962static struct local_vote_clk gcc_ce2_clk = {
1963 .cbcr_reg = CE2_CBCR,
1964 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1965 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001966 .base = &virt_bases[GCC_BASE],
1967 .c = {
1968 .dbg_name = "gcc_ce2_clk",
1969 .ops = &clk_ops_vote,
1970 CLK_INIT(gcc_ce2_clk.c),
1971 },
1972};
1973
1974static struct local_vote_clk gcc_ce2_ahb_clk = {
1975 .cbcr_reg = CE2_AHB_CBCR,
1976 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1977 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001978 .base = &virt_bases[GCC_BASE],
1979 .c = {
1980 .dbg_name = "gcc_ce1_ahb_clk",
1981 .ops = &clk_ops_vote,
1982 CLK_INIT(gcc_ce1_ahb_clk.c),
1983 },
1984};
1985
1986static struct local_vote_clk gcc_ce2_axi_clk = {
1987 .cbcr_reg = CE2_AXI_CBCR,
1988 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1989 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001990 .base = &virt_bases[GCC_BASE],
1991 .c = {
1992 .dbg_name = "gcc_ce1_axi_clk",
1993 .ops = &clk_ops_vote,
1994 CLK_INIT(gcc_ce2_axi_clk.c),
1995 },
1996};
1997
1998static struct branch_clk gcc_gp1_clk = {
1999 .cbcr_reg = GP1_CBCR,
2000 .parent = &gp1_clk_src.c,
2001 .base = &virt_bases[GCC_BASE],
2002 .c = {
2003 .dbg_name = "gcc_gp1_clk",
2004 .ops = &clk_ops_branch,
2005 CLK_INIT(gcc_gp1_clk.c),
2006 },
2007};
2008
2009static struct branch_clk gcc_gp2_clk = {
2010 .cbcr_reg = GP2_CBCR,
2011 .parent = &gp2_clk_src.c,
2012 .base = &virt_bases[GCC_BASE],
2013 .c = {
2014 .dbg_name = "gcc_gp2_clk",
2015 .ops = &clk_ops_branch,
2016 CLK_INIT(gcc_gp2_clk.c),
2017 },
2018};
2019
2020static struct branch_clk gcc_gp3_clk = {
2021 .cbcr_reg = GP3_CBCR,
2022 .parent = &gp3_clk_src.c,
2023 .base = &virt_bases[GCC_BASE],
2024 .c = {
2025 .dbg_name = "gcc_gp3_clk",
2026 .ops = &clk_ops_branch,
2027 CLK_INIT(gcc_gp3_clk.c),
2028 },
2029};
2030
2031static struct branch_clk gcc_pdm2_clk = {
2032 .cbcr_reg = PDM2_CBCR,
2033 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002034 .base = &virt_bases[GCC_BASE],
2035 .c = {
2036 .dbg_name = "gcc_pdm2_clk",
2037 .ops = &clk_ops_branch,
2038 CLK_INIT(gcc_pdm2_clk.c),
2039 },
2040};
2041
2042static struct branch_clk gcc_pdm_ahb_clk = {
2043 .cbcr_reg = PDM_AHB_CBCR,
2044 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002045 .base = &virt_bases[GCC_BASE],
2046 .c = {
2047 .dbg_name = "gcc_pdm_ahb_clk",
2048 .ops = &clk_ops_branch,
2049 CLK_INIT(gcc_pdm_ahb_clk.c),
2050 },
2051};
2052
2053static struct local_vote_clk gcc_prng_ahb_clk = {
2054 .cbcr_reg = PRNG_AHB_CBCR,
2055 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2056 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002057 .base = &virt_bases[GCC_BASE],
2058 .c = {
2059 .dbg_name = "gcc_prng_ahb_clk",
2060 .ops = &clk_ops_vote,
2061 CLK_INIT(gcc_prng_ahb_clk.c),
2062 },
2063};
2064
2065static struct branch_clk gcc_sdcc1_ahb_clk = {
2066 .cbcr_reg = SDCC1_AHB_CBCR,
2067 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002068 .base = &virt_bases[GCC_BASE],
2069 .c = {
2070 .dbg_name = "gcc_sdcc1_ahb_clk",
2071 .ops = &clk_ops_branch,
2072 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2073 },
2074};
2075
2076static struct branch_clk gcc_sdcc1_apps_clk = {
2077 .cbcr_reg = SDCC1_APPS_CBCR,
2078 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002079 .base = &virt_bases[GCC_BASE],
2080 .c = {
2081 .dbg_name = "gcc_sdcc1_apps_clk",
2082 .ops = &clk_ops_branch,
2083 CLK_INIT(gcc_sdcc1_apps_clk.c),
2084 },
2085};
2086
2087static struct branch_clk gcc_sdcc2_ahb_clk = {
2088 .cbcr_reg = SDCC2_AHB_CBCR,
2089 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002090 .base = &virt_bases[GCC_BASE],
2091 .c = {
2092 .dbg_name = "gcc_sdcc2_ahb_clk",
2093 .ops = &clk_ops_branch,
2094 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2095 },
2096};
2097
2098static struct branch_clk gcc_sdcc2_apps_clk = {
2099 .cbcr_reg = SDCC2_APPS_CBCR,
2100 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002101 .base = &virt_bases[GCC_BASE],
2102 .c = {
2103 .dbg_name = "gcc_sdcc2_apps_clk",
2104 .ops = &clk_ops_branch,
2105 CLK_INIT(gcc_sdcc2_apps_clk.c),
2106 },
2107};
2108
2109static struct branch_clk gcc_sdcc3_ahb_clk = {
2110 .cbcr_reg = SDCC3_AHB_CBCR,
2111 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002112 .base = &virt_bases[GCC_BASE],
2113 .c = {
2114 .dbg_name = "gcc_sdcc3_ahb_clk",
2115 .ops = &clk_ops_branch,
2116 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2117 },
2118};
2119
2120static struct branch_clk gcc_sdcc3_apps_clk = {
2121 .cbcr_reg = SDCC3_APPS_CBCR,
2122 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002123 .base = &virt_bases[GCC_BASE],
2124 .c = {
2125 .dbg_name = "gcc_sdcc3_apps_clk",
2126 .ops = &clk_ops_branch,
2127 CLK_INIT(gcc_sdcc3_apps_clk.c),
2128 },
2129};
2130
2131static struct branch_clk gcc_sdcc4_ahb_clk = {
2132 .cbcr_reg = SDCC4_AHB_CBCR,
2133 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002134 .base = &virt_bases[GCC_BASE],
2135 .c = {
2136 .dbg_name = "gcc_sdcc4_ahb_clk",
2137 .ops = &clk_ops_branch,
2138 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2139 },
2140};
2141
2142static struct branch_clk gcc_sdcc4_apps_clk = {
2143 .cbcr_reg = SDCC4_APPS_CBCR,
2144 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002145 .base = &virt_bases[GCC_BASE],
2146 .c = {
2147 .dbg_name = "gcc_sdcc4_apps_clk",
2148 .ops = &clk_ops_branch,
2149 CLK_INIT(gcc_sdcc4_apps_clk.c),
2150 },
2151};
2152
2153static struct branch_clk gcc_tsif_ahb_clk = {
2154 .cbcr_reg = TSIF_AHB_CBCR,
2155 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002156 .base = &virt_bases[GCC_BASE],
2157 .c = {
2158 .dbg_name = "gcc_tsif_ahb_clk",
2159 .ops = &clk_ops_branch,
2160 CLK_INIT(gcc_tsif_ahb_clk.c),
2161 },
2162};
2163
2164static struct branch_clk gcc_tsif_ref_clk = {
2165 .cbcr_reg = TSIF_REF_CBCR,
2166 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002167 .base = &virt_bases[GCC_BASE],
2168 .c = {
2169 .dbg_name = "gcc_tsif_ref_clk",
2170 .ops = &clk_ops_branch,
2171 CLK_INIT(gcc_tsif_ref_clk.c),
2172 },
2173};
2174
2175static struct branch_clk gcc_usb30_master_clk = {
2176 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002177 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002178 .parent = &usb30_master_clk_src.c,
2179 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002180 .base = &virt_bases[GCC_BASE],
2181 .c = {
2182 .dbg_name = "gcc_usb30_master_clk",
2183 .ops = &clk_ops_branch,
2184 CLK_INIT(gcc_usb30_master_clk.c),
2185 },
2186};
2187
2188static struct branch_clk gcc_usb30_mock_utmi_clk = {
2189 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
2190 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002191 .base = &virt_bases[GCC_BASE],
2192 .c = {
2193 .dbg_name = "gcc_usb30_mock_utmi_clk",
2194 .ops = &clk_ops_branch,
2195 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2196 },
2197};
2198
2199static struct branch_clk gcc_usb_hs_ahb_clk = {
2200 .cbcr_reg = USB_HS_AHB_CBCR,
2201 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002202 .base = &virt_bases[GCC_BASE],
2203 .c = {
2204 .dbg_name = "gcc_usb_hs_ahb_clk",
2205 .ops = &clk_ops_branch,
2206 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2207 },
2208};
2209
2210static struct branch_clk gcc_usb_hs_system_clk = {
2211 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002212 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002213 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002214 .base = &virt_bases[GCC_BASE],
2215 .c = {
2216 .dbg_name = "gcc_usb_hs_system_clk",
2217 .ops = &clk_ops_branch,
2218 CLK_INIT(gcc_usb_hs_system_clk.c),
2219 },
2220};
2221
2222static struct branch_clk gcc_usb_hsic_ahb_clk = {
2223 .cbcr_reg = USB_HSIC_AHB_CBCR,
2224 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002225 .base = &virt_bases[GCC_BASE],
2226 .c = {
2227 .dbg_name = "gcc_usb_hsic_ahb_clk",
2228 .ops = &clk_ops_branch,
2229 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2230 },
2231};
2232
2233static struct branch_clk gcc_usb_hsic_clk = {
2234 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002235 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002236 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002237 .base = &virt_bases[GCC_BASE],
2238 .c = {
2239 .dbg_name = "gcc_usb_hsic_clk",
2240 .ops = &clk_ops_branch,
2241 CLK_INIT(gcc_usb_hsic_clk.c),
2242 },
2243};
2244
2245static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2246 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
2247 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002248 .base = &virt_bases[GCC_BASE],
2249 .c = {
2250 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2251 .ops = &clk_ops_branch,
2252 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2253 },
2254};
2255
2256static struct branch_clk gcc_usb_hsic_system_clk = {
2257 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
2258 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002259 .base = &virt_bases[GCC_BASE],
2260 .c = {
2261 .dbg_name = "gcc_usb_hsic_system_clk",
2262 .ops = &clk_ops_branch,
2263 CLK_INIT(gcc_usb_hsic_system_clk.c),
2264 },
2265};
2266
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07002267struct branch_clk gcc_mmss_noc_cfg_ahb_clk = {
2268 .cbcr_reg = MMSS_NOC_CFG_AHB_CBCR,
2269 .has_sibling = 1,
2270 .base = &virt_bases[GCC_BASE],
2271 .c = {
2272 .dbg_name = "gcc_mmss_noc_cfg_ahb_clk",
2273 .ops = &clk_ops_branch,
2274 CLK_INIT(gcc_mmss_noc_cfg_ahb_clk.c),
2275 },
2276};
2277
2278struct branch_clk gcc_ocmem_noc_cfg_ahb_clk = {
2279 .cbcr_reg = OCMEM_NOC_CFG_AHB_CBCR,
2280 .has_sibling = 1,
2281 .base = &virt_bases[GCC_BASE],
2282 .c = {
2283 .dbg_name = "gcc_ocmem_noc_cfg_ahb_clk",
2284 .ops = &clk_ops_branch,
2285 CLK_INIT(gcc_ocmem_noc_cfg_ahb_clk.c),
2286 },
2287};
2288
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002289static struct branch_clk gcc_mss_cfg_ahb_clk = {
2290 .cbcr_reg = MSS_CFG_AHB_CBCR,
2291 .has_sibling = 1,
2292 .base = &virt_bases[GCC_BASE],
2293 .c = {
2294 .dbg_name = "gcc_mss_cfg_ahb_clk",
2295 .ops = &clk_ops_branch,
2296 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2297 },
2298};
2299
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07002300static struct branch_clk gcc_mss_q6_bimc_axi_clk = {
2301 .cbcr_reg = MSS_Q6_BIMC_AXI_CBCR,
2302 .has_sibling = 1,
2303 .base = &virt_bases[GCC_BASE],
2304 .c = {
2305 .dbg_name = "gcc_mss_q6_bimc_axi_clk",
2306 .ops = &clk_ops_branch,
2307 CLK_INIT(gcc_mss_q6_bimc_axi_clk.c),
2308 },
2309};
2310
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002311static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002312 F_MM( 19200000, cxo, 1, 0, 0),
2313 F_MM(150000000, gpll0, 4, 0, 0),
2314 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutla20078652012-07-31 11:22:40 -07002315 F_MM(320000000, mmpll0, 2.5, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002316 F_MM(400000000, mmpll0, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002317 F_END
2318};
2319
2320static struct rcg_clk axi_clk_src = {
2321 .cmd_rcgr_reg = 0x5040,
2322 .set_rate = set_rate_hid,
2323 .freq_tbl = ftbl_mmss_axi_clk,
2324 .current_freq = &rcg_dummy_freq,
2325 .base = &virt_bases[MMSS_BASE],
2326 .c = {
2327 .dbg_name = "axi_clk_src",
2328 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002329 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
2330 HIGH, 320000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002331 CLK_INIT(axi_clk_src.c),
2332 },
2333};
2334
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002335static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2336 F_MM( 19200000, cxo, 1, 0, 0),
2337 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002338 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002339 F_MM(400000000, mmpll0, 2, 0, 0),
2340 F_END
2341};
2342
2343struct rcg_clk ocmemnoc_clk_src = {
2344 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2345 .set_rate = set_rate_hid,
2346 .freq_tbl = ftbl_ocmemnoc_clk,
2347 .current_freq = &rcg_dummy_freq,
2348 .base = &virt_bases[MMSS_BASE],
2349 .c = {
2350 .dbg_name = "ocmemnoc_clk_src",
2351 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002352 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002353 HIGH, 400000000),
2354 CLK_INIT(ocmemnoc_clk_src.c),
2355 },
2356};
2357
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002358static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2359 F_MM(100000000, gpll0, 6, 0, 0),
2360 F_MM(200000000, mmpll0, 4, 0, 0),
2361 F_END
2362};
2363
2364static struct rcg_clk csi0_clk_src = {
2365 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2366 .set_rate = set_rate_hid,
2367 .freq_tbl = ftbl_camss_csi0_3_clk,
2368 .current_freq = &rcg_dummy_freq,
2369 .base = &virt_bases[MMSS_BASE],
2370 .c = {
2371 .dbg_name = "csi0_clk_src",
2372 .ops = &clk_ops_rcg,
2373 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2374 CLK_INIT(csi0_clk_src.c),
2375 },
2376};
2377
2378static struct rcg_clk csi1_clk_src = {
2379 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2380 .set_rate = set_rate_hid,
2381 .freq_tbl = ftbl_camss_csi0_3_clk,
2382 .current_freq = &rcg_dummy_freq,
2383 .base = &virt_bases[MMSS_BASE],
2384 .c = {
2385 .dbg_name = "csi1_clk_src",
2386 .ops = &clk_ops_rcg,
2387 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2388 CLK_INIT(csi1_clk_src.c),
2389 },
2390};
2391
2392static struct rcg_clk csi2_clk_src = {
2393 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2394 .set_rate = set_rate_hid,
2395 .freq_tbl = ftbl_camss_csi0_3_clk,
2396 .current_freq = &rcg_dummy_freq,
2397 .base = &virt_bases[MMSS_BASE],
2398 .c = {
2399 .dbg_name = "csi2_clk_src",
2400 .ops = &clk_ops_rcg,
2401 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2402 CLK_INIT(csi2_clk_src.c),
2403 },
2404};
2405
2406static struct rcg_clk csi3_clk_src = {
2407 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2408 .set_rate = set_rate_hid,
2409 .freq_tbl = ftbl_camss_csi0_3_clk,
2410 .current_freq = &rcg_dummy_freq,
2411 .base = &virt_bases[MMSS_BASE],
2412 .c = {
2413 .dbg_name = "csi3_clk_src",
2414 .ops = &clk_ops_rcg,
2415 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2416 CLK_INIT(csi3_clk_src.c),
2417 },
2418};
2419
2420static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2421 F_MM( 37500000, gpll0, 16, 0, 0),
2422 F_MM( 50000000, gpll0, 12, 0, 0),
2423 F_MM( 60000000, gpll0, 10, 0, 0),
2424 F_MM( 80000000, gpll0, 7.5, 0, 0),
2425 F_MM(100000000, gpll0, 6, 0, 0),
2426 F_MM(109090000, gpll0, 5.5, 0, 0),
2427 F_MM(150000000, gpll0, 4, 0, 0),
2428 F_MM(200000000, gpll0, 3, 0, 0),
2429 F_MM(228570000, mmpll0, 3.5, 0, 0),
2430 F_MM(266670000, mmpll0, 3, 0, 0),
2431 F_MM(320000000, mmpll0, 2.5, 0, 0),
2432 F_END
2433};
2434
2435static struct rcg_clk vfe0_clk_src = {
2436 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2437 .set_rate = set_rate_hid,
2438 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2439 .current_freq = &rcg_dummy_freq,
2440 .base = &virt_bases[MMSS_BASE],
2441 .c = {
2442 .dbg_name = "vfe0_clk_src",
2443 .ops = &clk_ops_rcg,
2444 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2445 HIGH, 320000000),
2446 CLK_INIT(vfe0_clk_src.c),
2447 },
2448};
2449
2450static struct rcg_clk vfe1_clk_src = {
2451 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2452 .set_rate = set_rate_hid,
2453 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2454 .current_freq = &rcg_dummy_freq,
2455 .base = &virt_bases[MMSS_BASE],
2456 .c = {
2457 .dbg_name = "vfe1_clk_src",
2458 .ops = &clk_ops_rcg,
2459 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2460 HIGH, 320000000),
2461 CLK_INIT(vfe1_clk_src.c),
2462 },
2463};
2464
2465static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2466 F_MM( 37500000, gpll0, 16, 0, 0),
2467 F_MM( 60000000, gpll0, 10, 0, 0),
2468 F_MM( 75000000, gpll0, 8, 0, 0),
2469 F_MM( 85710000, gpll0, 7, 0, 0),
2470 F_MM(100000000, gpll0, 6, 0, 0),
2471 F_MM(133330000, mmpll0, 6, 0, 0),
2472 F_MM(160000000, mmpll0, 5, 0, 0),
2473 F_MM(200000000, mmpll0, 4, 0, 0),
2474 F_MM(266670000, mmpll0, 3, 0, 0),
2475 F_MM(320000000, mmpll0, 2.5, 0, 0),
2476 F_END
2477};
2478
2479static struct rcg_clk mdp_clk_src = {
2480 .cmd_rcgr_reg = MDP_CMD_RCGR,
2481 .set_rate = set_rate_hid,
2482 .freq_tbl = ftbl_mdss_mdp_clk,
2483 .current_freq = &rcg_dummy_freq,
2484 .base = &virt_bases[MMSS_BASE],
2485 .c = {
2486 .dbg_name = "mdp_clk_src",
2487 .ops = &clk_ops_rcg,
2488 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2489 HIGH, 320000000),
2490 CLK_INIT(mdp_clk_src.c),
2491 },
2492};
2493
2494static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2495 F_MM(19200000, cxo, 1, 0, 0),
2496 F_END
2497};
2498
2499static struct rcg_clk cci_clk_src = {
2500 .cmd_rcgr_reg = CCI_CMD_RCGR,
2501 .set_rate = set_rate_hid,
2502 .freq_tbl = ftbl_camss_cci_cci_clk,
2503 .current_freq = &rcg_dummy_freq,
2504 .base = &virt_bases[MMSS_BASE],
2505 .c = {
2506 .dbg_name = "cci_clk_src",
2507 .ops = &clk_ops_rcg,
2508 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2509 CLK_INIT(cci_clk_src.c),
2510 },
2511};
2512
2513static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2514 F_MM( 10000, cxo, 16, 1, 120),
2515 F_MM( 20000, cxo, 16, 1, 50),
2516 F_MM( 6000000, gpll0, 10, 1, 10),
2517 F_MM(12000000, gpll0, 10, 1, 5),
2518 F_MM(13000000, gpll0, 10, 13, 60),
2519 F_MM(24000000, gpll0, 5, 1, 5),
2520 F_END
2521};
2522
2523static struct rcg_clk mmss_gp0_clk_src = {
2524 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2525 .set_rate = set_rate_mnd,
2526 .freq_tbl = ftbl_camss_gp0_1_clk,
2527 .current_freq = &rcg_dummy_freq,
2528 .base = &virt_bases[MMSS_BASE],
2529 .c = {
2530 .dbg_name = "mmss_gp0_clk_src",
2531 .ops = &clk_ops_rcg_mnd,
2532 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2533 CLK_INIT(mmss_gp0_clk_src.c),
2534 },
2535};
2536
2537static struct rcg_clk mmss_gp1_clk_src = {
2538 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2539 .set_rate = set_rate_mnd,
2540 .freq_tbl = ftbl_camss_gp0_1_clk,
2541 .current_freq = &rcg_dummy_freq,
2542 .base = &virt_bases[MMSS_BASE],
2543 .c = {
2544 .dbg_name = "mmss_gp1_clk_src",
2545 .ops = &clk_ops_rcg_mnd,
2546 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2547 CLK_INIT(mmss_gp1_clk_src.c),
2548 },
2549};
2550
2551static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2552 F_MM( 75000000, gpll0, 8, 0, 0),
2553 F_MM(150000000, gpll0, 4, 0, 0),
2554 F_MM(200000000, gpll0, 3, 0, 0),
2555 F_MM(228570000, mmpll0, 3.5, 0, 0),
2556 F_MM(266670000, mmpll0, 3, 0, 0),
2557 F_MM(320000000, mmpll0, 2.5, 0, 0),
2558 F_END
2559};
2560
2561static struct rcg_clk jpeg0_clk_src = {
2562 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2563 .set_rate = set_rate_hid,
2564 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2565 .current_freq = &rcg_dummy_freq,
2566 .base = &virt_bases[MMSS_BASE],
2567 .c = {
2568 .dbg_name = "jpeg0_clk_src",
2569 .ops = &clk_ops_rcg,
2570 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2571 HIGH, 320000000),
2572 CLK_INIT(jpeg0_clk_src.c),
2573 },
2574};
2575
2576static struct rcg_clk jpeg1_clk_src = {
2577 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2578 .set_rate = set_rate_hid,
2579 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2580 .current_freq = &rcg_dummy_freq,
2581 .base = &virt_bases[MMSS_BASE],
2582 .c = {
2583 .dbg_name = "jpeg1_clk_src",
2584 .ops = &clk_ops_rcg,
2585 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2586 HIGH, 320000000),
2587 CLK_INIT(jpeg1_clk_src.c),
2588 },
2589};
2590
2591static struct rcg_clk jpeg2_clk_src = {
2592 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2593 .set_rate = set_rate_hid,
2594 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2595 .current_freq = &rcg_dummy_freq,
2596 .base = &virt_bases[MMSS_BASE],
2597 .c = {
2598 .dbg_name = "jpeg2_clk_src",
2599 .ops = &clk_ops_rcg,
2600 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2601 HIGH, 320000000),
2602 CLK_INIT(jpeg2_clk_src.c),
2603 },
2604};
2605
2606static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
2607 F_MM(66670000, gpll0, 9, 0, 0),
2608 F_END
2609};
2610
2611static struct rcg_clk mclk0_clk_src = {
2612 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2613 .set_rate = set_rate_hid,
2614 .freq_tbl = ftbl_camss_mclk0_3_clk,
2615 .current_freq = &rcg_dummy_freq,
2616 .base = &virt_bases[MMSS_BASE],
2617 .c = {
2618 .dbg_name = "mclk0_clk_src",
2619 .ops = &clk_ops_rcg,
2620 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2621 CLK_INIT(mclk0_clk_src.c),
2622 },
2623};
2624
2625static struct rcg_clk mclk1_clk_src = {
2626 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2627 .set_rate = set_rate_hid,
2628 .freq_tbl = ftbl_camss_mclk0_3_clk,
2629 .current_freq = &rcg_dummy_freq,
2630 .base = &virt_bases[MMSS_BASE],
2631 .c = {
2632 .dbg_name = "mclk1_clk_src",
2633 .ops = &clk_ops_rcg,
2634 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2635 CLK_INIT(mclk1_clk_src.c),
2636 },
2637};
2638
2639static struct rcg_clk mclk2_clk_src = {
2640 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2641 .set_rate = set_rate_hid,
2642 .freq_tbl = ftbl_camss_mclk0_3_clk,
2643 .current_freq = &rcg_dummy_freq,
2644 .base = &virt_bases[MMSS_BASE],
2645 .c = {
2646 .dbg_name = "mclk2_clk_src",
2647 .ops = &clk_ops_rcg,
2648 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2649 CLK_INIT(mclk2_clk_src.c),
2650 },
2651};
2652
2653static struct rcg_clk mclk3_clk_src = {
2654 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2655 .set_rate = set_rate_hid,
2656 .freq_tbl = ftbl_camss_mclk0_3_clk,
2657 .current_freq = &rcg_dummy_freq,
2658 .base = &virt_bases[MMSS_BASE],
2659 .c = {
2660 .dbg_name = "mclk3_clk_src",
2661 .ops = &clk_ops_rcg,
2662 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2663 CLK_INIT(mclk3_clk_src.c),
2664 },
2665};
2666
2667static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2668 F_MM(100000000, gpll0, 6, 0, 0),
2669 F_MM(200000000, mmpll0, 4, 0, 0),
2670 F_END
2671};
2672
2673static struct rcg_clk csi0phytimer_clk_src = {
2674 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2675 .set_rate = set_rate_hid,
2676 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2677 .current_freq = &rcg_dummy_freq,
2678 .base = &virt_bases[MMSS_BASE],
2679 .c = {
2680 .dbg_name = "csi0phytimer_clk_src",
2681 .ops = &clk_ops_rcg,
2682 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2683 CLK_INIT(csi0phytimer_clk_src.c),
2684 },
2685};
2686
2687static struct rcg_clk csi1phytimer_clk_src = {
2688 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2689 .set_rate = set_rate_hid,
2690 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2691 .current_freq = &rcg_dummy_freq,
2692 .base = &virt_bases[MMSS_BASE],
2693 .c = {
2694 .dbg_name = "csi1phytimer_clk_src",
2695 .ops = &clk_ops_rcg,
2696 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2697 CLK_INIT(csi1phytimer_clk_src.c),
2698 },
2699};
2700
2701static struct rcg_clk csi2phytimer_clk_src = {
2702 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2703 .set_rate = set_rate_hid,
2704 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2705 .current_freq = &rcg_dummy_freq,
2706 .base = &virt_bases[MMSS_BASE],
2707 .c = {
2708 .dbg_name = "csi2phytimer_clk_src",
2709 .ops = &clk_ops_rcg,
2710 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2711 CLK_INIT(csi2phytimer_clk_src.c),
2712 },
2713};
2714
2715static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2716 F_MM(150000000, gpll0, 4, 0, 0),
2717 F_MM(266670000, mmpll0, 3, 0, 0),
2718 F_MM(320000000, mmpll0, 2.5, 0, 0),
2719 F_END
2720};
2721
2722static struct rcg_clk cpp_clk_src = {
2723 .cmd_rcgr_reg = CPP_CMD_RCGR,
2724 .set_rate = set_rate_hid,
2725 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2726 .current_freq = &rcg_dummy_freq,
2727 .base = &virt_bases[MMSS_BASE],
2728 .c = {
2729 .dbg_name = "cpp_clk_src",
2730 .ops = &clk_ops_rcg,
2731 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2732 HIGH, 320000000),
2733 CLK_INIT(cpp_clk_src.c),
2734 },
2735};
2736
2737static struct clk_freq_tbl ftbl_mdss_byte0_1_clk[] = {
2738 F_MDSS( 93750000, dsipll_750, 8, 0, 0),
2739 F_MDSS(187500000, dsipll_750, 4, 0, 0),
2740 F_END
2741};
2742
2743static struct rcg_clk byte0_clk_src = {
2744 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
2745 .set_rate = set_rate_hid,
2746 .freq_tbl = ftbl_mdss_byte0_1_clk,
2747 .current_freq = &rcg_dummy_freq,
2748 .base = &virt_bases[MMSS_BASE],
2749 .c = {
2750 .dbg_name = "byte0_clk_src",
2751 .ops = &clk_ops_rcg,
2752 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2753 HIGH, 188000000),
2754 CLK_INIT(byte0_clk_src.c),
2755 },
2756};
2757
2758static struct rcg_clk byte1_clk_src = {
2759 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
2760 .set_rate = set_rate_hid,
2761 .freq_tbl = ftbl_mdss_byte0_1_clk,
2762 .current_freq = &rcg_dummy_freq,
2763 .base = &virt_bases[MMSS_BASE],
2764 .c = {
2765 .dbg_name = "byte1_clk_src",
2766 .ops = &clk_ops_rcg,
2767 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2768 HIGH, 188000000),
2769 CLK_INIT(byte1_clk_src.c),
2770 },
2771};
2772
2773static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
2774 F_MM(19200000, cxo, 1, 0, 0),
2775 F_END
2776};
2777
2778static struct rcg_clk edpaux_clk_src = {
2779 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
2780 .set_rate = set_rate_hid,
2781 .freq_tbl = ftbl_mdss_edpaux_clk,
2782 .current_freq = &rcg_dummy_freq,
2783 .base = &virt_bases[MMSS_BASE],
2784 .c = {
2785 .dbg_name = "edpaux_clk_src",
2786 .ops = &clk_ops_rcg,
2787 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2788 CLK_INIT(edpaux_clk_src.c),
2789 },
2790};
2791
2792static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
2793 F_MDSS(135000000, edppll_270, 2, 0, 0),
2794 F_MDSS(270000000, edppll_270, 11, 0, 0),
2795 F_END
2796};
2797
2798static struct rcg_clk edplink_clk_src = {
2799 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
2800 .set_rate = set_rate_hid,
2801 .freq_tbl = ftbl_mdss_edplink_clk,
2802 .current_freq = &rcg_dummy_freq,
2803 .base = &virt_bases[MMSS_BASE],
2804 .c = {
2805 .dbg_name = "edplink_clk_src",
2806 .ops = &clk_ops_rcg,
2807 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
2808 CLK_INIT(edplink_clk_src.c),
2809 },
2810};
2811
2812static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
2813 F_MDSS(175000000, edppll_350, 2, 0, 0),
2814 F_MDSS(350000000, edppll_350, 11, 0, 0),
2815 F_END
2816};
2817
2818static struct rcg_clk edppixel_clk_src = {
2819 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
2820 .set_rate = set_rate_mnd,
2821 .freq_tbl = ftbl_mdss_edppixel_clk,
2822 .current_freq = &rcg_dummy_freq,
2823 .base = &virt_bases[MMSS_BASE],
2824 .c = {
2825 .dbg_name = "edppixel_clk_src",
2826 .ops = &clk_ops_rcg_mnd,
2827 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
2828 CLK_INIT(edppixel_clk_src.c),
2829 },
2830};
2831
2832static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
2833 F_MM(19200000, cxo, 1, 0, 0),
2834 F_END
2835};
2836
2837static struct rcg_clk esc0_clk_src = {
2838 .cmd_rcgr_reg = ESC0_CMD_RCGR,
2839 .set_rate = set_rate_hid,
2840 .freq_tbl = ftbl_mdss_esc0_1_clk,
2841 .current_freq = &rcg_dummy_freq,
2842 .base = &virt_bases[MMSS_BASE],
2843 .c = {
2844 .dbg_name = "esc0_clk_src",
2845 .ops = &clk_ops_rcg,
2846 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2847 CLK_INIT(esc0_clk_src.c),
2848 },
2849};
2850
2851static struct rcg_clk esc1_clk_src = {
2852 .cmd_rcgr_reg = ESC1_CMD_RCGR,
2853 .set_rate = set_rate_hid,
2854 .freq_tbl = ftbl_mdss_esc0_1_clk,
2855 .current_freq = &rcg_dummy_freq,
2856 .base = &virt_bases[MMSS_BASE],
2857 .c = {
2858 .dbg_name = "esc1_clk_src",
2859 .ops = &clk_ops_rcg,
2860 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2861 CLK_INIT(esc1_clk_src.c),
2862 },
2863};
2864
2865static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
2866 F_MDSS(148500000, hdmipll_297, 2, 0, 0),
2867 F_END
2868};
2869
2870static struct rcg_clk extpclk_clk_src = {
2871 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
2872 .set_rate = set_rate_hid,
2873 .freq_tbl = ftbl_mdss_extpclk_clk,
2874 .current_freq = &rcg_dummy_freq,
2875 .base = &virt_bases[MMSS_BASE],
2876 .c = {
2877 .dbg_name = "extpclk_clk_src",
2878 .ops = &clk_ops_rcg,
2879 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
2880 CLK_INIT(extpclk_clk_src.c),
2881 },
2882};
2883
2884static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
2885 F_MDSS(19200000, cxo, 1, 0, 0),
2886 F_END
2887};
2888
2889static struct rcg_clk hdmi_clk_src = {
2890 .cmd_rcgr_reg = HDMI_CMD_RCGR,
2891 .set_rate = set_rate_hid,
2892 .freq_tbl = ftbl_mdss_hdmi_clk,
2893 .current_freq = &rcg_dummy_freq,
2894 .base = &virt_bases[MMSS_BASE],
2895 .c = {
2896 .dbg_name = "hdmi_clk_src",
2897 .ops = &clk_ops_rcg,
2898 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2899 CLK_INIT(hdmi_clk_src.c),
2900 },
2901};
2902
2903static struct clk_freq_tbl ftbl_mdss_pclk0_1_clk[] = {
2904 F_MDSS(125000000, dsipll_250, 2, 0, 0),
2905 F_MDSS(250000000, dsipll_250, 1, 0, 0),
2906 F_END
2907};
2908
2909static struct rcg_clk pclk0_clk_src = {
2910 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
2911 .set_rate = set_rate_mnd,
2912 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2913 .current_freq = &rcg_dummy_freq,
2914 .base = &virt_bases[MMSS_BASE],
2915 .c = {
2916 .dbg_name = "pclk0_clk_src",
2917 .ops = &clk_ops_rcg_mnd,
2918 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2919 CLK_INIT(pclk0_clk_src.c),
2920 },
2921};
2922
2923static struct rcg_clk pclk1_clk_src = {
2924 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
2925 .set_rate = set_rate_mnd,
2926 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2927 .current_freq = &rcg_dummy_freq,
2928 .base = &virt_bases[MMSS_BASE],
2929 .c = {
2930 .dbg_name = "pclk1_clk_src",
2931 .ops = &clk_ops_rcg_mnd,
2932 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2933 CLK_INIT(pclk1_clk_src.c),
2934 },
2935};
2936
2937static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
2938 F_MDSS(19200000, cxo, 1, 0, 0),
2939 F_END
2940};
2941
2942static struct rcg_clk vsync_clk_src = {
2943 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
2944 .set_rate = set_rate_hid,
2945 .freq_tbl = ftbl_mdss_vsync_clk,
2946 .current_freq = &rcg_dummy_freq,
2947 .base = &virt_bases[MMSS_BASE],
2948 .c = {
2949 .dbg_name = "vsync_clk_src",
2950 .ops = &clk_ops_rcg,
2951 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2952 CLK_INIT(vsync_clk_src.c),
2953 },
2954};
2955
2956static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
2957 F_MM( 50000000, gpll0, 12, 0, 0),
2958 F_MM(100000000, gpll0, 6, 0, 0),
2959 F_MM(133330000, mmpll0, 6, 0, 0),
2960 F_MM(200000000, mmpll0, 4, 0, 0),
2961 F_MM(266670000, mmpll0, 3, 0, 0),
2962 F_MM(410000000, mmpll3, 2, 0, 0),
2963 F_END
2964};
2965
2966static struct rcg_clk vcodec0_clk_src = {
2967 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
2968 .set_rate = set_rate_mnd,
2969 .freq_tbl = ftbl_venus0_vcodec0_clk,
2970 .current_freq = &rcg_dummy_freq,
2971 .base = &virt_bases[MMSS_BASE],
2972 .c = {
2973 .dbg_name = "vcodec0_clk_src",
2974 .ops = &clk_ops_rcg_mnd,
2975 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2976 HIGH, 410000000),
2977 CLK_INIT(vcodec0_clk_src.c),
2978 },
2979};
2980
2981static struct branch_clk camss_cci_cci_ahb_clk = {
2982 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002983 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002984 .base = &virt_bases[MMSS_BASE],
2985 .c = {
2986 .dbg_name = "camss_cci_cci_ahb_clk",
2987 .ops = &clk_ops_branch,
2988 CLK_INIT(camss_cci_cci_ahb_clk.c),
2989 },
2990};
2991
2992static struct branch_clk camss_cci_cci_clk = {
2993 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
2994 .parent = &cci_clk_src.c,
2995 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002996 .base = &virt_bases[MMSS_BASE],
2997 .c = {
2998 .dbg_name = "camss_cci_cci_clk",
2999 .ops = &clk_ops_branch,
3000 CLK_INIT(camss_cci_cci_clk.c),
3001 },
3002};
3003
3004static struct branch_clk camss_csi0_ahb_clk = {
3005 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003006 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003007 .base = &virt_bases[MMSS_BASE],
3008 .c = {
3009 .dbg_name = "camss_csi0_ahb_clk",
3010 .ops = &clk_ops_branch,
3011 CLK_INIT(camss_csi0_ahb_clk.c),
3012 },
3013};
3014
3015static struct branch_clk camss_csi0_clk = {
3016 .cbcr_reg = CAMSS_CSI0_CBCR,
3017 .parent = &csi0_clk_src.c,
3018 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003019 .base = &virt_bases[MMSS_BASE],
3020 .c = {
3021 .dbg_name = "camss_csi0_clk",
3022 .ops = &clk_ops_branch,
3023 CLK_INIT(camss_csi0_clk.c),
3024 },
3025};
3026
3027static struct branch_clk camss_csi0phy_clk = {
3028 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
3029 .parent = &csi0_clk_src.c,
3030 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003031 .base = &virt_bases[MMSS_BASE],
3032 .c = {
3033 .dbg_name = "camss_csi0phy_clk",
3034 .ops = &clk_ops_branch,
3035 CLK_INIT(camss_csi0phy_clk.c),
3036 },
3037};
3038
3039static struct branch_clk camss_csi0pix_clk = {
3040 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
3041 .parent = &csi0_clk_src.c,
3042 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003043 .base = &virt_bases[MMSS_BASE],
3044 .c = {
3045 .dbg_name = "camss_csi0pix_clk",
3046 .ops = &clk_ops_branch,
3047 CLK_INIT(camss_csi0pix_clk.c),
3048 },
3049};
3050
3051static struct branch_clk camss_csi0rdi_clk = {
3052 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
3053 .parent = &csi0_clk_src.c,
3054 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003055 .base = &virt_bases[MMSS_BASE],
3056 .c = {
3057 .dbg_name = "camss_csi0rdi_clk",
3058 .ops = &clk_ops_branch,
3059 CLK_INIT(camss_csi0rdi_clk.c),
3060 },
3061};
3062
3063static struct branch_clk camss_csi1_ahb_clk = {
3064 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003065 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003066 .base = &virt_bases[MMSS_BASE],
3067 .c = {
3068 .dbg_name = "camss_csi1_ahb_clk",
3069 .ops = &clk_ops_branch,
3070 CLK_INIT(camss_csi1_ahb_clk.c),
3071 },
3072};
3073
3074static struct branch_clk camss_csi1_clk = {
3075 .cbcr_reg = CAMSS_CSI1_CBCR,
3076 .parent = &csi1_clk_src.c,
3077 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003078 .base = &virt_bases[MMSS_BASE],
3079 .c = {
3080 .dbg_name = "camss_csi1_clk",
3081 .ops = &clk_ops_branch,
3082 CLK_INIT(camss_csi1_clk.c),
3083 },
3084};
3085
3086static struct branch_clk camss_csi1phy_clk = {
3087 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
3088 .parent = &csi1_clk_src.c,
3089 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003090 .base = &virt_bases[MMSS_BASE],
3091 .c = {
3092 .dbg_name = "camss_csi1phy_clk",
3093 .ops = &clk_ops_branch,
3094 CLK_INIT(camss_csi1phy_clk.c),
3095 },
3096};
3097
3098static struct branch_clk camss_csi1pix_clk = {
3099 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
3100 .parent = &csi1_clk_src.c,
3101 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003102 .base = &virt_bases[MMSS_BASE],
3103 .c = {
3104 .dbg_name = "camss_csi1pix_clk",
3105 .ops = &clk_ops_branch,
3106 CLK_INIT(camss_csi1pix_clk.c),
3107 },
3108};
3109
3110static struct branch_clk camss_csi1rdi_clk = {
3111 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
3112 .parent = &csi1_clk_src.c,
3113 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003114 .base = &virt_bases[MMSS_BASE],
3115 .c = {
3116 .dbg_name = "camss_csi1rdi_clk",
3117 .ops = &clk_ops_branch,
3118 CLK_INIT(camss_csi1rdi_clk.c),
3119 },
3120};
3121
3122static struct branch_clk camss_csi2_ahb_clk = {
3123 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003124 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003125 .base = &virt_bases[MMSS_BASE],
3126 .c = {
3127 .dbg_name = "camss_csi2_ahb_clk",
3128 .ops = &clk_ops_branch,
3129 CLK_INIT(camss_csi2_ahb_clk.c),
3130 },
3131};
3132
3133static struct branch_clk camss_csi2_clk = {
3134 .cbcr_reg = CAMSS_CSI2_CBCR,
3135 .parent = &csi2_clk_src.c,
3136 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003137 .base = &virt_bases[MMSS_BASE],
3138 .c = {
3139 .dbg_name = "camss_csi2_clk",
3140 .ops = &clk_ops_branch,
3141 CLK_INIT(camss_csi2_clk.c),
3142 },
3143};
3144
3145static struct branch_clk camss_csi2phy_clk = {
3146 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
3147 .parent = &csi2_clk_src.c,
3148 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003149 .base = &virt_bases[MMSS_BASE],
3150 .c = {
3151 .dbg_name = "camss_csi2phy_clk",
3152 .ops = &clk_ops_branch,
3153 CLK_INIT(camss_csi2phy_clk.c),
3154 },
3155};
3156
3157static struct branch_clk camss_csi2pix_clk = {
3158 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
3159 .parent = &csi2_clk_src.c,
3160 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003161 .base = &virt_bases[MMSS_BASE],
3162 .c = {
3163 .dbg_name = "camss_csi2pix_clk",
3164 .ops = &clk_ops_branch,
3165 CLK_INIT(camss_csi2pix_clk.c),
3166 },
3167};
3168
3169static struct branch_clk camss_csi2rdi_clk = {
3170 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
3171 .parent = &csi2_clk_src.c,
3172 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003173 .base = &virt_bases[MMSS_BASE],
3174 .c = {
3175 .dbg_name = "camss_csi2rdi_clk",
3176 .ops = &clk_ops_branch,
3177 CLK_INIT(camss_csi2rdi_clk.c),
3178 },
3179};
3180
3181static struct branch_clk camss_csi3_ahb_clk = {
3182 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003183 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003184 .base = &virt_bases[MMSS_BASE],
3185 .c = {
3186 .dbg_name = "camss_csi3_ahb_clk",
3187 .ops = &clk_ops_branch,
3188 CLK_INIT(camss_csi3_ahb_clk.c),
3189 },
3190};
3191
3192static struct branch_clk camss_csi3_clk = {
3193 .cbcr_reg = CAMSS_CSI3_CBCR,
3194 .parent = &csi3_clk_src.c,
3195 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003196 .base = &virt_bases[MMSS_BASE],
3197 .c = {
3198 .dbg_name = "camss_csi3_clk",
3199 .ops = &clk_ops_branch,
3200 CLK_INIT(camss_csi3_clk.c),
3201 },
3202};
3203
3204static struct branch_clk camss_csi3phy_clk = {
3205 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
3206 .parent = &csi3_clk_src.c,
3207 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003208 .base = &virt_bases[MMSS_BASE],
3209 .c = {
3210 .dbg_name = "camss_csi3phy_clk",
3211 .ops = &clk_ops_branch,
3212 CLK_INIT(camss_csi3phy_clk.c),
3213 },
3214};
3215
3216static struct branch_clk camss_csi3pix_clk = {
3217 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
3218 .parent = &csi3_clk_src.c,
3219 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003220 .base = &virt_bases[MMSS_BASE],
3221 .c = {
3222 .dbg_name = "camss_csi3pix_clk",
3223 .ops = &clk_ops_branch,
3224 CLK_INIT(camss_csi3pix_clk.c),
3225 },
3226};
3227
3228static struct branch_clk camss_csi3rdi_clk = {
3229 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
3230 .parent = &csi3_clk_src.c,
3231 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003232 .base = &virt_bases[MMSS_BASE],
3233 .c = {
3234 .dbg_name = "camss_csi3rdi_clk",
3235 .ops = &clk_ops_branch,
3236 CLK_INIT(camss_csi3rdi_clk.c),
3237 },
3238};
3239
3240static struct branch_clk camss_csi_vfe0_clk = {
3241 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
3242 .parent = &vfe0_clk_src.c,
3243 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003244 .base = &virt_bases[MMSS_BASE],
3245 .c = {
3246 .dbg_name = "camss_csi_vfe0_clk",
3247 .ops = &clk_ops_branch,
3248 CLK_INIT(camss_csi_vfe0_clk.c),
3249 },
3250};
3251
3252static struct branch_clk camss_csi_vfe1_clk = {
3253 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
3254 .parent = &vfe1_clk_src.c,
3255 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003256 .base = &virt_bases[MMSS_BASE],
3257 .c = {
3258 .dbg_name = "camss_csi_vfe1_clk",
3259 .ops = &clk_ops_branch,
3260 CLK_INIT(camss_csi_vfe1_clk.c),
3261 },
3262};
3263
3264static struct branch_clk camss_gp0_clk = {
3265 .cbcr_reg = CAMSS_GP0_CBCR,
3266 .parent = &mmss_gp0_clk_src.c,
3267 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003268 .base = &virt_bases[MMSS_BASE],
3269 .c = {
3270 .dbg_name = "camss_gp0_clk",
3271 .ops = &clk_ops_branch,
3272 CLK_INIT(camss_gp0_clk.c),
3273 },
3274};
3275
3276static struct branch_clk camss_gp1_clk = {
3277 .cbcr_reg = CAMSS_GP1_CBCR,
3278 .parent = &mmss_gp1_clk_src.c,
3279 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003280 .base = &virt_bases[MMSS_BASE],
3281 .c = {
3282 .dbg_name = "camss_gp1_clk",
3283 .ops = &clk_ops_branch,
3284 CLK_INIT(camss_gp1_clk.c),
3285 },
3286};
3287
3288static struct branch_clk camss_ispif_ahb_clk = {
3289 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003290 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003291 .base = &virt_bases[MMSS_BASE],
3292 .c = {
3293 .dbg_name = "camss_ispif_ahb_clk",
3294 .ops = &clk_ops_branch,
3295 CLK_INIT(camss_ispif_ahb_clk.c),
3296 },
3297};
3298
3299static struct branch_clk camss_jpeg_jpeg0_clk = {
3300 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
3301 .parent = &jpeg0_clk_src.c,
3302 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003303 .base = &virt_bases[MMSS_BASE],
3304 .c = {
3305 .dbg_name = "camss_jpeg_jpeg0_clk",
3306 .ops = &clk_ops_branch,
3307 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3308 },
3309};
3310
3311static struct branch_clk camss_jpeg_jpeg1_clk = {
3312 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
3313 .parent = &jpeg1_clk_src.c,
3314 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003315 .base = &virt_bases[MMSS_BASE],
3316 .c = {
3317 .dbg_name = "camss_jpeg_jpeg1_clk",
3318 .ops = &clk_ops_branch,
3319 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3320 },
3321};
3322
3323static struct branch_clk camss_jpeg_jpeg2_clk = {
3324 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
3325 .parent = &jpeg2_clk_src.c,
3326 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003327 .base = &virt_bases[MMSS_BASE],
3328 .c = {
3329 .dbg_name = "camss_jpeg_jpeg2_clk",
3330 .ops = &clk_ops_branch,
3331 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3332 },
3333};
3334
3335static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3336 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003337 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003338 .base = &virt_bases[MMSS_BASE],
3339 .c = {
3340 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3341 .ops = &clk_ops_branch,
3342 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3343 },
3344};
3345
3346static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3347 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
3348 .parent = &axi_clk_src.c,
3349 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003350 .base = &virt_bases[MMSS_BASE],
3351 .c = {
3352 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3353 .ops = &clk_ops_branch,
3354 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3355 },
3356};
3357
3358static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3359 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003360 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003361 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003362 .base = &virt_bases[MMSS_BASE],
3363 .c = {
3364 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3365 .ops = &clk_ops_branch,
3366 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3367 },
3368};
3369
3370static struct branch_clk camss_mclk0_clk = {
3371 .cbcr_reg = CAMSS_MCLK0_CBCR,
3372 .parent = &mclk0_clk_src.c,
3373 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003374 .base = &virt_bases[MMSS_BASE],
3375 .c = {
3376 .dbg_name = "camss_mclk0_clk",
3377 .ops = &clk_ops_branch,
3378 CLK_INIT(camss_mclk0_clk.c),
3379 },
3380};
3381
3382static struct branch_clk camss_mclk1_clk = {
3383 .cbcr_reg = CAMSS_MCLK1_CBCR,
3384 .parent = &mclk1_clk_src.c,
3385 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003386 .base = &virt_bases[MMSS_BASE],
3387 .c = {
3388 .dbg_name = "camss_mclk1_clk",
3389 .ops = &clk_ops_branch,
3390 CLK_INIT(camss_mclk1_clk.c),
3391 },
3392};
3393
3394static struct branch_clk camss_mclk2_clk = {
3395 .cbcr_reg = CAMSS_MCLK2_CBCR,
3396 .parent = &mclk2_clk_src.c,
3397 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003398 .base = &virt_bases[MMSS_BASE],
3399 .c = {
3400 .dbg_name = "camss_mclk2_clk",
3401 .ops = &clk_ops_branch,
3402 CLK_INIT(camss_mclk2_clk.c),
3403 },
3404};
3405
3406static struct branch_clk camss_mclk3_clk = {
3407 .cbcr_reg = CAMSS_MCLK3_CBCR,
3408 .parent = &mclk3_clk_src.c,
3409 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003410 .base = &virt_bases[MMSS_BASE],
3411 .c = {
3412 .dbg_name = "camss_mclk3_clk",
3413 .ops = &clk_ops_branch,
3414 CLK_INIT(camss_mclk3_clk.c),
3415 },
3416};
3417
3418static struct branch_clk camss_micro_ahb_clk = {
3419 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003420 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003421 .base = &virt_bases[MMSS_BASE],
3422 .c = {
3423 .dbg_name = "camss_micro_ahb_clk",
3424 .ops = &clk_ops_branch,
3425 CLK_INIT(camss_micro_ahb_clk.c),
3426 },
3427};
3428
3429static struct branch_clk camss_phy0_csi0phytimer_clk = {
3430 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
3431 .parent = &csi0phytimer_clk_src.c,
3432 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003433 .base = &virt_bases[MMSS_BASE],
3434 .c = {
3435 .dbg_name = "camss_phy0_csi0phytimer_clk",
3436 .ops = &clk_ops_branch,
3437 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3438 },
3439};
3440
3441static struct branch_clk camss_phy1_csi1phytimer_clk = {
3442 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
3443 .parent = &csi1phytimer_clk_src.c,
3444 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003445 .base = &virt_bases[MMSS_BASE],
3446 .c = {
3447 .dbg_name = "camss_phy1_csi1phytimer_clk",
3448 .ops = &clk_ops_branch,
3449 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3450 },
3451};
3452
3453static struct branch_clk camss_phy2_csi2phytimer_clk = {
3454 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
3455 .parent = &csi2phytimer_clk_src.c,
3456 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003457 .base = &virt_bases[MMSS_BASE],
3458 .c = {
3459 .dbg_name = "camss_phy2_csi2phytimer_clk",
3460 .ops = &clk_ops_branch,
3461 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3462 },
3463};
3464
3465static struct branch_clk camss_top_ahb_clk = {
3466 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003467 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003468 .base = &virt_bases[MMSS_BASE],
3469 .c = {
3470 .dbg_name = "camss_top_ahb_clk",
3471 .ops = &clk_ops_branch,
3472 CLK_INIT(camss_top_ahb_clk.c),
3473 },
3474};
3475
3476static struct branch_clk camss_vfe_cpp_ahb_clk = {
3477 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003478 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003479 .base = &virt_bases[MMSS_BASE],
3480 .c = {
3481 .dbg_name = "camss_vfe_cpp_ahb_clk",
3482 .ops = &clk_ops_branch,
3483 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3484 },
3485};
3486
3487static struct branch_clk camss_vfe_cpp_clk = {
3488 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
3489 .parent = &cpp_clk_src.c,
3490 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003491 .base = &virt_bases[MMSS_BASE],
3492 .c = {
3493 .dbg_name = "camss_vfe_cpp_clk",
3494 .ops = &clk_ops_branch,
3495 CLK_INIT(camss_vfe_cpp_clk.c),
3496 },
3497};
3498
3499static struct branch_clk camss_vfe_vfe0_clk = {
3500 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
3501 .parent = &vfe0_clk_src.c,
3502 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003503 .base = &virt_bases[MMSS_BASE],
3504 .c = {
3505 .dbg_name = "camss_vfe_vfe0_clk",
3506 .ops = &clk_ops_branch,
3507 CLK_INIT(camss_vfe_vfe0_clk.c),
3508 },
3509};
3510
3511static struct branch_clk camss_vfe_vfe1_clk = {
3512 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
3513 .parent = &vfe1_clk_src.c,
3514 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003515 .base = &virt_bases[MMSS_BASE],
3516 .c = {
3517 .dbg_name = "camss_vfe_vfe1_clk",
3518 .ops = &clk_ops_branch,
3519 CLK_INIT(camss_vfe_vfe1_clk.c),
3520 },
3521};
3522
3523static struct branch_clk camss_vfe_vfe_ahb_clk = {
3524 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003525 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003526 .base = &virt_bases[MMSS_BASE],
3527 .c = {
3528 .dbg_name = "camss_vfe_vfe_ahb_clk",
3529 .ops = &clk_ops_branch,
3530 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3531 },
3532};
3533
3534static struct branch_clk camss_vfe_vfe_axi_clk = {
3535 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
3536 .parent = &axi_clk_src.c,
3537 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003538 .base = &virt_bases[MMSS_BASE],
3539 .c = {
3540 .dbg_name = "camss_vfe_vfe_axi_clk",
3541 .ops = &clk_ops_branch,
3542 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3543 },
3544};
3545
3546static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3547 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003548 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003549 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003550 .base = &virt_bases[MMSS_BASE],
3551 .c = {
3552 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3553 .ops = &clk_ops_branch,
3554 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3555 },
3556};
3557
3558static struct branch_clk mdss_ahb_clk = {
3559 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003560 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003561 .base = &virt_bases[MMSS_BASE],
3562 .c = {
3563 .dbg_name = "mdss_ahb_clk",
3564 .ops = &clk_ops_branch,
3565 CLK_INIT(mdss_ahb_clk.c),
3566 },
3567};
3568
3569static struct branch_clk mdss_axi_clk = {
3570 .cbcr_reg = MDSS_AXI_CBCR,
3571 .parent = &axi_clk_src.c,
3572 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003573 .base = &virt_bases[MMSS_BASE],
3574 .c = {
3575 .dbg_name = "mdss_axi_clk",
3576 .ops = &clk_ops_branch,
3577 CLK_INIT(mdss_axi_clk.c),
3578 },
3579};
3580
3581static struct branch_clk mdss_byte0_clk = {
3582 .cbcr_reg = MDSS_BYTE0_CBCR,
3583 .parent = &byte0_clk_src.c,
3584 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003585 .base = &virt_bases[MMSS_BASE],
3586 .c = {
3587 .dbg_name = "mdss_byte0_clk",
3588 .ops = &clk_ops_branch,
3589 CLK_INIT(mdss_byte0_clk.c),
3590 },
3591};
3592
3593static struct branch_clk mdss_byte1_clk = {
3594 .cbcr_reg = MDSS_BYTE1_CBCR,
3595 .parent = &byte1_clk_src.c,
3596 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003597 .base = &virt_bases[MMSS_BASE],
3598 .c = {
3599 .dbg_name = "mdss_byte1_clk",
3600 .ops = &clk_ops_branch,
3601 CLK_INIT(mdss_byte1_clk.c),
3602 },
3603};
3604
3605static struct branch_clk mdss_edpaux_clk = {
3606 .cbcr_reg = MDSS_EDPAUX_CBCR,
3607 .parent = &edpaux_clk_src.c,
3608 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003609 .base = &virt_bases[MMSS_BASE],
3610 .c = {
3611 .dbg_name = "mdss_edpaux_clk",
3612 .ops = &clk_ops_branch,
3613 CLK_INIT(mdss_edpaux_clk.c),
3614 },
3615};
3616
3617static struct branch_clk mdss_edplink_clk = {
3618 .cbcr_reg = MDSS_EDPLINK_CBCR,
3619 .parent = &edplink_clk_src.c,
3620 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003621 .base = &virt_bases[MMSS_BASE],
3622 .c = {
3623 .dbg_name = "mdss_edplink_clk",
3624 .ops = &clk_ops_branch,
3625 CLK_INIT(mdss_edplink_clk.c),
3626 },
3627};
3628
3629static struct branch_clk mdss_edppixel_clk = {
3630 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
3631 .parent = &edppixel_clk_src.c,
3632 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003633 .base = &virt_bases[MMSS_BASE],
3634 .c = {
3635 .dbg_name = "mdss_edppixel_clk",
3636 .ops = &clk_ops_branch,
3637 CLK_INIT(mdss_edppixel_clk.c),
3638 },
3639};
3640
3641static struct branch_clk mdss_esc0_clk = {
3642 .cbcr_reg = MDSS_ESC0_CBCR,
3643 .parent = &esc0_clk_src.c,
3644 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003645 .base = &virt_bases[MMSS_BASE],
3646 .c = {
3647 .dbg_name = "mdss_esc0_clk",
3648 .ops = &clk_ops_branch,
3649 CLK_INIT(mdss_esc0_clk.c),
3650 },
3651};
3652
3653static struct branch_clk mdss_esc1_clk = {
3654 .cbcr_reg = MDSS_ESC1_CBCR,
3655 .parent = &esc1_clk_src.c,
3656 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003657 .base = &virt_bases[MMSS_BASE],
3658 .c = {
3659 .dbg_name = "mdss_esc1_clk",
3660 .ops = &clk_ops_branch,
3661 CLK_INIT(mdss_esc1_clk.c),
3662 },
3663};
3664
3665static struct branch_clk mdss_extpclk_clk = {
3666 .cbcr_reg = MDSS_EXTPCLK_CBCR,
3667 .parent = &extpclk_clk_src.c,
3668 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003669 .base = &virt_bases[MMSS_BASE],
3670 .c = {
3671 .dbg_name = "mdss_extpclk_clk",
3672 .ops = &clk_ops_branch,
3673 CLK_INIT(mdss_extpclk_clk.c),
3674 },
3675};
3676
3677static struct branch_clk mdss_hdmi_ahb_clk = {
3678 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003679 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003680 .base = &virt_bases[MMSS_BASE],
3681 .c = {
3682 .dbg_name = "mdss_hdmi_ahb_clk",
3683 .ops = &clk_ops_branch,
3684 CLK_INIT(mdss_hdmi_ahb_clk.c),
3685 },
3686};
3687
3688static struct branch_clk mdss_hdmi_clk = {
3689 .cbcr_reg = MDSS_HDMI_CBCR,
3690 .parent = &hdmi_clk_src.c,
3691 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003692 .base = &virt_bases[MMSS_BASE],
3693 .c = {
3694 .dbg_name = "mdss_hdmi_clk",
3695 .ops = &clk_ops_branch,
3696 CLK_INIT(mdss_hdmi_clk.c),
3697 },
3698};
3699
3700static struct branch_clk mdss_mdp_clk = {
3701 .cbcr_reg = MDSS_MDP_CBCR,
3702 .parent = &mdp_clk_src.c,
3703 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003704 .base = &virt_bases[MMSS_BASE],
3705 .c = {
3706 .dbg_name = "mdss_mdp_clk",
3707 .ops = &clk_ops_branch,
3708 CLK_INIT(mdss_mdp_clk.c),
3709 },
3710};
3711
3712static struct branch_clk mdss_mdp_lut_clk = {
3713 .cbcr_reg = MDSS_MDP_LUT_CBCR,
3714 .parent = &mdp_clk_src.c,
3715 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003716 .base = &virt_bases[MMSS_BASE],
3717 .c = {
3718 .dbg_name = "mdss_mdp_lut_clk",
3719 .ops = &clk_ops_branch,
3720 CLK_INIT(mdss_mdp_lut_clk.c),
3721 },
3722};
3723
3724static struct branch_clk mdss_pclk0_clk = {
3725 .cbcr_reg = MDSS_PCLK0_CBCR,
3726 .parent = &pclk0_clk_src.c,
3727 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003728 .base = &virt_bases[MMSS_BASE],
3729 .c = {
3730 .dbg_name = "mdss_pclk0_clk",
3731 .ops = &clk_ops_branch,
3732 CLK_INIT(mdss_pclk0_clk.c),
3733 },
3734};
3735
3736static struct branch_clk mdss_pclk1_clk = {
3737 .cbcr_reg = MDSS_PCLK1_CBCR,
3738 .parent = &pclk1_clk_src.c,
3739 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003740 .base = &virt_bases[MMSS_BASE],
3741 .c = {
3742 .dbg_name = "mdss_pclk1_clk",
3743 .ops = &clk_ops_branch,
3744 CLK_INIT(mdss_pclk1_clk.c),
3745 },
3746};
3747
3748static struct branch_clk mdss_vsync_clk = {
3749 .cbcr_reg = MDSS_VSYNC_CBCR,
3750 .parent = &vsync_clk_src.c,
3751 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003752 .base = &virt_bases[MMSS_BASE],
3753 .c = {
3754 .dbg_name = "mdss_vsync_clk",
3755 .ops = &clk_ops_branch,
3756 CLK_INIT(mdss_vsync_clk.c),
3757 },
3758};
3759
3760static struct branch_clk mmss_misc_ahb_clk = {
3761 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003762 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003763 .base = &virt_bases[MMSS_BASE],
3764 .c = {
3765 .dbg_name = "mmss_misc_ahb_clk",
3766 .ops = &clk_ops_branch,
3767 CLK_INIT(mmss_misc_ahb_clk.c),
3768 },
3769};
3770
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003771static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
3772 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003773 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003774 .base = &virt_bases[MMSS_BASE],
3775 .c = {
3776 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
3777 .ops = &clk_ops_branch,
3778 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
3779 },
3780};
3781
3782static struct branch_clk mmss_mmssnoc_axi_clk = {
3783 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
3784 .parent = &axi_clk_src.c,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003785 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003786 .base = &virt_bases[MMSS_BASE],
3787 .c = {
3788 .dbg_name = "mmss_mmssnoc_axi_clk",
3789 .ops = &clk_ops_branch,
3790 CLK_INIT(mmss_mmssnoc_axi_clk.c),
3791 },
3792};
3793
3794static struct branch_clk mmss_s0_axi_clk = {
3795 .cbcr_reg = MMSS_S0_AXI_CBCR,
3796 .parent = &axi_clk_src.c,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003797 /* The bus driver needs set_rate to go through to the parent */
3798 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003799 .base = &virt_bases[MMSS_BASE],
3800 .c = {
3801 .dbg_name = "mmss_s0_axi_clk",
3802 .ops = &clk_ops_branch,
3803 CLK_INIT(mmss_s0_axi_clk.c),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003804 .depends = &mmss_mmssnoc_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003805 },
3806};
3807
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003808struct branch_clk ocmemnoc_clk = {
3809 .cbcr_reg = OCMEMNOC_CBCR,
3810 .parent = &ocmemnoc_clk_src.c,
3811 .has_sibling = 0,
3812 .bcr_reg = 0x50b0,
3813 .base = &virt_bases[MMSS_BASE],
3814 .c = {
3815 .dbg_name = "ocmemnoc_clk",
3816 .ops = &clk_ops_branch,
3817 CLK_INIT(ocmemnoc_clk.c),
3818 },
3819};
3820
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07003821struct branch_clk ocmemcx_ocmemnoc_clk = {
3822 .cbcr_reg = OCMEMCX_OCMEMNOC_CBCR,
3823 .parent = &ocmemnoc_clk_src.c,
3824 .has_sibling = 1,
3825 .base = &virt_bases[MMSS_BASE],
3826 .c = {
3827 .dbg_name = "ocmemcx_ocmemnoc_clk",
3828 .ops = &clk_ops_branch,
3829 CLK_INIT(ocmemcx_ocmemnoc_clk.c),
3830 },
3831};
3832
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003833static struct branch_clk venus0_ahb_clk = {
3834 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003835 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003836 .base = &virt_bases[MMSS_BASE],
3837 .c = {
3838 .dbg_name = "venus0_ahb_clk",
3839 .ops = &clk_ops_branch,
3840 CLK_INIT(venus0_ahb_clk.c),
3841 },
3842};
3843
3844static struct branch_clk venus0_axi_clk = {
3845 .cbcr_reg = VENUS0_AXI_CBCR,
3846 .parent = &axi_clk_src.c,
3847 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003848 .base = &virt_bases[MMSS_BASE],
3849 .c = {
3850 .dbg_name = "venus0_axi_clk",
3851 .ops = &clk_ops_branch,
3852 CLK_INIT(venus0_axi_clk.c),
3853 },
3854};
3855
3856static struct branch_clk venus0_ocmemnoc_clk = {
3857 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003858 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003859 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003860 .base = &virt_bases[MMSS_BASE],
3861 .c = {
3862 .dbg_name = "venus0_ocmemnoc_clk",
3863 .ops = &clk_ops_branch,
3864 CLK_INIT(venus0_ocmemnoc_clk.c),
3865 },
3866};
3867
3868static struct branch_clk venus0_vcodec0_clk = {
3869 .cbcr_reg = VENUS0_VCODEC0_CBCR,
3870 .parent = &vcodec0_clk_src.c,
3871 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003872 .base = &virt_bases[MMSS_BASE],
3873 .c = {
3874 .dbg_name = "venus0_vcodec0_clk",
3875 .ops = &clk_ops_branch,
3876 CLK_INIT(venus0_vcodec0_clk.c),
3877 },
3878};
3879
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003880static struct branch_clk oxilicx_axi_clk = {
3881 .cbcr_reg = OXILICX_AXI_CBCR,
3882 .parent = &axi_clk_src.c,
3883 .has_sibling = 1,
3884 .base = &virt_bases[MMSS_BASE],
3885 .c = {
3886 .dbg_name = "oxilicx_axi_clk",
3887 .ops = &clk_ops_branch,
3888 CLK_INIT(oxilicx_axi_clk.c),
3889 },
3890};
3891
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003892static struct branch_clk oxili_gfx3d_clk = {
3893 .cbcr_reg = OXILI_GFX3D_CBCR,
Vikram Mulukutla73081142012-08-03 15:57:47 -07003894 .parent = &ocmemgx_gfx3d_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003895 .base = &virt_bases[MMSS_BASE],
3896 .c = {
3897 .dbg_name = "oxili_gfx3d_clk",
3898 .ops = &clk_ops_branch,
3899 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003900 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003901 },
3902};
3903
3904static struct branch_clk oxilicx_ahb_clk = {
3905 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003906 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003907 .base = &virt_bases[MMSS_BASE],
3908 .c = {
3909 .dbg_name = "oxilicx_ahb_clk",
3910 .ops = &clk_ops_branch,
3911 CLK_INIT(oxilicx_ahb_clk.c),
3912 },
3913};
3914
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003915static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = {
Vikram Mulukutla94d531c2012-08-11 18:50:27 -07003916 F_LPASS(24576000, lpapll0, 4, 1, 5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003917 F_END
3918};
3919
3920static struct rcg_clk audio_core_slimbus_core_clk_src = {
3921 .cmd_rcgr_reg = SLIMBUS_CMD_RCGR,
3922 .set_rate = set_rate_mnd,
3923 .freq_tbl = ftbl_audio_core_slimbus_core_clock,
3924 .current_freq = &rcg_dummy_freq,
3925 .base = &virt_bases[LPASS_BASE],
3926 .c = {
3927 .dbg_name = "audio_core_slimbus_core_clk_src",
3928 .ops = &clk_ops_rcg_mnd,
3929 VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000),
3930 CLK_INIT(audio_core_slimbus_core_clk_src.c),
3931 },
3932};
3933
3934static struct branch_clk audio_core_slimbus_core_clk = {
3935 .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR,
3936 .parent = &audio_core_slimbus_core_clk_src.c,
3937 .base = &virt_bases[LPASS_BASE],
3938 .c = {
3939 .dbg_name = "audio_core_slimbus_core_clk",
3940 .ops = &clk_ops_branch,
3941 CLK_INIT(audio_core_slimbus_core_clk.c),
3942 },
3943};
3944
3945static struct branch_clk audio_core_slimbus_lfabif_clk = {
3946 .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR,
3947 .has_sibling = 1,
3948 .base = &virt_bases[LPASS_BASE],
3949 .c = {
3950 .dbg_name = "audio_core_slimbus_lfabif_clk",
3951 .ops = &clk_ops_branch,
3952 CLK_INIT(audio_core_slimbus_lfabif_clk.c),
3953 },
3954};
3955
3956static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = {
3957 F_LPASS( 512000, lpapll0, 16, 1, 60),
3958 F_LPASS( 768000, lpapll0, 16, 1, 40),
3959 F_LPASS( 1024000, lpapll0, 16, 1, 30),
Vikram Mulukutla27da8de2012-08-09 19:28:51 -07003960 F_LPASS( 1536000, lpapll0, 16, 1, 20),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003961 F_LPASS( 2048000, lpapll0, 16, 1, 15),
3962 F_LPASS( 3072000, lpapll0, 16, 1, 10),
3963 F_LPASS( 4096000, lpapll0, 15, 1, 8),
3964 F_LPASS( 6144000, lpapll0, 10, 1, 8),
3965 F_LPASS( 8192000, lpapll0, 15, 1, 4),
3966 F_LPASS(12288000, lpapll0, 10, 1, 4),
3967 F_END
3968};
3969
3970static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = {
3971 .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR,
3972 .set_rate = set_rate_mnd,
3973 .freq_tbl = ftbl_audio_core_lpaif_clock,
3974 .current_freq = &rcg_dummy_freq,
3975 .base = &virt_bases[LPASS_BASE],
3976 .c = {
3977 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3978 .ops = &clk_ops_rcg_mnd,
3979 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3980 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3981 },
3982};
3983
3984static struct rcg_clk audio_core_lpaif_pri_clk_src = {
3985 .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR,
3986 .set_rate = set_rate_mnd,
3987 .freq_tbl = ftbl_audio_core_lpaif_clock,
3988 .current_freq = &rcg_dummy_freq,
3989 .base = &virt_bases[LPASS_BASE],
3990 .c = {
3991 .dbg_name = "audio_core_lpaif_pri_clk_src",
3992 .ops = &clk_ops_rcg_mnd,
3993 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3994 CLK_INIT(audio_core_lpaif_pri_clk_src.c),
3995 },
3996};
3997
3998static struct rcg_clk audio_core_lpaif_sec_clk_src = {
3999 .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR,
4000 .set_rate = set_rate_mnd,
4001 .freq_tbl = ftbl_audio_core_lpaif_clock,
4002 .current_freq = &rcg_dummy_freq,
4003 .base = &virt_bases[LPASS_BASE],
4004 .c = {
4005 .dbg_name = "audio_core_lpaif_sec_clk_src",
4006 .ops = &clk_ops_rcg_mnd,
4007 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4008 CLK_INIT(audio_core_lpaif_sec_clk_src.c),
4009 },
4010};
4011
4012static struct rcg_clk audio_core_lpaif_ter_clk_src = {
4013 .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR,
4014 .set_rate = set_rate_mnd,
4015 .freq_tbl = ftbl_audio_core_lpaif_clock,
4016 .current_freq = &rcg_dummy_freq,
4017 .base = &virt_bases[LPASS_BASE],
4018 .c = {
4019 .dbg_name = "audio_core_lpaif_ter_clk_src",
4020 .ops = &clk_ops_rcg_mnd,
4021 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4022 CLK_INIT(audio_core_lpaif_ter_clk_src.c),
4023 },
4024};
4025
4026static struct rcg_clk audio_core_lpaif_quad_clk_src = {
4027 .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR,
4028 .set_rate = set_rate_mnd,
4029 .freq_tbl = ftbl_audio_core_lpaif_clock,
4030 .current_freq = &rcg_dummy_freq,
4031 .base = &virt_bases[LPASS_BASE],
4032 .c = {
4033 .dbg_name = "audio_core_lpaif_quad_clk_src",
4034 .ops = &clk_ops_rcg_mnd,
4035 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4036 CLK_INIT(audio_core_lpaif_quad_clk_src.c),
4037 },
4038};
4039
4040static struct rcg_clk audio_core_lpaif_pcm0_clk_src = {
4041 .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR,
4042 .set_rate = set_rate_mnd,
4043 .freq_tbl = ftbl_audio_core_lpaif_clock,
4044 .current_freq = &rcg_dummy_freq,
4045 .base = &virt_bases[LPASS_BASE],
4046 .c = {
4047 .dbg_name = "audio_core_lpaif_pcm0_clk_src",
4048 .ops = &clk_ops_rcg_mnd,
4049 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4050 CLK_INIT(audio_core_lpaif_pcm0_clk_src.c),
4051 },
4052};
4053
4054static struct rcg_clk audio_core_lpaif_pcm1_clk_src = {
4055 .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR,
4056 .set_rate = set_rate_mnd,
4057 .freq_tbl = ftbl_audio_core_lpaif_clock,
4058 .current_freq = &rcg_dummy_freq,
4059 .base = &virt_bases[LPASS_BASE],
4060 .c = {
4061 .dbg_name = "audio_core_lpaif_pcm1_clk_src",
4062 .ops = &clk_ops_rcg_mnd,
4063 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4064 CLK_INIT(audio_core_lpaif_pcm1_clk_src.c),
4065 },
4066};
4067
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004068struct rcg_clk audio_core_lpaif_pcmoe_clk_src = {
4069 .cmd_rcgr_reg = LPAIF_PCMOE_CMD_RCGR,
4070 .set_rate = set_rate_mnd,
4071 .freq_tbl = ftbl_audio_core_lpaif_clock,
4072 .current_freq = &rcg_dummy_freq,
4073 .base = &virt_bases[LPASS_BASE],
4074 .c = {
4075 .dbg_name = "audio_core_lpaif_pcmoe_clk_src",
4076 .ops = &clk_ops_rcg_mnd,
4077 VDD_DIG_FMAX_MAP1(LOW, 12290000),
4078 CLK_INIT(audio_core_lpaif_pcmoe_clk_src.c),
4079 },
4080};
4081
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004082static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = {
4083 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR,
4084 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4085 .has_sibling = 1,
4086 .base = &virt_bases[LPASS_BASE],
4087 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004088 .dbg_name = "audio_core_lpaif_codec_spkr_osr_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004089 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004090 CLK_INIT(audio_core_lpaif_codec_spkr_osr_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004091 },
4092};
4093
4094static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = {
4095 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004096 .has_sibling = 1,
4097 .base = &virt_bases[LPASS_BASE],
4098 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004099 .dbg_name = "audio_core_lpaif_codec_spkr_ebit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004100 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004101 CLK_INIT(audio_core_lpaif_codec_spkr_ebit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004102 },
4103};
4104
4105static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = {
4106 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR,
4107 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4108 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004109 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004110 .base = &virt_bases[LPASS_BASE],
4111 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004112 .dbg_name = "audio_core_lpaif_codec_spkr_ibit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004113 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004114 CLK_INIT(audio_core_lpaif_codec_spkr_ibit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004115 },
4116};
4117
4118static struct branch_clk audio_core_lpaif_pri_osr_clk = {
4119 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR,
4120 .parent = &audio_core_lpaif_pri_clk_src.c,
4121 .has_sibling = 1,
4122 .base = &virt_bases[LPASS_BASE],
4123 .c = {
4124 .dbg_name = "audio_core_lpaif_pri_osr_clk",
4125 .ops = &clk_ops_branch,
4126 CLK_INIT(audio_core_lpaif_pri_osr_clk.c),
4127 },
4128};
4129
4130static struct branch_clk audio_core_lpaif_pri_ebit_clk = {
4131 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004132 .has_sibling = 1,
4133 .base = &virt_bases[LPASS_BASE],
4134 .c = {
4135 .dbg_name = "audio_core_lpaif_pri_ebit_clk",
4136 .ops = &clk_ops_branch,
4137 CLK_INIT(audio_core_lpaif_pri_ebit_clk.c),
4138 },
4139};
4140
4141static struct branch_clk audio_core_lpaif_pri_ibit_clk = {
4142 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR,
4143 .parent = &audio_core_lpaif_pri_clk_src.c,
4144 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004145 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004146 .base = &virt_bases[LPASS_BASE],
4147 .c = {
4148 .dbg_name = "audio_core_lpaif_pri_ibit_clk",
4149 .ops = &clk_ops_branch,
4150 CLK_INIT(audio_core_lpaif_pri_ibit_clk.c),
4151 },
4152};
4153
4154static struct branch_clk audio_core_lpaif_sec_osr_clk = {
4155 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR,
4156 .parent = &audio_core_lpaif_sec_clk_src.c,
4157 .has_sibling = 1,
4158 .base = &virt_bases[LPASS_BASE],
4159 .c = {
4160 .dbg_name = "audio_core_lpaif_sec_osr_clk",
4161 .ops = &clk_ops_branch,
4162 CLK_INIT(audio_core_lpaif_sec_osr_clk.c),
4163 },
4164};
4165
4166static struct branch_clk audio_core_lpaif_sec_ebit_clk = {
4167 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004168 .has_sibling = 1,
4169 .base = &virt_bases[LPASS_BASE],
4170 .c = {
4171 .dbg_name = "audio_core_lpaif_sec_ebit_clk",
4172 .ops = &clk_ops_branch,
4173 CLK_INIT(audio_core_lpaif_sec_ebit_clk.c),
4174 },
4175};
4176
4177static struct branch_clk audio_core_lpaif_sec_ibit_clk = {
4178 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR,
4179 .parent = &audio_core_lpaif_sec_clk_src.c,
4180 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004181 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004182 .base = &virt_bases[LPASS_BASE],
4183 .c = {
4184 .dbg_name = "audio_core_lpaif_sec_ibit_clk",
4185 .ops = &clk_ops_branch,
4186 CLK_INIT(audio_core_lpaif_sec_ibit_clk.c),
4187 },
4188};
4189
4190static struct branch_clk audio_core_lpaif_ter_osr_clk = {
4191 .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR,
4192 .parent = &audio_core_lpaif_ter_clk_src.c,
4193 .has_sibling = 1,
4194 .base = &virt_bases[LPASS_BASE],
4195 .c = {
4196 .dbg_name = "audio_core_lpaif_ter_osr_clk",
4197 .ops = &clk_ops_branch,
4198 CLK_INIT(audio_core_lpaif_ter_osr_clk.c),
4199 },
4200};
4201
4202static struct branch_clk audio_core_lpaif_ter_ebit_clk = {
4203 .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004204 .has_sibling = 1,
4205 .base = &virt_bases[LPASS_BASE],
4206 .c = {
4207 .dbg_name = "audio_core_lpaif_ter_ebit_clk",
4208 .ops = &clk_ops_branch,
4209 CLK_INIT(audio_core_lpaif_ter_ebit_clk.c),
4210 },
4211};
4212
4213static struct branch_clk audio_core_lpaif_ter_ibit_clk = {
4214 .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR,
4215 .parent = &audio_core_lpaif_ter_clk_src.c,
4216 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004217 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004218 .base = &virt_bases[LPASS_BASE],
4219 .c = {
4220 .dbg_name = "audio_core_lpaif_ter_ibit_clk",
4221 .ops = &clk_ops_branch,
4222 CLK_INIT(audio_core_lpaif_ter_ibit_clk.c),
4223 },
4224};
4225
4226static struct branch_clk audio_core_lpaif_quad_osr_clk = {
4227 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR,
4228 .parent = &audio_core_lpaif_quad_clk_src.c,
4229 .has_sibling = 1,
4230 .base = &virt_bases[LPASS_BASE],
4231 .c = {
4232 .dbg_name = "audio_core_lpaif_quad_osr_clk",
4233 .ops = &clk_ops_branch,
4234 CLK_INIT(audio_core_lpaif_quad_osr_clk.c),
4235 },
4236};
4237
4238static struct branch_clk audio_core_lpaif_quad_ebit_clk = {
4239 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004240 .has_sibling = 1,
4241 .base = &virt_bases[LPASS_BASE],
4242 .c = {
4243 .dbg_name = "audio_core_lpaif_quad_ebit_clk",
4244 .ops = &clk_ops_branch,
4245 CLK_INIT(audio_core_lpaif_quad_ebit_clk.c),
4246 },
4247};
4248
4249static struct branch_clk audio_core_lpaif_quad_ibit_clk = {
4250 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR,
4251 .parent = &audio_core_lpaif_quad_clk_src.c,
4252 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004253 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004254 .base = &virt_bases[LPASS_BASE],
4255 .c = {
4256 .dbg_name = "audio_core_lpaif_quad_ibit_clk",
4257 .ops = &clk_ops_branch,
4258 CLK_INIT(audio_core_lpaif_quad_ibit_clk.c),
4259 },
4260};
4261
4262static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = {
4263 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004264 .has_sibling = 1,
4265 .base = &virt_bases[LPASS_BASE],
4266 .c = {
4267 .dbg_name = "audio_core_lpaif_pcm0_ebit_clk",
4268 .ops = &clk_ops_branch,
4269 CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c),
4270 },
4271};
4272
4273static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = {
4274 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR,
4275 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4276 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004277 .base = &virt_bases[LPASS_BASE],
4278 .c = {
4279 .dbg_name = "audio_core_lpaif_pcm0_ibit_clk",
4280 .ops = &clk_ops_branch,
4281 CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c),
4282 },
4283};
4284
4285static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = {
4286 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR,
4287 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4288 .has_sibling = 1,
4289 .base = &virt_bases[LPASS_BASE],
4290 .c = {
4291 .dbg_name = "audio_core_lpaif_pcm1_ebit_clk",
4292 .ops = &clk_ops_branch,
4293 CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c),
4294 },
4295};
4296
4297static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = {
4298 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR,
4299 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4300 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004301 .base = &virt_bases[LPASS_BASE],
4302 .c = {
4303 .dbg_name = "audio_core_lpaif_pcm1_ibit_clk",
4304 .ops = &clk_ops_branch,
4305 CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c),
4306 },
4307};
4308
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004309struct branch_clk audio_core_lpaif_pcmoe_clk = {
4310 .cbcr_reg = AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR,
4311 .parent = &audio_core_lpaif_pcmoe_clk_src.c,
4312 .base = &virt_bases[LPASS_BASE],
4313 .c = {
4314 .dbg_name = "audio_core_lpaif_pcmoe_clk",
4315 .ops = &clk_ops_branch,
4316 CLK_INIT(audio_core_lpaif_pcmoe_clk.c),
4317 },
4318};
4319
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004320static struct branch_clk q6ss_ahb_lfabif_clk = {
4321 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4322 .has_sibling = 1,
4323 .base = &virt_bases[LPASS_BASE],
4324 .c = {
4325 .dbg_name = "q6ss_ahb_lfabif_clk",
4326 .ops = &clk_ops_branch,
4327 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4328 },
4329};
4330
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004331static struct branch_clk audio_core_ixfabric_clk = {
4332 .cbcr_reg = AUDIO_CORE_IXFABRIC_CBCR,
4333 .has_sibling = 1,
4334 .base = &virt_bases[LPASS_BASE],
4335 .c = {
4336 .dbg_name = "audio_core_ixfabric_clk",
4337 .ops = &clk_ops_branch,
4338 CLK_INIT(audio_core_ixfabric_clk.c),
4339 },
4340};
4341
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004342static struct branch_clk gcc_lpass_q6_axi_clk = {
4343 .cbcr_reg = LPASS_Q6_AXI_CBCR,
4344 .has_sibling = 1,
4345 .base = &virt_bases[GCC_BASE],
4346 .c = {
4347 .dbg_name = "gcc_lpass_q6_axi_clk",
4348 .ops = &clk_ops_branch,
4349 CLK_INIT(gcc_lpass_q6_axi_clk.c),
4350 },
4351};
4352
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004353static struct branch_clk q6ss_xo_clk = {
4354 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4355 .bcr_reg = LPASS_Q6SS_BCR,
4356 .has_sibling = 1,
4357 .base = &virt_bases[LPASS_BASE],
4358 .c = {
4359 .dbg_name = "q6ss_xo_clk",
4360 .ops = &clk_ops_branch,
4361 CLK_INIT(q6ss_xo_clk.c),
4362 },
4363};
4364
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004365static struct branch_clk q6ss_ahbm_clk = {
4366 .cbcr_reg = Q6SS_AHBM_CBCR,
4367 .has_sibling = 1,
4368 .base = &virt_bases[LPASS_BASE],
4369 .c = {
4370 .dbg_name = "q6ss_ahbm_clk",
4371 .ops = &clk_ops_branch,
4372 CLK_INIT(q6ss_ahbm_clk.c),
4373 },
4374};
4375
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004376static struct branch_clk mss_xo_q6_clk = {
4377 .cbcr_reg = MSS_XO_Q6_CBCR,
4378 .bcr_reg = MSS_Q6SS_BCR,
4379 .has_sibling = 1,
4380 .base = &virt_bases[MSS_BASE],
4381 .c = {
4382 .dbg_name = "mss_xo_q6_clk",
4383 .ops = &clk_ops_branch,
4384 CLK_INIT(mss_xo_q6_clk.c),
4385 .depends = &gcc_mss_cfg_ahb_clk.c,
4386 },
4387};
4388
4389static struct branch_clk mss_bus_q6_clk = {
4390 .cbcr_reg = MSS_BUS_Q6_CBCR,
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004391 .has_sibling = 1,
4392 .base = &virt_bases[MSS_BASE],
4393 .c = {
4394 .dbg_name = "mss_bus_q6_clk",
4395 .ops = &clk_ops_branch,
4396 CLK_INIT(mss_bus_q6_clk.c),
4397 .depends = &gcc_mss_cfg_ahb_clk.c,
4398 },
4399};
4400
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004401static DEFINE_CLK_MEASURE(l2_m_clk);
4402static DEFINE_CLK_MEASURE(krait0_m_clk);
4403static DEFINE_CLK_MEASURE(krait1_m_clk);
4404static DEFINE_CLK_MEASURE(krait2_m_clk);
4405static DEFINE_CLK_MEASURE(krait3_m_clk);
4406
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004407#ifdef CONFIG_DEBUG_FS
4408
4409struct measure_mux_entry {
4410 struct clk *c;
4411 int base;
4412 u32 debug_mux;
4413};
4414
4415struct measure_mux_entry measure_mux[] = {
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004416 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d0},
4417 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00ab},
4418 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00b3},
4419 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00be},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004420 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004421 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00b4},
4422 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0059},
4423 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00b5},
4424 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x005b},
4425 {&gcc_ce2_axi_clk.c, GCC_BASE, 0x0141},
4426 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0079},
4427 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x009d},
4428 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x008a},
4429 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00ba},
4430 {&gcc_ce2_clk.c, GCC_BASE, 0x0140},
4431 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0091},
4432 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0069},
4433 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
4434 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00e8},
4435 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0081},
4436 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x0098},
4437 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00b8},
4438 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x0093},
4439 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00a2},
4440 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00c2},
4441 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e0},
4442 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0078},
4443 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0060},
4444 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0088},
4445 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0068},
4446 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00bd},
4447 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x009a},
4448 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00ae},
4449 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c1},
4450 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b1},
4451 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x008e},
4452 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0058},
4453 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x0095},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004454 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004455 {&gcc_ce1_axi_clk.c, GCC_BASE, 0x0139},
4456 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0080},
4457 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x009c},
4458 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0061},
4459 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a1},
4460 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b0},
4461 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00d8},
4462 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x0094},
4463 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x005a},
4464 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00a3},
4465 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0070},
4466 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00e9},
4467 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x008c},
4468 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00bc},
4469 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x0099},
4470 {&gcc_mmss_noc_cfg_ahb_clk.c, GCC_BASE, 0x002a},
4471 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00a8},
4472 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x00f8},
4473 {&gcc_ce1_ahb_clk.c, GCC_BASE, 0x013a},
4474 {&gcc_pdm2_clk.c, GCC_BASE, 0x00d2},
4475 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00b9},
4476 {&gcc_ce2_ahb_clk.c, GCC_BASE, 0x0142},
4477 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x009e},
4478 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00aa},
4479 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0090},
4480 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00ac},
4481 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x008b},
4482 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00c3},
4483 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0071},
4484 {&gcc_ocmem_noc_cfg_ahb_clk.c, GCC_BASE, 0x0029},
4485 {&gcc_ce1_clk.c, GCC_BASE, 0x0138},
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004486 {&gcc_lpass_q6_axi_clk.c, GCC_BASE, 0x0160},
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07004487 {&gcc_mss_q6_bimc_axi_clk.c, GCC_BASE, 0x0031},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004488 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004489 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004490 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004491 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4492 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4493 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4494 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4495 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4496 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4497 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4498 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4499 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4500 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4501 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4502 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4503 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4504 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4505 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4506 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4507 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4508 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4509 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4510 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4511 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4512 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4513 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4514 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4515 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4516 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4517 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4518 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4519 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4520 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4521 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4522 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4523 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4524 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4525 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4526 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4527 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4528 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4529 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4530 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4531 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4532 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4533 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4534 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4535 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4536 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4537 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4538 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4539 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
Vikram Mulukutladf04d532012-08-10 21:01:00 -07004540 {&oxilicx_axi_clk.c, MMSS_BASE, 0x000b},
4541 {&oxilicx_ahb_clk.c, MMSS_BASE, 0x000c},
4542 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
4543 {&oxili_gfx3d_clk.c, MMSS_BASE, 0x000d},
4544 {&venus0_axi_clk.c, MMSS_BASE, 0x000f},
4545 {&venus0_ocmemnoc_clk.c, MMSS_BASE, 0x0010},
4546 {&venus0_ahb_clk.c, MMSS_BASE, 0x0011},
4547 {&venus0_vcodec0_clk.c, MMSS_BASE, 0x000e},
4548 {&mmss_s0_axi_clk.c, MMSS_BASE, 0x0005},
4549 {&mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004550 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4551 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4552 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4553 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4554 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4555 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4556 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4557 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4558 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4559 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4560 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4561 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4562 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4563 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4564 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4565 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4566 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
4567 {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017},
4568 {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016},
4569 {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015},
4570 {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014},
4571 {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013},
4572 {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012},
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004573 {&audio_core_lpaif_pcmoe_clk_src.c, LPASS_BASE, 0x000f},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004574 {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d},
4575 {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004576 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4577 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004578 {&q6ss_ahbm_clk.c, LPASS_BASE, 0x001d},
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004579 {&audio_core_ixfabric_clk.c, LPASS_BASE, 0x0059},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004580 {&mss_bus_q6_clk.c, MSS_BASE, 0x003c},
4581 {&mss_xo_q6_clk.c, MSS_BASE, 0x0007},
4582
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004583 {&l2_m_clk, APCS_BASE, 0x0081},
4584 {&krait0_m_clk, APCS_BASE, 0x0080},
4585 {&krait1_m_clk, APCS_BASE, 0x0088},
4586 {&krait2_m_clk, APCS_BASE, 0x0090},
4587 {&krait3_m_clk, APCS_BASE, 0x0098},
4588
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004589 {&dummy_clk, N_BASES, 0x0000},
4590};
4591
4592static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4593{
4594 struct measure_clk *clk = to_measure_clk(c);
4595 unsigned long flags;
4596 u32 regval, clk_sel, i;
4597
4598 if (!parent)
4599 return -EINVAL;
4600
4601 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4602 if (measure_mux[i].c == parent)
4603 break;
4604
4605 if (measure_mux[i].c == &dummy_clk)
4606 return -EINVAL;
4607
4608 spin_lock_irqsave(&local_clock_reg_lock, flags);
4609 /*
4610 * Program the test vector, measurement period (sample_ticks)
4611 * and scaling multiplier.
4612 */
4613 clk->sample_ticks = 0x10000;
4614 clk->multiplier = 1;
4615
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004616 writel_relaxed(0, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004617 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4618 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4619 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4620
4621 switch (measure_mux[i].base) {
4622
4623 case GCC_BASE:
4624 clk_sel = measure_mux[i].debug_mux;
4625 break;
4626
4627 case MMSS_BASE:
4628 clk_sel = 0x02C;
4629 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4630 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4631
4632 /* Activate debug clock output */
4633 regval |= BIT(16);
4634 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4635 break;
4636
4637 case LPASS_BASE:
Vikram Mulukutla93537012012-08-08 14:44:33 -07004638 clk_sel = 0x161;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004639 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4640 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4641
4642 /* Activate debug clock output */
Vikram Mulukutla93537012012-08-08 14:44:33 -07004643 regval |= BIT(20);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004644 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4645 break;
4646
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004647 case MSS_BASE:
4648 clk_sel = 0x32;
4649 regval = BVAL(5, 0, measure_mux[i].debug_mux);
4650 writel_relaxed(regval, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
4651 break;
4652
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004653 case APCS_BASE:
4654 clk->multiplier = 4;
4655 clk_sel = 0x16A;
4656 regval = measure_mux[i].debug_mux;
4657 writel_relaxed(regval, APCS_REG_BASE(GLB_CLK_DIAG_REG));
4658 break;
4659
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004660 default:
4661 return -EINVAL;
4662 }
4663
4664 /* Set debug mux clock index */
4665 regval = BVAL(8, 0, clk_sel);
4666 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4667
4668 /* Activate debug clock output */
4669 regval |= BIT(16);
4670 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4671
4672 /* Make sure test vector is set before starting measurements. */
4673 mb();
4674 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4675
4676 return 0;
4677}
4678
4679/* Sample clock for 'ticks' reference clock ticks. */
4680static u32 run_measurement(unsigned ticks)
4681{
4682 /* Stop counters and set the XO4 counter start value. */
4683 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4684
4685 /* Wait for timer to become ready. */
4686 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4687 BIT(25)) != 0)
4688 cpu_relax();
4689
4690 /* Run measurement and wait for completion. */
4691 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4692 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4693 BIT(25)) == 0)
4694 cpu_relax();
4695
4696 /* Return measured ticks. */
4697 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4698 BM(24, 0);
4699}
4700
4701/*
4702 * Perform a hardware rate measurement for a given clock.
4703 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4704 */
4705static unsigned long measure_clk_get_rate(struct clk *c)
4706{
4707 unsigned long flags;
4708 u32 gcc_xo4_reg_backup;
4709 u64 raw_count_short, raw_count_full;
4710 struct measure_clk *clk = to_measure_clk(c);
4711 unsigned ret;
4712
4713 ret = clk_prepare_enable(&cxo_clk_src.c);
4714 if (ret) {
4715 pr_warning("CXO clock failed to enable. Can't measure\n");
4716 return 0;
4717 }
4718
4719 spin_lock_irqsave(&local_clock_reg_lock, flags);
4720
4721 /* Enable CXO/4 and RINGOSC branch. */
4722 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4723 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4724
4725 /*
4726 * The ring oscillator counter will not reset if the measured clock
4727 * is not running. To detect this, run a short measurement before
4728 * the full measurement. If the raw results of the two are the same
4729 * then the clock must be off.
4730 */
4731
4732 /* Run a short measurement. (~1 ms) */
4733 raw_count_short = run_measurement(0x1000);
4734 /* Run a full measurement. (~14 ms) */
4735 raw_count_full = run_measurement(clk->sample_ticks);
4736
4737 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4738
4739 /* Return 0 if the clock is off. */
4740 if (raw_count_full == raw_count_short) {
4741 ret = 0;
4742 } else {
4743 /* Compute rate in Hz. */
4744 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4745 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4746 ret = (raw_count_full * clk->multiplier);
4747 }
4748
Matt Wagantall9a9b6f02012-08-07 23:12:26 -07004749 writel_relaxed(0x51A00, GCC_REG_BASE(GCC_PLLTEST_PAD_CFG_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004750 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4751
4752 clk_disable_unprepare(&cxo_clk_src.c);
4753
4754 return ret;
4755}
4756#else /* !CONFIG_DEBUG_FS */
4757static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4758{
4759 return -EINVAL;
4760}
4761
4762static unsigned long measure_clk_get_rate(struct clk *clk)
4763{
4764 return 0;
4765}
4766#endif /* CONFIG_DEBUG_FS */
4767
Matt Wagantallae053222012-05-14 19:42:07 -07004768static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004769 .set_parent = measure_clk_set_parent,
4770 .get_rate = measure_clk_get_rate,
4771};
4772
4773static struct measure_clk measure_clk = {
4774 .c = {
4775 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004776 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004777 CLK_INIT(measure_clk.c),
4778 },
4779 .multiplier = 1,
4780};
4781
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004782
4783static struct clk_lookup msm_clocks_8974_rumi[] = {
4784 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4785 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
4786 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
4787 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4788 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
4789 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
4790 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4791 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
4792 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
4793 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4794 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
4795 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
4796 CLK_DUMMY("xo", XO_CLK, NULL, OFF),
4797 CLK_DUMMY("xo", XO_CLK, "pil_pronto", OFF),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004798 CLK_DUMMY("core_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
4799 CLK_DUMMY("iface_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004800 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
4801 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
4802 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
4803 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
4804 CLK_DUMMY("phy_clk", NULL, "msm_otg", OFF),
4805 CLK_DUMMY("core_clk", NULL, "msm_otg", OFF),
4806 CLK_DUMMY("iface_clk", NULL, "msm_otg", OFF),
4807 CLK_DUMMY("xo", NULL, "msm_otg", OFF),
4808 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
4809 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
4810 CLK_DUMMY("mem_clk", NULL, NULL, 0),
4811 CLK_DUMMY("core_clk", SPI_CLK, "spi_qsd.1", OFF),
4812 CLK_DUMMY("iface_clk", SPI_P_CLK, "spi_qsd.1", OFF),
4813 CLK_DUMMY("core_clk", NULL, "f9966000.i2c", 0),
4814 CLK_DUMMY("iface_clk", NULL, "f9966000.i2c", 0),
4815 CLK_DUMMY("core_clk", NULL, "fe12f000.slim", OFF),
4816 CLK_DUMMY("core_clk", "mdp.0", NULL, 0),
4817 CLK_DUMMY("core_clk_src", "mdp.0", NULL, 0),
4818 CLK_DUMMY("lut_clk", "mdp.0", NULL, 0),
4819 CLK_DUMMY("vsync_clk", "mdp.0", NULL, 0),
4820 CLK_DUMMY("iface_clk", "mdp.0", NULL, 0),
4821 CLK_DUMMY("bus_clk", "mdp.0", NULL, 0),
4822};
4823
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07004824static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004825 CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"),
4826 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"),
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004827 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-mss"),
Matt Wagantalle6e00d52012-03-08 17:39:07 -08004828 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-mba"),
Tianyi Gou4307d6c2012-05-31 18:36:07 -07004829 CLK_LOOKUP("xo", cxo_clk_src.c, "pil_pronto"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004830 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4831
4832 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004833 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991f000.serial"),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004834 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004835 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "spi_qsd.1"),
4836 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004837 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004838 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004839 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, "spi_qsd.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004840 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4841 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4842 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4843 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4844 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4845 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4846 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4847 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4848 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004849 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, "f991e000.serial"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004850 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "f991f000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004851 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4852 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4853 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4854
4855 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.i2c"),
4856 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
4857 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4858 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4859 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4860 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004861 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004862 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004863 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, "f9966000.i2c"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004864 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""),
4865 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, ""),
4866 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4867 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4868 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004869 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, ""),
4870 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004871 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4872 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4873 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4874 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4875
4876 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4877 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4878 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4879 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4880 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4881 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4882
Mona Hossainb43e94b2012-05-07 08:52:06 -07004883 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcedev.0"),
4884 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcedev.0"),
4885 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcedev.0"),
4886 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcedev.0"),
4887
4888 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcrypto.0"),
4889 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcrypto.0"),
4890 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcrypto.0"),
4891 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcrypto.0"),
4892
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004893 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4894 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4895 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4896
4897 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4898 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4899 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4900
4901 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4902 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304903 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004904 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4905 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304906 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004907 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4908 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304909 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004910 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4911 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304912 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004913
4914 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, ""),
4915 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, ""),
4916
Manu Gautam51be9712012-06-06 14:54:52 +05304917 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
4918 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
4919 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4920 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
4921 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
4922 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
4923 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
4924 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004925
4926 /* Multimedia clocks */
4927 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004928 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
4929 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""),
4930 CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07004931 CLK_LOOKUP("byte_clk", mdss_byte0_clk.c, "fd922800.qcom,mdss_dsi"),
4932 CLK_LOOKUP("byte_clk", mdss_byte1_clk.c, ""),
4933 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, "fd922800.qcom,mdss_dsi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004934 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""),
4935 CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, ""),
4936 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004937 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
4938 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
4939 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
4940 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004941 CLK_LOOKUP("iface_clk", camss_cci_cci_ahb_clk.c, ""),
4942 CLK_LOOKUP("core_clk", camss_cci_cci_clk.c, ""),
4943 CLK_LOOKUP("iface_clk", camss_csi0_ahb_clk.c, ""),
4944 CLK_LOOKUP("camss_csi0_clk", camss_csi0_clk.c, ""),
4945 CLK_LOOKUP("camss_csi0phy_clk", camss_csi0phy_clk.c, ""),
4946 CLK_LOOKUP("camss_csi0pix_clk", camss_csi0pix_clk.c, ""),
4947 CLK_LOOKUP("camss_csi0rdi_clk", camss_csi0rdi_clk.c, ""),
4948 CLK_LOOKUP("iface_clk", camss_csi1_ahb_clk.c, ""),
4949 CLK_LOOKUP("camss_csi1_clk", camss_csi1_clk.c, ""),
4950 CLK_LOOKUP("camss_csi1phy_clk", camss_csi1phy_clk.c, ""),
4951 CLK_LOOKUP("camss_csi1pix_clk", camss_csi1pix_clk.c, ""),
4952 CLK_LOOKUP("camss_csi1rdi_clk", camss_csi1rdi_clk.c, ""),
4953 CLK_LOOKUP("iface_clk", camss_csi2_ahb_clk.c, ""),
4954 CLK_LOOKUP("camss_csi2_clk", camss_csi2_clk.c, ""),
4955 CLK_LOOKUP("camss_csi2phy_clk", camss_csi2phy_clk.c, ""),
4956 CLK_LOOKUP("camss_csi2pix_clk", camss_csi2pix_clk.c, ""),
4957 CLK_LOOKUP("camss_csi2rdi_clk", camss_csi2rdi_clk.c, ""),
4958 CLK_LOOKUP("iface_clk", camss_csi3_ahb_clk.c, ""),
4959 CLK_LOOKUP("camss_csi3_clk", camss_csi3_clk.c, ""),
4960 CLK_LOOKUP("camss_csi3phy_clk", camss_csi3phy_clk.c, ""),
4961 CLK_LOOKUP("camss_csi3pix_clk", camss_csi3pix_clk.c, ""),
4962 CLK_LOOKUP("camss_csi3rdi_clk", camss_csi3rdi_clk.c, ""),
4963 CLK_LOOKUP("camss_csi0_clk_src", csi0_clk_src.c, ""),
4964 CLK_LOOKUP("camss_csi1_clk_src", csi1_clk_src.c, ""),
4965 CLK_LOOKUP("camss_csi2_clk_src", csi2_clk_src.c, ""),
4966 CLK_LOOKUP("camss_csi3_clk_src", csi3_clk_src.c, ""),
4967 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c, ""),
4968 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c, ""),
4969 CLK_LOOKUP("core_clk", camss_gp0_clk.c, ""),
4970 CLK_LOOKUP("core_clk", camss_gp1_clk.c, ""),
4971 CLK_LOOKUP("iface_clk", camss_ispif_ahb_clk.c, ""),
4972 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, ""),
4973 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, ""),
4974 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004975 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
4976 "fda64000.qcom,iommu"),
4977 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
4978 "fda64000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004979 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_axi_clk.c, ""),
4980 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c, ""),
4981 CLK_LOOKUP("core_clk", camss_mclk0_clk.c, ""),
4982 CLK_LOOKUP("core_clk", camss_mclk1_clk.c, ""),
4983 CLK_LOOKUP("core_clk", camss_mclk2_clk.c, ""),
4984 CLK_LOOKUP("core_clk", camss_mclk3_clk.c, ""),
4985 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
4986 CLK_LOOKUP("core_clk", camss_phy0_csi0phytimer_clk.c, ""),
4987 CLK_LOOKUP("core_clk", camss_phy1_csi1phytimer_clk.c, ""),
4988 CLK_LOOKUP("core_clk", camss_phy2_csi2phytimer_clk.c, ""),
4989 CLK_LOOKUP("iface_clk", camss_top_ahb_clk.c, ""),
Stepan Moskovchenko372cfb42012-07-10 20:19:11 -07004990 CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, "fda44000.qcom,iommu"),
4991 CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, "fda44000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004992 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c, ""),
4993 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c, ""),
4994 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, ""),
4995 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, ""),
4996 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, ""),
4997 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, ""),
4998 CLK_LOOKUP("bus_clk", camss_vfe_vfe_ocmemnoc_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004999 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005000 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
5001 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005002 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005003 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
5004 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005005 CLK_LOOKUP("mem_iface_clk", ocmemcx_ocmemnoc_clk.c,
5006 "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005007 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
5008 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005009 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Naveen Ramarajbea2d5d2012-08-15 17:26:43 -07005010 CLK_LOOKUP("core_clk", ocmemgx_core_clk.c, "fdd00000.qcom,ocmem"),
5011 CLK_LOOKUP("iface_clk", ocmemcx_ocmemnoc_clk.c, "fdd00000.qcom,ocmem"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005012 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005013 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005014 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
5015 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07005016 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
5017 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
5018 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
5019 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
5020 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07005021 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
5022 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
5023 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
5024 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07005025
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005026
5027 /* LPASS clocks */
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07005028 CLK_LOOKUP("bus_clk", audio_core_ixfabric_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005029 CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"),
5030 CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c,
5031 "fe12f000.slim"),
5032 CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""),
5033 CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""),
5034 CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""),
5035 CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""),
5036 CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""),
5037 CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""),
5038 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""),
5039 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""),
5040 CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""),
5041 CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""),
5042 CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""),
5043 CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""),
5044 CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""),
5045 CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""),
5046 CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""),
5047 CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""),
5048 CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""),
5049 CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""),
5050 CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""),
5051 CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""),
Phani Kumar Uppalapati978f18d2012-08-08 15:49:39 -07005052 CLK_LOOKUP("pcm_clk", audio_core_lpaif_pcm0_clk_src.c,
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005053 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005054 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005055 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c,
5056 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005057 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""),
5058 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""),
5059 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""),
5060 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005061 CLK_LOOKUP("core_oe_src_clk", audio_core_lpaif_pcmoe_clk_src.c,
5062 "msm-dai-q6.4106"),
5063 CLK_LOOKUP("core_oe_clk", audio_core_lpaif_pcmoe_clk.c,
5064 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005065
Matt Wagantallb2c78be2012-08-11 18:55:45 -07005066 CLK_LOOKUP("core_clk", mss_xo_q6_clk.c, "pil-q6v5-mss"),
Matt Wagantall8c2246d2012-08-12 17:08:04 -07005067 CLK_LOOKUP("bus_clk", gcc_mss_q6_bimc_axi_clk.c, "pil-q6v5-mss"),
Matt Wagantallb2c78be2012-08-11 18:55:45 -07005068 CLK_LOOKUP("iface_clk", gcc_mss_cfg_ahb_clk.c, "pil-q6v5-mss"),
Matt Wagantall8c2246d2012-08-12 17:08:04 -07005069 CLK_LOOKUP("reg_clk", mss_bus_q6_clk.c, "pil-q6v5-mss"),
Matt Wagantallb2c78be2012-08-11 18:55:45 -07005070 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "pil-q6v5-mss"),
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07005071
Matt Wagantallb2c78be2012-08-11 18:55:45 -07005072 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "pil-q6v5-lpass"),
5073 CLK_LOOKUP("bus_clk", gcc_lpass_q6_axi_clk.c, "pil-q6v5-lpass"),
5074 CLK_LOOKUP("iface_clk", q6ss_ahb_lfabif_clk.c, "pil-q6v5-lpass"),
5075 CLK_LOOKUP("reg_clk", q6ss_ahbm_clk.c, "pil-q6v5-lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07005076 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005077
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -07005078 CLK_LOOKUP("dfab_clk", pnoc_sps_clk.c, "msm_sps"),
5079 CLK_LOOKUP("bus_clk", pnoc_qseecom_clk.c, "qseecom"),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07005080
5081 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
5082 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
5083 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
5084 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
5085 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
5086 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
5087 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
5088 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
5089 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
5090 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
5091
5092 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
5093 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
5094 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
5095 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
5096 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
5097 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
5098 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
5099 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
5100 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
5101 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
5102 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
5103 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
5104 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07005105 CLK_LOOKUP("bus_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
5106 CLK_LOOKUP("bus_a_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005107 CLK_LOOKUP("iface_clk", gcc_mmss_noc_cfg_ahb_clk.c, ""),
5108 CLK_LOOKUP("iface_clk", gcc_ocmem_noc_cfg_ahb_clk.c, ""),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005109
5110 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etr"),
5111 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu"),
5112 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-replicator"),
5113 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etf"),
5114 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-merg"),
5115 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in0"),
5116 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in1"),
5117 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-kpss"),
5118 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-mmss"),
5119 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-stm"),
5120 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm0"),
5121 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm1"),
5122 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm2"),
5123 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm3"),
5124
5125 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etr"),
5126 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tpiu"),
5127 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-replicator"),
5128 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etf"),
5129 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-merg"),
5130 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in0"),
5131 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in1"),
5132 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-kpss"),
5133 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-mmss"),
5134 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-stm"),
5135 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm0"),
5136 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm1"),
5137 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm2"),
5138 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm3"),
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005139
5140 CLK_LOOKUP("l2_m_clk", l2_m_clk, ""),
5141 CLK_LOOKUP("krait0_m_clk", krait0_m_clk, ""),
5142 CLK_LOOKUP("krait1_m_clk", krait1_m_clk, ""),
5143 CLK_LOOKUP("krait2_m_clk", krait2_m_clk, ""),
5144 CLK_LOOKUP("krait3_m_clk", krait3_m_clk, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005145};
5146
5147static struct pll_config_regs gpll0_regs __initdata = {
5148 .l_reg = (void __iomem *)GPLL0_L_REG,
5149 .m_reg = (void __iomem *)GPLL0_M_REG,
5150 .n_reg = (void __iomem *)GPLL0_N_REG,
5151 .config_reg = (void __iomem *)GPLL0_USER_CTL_REG,
5152 .mode_reg = (void __iomem *)GPLL0_MODE_REG,
5153 .base = &virt_bases[GCC_BASE],
5154};
5155
5156/* GPLL0 at 600 MHz, main output enabled. */
5157static struct pll_config gpll0_config __initdata = {
5158 .l = 0x1f,
5159 .m = 0x1,
5160 .n = 0x4,
5161 .vco_val = 0x0,
5162 .vco_mask = BM(21, 20),
5163 .pre_div_val = 0x0,
5164 .pre_div_mask = BM(14, 12),
5165 .post_div_val = 0x0,
5166 .post_div_mask = BM(9, 8),
5167 .mn_ena_val = BIT(24),
5168 .mn_ena_mask = BIT(24),
5169 .main_output_val = BIT(0),
5170 .main_output_mask = BIT(0),
5171};
5172
5173static struct pll_config_regs gpll1_regs __initdata = {
5174 .l_reg = (void __iomem *)GPLL1_L_REG,
5175 .m_reg = (void __iomem *)GPLL1_M_REG,
5176 .n_reg = (void __iomem *)GPLL1_N_REG,
5177 .config_reg = (void __iomem *)GPLL1_USER_CTL_REG,
5178 .mode_reg = (void __iomem *)GPLL1_MODE_REG,
5179 .base = &virt_bases[GCC_BASE],
5180};
5181
5182/* GPLL1 at 480 MHz, main output enabled. */
5183static struct pll_config gpll1_config __initdata = {
5184 .l = 0x19,
5185 .m = 0x0,
5186 .n = 0x1,
5187 .vco_val = 0x0,
5188 .vco_mask = BM(21, 20),
5189 .pre_div_val = 0x0,
5190 .pre_div_mask = BM(14, 12),
5191 .post_div_val = 0x0,
5192 .post_div_mask = BM(9, 8),
5193 .main_output_val = BIT(0),
5194 .main_output_mask = BIT(0),
5195};
5196
5197static struct pll_config_regs mmpll0_regs __initdata = {
5198 .l_reg = (void __iomem *)MMPLL0_L_REG,
5199 .m_reg = (void __iomem *)MMPLL0_M_REG,
5200 .n_reg = (void __iomem *)MMPLL0_N_REG,
5201 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
5202 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
5203 .base = &virt_bases[MMSS_BASE],
5204};
5205
5206/* MMPLL0 at 800 MHz, main output enabled. */
5207static struct pll_config mmpll0_config __initdata = {
5208 .l = 0x29,
5209 .m = 0x2,
5210 .n = 0x3,
5211 .vco_val = 0x0,
5212 .vco_mask = BM(21, 20),
5213 .pre_div_val = 0x0,
5214 .pre_div_mask = BM(14, 12),
5215 .post_div_val = 0x0,
5216 .post_div_mask = BM(9, 8),
5217 .mn_ena_val = BIT(24),
5218 .mn_ena_mask = BIT(24),
5219 .main_output_val = BIT(0),
5220 .main_output_mask = BIT(0),
5221};
5222
5223static struct pll_config_regs mmpll1_regs __initdata = {
5224 .l_reg = (void __iomem *)MMPLL1_L_REG,
5225 .m_reg = (void __iomem *)MMPLL1_M_REG,
5226 .n_reg = (void __iomem *)MMPLL1_N_REG,
5227 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
5228 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
5229 .base = &virt_bases[MMSS_BASE],
5230};
5231
5232/* MMPLL1 at 1000 MHz, main output enabled. */
5233static struct pll_config mmpll1_config __initdata = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005234 .l = 0x2C,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005235 .m = 0x1,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005236 .n = 0x10,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005237 .vco_val = 0x0,
5238 .vco_mask = BM(21, 20),
5239 .pre_div_val = 0x0,
5240 .pre_div_mask = BM(14, 12),
5241 .post_div_val = 0x0,
5242 .post_div_mask = BM(9, 8),
5243 .mn_ena_val = BIT(24),
5244 .mn_ena_mask = BIT(24),
5245 .main_output_val = BIT(0),
5246 .main_output_mask = BIT(0),
5247};
5248
5249static struct pll_config_regs mmpll3_regs __initdata = {
5250 .l_reg = (void __iomem *)MMPLL3_L_REG,
5251 .m_reg = (void __iomem *)MMPLL3_M_REG,
5252 .n_reg = (void __iomem *)MMPLL3_N_REG,
5253 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5254 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5255 .base = &virt_bases[MMSS_BASE],
5256};
5257
5258/* MMPLL3 at 820 MHz, main output enabled. */
5259static struct pll_config mmpll3_config __initdata = {
5260 .l = 0x2A,
5261 .m = 0x11,
5262 .n = 0x18,
5263 .vco_val = 0x0,
5264 .vco_mask = BM(21, 20),
5265 .pre_div_val = 0x0,
5266 .pre_div_mask = BM(14, 12),
5267 .post_div_val = 0x0,
5268 .post_div_mask = BM(9, 8),
5269 .mn_ena_val = BIT(24),
5270 .mn_ena_mask = BIT(24),
5271 .main_output_val = BIT(0),
5272 .main_output_mask = BIT(0),
5273};
5274
5275static struct pll_config_regs lpapll0_regs __initdata = {
5276 .l_reg = (void __iomem *)LPAPLL_L_REG,
5277 .m_reg = (void __iomem *)LPAPLL_M_REG,
5278 .n_reg = (void __iomem *)LPAPLL_N_REG,
5279 .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG,
5280 .mode_reg = (void __iomem *)LPAPLL_MODE_REG,
5281 .base = &virt_bases[LPASS_BASE],
5282};
5283
5284/* LPAPLL0 at 491.52 MHz, main output enabled. */
5285static struct pll_config lpapll0_config __initdata = {
5286 .l = 0x33,
5287 .m = 0x1,
5288 .n = 0x5,
5289 .vco_val = 0x0,
5290 .vco_mask = BM(21, 20),
5291 .pre_div_val = BVAL(14, 12, 0x1),
5292 .pre_div_mask = BM(14, 12),
5293 .post_div_val = 0x0,
5294 .post_div_mask = BM(9, 8),
5295 .mn_ena_val = BIT(24),
5296 .mn_ena_mask = BIT(24),
5297 .main_output_val = BIT(0),
5298 .main_output_mask = BIT(0),
5299};
5300
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005301#define PLL_AUX_OUTPUT_BIT 1
Matt Wagantalle7502372012-08-08 00:10:10 -07005302#define PLL_AUX2_OUTPUT_BIT 2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005303
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005304#define PWR_ON_MASK BIT(31)
5305#define EN_REST_WAIT_MASK (0xF << 20)
5306#define EN_FEW_WAIT_MASK (0xF << 16)
5307#define CLK_DIS_WAIT_MASK (0xF << 12)
5308#define SW_OVERRIDE_MASK BIT(2)
5309#define HW_CONTROL_MASK BIT(1)
5310#define SW_COLLAPSE_MASK BIT(0)
5311
5312/* Wait 2^n CXO cycles between all states. Here, n=2 (4 cycles). */
5313#define EN_REST_WAIT_VAL (0x2 << 20)
5314#define EN_FEW_WAIT_VAL (0x2 << 16)
5315#define CLK_DIS_WAIT_VAL (0x2 << 12)
5316#define GDSC_TIMEOUT_US 50000
5317
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005318static void __init reg_init(void)
5319{
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005320 u32 regval, status;
5321 int ret;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005322
5323 if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG))
5324 & gpll0_clk_src.status_mask))
5325 configure_pll(&gpll0_config, &gpll0_regs, 1);
5326
5327 if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG))
5328 & gpll1_clk_src.status_mask))
5329 configure_pll(&gpll1_config, &gpll1_regs, 1);
5330
5331 configure_pll(&mmpll0_config, &mmpll0_regs, 1);
5332 configure_pll(&mmpll1_config, &mmpll1_regs, 1);
5333 configure_pll(&mmpll3_config, &mmpll3_regs, 0);
5334 configure_pll(&lpapll0_config, &lpapll0_regs, 1);
5335
Matt Wagantalle7502372012-08-08 00:10:10 -07005336 /* Enable GPLL0's aux outputs. */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005337 regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG));
Matt Wagantalle7502372012-08-08 00:10:10 -07005338 regval |= BIT(PLL_AUX_OUTPUT_BIT) | BIT(PLL_AUX2_OUTPUT_BIT);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005339 writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG));
5340
5341 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5342 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5343 regval |= BIT(0);
5344 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5345
5346 /*
5347 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5348 * register.
5349 */
5350 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005351
5352 /*
5353 * TODO: The following sequence enables the LPASS audio core GDSC.
5354 * Remove when this becomes unnecessary.
5355 */
5356
5357 /*
5358 * Disable HW trigger: collapse/restore occur based on registers writes.
5359 * Disable SW override: Use hardware state-machine for sequencing.
5360 */
5361 regval = readl_relaxed(LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5362 regval &= ~(HW_CONTROL_MASK | SW_OVERRIDE_MASK);
5363
5364 /* Configure wait time between states. */
5365 regval &= ~(EN_REST_WAIT_MASK | EN_FEW_WAIT_MASK | CLK_DIS_WAIT_MASK);
5366 regval |= EN_REST_WAIT_VAL | EN_FEW_WAIT_VAL | CLK_DIS_WAIT_VAL;
5367 writel_relaxed(regval, LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5368
5369 regval = readl_relaxed(LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5370 regval &= ~BIT(0);
5371 writel_relaxed(regval, LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5372
5373 ret = readl_poll_timeout(LPASS_REG_BASE(AUDIO_CORE_GDSCR), status,
5374 status & PWR_ON_MASK, 50, GDSC_TIMEOUT_US);
5375 WARN(ret, "LPASS Audio Core GDSC did not power on.\n");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005376}
5377
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005378static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005379{
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005380 clk_set_rate(&axi_clk_src.c, 282000000);
5381 clk_set_rate(&ocmemnoc_clk_src.c, 282000000);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005382
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005383 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005384 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5385 * source. Sleep set vote is 0.
5386 */
5387 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5388 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5389
5390 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005391 * Hold an active set vote for CXO; this is because CXO is expected
5392 * to remain on whenever CPUs aren't power collapsed.
5393 */
5394 clk_prepare_enable(&cxo_a_clk_src.c);
5395
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07005396 /* TODO: Temporarily enable a clock to allow access to LPASS core
5397 * registers.
5398 */
5399 clk_prepare_enable(&audio_core_ixfabric_clk.c);
5400
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005401 /*
5402 * TODO: Temporarily enable NOC configuration AHB clocks. Remove when
5403 * the bus driver is ready.
5404 */
5405 clk_prepare_enable(&gcc_mmss_noc_cfg_ahb_clk.c);
5406 clk_prepare_enable(&gcc_ocmem_noc_cfg_ahb_clk.c);
5407
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005408 /* Set rates for single-rate clocks. */
5409 clk_set_rate(&usb30_master_clk_src.c,
5410 usb30_master_clk_src.freq_tbl[0].freq_hz);
5411 clk_set_rate(&tsif_ref_clk_src.c,
5412 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5413 clk_set_rate(&usb_hs_system_clk_src.c,
5414 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5415 clk_set_rate(&usb_hsic_clk_src.c,
5416 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5417 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5418 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5419 clk_set_rate(&usb_hsic_system_clk_src.c,
5420 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5421 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5422 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5423 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5424 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5425 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5426 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5427 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5428 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5429 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5430 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5431 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5432 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
5433 clk_set_rate(&audio_core_slimbus_core_clk_src.c,
5434 audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz);
5435}
5436
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005437#define GCC_CC_PHYS 0xFC400000
5438#define GCC_CC_SIZE SZ_16K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005439
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005440#define MMSS_CC_PHYS 0xFD8C0000
5441#define MMSS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005442
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005443#define LPASS_CC_PHYS 0xFE000000
5444#define LPASS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005445
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005446#define MSS_CC_PHYS 0xFC980000
5447#define MSS_CC_SIZE SZ_16K
5448
5449#define APCS_GCC_CC_PHYS 0xF9011000
5450#define APCS_GCC_CC_SIZE SZ_4K
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005451
Vikram Mulukutla77140da2012-08-13 21:37:18 -07005452static void __init enable_rpm_scaling(void)
5453{
5454 int rc, value = 0x1;
5455 struct msm_rpm_kvp kvp = {
5456 .key = RPM_SMD_KEY_ENABLE,
5457 .data = (void *)&value,
5458 .length = sizeof(value),
5459 };
5460
5461 rc = msm_rpm_send_message_noirq(MSM_RPM_CTX_SLEEP_SET,
5462 RPM_MISC_CLK_TYPE, RPM_SCALING_ENABLE_ID, &kvp, 1);
5463 WARN(rc < 0, "RPM clock scaling (sleep set) did not enable!\n");
5464
5465 rc = msm_rpm_send_message_noirq(MSM_RPM_CTX_ACTIVE_SET,
5466 RPM_MISC_CLK_TYPE, RPM_SCALING_ENABLE_ID, &kvp, 1);
5467 WARN(rc < 0, "RPM clock scaling (active set) did not enable!\n");
5468}
5469
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005470static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005471{
5472 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5473 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005474 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005475
5476 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5477 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005478 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005479
5480 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5481 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005482 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005483
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005484 virt_bases[MSS_BASE] = ioremap(MSS_CC_PHYS, MSS_CC_SIZE);
5485 if (!virt_bases[MSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005486 panic("clock-8974: Unable to ioremap MSS_CC memory!");
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005487
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005488 virt_bases[APCS_BASE] = ioremap(APCS_GCC_CC_PHYS, APCS_GCC_CC_SIZE);
5489 if (!virt_bases[APCS_BASE])
5490 panic("clock-8974: Unable to ioremap APCS_GCC_CC memory!");
5491
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005492 clk_ops_local_pll.enable = msm8974_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005493
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005494 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5495 if (IS_ERR(vdd_dig_reg))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005496 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005497
5498 /*
5499 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5500 * until late_init. This may not be necessary with clock handoff;
5501 * Investigate this code on a real non-simulator target to determine
5502 * its necessity.
5503 */
5504 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5505 rpm_regulator_enable(vdd_dig_reg);
5506
Vikram Mulukutla77140da2012-08-13 21:37:18 -07005507 enable_rpm_scaling();
5508
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005509 reg_init();
5510}
5511
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005512static int __init msm8974_clock_late_init(void)
5513{
5514 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5515}
5516
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005517static void __init msm8974_rumi_clock_pre_init(void)
5518{
5519 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5520 if (!virt_bases[GCC_BASE])
5521 panic("clock-8974: Unable to ioremap GCC memory!");
5522
5523 /* SDCC clocks are partially emulated in the RUMI */
5524 sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5525 sdcc2_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5526 sdcc3_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5527 sdcc4_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5528
5529 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5530 if (IS_ERR(vdd_dig_reg))
5531 panic("clock-8974: Unable to get the vdd_dig regulator!");
5532
5533 /*
5534 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5535 * until late_init. This may not be necessary with clock handoff;
5536 * Investigate this code on a real non-simulator target to determine
5537 * its necessity.
5538 */
5539 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5540 rpm_regulator_enable(vdd_dig_reg);
5541}
5542
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005543struct clock_init_data msm8974_clock_init_data __initdata = {
5544 .table = msm_clocks_8974,
5545 .size = ARRAY_SIZE(msm_clocks_8974),
5546 .pre_init = msm8974_clock_pre_init,
5547 .post_init = msm8974_clock_post_init,
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005548 .late_init = msm8974_clock_late_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005549};
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005550
5551struct clock_init_data msm8974_rumi_clock_init_data __initdata = {
5552 .table = msm_clocks_8974_rumi,
5553 .size = ARRAY_SIZE(msm_clocks_8974_rumi),
5554 .pre_init = msm8974_rumi_clock_pre_init,
5555};