blob: 8c251ba3b3a309180f103b3119150bcdba0a31be [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Deepak Kotur12301a72011-11-09 18:30:29 -080018#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/gpio.h>
20#include <asm/clkdev.h>
21#include <linux/msm_kgsl.h>
22#include <linux/android_pmem.h>
23#include <mach/irqs-8960.h>
Mayank Rana9f51f582011-08-04 18:35:59 +053024#include <mach/dma.h>
25#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070026#include <mach/board.h>
27#include <mach/msm_iomap.h>
28#include <mach/msm_hsusb.h>
29#include <mach/msm_sps.h>
30#include <mach/rpm.h>
31#include <mach/msm_bus_board.h>
32#include <mach/msm_memtypes.h>
Matt Wagantall39088932011-08-02 20:24:56 -070033#include <mach/msm_xo.h>
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -070034#include <sound/msm-dai-q6.h>
35#include <sound/apr_audio.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070036#include "clock.h"
37#include "devices.h"
38#include "devices-msm8x60.h"
39#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070040#include "msm_watchdog.h"
Praveen Chidambaram7a712232011-10-28 13:39:45 -060041#include "rpm_stats.h"
Stephen Boydeb819882011-08-29 14:46:30 -070042#include "pil-q6v4.h"
43#include "scm-pas.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070044
45#ifdef CONFIG_MSM_MPM
46#include "mpm.h"
47#endif
48#ifdef CONFIG_MSM_DSPS
49#include <mach/msm_dsps.h>
50#endif
51
52
53/* Address of GSBI blocks */
54#define MSM_GSBI1_PHYS 0x16000000
55#define MSM_GSBI2_PHYS 0x16100000
56#define MSM_GSBI3_PHYS 0x16200000
57#define MSM_GSBI4_PHYS 0x16300000
58#define MSM_GSBI5_PHYS 0x16400000
59#define MSM_GSBI6_PHYS 0x16500000
60#define MSM_GSBI7_PHYS 0x16600000
61#define MSM_GSBI8_PHYS 0x1A000000
62#define MSM_GSBI9_PHYS 0x1A100000
63#define MSM_GSBI10_PHYS 0x1A200000
64#define MSM_GSBI11_PHYS 0x12440000
65#define MSM_GSBI12_PHYS 0x12480000
66
67#define MSM_UART2DM_PHYS (MSM_GSBI2_PHYS + 0x40000)
68#define MSM_UART5DM_PHYS (MSM_GSBI5_PHYS + 0x40000)
Mayank Rana9f51f582011-08-04 18:35:59 +053069#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070070
71/* GSBI QUP devices */
72#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
73#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
74#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
75#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
76#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
77#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
78#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
79#define MSM_GSBI8_QUP_PHYS (MSM_GSBI8_PHYS + 0x80000)
80#define MSM_GSBI9_QUP_PHYS (MSM_GSBI9_PHYS + 0x80000)
81#define MSM_GSBI10_QUP_PHYS (MSM_GSBI10_PHYS + 0x80000)
82#define MSM_GSBI11_QUP_PHYS (MSM_GSBI11_PHYS + 0x20000)
83#define MSM_GSBI12_QUP_PHYS (MSM_GSBI12_PHYS + 0x20000)
84#define MSM_QUP_SIZE SZ_4K
85
86#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
87#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
88#define MSM_PMIC_SSBI_SIZE SZ_4K
89
Stepan Moskovchenkobe5b45a2011-10-17 19:33:34 -070090#define MSM8960_HSUSB_PHYS 0x12500000
91#define MSM8960_HSUSB_SIZE SZ_4K
92
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070093static struct resource resources_otg[] = {
94 {
95 .start = MSM8960_HSUSB_PHYS,
96 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
97 .flags = IORESOURCE_MEM,
98 },
99 {
100 .start = USB1_HS_IRQ,
101 .end = USB1_HS_IRQ,
102 .flags = IORESOURCE_IRQ,
103 },
104};
105
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700106struct platform_device msm8960_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700107 .name = "msm_otg",
108 .id = -1,
109 .num_resources = ARRAY_SIZE(resources_otg),
110 .resource = resources_otg,
111 .dev = {
112 .coherent_dma_mask = 0xffffffff,
113 },
114};
115
116static struct resource resources_hsusb[] = {
117 {
118 .start = MSM8960_HSUSB_PHYS,
119 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
120 .flags = IORESOURCE_MEM,
121 },
122 {
123 .start = USB1_HS_IRQ,
124 .end = USB1_HS_IRQ,
125 .flags = IORESOURCE_IRQ,
126 },
127};
128
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700129struct platform_device msm8960_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700130 .name = "msm_hsusb",
131 .id = -1,
132 .num_resources = ARRAY_SIZE(resources_hsusb),
133 .resource = resources_hsusb,
134 .dev = {
135 .coherent_dma_mask = 0xffffffff,
136 },
137};
138
139static struct resource resources_hsusb_host[] = {
140 {
141 .start = MSM8960_HSUSB_PHYS,
142 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE - 1,
143 .flags = IORESOURCE_MEM,
144 },
145 {
146 .start = USB1_HS_IRQ,
147 .end = USB1_HS_IRQ,
148 .flags = IORESOURCE_IRQ,
149 },
150};
151
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530152static u64 dma_mask = DMA_BIT_MASK(32);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700153struct platform_device msm_device_hsusb_host = {
154 .name = "msm_hsusb_host",
155 .id = -1,
156 .num_resources = ARRAY_SIZE(resources_hsusb_host),
157 .resource = resources_hsusb_host,
158 .dev = {
159 .dma_mask = &dma_mask,
160 .coherent_dma_mask = 0xffffffff,
161 },
162};
163
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530164static struct resource resources_hsic_host[] = {
165 {
Stepan Moskovchenko8e06ae62011-10-17 18:01:29 -0700166 .start = 0x12520000,
167 .end = 0x12520000 + SZ_4K - 1,
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530168 .flags = IORESOURCE_MEM,
169 },
170 {
171 .start = USB_HSIC_IRQ,
172 .end = USB_HSIC_IRQ,
173 .flags = IORESOURCE_IRQ,
174 },
175};
176
177struct platform_device msm_device_hsic_host = {
178 .name = "msm_hsic_host",
179 .id = -1,
180 .num_resources = ARRAY_SIZE(resources_hsic_host),
181 .resource = resources_hsic_host,
182 .dev = {
183 .dma_mask = &dma_mask,
184 .coherent_dma_mask = DMA_BIT_MASK(32),
185 },
186};
187
Mona Hossain11c03ac2011-10-26 12:42:10 -0700188#define SHARED_IMEM_TZ_BASE 0x2a03f720
189static struct resource tzlog_resources[] = {
190 {
191 .start = SHARED_IMEM_TZ_BASE,
192 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
193 .flags = IORESOURCE_MEM,
194 },
195};
196
197struct platform_device msm_device_tz_log = {
198 .name = "tz_log",
199 .id = 0,
200 .num_resources = ARRAY_SIZE(tzlog_resources),
201 .resource = tzlog_resources,
202};
203
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700204static struct resource resources_uart_gsbi2[] = {
205 {
206 .start = MSM8960_GSBI2_UARTDM_IRQ,
207 .end = MSM8960_GSBI2_UARTDM_IRQ,
208 .flags = IORESOURCE_IRQ,
209 },
210 {
211 .start = MSM_UART2DM_PHYS,
212 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
213 .name = "uartdm_resource",
214 .flags = IORESOURCE_MEM,
215 },
216 {
217 .start = MSM_GSBI2_PHYS,
218 .end = MSM_GSBI2_PHYS + PAGE_SIZE - 1,
219 .name = "gsbi_resource",
220 .flags = IORESOURCE_MEM,
221 },
222};
223
224struct platform_device msm8960_device_uart_gsbi2 = {
225 .name = "msm_serial_hsl",
226 .id = 0,
227 .num_resources = ARRAY_SIZE(resources_uart_gsbi2),
228 .resource = resources_uart_gsbi2,
229};
Mayank Rana9f51f582011-08-04 18:35:59 +0530230/* GSBI 6 used into UARTDM Mode */
231static struct resource msm_uart_dm6_resources[] = {
232 {
233 .start = MSM_UART6DM_PHYS,
234 .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1,
235 .name = "uartdm_resource",
236 .flags = IORESOURCE_MEM,
237 },
238 {
239 .start = GSBI6_UARTDM_IRQ,
240 .end = GSBI6_UARTDM_IRQ,
241 .flags = IORESOURCE_IRQ,
242 },
243 {
244 .start = MSM_GSBI6_PHYS,
245 .end = MSM_GSBI6_PHYS + 4 - 1,
246 .name = "gsbi_resource",
247 .flags = IORESOURCE_MEM,
248 },
249 {
250 .start = DMOV_HSUART_GSBI6_TX_CHAN,
251 .end = DMOV_HSUART_GSBI6_RX_CHAN,
252 .name = "uartdm_channels",
253 .flags = IORESOURCE_DMA,
254 },
255 {
256 .start = DMOV_HSUART_GSBI6_TX_CRCI,
257 .end = DMOV_HSUART_GSBI6_RX_CRCI,
258 .name = "uartdm_crci",
259 .flags = IORESOURCE_DMA,
260 },
261};
262static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32);
263struct platform_device msm_device_uart_dm6 = {
264 .name = "msm_serial_hs",
265 .id = 0,
266 .num_resources = ARRAY_SIZE(msm_uart_dm6_resources),
267 .resource = msm_uart_dm6_resources,
268 .dev = {
269 .dma_mask = &msm_uart_dm6_dma_mask,
270 .coherent_dma_mask = DMA_BIT_MASK(32),
271 },
272};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700273
274static struct resource resources_uart_gsbi5[] = {
275 {
276 .start = GSBI5_UARTDM_IRQ,
277 .end = GSBI5_UARTDM_IRQ,
278 .flags = IORESOURCE_IRQ,
279 },
280 {
281 .start = MSM_UART5DM_PHYS,
282 .end = MSM_UART5DM_PHYS + PAGE_SIZE - 1,
283 .name = "uartdm_resource",
284 .flags = IORESOURCE_MEM,
285 },
286 {
287 .start = MSM_GSBI5_PHYS,
288 .end = MSM_GSBI5_PHYS + PAGE_SIZE - 1,
289 .name = "gsbi_resource",
290 .flags = IORESOURCE_MEM,
291 },
292};
293
294struct platform_device msm8960_device_uart_gsbi5 = {
295 .name = "msm_serial_hsl",
296 .id = 0,
297 .num_resources = ARRAY_SIZE(resources_uart_gsbi5),
298 .resource = resources_uart_gsbi5,
299};
300/* MSM Video core device */
301#ifdef CONFIG_MSM_BUS_SCALING
302static struct msm_bus_vectors vidc_init_vectors[] = {
303 {
304 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
305 .dst = MSM_BUS_SLAVE_EBI_CH0,
306 .ab = 0,
307 .ib = 0,
308 },
309 {
310 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
311 .dst = MSM_BUS_SLAVE_EBI_CH0,
312 .ab = 0,
313 .ib = 0,
314 },
315 {
316 .src = MSM_BUS_MASTER_AMPSS_M0,
317 .dst = MSM_BUS_SLAVE_EBI_CH0,
318 .ab = 0,
319 .ib = 0,
320 },
321 {
322 .src = MSM_BUS_MASTER_AMPSS_M0,
323 .dst = MSM_BUS_SLAVE_EBI_CH0,
324 .ab = 0,
325 .ib = 0,
326 },
327};
328static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
329 {
330 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
331 .dst = MSM_BUS_SLAVE_EBI_CH0,
332 .ab = 54525952,
333 .ib = 436207616,
334 },
335 {
336 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
337 .dst = MSM_BUS_SLAVE_EBI_CH0,
338 .ab = 72351744,
339 .ib = 289406976,
340 },
341 {
342 .src = MSM_BUS_MASTER_AMPSS_M0,
343 .dst = MSM_BUS_SLAVE_EBI_CH0,
344 .ab = 500000,
345 .ib = 1000000,
346 },
347 {
348 .src = MSM_BUS_MASTER_AMPSS_M0,
349 .dst = MSM_BUS_SLAVE_EBI_CH0,
350 .ab = 500000,
351 .ib = 1000000,
352 },
353};
354static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
355 {
356 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
357 .dst = MSM_BUS_SLAVE_EBI_CH0,
358 .ab = 40894464,
359 .ib = 327155712,
360 },
361 {
362 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
363 .dst = MSM_BUS_SLAVE_EBI_CH0,
364 .ab = 48234496,
365 .ib = 192937984,
366 },
367 {
368 .src = MSM_BUS_MASTER_AMPSS_M0,
369 .dst = MSM_BUS_SLAVE_EBI_CH0,
370 .ab = 500000,
371 .ib = 2000000,
372 },
373 {
374 .src = MSM_BUS_MASTER_AMPSS_M0,
375 .dst = MSM_BUS_SLAVE_EBI_CH0,
376 .ab = 500000,
377 .ib = 2000000,
378 },
379};
380static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
381 {
382 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
383 .dst = MSM_BUS_SLAVE_EBI_CH0,
384 .ab = 163577856,
385 .ib = 1308622848,
386 },
387 {
388 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
389 .dst = MSM_BUS_SLAVE_EBI_CH0,
390 .ab = 219152384,
391 .ib = 876609536,
392 },
393 {
394 .src = MSM_BUS_MASTER_AMPSS_M0,
395 .dst = MSM_BUS_SLAVE_EBI_CH0,
396 .ab = 1750000,
397 .ib = 3500000,
398 },
399 {
400 .src = MSM_BUS_MASTER_AMPSS_M0,
401 .dst = MSM_BUS_SLAVE_EBI_CH0,
402 .ab = 1750000,
403 .ib = 3500000,
404 },
405};
406static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
407 {
408 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
409 .dst = MSM_BUS_SLAVE_EBI_CH0,
410 .ab = 121634816,
411 .ib = 973078528,
412 },
413 {
414 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
415 .dst = MSM_BUS_SLAVE_EBI_CH0,
416 .ab = 155189248,
417 .ib = 620756992,
418 },
419 {
420 .src = MSM_BUS_MASTER_AMPSS_M0,
421 .dst = MSM_BUS_SLAVE_EBI_CH0,
422 .ab = 1750000,
423 .ib = 7000000,
424 },
425 {
426 .src = MSM_BUS_MASTER_AMPSS_M0,
427 .dst = MSM_BUS_SLAVE_EBI_CH0,
428 .ab = 1750000,
429 .ib = 7000000,
430 },
431};
432static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
433 {
434 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
435 .dst = MSM_BUS_SLAVE_EBI_CH0,
436 .ab = 372244480,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700437 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700438 },
439 {
440 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
441 .dst = MSM_BUS_SLAVE_EBI_CH0,
442 .ab = 501219328,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700443 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700444 },
445 {
446 .src = MSM_BUS_MASTER_AMPSS_M0,
447 .dst = MSM_BUS_SLAVE_EBI_CH0,
448 .ab = 2500000,
449 .ib = 5000000,
450 },
451 {
452 .src = MSM_BUS_MASTER_AMPSS_M0,
453 .dst = MSM_BUS_SLAVE_EBI_CH0,
454 .ab = 2500000,
455 .ib = 5000000,
456 },
457};
458static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
459 {
460 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
461 .dst = MSM_BUS_SLAVE_EBI_CH0,
462 .ab = 222298112,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700463 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700464 },
465 {
466 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
467 .dst = MSM_BUS_SLAVE_EBI_CH0,
468 .ab = 330301440,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700469 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700470 },
471 {
472 .src = MSM_BUS_MASTER_AMPSS_M0,
473 .dst = MSM_BUS_SLAVE_EBI_CH0,
474 .ab = 2500000,
475 .ib = 700000000,
476 },
477 {
478 .src = MSM_BUS_MASTER_AMPSS_M0,
479 .dst = MSM_BUS_SLAVE_EBI_CH0,
480 .ab = 2500000,
481 .ib = 10000000,
482 },
483};
484
485static struct msm_bus_paths vidc_bus_client_config[] = {
486 {
487 ARRAY_SIZE(vidc_init_vectors),
488 vidc_init_vectors,
489 },
490 {
491 ARRAY_SIZE(vidc_venc_vga_vectors),
492 vidc_venc_vga_vectors,
493 },
494 {
495 ARRAY_SIZE(vidc_vdec_vga_vectors),
496 vidc_vdec_vga_vectors,
497 },
498 {
499 ARRAY_SIZE(vidc_venc_720p_vectors),
500 vidc_venc_720p_vectors,
501 },
502 {
503 ARRAY_SIZE(vidc_vdec_720p_vectors),
504 vidc_vdec_720p_vectors,
505 },
506 {
507 ARRAY_SIZE(vidc_venc_1080p_vectors),
508 vidc_venc_1080p_vectors,
509 },
510 {
511 ARRAY_SIZE(vidc_vdec_1080p_vectors),
512 vidc_vdec_1080p_vectors,
513 },
514};
515
516static struct msm_bus_scale_pdata vidc_bus_client_data = {
517 vidc_bus_client_config,
518 ARRAY_SIZE(vidc_bus_client_config),
519 .name = "vidc",
520};
521#endif
522
Mona Hossain9c430e32011-07-27 11:04:47 -0700523#ifdef CONFIG_HW_RANDOM_MSM
524/* PRNG device */
525#define MSM_PRNG_PHYS 0x1A500000
526static struct resource rng_resources = {
527 .flags = IORESOURCE_MEM,
528 .start = MSM_PRNG_PHYS,
529 .end = MSM_PRNG_PHYS + SZ_512 - 1,
530};
531
532struct platform_device msm_device_rng = {
533 .name = "msm_rng",
534 .id = 0,
535 .num_resources = 1,
536 .resource = &rng_resources,
537};
538#endif
539
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700540#define MSM_VIDC_BASE_PHYS 0x04400000
541#define MSM_VIDC_BASE_SIZE 0x00100000
542
543static struct resource msm_device_vidc_resources[] = {
544 {
545 .start = MSM_VIDC_BASE_PHYS,
546 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
547 .flags = IORESOURCE_MEM,
548 },
549 {
550 .start = VCODEC_IRQ,
551 .end = VCODEC_IRQ,
552 .flags = IORESOURCE_IRQ,
553 },
554};
555
556struct msm_vidc_platform_data vidc_platform_data = {
557#ifdef CONFIG_MSM_BUS_SCALING
558 .vidc_bus_client_pdata = &vidc_bus_client_data,
559#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -0700560#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Deepak Kotur12301a72011-11-09 18:30:29 -0800561 .memtype = ION_HEAP_EBI_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700562 .enable_ion = 1,
563#else
Deepak Kotur12301a72011-11-09 18:30:29 -0800564 .memtype = MEMTYPE_EBI1,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700565 .enable_ion = 0,
566#endif
Deepika Pepakayalabebc7622011-12-01 15:13:43 -0800567 .disable_dmx = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700568};
569
570struct platform_device msm_device_vidc = {
571 .name = "msm_vidc",
572 .id = 0,
573 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
574 .resource = msm_device_vidc_resources,
575 .dev = {
576 .platform_data = &vidc_platform_data,
577 },
578};
579
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700580#define MSM_SDC1_BASE 0x12400000
581#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
582#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
583#define MSM_SDC2_BASE 0x12140000
584#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
585#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
586#define MSM_SDC2_BASE 0x12140000
587#define MSM_SDC3_BASE 0x12180000
588#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
589#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
590#define MSM_SDC4_BASE 0x121C0000
591#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
592#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
593#define MSM_SDC5_BASE 0x12200000
594#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
595#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
596
597static struct resource resources_sdc1[] = {
598 {
599 .name = "core_mem",
600 .flags = IORESOURCE_MEM,
601 .start = MSM_SDC1_BASE,
602 .end = MSM_SDC1_DML_BASE - 1,
603 },
604 {
605 .name = "core_irq",
606 .flags = IORESOURCE_IRQ,
607 .start = SDC1_IRQ_0,
608 .end = SDC1_IRQ_0
609 },
610#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
611 {
612 .name = "sdcc_dml_addr",
613 .start = MSM_SDC1_DML_BASE,
614 .end = MSM_SDC1_BAM_BASE - 1,
615 .flags = IORESOURCE_MEM,
616 },
617 {
618 .name = "sdcc_bam_addr",
619 .start = MSM_SDC1_BAM_BASE,
620 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
621 .flags = IORESOURCE_MEM,
622 },
623 {
624 .name = "sdcc_bam_irq",
625 .start = SDC1_BAM_IRQ,
626 .end = SDC1_BAM_IRQ,
627 .flags = IORESOURCE_IRQ,
628 },
629#endif
630};
631
632static struct resource resources_sdc2[] = {
633 {
634 .name = "core_mem",
635 .flags = IORESOURCE_MEM,
636 .start = MSM_SDC2_BASE,
637 .end = MSM_SDC2_DML_BASE - 1,
638 },
639 {
640 .name = "core_irq",
641 .flags = IORESOURCE_IRQ,
642 .start = SDC2_IRQ_0,
643 .end = SDC2_IRQ_0
644 },
645#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
646 {
647 .name = "sdcc_dml_addr",
648 .start = MSM_SDC2_DML_BASE,
649 .end = MSM_SDC2_BAM_BASE - 1,
650 .flags = IORESOURCE_MEM,
651 },
652 {
653 .name = "sdcc_bam_addr",
654 .start = MSM_SDC2_BAM_BASE,
655 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
656 .flags = IORESOURCE_MEM,
657 },
658 {
659 .name = "sdcc_bam_irq",
660 .start = SDC2_BAM_IRQ,
661 .end = SDC2_BAM_IRQ,
662 .flags = IORESOURCE_IRQ,
663 },
664#endif
665};
666
667static struct resource resources_sdc3[] = {
668 {
669 .name = "core_mem",
670 .flags = IORESOURCE_MEM,
671 .start = MSM_SDC3_BASE,
672 .end = MSM_SDC3_DML_BASE - 1,
673 },
674 {
675 .name = "core_irq",
676 .flags = IORESOURCE_IRQ,
677 .start = SDC3_IRQ_0,
678 .end = SDC3_IRQ_0
679 },
680#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
681 {
682 .name = "sdcc_dml_addr",
683 .start = MSM_SDC3_DML_BASE,
684 .end = MSM_SDC3_BAM_BASE - 1,
685 .flags = IORESOURCE_MEM,
686 },
687 {
688 .name = "sdcc_bam_addr",
689 .start = MSM_SDC3_BAM_BASE,
690 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
691 .flags = IORESOURCE_MEM,
692 },
693 {
694 .name = "sdcc_bam_irq",
695 .start = SDC3_BAM_IRQ,
696 .end = SDC3_BAM_IRQ,
697 .flags = IORESOURCE_IRQ,
698 },
699#endif
700};
701
702static struct resource resources_sdc4[] = {
703 {
704 .name = "core_mem",
705 .flags = IORESOURCE_MEM,
706 .start = MSM_SDC4_BASE,
707 .end = MSM_SDC4_DML_BASE - 1,
708 },
709 {
710 .name = "core_irq",
711 .flags = IORESOURCE_IRQ,
712 .start = SDC4_IRQ_0,
713 .end = SDC4_IRQ_0
714 },
715#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
716 {
717 .name = "sdcc_dml_addr",
718 .start = MSM_SDC4_DML_BASE,
719 .end = MSM_SDC4_BAM_BASE - 1,
720 .flags = IORESOURCE_MEM,
721 },
722 {
723 .name = "sdcc_bam_addr",
724 .start = MSM_SDC4_BAM_BASE,
725 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
726 .flags = IORESOURCE_MEM,
727 },
728 {
729 .name = "sdcc_bam_irq",
730 .start = SDC4_BAM_IRQ,
731 .end = SDC4_BAM_IRQ,
732 .flags = IORESOURCE_IRQ,
733 },
734#endif
735};
736
737static struct resource resources_sdc5[] = {
738 {
739 .name = "core_mem",
740 .flags = IORESOURCE_MEM,
741 .start = MSM_SDC5_BASE,
742 .end = MSM_SDC5_DML_BASE - 1,
743 },
744 {
745 .name = "core_irq",
746 .flags = IORESOURCE_IRQ,
747 .start = SDC5_IRQ_0,
748 .end = SDC5_IRQ_0
749 },
750#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
751 {
752 .name = "sdcc_dml_addr",
753 .start = MSM_SDC5_DML_BASE,
754 .end = MSM_SDC5_BAM_BASE - 1,
755 .flags = IORESOURCE_MEM,
756 },
757 {
758 .name = "sdcc_bam_addr",
759 .start = MSM_SDC5_BAM_BASE,
760 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
761 .flags = IORESOURCE_MEM,
762 },
763 {
764 .name = "sdcc_bam_irq",
765 .start = SDC5_BAM_IRQ,
766 .end = SDC5_BAM_IRQ,
767 .flags = IORESOURCE_IRQ,
768 },
769#endif
770};
771
772struct platform_device msm_device_sdc1 = {
773 .name = "msm_sdcc",
774 .id = 1,
775 .num_resources = ARRAY_SIZE(resources_sdc1),
776 .resource = resources_sdc1,
777 .dev = {
778 .coherent_dma_mask = 0xffffffff,
779 },
780};
781
782struct platform_device msm_device_sdc2 = {
783 .name = "msm_sdcc",
784 .id = 2,
785 .num_resources = ARRAY_SIZE(resources_sdc2),
786 .resource = resources_sdc2,
787 .dev = {
788 .coherent_dma_mask = 0xffffffff,
789 },
790};
791
792struct platform_device msm_device_sdc3 = {
793 .name = "msm_sdcc",
794 .id = 3,
795 .num_resources = ARRAY_SIZE(resources_sdc3),
796 .resource = resources_sdc3,
797 .dev = {
798 .coherent_dma_mask = 0xffffffff,
799 },
800};
801
802struct platform_device msm_device_sdc4 = {
803 .name = "msm_sdcc",
804 .id = 4,
805 .num_resources = ARRAY_SIZE(resources_sdc4),
806 .resource = resources_sdc4,
807 .dev = {
808 .coherent_dma_mask = 0xffffffff,
809 },
810};
811
812struct platform_device msm_device_sdc5 = {
813 .name = "msm_sdcc",
814 .id = 5,
815 .num_resources = ARRAY_SIZE(resources_sdc5),
816 .resource = resources_sdc5,
817 .dev = {
818 .coherent_dma_mask = 0xffffffff,
819 },
820};
821
Stephen Boydeb819882011-08-29 14:46:30 -0700822#define MSM_LPASS_QDSP6SS_PHYS 0x28800000
823#define SFAB_LPASS_Q6_ACLK_CTL (MSM_CLK_CTL_BASE + 0x23A0)
824
825static struct resource msm_8960_q6_lpass_resources[] = {
826 {
827 .start = MSM_LPASS_QDSP6SS_PHYS,
828 .end = MSM_LPASS_QDSP6SS_PHYS + SZ_256 - 1,
829 .flags = IORESOURCE_MEM,
830 },
831};
832
833static struct pil_q6v4_pdata msm_8960_q6_lpass_data = {
834 .strap_tcm_base = 0x01460000,
835 .strap_ahb_upper = 0x00290000,
836 .strap_ahb_lower = 0x00000280,
837 .aclk_reg = SFAB_LPASS_Q6_ACLK_CTL,
Matt Wagantall39088932011-08-02 20:24:56 -0700838 .xo_id = MSM_XO_PXO,
Stephen Boydeb819882011-08-29 14:46:30 -0700839 .name = "q6",
840 .pas_id = PAS_Q6,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -0700841 .bus_port = MSM_BUS_MASTER_LPASS_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -0700842};
843
844struct platform_device msm_8960_q6_lpass = {
845 .name = "pil_qdsp6v4",
846 .id = 0,
847 .num_resources = ARRAY_SIZE(msm_8960_q6_lpass_resources),
848 .resource = msm_8960_q6_lpass_resources,
849 .dev.platform_data = &msm_8960_q6_lpass_data,
850};
851
852#define MSM_MSS_ENABLE_PHYS 0x08B00000
853#define MSM_FW_QDSP6SS_PHYS 0x08800000
854#define MSS_Q6FW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C6C)
855#define SFAB_MSS_Q6_FW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2044)
856
857static struct resource msm_8960_q6_mss_fw_resources[] = {
858 {
859 .start = MSM_FW_QDSP6SS_PHYS,
860 .end = MSM_FW_QDSP6SS_PHYS + SZ_256 - 1,
861 .flags = IORESOURCE_MEM,
862 },
863 {
864 .start = MSM_MSS_ENABLE_PHYS,
865 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
866 .flags = IORESOURCE_MEM,
867 },
868};
869
870static struct pil_q6v4_pdata msm_8960_q6_mss_fw_data = {
871 .strap_tcm_base = 0x00400000,
872 .strap_ahb_upper = 0x00090000,
873 .strap_ahb_lower = 0x00000080,
874 .aclk_reg = SFAB_MSS_Q6_FW_ACLK_CTL,
875 .jtag_clk_reg = MSS_Q6FW_JTAG_CLK_CTL,
Matt Wagantall39088932011-08-02 20:24:56 -0700876 .xo_id = MSM_XO_TCXO_D0,
Stephen Boydeb819882011-08-29 14:46:30 -0700877 .name = "modem_fw",
878 .depends = "q6",
879 .pas_id = PAS_MODEM_FW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -0700880 .bus_port = MSM_BUS_MASTER_MSS_FW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -0700881};
882
883struct platform_device msm_8960_q6_mss_fw = {
884 .name = "pil_qdsp6v4",
885 .id = 1,
886 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_fw_resources),
887 .resource = msm_8960_q6_mss_fw_resources,
888 .dev.platform_data = &msm_8960_q6_mss_fw_data,
889};
890
891#define MSM_SW_QDSP6SS_PHYS 0x08900000
892#define SFAB_MSS_Q6_SW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2040)
893#define MSS_Q6SW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C68)
894
895static struct resource msm_8960_q6_mss_sw_resources[] = {
896 {
897 .start = MSM_SW_QDSP6SS_PHYS,
898 .end = MSM_SW_QDSP6SS_PHYS + SZ_256 - 1,
899 .flags = IORESOURCE_MEM,
900 },
901 {
902 .start = MSM_MSS_ENABLE_PHYS,
903 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
904 .flags = IORESOURCE_MEM,
905 },
906};
907
908static struct pil_q6v4_pdata msm_8960_q6_mss_sw_data = {
909 .strap_tcm_base = 0x00420000,
910 .strap_ahb_upper = 0x00090000,
911 .strap_ahb_lower = 0x00000080,
912 .aclk_reg = SFAB_MSS_Q6_SW_ACLK_CTL,
913 .jtag_clk_reg = MSS_Q6SW_JTAG_CLK_CTL,
Matt Wagantall39088932011-08-02 20:24:56 -0700914 .xo_id = MSM_XO_TCXO_D0,
Stephen Boydeb819882011-08-29 14:46:30 -0700915 .name = "modem",
916 .depends = "modem_fw",
917 .pas_id = PAS_MODEM_SW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -0700918 .bus_port = MSM_BUS_MASTER_MSS_SW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -0700919};
920
921struct platform_device msm_8960_q6_mss_sw = {
922 .name = "pil_qdsp6v4",
923 .id = 2,
924 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_sw_resources),
925 .resource = msm_8960_q6_mss_sw_resources,
926 .dev.platform_data = &msm_8960_q6_mss_sw_data,
927};
928
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700929struct platform_device msm_device_smd = {
930 .name = "msm_smd",
931 .id = -1,
932};
933
934struct platform_device msm_device_bam_dmux = {
935 .name = "BAM_RMNT",
936 .id = -1,
937};
938
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700939static struct msm_watchdog_pdata msm_watchdog_pdata = {
940 .pet_time = 10000,
941 .bark_time = 11000,
942 .has_secure = true,
943};
944
945struct platform_device msm8960_device_watchdog = {
946 .name = "msm_watchdog",
947 .id = -1,
948 .dev = {
949 .platform_data = &msm_watchdog_pdata,
950 },
951};
952
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700953static struct resource msm_dmov_resource[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700954 {
955 .start = ADM_0_SCSS_1_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700956 .flags = IORESOURCE_IRQ,
957 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700958 {
959 .start = 0x18320000,
960 .end = 0x18320000 + SZ_1M - 1,
961 .flags = IORESOURCE_MEM,
962 },
963};
964
965static struct msm_dmov_pdata msm_dmov_pdata = {
966 .sd = 1,
967 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700968};
969
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700970struct platform_device msm8960_device_dmov = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700971 .name = "msm_dmov",
972 .id = -1,
973 .resource = msm_dmov_resource,
974 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700975 .dev = {
976 .platform_data = &msm_dmov_pdata,
977 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700978};
979
980static struct platform_device *msm_sdcc_devices[] __initdata = {
981 &msm_device_sdc1,
982 &msm_device_sdc2,
983 &msm_device_sdc3,
984 &msm_device_sdc4,
985 &msm_device_sdc5,
986};
987
988int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
989{
990 struct platform_device *pdev;
991
992 if (controller < 1 || controller > 5)
993 return -EINVAL;
994
995 pdev = msm_sdcc_devices[controller-1];
996 pdev->dev.platform_data = plat;
997 return platform_device_register(pdev);
998}
999
1000static struct resource resources_qup_i2c_gsbi4[] = {
1001 {
1002 .name = "gsbi_qup_i2c_addr",
1003 .start = MSM_GSBI4_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001004 .end = MSM_GSBI4_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001005 .flags = IORESOURCE_MEM,
1006 },
1007 {
1008 .name = "qup_phys_addr",
1009 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001010 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001011 .flags = IORESOURCE_MEM,
1012 },
1013 {
1014 .name = "qup_err_intr",
1015 .start = GSBI4_QUP_IRQ,
1016 .end = GSBI4_QUP_IRQ,
1017 .flags = IORESOURCE_IRQ,
1018 },
1019};
1020
1021struct platform_device msm8960_device_qup_i2c_gsbi4 = {
1022 .name = "qup_i2c",
1023 .id = 4,
1024 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
1025 .resource = resources_qup_i2c_gsbi4,
1026};
1027
1028static struct resource resources_qup_i2c_gsbi3[] = {
1029 {
1030 .name = "gsbi_qup_i2c_addr",
1031 .start = MSM_GSBI3_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001032 .end = MSM_GSBI3_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001033 .flags = IORESOURCE_MEM,
1034 },
1035 {
1036 .name = "qup_phys_addr",
1037 .start = MSM_GSBI3_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001038 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001039 .flags = IORESOURCE_MEM,
1040 },
1041 {
1042 .name = "qup_err_intr",
1043 .start = GSBI3_QUP_IRQ,
1044 .end = GSBI3_QUP_IRQ,
1045 .flags = IORESOURCE_IRQ,
1046 },
1047};
1048
1049struct platform_device msm8960_device_qup_i2c_gsbi3 = {
1050 .name = "qup_i2c",
1051 .id = 3,
1052 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
1053 .resource = resources_qup_i2c_gsbi3,
1054};
1055
1056static struct resource resources_qup_i2c_gsbi10[] = {
1057 {
1058 .name = "gsbi_qup_i2c_addr",
1059 .start = MSM_GSBI10_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001060 .end = MSM_GSBI10_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001061 .flags = IORESOURCE_MEM,
1062 },
1063 {
1064 .name = "qup_phys_addr",
1065 .start = MSM_GSBI10_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001066 .end = MSM_GSBI10_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001067 .flags = IORESOURCE_MEM,
1068 },
1069 {
1070 .name = "qup_err_intr",
1071 .start = GSBI10_QUP_IRQ,
1072 .end = GSBI10_QUP_IRQ,
1073 .flags = IORESOURCE_IRQ,
1074 },
1075};
1076
1077struct platform_device msm8960_device_qup_i2c_gsbi10 = {
1078 .name = "qup_i2c",
1079 .id = 10,
1080 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi10),
1081 .resource = resources_qup_i2c_gsbi10,
1082};
1083
1084static struct resource resources_qup_i2c_gsbi12[] = {
1085 {
1086 .name = "gsbi_qup_i2c_addr",
1087 .start = MSM_GSBI12_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001088 .end = MSM_GSBI12_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001089 .flags = IORESOURCE_MEM,
1090 },
1091 {
1092 .name = "qup_phys_addr",
1093 .start = MSM_GSBI12_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001094 .end = MSM_GSBI12_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001095 .flags = IORESOURCE_MEM,
1096 },
1097 {
1098 .name = "qup_err_intr",
1099 .start = GSBI12_QUP_IRQ,
1100 .end = GSBI12_QUP_IRQ,
1101 .flags = IORESOURCE_IRQ,
1102 },
1103};
1104
1105struct platform_device msm8960_device_qup_i2c_gsbi12 = {
1106 .name = "qup_i2c",
1107 .id = 12,
1108 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi12),
1109 .resource = resources_qup_i2c_gsbi12,
1110};
1111
1112#ifdef CONFIG_MSM_CAMERA
1113struct resource msm_camera_resources[] = {
1114 {
Nishant Pandit24153d82011-08-27 16:05:13 +05301115 .name = "s3d_rw",
1116 .start = 0x008003E0,
1117 .end = 0x008003E0 + SZ_16 - 1,
1118 .flags = IORESOURCE_MEM,
1119 },
1120 {
1121 .name = "s3d_ctl",
1122 .start = 0x008020B8,
1123 .end = 0x008020B8 + SZ_16 - 1,
1124 .flags = IORESOURCE_MEM,
1125 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001126};
1127
1128int __init msm_get_cam_resources(struct msm_camera_sensor_info *s_info)
1129{
1130 s_info->resource = msm_camera_resources;
1131 s_info->num_resources = ARRAY_SIZE(msm_camera_resources);
1132 return 0;
1133}
Kevin Chanf6216f22011-10-25 18:40:11 -07001134
1135static struct resource msm_csiphy0_resources[] = {
1136 {
1137 .name = "csiphy",
1138 .start = 0x04800C00,
1139 .end = 0x04800C00 + SZ_1K - 1,
1140 .flags = IORESOURCE_MEM,
1141 },
1142 {
1143 .name = "csiphy",
1144 .start = CSIPHY_4LN_IRQ,
1145 .end = CSIPHY_4LN_IRQ,
1146 .flags = IORESOURCE_IRQ,
1147 },
1148};
1149
1150static struct resource msm_csiphy1_resources[] = {
1151 {
1152 .name = "csiphy",
1153 .start = 0x04801000,
1154 .end = 0x04801000 + SZ_1K - 1,
1155 .flags = IORESOURCE_MEM,
1156 },
1157 {
1158 .name = "csiphy",
1159 .start = MSM8960_CSIPHY_2LN_IRQ,
1160 .end = MSM8960_CSIPHY_2LN_IRQ,
1161 .flags = IORESOURCE_IRQ,
1162 },
1163};
1164
1165struct platform_device msm8960_device_csiphy0 = {
1166 .name = "msm_csiphy",
1167 .id = 0,
1168 .resource = msm_csiphy0_resources,
1169 .num_resources = ARRAY_SIZE(msm_csiphy0_resources),
1170};
1171
1172struct platform_device msm8960_device_csiphy1 = {
1173 .name = "msm_csiphy",
1174 .id = 1,
1175 .resource = msm_csiphy1_resources,
1176 .num_resources = ARRAY_SIZE(msm_csiphy1_resources),
1177};
Kevin Chanc8b52e82011-10-25 23:20:21 -07001178
1179static struct resource msm_csid0_resources[] = {
1180 {
1181 .name = "csid",
1182 .start = 0x04800000,
1183 .end = 0x04800000 + SZ_1K - 1,
1184 .flags = IORESOURCE_MEM,
1185 },
1186 {
1187 .name = "csid",
1188 .start = CSI_0_IRQ,
1189 .end = CSI_0_IRQ,
1190 .flags = IORESOURCE_IRQ,
1191 },
1192};
1193
1194static struct resource msm_csid1_resources[] = {
1195 {
1196 .name = "csid",
1197 .start = 0x04800400,
1198 .end = 0x04800400 + SZ_1K - 1,
1199 .flags = IORESOURCE_MEM,
1200 },
1201 {
1202 .name = "csid",
1203 .start = CSI_1_IRQ,
1204 .end = CSI_1_IRQ,
1205 .flags = IORESOURCE_IRQ,
1206 },
1207};
1208
1209struct platform_device msm8960_device_csid0 = {
1210 .name = "msm_csid",
1211 .id = 0,
1212 .resource = msm_csid0_resources,
1213 .num_resources = ARRAY_SIZE(msm_csid0_resources),
1214};
1215
1216struct platform_device msm8960_device_csid1 = {
1217 .name = "msm_csid",
1218 .id = 1,
1219 .resource = msm_csid1_resources,
1220 .num_resources = ARRAY_SIZE(msm_csid1_resources),
1221};
Kevin Chane12c6672011-10-26 11:55:26 -07001222
1223struct resource msm_ispif_resources[] = {
1224 {
1225 .name = "ispif",
1226 .start = 0x04800800,
1227 .end = 0x04800800 + SZ_1K - 1,
1228 .flags = IORESOURCE_MEM,
1229 },
1230 {
1231 .name = "ispif",
1232 .start = ISPIF_IRQ,
1233 .end = ISPIF_IRQ,
1234 .flags = IORESOURCE_IRQ,
1235 },
1236};
1237
1238struct platform_device msm8960_device_ispif = {
1239 .name = "msm_ispif",
1240 .id = 0,
1241 .resource = msm_ispif_resources,
1242 .num_resources = ARRAY_SIZE(msm_ispif_resources),
1243};
Kevin Chan5827c552011-10-28 18:36:32 -07001244
1245static struct resource msm_vfe_resources[] = {
1246 {
1247 .name = "vfe32",
1248 .start = 0x04500000,
1249 .end = 0x04500000 + SZ_1M - 1,
1250 .flags = IORESOURCE_MEM,
1251 },
1252 {
1253 .name = "vfe32",
1254 .start = VFE_IRQ,
1255 .end = VFE_IRQ,
1256 .flags = IORESOURCE_IRQ,
1257 },
1258};
1259
1260struct platform_device msm8960_device_vfe = {
1261 .name = "msm_vfe",
1262 .id = 0,
1263 .resource = msm_vfe_resources,
1264 .num_resources = ARRAY_SIZE(msm_vfe_resources),
1265};
Kevin Chana0853122011-11-07 19:48:44 -08001266
1267static struct resource msm_vpe_resources[] = {
1268 {
1269 .name = "vpe",
1270 .start = 0x05300000,
1271 .end = 0x05300000 + SZ_1M - 1,
1272 .flags = IORESOURCE_MEM,
1273 },
1274 {
1275 .name = "vpe",
1276 .start = VPE_IRQ,
1277 .end = VPE_IRQ,
1278 .flags = IORESOURCE_IRQ,
1279 },
1280};
1281
1282struct platform_device msm8960_device_vpe = {
1283 .name = "msm_vpe",
1284 .id = 0,
1285 .resource = msm_vpe_resources,
1286 .num_resources = ARRAY_SIZE(msm_vpe_resources),
1287};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001288#endif
1289
Jay Chokshi33c044a2011-12-07 13:05:40 -08001290static struct resource resources_ssbi_pmic[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001291 {
1292 .start = MSM_PMIC1_SSBI_CMD_PHYS,
1293 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
1294 .flags = IORESOURCE_MEM,
1295 },
1296};
1297
Jay Chokshi33c044a2011-12-07 13:05:40 -08001298struct platform_device msm8960_device_ssbi_pmic = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001299 .name = "msm_ssbi",
1300 .id = 0,
Jay Chokshi33c044a2011-12-07 13:05:40 -08001301 .resource = resources_ssbi_pmic,
1302 .num_resources = ARRAY_SIZE(resources_ssbi_pmic),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001303};
1304
1305static struct resource resources_qup_spi_gsbi1[] = {
1306 {
1307 .name = "spi_base",
1308 .start = MSM_GSBI1_QUP_PHYS,
1309 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
1310 .flags = IORESOURCE_MEM,
1311 },
1312 {
1313 .name = "gsbi_base",
1314 .start = MSM_GSBI1_PHYS,
1315 .end = MSM_GSBI1_PHYS + 4 - 1,
1316 .flags = IORESOURCE_MEM,
1317 },
1318 {
1319 .name = "spi_irq_in",
1320 .start = MSM8960_GSBI1_QUP_IRQ,
1321 .end = MSM8960_GSBI1_QUP_IRQ,
1322 .flags = IORESOURCE_IRQ,
1323 },
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001324 {
1325 .name = "spi_clk",
1326 .start = 9,
1327 .end = 9,
1328 .flags = IORESOURCE_IO,
1329 },
1330 {
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001331 .name = "spi_miso",
1332 .start = 7,
1333 .end = 7,
1334 .flags = IORESOURCE_IO,
1335 },
1336 {
1337 .name = "spi_mosi",
1338 .start = 6,
1339 .end = 6,
1340 .flags = IORESOURCE_IO,
1341 },
Harini Jayaraman8392e432011-11-29 18:26:17 -07001342 {
1343 .name = "spi_cs",
1344 .start = 8,
1345 .end = 8,
1346 .flags = IORESOURCE_IO,
1347 },
1348 {
1349 .name = "spi_cs1",
1350 .start = 14,
1351 .end = 14,
1352 .flags = IORESOURCE_IO,
1353 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001354};
1355
1356struct platform_device msm8960_device_qup_spi_gsbi1 = {
1357 .name = "spi_qsd",
1358 .id = 0,
1359 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi1),
1360 .resource = resources_qup_spi_gsbi1,
1361};
1362
1363struct platform_device msm_pcm = {
1364 .name = "msm-pcm-dsp",
1365 .id = -1,
1366};
1367
1368struct platform_device msm_pcm_routing = {
1369 .name = "msm-pcm-routing",
1370 .id = -1,
1371};
1372
1373struct platform_device msm_cpudai0 = {
1374 .name = "msm-dai-q6",
1375 .id = 0x4000,
1376};
1377
1378struct platform_device msm_cpudai1 = {
1379 .name = "msm-dai-q6",
1380 .id = 0x4001,
1381};
1382
1383struct platform_device msm_cpudai_hdmi_rx = {
1384 .name = "msm-dai-q6",
1385 .id = 8,
1386};
1387
1388struct platform_device msm_cpudai_bt_rx = {
1389 .name = "msm-dai-q6",
1390 .id = 0x3000,
1391};
1392
1393struct platform_device msm_cpudai_bt_tx = {
1394 .name = "msm-dai-q6",
1395 .id = 0x3001,
1396};
1397
1398struct platform_device msm_cpudai_fm_rx = {
1399 .name = "msm-dai-q6",
1400 .id = 0x3004,
1401};
1402
1403struct platform_device msm_cpudai_fm_tx = {
1404 .name = "msm-dai-q6",
1405 .id = 0x3005,
1406};
1407
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001408/*
1409 * Machine specific data for AUX PCM Interface
1410 * which the driver will be unware of.
1411 */
1412struct msm_dai_auxpcm_pdata auxpcm_rx_pdata = {
1413 .clk = "pcm_clk",
1414 .mode = AFE_PCM_CFG_MODE_PCM,
1415 .sync = AFE_PCM_CFG_SYNC_INT,
1416 .frame = AFE_PCM_CFG_FRM_256BPF,
1417 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
1418 .slot = 0,
1419 .data = AFE_PCM_CFG_CDATAOE_MASTER,
1420 .pcm_clk_rate = 2048000,
1421};
1422
1423struct platform_device msm_cpudai_auxpcm_rx = {
1424 .name = "msm-dai-q6",
1425 .id = 2,
1426 .dev = {
1427 .platform_data = &auxpcm_rx_pdata,
1428 },
1429};
1430
1431struct platform_device msm_cpudai_auxpcm_tx = {
1432 .name = "msm-dai-q6",
1433 .id = 3,
1434};
1435
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001436struct platform_device msm_cpu_fe = {
1437 .name = "msm-dai-fe",
1438 .id = -1,
1439};
1440
1441struct platform_device msm_stub_codec = {
1442 .name = "msm-stub-codec",
1443 .id = 1,
1444};
1445
1446struct platform_device msm_voice = {
1447 .name = "msm-pcm-voice",
1448 .id = -1,
1449};
1450
1451struct platform_device msm_voip = {
1452 .name = "msm-voip-dsp",
1453 .id = -1,
1454};
1455
1456struct platform_device msm_lpa_pcm = {
1457 .name = "msm-pcm-lpa",
1458 .id = -1,
1459};
1460
Asish Bhattacharya96bb6f42011-11-01 20:36:09 +05301461struct platform_device msm_compr_dsp = {
1462 .name = "msm-compr-dsp",
1463 .id = -1,
1464};
1465
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001466struct platform_device msm_pcm_hostless = {
1467 .name = "msm-pcm-hostless",
1468 .id = -1,
1469};
1470
Laxminath Kasamcee1d602011-08-01 19:26:57 +05301471struct platform_device msm_cpudai_afe_01_rx = {
1472 .name = "msm-dai-q6",
1473 .id = 0xE0,
1474};
1475
1476struct platform_device msm_cpudai_afe_01_tx = {
1477 .name = "msm-dai-q6",
1478 .id = 0xF0,
1479};
1480
1481struct platform_device msm_cpudai_afe_02_rx = {
1482 .name = "msm-dai-q6",
1483 .id = 0xF1,
1484};
1485
1486struct platform_device msm_cpudai_afe_02_tx = {
1487 .name = "msm-dai-q6",
1488 .id = 0xE1,
1489};
1490
1491struct platform_device msm_pcm_afe = {
1492 .name = "msm-pcm-afe",
1493 .id = -1,
1494};
1495
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001496struct platform_device *msm_footswitch_devices[] = {
Nagamalleswararao Ganjifd7454a2011-08-09 10:56:40 -07001497 FS_8X60(FS_MDP, "fs_mdp"),
1498 FS_8X60(FS_ROT, "fs_rot"),
Shuzhen Wang4d28c092011-07-14 15:40:33 -07001499 FS_8X60(FS_IJPEG, "fs_ijpeg"),
1500 FS_8X60(FS_VFE, "fs_vfe"),
1501 FS_8X60(FS_VPE, "fs_vpe"),
Lucille Sylvestera610fb12011-07-22 17:22:20 -06001502 FS_8X60(FS_GFX3D, "fs_gfx3d"),
1503 FS_8X60(FS_GFX2D0, "fs_gfx2d0"),
1504 FS_8X60(FS_GFX2D1, "fs_gfx2d1"),
Gopikrishnaiah Anandan031eb942011-07-28 13:24:00 -07001505 FS_8X60(FS_VED, "fs_ved"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001506};
1507unsigned msm_num_footswitch_devices = ARRAY_SIZE(msm_footswitch_devices);
1508
1509#ifdef CONFIG_MSM_ROTATOR
1510#define ROTATOR_HW_BASE 0x04E00000
1511static struct resource resources_msm_rotator[] = {
1512 {
1513 .start = ROTATOR_HW_BASE,
1514 .end = ROTATOR_HW_BASE + 0x100000 - 1,
1515 .flags = IORESOURCE_MEM,
1516 },
1517 {
1518 .start = ROT_IRQ,
1519 .end = ROT_IRQ,
1520 .flags = IORESOURCE_IRQ,
1521 },
1522};
1523
1524static struct msm_rot_clocks rotator_clocks[] = {
1525 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001526 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001527 .clk_type = ROTATOR_CORE_CLK,
Nagamalleswararao Ganji0bb107342011-10-10 20:55:32 -07001528 .clk_rate = 200 * 1000 * 1000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001529 },
1530 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001531 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001532 .clk_type = ROTATOR_PCLK,
1533 .clk_rate = 0,
1534 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001535};
1536
1537static struct msm_rotator_platform_data rotator_pdata = {
1538 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
1539 .hardware_version_number = 0x01020309,
1540 .rotator_clks = rotator_clocks,
1541 .regulator_name = "fs_rot",
1542};
1543
1544struct platform_device msm_rotator_device = {
1545 .name = "msm_rotator",
1546 .id = 0,
1547 .num_resources = ARRAY_SIZE(resources_msm_rotator),
1548 .resource = resources_msm_rotator,
1549 .dev = {
1550 .platform_data = &rotator_pdata,
1551 },
1552};
1553#endif
1554
1555#define MIPI_DSI_HW_BASE 0x04700000
1556#define MDP_HW_BASE 0x05100000
1557
1558static struct resource msm_mipi_dsi1_resources[] = {
1559 {
1560 .name = "mipi_dsi",
1561 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001562 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001563 .flags = IORESOURCE_MEM,
1564 },
1565 {
1566 .start = DSI1_IRQ,
1567 .end = DSI1_IRQ,
1568 .flags = IORESOURCE_IRQ,
1569 },
1570};
1571
1572struct platform_device msm_mipi_dsi1_device = {
1573 .name = "mipi_dsi",
1574 .id = 1,
1575 .num_resources = ARRAY_SIZE(msm_mipi_dsi1_resources),
1576 .resource = msm_mipi_dsi1_resources,
1577};
1578
1579static struct resource msm_mdp_resources[] = {
1580 {
1581 .name = "mdp",
1582 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001583 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001584 .flags = IORESOURCE_MEM,
1585 },
1586 {
1587 .start = MDP_IRQ,
1588 .end = MDP_IRQ,
1589 .flags = IORESOURCE_IRQ,
1590 },
1591};
1592
1593static struct platform_device msm_mdp_device = {
1594 .name = "mdp",
1595 .id = 0,
1596 .num_resources = ARRAY_SIZE(msm_mdp_resources),
1597 .resource = msm_mdp_resources,
1598};
1599
1600static void __init msm_register_device(struct platform_device *pdev, void *data)
1601{
1602 int ret;
1603
1604 pdev->dev.platform_data = data;
1605 ret = platform_device_register(pdev);
1606 if (ret)
1607 dev_err(&pdev->dev,
1608 "%s: platform_device_register() failed = %d\n",
1609 __func__, ret);
1610}
1611
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07001612#ifdef CONFIG_MSM_BUS_SCALING
1613static struct platform_device msm_dtv_device = {
1614 .name = "dtv",
1615 .id = 0,
1616};
1617#endif
1618
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001619void __init msm_fb_register_device(char *name, void *data)
1620{
1621 if (!strncmp(name, "mdp", 3))
1622 msm_register_device(&msm_mdp_device, data);
1623 else if (!strncmp(name, "mipi_dsi", 8))
1624 msm_register_device(&msm_mipi_dsi1_device, data);
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07001625#ifdef CONFIG_MSM_BUS_SCALING
1626 else if (!strncmp(name, "dtv", 3))
1627 msm_register_device(&msm_dtv_device, data);
1628#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001629 else
1630 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
1631}
1632
1633static struct resource resources_sps[] = {
1634 {
1635 .name = "pipe_mem",
1636 .start = 0x12800000,
1637 .end = 0x12800000 + 0x4000 - 1,
1638 .flags = IORESOURCE_MEM,
1639 },
1640 {
1641 .name = "bamdma_dma",
1642 .start = 0x12240000,
1643 .end = 0x12240000 + 0x1000 - 1,
1644 .flags = IORESOURCE_MEM,
1645 },
1646 {
1647 .name = "bamdma_bam",
1648 .start = 0x12244000,
1649 .end = 0x12244000 + 0x4000 - 1,
1650 .flags = IORESOURCE_MEM,
1651 },
1652 {
1653 .name = "bamdma_irq",
1654 .start = SPS_BAM_DMA_IRQ,
1655 .end = SPS_BAM_DMA_IRQ,
1656 .flags = IORESOURCE_IRQ,
1657 },
1658};
1659
1660struct msm_sps_platform_data msm_sps_pdata = {
1661 .bamdma_restricted_pipes = 0x06,
1662};
1663
1664struct platform_device msm_device_sps = {
1665 .name = "msm_sps",
1666 .id = -1,
1667 .num_resources = ARRAY_SIZE(resources_sps),
1668 .resource = resources_sps,
1669 .dev.platform_data = &msm_sps_pdata,
1670};
1671
1672#ifdef CONFIG_MSM_MPM
1673static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] = {
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06001674 [1] = MSM_GPIO_TO_INT(46),
1675 [2] = MSM_GPIO_TO_INT(150),
1676 [4] = MSM_GPIO_TO_INT(103),
1677 [5] = MSM_GPIO_TO_INT(104),
1678 [6] = MSM_GPIO_TO_INT(105),
1679 [7] = MSM_GPIO_TO_INT(106),
1680 [8] = MSM_GPIO_TO_INT(107),
1681 [9] = MSM_GPIO_TO_INT(7),
1682 [10] = MSM_GPIO_TO_INT(11),
1683 [11] = MSM_GPIO_TO_INT(15),
1684 [12] = MSM_GPIO_TO_INT(19),
1685 [13] = MSM_GPIO_TO_INT(23),
1686 [14] = MSM_GPIO_TO_INT(27),
1687 [15] = MSM_GPIO_TO_INT(31),
1688 [16] = MSM_GPIO_TO_INT(35),
1689 [19] = MSM_GPIO_TO_INT(90),
1690 [20] = MSM_GPIO_TO_INT(92),
1691 [23] = MSM_GPIO_TO_INT(85),
1692 [24] = MSM_GPIO_TO_INT(83),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001693 [25] = USB1_HS_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001694 [27] = HDMI_IRQ,
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06001695 [29] = MSM_GPIO_TO_INT(10),
1696 [30] = MSM_GPIO_TO_INT(102),
1697 [31] = MSM_GPIO_TO_INT(81),
1698 [32] = MSM_GPIO_TO_INT(78),
1699 [33] = MSM_GPIO_TO_INT(94),
1700 [34] = MSM_GPIO_TO_INT(72),
1701 [35] = MSM_GPIO_TO_INT(39),
1702 [36] = MSM_GPIO_TO_INT(43),
1703 [37] = MSM_GPIO_TO_INT(61),
1704 [38] = MSM_GPIO_TO_INT(50),
1705 [39] = MSM_GPIO_TO_INT(42),
1706 [41] = MSM_GPIO_TO_INT(62),
1707 [42] = MSM_GPIO_TO_INT(76),
1708 [43] = MSM_GPIO_TO_INT(75),
1709 [44] = MSM_GPIO_TO_INT(70),
1710 [45] = MSM_GPIO_TO_INT(69),
1711 [46] = MSM_GPIO_TO_INT(67),
1712 [47] = MSM_GPIO_TO_INT(65),
1713 [48] = MSM_GPIO_TO_INT(58),
1714 [49] = MSM_GPIO_TO_INT(54),
1715 [50] = MSM_GPIO_TO_INT(52),
1716 [51] = MSM_GPIO_TO_INT(49),
1717 [52] = MSM_GPIO_TO_INT(40),
1718 [53] = MSM_GPIO_TO_INT(37),
1719 [54] = MSM_GPIO_TO_INT(24),
1720 [55] = MSM_GPIO_TO_INT(14),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001721};
1722
1723static uint16_t msm_mpm_bypassed_apps_irqs[] = {
1724 TLMM_MSM_SUMMARY_IRQ,
1725 RPM_APCC_CPU0_GP_HIGH_IRQ,
1726 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1727 RPM_APCC_CPU0_GP_LOW_IRQ,
1728 RPM_APCC_CPU0_WAKE_UP_IRQ,
1729 RPM_APCC_CPU1_GP_HIGH_IRQ,
1730 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
1731 RPM_APCC_CPU1_GP_LOW_IRQ,
1732 RPM_APCC_CPU1_WAKE_UP_IRQ,
1733 MSS_TO_APPS_IRQ_0,
1734 MSS_TO_APPS_IRQ_1,
1735 MSS_TO_APPS_IRQ_2,
1736 MSS_TO_APPS_IRQ_3,
1737 MSS_TO_APPS_IRQ_4,
1738 MSS_TO_APPS_IRQ_5,
1739 MSS_TO_APPS_IRQ_6,
1740 MSS_TO_APPS_IRQ_7,
1741 MSS_TO_APPS_IRQ_8,
1742 MSS_TO_APPS_IRQ_9,
1743 LPASS_SCSS_GP_LOW_IRQ,
1744 LPASS_SCSS_GP_MEDIUM_IRQ,
1745 LPASS_SCSS_GP_HIGH_IRQ,
David Collins5e2b2fd2011-09-08 15:23:30 -07001746 SPS_MTI_30,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001747 SPS_MTI_31,
David Collins5e2b2fd2011-09-08 15:23:30 -07001748 RIVA_APSS_SPARE_IRQ,
David Collins84ecd0a2011-09-27 21:11:11 -07001749 RIVA_APPS_WLAN_SMSM_IRQ,
1750 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
1751 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001752};
1753
1754struct msm_mpm_device_data msm_mpm_dev_data = {
1755 .irqs_m2a = msm_mpm_irqs_m2a,
1756 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
1757 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
1758 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
1759 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
1760 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
1761 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
1762 .mpm_apps_ipc_val = BIT(1),
1763 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1764
1765};
1766#endif
1767
Stephen Boydbb600ae2011-08-02 20:11:40 -07001768static struct clk_lookup msm_clocks_8960_dummy[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001769 CLK_DUMMY("pll2", PLL2, NULL, 0),
1770 CLK_DUMMY("pll8", PLL8, NULL, 0),
1771 CLK_DUMMY("pll4", PLL4, NULL, 0),
1772
1773 CLK_DUMMY("afab_clk", AFAB_CLK, NULL, 0),
1774 CLK_DUMMY("afab_a_clk", AFAB_A_CLK, NULL, 0),
1775 CLK_DUMMY("cfpb_clk", CFPB_CLK, NULL, 0),
1776 CLK_DUMMY("cfpb_a_clk", CFPB_A_CLK, NULL, 0),
1777 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1778 CLK_DUMMY("dfab_a_clk", DFAB_A_CLK, NULL, 0),
1779 CLK_DUMMY("ebi1_clk", EBI1_CLK, NULL, 0),
1780 CLK_DUMMY("ebi1_a_clk", EBI1_A_CLK, NULL, 0),
1781 CLK_DUMMY("mmfab_clk", MMFAB_CLK, NULL, 0),
1782 CLK_DUMMY("mmfab_a_clk", MMFAB_A_CLK, NULL, 0),
1783 CLK_DUMMY("mmfpb_clk", MMFPB_CLK, NULL, 0),
1784 CLK_DUMMY("mmfpb_a_clk", MMFPB_A_CLK, NULL, 0),
1785 CLK_DUMMY("sfab_clk", SFAB_CLK, NULL, 0),
1786 CLK_DUMMY("sfab_a_clk", SFAB_A_CLK, NULL, 0),
1787 CLK_DUMMY("sfpb_clk", SFPB_CLK, NULL, 0),
1788 CLK_DUMMY("sfpb_a_clk", SFPB_A_CLK, NULL, 0),
1789
Matt Wagantalle2522372011-08-17 14:52:21 -07001790 CLK_DUMMY("core_clk", GSBI1_UART_CLK, NULL, OFF),
1791 CLK_DUMMY("core_clk", GSBI2_UART_CLK, "msm_serial_hsl.0", OFF),
1792 CLK_DUMMY("core_clk", GSBI3_UART_CLK, NULL, OFF),
1793 CLK_DUMMY("core_clk", GSBI4_UART_CLK, NULL, OFF),
1794 CLK_DUMMY("core_clk", GSBI5_UART_CLK, NULL, OFF),
1795 CLK_DUMMY("core_clk", GSBI6_UART_CLK, NULL, OFF),
1796 CLK_DUMMY("core_clk", GSBI7_UART_CLK, NULL, OFF),
1797 CLK_DUMMY("core_clk", GSBI8_UART_CLK, NULL, OFF),
1798 CLK_DUMMY("core_clk", GSBI9_UART_CLK, NULL, OFF),
1799 CLK_DUMMY("core_clk", GSBI10_UART_CLK, NULL, OFF),
1800 CLK_DUMMY("core_clk", GSBI11_UART_CLK, NULL, OFF),
1801 CLK_DUMMY("core_clk", GSBI12_UART_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001802 CLK_DUMMY("core_clk", GSBI1_QUP_CLK, "spi_qsd.0", OFF),
1803 CLK_DUMMY("core_clk", GSBI2_QUP_CLK, NULL, OFF),
1804 CLK_DUMMY("core_clk", GSBI3_QUP_CLK, NULL, OFF),
1805 CLK_DUMMY("core_clk", GSBI4_QUP_CLK, "qup_i2c.4", OFF),
1806 CLK_DUMMY("core_clk", GSBI5_QUP_CLK, NULL, OFF),
1807 CLK_DUMMY("core_clk", GSBI6_QUP_CLK, NULL, OFF),
1808 CLK_DUMMY("core_clk", GSBI7_QUP_CLK, NULL, OFF),
1809 CLK_DUMMY("core_clk", GSBI8_QUP_CLK, NULL, OFF),
1810 CLK_DUMMY("core_clk", GSBI9_QUP_CLK, NULL, OFF),
1811 CLK_DUMMY("core_clk", GSBI10_QUP_CLK, NULL, OFF),
1812 CLK_DUMMY("core_clk", GSBI11_QUP_CLK, NULL, OFF),
1813 CLK_DUMMY("core_clk", GSBI12_QUP_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001814 CLK_DUMMY("core_clk", PDM_CLK, NULL, OFF),
Matt Wagantalld86d6832011-08-17 14:06:55 -07001815 CLK_DUMMY("mem_clk", PMEM_CLK, NULL, OFF),
Matt Wagantallc1205292011-08-11 17:19:31 -07001816 CLK_DUMMY("core_clk", PRNG_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001817 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
1818 CLK_DUMMY("core_clk", SDC2_CLK, NULL, OFF),
1819 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
1820 CLK_DUMMY("core_clk", SDC4_CLK, NULL, OFF),
1821 CLK_DUMMY("core_clk", SDC5_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001822 CLK_DUMMY("core_clk", TSIF_REF_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001823 CLK_DUMMY("core_clk", TSSC_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001824 CLK_DUMMY("usb_hs_clk", USB_HS1_XCVR_CLK, NULL, OFF),
1825 CLK_DUMMY("usb_phy_clk", USB_PHY0_CLK, NULL, OFF),
1826 CLK_DUMMY("usb_fs_src_clk", USB_FS1_SRC_CLK, NULL, OFF),
1827 CLK_DUMMY("usb_fs_clk", USB_FS1_XCVR_CLK, NULL, OFF),
1828 CLK_DUMMY("usb_fs_sys_clk", USB_FS1_SYS_CLK, NULL, OFF),
1829 CLK_DUMMY("usb_fs_src_clk", USB_FS2_SRC_CLK, NULL, OFF),
1830 CLK_DUMMY("usb_fs_clk", USB_FS2_XCVR_CLK, NULL, OFF),
1831 CLK_DUMMY("usb_fs_sys_clk", USB_FS2_SYS_CLK, NULL, OFF),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07001832 CLK_DUMMY("iface_clk", CE2_CLK, "qce.0", OFF),
1833 CLK_DUMMY("core_clk", CE1_CORE_CLK, "qce.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001834 CLK_DUMMY("iface_clk", GSBI1_P_CLK, "spi_qsd.0", OFF),
1835 CLK_DUMMY("iface_clk", GSBI2_P_CLK,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001836 "msm_serial_hsl.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001837 CLK_DUMMY("iface_clk", GSBI3_P_CLK, NULL, OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07001838 CLK_DUMMY("iface_clk", GSBI4_P_CLK, "qup_i2c.4", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001839 CLK_DUMMY("iface_clk", GSBI5_P_CLK, NULL, OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07001840 CLK_DUMMY("iface_clk", GSBI6_P_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001841 CLK_DUMMY("iface_clk", GSBI7_P_CLK, NULL, OFF),
1842 CLK_DUMMY("iface_clk", GSBI8_P_CLK, NULL, OFF),
1843 CLK_DUMMY("iface_clk", GSBI9_P_CLK, NULL, OFF),
1844 CLK_DUMMY("iface_clk", GSBI10_P_CLK, NULL, OFF),
1845 CLK_DUMMY("iface_clk", GSBI11_P_CLK, NULL, OFF),
1846 CLK_DUMMY("iface_clk", GSBI12_P_CLK, NULL, OFF),
1847 CLK_DUMMY("iface_clk", GSBI12_P_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001848 CLK_DUMMY("iface_clk", TSIF_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001849 CLK_DUMMY("usb_fs_pclk", USB_FS1_P_CLK, NULL, OFF),
1850 CLK_DUMMY("usb_fs_pclk", USB_FS2_P_CLK, NULL, OFF),
1851 CLK_DUMMY("usb_hs_pclk", USB_HS1_P_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001852 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
1853 CLK_DUMMY("iface_clk", SDC2_P_CLK, NULL, OFF),
1854 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
1855 CLK_DUMMY("iface_clk", SDC4_P_CLK, NULL, OFF),
1856 CLK_DUMMY("iface_clk", SDC5_P_CLK, NULL, OFF),
Matt Wagantalle1a86062011-08-18 17:46:10 -07001857 CLK_DUMMY("core_clk", ADM0_CLK, NULL, OFF),
1858 CLK_DUMMY("iface_clk", ADM0_P_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001859 CLK_DUMMY("iface_clk", PMIC_ARB0_P_CLK, NULL, OFF),
1860 CLK_DUMMY("iface_clk", PMIC_ARB1_P_CLK, NULL, OFF),
1861 CLK_DUMMY("core_clk", PMIC_SSBI2_CLK, NULL, OFF),
1862 CLK_DUMMY("mem_clk", RPM_MSG_RAM_P_CLK, NULL, OFF),
1863 CLK_DUMMY("core_clk", AMP_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001864 CLK_DUMMY("cam_clk", CAM0_CLK, NULL, OFF),
1865 CLK_DUMMY("cam_clk", CAM1_CLK, NULL, OFF),
1866 CLK_DUMMY("csi_src_clk", CSI0_SRC_CLK, NULL, OFF),
1867 CLK_DUMMY("csi_src_clk", CSI1_SRC_CLK, NULL, OFF),
1868 CLK_DUMMY("csi_clk", CSI0_CLK, NULL, OFF),
1869 CLK_DUMMY("csi_clk", CSI1_CLK, NULL, OFF),
1870 CLK_DUMMY("csi_pix_clk", CSI_PIX_CLK, NULL, OFF),
1871 CLK_DUMMY("csi_rdi_clk", CSI_RDI_CLK, NULL, OFF),
1872 CLK_DUMMY("csiphy_timer_src_clk", CSIPHY_TIMER_SRC_CLK, NULL, OFF),
1873 CLK_DUMMY("csi0phy_timer_clk", CSIPHY0_TIMER_CLK, NULL, OFF),
1874 CLK_DUMMY("csi1phy_timer_clk", CSIPHY1_TIMER_CLK, NULL, OFF),
1875 CLK_DUMMY("dsi_byte_div_clk", DSI1_BYTE_CLK, "mipi_dsi.1", OFF),
1876 CLK_DUMMY("dsi_byte_div_clk", DSI2_BYTE_CLK, "mipi_dsi.2", OFF),
1877 CLK_DUMMY("dsi_esc_clk", DSI1_ESC_CLK, "mipi_dsi.1", OFF),
1878 CLK_DUMMY("dsi_esc_clk", DSI2_ESC_CLK, "mipi_dsi.2", OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001879 CLK_DUMMY("core_clk", GFX2D0_CLK, NULL, OFF),
1880 CLK_DUMMY("core_clk", GFX2D1_CLK, NULL, OFF),
1881 CLK_DUMMY("core_clk", GFX3D_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001882 CLK_DUMMY("ijpeg_clk", IJPEG_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001883 CLK_DUMMY("mem_clk", IMEM_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001884 CLK_DUMMY("core_clk", JPEGD_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001885 CLK_DUMMY("mdp_clk", MDP_CLK, NULL, OFF),
1886 CLK_DUMMY("mdp_vsync_clk", MDP_VSYNC_CLK, NULL, OFF),
1887 CLK_DUMMY("lut_mdp", LUT_MDP_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001888 CLK_DUMMY("core_clk", ROT_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001889 CLK_DUMMY("tv_src_clk", TV_SRC_CLK, NULL, OFF),
1890 CLK_DUMMY("tv_enc_clk", TV_ENC_CLK, NULL, OFF),
1891 CLK_DUMMY("tv_dac_clk", TV_DAC_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001892 CLK_DUMMY("core_clk", VCODEC_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001893 CLK_DUMMY("mdp_tv_clk", MDP_TV_CLK, NULL, OFF),
1894 CLK_DUMMY("hdmi_clk", HDMI_TV_CLK, NULL, OFF),
1895 CLK_DUMMY("hdmi_app_clk", HDMI_APP_CLK, NULL, OFF),
1896 CLK_DUMMY("vpe_clk", VPE_CLK, NULL, OFF),
1897 CLK_DUMMY("vfe_clk", VFE_CLK, NULL, OFF),
1898 CLK_DUMMY("csi_vfe_clk", CSI0_VFE_CLK, NULL, OFF),
1899 CLK_DUMMY("vfe_axi_clk", VFE_AXI_CLK, NULL, OFF),
1900 CLK_DUMMY("ijpeg_axi_clk", IJPEG_AXI_CLK, NULL, OFF),
1901 CLK_DUMMY("mdp_axi_clk", MDP_AXI_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001902 CLK_DUMMY("bus_clk", ROT_AXI_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001903 CLK_DUMMY("vcodec_axi_clk", VCODEC_AXI_CLK, NULL, OFF),
1904 CLK_DUMMY("vcodec_axi_a_clk", VCODEC_AXI_A_CLK, NULL, OFF),
1905 CLK_DUMMY("vcodec_axi_b_clk", VCODEC_AXI_B_CLK, NULL, OFF),
1906 CLK_DUMMY("vpe_axi_clk", VPE_AXI_CLK, NULL, OFF),
1907 CLK_DUMMY("amp_pclk", AMP_P_CLK, NULL, OFF),
1908 CLK_DUMMY("csi_pclk", CSI0_P_CLK, NULL, OFF),
1909 CLK_DUMMY("dsi_m_pclk", DSI1_M_P_CLK, "mipi_dsi.1", OFF),
1910 CLK_DUMMY("dsi_s_pclk", DSI1_S_P_CLK, "mipi_dsi.1", OFF),
1911 CLK_DUMMY("dsi_m_pclk", DSI2_M_P_CLK, "mipi_dsi.2", OFF),
1912 CLK_DUMMY("dsi_s_pclk", DSI2_S_P_CLK, "mipi_dsi.2", OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001913 CLK_DUMMY("iface_clk", GFX2D0_P_CLK, NULL, OFF),
1914 CLK_DUMMY("iface_clk", GFX2D1_P_CLK, NULL, OFF),
1915 CLK_DUMMY("iface_clk", GFX3D_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001916 CLK_DUMMY("hdmi_m_pclk", HDMI_M_P_CLK, NULL, OFF),
1917 CLK_DUMMY("hdmi_s_pclk", HDMI_S_P_CLK, NULL, OFF),
1918 CLK_DUMMY("ijpeg_pclk", IJPEG_P_CLK, NULL, OFF),
1919 CLK_DUMMY("jpegd_pclk", JPEGD_P_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001920 CLK_DUMMY("mem_iface_clk", IMEM_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001921 CLK_DUMMY("mdp_pclk", MDP_P_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -07001922 CLK_DUMMY("iface_clk", SMMU_P_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001923 CLK_DUMMY("iface_clk", ROT_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001924 CLK_DUMMY("tv_enc_pclk", TV_ENC_P_CLK, NULL, OFF),
1925 CLK_DUMMY("vcodec_pclk", VCODEC_P_CLK, NULL, OFF),
1926 CLK_DUMMY("vfe_pclk", VFE_P_CLK, NULL, OFF),
1927 CLK_DUMMY("vpe_pclk", VPE_P_CLK, NULL, OFF),
1928 CLK_DUMMY("mi2s_osr_clk", MI2S_OSR_CLK, NULL, OFF),
1929 CLK_DUMMY("mi2s_bit_clk", MI2S_BIT_CLK, NULL, OFF),
1930 CLK_DUMMY("i2s_mic_osr_clk", CODEC_I2S_MIC_OSR_CLK, NULL, OFF),
1931 CLK_DUMMY("i2s_mic_bit_clk", CODEC_I2S_MIC_BIT_CLK, NULL, OFF),
1932 CLK_DUMMY("i2s_mic_osr_clk", SPARE_I2S_MIC_OSR_CLK, NULL, OFF),
1933 CLK_DUMMY("i2s_mic_bit_clk", SPARE_I2S_MIC_BIT_CLK, NULL, OFF),
1934 CLK_DUMMY("i2s_spkr_osr_clk", CODEC_I2S_SPKR_OSR_CLK, NULL, OFF),
1935 CLK_DUMMY("i2s_spkr_bit_clk", CODEC_I2S_SPKR_BIT_CLK, NULL, OFF),
1936 CLK_DUMMY("i2s_spkr_osr_clk", SPARE_I2S_SPKR_OSR_CLK, NULL, OFF),
1937 CLK_DUMMY("i2s_spkr_bit_clk", SPARE_I2S_SPKR_BIT_CLK, NULL, OFF),
1938 CLK_DUMMY("pcm_clk", PCM_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -07001939 CLK_DUMMY("core_clk", JPEGD_AXI_CLK, NULL, 0),
1940 CLK_DUMMY("core_clk", VFE_AXI_CLK, NULL, 0),
1941 CLK_DUMMY("core_clk", VCODEC_AXI_CLK, NULL, 0),
1942 CLK_DUMMY("core_clk", GFX3D_CLK, NULL, 0),
1943 CLK_DUMMY("core_clk", GFX2D0_CLK, NULL, 0),
1944 CLK_DUMMY("core_clk", GFX2D1_CLK, NULL, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001945
1946 CLK_DUMMY("dfab_dsps_clk", DFAB_DSPS_CLK, NULL, 0),
1947 CLK_DUMMY("dfab_usb_hs_clk", DFAB_USB_HS_CLK, NULL, 0),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001948 CLK_DUMMY("bus_clk", DFAB_SDC1_CLK, "msm_sdcc.1", 0),
1949 CLK_DUMMY("bus_clk", DFAB_SDC2_CLK, "msm_sdcc.2", 0),
1950 CLK_DUMMY("bus_clk", DFAB_SDC3_CLK, "msm_sdcc.3", 0),
1951 CLK_DUMMY("bus_clk", DFAB_SDC4_CLK, "msm_sdcc.4", 0),
1952 CLK_DUMMY("bus_clk", DFAB_SDC5_CLK, "msm_sdcc.5", 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001953 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1954 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
1955};
1956
Stephen Boydbb600ae2011-08-02 20:11:40 -07001957struct clock_init_data msm8960_dummy_clock_init_data __initdata = {
1958 .table = msm_clocks_8960_dummy,
1959 .size = ARRAY_SIZE(msm_clocks_8960_dummy),
1960};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001961
1962#define LPASS_SLIMBUS_PHYS 0x28080000
1963#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Sagar Dhariacc969452011-09-19 10:34:30 -06001964#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001965/* Board info for the slimbus slave device */
1966static struct resource slimbus_res[] = {
1967 {
1968 .start = LPASS_SLIMBUS_PHYS,
1969 .end = LPASS_SLIMBUS_PHYS + 8191,
1970 .flags = IORESOURCE_MEM,
1971 .name = "slimbus_physical",
1972 },
1973 {
1974 .start = LPASS_SLIMBUS_BAM_PHYS,
1975 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
1976 .flags = IORESOURCE_MEM,
1977 .name = "slimbus_bam_physical",
1978 },
1979 {
Sagar Dhariacc969452011-09-19 10:34:30 -06001980 .start = LPASS_SLIMBUS_SLEW,
1981 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
1982 .flags = IORESOURCE_MEM,
1983 .name = "slimbus_slew_reg",
1984 },
1985 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001986 .start = SLIMBUS0_CORE_EE1_IRQ,
1987 .end = SLIMBUS0_CORE_EE1_IRQ,
1988 .flags = IORESOURCE_IRQ,
1989 .name = "slimbus_irq",
1990 },
1991 {
1992 .start = SLIMBUS0_BAM_EE1_IRQ,
1993 .end = SLIMBUS0_BAM_EE1_IRQ,
1994 .flags = IORESOURCE_IRQ,
1995 .name = "slimbus_bam_irq",
1996 },
1997};
1998
1999struct platform_device msm_slim_ctrl = {
2000 .name = "msm_slim_ctrl",
2001 .id = 1,
2002 .num_resources = ARRAY_SIZE(slimbus_res),
2003 .resource = slimbus_res,
2004 .dev = {
2005 .coherent_dma_mask = 0xffffffffULL,
2006 },
2007};
2008
2009#ifdef CONFIG_MSM_BUS_SCALING
2010static struct msm_bus_vectors grp3d_init_vectors[] = {
2011 {
2012 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2013 .dst = MSM_BUS_SLAVE_EBI_CH0,
2014 .ab = 0,
2015 .ib = 0,
2016 },
2017};
2018
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002019static struct msm_bus_vectors grp3d_low_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002020 {
2021 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2022 .dst = MSM_BUS_SLAVE_EBI_CH0,
2023 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002024 .ib = KGSL_CONVERT_TO_MBPS(1200),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002025 },
2026};
2027
2028static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
2029 {
2030 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2031 .dst = MSM_BUS_SLAVE_EBI_CH0,
2032 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002033 .ib = KGSL_CONVERT_TO_MBPS(2048),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002034 },
2035};
2036
2037static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
2038 {
2039 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2040 .dst = MSM_BUS_SLAVE_EBI_CH0,
2041 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002042 .ib = KGSL_CONVERT_TO_MBPS(2656),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002043 },
2044};
2045
2046static struct msm_bus_vectors grp3d_max_vectors[] = {
2047 {
2048 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2049 .dst = MSM_BUS_SLAVE_EBI_CH0,
2050 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002051 .ib = KGSL_CONVERT_TO_MBPS(3968),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002052 },
2053};
2054
2055static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
2056 {
2057 ARRAY_SIZE(grp3d_init_vectors),
2058 grp3d_init_vectors,
2059 },
2060 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002061 ARRAY_SIZE(grp3d_low_vectors),
2062 grp3d_low_vectors,
2063 },
2064 {
2065 ARRAY_SIZE(grp3d_nominal_low_vectors),
2066 grp3d_nominal_low_vectors,
2067 },
2068 {
2069 ARRAY_SIZE(grp3d_nominal_high_vectors),
2070 grp3d_nominal_high_vectors,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002071 },
2072 {
2073 ARRAY_SIZE(grp3d_max_vectors),
2074 grp3d_max_vectors,
2075 },
2076};
2077
2078static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
2079 grp3d_bus_scale_usecases,
2080 ARRAY_SIZE(grp3d_bus_scale_usecases),
2081 .name = "grp3d",
2082};
2083
2084static struct msm_bus_vectors grp2d0_init_vectors[] = {
2085 {
2086 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2087 .dst = MSM_BUS_SLAVE_EBI_CH0,
2088 .ab = 0,
2089 .ib = 0,
2090 },
2091};
2092
2093static struct msm_bus_vectors grp2d0_max_vectors[] = {
2094 {
2095 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2096 .dst = MSM_BUS_SLAVE_EBI_CH0,
2097 .ab = 0,
Suman Tatiraju903a0ef2011-09-30 16:53:57 -07002098 .ib = KGSL_CONVERT_TO_MBPS(1200),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002099 },
2100};
2101
2102static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
2103 {
2104 ARRAY_SIZE(grp2d0_init_vectors),
2105 grp2d0_init_vectors,
2106 },
2107 {
2108 ARRAY_SIZE(grp2d0_max_vectors),
2109 grp2d0_max_vectors,
2110 },
2111};
2112
2113struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
2114 grp2d0_bus_scale_usecases,
2115 ARRAY_SIZE(grp2d0_bus_scale_usecases),
2116 .name = "grp2d0",
2117};
2118
2119static struct msm_bus_vectors grp2d1_init_vectors[] = {
2120 {
2121 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2122 .dst = MSM_BUS_SLAVE_EBI_CH0,
2123 .ab = 0,
2124 .ib = 0,
2125 },
2126};
2127
2128static struct msm_bus_vectors grp2d1_max_vectors[] = {
2129 {
2130 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2131 .dst = MSM_BUS_SLAVE_EBI_CH0,
2132 .ab = 0,
Suman Tatiraju903a0ef2011-09-30 16:53:57 -07002133 .ib = KGSL_CONVERT_TO_MBPS(1200),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002134 },
2135};
2136
2137static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
2138 {
2139 ARRAY_SIZE(grp2d1_init_vectors),
2140 grp2d1_init_vectors,
2141 },
2142 {
2143 ARRAY_SIZE(grp2d1_max_vectors),
2144 grp2d1_max_vectors,
2145 },
2146};
2147
2148struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
2149 grp2d1_bus_scale_usecases,
2150 ARRAY_SIZE(grp2d1_bus_scale_usecases),
2151 .name = "grp2d1",
2152};
2153#endif
2154
2155static struct resource kgsl_3d0_resources[] = {
2156 {
2157 .name = KGSL_3D0_REG_MEMORY,
2158 .start = 0x04300000, /* GFX3D address */
2159 .end = 0x0431ffff,
2160 .flags = IORESOURCE_MEM,
2161 },
2162 {
2163 .name = KGSL_3D0_IRQ,
2164 .start = GFX3D_IRQ,
2165 .end = GFX3D_IRQ,
2166 .flags = IORESOURCE_IRQ,
2167 },
2168};
2169
2170static struct kgsl_device_platform_data kgsl_3d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002171 .pwrlevel = {
2172 {
2173 .gpu_freq = 400000000,
2174 .bus_freq = 4,
2175 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002176 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002177 {
2178 .gpu_freq = 300000000,
2179 .bus_freq = 3,
2180 .io_fraction = 33,
2181 },
2182 {
2183 .gpu_freq = 200000000,
2184 .bus_freq = 2,
2185 .io_fraction = 100,
2186 },
2187 {
2188 .gpu_freq = 128000000,
2189 .bus_freq = 1,
2190 .io_fraction = 100,
2191 },
2192 {
2193 .gpu_freq = 27000000,
2194 .bus_freq = 0,
2195 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002196 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002197 .init_level = 0,
2198 .num_levels = 5,
2199 .set_grp_async = NULL,
2200 .idle_timeout = HZ/5,
2201 .nap_allowed = true,
2202 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002203#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002204 .bus_scale_table = &grp3d_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002205#endif
Shubhraprakash Das767fdda2011-08-15 15:49:45 -06002206 .iommu_user_ctx_name = "gfx3d_user",
2207 .iommu_priv_ctx_name = NULL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002208};
2209
2210struct platform_device msm_kgsl_3d0 = {
2211 .name = "kgsl-3d0",
2212 .id = 0,
2213 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
2214 .resource = kgsl_3d0_resources,
2215 .dev = {
2216 .platform_data = &kgsl_3d0_pdata,
2217 },
2218};
2219
2220static struct resource kgsl_2d0_resources[] = {
2221 {
2222 .name = KGSL_2D0_REG_MEMORY,
2223 .start = 0x04100000, /* Z180 base address */
2224 .end = 0x04100FFF,
2225 .flags = IORESOURCE_MEM,
2226 },
2227 {
2228 .name = KGSL_2D0_IRQ,
2229 .start = GFX2D0_IRQ,
2230 .end = GFX2D0_IRQ,
2231 .flags = IORESOURCE_IRQ,
2232 },
2233};
2234
2235static struct kgsl_device_platform_data kgsl_2d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002236 .pwrlevel = {
2237 {
2238 .gpu_freq = 200000000,
2239 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002240 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002241 {
2242 .gpu_freq = 200000000,
2243 .bus_freq = 0,
2244 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002245 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002246 .init_level = 0,
2247 .num_levels = 2,
2248 .set_grp_async = NULL,
2249 .idle_timeout = HZ/10,
2250 .nap_allowed = true,
2251 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002252#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002253 .bus_scale_table = &grp2d0_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002254#endif
Shubhraprakash Das767fdda2011-08-15 15:49:45 -06002255 .iommu_user_ctx_name = "gfx2d0_2d0",
2256 .iommu_priv_ctx_name = NULL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002257};
2258
2259struct platform_device msm_kgsl_2d0 = {
2260 .name = "kgsl-2d0",
2261 .id = 0,
2262 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
2263 .resource = kgsl_2d0_resources,
2264 .dev = {
2265 .platform_data = &kgsl_2d0_pdata,
2266 },
2267};
2268
2269static struct resource kgsl_2d1_resources[] = {
2270 {
2271 .name = KGSL_2D1_REG_MEMORY,
2272 .start = 0x04200000, /* Z180 device 1 base address */
2273 .end = 0x04200FFF,
2274 .flags = IORESOURCE_MEM,
2275 },
2276 {
2277 .name = KGSL_2D1_IRQ,
2278 .start = GFX2D1_IRQ,
2279 .end = GFX2D1_IRQ,
2280 .flags = IORESOURCE_IRQ,
2281 },
2282};
2283
2284static struct kgsl_device_platform_data kgsl_2d1_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002285 .pwrlevel = {
2286 {
2287 .gpu_freq = 200000000,
2288 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002289 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002290 {
2291 .gpu_freq = 200000000,
2292 .bus_freq = 0,
2293 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002294 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002295 .init_level = 0,
2296 .num_levels = 2,
2297 .set_grp_async = NULL,
2298 .idle_timeout = HZ/10,
2299 .nap_allowed = true,
2300 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002301#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002302 .bus_scale_table = &grp2d1_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002303#endif
Shubhraprakash Das767fdda2011-08-15 15:49:45 -06002304 .iommu_user_ctx_name = "gfx2d1_2d1",
2305 .iommu_priv_ctx_name = NULL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002306};
2307
2308struct platform_device msm_kgsl_2d1 = {
2309 .name = "kgsl-2d1",
2310 .id = 1,
2311 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
2312 .resource = kgsl_2d1_resources,
2313 .dev = {
2314 .platform_data = &kgsl_2d1_pdata,
2315 },
2316};
2317
2318#ifdef CONFIG_MSM_GEMINI
2319static struct resource msm_gemini_resources[] = {
2320 {
2321 .start = 0x04600000,
2322 .end = 0x04600000 + SZ_1M - 1,
2323 .flags = IORESOURCE_MEM,
2324 },
2325 {
2326 .start = JPEG_IRQ,
2327 .end = JPEG_IRQ,
2328 .flags = IORESOURCE_IRQ,
2329 },
2330};
2331
2332struct platform_device msm8960_gemini_device = {
2333 .name = "msm_gemini",
2334 .resource = msm_gemini_resources,
2335 .num_resources = ARRAY_SIZE(msm_gemini_resources),
2336};
2337#endif
2338
2339struct msm_rpm_map_data rpm_map_data[] __initdata = {
2340 MSM_RPM_MAP(TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2341 MSM_RPM_MAP(TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2342
2343 MSM_RPM_MAP(RPM_CTL, RPM_CTL, 1),
2344
2345 MSM_RPM_MAP(CXO_CLK, CXO_CLK, 1),
2346 MSM_RPM_MAP(PXO_CLK, PXO_CLK, 1),
2347 MSM_RPM_MAP(APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2348 MSM_RPM_MAP(SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2349 MSM_RPM_MAP(MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2350 MSM_RPM_MAP(DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2351 MSM_RPM_MAP(SFPB_CLK, SFPB_CLK, 1),
2352 MSM_RPM_MAP(CFPB_CLK, CFPB_CLK, 1),
2353 MSM_RPM_MAP(MMFPB_CLK, MMFPB_CLK, 1),
2354 MSM_RPM_MAP(EBI1_CLK, EBI1_CLK, 1),
2355
2356 MSM_RPM_MAP(APPS_FABRIC_CFG_HALT_0, APPS_FABRIC_CFG_HALT, 2),
2357 MSM_RPM_MAP(APPS_FABRIC_CFG_CLKMOD_0, APPS_FABRIC_CFG_CLKMOD, 3),
2358 MSM_RPM_MAP(APPS_FABRIC_CFG_IOCTL, APPS_FABRIC_CFG_IOCTL, 1),
2359 MSM_RPM_MAP(APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
2360
2361 MSM_RPM_MAP(SYS_FABRIC_CFG_HALT_0, SYS_FABRIC_CFG_HALT, 2),
2362 MSM_RPM_MAP(SYS_FABRIC_CFG_CLKMOD_0, SYS_FABRIC_CFG_CLKMOD, 3),
2363 MSM_RPM_MAP(SYS_FABRIC_CFG_IOCTL, SYS_FABRIC_CFG_IOCTL, 1),
Eugene Seahd9040ad2011-07-11 13:20:54 -06002364 MSM_RPM_MAP(SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 29),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002365
2366 MSM_RPM_MAP(MMSS_FABRIC_CFG_HALT_0, MMSS_FABRIC_CFG_HALT, 2),
2367 MSM_RPM_MAP(MMSS_FABRIC_CFG_CLKMOD_0, MMSS_FABRIC_CFG_CLKMOD, 3),
2368 MSM_RPM_MAP(MMSS_FABRIC_CFG_IOCTL, MMSS_FABRIC_CFG_IOCTL, 1),
2369 MSM_RPM_MAP(MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
2370
2371 MSM_RPM_MAP(PM8921_S1_0, PM8921_S1, 2),
2372 MSM_RPM_MAP(PM8921_S2_0, PM8921_S2, 2),
2373 MSM_RPM_MAP(PM8921_S3_0, PM8921_S3, 2),
2374 MSM_RPM_MAP(PM8921_S4_0, PM8921_S4, 2),
2375 MSM_RPM_MAP(PM8921_S5_0, PM8921_S5, 2),
2376 MSM_RPM_MAP(PM8921_S6_0, PM8921_S6, 2),
2377 MSM_RPM_MAP(PM8921_S7_0, PM8921_S7, 2),
2378 MSM_RPM_MAP(PM8921_S8_0, PM8921_S8, 2),
2379 MSM_RPM_MAP(PM8921_L1_0, PM8921_L1, 2),
2380 MSM_RPM_MAP(PM8921_L2_0, PM8921_L2, 2),
2381 MSM_RPM_MAP(PM8921_L3_0, PM8921_L3, 2),
2382 MSM_RPM_MAP(PM8921_L4_0, PM8921_L4, 2),
2383 MSM_RPM_MAP(PM8921_L5_0, PM8921_L5, 2),
2384 MSM_RPM_MAP(PM8921_L6_0, PM8921_L6, 2),
2385 MSM_RPM_MAP(PM8921_L7_0, PM8921_L7, 2),
2386 MSM_RPM_MAP(PM8921_L8_0, PM8921_L8, 2),
2387 MSM_RPM_MAP(PM8921_L9_0, PM8921_L9, 2),
2388 MSM_RPM_MAP(PM8921_L10_0, PM8921_L10, 2),
2389 MSM_RPM_MAP(PM8921_L11_0, PM8921_L11, 2),
2390 MSM_RPM_MAP(PM8921_L12_0, PM8921_L12, 2),
2391 MSM_RPM_MAP(PM8921_L13_0, PM8921_L13, 2),
2392 MSM_RPM_MAP(PM8921_L14_0, PM8921_L14, 2),
2393 MSM_RPM_MAP(PM8921_L15_0, PM8921_L15, 2),
2394 MSM_RPM_MAP(PM8921_L16_0, PM8921_L16, 2),
2395 MSM_RPM_MAP(PM8921_L17_0, PM8921_L17, 2),
2396 MSM_RPM_MAP(PM8921_L18_0, PM8921_L18, 2),
2397 MSM_RPM_MAP(PM8921_L19_0, PM8921_L19, 2),
2398 MSM_RPM_MAP(PM8921_L20_0, PM8921_L20, 2),
2399 MSM_RPM_MAP(PM8921_L21_0, PM8921_L21, 2),
2400 MSM_RPM_MAP(PM8921_L22_0, PM8921_L22, 2),
2401 MSM_RPM_MAP(PM8921_L23_0, PM8921_L23, 2),
2402 MSM_RPM_MAP(PM8921_L24_0, PM8921_L24, 2),
2403 MSM_RPM_MAP(PM8921_L25_0, PM8921_L25, 2),
2404 MSM_RPM_MAP(PM8921_L26_0, PM8921_L26, 2),
2405 MSM_RPM_MAP(PM8921_L27_0, PM8921_L27, 2),
2406 MSM_RPM_MAP(PM8921_L28_0, PM8921_L28, 2),
2407 MSM_RPM_MAP(PM8921_L29_0, PM8921_L29, 2),
2408 MSM_RPM_MAP(PM8921_CLK1_0, PM8921_CLK1, 2),
2409 MSM_RPM_MAP(PM8921_CLK2_0, PM8921_CLK2, 2),
2410 MSM_RPM_MAP(PM8921_LVS1, PM8921_LVS1, 1),
2411 MSM_RPM_MAP(PM8921_LVS2, PM8921_LVS2, 1),
2412 MSM_RPM_MAP(PM8921_LVS3, PM8921_LVS3, 1),
2413 MSM_RPM_MAP(PM8921_LVS4, PM8921_LVS4, 1),
2414 MSM_RPM_MAP(PM8921_LVS5, PM8921_LVS5, 1),
2415 MSM_RPM_MAP(PM8921_LVS6, PM8921_LVS6, 1),
2416 MSM_RPM_MAP(PM8921_LVS7, PM8921_LVS7, 1),
2417 MSM_RPM_MAP(NCP_0, NCP, 2),
2418 MSM_RPM_MAP(CXO_BUFFERS, CXO_BUFFERS, 1),
2419 MSM_RPM_MAP(USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
2420 MSM_RPM_MAP(HDMI_SWITCH, HDMI_SWITCH, 1),
Praveen Chidambaram27658c22011-07-07 11:00:49 -06002421 MSM_RPM_MAP(DDR_DMM_0, DDR_DMM, 2),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002422
2423};
2424unsigned int rpm_map_data_size = ARRAY_SIZE(rpm_map_data);
2425
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06002426struct platform_device msm_rpm_device = {
2427 .name = "msm_rpm",
2428 .id = -1,
2429};
2430
Praveen Chidambaram7a712232011-10-28 13:39:45 -06002431static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
2432 .phys_addr_base = 0x0010D204,
2433 .phys_size = SZ_8K,
2434};
2435
2436struct platform_device msm_rpm_stat_device = {
2437 .name = "msm_rpm_stat",
2438 .id = -1,
2439 .dev = {
2440 .platform_data = &msm_rpm_stat_pdata,
2441 },
2442};
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06002443
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002444struct platform_device msm_bus_sys_fabric = {
2445 .name = "msm_bus_fabric",
2446 .id = MSM_BUS_FAB_SYSTEM,
2447};
2448struct platform_device msm_bus_apps_fabric = {
2449 .name = "msm_bus_fabric",
2450 .id = MSM_BUS_FAB_APPSS,
2451};
2452struct platform_device msm_bus_mm_fabric = {
2453 .name = "msm_bus_fabric",
2454 .id = MSM_BUS_FAB_MMSS,
2455};
2456struct platform_device msm_bus_sys_fpb = {
2457 .name = "msm_bus_fabric",
2458 .id = MSM_BUS_FAB_SYSTEM_FPB,
2459};
2460struct platform_device msm_bus_cpss_fpb = {
2461 .name = "msm_bus_fabric",
2462 .id = MSM_BUS_FAB_CPSS_FPB,
2463};
2464
2465/* Sensors DSPS platform data */
2466#ifdef CONFIG_MSM_DSPS
2467
2468#define PPSS_REG_PHYS_BASE 0x12080000
2469
2470static struct dsps_clk_info dsps_clks[] = {};
2471static struct dsps_regulator_info dsps_regs[] = {};
2472
2473/*
2474 * Note: GPIOs field is intialized in run-time at the function
2475 * msm8960_init_dsps().
2476 */
2477
2478struct msm_dsps_platform_data msm_dsps_pdata = {
2479 .clks = dsps_clks,
2480 .clks_num = ARRAY_SIZE(dsps_clks),
2481 .gpios = NULL,
2482 .gpios_num = 0,
2483 .regs = dsps_regs,
2484 .regs_num = ARRAY_SIZE(dsps_regs),
2485 .dsps_pwr_ctl_en = 1,
2486 .signature = DSPS_SIGNATURE,
2487};
2488
2489static struct resource msm_dsps_resources[] = {
2490 {
2491 .start = PPSS_REG_PHYS_BASE,
2492 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
2493 .name = "ppss_reg",
2494 .flags = IORESOURCE_MEM,
2495 },
Wentao Xua55500b2011-08-16 18:15:04 -04002496
2497 {
2498 .start = PPSS_WDOG_TIMER_IRQ,
2499 .end = PPSS_WDOG_TIMER_IRQ,
2500 .name = "ppss_wdog",
2501 .flags = IORESOURCE_IRQ,
2502 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002503};
2504
2505struct platform_device msm_dsps_device = {
2506 .name = "msm_dsps",
2507 .id = 0,
2508 .num_resources = ARRAY_SIZE(msm_dsps_resources),
2509 .resource = msm_dsps_resources,
2510 .dev.platform_data = &msm_dsps_pdata,
2511};
2512
2513#endif /* CONFIG_MSM_DSPS */
Pratik Patel7831c082011-06-08 21:44:37 -07002514
2515#ifdef CONFIG_MSM_QDSS
2516
2517#define MSM_QDSS_PHYS_BASE 0x01A00000
2518#define MSM_ETB_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1000)
2519#define MSM_TPIU_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x3000)
2520#define MSM_FUNNEL_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x4000)
Pratik Patelfd6f56a2011-10-10 17:47:55 -07002521#define MSM_DEBUG_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x10000)
Pratik Patel7831c082011-06-08 21:44:37 -07002522#define MSM_PTM_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1C000)
2523
2524static struct resource msm_etb_resources[] = {
2525 {
2526 .start = MSM_ETB_PHYS_BASE,
2527 .end = MSM_ETB_PHYS_BASE + SZ_4K - 1,
2528 .flags = IORESOURCE_MEM,
2529 },
2530};
2531
2532struct platform_device msm_etb_device = {
2533 .name = "msm_etb",
2534 .id = 0,
2535 .num_resources = ARRAY_SIZE(msm_etb_resources),
2536 .resource = msm_etb_resources,
2537};
2538
2539static struct resource msm_tpiu_resources[] = {
2540 {
2541 .start = MSM_TPIU_PHYS_BASE,
2542 .end = MSM_TPIU_PHYS_BASE + SZ_4K - 1,
2543 .flags = IORESOURCE_MEM,
2544 },
2545};
2546
2547struct platform_device msm_tpiu_device = {
2548 .name = "msm_tpiu",
2549 .id = 0,
2550 .num_resources = ARRAY_SIZE(msm_tpiu_resources),
2551 .resource = msm_tpiu_resources,
2552};
2553
2554static struct resource msm_funnel_resources[] = {
2555 {
2556 .start = MSM_FUNNEL_PHYS_BASE,
2557 .end = MSM_FUNNEL_PHYS_BASE + SZ_4K - 1,
2558 .flags = IORESOURCE_MEM,
2559 },
2560};
2561
2562struct platform_device msm_funnel_device = {
2563 .name = "msm_funnel",
2564 .id = 0,
2565 .num_resources = ARRAY_SIZE(msm_funnel_resources),
2566 .resource = msm_funnel_resources,
2567};
2568
Pratik Patelfd6f56a2011-10-10 17:47:55 -07002569static struct resource msm_debug_resources[] = {
2570 {
2571 .start = MSM_DEBUG_PHYS_BASE,
2572 .end = MSM_DEBUG_PHYS_BASE + SZ_4K - 1,
2573 .flags = IORESOURCE_MEM,
2574 },
2575 {
2576 .start = MSM_DEBUG_PHYS_BASE + (SZ_4K * 2),
2577 .end = MSM_DEBUG_PHYS_BASE + (SZ_4K * 2) + SZ_4K - 1,
2578 .flags = IORESOURCE_MEM,
2579 },
2580};
2581
2582struct platform_device msm_debug_device = {
2583 .name = "msm_debug",
2584 .id = 0,
2585 .num_resources = ARRAY_SIZE(msm_debug_resources),
2586 .resource = msm_debug_resources,
2587};
2588
Pratik Patel7831c082011-06-08 21:44:37 -07002589static struct resource msm_ptm_resources[] = {
2590 {
2591 .start = MSM_PTM_PHYS_BASE,
2592 .end = MSM_PTM_PHYS_BASE + (SZ_4K * 2) - 1,
2593 .flags = IORESOURCE_MEM,
2594 },
2595};
2596
2597struct platform_device msm_ptm_device = {
2598 .name = "msm_ptm",
2599 .id = 0,
2600 .num_resources = ARRAY_SIZE(msm_ptm_resources),
2601 .resource = msm_ptm_resources,
2602};
2603
2604#endif