blob: 72fdcf7a74461043fdc66196e860ce6253826fa5 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
16#include <linux/regulator/machine.h>
17#include <linux/regulator/consumer.h>
Deepak Kotur12301a72011-11-09 18:30:29 -080018#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <mach/irqs.h>
20#include <mach/dma.h>
21#include <asm/mach/mmc.h>
22#include <asm/clkdev.h>
23#include <linux/msm_kgsl.h>
24#include <linux/msm_rotator.h>
25#include <mach/msm_hsusb.h>
26#include "footswitch.h"
27#include "clock.h"
28#include "clock-rpm.h"
29#include "clock-voter.h"
30#include "devices.h"
31#include "devices-msm8x60.h"
32#include <linux/dma-mapping.h>
33#include <linux/irq.h>
34#include <linux/clk.h>
35#include <asm/hardware/gic.h>
36#include <asm/mach-types.h>
37#include <asm/clkdev.h>
38#include <mach/msm_serial_hs_lite.h>
39#include <mach/msm_bus.h>
40#include <mach/msm_bus_board.h>
41#include <mach/socinfo.h>
42#include <mach/msm_memtypes.h>
43#include <mach/msm_tsif.h>
44#include <mach/scm-io.h>
45#ifdef CONFIG_MSM_DSPS
46#include <mach/msm_dsps.h>
47#endif
48#include <linux/android_pmem.h>
49#include <linux/gpio.h>
50#include <linux/delay.h>
51#include <mach/mdm.h>
52#include <mach/rpm.h>
53#include <mach/board.h>
Lei Zhou01366a42011-08-19 13:12:00 -040054#include <sound/apr_audio.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070055#include "rpm_stats.h"
56#include "mpm.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070057#include "msm_watchdog.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070058
59/* Address of GSBI blocks */
60#define MSM_GSBI1_PHYS 0x16000000
61#define MSM_GSBI2_PHYS 0x16100000
62#define MSM_GSBI3_PHYS 0x16200000
63#define MSM_GSBI4_PHYS 0x16300000
64#define MSM_GSBI5_PHYS 0x16400000
65#define MSM_GSBI6_PHYS 0x16500000
66#define MSM_GSBI7_PHYS 0x16600000
67#define MSM_GSBI8_PHYS 0x19800000
68#define MSM_GSBI9_PHYS 0x19900000
69#define MSM_GSBI10_PHYS 0x19A00000
70#define MSM_GSBI11_PHYS 0x19B00000
71#define MSM_GSBI12_PHYS 0x19C00000
72
73/* GSBI QUPe devices */
74#define MSM_GSBI1_QUP_PHYS 0x16080000
75#define MSM_GSBI2_QUP_PHYS 0x16180000
76#define MSM_GSBI3_QUP_PHYS 0x16280000
77#define MSM_GSBI4_QUP_PHYS 0x16380000
78#define MSM_GSBI5_QUP_PHYS 0x16480000
79#define MSM_GSBI6_QUP_PHYS 0x16580000
80#define MSM_GSBI7_QUP_PHYS 0x16680000
81#define MSM_GSBI8_QUP_PHYS 0x19880000
82#define MSM_GSBI9_QUP_PHYS 0x19980000
83#define MSM_GSBI10_QUP_PHYS 0x19A80000
84#define MSM_GSBI11_QUP_PHYS 0x19B80000
85#define MSM_GSBI12_QUP_PHYS 0x19C80000
86
87/* GSBI UART devices */
88#define MSM_UART1DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
89#define INT_UART1DM_IRQ GSBI6_UARTDM_IRQ
90#define INT_UART2DM_IRQ GSBI12_UARTDM_IRQ
91#define MSM_UART2DM_PHYS 0x19C40000
92#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
93#define INT_UART3DM_IRQ GSBI3_UARTDM_IRQ
94#define TCSR_BASE_PHYS 0x16b00000
95
96/* PRNG device */
97#define MSM_PRNG_PHYS 0x16C00000
98#define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
99#define INT_UART9DM_IRQ GSBI9_UARTDM_IRQ
100
101static void charm_ap2mdm_kpdpwr_on(void)
102{
103 gpio_direction_output(AP2MDM_PMIC_RESET_N, 0);
Laura Abbotteda23372011-08-17 09:25:56 -0700104 gpio_direction_output(AP2MDM_KPDPWR_N, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700105}
106
107static void charm_ap2mdm_kpdpwr_off(void)
108{
109 int i;
110
111 gpio_direction_output(AP2MDM_ERRFATAL, 1);
112
113 for (i = 20; i > 0; i--) {
114 if (gpio_get_value(MDM2AP_STATUS) == 0)
115 break;
116 msleep(100);
117 }
118 gpio_direction_output(AP2MDM_ERRFATAL, 0);
119
120 if (i == 0) {
121 pr_err("%s: MDM2AP_STATUS never went low. Doing a hard reset \
122 of the charm modem.\n", __func__);
123 gpio_direction_output(AP2MDM_PMIC_RESET_N, 1);
124 /*
125 * Currently, there is a debounce timer on the charm PMIC. It is
126 * necessary to hold the AP2MDM_PMIC_RESET low for ~3.5 seconds
127 * for the reset to fully take place. Sleep here to ensure the
128 * reset has occured before the function exits.
129 */
130 msleep(4000);
131 gpio_direction_output(AP2MDM_PMIC_RESET_N, 0);
132 }
133}
134
135static struct resource charm_resources[] = {
136 /* MDM2AP_ERRFATAL */
137 {
138 .start = MSM_GPIO_TO_INT(MDM2AP_ERRFATAL),
139 .end = MSM_GPIO_TO_INT(MDM2AP_ERRFATAL),
140 .flags = IORESOURCE_IRQ,
141 },
142 /* MDM2AP_STATUS */
143 {
144 .start = MSM_GPIO_TO_INT(MDM2AP_STATUS),
145 .end = MSM_GPIO_TO_INT(MDM2AP_STATUS),
146 .flags = IORESOURCE_IRQ,
147 }
148};
149
150static struct charm_platform_data mdm_platform_data = {
151 .charm_modem_on = charm_ap2mdm_kpdpwr_on,
152 .charm_modem_off = charm_ap2mdm_kpdpwr_off,
153};
154
155struct platform_device msm_charm_modem = {
156 .name = "charm_modem",
157 .id = -1,
158 .num_resources = ARRAY_SIZE(charm_resources),
159 .resource = charm_resources,
160 .dev = {
161 .platform_data = &mdm_platform_data,
162 },
163};
164
165#ifdef CONFIG_MSM_DSPS
166#define GSBI12_DEV (&msm_dsps_device.dev)
167#else
168#define GSBI12_DEV (&msm_gsbi12_qup_i2c_device.dev)
169#endif
170
171void __init msm8x60_init_irq(void)
172{
173 unsigned int i;
174
175 msm_mpm_irq_extn_init();
176 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE, (void *)MSM_QGIC_CPU_BASE);
177
178 /* Edge trigger PPIs except AVS_SVICINT and AVS_SVICINTSWDONE */
179 writel(0xFFFFD7FF, MSM_QGIC_DIST_BASE + GIC_DIST_CONFIG + 4);
180
181 /* FIXME: Not installing AVS_SVICINT and AVS_SVICINTSWDONE yet
182 * as they are configured as level, which does not play nice with
183 * handle_percpu_irq.
184 */
185 for (i = GIC_PPI_START; i < GIC_SPI_START; i++) {
186 if (i != AVS_SVICINT && i != AVS_SVICINTSWDONE)
187 irq_set_handler(i, handle_percpu_irq);
188 }
189}
190
191static struct resource msm_uart1_dm_resources[] = {
192 {
193 .start = MSM_UART1DM_PHYS,
194 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
195 .flags = IORESOURCE_MEM,
196 },
197 {
198 .start = INT_UART1DM_IRQ,
199 .end = INT_UART1DM_IRQ,
200 .flags = IORESOURCE_IRQ,
201 },
202 {
203 /* GSBI6 is UARTDM1 */
204 .start = MSM_GSBI6_PHYS,
205 .end = MSM_GSBI6_PHYS + 4 - 1,
206 .name = "gsbi_resource",
207 .flags = IORESOURCE_MEM,
208 },
209 {
210 .start = DMOV_HSUART1_TX_CHAN,
211 .end = DMOV_HSUART1_RX_CHAN,
212 .name = "uartdm_channels",
213 .flags = IORESOURCE_DMA,
214 },
215 {
216 .start = DMOV_HSUART1_TX_CRCI,
217 .end = DMOV_HSUART1_RX_CRCI,
218 .name = "uartdm_crci",
219 .flags = IORESOURCE_DMA,
220 },
221};
222
223static u64 msm_uart_dm1_dma_mask = DMA_BIT_MASK(32);
224
225struct platform_device msm_device_uart_dm1 = {
226 .name = "msm_serial_hs",
227 .id = 0,
228 .num_resources = ARRAY_SIZE(msm_uart1_dm_resources),
229 .resource = msm_uart1_dm_resources,
230 .dev = {
231 .dma_mask = &msm_uart_dm1_dma_mask,
232 .coherent_dma_mask = DMA_BIT_MASK(32),
233 },
234};
235
236static struct resource msm_uart3_dm_resources[] = {
237 {
238 .start = MSM_UART3DM_PHYS,
239 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
240 .name = "uartdm_resource",
241 .flags = IORESOURCE_MEM,
242 },
243 {
244 .start = INT_UART3DM_IRQ,
245 .end = INT_UART3DM_IRQ,
246 .flags = IORESOURCE_IRQ,
247 },
248 {
249 .start = MSM_GSBI3_PHYS,
250 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
251 .name = "gsbi_resource",
252 .flags = IORESOURCE_MEM,
253 },
254};
255
256struct platform_device msm_device_uart_dm3 = {
257 .name = "msm_serial_hsl",
258 .id = 2,
259 .num_resources = ARRAY_SIZE(msm_uart3_dm_resources),
260 .resource = msm_uart3_dm_resources,
261};
262
263static struct resource msm_uart12_dm_resources[] = {
264 {
265 .start = MSM_UART2DM_PHYS,
266 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
267 .name = "uartdm_resource",
268 .flags = IORESOURCE_MEM,
269 },
270 {
271 .start = INT_UART2DM_IRQ,
272 .end = INT_UART2DM_IRQ,
273 .flags = IORESOURCE_IRQ,
274 },
275 {
276 /* GSBI 12 is UARTDM2 */
277 .start = MSM_GSBI12_PHYS,
278 .end = MSM_GSBI12_PHYS + PAGE_SIZE - 1,
279 .name = "gsbi_resource",
280 .flags = IORESOURCE_MEM,
281 },
282};
283
284struct platform_device msm_device_uart_dm12 = {
285 .name = "msm_serial_hsl",
286 .id = 0,
287 .num_resources = ARRAY_SIZE(msm_uart12_dm_resources),
288 .resource = msm_uart12_dm_resources,
289};
290
291#ifdef CONFIG_MSM_GSBI9_UART
292static struct msm_serial_hslite_platform_data uart_gsbi9_pdata = {
293 .config_gpio = 1,
294 .uart_tx_gpio = 67,
295 .uart_rx_gpio = 66,
296};
297
298static struct resource msm_uart_gsbi9_resources[] = {
299 {
300 .start = MSM_UART9DM_PHYS,
301 .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
302 .name = "uartdm_resource",
303 .flags = IORESOURCE_MEM,
304 },
305 {
306 .start = INT_UART9DM_IRQ,
307 .end = INT_UART9DM_IRQ,
308 .flags = IORESOURCE_IRQ,
309 },
310 {
311 /* GSBI 9 is UART_GSBI9 */
312 .start = MSM_GSBI9_PHYS,
313 .end = MSM_GSBI9_PHYS + PAGE_SIZE - 1,
314 .name = "gsbi_resource",
315 .flags = IORESOURCE_MEM,
316 },
317};
318struct platform_device *msm_device_uart_gsbi9;
319struct platform_device *msm_add_gsbi9_uart(void)
320{
321 return platform_device_register_resndata(NULL, "msm_serial_hsl",
322 1, msm_uart_gsbi9_resources,
323 ARRAY_SIZE(msm_uart_gsbi9_resources),
324 &uart_gsbi9_pdata,
325 sizeof(uart_gsbi9_pdata));
326}
327#endif
328
329static struct resource gsbi3_qup_i2c_resources[] = {
330 {
331 .name = "qup_phys_addr",
332 .start = MSM_GSBI3_QUP_PHYS,
333 .end = MSM_GSBI3_QUP_PHYS + SZ_4K - 1,
334 .flags = IORESOURCE_MEM,
335 },
336 {
337 .name = "gsbi_qup_i2c_addr",
338 .start = MSM_GSBI3_PHYS,
339 .end = MSM_GSBI3_PHYS + 4 - 1,
340 .flags = IORESOURCE_MEM,
341 },
342 {
343 .name = "qup_err_intr",
344 .start = GSBI3_QUP_IRQ,
345 .end = GSBI3_QUP_IRQ,
346 .flags = IORESOURCE_IRQ,
347 },
348 {
349 .name = "i2c_clk",
350 .start = 44,
351 .end = 44,
352 .flags = IORESOURCE_IO,
353 },
354 {
355 .name = "i2c_sda",
356 .start = 43,
357 .end = 43,
358 .flags = IORESOURCE_IO,
359 },
360};
361
362static struct resource gsbi4_qup_i2c_resources[] = {
363 {
364 .name = "qup_phys_addr",
365 .start = MSM_GSBI4_QUP_PHYS,
366 .end = MSM_GSBI4_QUP_PHYS + SZ_4K - 1,
367 .flags = IORESOURCE_MEM,
368 },
369 {
370 .name = "gsbi_qup_i2c_addr",
371 .start = MSM_GSBI4_PHYS,
372 .end = MSM_GSBI4_PHYS + 4 - 1,
373 .flags = IORESOURCE_MEM,
374 },
375 {
376 .name = "qup_err_intr",
377 .start = GSBI4_QUP_IRQ,
378 .end = GSBI4_QUP_IRQ,
379 .flags = IORESOURCE_IRQ,
380 },
381};
382
383static struct resource gsbi7_qup_i2c_resources[] = {
384 {
385 .name = "qup_phys_addr",
386 .start = MSM_GSBI7_QUP_PHYS,
387 .end = MSM_GSBI7_QUP_PHYS + SZ_4K - 1,
388 .flags = IORESOURCE_MEM,
389 },
390 {
391 .name = "gsbi_qup_i2c_addr",
392 .start = MSM_GSBI7_PHYS,
393 .end = MSM_GSBI7_PHYS + 4 - 1,
394 .flags = IORESOURCE_MEM,
395 },
396 {
397 .name = "qup_err_intr",
398 .start = GSBI7_QUP_IRQ,
399 .end = GSBI7_QUP_IRQ,
400 .flags = IORESOURCE_IRQ,
401 },
402 {
403 .name = "i2c_clk",
404 .start = 60,
405 .end = 60,
406 .flags = IORESOURCE_IO,
407 },
408 {
409 .name = "i2c_sda",
410 .start = 59,
411 .end = 59,
412 .flags = IORESOURCE_IO,
413 },
414};
415
416static struct resource gsbi8_qup_i2c_resources[] = {
417 {
418 .name = "qup_phys_addr",
419 .start = MSM_GSBI8_QUP_PHYS,
420 .end = MSM_GSBI8_QUP_PHYS + SZ_4K - 1,
421 .flags = IORESOURCE_MEM,
422 },
423 {
424 .name = "gsbi_qup_i2c_addr",
425 .start = MSM_GSBI8_PHYS,
426 .end = MSM_GSBI8_PHYS + 4 - 1,
427 .flags = IORESOURCE_MEM,
428 },
429 {
430 .name = "qup_err_intr",
431 .start = GSBI8_QUP_IRQ,
432 .end = GSBI8_QUP_IRQ,
433 .flags = IORESOURCE_IRQ,
434 },
435};
436
437static struct resource gsbi9_qup_i2c_resources[] = {
438 {
439 .name = "qup_phys_addr",
440 .start = MSM_GSBI9_QUP_PHYS,
441 .end = MSM_GSBI9_QUP_PHYS + SZ_4K - 1,
442 .flags = IORESOURCE_MEM,
443 },
444 {
445 .name = "gsbi_qup_i2c_addr",
446 .start = MSM_GSBI9_PHYS,
447 .end = MSM_GSBI9_PHYS + 4 - 1,
448 .flags = IORESOURCE_MEM,
449 },
450 {
451 .name = "qup_err_intr",
452 .start = GSBI9_QUP_IRQ,
453 .end = GSBI9_QUP_IRQ,
454 .flags = IORESOURCE_IRQ,
455 },
456};
457
458static struct resource gsbi12_qup_i2c_resources[] = {
459 {
460 .name = "qup_phys_addr",
461 .start = MSM_GSBI12_QUP_PHYS,
462 .end = MSM_GSBI12_QUP_PHYS + SZ_4K - 1,
463 .flags = IORESOURCE_MEM,
464 },
465 {
466 .name = "gsbi_qup_i2c_addr",
467 .start = MSM_GSBI12_PHYS,
468 .end = MSM_GSBI12_PHYS + 4 - 1,
469 .flags = IORESOURCE_MEM,
470 },
471 {
472 .name = "qup_err_intr",
473 .start = GSBI12_QUP_IRQ,
474 .end = GSBI12_QUP_IRQ,
475 .flags = IORESOURCE_IRQ,
476 },
477};
478
479#ifdef CONFIG_MSM_BUS_SCALING
480static struct msm_bus_vectors grp3d_init_vectors[] = {
481 {
482 .src = MSM_BUS_MASTER_GRAPHICS_3D,
483 .dst = MSM_BUS_SLAVE_EBI_CH0,
484 .ab = 0,
485 .ib = 0,
486 },
487};
488
Lucille Sylvester293217d2011-08-19 17:50:52 -0600489static struct msm_bus_vectors grp3d_low_vectors[] = {
490 {
491 .src = MSM_BUS_MASTER_GRAPHICS_3D,
492 .dst = MSM_BUS_SLAVE_EBI_CH0,
493 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700494 .ib = KGSL_CONVERT_TO_MBPS(990),
Lucille Sylvester293217d2011-08-19 17:50:52 -0600495 },
496};
497
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700498static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
499 {
500 .src = MSM_BUS_MASTER_GRAPHICS_3D,
501 .dst = MSM_BUS_SLAVE_EBI_CH0,
502 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700503 .ib = KGSL_CONVERT_TO_MBPS(1300),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700504 },
505};
506
507static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
508 {
509 .src = MSM_BUS_MASTER_GRAPHICS_3D,
510 .dst = MSM_BUS_SLAVE_EBI_CH0,
511 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700512 .ib = KGSL_CONVERT_TO_MBPS(2008),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700513 },
514};
515
516static struct msm_bus_vectors grp3d_max_vectors[] = {
517 {
518 .src = MSM_BUS_MASTER_GRAPHICS_3D,
519 .dst = MSM_BUS_SLAVE_EBI_CH0,
520 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700521 .ib = KGSL_CONVERT_TO_MBPS(2484),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700522 },
523};
524
525static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
526 {
527 ARRAY_SIZE(grp3d_init_vectors),
528 grp3d_init_vectors,
529 },
530 {
Lucille Sylvester293217d2011-08-19 17:50:52 -0600531 ARRAY_SIZE(grp3d_low_vectors),
Suman Tatirajuc87f58c2011-10-14 10:58:37 -0700532 grp3d_low_vectors,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600533 },
534 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700535 ARRAY_SIZE(grp3d_nominal_low_vectors),
536 grp3d_nominal_low_vectors,
537 },
538 {
539 ARRAY_SIZE(grp3d_nominal_high_vectors),
540 grp3d_nominal_high_vectors,
541 },
542 {
543 ARRAY_SIZE(grp3d_max_vectors),
544 grp3d_max_vectors,
545 },
546};
547
548static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
549 grp3d_bus_scale_usecases,
550 ARRAY_SIZE(grp3d_bus_scale_usecases),
551 .name = "grp3d",
552};
553
554static struct msm_bus_vectors grp2d0_init_vectors[] = {
555 {
556 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
557 .dst = MSM_BUS_SLAVE_EBI_CH0,
558 .ab = 0,
559 .ib = 0,
560 },
561};
562
563static struct msm_bus_vectors grp2d0_max_vectors[] = {
564 {
565 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
566 .dst = MSM_BUS_SLAVE_EBI_CH0,
567 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700568 .ib = KGSL_CONVERT_TO_MBPS(990),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700569 },
570};
571
572static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
573 {
574 ARRAY_SIZE(grp2d0_init_vectors),
575 grp2d0_init_vectors,
576 },
577 {
578 ARRAY_SIZE(grp2d0_max_vectors),
579 grp2d0_max_vectors,
580 },
581};
582
583static struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
584 grp2d0_bus_scale_usecases,
585 ARRAY_SIZE(grp2d0_bus_scale_usecases),
586 .name = "grp2d0",
587};
588
589static struct msm_bus_vectors grp2d1_init_vectors[] = {
590 {
591 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
592 .dst = MSM_BUS_SLAVE_EBI_CH0,
593 .ab = 0,
594 .ib = 0,
595 },
596};
597
598static struct msm_bus_vectors grp2d1_max_vectors[] = {
599 {
600 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
601 .dst = MSM_BUS_SLAVE_EBI_CH0,
602 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700603 .ib = KGSL_CONVERT_TO_MBPS(990),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700604 },
605};
606
607static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
608 {
609 ARRAY_SIZE(grp2d1_init_vectors),
610 grp2d1_init_vectors,
611 },
612 {
613 ARRAY_SIZE(grp2d1_max_vectors),
614 grp2d1_max_vectors,
615 },
616};
617
618static struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
619 grp2d1_bus_scale_usecases,
620 ARRAY_SIZE(grp2d1_bus_scale_usecases),
621 .name = "grp2d1",
622};
623#endif
624
625#ifdef CONFIG_HW_RANDOM_MSM
626static struct resource rng_resources = {
627 .flags = IORESOURCE_MEM,
628 .start = MSM_PRNG_PHYS,
629 .end = MSM_PRNG_PHYS + SZ_512 - 1,
630};
631
632struct platform_device msm_device_rng = {
633 .name = "msm_rng",
634 .id = 0,
635 .num_resources = 1,
636 .resource = &rng_resources,
637};
638#endif
639
640static struct resource kgsl_3d0_resources[] = {
641 {
642 .name = KGSL_3D0_REG_MEMORY,
643 .start = 0x04300000, /* GFX3D address */
644 .end = 0x0431ffff,
645 .flags = IORESOURCE_MEM,
646 },
647 {
648 .name = KGSL_3D0_IRQ,
649 .start = GFX3D_IRQ,
650 .end = GFX3D_IRQ,
651 .flags = IORESOURCE_IRQ,
652 },
653};
654
655static struct kgsl_device_platform_data kgsl_3d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600656 .pwrlevel = {
657 {
658 .gpu_freq = 266667000,
659 .bus_freq = 4,
660 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700661 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600662 {
663 .gpu_freq = 228571000,
664 .bus_freq = 3,
665 .io_fraction = 33,
666 },
667 {
668 .gpu_freq = 200000000,
669 .bus_freq = 2,
670 .io_fraction = 100,
671 },
672 {
673 .gpu_freq = 177778000,
674 .bus_freq = 1,
675 .io_fraction = 100,
676 },
677 {
678 .gpu_freq = 27000000,
679 .bus_freq = 0,
680 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700681 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600682 .init_level = 0,
683 .num_levels = 5,
684 .set_grp_async = NULL,
685 .idle_timeout = HZ/5,
686 .nap_allowed = true,
687 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700688#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600689 .bus_scale_table = &grp3d_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700690#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700691};
692
693struct platform_device msm_kgsl_3d0 = {
694 .name = "kgsl-3d0",
695 .id = 0,
696 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
697 .resource = kgsl_3d0_resources,
698 .dev = {
699 .platform_data = &kgsl_3d0_pdata,
700 },
701};
702
703static struct resource kgsl_2d0_resources[] = {
704 {
705 .name = KGSL_2D0_REG_MEMORY,
706 .start = 0x04100000, /* Z180 base address */
707 .end = 0x04100FFF,
708 .flags = IORESOURCE_MEM,
709 },
710 {
711 .name = KGSL_2D0_IRQ,
712 .start = GFX2D0_IRQ,
713 .end = GFX2D0_IRQ,
714 .flags = IORESOURCE_IRQ,
715 },
716};
717
718static struct kgsl_device_platform_data kgsl_2d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600719 .pwrlevel = {
720 {
721 .gpu_freq = 200000000,
722 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700723 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600724 {
725 .gpu_freq = 200000000,
726 .bus_freq = 0,
727 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700728 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600729 .init_level = 0,
730 .num_levels = 2,
731 .set_grp_async = NULL,
732 .idle_timeout = HZ/10,
733 .nap_allowed = true,
734 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700735#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600736 .bus_scale_table = &grp2d0_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700737#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700738};
739
740struct platform_device msm_kgsl_2d0 = {
741 .name = "kgsl-2d0",
742 .id = 0,
743 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
744 .resource = kgsl_2d0_resources,
745 .dev = {
746 .platform_data = &kgsl_2d0_pdata,
747 },
748};
749
750static struct resource kgsl_2d1_resources[] = {
751 {
752 .name = KGSL_2D1_REG_MEMORY,
753 .start = 0x04200000, /* Z180 device 1 base address */
754 .end = 0x04200FFF,
755 .flags = IORESOURCE_MEM,
756 },
757 {
758 .name = KGSL_2D1_IRQ,
759 .start = GFX2D1_IRQ,
760 .end = GFX2D1_IRQ,
761 .flags = IORESOURCE_IRQ,
762 },
763};
764
765static struct kgsl_device_platform_data kgsl_2d1_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600766 .pwrlevel = {
767 {
768 .gpu_freq = 200000000,
769 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700770 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600771 {
772 .gpu_freq = 200000000,
773 .bus_freq = 0,
774 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700775 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600776 .init_level = 0,
777 .num_levels = 2,
778 .set_grp_async = NULL,
779 .idle_timeout = HZ/10,
780 .nap_allowed = true,
781 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700782#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600783 .bus_scale_table = &grp2d1_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700784#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700785};
786
787struct platform_device msm_kgsl_2d1 = {
788 .name = "kgsl-2d1",
789 .id = 1,
790 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
791 .resource = kgsl_2d1_resources,
792 .dev = {
793 .platform_data = &kgsl_2d1_pdata,
794 },
795};
796
797/*
798 * this a software workaround for not having two distinct board
799 * files for 8660v1 and 8660v2. 8660v1 has a faulty 2d clock, and
800 * this workaround detects the cpu version to tell if the kernel is on a
801 * 8660v1, and should disable the 2d core. it is called from the board file
802 */
803void __init msm8x60_check_2d_hardware(void)
804{
805 if ((SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 1) &&
806 (SOCINFO_VERSION_MINOR(socinfo_get_version()) == 0)) {
807 printk(KERN_WARNING "kgsl: 2D cores disabled on 8660v1\n");
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600808 kgsl_2d0_pdata.clk_map = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700809 }
810}
811
812/* Use GSBI3 QUP for /dev/i2c-0 */
813struct platform_device msm_gsbi3_qup_i2c_device = {
814 .name = "qup_i2c",
815 .id = MSM_GSBI3_QUP_I2C_BUS_ID,
816 .num_resources = ARRAY_SIZE(gsbi3_qup_i2c_resources),
817 .resource = gsbi3_qup_i2c_resources,
818};
819
820/* Use GSBI4 QUP for /dev/i2c-1 */
821struct platform_device msm_gsbi4_qup_i2c_device = {
822 .name = "qup_i2c",
823 .id = MSM_GSBI4_QUP_I2C_BUS_ID,
824 .num_resources = ARRAY_SIZE(gsbi4_qup_i2c_resources),
825 .resource = gsbi4_qup_i2c_resources,
826};
827
828/* Use GSBI8 QUP for /dev/i2c-3 */
829struct platform_device msm_gsbi8_qup_i2c_device = {
830 .name = "qup_i2c",
831 .id = MSM_GSBI8_QUP_I2C_BUS_ID,
832 .num_resources = ARRAY_SIZE(gsbi8_qup_i2c_resources),
833 .resource = gsbi8_qup_i2c_resources,
834};
835
836/* Use GSBI9 QUP for /dev/i2c-2 */
837struct platform_device msm_gsbi9_qup_i2c_device = {
838 .name = "qup_i2c",
839 .id = MSM_GSBI9_QUP_I2C_BUS_ID,
840 .num_resources = ARRAY_SIZE(gsbi9_qup_i2c_resources),
841 .resource = gsbi9_qup_i2c_resources,
842};
843
844/* Use GSBI7 QUP for /dev/i2c-4 (Marimba) */
845struct platform_device msm_gsbi7_qup_i2c_device = {
846 .name = "qup_i2c",
847 .id = MSM_GSBI7_QUP_I2C_BUS_ID,
848 .num_resources = ARRAY_SIZE(gsbi7_qup_i2c_resources),
849 .resource = gsbi7_qup_i2c_resources,
850};
851
852/* Use GSBI12 QUP for /dev/i2c-5 (Sensors) */
853struct platform_device msm_gsbi12_qup_i2c_device = {
854 .name = "qup_i2c",
855 .id = MSM_GSBI12_QUP_I2C_BUS_ID,
856 .num_resources = ARRAY_SIZE(gsbi12_qup_i2c_resources),
857 .resource = gsbi12_qup_i2c_resources,
858};
859
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530860#ifdef CONFIG_MSM_SSBI
861#define MSM_SSBI_PMIC1_PHYS 0x00500000
862static struct resource resources_ssbi_pmic1_resource[] = {
863 {
864 .start = MSM_SSBI_PMIC1_PHYS,
865 .end = MSM_SSBI_PMIC1_PHYS + SZ_4K - 1,
866 .flags = IORESOURCE_MEM,
867 },
868};
869
870struct platform_device msm_device_ssbi_pmic1 = {
871 .name = "msm_ssbi",
872 .id = 0,
873 .resource = resources_ssbi_pmic1_resource,
874 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1_resource),
875};
Anirudh Ghayalc49157f2011-11-09 14:49:59 +0530876
877#define MSM_SSBI2_PMIC2B_PHYS 0x00C00000
878static struct resource resources_ssbi_pmic2_resource[] = {
879 {
880 .start = MSM_SSBI2_PMIC2B_PHYS,
881 .end = MSM_SSBI2_PMIC2B_PHYS + SZ_4K - 1,
882 .flags = IORESOURCE_MEM,
883 },
884};
885
886struct platform_device msm_device_ssbi_pmic2 = {
887 .name = "msm_ssbi",
888 .id = 1,
889 .resource = resources_ssbi_pmic2_resource,
890 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2_resource),
891};
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530892#endif
893
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700894#ifdef CONFIG_I2C_SSBI
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700895/* CODEC SSBI on /dev/i2c-8 */
896#define MSM_SSBI3_PHYS 0x18700000
897static struct resource msm_ssbi3_resources[] = {
898 {
899 .name = "ssbi_base",
900 .start = MSM_SSBI3_PHYS,
901 .end = MSM_SSBI3_PHYS + SZ_4K - 1,
902 .flags = IORESOURCE_MEM,
903 },
904};
905
906struct platform_device msm_device_ssbi3 = {
907 .name = "i2c_ssbi",
908 .id = MSM_SSBI3_I2C_BUS_ID,
909 .num_resources = ARRAY_SIZE(msm_ssbi3_resources),
910 .resource = msm_ssbi3_resources,
911};
912#endif /* CONFIG_I2C_SSBI */
913
914static struct resource gsbi1_qup_spi_resources[] = {
915 {
916 .name = "spi_base",
917 .start = MSM_GSBI1_QUP_PHYS,
918 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
919 .flags = IORESOURCE_MEM,
920 },
921 {
922 .name = "gsbi_base",
923 .start = MSM_GSBI1_PHYS,
924 .end = MSM_GSBI1_PHYS + 4 - 1,
925 .flags = IORESOURCE_MEM,
926 },
927 {
928 .name = "spi_irq_in",
929 .start = GSBI1_QUP_IRQ,
930 .end = GSBI1_QUP_IRQ,
931 .flags = IORESOURCE_IRQ,
932 },
933 {
934 .name = "spidm_channels",
935 .start = 5,
936 .end = 6,
937 .flags = IORESOURCE_DMA,
938 },
939 {
940 .name = "spidm_crci",
941 .start = 8,
942 .end = 7,
943 .flags = IORESOURCE_DMA,
944 },
945 {
946 .name = "spi_clk",
947 .start = 36,
948 .end = 36,
949 .flags = IORESOURCE_IO,
950 },
951 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700952 .name = "spi_miso",
953 .start = 34,
954 .end = 34,
955 .flags = IORESOURCE_IO,
956 },
957 {
958 .name = "spi_mosi",
959 .start = 33,
960 .end = 33,
961 .flags = IORESOURCE_IO,
962 },
Harini Jayaraman5d93be12011-11-29 18:32:20 -0700963 {
964 .name = "spi_cs",
965 .start = 35,
966 .end = 35,
967 .flags = IORESOURCE_IO,
968 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700969};
970
971/* Use GSBI1 QUP for SPI-0 */
972struct platform_device msm_gsbi1_qup_spi_device = {
973 .name = "spi_qsd",
974 .id = 0,
975 .num_resources = ARRAY_SIZE(gsbi1_qup_spi_resources),
976 .resource = gsbi1_qup_spi_resources,
977};
978
979
980static struct resource gsbi10_qup_spi_resources[] = {
981 {
982 .name = "spi_base",
983 .start = MSM_GSBI10_QUP_PHYS,
984 .end = MSM_GSBI10_QUP_PHYS + SZ_4K - 1,
985 .flags = IORESOURCE_MEM,
986 },
987 {
988 .name = "gsbi_base",
989 .start = MSM_GSBI10_PHYS,
990 .end = MSM_GSBI10_PHYS + 4 - 1,
991 .flags = IORESOURCE_MEM,
992 },
993 {
994 .name = "spi_irq_in",
995 .start = GSBI10_QUP_IRQ,
996 .end = GSBI10_QUP_IRQ,
997 .flags = IORESOURCE_IRQ,
998 },
999 {
1000 .name = "spi_clk",
1001 .start = 73,
1002 .end = 73,
1003 .flags = IORESOURCE_IO,
1004 },
1005 {
1006 .name = "spi_cs",
1007 .start = 72,
1008 .end = 72,
1009 .flags = IORESOURCE_IO,
1010 },
1011 {
1012 .name = "spi_mosi",
1013 .start = 70,
1014 .end = 70,
1015 .flags = IORESOURCE_IO,
1016 },
1017};
1018
1019/* Use GSBI10 QUP for SPI-1 */
1020struct platform_device msm_gsbi10_qup_spi_device = {
1021 .name = "spi_qsd",
1022 .id = 1,
1023 .num_resources = ARRAY_SIZE(gsbi10_qup_spi_resources),
1024 .resource = gsbi10_qup_spi_resources,
1025};
1026#define MSM_SDC1_BASE 0x12400000
1027#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1028#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1029#define MSM_SDC2_BASE 0x12140000
1030#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1031#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1032#define MSM_SDC3_BASE 0x12180000
1033#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1034#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1035#define MSM_SDC4_BASE 0x121C0000
1036#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1037#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1038#define MSM_SDC5_BASE 0x12200000
1039#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
1040#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
1041
1042static struct resource resources_sdc1[] = {
1043 {
1044 .start = MSM_SDC1_BASE,
1045 .end = MSM_SDC1_DML_BASE - 1,
1046 .flags = IORESOURCE_MEM,
1047 },
1048 {
1049 .start = SDC1_IRQ_0,
1050 .end = SDC1_IRQ_0,
1051 .flags = IORESOURCE_IRQ,
1052 },
1053#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1054 {
1055 .name = "sdcc_dml_addr",
1056 .start = MSM_SDC1_DML_BASE,
1057 .end = MSM_SDC1_BAM_BASE - 1,
1058 .flags = IORESOURCE_MEM,
1059 },
1060 {
1061 .name = "sdcc_bam_addr",
1062 .start = MSM_SDC1_BAM_BASE,
1063 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1064 .flags = IORESOURCE_MEM,
1065 },
1066 {
1067 .name = "sdcc_bam_irq",
1068 .start = SDC1_BAM_IRQ,
1069 .end = SDC1_BAM_IRQ,
1070 .flags = IORESOURCE_IRQ,
1071 },
1072#else
1073 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001074 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001075 .start = DMOV_SDC1_CHAN,
1076 .end = DMOV_SDC1_CHAN,
1077 .flags = IORESOURCE_DMA,
1078 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001079 {
1080 .name = "sdcc_dma_crci",
1081 .start = DMOV_SDC1_CRCI,
1082 .end = DMOV_SDC1_CRCI,
1083 .flags = IORESOURCE_DMA,
1084 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001085#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1086};
1087
1088static struct resource resources_sdc2[] = {
1089 {
1090 .start = MSM_SDC2_BASE,
1091 .end = MSM_SDC2_DML_BASE - 1,
1092 .flags = IORESOURCE_MEM,
1093 },
1094 {
1095 .start = SDC2_IRQ_0,
1096 .end = SDC2_IRQ_0,
1097 .flags = IORESOURCE_IRQ,
1098 },
1099#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1100 {
1101 .name = "sdcc_dml_addr",
1102 .start = MSM_SDC2_DML_BASE,
1103 .end = MSM_SDC2_BAM_BASE - 1,
1104 .flags = IORESOURCE_MEM,
1105 },
1106 {
1107 .name = "sdcc_bam_addr",
1108 .start = MSM_SDC2_BAM_BASE,
1109 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1110 .flags = IORESOURCE_MEM,
1111 },
1112 {
1113 .name = "sdcc_bam_irq",
1114 .start = SDC2_BAM_IRQ,
1115 .end = SDC2_BAM_IRQ,
1116 .flags = IORESOURCE_IRQ,
1117 },
1118#else
1119 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001120 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001121 .start = DMOV_SDC2_CHAN,
1122 .end = DMOV_SDC2_CHAN,
1123 .flags = IORESOURCE_DMA,
1124 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001125 {
1126 .name = "sdcc_dma_crci",
1127 .start = DMOV_SDC2_CRCI,
1128 .end = DMOV_SDC2_CRCI,
1129 .flags = IORESOURCE_DMA,
1130 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001131#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1132};
1133
1134static struct resource resources_sdc3[] = {
1135 {
1136 .start = MSM_SDC3_BASE,
1137 .end = MSM_SDC3_DML_BASE - 1,
1138 .flags = IORESOURCE_MEM,
1139 },
1140 {
1141 .start = SDC3_IRQ_0,
1142 .end = SDC3_IRQ_0,
1143 .flags = IORESOURCE_IRQ,
1144 },
1145#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1146 {
1147 .name = "sdcc_dml_addr",
1148 .start = MSM_SDC3_DML_BASE,
1149 .end = MSM_SDC3_BAM_BASE - 1,
1150 .flags = IORESOURCE_MEM,
1151 },
1152 {
1153 .name = "sdcc_bam_addr",
1154 .start = MSM_SDC3_BAM_BASE,
1155 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1156 .flags = IORESOURCE_MEM,
1157 },
1158 {
1159 .name = "sdcc_bam_irq",
1160 .start = SDC3_BAM_IRQ,
1161 .end = SDC3_BAM_IRQ,
1162 .flags = IORESOURCE_IRQ,
1163 },
1164#else
1165 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001166 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001167 .start = DMOV_SDC3_CHAN,
1168 .end = DMOV_SDC3_CHAN,
1169 .flags = IORESOURCE_DMA,
1170 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001171 {
1172 .name = "sdcc_dma_crci",
1173 .start = DMOV_SDC3_CRCI,
1174 .end = DMOV_SDC3_CRCI,
1175 .flags = IORESOURCE_DMA,
1176 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001177#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1178};
1179
1180static struct resource resources_sdc4[] = {
1181 {
1182 .start = MSM_SDC4_BASE,
1183 .end = MSM_SDC4_DML_BASE - 1,
1184 .flags = IORESOURCE_MEM,
1185 },
1186 {
1187 .start = SDC4_IRQ_0,
1188 .end = SDC4_IRQ_0,
1189 .flags = IORESOURCE_IRQ,
1190 },
1191#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1192 {
1193 .name = "sdcc_dml_addr",
1194 .start = MSM_SDC4_DML_BASE,
1195 .end = MSM_SDC4_BAM_BASE - 1,
1196 .flags = IORESOURCE_MEM,
1197 },
1198 {
1199 .name = "sdcc_bam_addr",
1200 .start = MSM_SDC4_BAM_BASE,
1201 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1202 .flags = IORESOURCE_MEM,
1203 },
1204 {
1205 .name = "sdcc_bam_irq",
1206 .start = SDC4_BAM_IRQ,
1207 .end = SDC4_BAM_IRQ,
1208 .flags = IORESOURCE_IRQ,
1209 },
1210#else
1211 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001212 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001213 .start = DMOV_SDC4_CHAN,
1214 .end = DMOV_SDC4_CHAN,
1215 .flags = IORESOURCE_DMA,
1216 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001217 {
1218 .name = "sdcc_dma_crci",
1219 .start = DMOV_SDC4_CRCI,
1220 .end = DMOV_SDC4_CRCI,
1221 .flags = IORESOURCE_DMA,
1222 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001223#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1224};
1225
1226static struct resource resources_sdc5[] = {
1227 {
1228 .start = MSM_SDC5_BASE,
1229 .end = MSM_SDC5_DML_BASE - 1,
1230 .flags = IORESOURCE_MEM,
1231 },
1232 {
1233 .start = SDC5_IRQ_0,
1234 .end = SDC5_IRQ_0,
1235 .flags = IORESOURCE_IRQ,
1236 },
1237#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1238 {
1239 .name = "sdcc_dml_addr",
1240 .start = MSM_SDC5_DML_BASE,
1241 .end = MSM_SDC5_BAM_BASE - 1,
1242 .flags = IORESOURCE_MEM,
1243 },
1244 {
1245 .name = "sdcc_bam_addr",
1246 .start = MSM_SDC5_BAM_BASE,
1247 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
1248 .flags = IORESOURCE_MEM,
1249 },
1250 {
1251 .name = "sdcc_bam_irq",
1252 .start = SDC5_BAM_IRQ,
1253 .end = SDC5_BAM_IRQ,
1254 .flags = IORESOURCE_IRQ,
1255 },
1256#else
1257 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001258 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001259 .start = DMOV_SDC5_CHAN,
1260 .end = DMOV_SDC5_CHAN,
1261 .flags = IORESOURCE_DMA,
1262 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001263 {
1264 .name = "sdcc_dma_crci",
1265 .start = DMOV_SDC5_CRCI,
1266 .end = DMOV_SDC5_CRCI,
1267 .flags = IORESOURCE_DMA,
1268 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001269#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1270};
1271
1272struct platform_device msm_device_sdc1 = {
1273 .name = "msm_sdcc",
1274 .id = 1,
1275 .num_resources = ARRAY_SIZE(resources_sdc1),
1276 .resource = resources_sdc1,
1277 .dev = {
1278 .coherent_dma_mask = 0xffffffff,
1279 },
1280};
1281
1282struct platform_device msm_device_sdc2 = {
1283 .name = "msm_sdcc",
1284 .id = 2,
1285 .num_resources = ARRAY_SIZE(resources_sdc2),
1286 .resource = resources_sdc2,
1287 .dev = {
1288 .coherent_dma_mask = 0xffffffff,
1289 },
1290};
1291
1292struct platform_device msm_device_sdc3 = {
1293 .name = "msm_sdcc",
1294 .id = 3,
1295 .num_resources = ARRAY_SIZE(resources_sdc3),
1296 .resource = resources_sdc3,
1297 .dev = {
1298 .coherent_dma_mask = 0xffffffff,
1299 },
1300};
1301
1302struct platform_device msm_device_sdc4 = {
1303 .name = "msm_sdcc",
1304 .id = 4,
1305 .num_resources = ARRAY_SIZE(resources_sdc4),
1306 .resource = resources_sdc4,
1307 .dev = {
1308 .coherent_dma_mask = 0xffffffff,
1309 },
1310};
1311
1312struct platform_device msm_device_sdc5 = {
1313 .name = "msm_sdcc",
1314 .id = 5,
1315 .num_resources = ARRAY_SIZE(resources_sdc5),
1316 .resource = resources_sdc5,
1317 .dev = {
1318 .coherent_dma_mask = 0xffffffff,
1319 },
1320};
1321
1322static struct platform_device *msm_sdcc_devices[] __initdata = {
1323 &msm_device_sdc1,
1324 &msm_device_sdc2,
1325 &msm_device_sdc3,
1326 &msm_device_sdc4,
1327 &msm_device_sdc5,
1328};
1329
1330int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1331{
1332 struct platform_device *pdev;
1333
1334 if (controller < 1 || controller > 5)
1335 return -EINVAL;
1336
1337 pdev = msm_sdcc_devices[controller-1];
1338 pdev->dev.platform_data = plat;
1339 return platform_device_register(pdev);
1340}
1341
1342#define MIPI_DSI_HW_BASE 0x04700000
1343#define ROTATOR_HW_BASE 0x04E00000
1344#define TVENC_HW_BASE 0x04F00000
1345#define MDP_HW_BASE 0x05100000
1346
1347static struct resource msm_mipi_dsi_resources[] = {
1348 {
1349 .name = "mipi_dsi",
1350 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001351 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001352 .flags = IORESOURCE_MEM,
1353 },
1354 {
1355 .start = DSI_IRQ,
1356 .end = DSI_IRQ,
1357 .flags = IORESOURCE_IRQ,
1358 },
1359};
1360
1361static struct platform_device msm_mipi_dsi_device = {
1362 .name = "mipi_dsi",
1363 .id = 1,
1364 .num_resources = ARRAY_SIZE(msm_mipi_dsi_resources),
1365 .resource = msm_mipi_dsi_resources,
1366};
1367
1368static struct resource msm_mdp_resources[] = {
1369 {
1370 .name = "mdp",
1371 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001372 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001373 .flags = IORESOURCE_MEM,
1374 },
1375 {
1376 .start = INT_MDP,
1377 .end = INT_MDP,
1378 .flags = IORESOURCE_IRQ,
1379 },
1380};
1381
1382static struct platform_device msm_mdp_device = {
1383 .name = "mdp",
1384 .id = 0,
1385 .num_resources = ARRAY_SIZE(msm_mdp_resources),
1386 .resource = msm_mdp_resources,
1387};
1388#ifdef CONFIG_MSM_ROTATOR
1389static struct resource resources_msm_rotator[] = {
1390 {
1391 .start = 0x04E00000,
1392 .end = 0x04F00000 - 1,
1393 .flags = IORESOURCE_MEM,
1394 },
1395 {
1396 .start = ROT_IRQ,
1397 .end = ROT_IRQ,
1398 .flags = IORESOURCE_IRQ,
1399 },
1400};
1401
1402static struct msm_rot_clocks rotator_clocks[] = {
1403 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001404 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001405 .clk_type = ROTATOR_CORE_CLK,
1406 .clk_rate = 160 * 1000 * 1000,
1407 },
1408 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001409 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001410 .clk_type = ROTATOR_PCLK,
1411 .clk_rate = 0,
1412 },
1413};
1414
1415static struct msm_rotator_platform_data rotator_pdata = {
1416 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
1417 .hardware_version_number = 0x01010307,
1418 .rotator_clks = rotator_clocks,
1419 .regulator_name = "fs_rot",
1420};
1421
1422struct platform_device msm_rotator_device = {
1423 .name = "msm_rotator",
1424 .id = 0,
1425 .num_resources = ARRAY_SIZE(resources_msm_rotator),
1426 .resource = resources_msm_rotator,
1427 .dev = {
1428 .platform_data = &rotator_pdata,
1429 },
1430};
1431#endif
1432
1433
1434/* Sensors DSPS platform data */
1435#ifdef CONFIG_MSM_DSPS
1436
1437#define PPSS_REG_PHYS_BASE 0x12080000
1438
1439#define MHZ (1000*1000)
1440
Wentao Xu7a1c9302011-09-19 17:57:43 -04001441#define TCSR_GSBI_IRQ_MUX_SEL 0x0044
1442
1443#define GSBI_IRQ_MUX_SEL_MASK 0xF
1444#define GSBI_IRQ_MUX_SEL_DSPS 0xB
1445
1446static void dsps_init1(struct msm_dsps_platform_data *data)
1447{
1448 int val;
1449
1450 /* route GSBI12 interrutps to DSPS */
1451 val = secure_readl(MSM_TCSR_BASE + TCSR_GSBI_IRQ_MUX_SEL);
1452 val &= ~GSBI_IRQ_MUX_SEL_MASK;
1453 val |= GSBI_IRQ_MUX_SEL_DSPS;
1454 secure_writel(val, MSM_TCSR_BASE + TCSR_GSBI_IRQ_MUX_SEL);
1455}
1456
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001457static struct dsps_clk_info dsps_clks[] = {
1458 {
1459 .name = "ppss_pclk",
1460 .rate = 0, /* no rate just on/off */
1461 },
1462 {
Matt Wagantalld86d6832011-08-17 14:06:55 -07001463 .name = "mem_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001464 .rate = 0, /* no rate just on/off */
1465 },
1466 {
1467 .name = "gsbi_qup_clk",
1468 .rate = 24 * MHZ, /* See clk_tbl_gsbi_qup[] */
1469 },
1470 {
1471 .name = "dfab_dsps_clk",
1472 .rate = 64 * MHZ, /* Same rate as USB. */
1473 }
1474};
1475
1476static struct dsps_regulator_info dsps_regs[] = {
1477 {
1478 .name = "8058_l5",
1479 .volt = 2850000, /* in uV */
1480 },
1481 {
1482 .name = "8058_s3",
1483 .volt = 1800000, /* in uV */
1484 }
1485};
1486
1487/*
1488 * Note: GPIOs field is intialized in run-time at the function
1489 * msm8x60_init_dsps().
1490 */
1491
1492struct msm_dsps_platform_data msm_dsps_pdata = {
1493 .clks = dsps_clks,
1494 .clks_num = ARRAY_SIZE(dsps_clks),
1495 .gpios = NULL,
1496 .gpios_num = 0,
1497 .regs = dsps_regs,
1498 .regs_num = ARRAY_SIZE(dsps_regs),
Wentao Xu7a1c9302011-09-19 17:57:43 -04001499 .init = dsps_init1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001500 .signature = DSPS_SIGNATURE,
1501};
1502
1503static struct resource msm_dsps_resources[] = {
1504 {
1505 .start = PPSS_REG_PHYS_BASE,
1506 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
1507 .name = "ppss_reg",
1508 .flags = IORESOURCE_MEM,
1509 },
1510};
1511
1512struct platform_device msm_dsps_device = {
1513 .name = "msm_dsps",
1514 .id = 0,
1515 .num_resources = ARRAY_SIZE(msm_dsps_resources),
1516 .resource = msm_dsps_resources,
1517 .dev.platform_data = &msm_dsps_pdata,
1518};
1519
1520#endif /* CONFIG_MSM_DSPS */
1521
1522#ifdef CONFIG_FB_MSM_TVOUT
1523static struct resource msm_tvenc_resources[] = {
1524 {
1525 .name = "tvenc",
1526 .start = TVENC_HW_BASE,
1527 .end = TVENC_HW_BASE + PAGE_SIZE - 1,
1528 .flags = IORESOURCE_MEM,
1529 }
1530};
1531
1532static struct resource tvout_device_resources[] = {
1533 {
1534 .name = "tvout_device_irq",
1535 .start = TV_ENC_IRQ,
1536 .end = TV_ENC_IRQ,
1537 .flags = IORESOURCE_IRQ,
1538 },
1539};
1540#endif
1541static void __init msm_register_device(struct platform_device *pdev, void *data)
1542{
1543 int ret;
1544
1545 pdev->dev.platform_data = data;
1546
1547 ret = platform_device_register(pdev);
1548 if (ret)
1549 dev_err(&pdev->dev,
1550 "%s: platform_device_register() failed = %d\n",
1551 __func__, ret);
1552}
1553
1554static struct platform_device msm_lcdc_device = {
1555 .name = "lcdc",
1556 .id = 0,
1557};
1558
1559#ifdef CONFIG_FB_MSM_TVOUT
1560static struct platform_device msm_tvenc_device = {
1561 .name = "tvenc",
1562 .id = 0,
1563 .num_resources = ARRAY_SIZE(msm_tvenc_resources),
1564 .resource = msm_tvenc_resources,
1565};
1566
1567static struct platform_device msm_tvout_device = {
1568 .name = "tvout_device",
1569 .id = 0,
1570 .num_resources = ARRAY_SIZE(tvout_device_resources),
1571 .resource = tvout_device_resources,
1572};
1573#endif
1574
1575#ifdef CONFIG_MSM_BUS_SCALING
1576static struct platform_device msm_dtv_device = {
1577 .name = "dtv",
1578 .id = 0,
1579};
1580#endif
1581
1582void __init msm_fb_register_device(char *name, void *data)
1583{
1584 if (!strncmp(name, "mdp", 3))
1585 msm_register_device(&msm_mdp_device, data);
1586 else if (!strncmp(name, "lcdc", 4))
1587 msm_register_device(&msm_lcdc_device, data);
1588 else if (!strncmp(name, "mipi_dsi", 8))
1589 msm_register_device(&msm_mipi_dsi_device, data);
1590#ifdef CONFIG_FB_MSM_TVOUT
1591 else if (!strncmp(name, "tvenc", 5))
1592 msm_register_device(&msm_tvenc_device, data);
1593 else if (!strncmp(name, "tvout_device", 12))
1594 msm_register_device(&msm_tvout_device, data);
1595#endif
1596#ifdef CONFIG_MSM_BUS_SCALING
1597 else if (!strncmp(name, "dtv", 3))
1598 msm_register_device(&msm_dtv_device, data);
1599#endif
1600 else
1601 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
1602}
1603
1604static struct resource resources_otg[] = {
1605 {
1606 .start = 0x12500000,
1607 .end = 0x12500000 + SZ_1K - 1,
1608 .flags = IORESOURCE_MEM,
1609 },
1610 {
1611 .start = USB1_HS_IRQ,
1612 .end = USB1_HS_IRQ,
1613 .flags = IORESOURCE_IRQ,
1614 },
1615};
1616
1617struct platform_device msm_device_otg = {
1618 .name = "msm_otg",
1619 .id = -1,
1620 .num_resources = ARRAY_SIZE(resources_otg),
1621 .resource = resources_otg,
1622};
1623
1624static u64 dma_mask = 0xffffffffULL;
1625struct platform_device msm_device_gadget_peripheral = {
1626 .name = "msm_hsusb",
1627 .id = -1,
1628 .dev = {
1629 .dma_mask = &dma_mask,
1630 .coherent_dma_mask = 0xffffffffULL,
1631 },
1632};
1633#ifdef CONFIG_USB_EHCI_MSM_72K
1634static struct resource resources_hsusb_host[] = {
1635 {
1636 .start = 0x12500000,
1637 .end = 0x12500000 + SZ_1K - 1,
1638 .flags = IORESOURCE_MEM,
1639 },
1640 {
1641 .start = USB1_HS_IRQ,
1642 .end = USB1_HS_IRQ,
1643 .flags = IORESOURCE_IRQ,
1644 },
1645};
1646
1647struct platform_device msm_device_hsusb_host = {
1648 .name = "msm_hsusb_host",
1649 .id = 0,
1650 .num_resources = ARRAY_SIZE(resources_hsusb_host),
1651 .resource = resources_hsusb_host,
1652 .dev = {
1653 .dma_mask = &dma_mask,
1654 .coherent_dma_mask = 0xffffffffULL,
1655 },
1656};
1657
1658static struct platform_device *msm_host_devices[] = {
1659 &msm_device_hsusb_host,
1660};
1661
1662int msm_add_host(unsigned int host, struct msm_usb_host_platform_data *plat)
1663{
1664 struct platform_device *pdev;
1665
1666 pdev = msm_host_devices[host];
1667 if (!pdev)
1668 return -ENODEV;
1669 pdev->dev.platform_data = plat;
1670 return platform_device_register(pdev);
1671}
1672#endif
1673
1674#define MSM_TSIF0_PHYS (0x18200000)
1675#define MSM_TSIF1_PHYS (0x18201000)
1676#define MSM_TSIF_SIZE (0x200)
1677#define TCSR_ADM_0_A_CRCI_MUX_SEL 0x0070
1678
1679#define TSIF_0_CLK GPIO_CFG(93, 1, GPIO_CFG_INPUT, \
1680 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1681#define TSIF_0_EN GPIO_CFG(94, 1, GPIO_CFG_INPUT, \
1682 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1683#define TSIF_0_DATA GPIO_CFG(95, 1, GPIO_CFG_INPUT, \
1684 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1685#define TSIF_0_SYNC GPIO_CFG(96, 1, GPIO_CFG_INPUT, \
1686 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1687#define TSIF_1_CLK GPIO_CFG(97, 1, GPIO_CFG_INPUT, \
1688 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1689#define TSIF_1_EN GPIO_CFG(98, 1, GPIO_CFG_INPUT, \
1690 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1691#define TSIF_1_DATA GPIO_CFG(99, 1, GPIO_CFG_INPUT, \
1692 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1693#define TSIF_1_SYNC GPIO_CFG(100, 1, GPIO_CFG_INPUT, \
1694 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1695
1696static const struct msm_gpio tsif0_gpios[] = {
1697 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
1698 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
1699 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
1700 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
1701};
1702
1703static const struct msm_gpio tsif1_gpios[] = {
1704 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
1705 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
1706 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
1707 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
1708};
1709
1710static void tsif_release(struct device *dev)
1711{
1712}
1713
1714static void tsif_init1(struct msm_tsif_platform_data *data)
1715{
1716 int val;
1717
1718 /* configure mux to use correct tsif instance */
1719 val = secure_readl(MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1720 val |= 0x80000000;
1721 secure_writel(val, MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1722}
1723
1724struct msm_tsif_platform_data tsif1_platform_data = {
1725 .num_gpios = ARRAY_SIZE(tsif1_gpios),
1726 .gpios = tsif1_gpios,
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001727 .tsif_pclk = "iface_clk",
1728 .tsif_ref_clk = "ref_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001729 .init = tsif_init1
1730};
1731
1732struct resource tsif1_resources[] = {
1733 [0] = {
1734 .flags = IORESOURCE_IRQ,
1735 .start = TSIF2_IRQ,
1736 .end = TSIF2_IRQ,
1737 },
1738 [1] = {
1739 .flags = IORESOURCE_MEM,
1740 .start = MSM_TSIF1_PHYS,
1741 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
1742 },
1743 [2] = {
1744 .flags = IORESOURCE_DMA,
1745 .start = DMOV_TSIF_CHAN,
1746 .end = DMOV_TSIF_CRCI,
1747 },
1748};
1749
1750static void tsif_init0(struct msm_tsif_platform_data *data)
1751{
1752 int val;
1753
1754 /* configure mux to use correct tsif instance */
1755 val = secure_readl(MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1756 val &= 0x7FFFFFFF;
1757 secure_writel(val, MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1758}
1759
1760struct msm_tsif_platform_data tsif0_platform_data = {
1761 .num_gpios = ARRAY_SIZE(tsif0_gpios),
1762 .gpios = tsif0_gpios,
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001763 .tsif_pclk = "iface_clk",
1764 .tsif_ref_clk = "ref_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001765 .init = tsif_init0
1766};
1767struct resource tsif0_resources[] = {
1768 [0] = {
1769 .flags = IORESOURCE_IRQ,
1770 .start = TSIF1_IRQ,
1771 .end = TSIF1_IRQ,
1772 },
1773 [1] = {
1774 .flags = IORESOURCE_MEM,
1775 .start = MSM_TSIF0_PHYS,
1776 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
1777 },
1778 [2] = {
1779 .flags = IORESOURCE_DMA,
1780 .start = DMOV_TSIF_CHAN,
1781 .end = DMOV_TSIF_CRCI,
1782 },
1783};
1784
1785struct platform_device msm_device_tsif[2] = {
1786 {
1787 .name = "msm_tsif",
1788 .id = 0,
1789 .num_resources = ARRAY_SIZE(tsif0_resources),
1790 .resource = tsif0_resources,
1791 .dev = {
1792 .release = tsif_release,
1793 .platform_data = &tsif0_platform_data
1794 },
1795 },
1796 {
1797 .name = "msm_tsif",
1798 .id = 1,
1799 .num_resources = ARRAY_SIZE(tsif1_resources),
1800 .resource = tsif1_resources,
1801 .dev = {
1802 .release = tsif_release,
1803 .platform_data = &tsif1_platform_data
1804 },
1805 }
1806};
1807
1808struct platform_device msm_device_smd = {
1809 .name = "msm_smd",
1810 .id = -1,
1811};
1812
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001813static struct msm_watchdog_pdata msm_watchdog_pdata = {
1814 .pet_time = 10000,
1815 .bark_time = 11000,
1816 .has_secure = true,
1817};
1818
1819struct platform_device msm8660_device_watchdog = {
1820 .name = "msm_watchdog",
1821 .id = -1,
1822 .dev = {
1823 .platform_data = &msm_watchdog_pdata,
1824 },
1825};
1826
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001827static struct resource msm_dmov_resource_adm0[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001828 {
1829 .start = INT_ADM0_AARM,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001830 .flags = IORESOURCE_IRQ,
1831 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001832 {
1833 .start = 0x18320000,
1834 .end = 0x18320000 + SZ_1M - 1,
1835 .flags = IORESOURCE_MEM,
1836 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001837};
1838
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001839static struct resource msm_dmov_resource_adm1[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001840 {
1841 .start = INT_ADM1_AARM,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001842 .flags = IORESOURCE_IRQ,
1843 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001844 {
1845 .start = 0x18420000,
1846 .end = 0x18420000 + SZ_1M - 1,
1847 .flags = IORESOURCE_MEM,
1848 },
1849};
1850
1851static struct msm_dmov_pdata msm_dmov_pdata_adm0 = {
1852 .sd = 1,
1853 .sd_size = 0x800,
1854};
1855
1856static struct msm_dmov_pdata msm_dmov_pdata_adm1 = {
1857 .sd = 1,
1858 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001859};
1860
1861struct platform_device msm_device_dmov_adm0 = {
1862 .name = "msm_dmov",
1863 .id = 0,
1864 .resource = msm_dmov_resource_adm0,
1865 .num_resources = ARRAY_SIZE(msm_dmov_resource_adm0),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001866 .dev = {
1867 .platform_data = &msm_dmov_pdata_adm0,
1868 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001869};
1870
1871struct platform_device msm_device_dmov_adm1 = {
1872 .name = "msm_dmov",
1873 .id = 1,
1874 .resource = msm_dmov_resource_adm1,
1875 .num_resources = ARRAY_SIZE(msm_dmov_resource_adm1),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001876 .dev = {
1877 .platform_data = &msm_dmov_pdata_adm1,
1878 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001879};
1880
1881/* MSM Video core device */
1882#ifdef CONFIG_MSM_BUS_SCALING
1883static struct msm_bus_vectors vidc_init_vectors[] = {
1884 {
1885 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1886 .dst = MSM_BUS_SLAVE_SMI,
1887 .ab = 0,
1888 .ib = 0,
1889 },
1890 {
1891 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1892 .dst = MSM_BUS_SLAVE_SMI,
1893 .ab = 0,
1894 .ib = 0,
1895 },
1896 {
1897 .src = MSM_BUS_MASTER_AMPSS_M0,
1898 .dst = MSM_BUS_SLAVE_EBI_CH0,
1899 .ab = 0,
1900 .ib = 0,
1901 },
1902 {
1903 .src = MSM_BUS_MASTER_AMPSS_M0,
1904 .dst = MSM_BUS_SLAVE_SMI,
1905 .ab = 0,
1906 .ib = 0,
1907 },
1908};
1909static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
1910 {
1911 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1912 .dst = MSM_BUS_SLAVE_SMI,
1913 .ab = 54525952,
1914 .ib = 436207616,
1915 },
1916 {
1917 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1918 .dst = MSM_BUS_SLAVE_SMI,
1919 .ab = 72351744,
1920 .ib = 289406976,
1921 },
1922 {
1923 .src = MSM_BUS_MASTER_AMPSS_M0,
1924 .dst = MSM_BUS_SLAVE_EBI_CH0,
1925 .ab = 500000,
1926 .ib = 1000000,
1927 },
1928 {
1929 .src = MSM_BUS_MASTER_AMPSS_M0,
1930 .dst = MSM_BUS_SLAVE_SMI,
1931 .ab = 500000,
1932 .ib = 1000000,
1933 },
1934};
1935static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
1936 {
1937 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1938 .dst = MSM_BUS_SLAVE_SMI,
1939 .ab = 40894464,
1940 .ib = 327155712,
1941 },
1942 {
1943 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1944 .dst = MSM_BUS_SLAVE_SMI,
1945 .ab = 48234496,
1946 .ib = 192937984,
1947 },
1948 {
1949 .src = MSM_BUS_MASTER_AMPSS_M0,
1950 .dst = MSM_BUS_SLAVE_EBI_CH0,
1951 .ab = 500000,
1952 .ib = 2000000,
1953 },
1954 {
1955 .src = MSM_BUS_MASTER_AMPSS_M0,
1956 .dst = MSM_BUS_SLAVE_SMI,
1957 .ab = 500000,
1958 .ib = 2000000,
1959 },
1960};
1961static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
1962 {
1963 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1964 .dst = MSM_BUS_SLAVE_SMI,
1965 .ab = 163577856,
1966 .ib = 1308622848,
1967 },
1968 {
1969 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1970 .dst = MSM_BUS_SLAVE_SMI,
1971 .ab = 219152384,
1972 .ib = 876609536,
1973 },
1974 {
1975 .src = MSM_BUS_MASTER_AMPSS_M0,
1976 .dst = MSM_BUS_SLAVE_EBI_CH0,
1977 .ab = 1750000,
1978 .ib = 3500000,
1979 },
1980 {
1981 .src = MSM_BUS_MASTER_AMPSS_M0,
1982 .dst = MSM_BUS_SLAVE_SMI,
1983 .ab = 1750000,
1984 .ib = 3500000,
1985 },
1986};
1987static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
1988 {
1989 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1990 .dst = MSM_BUS_SLAVE_SMI,
1991 .ab = 121634816,
1992 .ib = 973078528,
1993 },
1994 {
1995 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1996 .dst = MSM_BUS_SLAVE_SMI,
1997 .ab = 155189248,
1998 .ib = 620756992,
1999 },
2000 {
2001 .src = MSM_BUS_MASTER_AMPSS_M0,
2002 .dst = MSM_BUS_SLAVE_EBI_CH0,
2003 .ab = 1750000,
2004 .ib = 7000000,
2005 },
2006 {
2007 .src = MSM_BUS_MASTER_AMPSS_M0,
2008 .dst = MSM_BUS_SLAVE_SMI,
2009 .ab = 1750000,
2010 .ib = 7000000,
2011 },
2012};
2013static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
2014 {
2015 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2016 .dst = MSM_BUS_SLAVE_SMI,
2017 .ab = 372244480,
2018 .ib = 1861222400,
2019 },
2020 {
2021 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2022 .dst = MSM_BUS_SLAVE_SMI,
2023 .ab = 501219328,
2024 .ib = 2004877312,
2025 },
2026 {
2027 .src = MSM_BUS_MASTER_AMPSS_M0,
2028 .dst = MSM_BUS_SLAVE_EBI_CH0,
2029 .ab = 2500000,
2030 .ib = 5000000,
2031 },
2032 {
2033 .src = MSM_BUS_MASTER_AMPSS_M0,
2034 .dst = MSM_BUS_SLAVE_SMI,
2035 .ab = 2500000,
2036 .ib = 5000000,
2037 },
2038};
2039static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
2040 {
2041 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2042 .dst = MSM_BUS_SLAVE_SMI,
2043 .ab = 222298112,
2044 .ib = 1778384896,
2045 },
2046 {
2047 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2048 .dst = MSM_BUS_SLAVE_SMI,
2049 .ab = 330301440,
2050 .ib = 1321205760,
2051 },
2052 {
2053 .src = MSM_BUS_MASTER_AMPSS_M0,
2054 .dst = MSM_BUS_SLAVE_EBI_CH0,
2055 .ab = 2500000,
2056 .ib = 700000000,
2057 },
2058 {
2059 .src = MSM_BUS_MASTER_AMPSS_M0,
2060 .dst = MSM_BUS_SLAVE_SMI,
2061 .ab = 2500000,
2062 .ib = 10000000,
2063 },
2064};
2065
2066static struct msm_bus_paths vidc_bus_client_config[] = {
2067 {
2068 ARRAY_SIZE(vidc_init_vectors),
2069 vidc_init_vectors,
2070 },
2071 {
2072 ARRAY_SIZE(vidc_venc_vga_vectors),
2073 vidc_venc_vga_vectors,
2074 },
2075 {
2076 ARRAY_SIZE(vidc_vdec_vga_vectors),
2077 vidc_vdec_vga_vectors,
2078 },
2079 {
2080 ARRAY_SIZE(vidc_venc_720p_vectors),
2081 vidc_venc_720p_vectors,
2082 },
2083 {
2084 ARRAY_SIZE(vidc_vdec_720p_vectors),
2085 vidc_vdec_720p_vectors,
2086 },
2087 {
2088 ARRAY_SIZE(vidc_venc_1080p_vectors),
2089 vidc_venc_1080p_vectors,
2090 },
2091 {
2092 ARRAY_SIZE(vidc_vdec_1080p_vectors),
2093 vidc_vdec_1080p_vectors,
2094 },
2095};
2096
2097static struct msm_bus_scale_pdata vidc_bus_client_data = {
2098 vidc_bus_client_config,
2099 ARRAY_SIZE(vidc_bus_client_config),
2100 .name = "vidc",
2101};
2102
2103#endif
2104
2105#define MSM_VIDC_BASE_PHYS 0x04400000
2106#define MSM_VIDC_BASE_SIZE 0x00100000
2107
2108static struct resource msm_device_vidc_resources[] = {
2109 {
2110 .start = MSM_VIDC_BASE_PHYS,
2111 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
2112 .flags = IORESOURCE_MEM,
2113 },
2114 {
2115 .start = VCODEC_IRQ,
2116 .end = VCODEC_IRQ,
2117 .flags = IORESOURCE_IRQ,
2118 },
2119};
2120
2121struct msm_vidc_platform_data vidc_platform_data = {
2122#ifdef CONFIG_MSM_BUS_SCALING
2123 .vidc_bus_client_pdata = &vidc_bus_client_data,
2124#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -07002125#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Deepak Kotur12301a72011-11-09 18:30:29 -08002126 .memtype = ION_HEAP_SMI_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -07002127 .enable_ion = 1,
2128#else
Deepak Kotur12301a72011-11-09 18:30:29 -08002129 .memtype = MEMTYPE_SMI_KERNEL,
Deepak Koturcb4f6722011-10-31 14:06:57 -07002130 .enable_ion = 0,
2131#endif
Deepika Pepakayalabebc7622011-12-01 15:13:43 -08002132 .disable_dmx = 0
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002133};
2134
2135struct platform_device msm_device_vidc = {
2136 .name = "msm_vidc",
2137 .id = 0,
2138 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
2139 .resource = msm_device_vidc_resources,
2140 .dev = {
2141 .platform_data = &vidc_platform_data,
2142 },
2143};
2144
2145#if defined(CONFIG_MSM_RPM_STATS_LOG)
2146static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
2147 .phys_addr_base = 0x00107E04,
2148 .phys_size = SZ_8K,
2149};
2150
2151struct platform_device msm_rpm_stat_device = {
2152 .name = "msm_rpm_stat",
2153 .id = -1,
2154 .dev = {
2155 .platform_data = &msm_rpm_stat_pdata,
2156 },
2157};
2158#endif
2159
2160#ifdef CONFIG_MSM_MPM
2161static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] = {
2162 [1] = MSM_GPIO_TO_INT(61),
2163 [4] = MSM_GPIO_TO_INT(87),
2164 [5] = MSM_GPIO_TO_INT(88),
2165 [6] = MSM_GPIO_TO_INT(89),
2166 [7] = MSM_GPIO_TO_INT(90),
2167 [8] = MSM_GPIO_TO_INT(91),
2168 [9] = MSM_GPIO_TO_INT(34),
2169 [10] = MSM_GPIO_TO_INT(38),
2170 [11] = MSM_GPIO_TO_INT(42),
2171 [12] = MSM_GPIO_TO_INT(46),
2172 [13] = MSM_GPIO_TO_INT(50),
2173 [14] = MSM_GPIO_TO_INT(54),
2174 [15] = MSM_GPIO_TO_INT(58),
2175 [16] = MSM_GPIO_TO_INT(63),
2176 [17] = MSM_GPIO_TO_INT(160),
2177 [18] = MSM_GPIO_TO_INT(162),
2178 [19] = MSM_GPIO_TO_INT(144),
2179 [20] = MSM_GPIO_TO_INT(146),
2180 [25] = USB1_HS_IRQ,
2181 [26] = TV_ENC_IRQ,
2182 [27] = HDMI_IRQ,
2183 [29] = MSM_GPIO_TO_INT(123),
2184 [30] = MSM_GPIO_TO_INT(172),
2185 [31] = MSM_GPIO_TO_INT(99),
2186 [32] = MSM_GPIO_TO_INT(96),
2187 [33] = MSM_GPIO_TO_INT(67),
2188 [34] = MSM_GPIO_TO_INT(71),
2189 [35] = MSM_GPIO_TO_INT(105),
2190 [36] = MSM_GPIO_TO_INT(117),
2191 [37] = MSM_GPIO_TO_INT(29),
2192 [38] = MSM_GPIO_TO_INT(30),
2193 [39] = MSM_GPIO_TO_INT(31),
2194 [40] = MSM_GPIO_TO_INT(37),
2195 [41] = MSM_GPIO_TO_INT(40),
2196 [42] = MSM_GPIO_TO_INT(41),
2197 [43] = MSM_GPIO_TO_INT(45),
2198 [44] = MSM_GPIO_TO_INT(51),
2199 [45] = MSM_GPIO_TO_INT(52),
2200 [46] = MSM_GPIO_TO_INT(57),
2201 [47] = MSM_GPIO_TO_INT(73),
2202 [48] = MSM_GPIO_TO_INT(93),
2203 [49] = MSM_GPIO_TO_INT(94),
2204 [50] = MSM_GPIO_TO_INT(103),
2205 [51] = MSM_GPIO_TO_INT(104),
2206 [52] = MSM_GPIO_TO_INT(106),
2207 [53] = MSM_GPIO_TO_INT(115),
2208 [54] = MSM_GPIO_TO_INT(124),
2209 [55] = MSM_GPIO_TO_INT(125),
2210 [56] = MSM_GPIO_TO_INT(126),
2211 [57] = MSM_GPIO_TO_INT(127),
2212 [58] = MSM_GPIO_TO_INT(128),
2213 [59] = MSM_GPIO_TO_INT(129),
2214};
2215
2216static uint16_t msm_mpm_bypassed_apps_irqs[] = {
2217 TLMM_MSM_SUMMARY_IRQ,
2218 RPM_SCSS_CPU0_GP_HIGH_IRQ,
2219 RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
2220 RPM_SCSS_CPU0_GP_LOW_IRQ,
2221 RPM_SCSS_CPU0_WAKE_UP_IRQ,
2222 RPM_SCSS_CPU1_GP_HIGH_IRQ,
2223 RPM_SCSS_CPU1_GP_MEDIUM_IRQ,
2224 RPM_SCSS_CPU1_GP_LOW_IRQ,
2225 RPM_SCSS_CPU1_WAKE_UP_IRQ,
2226 MARM_SCSS_GP_IRQ_0,
2227 MARM_SCSS_GP_IRQ_1,
2228 MARM_SCSS_GP_IRQ_2,
2229 MARM_SCSS_GP_IRQ_3,
2230 MARM_SCSS_GP_IRQ_4,
2231 MARM_SCSS_GP_IRQ_5,
2232 MARM_SCSS_GP_IRQ_6,
2233 MARM_SCSS_GP_IRQ_7,
2234 MARM_SCSS_GP_IRQ_8,
2235 MARM_SCSS_GP_IRQ_9,
2236 LPASS_SCSS_GP_LOW_IRQ,
2237 LPASS_SCSS_GP_MEDIUM_IRQ,
2238 LPASS_SCSS_GP_HIGH_IRQ,
2239 SDC4_IRQ_0,
2240 SPS_MTI_31,
2241};
2242
2243struct msm_mpm_device_data msm_mpm_dev_data = {
2244 .irqs_m2a = msm_mpm_irqs_m2a,
2245 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2246 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2247 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2248 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2249 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2250 .mpm_apps_ipc_reg = MSM_GCC_BASE + 0x008,
2251 .mpm_apps_ipc_val = BIT(1),
2252 .mpm_ipc_irq = RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
2253
2254};
2255#endif
2256
2257
2258#ifdef CONFIG_MSM_BUS_SCALING
2259struct platform_device msm_bus_sys_fabric = {
2260 .name = "msm_bus_fabric",
2261 .id = MSM_BUS_FAB_SYSTEM,
2262};
2263struct platform_device msm_bus_apps_fabric = {
2264 .name = "msm_bus_fabric",
2265 .id = MSM_BUS_FAB_APPSS,
2266};
2267struct platform_device msm_bus_mm_fabric = {
2268 .name = "msm_bus_fabric",
2269 .id = MSM_BUS_FAB_MMSS,
2270};
2271struct platform_device msm_bus_sys_fpb = {
2272 .name = "msm_bus_fabric",
2273 .id = MSM_BUS_FAB_SYSTEM_FPB,
2274};
2275struct platform_device msm_bus_cpss_fpb = {
2276 .name = "msm_bus_fabric",
2277 .id = MSM_BUS_FAB_CPSS_FPB,
2278};
2279#endif
2280
Lei Zhou01366a42011-08-19 13:12:00 -04002281#ifdef CONFIG_SND_SOC_MSM8660_APQ
2282struct platform_device msm_pcm = {
2283 .name = "msm-pcm-dsp",
2284 .id = -1,
2285};
2286
2287struct platform_device msm_pcm_routing = {
2288 .name = "msm-pcm-routing",
2289 .id = -1,
2290};
2291
2292struct platform_device msm_cpudai0 = {
2293 .name = "msm-dai-q6",
2294 .id = PRIMARY_I2S_RX,
2295};
2296
2297struct platform_device msm_cpudai1 = {
2298 .name = "msm-dai-q6",
2299 .id = PRIMARY_I2S_TX,
2300};
2301
2302struct platform_device msm_cpudai_hdmi_rx = {
2303 .name = "msm-dai-q6",
2304 .id = HDMI_RX,
2305};
2306
2307struct platform_device msm_cpudai_bt_rx = {
2308 .name = "msm-dai-q6",
2309 .id = INT_BT_SCO_RX,
2310};
2311
2312struct platform_device msm_cpudai_bt_tx = {
2313 .name = "msm-dai-q6",
2314 .id = INT_BT_SCO_TX,
2315};
2316
2317struct platform_device msm_cpudai_fm_rx = {
2318 .name = "msm-dai-q6",
2319 .id = INT_FM_RX,
2320};
2321
2322struct platform_device msm_cpudai_fm_tx = {
2323 .name = "msm-dai-q6",
2324 .id = INT_FM_TX,
2325};
2326
2327struct platform_device msm_cpu_fe = {
2328 .name = "msm-dai-fe",
2329 .id = -1,
2330};
2331
2332struct platform_device msm_stub_codec = {
2333 .name = "msm-stub-codec",
2334 .id = 1,
2335};
2336
2337struct platform_device msm_voice = {
2338 .name = "msm-pcm-voice",
2339 .id = -1,
2340};
2341
2342struct platform_device msm_voip = {
2343 .name = "msm-voip-dsp",
2344 .id = -1,
2345};
2346
2347struct platform_device msm_lpa_pcm = {
2348 .name = "msm-pcm-lpa",
2349 .id = -1,
2350};
2351
2352struct platform_device msm_pcm_hostless = {
2353 .name = "msm-pcm-hostless",
2354 .id = -1,
2355};
2356#endif
2357
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002358struct platform_device asoc_msm_pcm = {
2359 .name = "msm-dsp-audio",
2360 .id = 0,
2361};
2362
2363struct platform_device asoc_msm_dai0 = {
2364 .name = "msm-codec-dai",
2365 .id = 0,
2366};
2367
2368struct platform_device asoc_msm_dai1 = {
2369 .name = "msm-cpu-dai",
2370 .id = 0,
2371};
2372
2373#if defined (CONFIG_MSM_8x60_VOIP)
2374struct platform_device asoc_msm_mvs = {
2375 .name = "msm-mvs-audio",
2376 .id = 0,
2377};
2378
2379struct platform_device asoc_mvs_dai0 = {
2380 .name = "mvs-codec-dai",
2381 .id = 0,
2382};
2383
2384struct platform_device asoc_mvs_dai1 = {
2385 .name = "mvs-cpu-dai",
2386 .id = 0,
2387};
2388#endif
2389
2390struct platform_device *msm_footswitch_devices[] = {
2391 FS_8X60(FS_IJPEG, "fs_ijpeg"),
2392 FS_8X60(FS_MDP, "fs_mdp"),
2393 FS_8X60(FS_ROT, "fs_rot"),
2394 FS_8X60(FS_VED, "fs_ved"),
2395 FS_8X60(FS_VFE, "fs_vfe"),
2396 FS_8X60(FS_VPE, "fs_vpe"),
2397 FS_8X60(FS_GFX3D, "fs_gfx3d"),
2398 FS_8X60(FS_GFX2D0, "fs_gfx2d0"),
2399 FS_8X60(FS_GFX2D1, "fs_gfx2d1"),
2400};
2401unsigned msm_num_footswitch_devices = ARRAY_SIZE(msm_footswitch_devices);
2402
2403#ifdef CONFIG_MSM_RPM
2404struct msm_rpm_map_data rpm_map_data[] __initdata = {
2405 MSM_RPM_MAP(TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2406 MSM_RPM_MAP(TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2407 MSM_RPM_MAP(TRIGGER_SET_FROM, TRIGGER_SET, 1),
2408 MSM_RPM_MAP(TRIGGER_SET_TO, TRIGGER_SET, 1),
2409 MSM_RPM_MAP(TRIGGER_SET_TRIGGER, TRIGGER_SET, 1),
2410 MSM_RPM_MAP(TRIGGER_CLEAR_FROM, TRIGGER_CLEAR, 1),
2411 MSM_RPM_MAP(TRIGGER_CLEAR_TO, TRIGGER_CLEAR, 1),
2412 MSM_RPM_MAP(TRIGGER_CLEAR_TRIGGER, TRIGGER_CLEAR, 1),
2413
2414 MSM_RPM_MAP(CXO_CLK, CXO_CLK, 1),
2415 MSM_RPM_MAP(PXO_CLK, PXO_CLK, 1),
2416 MSM_RPM_MAP(PLL_4, PLL_4, 1),
2417 MSM_RPM_MAP(APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2418 MSM_RPM_MAP(SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2419 MSM_RPM_MAP(MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2420 MSM_RPM_MAP(DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2421 MSM_RPM_MAP(SFPB_CLK, SFPB_CLK, 1),
2422 MSM_RPM_MAP(CFPB_CLK, CFPB_CLK, 1),
2423 MSM_RPM_MAP(MMFPB_CLK, MMFPB_CLK, 1),
2424 MSM_RPM_MAP(SMI_CLK, SMI_CLK, 1),
2425 MSM_RPM_MAP(EBI1_CLK, EBI1_CLK, 1),
2426
2427 MSM_RPM_MAP(APPS_L2_CACHE_CTL, APPS_L2_CACHE_CTL, 1),
2428
2429 MSM_RPM_MAP(APPS_FABRIC_HALT_0, APPS_FABRIC_HALT, 2),
2430 MSM_RPM_MAP(APPS_FABRIC_CLOCK_MODE_0, APPS_FABRIC_CLOCK_MODE, 3),
2431 MSM_RPM_MAP(APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 6),
2432
2433 MSM_RPM_MAP(SYSTEM_FABRIC_HALT_0, SYSTEM_FABRIC_HALT, 2),
2434 MSM_RPM_MAP(SYSTEM_FABRIC_CLOCK_MODE_0, SYSTEM_FABRIC_CLOCK_MODE, 3),
2435 MSM_RPM_MAP(SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 22),
2436
2437 MSM_RPM_MAP(MM_FABRIC_HALT_0, MM_FABRIC_HALT, 2),
2438 MSM_RPM_MAP(MM_FABRIC_CLOCK_MODE_0, MM_FABRIC_CLOCK_MODE, 3),
2439 MSM_RPM_MAP(MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
2440
2441 MSM_RPM_MAP(SMPS0B_0, SMPS0B, 2),
2442 MSM_RPM_MAP(SMPS1B_0, SMPS1B, 2),
2443 MSM_RPM_MAP(SMPS2B_0, SMPS2B, 2),
2444 MSM_RPM_MAP(SMPS3B_0, SMPS3B, 2),
2445 MSM_RPM_MAP(SMPS4B_0, SMPS4B, 2),
2446 MSM_RPM_MAP(LDO0B_0, LDO0B, 2),
2447 MSM_RPM_MAP(LDO1B_0, LDO1B, 2),
2448 MSM_RPM_MAP(LDO2B_0, LDO2B, 2),
2449 MSM_RPM_MAP(LDO3B_0, LDO3B, 2),
2450 MSM_RPM_MAP(LDO4B_0, LDO4B, 2),
2451 MSM_RPM_MAP(LDO5B_0, LDO5B, 2),
2452 MSM_RPM_MAP(LDO6B_0, LDO6B, 2),
2453 MSM_RPM_MAP(LVS0B, LVS0B, 1),
2454 MSM_RPM_MAP(LVS1B, LVS1B, 1),
2455 MSM_RPM_MAP(LVS2B, LVS2B, 1),
2456 MSM_RPM_MAP(LVS3B, LVS3B, 1),
2457 MSM_RPM_MAP(MVS, MVS, 1),
2458
2459 MSM_RPM_MAP(SMPS0_0, SMPS0, 2),
2460 MSM_RPM_MAP(SMPS1_0, SMPS1, 2),
2461 MSM_RPM_MAP(SMPS2_0, SMPS2, 2),
2462 MSM_RPM_MAP(SMPS3_0, SMPS3, 2),
2463 MSM_RPM_MAP(SMPS4_0, SMPS4, 2),
2464 MSM_RPM_MAP(LDO0_0, LDO0, 2),
2465 MSM_RPM_MAP(LDO1_0, LDO1, 2),
2466 MSM_RPM_MAP(LDO2_0, LDO2, 2),
2467 MSM_RPM_MAP(LDO3_0, LDO3, 2),
2468 MSM_RPM_MAP(LDO4_0, LDO4, 2),
2469 MSM_RPM_MAP(LDO5_0, LDO5, 2),
2470 MSM_RPM_MAP(LDO6_0, LDO6, 2),
2471 MSM_RPM_MAP(LDO7_0, LDO7, 2),
2472 MSM_RPM_MAP(LDO8_0, LDO8, 2),
2473 MSM_RPM_MAP(LDO9_0, LDO9, 2),
2474 MSM_RPM_MAP(LDO10_0, LDO10, 2),
2475 MSM_RPM_MAP(LDO11_0, LDO11, 2),
2476 MSM_RPM_MAP(LDO12_0, LDO12, 2),
2477 MSM_RPM_MAP(LDO13_0, LDO13, 2),
2478 MSM_RPM_MAP(LDO14_0, LDO14, 2),
2479 MSM_RPM_MAP(LDO15_0, LDO15, 2),
2480 MSM_RPM_MAP(LDO16_0, LDO16, 2),
2481 MSM_RPM_MAP(LDO17_0, LDO17, 2),
2482 MSM_RPM_MAP(LDO18_0, LDO18, 2),
2483 MSM_RPM_MAP(LDO19_0, LDO19, 2),
2484 MSM_RPM_MAP(LDO20_0, LDO20, 2),
2485 MSM_RPM_MAP(LDO21_0, LDO21, 2),
2486 MSM_RPM_MAP(LDO22_0, LDO22, 2),
2487 MSM_RPM_MAP(LDO23_0, LDO23, 2),
2488 MSM_RPM_MAP(LDO24_0, LDO24, 2),
2489 MSM_RPM_MAP(LDO25_0, LDO25, 2),
2490 MSM_RPM_MAP(LVS0, LVS0, 1),
2491 MSM_RPM_MAP(LVS1, LVS1, 1),
2492 MSM_RPM_MAP(NCP_0, NCP, 2),
2493
2494 MSM_RPM_MAP(CXO_BUFFERS, CXO_BUFFERS, 1),
2495};
2496unsigned int rpm_map_data_size = ARRAY_SIZE(rpm_map_data);
2497
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06002498struct platform_device msm_rpm_device = {
2499 .name = "msm_rpm",
2500 .id = -1,
2501};
2502
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002503#endif