blob: 683b7a5c1ab30170d716a99fe90c633187f4a827 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Dynamic DMA mapping support.
3 */
4
5#include <linux/types.h>
6#include <linux/mm.h>
7#include <linux/string.h>
8#include <linux/pci.h>
9#include <linux/module.h>
10#include <asm/io.h>
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010011#include <asm/proto.h>
Jon Masone4650582006-06-26 13:58:14 +020012#include <asm/calgary.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010014int iommu_merge __read_mostly = 0;
15EXPORT_SYMBOL(iommu_merge);
16
17dma_addr_t bad_dma_address __read_mostly;
18EXPORT_SYMBOL(bad_dma_address);
19
20/* This tells the BIO block layer to assume merging. Default to off
21 because we cannot guarantee merging later. */
22int iommu_bio_merge __read_mostly = 0;
23EXPORT_SYMBOL(iommu_bio_merge);
24
25int iommu_sac_force __read_mostly = 0;
26EXPORT_SYMBOL(iommu_sac_force);
27
28int no_iommu __read_mostly;
29#ifdef CONFIG_IOMMU_DEBUG
30int panic_on_overflow __read_mostly = 1;
31int force_iommu __read_mostly = 1;
32#else
33int panic_on_overflow __read_mostly = 0;
34int force_iommu __read_mostly= 0;
35#endif
36
Jon Mason8d4f6b92006-06-26 13:58:05 +020037/* Set this to 1 if there is a HW IOMMU in the system */
38int iommu_detected __read_mostly = 0;
39
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010040/* Dummy device used for NULL arguments (normally ISA). Better would
41 be probably a smaller DMA mask, but this is bug-to-bug compatible
42 to i386. */
43struct device fallback_dev = {
44 .bus_id = "fallback device",
Jon Mason9f2036f2006-06-26 13:56:19 +020045 .coherent_dma_mask = DMA_32BIT_MASK,
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010046 .dma_mask = &fallback_dev.coherent_dma_mask,
47};
48
49/* Allocate DMA memory on node near device */
50noinline static void *
51dma_alloc_pages(struct device *dev, gfp_t gfp, unsigned order)
Linus Torvalds1da177e2005-04-16 15:20:36 -070052{
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010053 struct page *page;
54 int node;
Andi Kleenfa47dd02006-04-07 19:49:33 +020055#ifdef CONFIG_PCI
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010056 if (dev->bus == &pci_bus_type)
57 node = pcibus_to_node(to_pci_dev(dev)->bus);
58 else
Andi Kleenfa47dd02006-04-07 19:49:33 +020059#endif
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010060 node = numa_node_id();
Daniel Yeisley0d015322006-05-30 22:47:57 +020061
62 if (node < first_node(node_online_map))
63 node = first_node(node_online_map);
64
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010065 page = alloc_pages_node(node, gfp, order);
66 return page ? page_address(page) : NULL;
67}
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010069/*
70 * Allocate memory for a coherent mapping.
71 */
72void *
73dma_alloc_coherent(struct device *dev, size_t size, dma_addr_t *dma_handle,
74 gfp_t gfp)
75{
76 void *memory;
77 unsigned long dma_mask = 0;
78 u64 bus;
79
80 if (!dev)
81 dev = &fallback_dev;
82 dma_mask = dev->coherent_dma_mask;
83 if (dma_mask == 0)
Jon Mason9f2036f2006-06-26 13:56:19 +020084 dma_mask = DMA_32BIT_MASK;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010085
Andi Kleen3056d6b2006-03-25 16:30:43 +010086 /* Don't invoke OOM killer */
87 gfp |= __GFP_NORETRY;
88
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010089 /* Kludge to make it bug-to-bug compatible with i386. i386
90 uses the normal dma_mask for alloc_coherent. */
91 dma_mask &= *dev->dma_mask;
92
93 /* Why <=? Even when the mask is smaller than 4GB it is often
94 larger than 16MB and in this case we have a chance of
95 finding fitting memory in the next higher zone first. If
96 not retry with true GFP_DMA. -AK */
Jon Mason9f2036f2006-06-26 13:56:19 +020097 if (dma_mask <= DMA_32BIT_MASK)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010098 gfp |= GFP_DMA32;
99
100 again:
101 memory = dma_alloc_pages(dev, gfp, get_order(size));
102 if (memory == NULL)
103 return NULL;
104
105 {
106 int high, mmu;
107 bus = virt_to_bus(memory);
108 high = (bus + size) >= dma_mask;
109 mmu = high;
110 if (force_iommu && !(gfp & GFP_DMA))
111 mmu = 1;
112 else if (high) {
113 free_pages((unsigned long)memory,
114 get_order(size));
115
116 /* Don't use the 16MB ZONE_DMA unless absolutely
117 needed. It's better to use remapping first. */
Jon Mason9f2036f2006-06-26 13:56:19 +0200118 if (dma_mask < DMA_32BIT_MASK && !(gfp & GFP_DMA)) {
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100119 gfp = (gfp & ~GFP_DMA32) | GFP_DMA;
120 goto again;
121 }
122
Andi Kleen6bca52b2006-02-03 21:50:59 +0100123 /* Let low level make its own zone decisions */
124 gfp &= ~(GFP_DMA32|GFP_DMA);
125
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100126 if (dma_ops->alloc_coherent)
127 return dma_ops->alloc_coherent(dev, size,
128 dma_handle, gfp);
129 return NULL;
130 }
131
132 memset(memory, 0, size);
133 if (!mmu) {
134 *dma_handle = virt_to_bus(memory);
135 return memory;
136 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 }
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100138
139 if (dma_ops->alloc_coherent) {
140 free_pages((unsigned long)memory, get_order(size));
141 gfp &= ~(GFP_DMA|GFP_DMA32);
142 return dma_ops->alloc_coherent(dev, size, dma_handle, gfp);
143 }
144
145 if (dma_ops->map_simple) {
146 *dma_handle = dma_ops->map_simple(dev, memory,
147 size,
148 PCI_DMA_BIDIRECTIONAL);
149 if (*dma_handle != bad_dma_address)
150 return memory;
151 }
152
153 if (panic_on_overflow)
154 panic("dma_alloc_coherent: IOMMU overflow by %lu bytes\n",size);
155 free_pages((unsigned long)memory, get_order(size));
156 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157}
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100158EXPORT_SYMBOL(dma_alloc_coherent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100160/*
161 * Unmap coherent memory.
162 * The caller must ensure that the device has finished accessing the mapping.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 */
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100164void dma_free_coherent(struct device *dev, size_t size,
165 void *vaddr, dma_addr_t bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166{
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100167 if (dma_ops->unmap_single)
168 dma_ops->unmap_single(dev, bus, size, 0);
169 free_pages((unsigned long)vaddr, get_order(size));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170}
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100171EXPORT_SYMBOL(dma_free_coherent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172
Andi Kleenece66842006-09-30 01:47:55 +0200173static int forbid_dac __read_mostly;
174
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100175int dma_supported(struct device *dev, u64 mask)
176{
Andi Kleenece66842006-09-30 01:47:55 +0200177#ifdef CONFIG_PCI
178 if (mask > 0xffffffff && forbid_dac > 0) {
179
180
181
182 printk(KERN_INFO "PCI: Disallowing DAC for device %s\n", dev->bus_id);
183 return 0;
184 }
185#endif
186
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100187 if (dma_ops->dma_supported)
188 return dma_ops->dma_supported(dev, mask);
189
190 /* Copied from i386. Doesn't make much sense, because it will
191 only work for pci_alloc_coherent.
192 The caller just has to use GFP_DMA in this case. */
Jon Mason9f2036f2006-06-26 13:56:19 +0200193 if (mask < DMA_24BIT_MASK)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100194 return 0;
195
196 /* Tell the device to use SAC when IOMMU force is on. This
197 allows the driver to use cheaper accesses in some cases.
198
199 Problem with this is that if we overflow the IOMMU area and
200 return DAC as fallback address the device may not handle it
201 correctly.
202
203 As a special case some controllers have a 39bit address
204 mode that is as efficient as 32bit (aic79xx). Don't force
205 SAC for these. Assume all masks <= 40 bits are of this
206 type. Normally this doesn't make any difference, but gives
207 more gentle handling of IOMMU overflow. */
Jon Mason9f2036f2006-06-26 13:56:19 +0200208 if (iommu_sac_force && (mask >= DMA_40BIT_MASK)) {
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100209 printk(KERN_INFO "%s: Force SAC with mask %Lx\n", dev->bus_id,mask);
210 return 0;
211 }
212
213 return 1;
214}
215EXPORT_SYMBOL(dma_supported);
216
217int dma_set_mask(struct device *dev, u64 mask)
218{
219 if (!dev->dma_mask || !dma_supported(dev, mask))
220 return -EIO;
221 *dev->dma_mask = mask;
222 return 0;
223}
224EXPORT_SYMBOL(dma_set_mask);
225
226/* iommu=[size][,noagp][,off][,force][,noforce][,leak][,memaper[=order]][,merge]
227 [,forcesac][,fullflush][,nomerge][,biomerge]
228 size set size of iommu (in bytes)
229 noagp don't initialize the AGP driver and use full aperture.
230 off don't use the IOMMU
231 leak turn on simple iommu leak tracing (only when CONFIG_IOMMU_LEAK is on)
232 memaper[=order] allocate an own aperture over RAM with size 32MB^order.
233 noforce don't force IOMMU usage. Default.
234 force Force IOMMU.
235 merge Do lazy merging. This may improve performance on some block devices.
236 Implies force (experimental)
237 biomerge Do merging at the BIO layer. This is more efficient than merge,
238 but should be only done with very big IOMMUs. Implies merge,force.
239 nomerge Don't do SG merging.
240 forcesac For SAC mode for masks <40bits (experimental)
241 fullflush Flush IOMMU on each allocation (default)
242 nofullflush Don't use IOMMU fullflush
243 allowed overwrite iommu off workarounds for specific chipsets.
244 soft Use software bounce buffering (default for Intel machines)
245 noaperture Don't touch the aperture for AGP.
Andi Kleenece66842006-09-30 01:47:55 +0200246 allowdac Allow DMA >4GB
247 nodac Forbid DMA >4GB
Andi Kleend802ab92006-09-30 01:47:55 +0200248 panic Force panic when IOMMU overflows
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100249*/
250__init int iommu_setup(char *p)
251{
Andi Kleended318e2006-09-30 01:47:55 +0200252 iommu_merge = 1;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100253
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200254 if (!p)
255 return -EINVAL;
256
Andi Kleended318e2006-09-30 01:47:55 +0200257 while (*p) {
258 if (!strncmp(p,"off",3))
259 no_iommu = 1;
260 /* gart_parse_options has more force support */
261 if (!strncmp(p,"force",5))
262 force_iommu = 1;
263 if (!strncmp(p,"noforce",7)) {
264 iommu_merge = 0;
265 force_iommu = 0;
266 }
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100267
Andi Kleended318e2006-09-30 01:47:55 +0200268 if (!strncmp(p, "biomerge",8)) {
269 iommu_bio_merge = 4096;
270 iommu_merge = 1;
271 force_iommu = 1;
272 }
273 if (!strncmp(p, "panic",5))
274 panic_on_overflow = 1;
275 if (!strncmp(p, "nopanic",7))
276 panic_on_overflow = 0;
277 if (!strncmp(p, "merge",5)) {
278 iommu_merge = 1;
279 force_iommu = 1;
280 }
281 if (!strncmp(p, "nomerge",7))
282 iommu_merge = 0;
283 if (!strncmp(p, "forcesac",8))
284 iommu_sac_force = 1;
285 if (!strncmp(p, "allowdac", 8))
286 forbid_dac = 0;
287 if (!strncmp(p, "nodac", 5))
288 forbid_dac = -1;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100289
290#ifdef CONFIG_SWIOTLB
Andi Kleended318e2006-09-30 01:47:55 +0200291 if (!strncmp(p, "soft",4))
292 swiotlb = 1;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100293#endif
294
Andi Kleena813ce42006-06-26 13:57:22 +0200295#ifdef CONFIG_IOMMU
Andi Kleended318e2006-09-30 01:47:55 +0200296 gart_parse_options(p);
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100297#endif
298
Muli Ben-Yehudabff65472006-12-07 02:14:07 +0100299#ifdef CONFIG_CALGARY_IOMMU
300 if (!strncmp(p, "calgary", 7))
301 use_calgary = 1;
302#endif /* CONFIG_CALGARY_IOMMU */
303
Andi Kleended318e2006-09-30 01:47:55 +0200304 p += strcspn(p, ",");
305 if (*p == ',')
306 ++p;
307 }
308 return 0;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100309}
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200310early_param("iommu", iommu_setup);
Jon Mason0dc243a2006-06-26 13:58:11 +0200311
312void __init pci_iommu_alloc(void)
313{
314 /*
315 * The order of these functions is important for
316 * fall-back/fail-over reasons
317 */
318#ifdef CONFIG_IOMMU
319 iommu_hole_init();
320#endif
321
Jon Masone4650582006-06-26 13:58:14 +0200322#ifdef CONFIG_CALGARY_IOMMU
323 detect_calgary();
324#endif
325
Jon Mason0dc243a2006-06-26 13:58:11 +0200326#ifdef CONFIG_SWIOTLB
327 pci_swiotlb_init();
328#endif
329}
330
331static int __init pci_iommu_init(void)
332{
Jon Masone4650582006-06-26 13:58:14 +0200333#ifdef CONFIG_CALGARY_IOMMU
334 calgary_iommu_init();
335#endif
336
Jon Mason0dc243a2006-06-26 13:58:11 +0200337#ifdef CONFIG_IOMMU
338 gart_iommu_init();
339#endif
340
341 no_iommu_init();
342 return 0;
343}
344
345/* Must execute after PCI subsystem */
346fs_initcall(pci_iommu_init);