blob: 143f59976ca593e9eb6c5b4f005edde8fe2b495d [file] [log] [blame]
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
21
22#include <mach/clk.h>
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070023#include <mach/rpm-regulator-smd.h>
Vikram Mulukutla19245e02012-07-23 15:58:04 -070024#include <mach/socinfo.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070025
26#include "clock-local2.h"
27#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070028#include "clock-rpm.h"
29#include "clock-voter.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070030
31enum {
32 GCC_BASE,
33 MMSS_BASE,
34 LPASS_BASE,
35 MSS_BASE,
Matt Wagantalledf2fad2012-08-06 16:11:46 -070036 APCS_BASE,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070037 N_BASES,
38};
39
40static void __iomem *virt_bases[N_BASES];
41
42#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
43#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
44#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
45#define MSS_REG_BASE(x) (void __iomem *)(virt_bases[MSS_BASE] + (x))
Matt Wagantalledf2fad2012-08-06 16:11:46 -070046#define APCS_REG_BASE(x) (void __iomem *)(virt_bases[APCS_BASE] + (x))
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070047
48#define GPLL0_MODE_REG 0x0000
49#define GPLL0_L_REG 0x0004
50#define GPLL0_M_REG 0x0008
51#define GPLL0_N_REG 0x000C
52#define GPLL0_USER_CTL_REG 0x0010
53#define GPLL0_CONFIG_CTL_REG 0x0014
54#define GPLL0_TEST_CTL_REG 0x0018
55#define GPLL0_STATUS_REG 0x001C
56
57#define GPLL1_MODE_REG 0x0040
58#define GPLL1_L_REG 0x0044
59#define GPLL1_M_REG 0x0048
60#define GPLL1_N_REG 0x004C
61#define GPLL1_USER_CTL_REG 0x0050
62#define GPLL1_CONFIG_CTL_REG 0x0054
63#define GPLL1_TEST_CTL_REG 0x0058
64#define GPLL1_STATUS_REG 0x005C
65
66#define MMPLL0_MODE_REG 0x0000
67#define MMPLL0_L_REG 0x0004
68#define MMPLL0_M_REG 0x0008
69#define MMPLL0_N_REG 0x000C
70#define MMPLL0_USER_CTL_REG 0x0010
71#define MMPLL0_CONFIG_CTL_REG 0x0014
72#define MMPLL0_TEST_CTL_REG 0x0018
73#define MMPLL0_STATUS_REG 0x001C
74
75#define MMPLL1_MODE_REG 0x0040
76#define MMPLL1_L_REG 0x0044
77#define MMPLL1_M_REG 0x0048
78#define MMPLL1_N_REG 0x004C
79#define MMPLL1_USER_CTL_REG 0x0050
80#define MMPLL1_CONFIG_CTL_REG 0x0054
81#define MMPLL1_TEST_CTL_REG 0x0058
82#define MMPLL1_STATUS_REG 0x005C
83
84#define MMPLL3_MODE_REG 0x0080
85#define MMPLL3_L_REG 0x0084
86#define MMPLL3_M_REG 0x0088
87#define MMPLL3_N_REG 0x008C
88#define MMPLL3_USER_CTL_REG 0x0090
89#define MMPLL3_CONFIG_CTL_REG 0x0094
90#define MMPLL3_TEST_CTL_REG 0x0098
91#define MMPLL3_STATUS_REG 0x009C
92
93#define LPAPLL_MODE_REG 0x0000
94#define LPAPLL_L_REG 0x0004
95#define LPAPLL_M_REG 0x0008
96#define LPAPLL_N_REG 0x000C
97#define LPAPLL_USER_CTL_REG 0x0010
98#define LPAPLL_CONFIG_CTL_REG 0x0014
99#define LPAPLL_TEST_CTL_REG 0x0018
100#define LPAPLL_STATUS_REG 0x001C
101
102#define GCC_DEBUG_CLK_CTL_REG 0x1880
103#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
104#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
105#define GCC_XO_DIV4_CBCR_REG 0x10C8
106#define APCS_GPLL_ENA_VOTE_REG 0x1480
107#define MMSS_PLL_VOTE_APCS_REG 0x0100
108#define MMSS_DEBUG_CLK_CTL_REG 0x0900
109#define LPASS_DEBUG_CLK_CTL_REG 0x29000
110#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700111#define MSS_DEBUG_CLK_CTL_REG 0x0078
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700112
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700113#define GLB_CLK_DIAG_REG 0x001C
114
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700115#define USB30_MASTER_CMD_RCGR 0x03D4
116#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
117#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
118#define USB_HSIC_CMD_RCGR 0x0440
119#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
120#define USB_HS_SYSTEM_CMD_RCGR 0x0490
121#define SDCC1_APPS_CMD_RCGR 0x04D0
122#define SDCC2_APPS_CMD_RCGR 0x0510
123#define SDCC3_APPS_CMD_RCGR 0x0550
124#define SDCC4_APPS_CMD_RCGR 0x0590
125#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
126#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
127#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
128#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
129#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
130#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
131#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
132#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
133#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
134#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
135#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
136#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
137#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
138#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
139#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
140#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
141#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
142#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
143#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
144#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
145#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
146#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
147#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
148#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
149#define PDM2_CMD_RCGR 0x0CD0
150#define TSIF_REF_CMD_RCGR 0x0D90
151#define CE1_CMD_RCGR 0x1050
152#define CE2_CMD_RCGR 0x1090
153#define GP1_CMD_RCGR 0x1904
154#define GP2_CMD_RCGR 0x1944
155#define GP3_CMD_RCGR 0x1984
156#define LPAIF_SPKR_CMD_RCGR 0xA000
157#define LPAIF_PRI_CMD_RCGR 0xB000
158#define LPAIF_SEC_CMD_RCGR 0xC000
159#define LPAIF_TER_CMD_RCGR 0xD000
160#define LPAIF_QUAD_CMD_RCGR 0xE000
161#define LPAIF_PCM0_CMD_RCGR 0xF000
162#define LPAIF_PCM1_CMD_RCGR 0x10000
163#define RESAMPLER_CMD_RCGR 0x11000
164#define SLIMBUS_CMD_RCGR 0x12000
165#define LPAIF_PCMOE_CMD_RCGR 0x13000
166#define AHBFABRIC_CMD_RCGR 0x18000
167#define VCODEC0_CMD_RCGR 0x1000
168#define PCLK0_CMD_RCGR 0x2000
169#define PCLK1_CMD_RCGR 0x2020
170#define MDP_CMD_RCGR 0x2040
171#define EXTPCLK_CMD_RCGR 0x2060
172#define VSYNC_CMD_RCGR 0x2080
173#define EDPPIXEL_CMD_RCGR 0x20A0
174#define EDPLINK_CMD_RCGR 0x20C0
175#define EDPAUX_CMD_RCGR 0x20E0
176#define HDMI_CMD_RCGR 0x2100
177#define BYTE0_CMD_RCGR 0x2120
178#define BYTE1_CMD_RCGR 0x2140
179#define ESC0_CMD_RCGR 0x2160
180#define ESC1_CMD_RCGR 0x2180
181#define CSI0PHYTIMER_CMD_RCGR 0x3000
182#define CSI1PHYTIMER_CMD_RCGR 0x3030
183#define CSI2PHYTIMER_CMD_RCGR 0x3060
184#define CSI0_CMD_RCGR 0x3090
185#define CSI1_CMD_RCGR 0x3100
186#define CSI2_CMD_RCGR 0x3160
187#define CSI3_CMD_RCGR 0x31C0
188#define CCI_CMD_RCGR 0x3300
189#define MCLK0_CMD_RCGR 0x3360
190#define MCLK1_CMD_RCGR 0x3390
191#define MCLK2_CMD_RCGR 0x33C0
192#define MCLK3_CMD_RCGR 0x33F0
193#define MMSS_GP0_CMD_RCGR 0x3420
194#define MMSS_GP1_CMD_RCGR 0x3450
195#define JPEG0_CMD_RCGR 0x3500
196#define JPEG1_CMD_RCGR 0x3520
197#define JPEG2_CMD_RCGR 0x3540
198#define VFE0_CMD_RCGR 0x3600
199#define VFE1_CMD_RCGR 0x3620
200#define CPP_CMD_RCGR 0x3640
201#define GFX3D_CMD_RCGR 0x4000
202#define RBCPR_CMD_RCGR 0x4060
203#define AHB_CMD_RCGR 0x5000
204#define AXI_CMD_RCGR 0x5040
205#define OCMEMNOC_CMD_RCGR 0x5090
Vikram Mulukutla274b2d92012-07-13 15:53:04 -0700206#define OCMEMCX_OCMEMNOC_CBCR 0x4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700207
208#define MMSS_BCR 0x0240
209#define USB_30_BCR 0x03C0
210#define USB3_PHY_BCR 0x03FC
211#define USB_HS_HSIC_BCR 0x0400
212#define USB_HS_BCR 0x0480
213#define SDCC1_BCR 0x04C0
214#define SDCC2_BCR 0x0500
215#define SDCC3_BCR 0x0540
216#define SDCC4_BCR 0x0580
217#define BLSP1_BCR 0x05C0
218#define BLSP1_QUP1_BCR 0x0640
219#define BLSP1_UART1_BCR 0x0680
220#define BLSP1_QUP2_BCR 0x06C0
221#define BLSP1_UART2_BCR 0x0700
222#define BLSP1_QUP3_BCR 0x0740
223#define BLSP1_UART3_BCR 0x0780
224#define BLSP1_QUP4_BCR 0x07C0
225#define BLSP1_UART4_BCR 0x0800
226#define BLSP1_QUP5_BCR 0x0840
227#define BLSP1_UART5_BCR 0x0880
228#define BLSP1_QUP6_BCR 0x08C0
229#define BLSP1_UART6_BCR 0x0900
230#define BLSP2_BCR 0x0940
231#define BLSP2_QUP1_BCR 0x0980
232#define BLSP2_UART1_BCR 0x09C0
233#define BLSP2_QUP2_BCR 0x0A00
234#define BLSP2_UART2_BCR 0x0A40
235#define BLSP2_QUP3_BCR 0x0A80
236#define BLSP2_UART3_BCR 0x0AC0
237#define BLSP2_QUP4_BCR 0x0B00
238#define BLSP2_UART4_BCR 0x0B40
239#define BLSP2_QUP5_BCR 0x0B80
240#define BLSP2_UART5_BCR 0x0BC0
241#define BLSP2_QUP6_BCR 0x0C00
242#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700243#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700244#define PDM_BCR 0x0CC0
245#define PRNG_BCR 0x0D00
246#define BAM_DMA_BCR 0x0D40
247#define TSIF_BCR 0x0D80
248#define CE1_BCR 0x1040
249#define CE2_BCR 0x1080
250#define AUDIO_CORE_BCR 0x4000
251#define VENUS0_BCR 0x1020
252#define MDSS_BCR 0x2300
253#define CAMSS_PHY0_BCR 0x3020
254#define CAMSS_PHY1_BCR 0x3050
255#define CAMSS_PHY2_BCR 0x3080
256#define CAMSS_CSI0_BCR 0x30B0
257#define CAMSS_CSI0PHY_BCR 0x30C0
258#define CAMSS_CSI0RDI_BCR 0x30D0
259#define CAMSS_CSI0PIX_BCR 0x30E0
260#define CAMSS_CSI1_BCR 0x3120
261#define CAMSS_CSI1PHY_BCR 0x3130
262#define CAMSS_CSI1RDI_BCR 0x3140
263#define CAMSS_CSI1PIX_BCR 0x3150
264#define CAMSS_CSI2_BCR 0x3180
265#define CAMSS_CSI2PHY_BCR 0x3190
266#define CAMSS_CSI2RDI_BCR 0x31A0
267#define CAMSS_CSI2PIX_BCR 0x31B0
268#define CAMSS_CSI3_BCR 0x31E0
269#define CAMSS_CSI3PHY_BCR 0x31F0
270#define CAMSS_CSI3RDI_BCR 0x3200
271#define CAMSS_CSI3PIX_BCR 0x3210
272#define CAMSS_ISPIF_BCR 0x3220
273#define CAMSS_CCI_BCR 0x3340
274#define CAMSS_MCLK0_BCR 0x3380
275#define CAMSS_MCLK1_BCR 0x33B0
276#define CAMSS_MCLK2_BCR 0x33E0
277#define CAMSS_MCLK3_BCR 0x3410
278#define CAMSS_GP0_BCR 0x3440
279#define CAMSS_GP1_BCR 0x3470
280#define CAMSS_TOP_BCR 0x3480
281#define CAMSS_MICRO_BCR 0x3490
282#define CAMSS_JPEG_BCR 0x35A0
283#define CAMSS_VFE_BCR 0x36A0
284#define CAMSS_CSI_VFE0_BCR 0x3700
285#define CAMSS_CSI_VFE1_BCR 0x3710
286#define OCMEMNOC_BCR 0x50B0
287#define MMSSNOCAHB_BCR 0x5020
288#define MMSSNOCAXI_BCR 0x5060
289#define OXILI_GFX3D_CBCR 0x4028
290#define OXILICX_AHB_CBCR 0x403C
291#define OXILICX_AXI_CBCR 0x4038
292#define OXILI_BCR 0x4020
293#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700294#define LPASS_Q6SS_BCR 0x6000
295#define MSS_Q6SS_BCR 0x1068
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700296
297#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
298#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
299#define MMSS_NOC_CFG_AHB_CBCR 0x024C
300
301#define USB30_MASTER_CBCR 0x03C8
302#define USB30_MOCK_UTMI_CBCR 0x03D0
303#define USB_HSIC_AHB_CBCR 0x0408
304#define USB_HSIC_SYSTEM_CBCR 0x040C
305#define USB_HSIC_CBCR 0x0410
306#define USB_HSIC_IO_CAL_CBCR 0x0414
307#define USB_HS_SYSTEM_CBCR 0x0484
308#define USB_HS_AHB_CBCR 0x0488
309#define SDCC1_APPS_CBCR 0x04C4
310#define SDCC1_AHB_CBCR 0x04C8
311#define SDCC2_APPS_CBCR 0x0504
312#define SDCC2_AHB_CBCR 0x0508
313#define SDCC3_APPS_CBCR 0x0544
314#define SDCC3_AHB_CBCR 0x0548
315#define SDCC4_APPS_CBCR 0x0584
316#define SDCC4_AHB_CBCR 0x0588
317#define BLSP1_AHB_CBCR 0x05C4
318#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
319#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
320#define BLSP1_UART1_APPS_CBCR 0x0684
321#define BLSP1_UART1_SIM_CBCR 0x0688
322#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
323#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
324#define BLSP1_UART2_APPS_CBCR 0x0704
325#define BLSP1_UART2_SIM_CBCR 0x0708
326#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
327#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
328#define BLSP1_UART3_APPS_CBCR 0x0784
329#define BLSP1_UART3_SIM_CBCR 0x0788
330#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
331#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
332#define BLSP1_UART4_APPS_CBCR 0x0804
333#define BLSP1_UART4_SIM_CBCR 0x0808
334#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
335#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
336#define BLSP1_UART5_APPS_CBCR 0x0884
337#define BLSP1_UART5_SIM_CBCR 0x0888
338#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
339#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
340#define BLSP1_UART6_APPS_CBCR 0x0904
341#define BLSP1_UART6_SIM_CBCR 0x0908
342#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700343#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700344#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
345#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
346#define BLSP2_UART1_APPS_CBCR 0x09C4
347#define BLSP2_UART1_SIM_CBCR 0x09C8
348#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
349#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
350#define BLSP2_UART2_APPS_CBCR 0x0A44
351#define BLSP2_UART2_SIM_CBCR 0x0A48
352#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
353#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
354#define BLSP2_UART3_APPS_CBCR 0x0AC4
355#define BLSP2_UART3_SIM_CBCR 0x0AC8
356#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
357#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
358#define BLSP2_UART4_APPS_CBCR 0x0B44
359#define BLSP2_UART4_SIM_CBCR 0x0B48
360#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
361#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
362#define BLSP2_UART5_APPS_CBCR 0x0BC4
363#define BLSP2_UART5_SIM_CBCR 0x0BC8
364#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
365#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
366#define BLSP2_UART6_APPS_CBCR 0x0C44
367#define BLSP2_UART6_SIM_CBCR 0x0C48
368#define PDM_AHB_CBCR 0x0CC4
369#define PDM_XO4_CBCR 0x0CC8
370#define PDM2_CBCR 0x0CCC
371#define PRNG_AHB_CBCR 0x0D04
372#define BAM_DMA_AHB_CBCR 0x0D44
373#define TSIF_AHB_CBCR 0x0D84
374#define TSIF_REF_CBCR 0x0D88
375#define MSG_RAM_AHB_CBCR 0x0E44
376#define CE1_CBCR 0x1044
377#define CE1_AXI_CBCR 0x1048
378#define CE1_AHB_CBCR 0x104C
379#define CE2_CBCR 0x1084
380#define CE2_AXI_CBCR 0x1088
381#define CE2_AHB_CBCR 0x108C
382#define GCC_AHB_CBCR 0x10C0
383#define GP1_CBCR 0x1900
384#define GP2_CBCR 0x1940
385#define GP3_CBCR 0x1980
386#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
387#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
388#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
389#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
390#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
391#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
392#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
393#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
394#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
395#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
396#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
397#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
398#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
399#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
400#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
401#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
402#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
403#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
404#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
405#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
406#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
407#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
408#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
409#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
410#define VENUS0_VCODEC0_CBCR 0x1028
411#define VENUS0_AHB_CBCR 0x1030
412#define VENUS0_AXI_CBCR 0x1034
413#define VENUS0_OCMEMNOC_CBCR 0x1038
414#define MDSS_AHB_CBCR 0x2308
415#define MDSS_HDMI_AHB_CBCR 0x230C
416#define MDSS_AXI_CBCR 0x2310
417#define MDSS_PCLK0_CBCR 0x2314
418#define MDSS_PCLK1_CBCR 0x2318
419#define MDSS_MDP_CBCR 0x231C
420#define MDSS_MDP_LUT_CBCR 0x2320
421#define MDSS_EXTPCLK_CBCR 0x2324
422#define MDSS_VSYNC_CBCR 0x2328
423#define MDSS_EDPPIXEL_CBCR 0x232C
424#define MDSS_EDPLINK_CBCR 0x2330
425#define MDSS_EDPAUX_CBCR 0x2334
426#define MDSS_HDMI_CBCR 0x2338
427#define MDSS_BYTE0_CBCR 0x233C
428#define MDSS_BYTE1_CBCR 0x2340
429#define MDSS_ESC0_CBCR 0x2344
430#define MDSS_ESC1_CBCR 0x2348
431#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
432#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
433#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
434#define CAMSS_CSI0_CBCR 0x30B4
435#define CAMSS_CSI0_AHB_CBCR 0x30BC
436#define CAMSS_CSI0PHY_CBCR 0x30C4
437#define CAMSS_CSI0RDI_CBCR 0x30D4
438#define CAMSS_CSI0PIX_CBCR 0x30E4
439#define CAMSS_CSI1_CBCR 0x3124
440#define CAMSS_CSI1_AHB_CBCR 0x3128
441#define CAMSS_CSI1PHY_CBCR 0x3134
442#define CAMSS_CSI1RDI_CBCR 0x3144
443#define CAMSS_CSI1PIX_CBCR 0x3154
444#define CAMSS_CSI2_CBCR 0x3184
445#define CAMSS_CSI2_AHB_CBCR 0x3188
446#define CAMSS_CSI2PHY_CBCR 0x3194
447#define CAMSS_CSI2RDI_CBCR 0x31A4
448#define CAMSS_CSI2PIX_CBCR 0x31B4
449#define CAMSS_CSI3_CBCR 0x31E4
450#define CAMSS_CSI3_AHB_CBCR 0x31E8
451#define CAMSS_CSI3PHY_CBCR 0x31F4
452#define CAMSS_CSI3RDI_CBCR 0x3204
453#define CAMSS_CSI3PIX_CBCR 0x3214
454#define CAMSS_ISPIF_AHB_CBCR 0x3224
455#define CAMSS_CCI_CCI_CBCR 0x3344
456#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
457#define CAMSS_MCLK0_CBCR 0x3384
458#define CAMSS_MCLK1_CBCR 0x33B4
459#define CAMSS_MCLK2_CBCR 0x33E4
460#define CAMSS_MCLK3_CBCR 0x3414
461#define CAMSS_GP0_CBCR 0x3444
462#define CAMSS_GP1_CBCR 0x3474
463#define CAMSS_TOP_AHB_CBCR 0x3484
464#define CAMSS_MICRO_AHB_CBCR 0x3494
465#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
466#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
467#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
468#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
469#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
470#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
471#define CAMSS_VFE_VFE0_CBCR 0x36A8
472#define CAMSS_VFE_VFE1_CBCR 0x36AC
473#define CAMSS_VFE_CPP_CBCR 0x36B0
474#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
475#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
476#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
477#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
478#define CAMSS_CSI_VFE0_CBCR 0x3704
479#define CAMSS_CSI_VFE1_CBCR 0x3714
480#define MMSS_MMSSNOC_AXI_CBCR 0x506C
481#define MMSS_MMSSNOC_AHB_CBCR 0x5024
482#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
483#define MMSS_MISC_AHB_CBCR 0x502C
484#define MMSS_S0_AXI_CBCR 0x5064
485#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700486#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
487#define LPASS_Q6SS_XO_CBCR 0x26000
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -0700488#define Q6SS_AHBM_CBCR 0x22004
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700489#define MSS_XO_Q6_CBCR 0x108C
490#define MSS_BUS_Q6_CBCR 0x10A4
491#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700492
493#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
494#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
495
496/* Mux source select values */
497#define cxo_source_val 0
498#define gpll0_source_val 1
499#define gpll1_source_val 2
500#define gnd_source_val 5
501#define mmpll0_mm_source_val 1
502#define mmpll1_mm_source_val 2
503#define mmpll3_mm_source_val 3
504#define gpll0_mm_source_val 5
505#define cxo_mm_source_val 0
506#define mm_gnd_source_val 6
507#define gpll1_hsic_source_val 4
508#define cxo_lpass_source_val 0
509#define lpapll0_lpass_source_val 1
510#define gpll0_lpass_source_val 5
511#define edppll_270_mm_source_val 4
512#define edppll_350_mm_source_val 4
513#define dsipll_750_mm_source_val 1
514#define dsipll_250_mm_source_val 2
515#define hdmipll_297_mm_source_val 3
516
517#define F(f, s, div, m, n) \
518 { \
519 .freq_hz = (f), \
520 .src_clk = &s##_clk_src.c, \
521 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700522 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700523 .d_val = ~(n),\
524 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
525 | BVAL(10, 8, s##_source_val), \
526 }
527
528#define F_MM(f, s, div, m, n) \
529 { \
530 .freq_hz = (f), \
531 .src_clk = &s##_clk_src.c, \
532 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700533 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700534 .d_val = ~(n),\
535 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
536 | BVAL(10, 8, s##_mm_source_val), \
537 }
538
539#define F_MDSS(f, s, div, m, n) \
540 { \
541 .freq_hz = (f), \
542 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700543 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700544 .d_val = ~(n),\
545 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
546 | BVAL(10, 8, s##_mm_source_val), \
547 }
548
549#define F_HSIC(f, s, div, m, n) \
550 { \
551 .freq_hz = (f), \
552 .src_clk = &s##_clk_src.c, \
553 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700554 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700555 .d_val = ~(n),\
556 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
557 | BVAL(10, 8, s##_hsic_source_val), \
558 }
559
560#define F_LPASS(f, s, div, m, n) \
561 { \
562 .freq_hz = (f), \
563 .src_clk = &s##_clk_src.c, \
564 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700565 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700566 .d_val = ~(n),\
567 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
568 | BVAL(10, 8, s##_lpass_source_val), \
569 }
570
571#define VDD_DIG_FMAX_MAP1(l1, f1) \
572 .vdd_class = &vdd_dig, \
573 .fmax[VDD_DIG_##l1] = (f1)
574#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
575 .vdd_class = &vdd_dig, \
576 .fmax[VDD_DIG_##l1] = (f1), \
577 .fmax[VDD_DIG_##l2] = (f2)
578#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
579 .vdd_class = &vdd_dig, \
580 .fmax[VDD_DIG_##l1] = (f1), \
581 .fmax[VDD_DIG_##l2] = (f2), \
582 .fmax[VDD_DIG_##l3] = (f3)
583
584enum vdd_dig_levels {
585 VDD_DIG_NONE,
586 VDD_DIG_LOW,
587 VDD_DIG_NOMINAL,
588 VDD_DIG_HIGH
589};
590
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700591static const int vdd_corner[] = {
592 [VDD_DIG_NONE] = RPM_REGULATOR_CORNER_NONE,
593 [VDD_DIG_LOW] = RPM_REGULATOR_CORNER_SVS_SOC,
594 [VDD_DIG_NOMINAL] = RPM_REGULATOR_CORNER_NORMAL,
595 [VDD_DIG_HIGH] = RPM_REGULATOR_CORNER_SUPER_TURBO,
596};
597
598static struct rpm_regulator *vdd_dig_reg;
599
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700600static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
601{
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700602 return rpm_regulator_set_voltage(vdd_dig_reg, vdd_corner[level],
603 RPM_REGULATOR_CORNER_SUPER_TURBO);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700604}
605
606static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
607
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700608#define RPM_MISC_CLK_TYPE 0x306b6c63
609#define RPM_BUS_CLK_TYPE 0x316b6c63
610#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700611
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700612#define CXO_ID 0x0
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700613#define QDSS_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700614
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700615#define PNOC_ID 0x0
616#define SNOC_ID 0x1
617#define CNOC_ID 0x2
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700618#define MMSSNOC_AHB_ID 0x4
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700619
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700620#define BIMC_ID 0x0
621#define OCMEM_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700622
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700623enum {
624 D0_ID = 1,
625 D1_ID,
626 A0_ID,
627 A1_ID,
628 A2_ID,
629};
630
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700631DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
632DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
633DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700634DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
635 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700636
637DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
638DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
639 NULL);
640
641DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
642 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700643DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700644
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700645DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d0, cxo_d0_a, D0_ID);
646DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d1, cxo_d1_a, D1_ID);
647DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a0, cxo_a0_a, A0_ID);
648DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a1, cxo_a1_a, A1_ID);
649DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a2, cxo_a2_a, A2_ID);
650
651DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d0_pin, cxo_d0_a_pin, D0_ID);
652DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d1_pin, cxo_d1_a_pin, D1_ID);
653DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a0_pin, cxo_a0_a_pin, A0_ID);
654DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a1_pin, cxo_a1_a_pin, A1_ID);
655DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a2_pin, cxo_a2_a_pin, A2_ID);
656
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700657static struct pll_vote_clk gpll0_clk_src = {
658 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700659 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
660 .status_mask = BIT(17),
661 .parent = &cxo_clk_src.c,
662 .base = &virt_bases[GCC_BASE],
663 .c = {
664 .rate = 600000000,
665 .dbg_name = "gpll0_clk_src",
666 .ops = &clk_ops_pll_vote,
667 .warned = true,
668 CLK_INIT(gpll0_clk_src.c),
669 },
670};
671
672static struct pll_vote_clk gpll1_clk_src = {
673 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
674 .en_mask = BIT(1),
675 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
676 .status_mask = BIT(17),
677 .parent = &cxo_clk_src.c,
678 .base = &virt_bases[GCC_BASE],
679 .c = {
680 .rate = 480000000,
681 .dbg_name = "gpll1_clk_src",
682 .ops = &clk_ops_pll_vote,
683 .warned = true,
684 CLK_INIT(gpll1_clk_src.c),
685 },
686};
687
688static struct pll_vote_clk lpapll0_clk_src = {
689 .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG,
690 .en_mask = BIT(0),
691 .status_reg = (void __iomem *)LPAPLL_STATUS_REG,
692 .status_mask = BIT(17),
693 .parent = &cxo_clk_src.c,
694 .base = &virt_bases[LPASS_BASE],
695 .c = {
696 .rate = 491520000,
697 .dbg_name = "lpapll0_clk_src",
698 .ops = &clk_ops_pll_vote,
699 .warned = true,
700 CLK_INIT(lpapll0_clk_src.c),
701 },
702};
703
704static struct pll_vote_clk mmpll0_clk_src = {
705 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
706 .en_mask = BIT(0),
707 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
708 .status_mask = BIT(17),
709 .parent = &cxo_clk_src.c,
710 .base = &virt_bases[MMSS_BASE],
711 .c = {
712 .dbg_name = "mmpll0_clk_src",
713 .rate = 800000000,
714 .ops = &clk_ops_pll_vote,
715 .warned = true,
716 CLK_INIT(mmpll0_clk_src.c),
717 },
718};
719
720static struct pll_vote_clk mmpll1_clk_src = {
721 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
722 .en_mask = BIT(1),
723 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
724 .status_mask = BIT(17),
725 .parent = &cxo_clk_src.c,
726 .base = &virt_bases[MMSS_BASE],
727 .c = {
728 .dbg_name = "mmpll1_clk_src",
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -0700729 .rate = 846000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700730 .ops = &clk_ops_pll_vote,
731 .warned = true,
732 CLK_INIT(mmpll1_clk_src.c),
733 },
734};
735
736static struct pll_clk mmpll3_clk_src = {
737 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
738 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
739 .parent = &cxo_clk_src.c,
740 .base = &virt_bases[MMSS_BASE],
741 .c = {
742 .dbg_name = "mmpll3_clk_src",
743 .rate = 1000000000,
744 .ops = &clk_ops_local_pll,
Vikram Mulukutla08aae612012-07-24 12:34:44 -0700745 .warned = true,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700746 CLK_INIT(mmpll3_clk_src.c),
747 },
748};
749
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700750static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
751static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
752static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
753static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
754static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
755static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
756
757static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
758static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
759static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
760static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
761static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
762
Sujit Reddy Thumma50247492012-06-18 09:39:36 +0530763static DEFINE_CLK_VOTER(pnoc_sdcc1_clk, &pnoc_clk.c, 0);
764static DEFINE_CLK_VOTER(pnoc_sdcc2_clk, &pnoc_clk.c, 0);
765static DEFINE_CLK_VOTER(pnoc_sdcc3_clk, &pnoc_clk.c, 0);
766static DEFINE_CLK_VOTER(pnoc_sdcc4_clk, &pnoc_clk.c, 0);
767
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700768static DEFINE_CLK_VOTER(pnoc_sps_clk, &pnoc_clk.c, 0);
769static DEFINE_CLK_VOTER(pnoc_qseecom_clk, &pnoc_clk.c, 0);
770
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700771static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
772 F(125000000, gpll0, 1, 5, 24),
773 F_END
774};
775
776static struct rcg_clk usb30_master_clk_src = {
777 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
778 .set_rate = set_rate_mnd,
779 .freq_tbl = ftbl_gcc_usb30_master_clk,
780 .current_freq = &rcg_dummy_freq,
781 .base = &virt_bases[GCC_BASE],
782 .c = {
783 .dbg_name = "usb30_master_clk_src",
784 .ops = &clk_ops_rcg_mnd,
785 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
786 CLK_INIT(usb30_master_clk_src.c),
787 },
788};
789
790static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
791 F( 960000, cxo, 10, 1, 2),
792 F( 4800000, cxo, 4, 0, 0),
793 F( 9600000, cxo, 2, 0, 0),
794 F(15000000, gpll0, 10, 1, 4),
795 F(19200000, cxo, 1, 0, 0),
796 F(25000000, gpll0, 12, 1, 2),
797 F(50000000, gpll0, 12, 0, 0),
798 F_END
799};
800
801static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
802 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
803 .set_rate = set_rate_mnd,
804 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
805 .current_freq = &rcg_dummy_freq,
806 .base = &virt_bases[GCC_BASE],
807 .c = {
808 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
809 .ops = &clk_ops_rcg_mnd,
810 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
811 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
812 },
813};
814
815static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
816 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
817 .set_rate = set_rate_mnd,
818 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
819 .current_freq = &rcg_dummy_freq,
820 .base = &virt_bases[GCC_BASE],
821 .c = {
822 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
823 .ops = &clk_ops_rcg_mnd,
824 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
825 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
826 },
827};
828
829static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
830 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
831 .set_rate = set_rate_mnd,
832 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
833 .current_freq = &rcg_dummy_freq,
834 .base = &virt_bases[GCC_BASE],
835 .c = {
836 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
837 .ops = &clk_ops_rcg_mnd,
838 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
839 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
840 },
841};
842
843static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
844 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
845 .set_rate = set_rate_mnd,
846 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
847 .current_freq = &rcg_dummy_freq,
848 .base = &virt_bases[GCC_BASE],
849 .c = {
850 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
851 .ops = &clk_ops_rcg_mnd,
852 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
853 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
854 },
855};
856
857static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
858 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
859 .set_rate = set_rate_mnd,
860 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
861 .current_freq = &rcg_dummy_freq,
862 .base = &virt_bases[GCC_BASE],
863 .c = {
864 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
865 .ops = &clk_ops_rcg_mnd,
866 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
867 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
868 },
869};
870
871static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
872 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
873 .set_rate = set_rate_mnd,
874 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
875 .current_freq = &rcg_dummy_freq,
876 .base = &virt_bases[GCC_BASE],
877 .c = {
878 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
879 .ops = &clk_ops_rcg_mnd,
880 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
881 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
882 },
883};
884
885static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
886 F( 3686400, gpll0, 1, 96, 15625),
887 F( 7372800, gpll0, 1, 192, 15625),
888 F(14745600, gpll0, 1, 384, 15625),
889 F(16000000, gpll0, 5, 2, 15),
890 F(19200000, cxo, 1, 0, 0),
891 F(24000000, gpll0, 5, 1, 5),
892 F(32000000, gpll0, 1, 4, 75),
893 F(40000000, gpll0, 15, 0, 0),
894 F(46400000, gpll0, 1, 29, 375),
895 F(48000000, gpll0, 12.5, 0, 0),
896 F(51200000, gpll0, 1, 32, 375),
897 F(56000000, gpll0, 1, 7, 75),
898 F(58982400, gpll0, 1, 1536, 15625),
899 F(60000000, gpll0, 10, 0, 0),
900 F_END
901};
902
903static struct rcg_clk blsp1_uart1_apps_clk_src = {
904 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
905 .set_rate = set_rate_mnd,
906 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
907 .current_freq = &rcg_dummy_freq,
908 .base = &virt_bases[GCC_BASE],
909 .c = {
910 .dbg_name = "blsp1_uart1_apps_clk_src",
911 .ops = &clk_ops_rcg_mnd,
912 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
913 CLK_INIT(blsp1_uart1_apps_clk_src.c),
914 },
915};
916
917static struct rcg_clk blsp1_uart2_apps_clk_src = {
918 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
919 .set_rate = set_rate_mnd,
920 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
921 .current_freq = &rcg_dummy_freq,
922 .base = &virt_bases[GCC_BASE],
923 .c = {
924 .dbg_name = "blsp1_uart2_apps_clk_src",
925 .ops = &clk_ops_rcg_mnd,
926 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
927 CLK_INIT(blsp1_uart2_apps_clk_src.c),
928 },
929};
930
931static struct rcg_clk blsp1_uart3_apps_clk_src = {
932 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
933 .set_rate = set_rate_mnd,
934 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
935 .current_freq = &rcg_dummy_freq,
936 .base = &virt_bases[GCC_BASE],
937 .c = {
938 .dbg_name = "blsp1_uart3_apps_clk_src",
939 .ops = &clk_ops_rcg_mnd,
940 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
941 CLK_INIT(blsp1_uart3_apps_clk_src.c),
942 },
943};
944
945static struct rcg_clk blsp1_uart4_apps_clk_src = {
946 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
947 .set_rate = set_rate_mnd,
948 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
949 .current_freq = &rcg_dummy_freq,
950 .base = &virt_bases[GCC_BASE],
951 .c = {
952 .dbg_name = "blsp1_uart4_apps_clk_src",
953 .ops = &clk_ops_rcg_mnd,
954 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
955 CLK_INIT(blsp1_uart4_apps_clk_src.c),
956 },
957};
958
959static struct rcg_clk blsp1_uart5_apps_clk_src = {
960 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
961 .set_rate = set_rate_mnd,
962 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
963 .current_freq = &rcg_dummy_freq,
964 .base = &virt_bases[GCC_BASE],
965 .c = {
966 .dbg_name = "blsp1_uart5_apps_clk_src",
967 .ops = &clk_ops_rcg_mnd,
968 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
969 CLK_INIT(blsp1_uart5_apps_clk_src.c),
970 },
971};
972
973static struct rcg_clk blsp1_uart6_apps_clk_src = {
974 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
975 .set_rate = set_rate_mnd,
976 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
977 .current_freq = &rcg_dummy_freq,
978 .base = &virt_bases[GCC_BASE],
979 .c = {
980 .dbg_name = "blsp1_uart6_apps_clk_src",
981 .ops = &clk_ops_rcg_mnd,
982 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
983 CLK_INIT(blsp1_uart6_apps_clk_src.c),
984 },
985};
986
987static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
988 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
989 .set_rate = set_rate_mnd,
990 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
991 .current_freq = &rcg_dummy_freq,
992 .base = &virt_bases[GCC_BASE],
993 .c = {
994 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
995 .ops = &clk_ops_rcg_mnd,
996 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
997 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
998 },
999};
1000
1001static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
1002 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
1003 .set_rate = set_rate_mnd,
1004 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1005 .current_freq = &rcg_dummy_freq,
1006 .base = &virt_bases[GCC_BASE],
1007 .c = {
1008 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
1009 .ops = &clk_ops_rcg_mnd,
1010 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1011 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
1012 },
1013};
1014
1015static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
1016 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
1017 .set_rate = set_rate_mnd,
1018 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1019 .current_freq = &rcg_dummy_freq,
1020 .base = &virt_bases[GCC_BASE],
1021 .c = {
1022 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
1023 .ops = &clk_ops_rcg_mnd,
1024 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1025 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
1026 },
1027};
1028
1029static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1030 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1031 .set_rate = set_rate_mnd,
1032 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1033 .current_freq = &rcg_dummy_freq,
1034 .base = &virt_bases[GCC_BASE],
1035 .c = {
1036 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1037 .ops = &clk_ops_rcg_mnd,
1038 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1039 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1040 },
1041};
1042
1043static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1044 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1045 .set_rate = set_rate_mnd,
1046 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1047 .current_freq = &rcg_dummy_freq,
1048 .base = &virt_bases[GCC_BASE],
1049 .c = {
1050 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1051 .ops = &clk_ops_rcg_mnd,
1052 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1053 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1054 },
1055};
1056
1057static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1058 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1059 .set_rate = set_rate_mnd,
1060 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1061 .current_freq = &rcg_dummy_freq,
1062 .base = &virt_bases[GCC_BASE],
1063 .c = {
1064 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1065 .ops = &clk_ops_rcg_mnd,
1066 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1067 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1068 },
1069};
1070
1071static struct rcg_clk blsp2_uart1_apps_clk_src = {
1072 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1073 .set_rate = set_rate_mnd,
1074 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1075 .current_freq = &rcg_dummy_freq,
1076 .base = &virt_bases[GCC_BASE],
1077 .c = {
1078 .dbg_name = "blsp2_uart1_apps_clk_src",
1079 .ops = &clk_ops_rcg_mnd,
1080 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1081 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1082 },
1083};
1084
1085static struct rcg_clk blsp2_uart2_apps_clk_src = {
1086 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1087 .set_rate = set_rate_mnd,
1088 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1089 .current_freq = &rcg_dummy_freq,
1090 .base = &virt_bases[GCC_BASE],
1091 .c = {
1092 .dbg_name = "blsp2_uart2_apps_clk_src",
1093 .ops = &clk_ops_rcg_mnd,
1094 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1095 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1096 },
1097};
1098
1099static struct rcg_clk blsp2_uart3_apps_clk_src = {
1100 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1101 .set_rate = set_rate_mnd,
1102 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1103 .current_freq = &rcg_dummy_freq,
1104 .base = &virt_bases[GCC_BASE],
1105 .c = {
1106 .dbg_name = "blsp2_uart3_apps_clk_src",
1107 .ops = &clk_ops_rcg_mnd,
1108 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1109 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1110 },
1111};
1112
1113static struct rcg_clk blsp2_uart4_apps_clk_src = {
1114 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1115 .set_rate = set_rate_mnd,
1116 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1117 .current_freq = &rcg_dummy_freq,
1118 .base = &virt_bases[GCC_BASE],
1119 .c = {
1120 .dbg_name = "blsp2_uart4_apps_clk_src",
1121 .ops = &clk_ops_rcg_mnd,
1122 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1123 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1124 },
1125};
1126
1127static struct rcg_clk blsp2_uart5_apps_clk_src = {
1128 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1129 .set_rate = set_rate_mnd,
1130 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1131 .current_freq = &rcg_dummy_freq,
1132 .base = &virt_bases[GCC_BASE],
1133 .c = {
1134 .dbg_name = "blsp2_uart5_apps_clk_src",
1135 .ops = &clk_ops_rcg_mnd,
1136 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1137 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1138 },
1139};
1140
1141static struct rcg_clk blsp2_uart6_apps_clk_src = {
1142 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1143 .set_rate = set_rate_mnd,
1144 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1145 .current_freq = &rcg_dummy_freq,
1146 .base = &virt_bases[GCC_BASE],
1147 .c = {
1148 .dbg_name = "blsp2_uart6_apps_clk_src",
1149 .ops = &clk_ops_rcg_mnd,
1150 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1151 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1152 },
1153};
1154
1155static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1156 F( 50000000, gpll0, 12, 0, 0),
1157 F(100000000, gpll0, 6, 0, 0),
1158 F_END
1159};
1160
1161static struct rcg_clk ce1_clk_src = {
1162 .cmd_rcgr_reg = CE1_CMD_RCGR,
1163 .set_rate = set_rate_hid,
1164 .freq_tbl = ftbl_gcc_ce1_clk,
1165 .current_freq = &rcg_dummy_freq,
1166 .base = &virt_bases[GCC_BASE],
1167 .c = {
1168 .dbg_name = "ce1_clk_src",
1169 .ops = &clk_ops_rcg,
1170 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1171 CLK_INIT(ce1_clk_src.c),
1172 },
1173};
1174
1175static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1176 F( 50000000, gpll0, 12, 0, 0),
1177 F(100000000, gpll0, 6, 0, 0),
1178 F_END
1179};
1180
1181static struct rcg_clk ce2_clk_src = {
1182 .cmd_rcgr_reg = CE2_CMD_RCGR,
1183 .set_rate = set_rate_hid,
1184 .freq_tbl = ftbl_gcc_ce2_clk,
1185 .current_freq = &rcg_dummy_freq,
1186 .base = &virt_bases[GCC_BASE],
1187 .c = {
1188 .dbg_name = "ce2_clk_src",
1189 .ops = &clk_ops_rcg,
1190 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1191 CLK_INIT(ce2_clk_src.c),
1192 },
1193};
1194
1195static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1196 F(19200000, cxo, 1, 0, 0),
1197 F_END
1198};
1199
1200static struct rcg_clk gp1_clk_src = {
1201 .cmd_rcgr_reg = GP1_CMD_RCGR,
1202 .set_rate = set_rate_mnd,
1203 .freq_tbl = ftbl_gcc_gp_clk,
1204 .current_freq = &rcg_dummy_freq,
1205 .base = &virt_bases[GCC_BASE],
1206 .c = {
1207 .dbg_name = "gp1_clk_src",
1208 .ops = &clk_ops_rcg_mnd,
1209 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1210 CLK_INIT(gp1_clk_src.c),
1211 },
1212};
1213
1214static struct rcg_clk gp2_clk_src = {
1215 .cmd_rcgr_reg = GP2_CMD_RCGR,
1216 .set_rate = set_rate_mnd,
1217 .freq_tbl = ftbl_gcc_gp_clk,
1218 .current_freq = &rcg_dummy_freq,
1219 .base = &virt_bases[GCC_BASE],
1220 .c = {
1221 .dbg_name = "gp2_clk_src",
1222 .ops = &clk_ops_rcg_mnd,
1223 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1224 CLK_INIT(gp2_clk_src.c),
1225 },
1226};
1227
1228static struct rcg_clk gp3_clk_src = {
1229 .cmd_rcgr_reg = GP3_CMD_RCGR,
1230 .set_rate = set_rate_mnd,
1231 .freq_tbl = ftbl_gcc_gp_clk,
1232 .current_freq = &rcg_dummy_freq,
1233 .base = &virt_bases[GCC_BASE],
1234 .c = {
1235 .dbg_name = "gp3_clk_src",
1236 .ops = &clk_ops_rcg_mnd,
1237 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1238 CLK_INIT(gp3_clk_src.c),
1239 },
1240};
1241
1242static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1243 F(60000000, gpll0, 10, 0, 0),
1244 F_END
1245};
1246
1247static struct rcg_clk pdm2_clk_src = {
1248 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1249 .set_rate = set_rate_hid,
1250 .freq_tbl = ftbl_gcc_pdm2_clk,
1251 .current_freq = &rcg_dummy_freq,
1252 .base = &virt_bases[GCC_BASE],
1253 .c = {
1254 .dbg_name = "pdm2_clk_src",
1255 .ops = &clk_ops_rcg,
1256 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1257 CLK_INIT(pdm2_clk_src.c),
1258 },
1259};
1260
1261static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1262 F( 144000, cxo, 16, 3, 25),
1263 F( 400000, cxo, 12, 1, 4),
1264 F( 20000000, gpll0, 15, 1, 2),
1265 F( 25000000, gpll0, 12, 1, 2),
1266 F( 50000000, gpll0, 12, 0, 0),
1267 F(100000000, gpll0, 6, 0, 0),
1268 F(200000000, gpll0, 3, 0, 0),
1269 F_END
1270};
1271
1272static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1273 F( 144000, cxo, 16, 3, 25),
1274 F( 400000, cxo, 12, 1, 4),
1275 F( 20000000, gpll0, 15, 1, 2),
1276 F( 25000000, gpll0, 12, 1, 2),
1277 F( 50000000, gpll0, 12, 0, 0),
1278 F(100000000, gpll0, 6, 0, 0),
1279 F_END
1280};
1281
Vikram Mulukutla19245e02012-07-23 15:58:04 -07001282static struct clk_freq_tbl ftbl_gcc_sdcc_apps_rumi_clk[] = {
1283 F( 400000, cxo, 12, 1, 4),
1284 F( 19200000, cxo, 1, 0, 0),
1285 F_END
1286};
1287
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001288static struct rcg_clk sdcc1_apps_clk_src = {
1289 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1290 .set_rate = set_rate_mnd,
1291 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1292 .current_freq = &rcg_dummy_freq,
1293 .base = &virt_bases[GCC_BASE],
1294 .c = {
1295 .dbg_name = "sdcc1_apps_clk_src",
1296 .ops = &clk_ops_rcg_mnd,
1297 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1298 CLK_INIT(sdcc1_apps_clk_src.c),
1299 },
1300};
1301
1302static struct rcg_clk sdcc2_apps_clk_src = {
1303 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1304 .set_rate = set_rate_mnd,
1305 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1306 .current_freq = &rcg_dummy_freq,
1307 .base = &virt_bases[GCC_BASE],
1308 .c = {
1309 .dbg_name = "sdcc2_apps_clk_src",
1310 .ops = &clk_ops_rcg_mnd,
1311 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1312 CLK_INIT(sdcc2_apps_clk_src.c),
1313 },
1314};
1315
1316static struct rcg_clk sdcc3_apps_clk_src = {
1317 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1318 .set_rate = set_rate_mnd,
1319 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1320 .current_freq = &rcg_dummy_freq,
1321 .base = &virt_bases[GCC_BASE],
1322 .c = {
1323 .dbg_name = "sdcc3_apps_clk_src",
1324 .ops = &clk_ops_rcg_mnd,
1325 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1326 CLK_INIT(sdcc3_apps_clk_src.c),
1327 },
1328};
1329
1330static struct rcg_clk sdcc4_apps_clk_src = {
1331 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1332 .set_rate = set_rate_mnd,
1333 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1334 .current_freq = &rcg_dummy_freq,
1335 .base = &virt_bases[GCC_BASE],
1336 .c = {
1337 .dbg_name = "sdcc4_apps_clk_src",
1338 .ops = &clk_ops_rcg_mnd,
1339 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1340 CLK_INIT(sdcc4_apps_clk_src.c),
1341 },
1342};
1343
1344static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1345 F(105000, cxo, 2, 1, 91),
1346 F_END
1347};
1348
1349static struct rcg_clk tsif_ref_clk_src = {
1350 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1351 .set_rate = set_rate_mnd,
1352 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1353 .current_freq = &rcg_dummy_freq,
1354 .base = &virt_bases[GCC_BASE],
1355 .c = {
1356 .dbg_name = "tsif_ref_clk_src",
1357 .ops = &clk_ops_rcg_mnd,
1358 VDD_DIG_FMAX_MAP1(LOW, 105500),
1359 CLK_INIT(tsif_ref_clk_src.c),
1360 },
1361};
1362
1363static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1364 F(60000000, gpll0, 10, 0, 0),
1365 F_END
1366};
1367
1368static struct rcg_clk usb30_mock_utmi_clk_src = {
1369 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1370 .set_rate = set_rate_hid,
1371 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1372 .current_freq = &rcg_dummy_freq,
1373 .base = &virt_bases[GCC_BASE],
1374 .c = {
1375 .dbg_name = "usb30_mock_utmi_clk_src",
1376 .ops = &clk_ops_rcg,
1377 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1378 CLK_INIT(usb30_mock_utmi_clk_src.c),
1379 },
1380};
1381
1382static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1383 F(75000000, gpll0, 8, 0, 0),
1384 F_END
1385};
1386
1387static struct rcg_clk usb_hs_system_clk_src = {
1388 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1389 .set_rate = set_rate_hid,
1390 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1391 .current_freq = &rcg_dummy_freq,
1392 .base = &virt_bases[GCC_BASE],
1393 .c = {
1394 .dbg_name = "usb_hs_system_clk_src",
1395 .ops = &clk_ops_rcg,
1396 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1397 CLK_INIT(usb_hs_system_clk_src.c),
1398 },
1399};
1400
1401static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1402 F_HSIC(480000000, gpll1, 1, 0, 0),
1403 F_END
1404};
1405
1406static struct rcg_clk usb_hsic_clk_src = {
1407 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1408 .set_rate = set_rate_hid,
1409 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1410 .current_freq = &rcg_dummy_freq,
1411 .base = &virt_bases[GCC_BASE],
1412 .c = {
1413 .dbg_name = "usb_hsic_clk_src",
1414 .ops = &clk_ops_rcg,
1415 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1416 CLK_INIT(usb_hsic_clk_src.c),
1417 },
1418};
1419
1420static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1421 F(9600000, cxo, 2, 0, 0),
1422 F_END
1423};
1424
1425static struct rcg_clk usb_hsic_io_cal_clk_src = {
1426 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1427 .set_rate = set_rate_hid,
1428 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1429 .current_freq = &rcg_dummy_freq,
1430 .base = &virt_bases[GCC_BASE],
1431 .c = {
1432 .dbg_name = "usb_hsic_io_cal_clk_src",
1433 .ops = &clk_ops_rcg,
1434 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1435 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1436 },
1437};
1438
1439static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1440 F(75000000, gpll0, 8, 0, 0),
1441 F_END
1442};
1443
1444static struct rcg_clk usb_hsic_system_clk_src = {
1445 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1446 .set_rate = set_rate_hid,
1447 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1448 .current_freq = &rcg_dummy_freq,
1449 .base = &virt_bases[GCC_BASE],
1450 .c = {
1451 .dbg_name = "usb_hsic_system_clk_src",
1452 .ops = &clk_ops_rcg,
1453 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1454 CLK_INIT(usb_hsic_system_clk_src.c),
1455 },
1456};
1457
1458static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1459 .cbcr_reg = BAM_DMA_AHB_CBCR,
1460 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1461 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001462 .base = &virt_bases[GCC_BASE],
1463 .c = {
1464 .dbg_name = "gcc_bam_dma_ahb_clk",
1465 .ops = &clk_ops_vote,
1466 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1467 },
1468};
1469
1470static struct local_vote_clk gcc_blsp1_ahb_clk = {
1471 .cbcr_reg = BLSP1_AHB_CBCR,
1472 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1473 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001474 .base = &virt_bases[GCC_BASE],
1475 .c = {
1476 .dbg_name = "gcc_blsp1_ahb_clk",
1477 .ops = &clk_ops_vote,
1478 CLK_INIT(gcc_blsp1_ahb_clk.c),
1479 },
1480};
1481
1482static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1483 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
1484 .parent = &cxo_clk_src.c,
1485 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001486 .base = &virt_bases[GCC_BASE],
1487 .c = {
1488 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1489 .ops = &clk_ops_branch,
1490 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1491 },
1492};
1493
1494static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1495 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
1496 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001497 .base = &virt_bases[GCC_BASE],
1498 .c = {
1499 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1500 .ops = &clk_ops_branch,
1501 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1502 },
1503};
1504
1505static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1506 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
1507 .parent = &cxo_clk_src.c,
1508 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001509 .base = &virt_bases[GCC_BASE],
1510 .c = {
1511 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1512 .ops = &clk_ops_branch,
1513 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1514 },
1515};
1516
1517static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1518 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
1519 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001520 .base = &virt_bases[GCC_BASE],
1521 .c = {
1522 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1523 .ops = &clk_ops_branch,
1524 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1525 },
1526};
1527
1528static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1529 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
1530 .parent = &cxo_clk_src.c,
1531 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001532 .base = &virt_bases[GCC_BASE],
1533 .c = {
1534 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1535 .ops = &clk_ops_branch,
1536 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1537 },
1538};
1539
1540static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1541 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
1542 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001543 .base = &virt_bases[GCC_BASE],
1544 .c = {
1545 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1546 .ops = &clk_ops_branch,
1547 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1548 },
1549};
1550
1551static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1552 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
1553 .parent = &cxo_clk_src.c,
1554 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001555 .base = &virt_bases[GCC_BASE],
1556 .c = {
1557 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1558 .ops = &clk_ops_branch,
1559 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1560 },
1561};
1562
1563static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1564 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
1565 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001566 .base = &virt_bases[GCC_BASE],
1567 .c = {
1568 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1569 .ops = &clk_ops_branch,
1570 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1571 },
1572};
1573
1574static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1575 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
1576 .parent = &cxo_clk_src.c,
1577 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001578 .base = &virt_bases[GCC_BASE],
1579 .c = {
1580 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1581 .ops = &clk_ops_branch,
1582 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1583 },
1584};
1585
1586static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1587 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
1588 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001589 .base = &virt_bases[GCC_BASE],
1590 .c = {
1591 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1592 .ops = &clk_ops_branch,
1593 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1594 },
1595};
1596
1597static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1598 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
1599 .parent = &cxo_clk_src.c,
1600 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001601 .base = &virt_bases[GCC_BASE],
1602 .c = {
1603 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1604 .ops = &clk_ops_branch,
1605 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1606 },
1607};
1608
1609static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1610 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
1611 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001612 .base = &virt_bases[GCC_BASE],
1613 .c = {
1614 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1615 .ops = &clk_ops_branch,
1616 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1617 },
1618};
1619
1620static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1621 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
1622 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001623 .base = &virt_bases[GCC_BASE],
1624 .c = {
1625 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1626 .ops = &clk_ops_branch,
1627 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1628 },
1629};
1630
1631static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1632 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
1633 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001634 .base = &virt_bases[GCC_BASE],
1635 .c = {
1636 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1637 .ops = &clk_ops_branch,
1638 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1639 },
1640};
1641
1642static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1643 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
1644 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001645 .base = &virt_bases[GCC_BASE],
1646 .c = {
1647 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1648 .ops = &clk_ops_branch,
1649 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1650 },
1651};
1652
1653static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1654 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
1655 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001656 .base = &virt_bases[GCC_BASE],
1657 .c = {
1658 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1659 .ops = &clk_ops_branch,
1660 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1661 },
1662};
1663
1664static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1665 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
1666 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001667 .base = &virt_bases[GCC_BASE],
1668 .c = {
1669 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1670 .ops = &clk_ops_branch,
1671 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1672 },
1673};
1674
1675static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1676 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
1677 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001678 .base = &virt_bases[GCC_BASE],
1679 .c = {
1680 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1681 .ops = &clk_ops_branch,
1682 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1683 },
1684};
1685
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001686static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1687 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1688 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1689 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001690 .base = &virt_bases[GCC_BASE],
1691 .c = {
1692 .dbg_name = "gcc_boot_rom_ahb_clk",
1693 .ops = &clk_ops_vote,
1694 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1695 },
1696};
1697
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001698static struct local_vote_clk gcc_blsp2_ahb_clk = {
1699 .cbcr_reg = BLSP2_AHB_CBCR,
1700 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1701 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001702 .base = &virt_bases[GCC_BASE],
1703 .c = {
1704 .dbg_name = "gcc_blsp2_ahb_clk",
1705 .ops = &clk_ops_vote,
1706 CLK_INIT(gcc_blsp2_ahb_clk.c),
1707 },
1708};
1709
1710static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1711 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
1712 .parent = &cxo_clk_src.c,
1713 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001714 .base = &virt_bases[GCC_BASE],
1715 .c = {
1716 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1717 .ops = &clk_ops_branch,
1718 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1719 },
1720};
1721
1722static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1723 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
1724 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001725 .base = &virt_bases[GCC_BASE],
1726 .c = {
1727 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1728 .ops = &clk_ops_branch,
1729 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1730 },
1731};
1732
1733static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1734 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
1735 .parent = &cxo_clk_src.c,
1736 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001737 .base = &virt_bases[GCC_BASE],
1738 .c = {
1739 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1740 .ops = &clk_ops_branch,
1741 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1742 },
1743};
1744
1745static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1746 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
1747 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001748 .base = &virt_bases[GCC_BASE],
1749 .c = {
1750 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1751 .ops = &clk_ops_branch,
1752 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1753 },
1754};
1755
1756static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1757 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
1758 .parent = &cxo_clk_src.c,
1759 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001760 .base = &virt_bases[GCC_BASE],
1761 .c = {
1762 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1763 .ops = &clk_ops_branch,
1764 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1765 },
1766};
1767
1768static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1769 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
1770 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001771 .base = &virt_bases[GCC_BASE],
1772 .c = {
1773 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1774 .ops = &clk_ops_branch,
1775 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1776 },
1777};
1778
1779static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1780 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
1781 .parent = &cxo_clk_src.c,
1782 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001783 .base = &virt_bases[GCC_BASE],
1784 .c = {
1785 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1786 .ops = &clk_ops_branch,
1787 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1788 },
1789};
1790
1791static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1792 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
1793 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001794 .base = &virt_bases[GCC_BASE],
1795 .c = {
1796 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1797 .ops = &clk_ops_branch,
1798 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
1799 },
1800};
1801
1802static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
1803 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
1804 .parent = &cxo_clk_src.c,
1805 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001806 .base = &virt_bases[GCC_BASE],
1807 .c = {
1808 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
1809 .ops = &clk_ops_branch,
1810 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
1811 },
1812};
1813
1814static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
1815 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
1816 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001817 .base = &virt_bases[GCC_BASE],
1818 .c = {
1819 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
1820 .ops = &clk_ops_branch,
1821 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
1822 },
1823};
1824
1825static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
1826 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
1827 .parent = &cxo_clk_src.c,
1828 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001829 .base = &virt_bases[GCC_BASE],
1830 .c = {
1831 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
1832 .ops = &clk_ops_branch,
1833 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
1834 },
1835};
1836
1837static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
1838 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
1839 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001840 .base = &virt_bases[GCC_BASE],
1841 .c = {
1842 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
1843 .ops = &clk_ops_branch,
1844 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
1845 },
1846};
1847
1848static struct branch_clk gcc_blsp2_uart1_apps_clk = {
1849 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
1850 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001851 .base = &virt_bases[GCC_BASE],
1852 .c = {
1853 .dbg_name = "gcc_blsp2_uart1_apps_clk",
1854 .ops = &clk_ops_branch,
1855 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
1856 },
1857};
1858
1859static struct branch_clk gcc_blsp2_uart2_apps_clk = {
1860 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
1861 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001862 .base = &virt_bases[GCC_BASE],
1863 .c = {
1864 .dbg_name = "gcc_blsp2_uart2_apps_clk",
1865 .ops = &clk_ops_branch,
1866 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
1867 },
1868};
1869
1870static struct branch_clk gcc_blsp2_uart3_apps_clk = {
1871 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
1872 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001873 .base = &virt_bases[GCC_BASE],
1874 .c = {
1875 .dbg_name = "gcc_blsp2_uart3_apps_clk",
1876 .ops = &clk_ops_branch,
1877 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
1878 },
1879};
1880
1881static struct branch_clk gcc_blsp2_uart4_apps_clk = {
1882 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
1883 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001884 .base = &virt_bases[GCC_BASE],
1885 .c = {
1886 .dbg_name = "gcc_blsp2_uart4_apps_clk",
1887 .ops = &clk_ops_branch,
1888 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
1889 },
1890};
1891
1892static struct branch_clk gcc_blsp2_uart5_apps_clk = {
1893 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
1894 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001895 .base = &virt_bases[GCC_BASE],
1896 .c = {
1897 .dbg_name = "gcc_blsp2_uart5_apps_clk",
1898 .ops = &clk_ops_branch,
1899 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
1900 },
1901};
1902
1903static struct branch_clk gcc_blsp2_uart6_apps_clk = {
1904 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
1905 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001906 .base = &virt_bases[GCC_BASE],
1907 .c = {
1908 .dbg_name = "gcc_blsp2_uart6_apps_clk",
1909 .ops = &clk_ops_branch,
1910 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
1911 },
1912};
1913
1914static struct local_vote_clk gcc_ce1_clk = {
1915 .cbcr_reg = CE1_CBCR,
1916 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1917 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001918 .base = &virt_bases[GCC_BASE],
1919 .c = {
1920 .dbg_name = "gcc_ce1_clk",
1921 .ops = &clk_ops_vote,
1922 CLK_INIT(gcc_ce1_clk.c),
1923 },
1924};
1925
1926static struct local_vote_clk gcc_ce1_ahb_clk = {
1927 .cbcr_reg = CE1_AHB_CBCR,
1928 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1929 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001930 .base = &virt_bases[GCC_BASE],
1931 .c = {
1932 .dbg_name = "gcc_ce1_ahb_clk",
1933 .ops = &clk_ops_vote,
1934 CLK_INIT(gcc_ce1_ahb_clk.c),
1935 },
1936};
1937
1938static struct local_vote_clk gcc_ce1_axi_clk = {
1939 .cbcr_reg = CE1_AXI_CBCR,
1940 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1941 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001942 .base = &virt_bases[GCC_BASE],
1943 .c = {
1944 .dbg_name = "gcc_ce1_axi_clk",
1945 .ops = &clk_ops_vote,
1946 CLK_INIT(gcc_ce1_axi_clk.c),
1947 },
1948};
1949
1950static struct local_vote_clk gcc_ce2_clk = {
1951 .cbcr_reg = CE2_CBCR,
1952 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1953 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001954 .base = &virt_bases[GCC_BASE],
1955 .c = {
1956 .dbg_name = "gcc_ce2_clk",
1957 .ops = &clk_ops_vote,
1958 CLK_INIT(gcc_ce2_clk.c),
1959 },
1960};
1961
1962static struct local_vote_clk gcc_ce2_ahb_clk = {
1963 .cbcr_reg = CE2_AHB_CBCR,
1964 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1965 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001966 .base = &virt_bases[GCC_BASE],
1967 .c = {
1968 .dbg_name = "gcc_ce1_ahb_clk",
1969 .ops = &clk_ops_vote,
1970 CLK_INIT(gcc_ce1_ahb_clk.c),
1971 },
1972};
1973
1974static struct local_vote_clk gcc_ce2_axi_clk = {
1975 .cbcr_reg = CE2_AXI_CBCR,
1976 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1977 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001978 .base = &virt_bases[GCC_BASE],
1979 .c = {
1980 .dbg_name = "gcc_ce1_axi_clk",
1981 .ops = &clk_ops_vote,
1982 CLK_INIT(gcc_ce2_axi_clk.c),
1983 },
1984};
1985
1986static struct branch_clk gcc_gp1_clk = {
1987 .cbcr_reg = GP1_CBCR,
1988 .parent = &gp1_clk_src.c,
1989 .base = &virt_bases[GCC_BASE],
1990 .c = {
1991 .dbg_name = "gcc_gp1_clk",
1992 .ops = &clk_ops_branch,
1993 CLK_INIT(gcc_gp1_clk.c),
1994 },
1995};
1996
1997static struct branch_clk gcc_gp2_clk = {
1998 .cbcr_reg = GP2_CBCR,
1999 .parent = &gp2_clk_src.c,
2000 .base = &virt_bases[GCC_BASE],
2001 .c = {
2002 .dbg_name = "gcc_gp2_clk",
2003 .ops = &clk_ops_branch,
2004 CLK_INIT(gcc_gp2_clk.c),
2005 },
2006};
2007
2008static struct branch_clk gcc_gp3_clk = {
2009 .cbcr_reg = GP3_CBCR,
2010 .parent = &gp3_clk_src.c,
2011 .base = &virt_bases[GCC_BASE],
2012 .c = {
2013 .dbg_name = "gcc_gp3_clk",
2014 .ops = &clk_ops_branch,
2015 CLK_INIT(gcc_gp3_clk.c),
2016 },
2017};
2018
2019static struct branch_clk gcc_pdm2_clk = {
2020 .cbcr_reg = PDM2_CBCR,
2021 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002022 .base = &virt_bases[GCC_BASE],
2023 .c = {
2024 .dbg_name = "gcc_pdm2_clk",
2025 .ops = &clk_ops_branch,
2026 CLK_INIT(gcc_pdm2_clk.c),
2027 },
2028};
2029
2030static struct branch_clk gcc_pdm_ahb_clk = {
2031 .cbcr_reg = PDM_AHB_CBCR,
2032 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002033 .base = &virt_bases[GCC_BASE],
2034 .c = {
2035 .dbg_name = "gcc_pdm_ahb_clk",
2036 .ops = &clk_ops_branch,
2037 CLK_INIT(gcc_pdm_ahb_clk.c),
2038 },
2039};
2040
2041static struct local_vote_clk gcc_prng_ahb_clk = {
2042 .cbcr_reg = PRNG_AHB_CBCR,
2043 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2044 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002045 .base = &virt_bases[GCC_BASE],
2046 .c = {
2047 .dbg_name = "gcc_prng_ahb_clk",
2048 .ops = &clk_ops_vote,
2049 CLK_INIT(gcc_prng_ahb_clk.c),
2050 },
2051};
2052
2053static struct branch_clk gcc_sdcc1_ahb_clk = {
2054 .cbcr_reg = SDCC1_AHB_CBCR,
2055 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002056 .base = &virt_bases[GCC_BASE],
2057 .c = {
2058 .dbg_name = "gcc_sdcc1_ahb_clk",
2059 .ops = &clk_ops_branch,
2060 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2061 },
2062};
2063
2064static struct branch_clk gcc_sdcc1_apps_clk = {
2065 .cbcr_reg = SDCC1_APPS_CBCR,
2066 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002067 .base = &virt_bases[GCC_BASE],
2068 .c = {
2069 .dbg_name = "gcc_sdcc1_apps_clk",
2070 .ops = &clk_ops_branch,
2071 CLK_INIT(gcc_sdcc1_apps_clk.c),
2072 },
2073};
2074
2075static struct branch_clk gcc_sdcc2_ahb_clk = {
2076 .cbcr_reg = SDCC2_AHB_CBCR,
2077 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002078 .base = &virt_bases[GCC_BASE],
2079 .c = {
2080 .dbg_name = "gcc_sdcc2_ahb_clk",
2081 .ops = &clk_ops_branch,
2082 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2083 },
2084};
2085
2086static struct branch_clk gcc_sdcc2_apps_clk = {
2087 .cbcr_reg = SDCC2_APPS_CBCR,
2088 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002089 .base = &virt_bases[GCC_BASE],
2090 .c = {
2091 .dbg_name = "gcc_sdcc2_apps_clk",
2092 .ops = &clk_ops_branch,
2093 CLK_INIT(gcc_sdcc2_apps_clk.c),
2094 },
2095};
2096
2097static struct branch_clk gcc_sdcc3_ahb_clk = {
2098 .cbcr_reg = SDCC3_AHB_CBCR,
2099 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002100 .base = &virt_bases[GCC_BASE],
2101 .c = {
2102 .dbg_name = "gcc_sdcc3_ahb_clk",
2103 .ops = &clk_ops_branch,
2104 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2105 },
2106};
2107
2108static struct branch_clk gcc_sdcc3_apps_clk = {
2109 .cbcr_reg = SDCC3_APPS_CBCR,
2110 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002111 .base = &virt_bases[GCC_BASE],
2112 .c = {
2113 .dbg_name = "gcc_sdcc3_apps_clk",
2114 .ops = &clk_ops_branch,
2115 CLK_INIT(gcc_sdcc3_apps_clk.c),
2116 },
2117};
2118
2119static struct branch_clk gcc_sdcc4_ahb_clk = {
2120 .cbcr_reg = SDCC4_AHB_CBCR,
2121 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002122 .base = &virt_bases[GCC_BASE],
2123 .c = {
2124 .dbg_name = "gcc_sdcc4_ahb_clk",
2125 .ops = &clk_ops_branch,
2126 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2127 },
2128};
2129
2130static struct branch_clk gcc_sdcc4_apps_clk = {
2131 .cbcr_reg = SDCC4_APPS_CBCR,
2132 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002133 .base = &virt_bases[GCC_BASE],
2134 .c = {
2135 .dbg_name = "gcc_sdcc4_apps_clk",
2136 .ops = &clk_ops_branch,
2137 CLK_INIT(gcc_sdcc4_apps_clk.c),
2138 },
2139};
2140
2141static struct branch_clk gcc_tsif_ahb_clk = {
2142 .cbcr_reg = TSIF_AHB_CBCR,
2143 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002144 .base = &virt_bases[GCC_BASE],
2145 .c = {
2146 .dbg_name = "gcc_tsif_ahb_clk",
2147 .ops = &clk_ops_branch,
2148 CLK_INIT(gcc_tsif_ahb_clk.c),
2149 },
2150};
2151
2152static struct branch_clk gcc_tsif_ref_clk = {
2153 .cbcr_reg = TSIF_REF_CBCR,
2154 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002155 .base = &virt_bases[GCC_BASE],
2156 .c = {
2157 .dbg_name = "gcc_tsif_ref_clk",
2158 .ops = &clk_ops_branch,
2159 CLK_INIT(gcc_tsif_ref_clk.c),
2160 },
2161};
2162
2163static struct branch_clk gcc_usb30_master_clk = {
2164 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002165 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002166 .parent = &usb30_master_clk_src.c,
2167 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002168 .base = &virt_bases[GCC_BASE],
2169 .c = {
2170 .dbg_name = "gcc_usb30_master_clk",
2171 .ops = &clk_ops_branch,
2172 CLK_INIT(gcc_usb30_master_clk.c),
2173 },
2174};
2175
2176static struct branch_clk gcc_usb30_mock_utmi_clk = {
2177 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
2178 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002179 .base = &virt_bases[GCC_BASE],
2180 .c = {
2181 .dbg_name = "gcc_usb30_mock_utmi_clk",
2182 .ops = &clk_ops_branch,
2183 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2184 },
2185};
2186
2187static struct branch_clk gcc_usb_hs_ahb_clk = {
2188 .cbcr_reg = USB_HS_AHB_CBCR,
2189 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002190 .base = &virt_bases[GCC_BASE],
2191 .c = {
2192 .dbg_name = "gcc_usb_hs_ahb_clk",
2193 .ops = &clk_ops_branch,
2194 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2195 },
2196};
2197
2198static struct branch_clk gcc_usb_hs_system_clk = {
2199 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002200 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002201 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002202 .base = &virt_bases[GCC_BASE],
2203 .c = {
2204 .dbg_name = "gcc_usb_hs_system_clk",
2205 .ops = &clk_ops_branch,
2206 CLK_INIT(gcc_usb_hs_system_clk.c),
2207 },
2208};
2209
2210static struct branch_clk gcc_usb_hsic_ahb_clk = {
2211 .cbcr_reg = USB_HSIC_AHB_CBCR,
2212 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002213 .base = &virt_bases[GCC_BASE],
2214 .c = {
2215 .dbg_name = "gcc_usb_hsic_ahb_clk",
2216 .ops = &clk_ops_branch,
2217 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2218 },
2219};
2220
2221static struct branch_clk gcc_usb_hsic_clk = {
2222 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002223 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002224 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002225 .base = &virt_bases[GCC_BASE],
2226 .c = {
2227 .dbg_name = "gcc_usb_hsic_clk",
2228 .ops = &clk_ops_branch,
2229 CLK_INIT(gcc_usb_hsic_clk.c),
2230 },
2231};
2232
2233static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2234 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
2235 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002236 .base = &virt_bases[GCC_BASE],
2237 .c = {
2238 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2239 .ops = &clk_ops_branch,
2240 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2241 },
2242};
2243
2244static struct branch_clk gcc_usb_hsic_system_clk = {
2245 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
2246 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002247 .base = &virt_bases[GCC_BASE],
2248 .c = {
2249 .dbg_name = "gcc_usb_hsic_system_clk",
2250 .ops = &clk_ops_branch,
2251 CLK_INIT(gcc_usb_hsic_system_clk.c),
2252 },
2253};
2254
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07002255struct branch_clk gcc_mmss_noc_cfg_ahb_clk = {
2256 .cbcr_reg = MMSS_NOC_CFG_AHB_CBCR,
2257 .has_sibling = 1,
2258 .base = &virt_bases[GCC_BASE],
2259 .c = {
2260 .dbg_name = "gcc_mmss_noc_cfg_ahb_clk",
2261 .ops = &clk_ops_branch,
2262 CLK_INIT(gcc_mmss_noc_cfg_ahb_clk.c),
2263 },
2264};
2265
2266struct branch_clk gcc_ocmem_noc_cfg_ahb_clk = {
2267 .cbcr_reg = OCMEM_NOC_CFG_AHB_CBCR,
2268 .has_sibling = 1,
2269 .base = &virt_bases[GCC_BASE],
2270 .c = {
2271 .dbg_name = "gcc_ocmem_noc_cfg_ahb_clk",
2272 .ops = &clk_ops_branch,
2273 CLK_INIT(gcc_ocmem_noc_cfg_ahb_clk.c),
2274 },
2275};
2276
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002277static struct branch_clk gcc_mss_cfg_ahb_clk = {
2278 .cbcr_reg = MSS_CFG_AHB_CBCR,
2279 .has_sibling = 1,
2280 .base = &virt_bases[GCC_BASE],
2281 .c = {
2282 .dbg_name = "gcc_mss_cfg_ahb_clk",
2283 .ops = &clk_ops_branch,
2284 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2285 },
2286};
2287
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002288static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002289 F_MM( 19200000, cxo, 1, 0, 0),
2290 F_MM(150000000, gpll0, 4, 0, 0),
2291 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutla20078652012-07-31 11:22:40 -07002292 F_MM(320000000, mmpll0, 2.5, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002293 F_MM(400000000, mmpll0, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002294 F_END
2295};
2296
2297static struct rcg_clk axi_clk_src = {
2298 .cmd_rcgr_reg = 0x5040,
2299 .set_rate = set_rate_hid,
2300 .freq_tbl = ftbl_mmss_axi_clk,
2301 .current_freq = &rcg_dummy_freq,
2302 .base = &virt_bases[MMSS_BASE],
2303 .c = {
2304 .dbg_name = "axi_clk_src",
2305 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002306 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
2307 HIGH, 320000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002308 CLK_INIT(axi_clk_src.c),
2309 },
2310};
2311
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002312static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2313 F_MM( 19200000, cxo, 1, 0, 0),
2314 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002315 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002316 F_MM(400000000, mmpll0, 2, 0, 0),
2317 F_END
2318};
2319
2320struct rcg_clk ocmemnoc_clk_src = {
2321 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2322 .set_rate = set_rate_hid,
2323 .freq_tbl = ftbl_ocmemnoc_clk,
2324 .current_freq = &rcg_dummy_freq,
2325 .base = &virt_bases[MMSS_BASE],
2326 .c = {
2327 .dbg_name = "ocmemnoc_clk_src",
2328 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002329 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002330 HIGH, 400000000),
2331 CLK_INIT(ocmemnoc_clk_src.c),
2332 },
2333};
2334
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002335static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2336 F_MM(100000000, gpll0, 6, 0, 0),
2337 F_MM(200000000, mmpll0, 4, 0, 0),
2338 F_END
2339};
2340
2341static struct rcg_clk csi0_clk_src = {
2342 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2343 .set_rate = set_rate_hid,
2344 .freq_tbl = ftbl_camss_csi0_3_clk,
2345 .current_freq = &rcg_dummy_freq,
2346 .base = &virt_bases[MMSS_BASE],
2347 .c = {
2348 .dbg_name = "csi0_clk_src",
2349 .ops = &clk_ops_rcg,
2350 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2351 CLK_INIT(csi0_clk_src.c),
2352 },
2353};
2354
2355static struct rcg_clk csi1_clk_src = {
2356 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2357 .set_rate = set_rate_hid,
2358 .freq_tbl = ftbl_camss_csi0_3_clk,
2359 .current_freq = &rcg_dummy_freq,
2360 .base = &virt_bases[MMSS_BASE],
2361 .c = {
2362 .dbg_name = "csi1_clk_src",
2363 .ops = &clk_ops_rcg,
2364 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2365 CLK_INIT(csi1_clk_src.c),
2366 },
2367};
2368
2369static struct rcg_clk csi2_clk_src = {
2370 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2371 .set_rate = set_rate_hid,
2372 .freq_tbl = ftbl_camss_csi0_3_clk,
2373 .current_freq = &rcg_dummy_freq,
2374 .base = &virt_bases[MMSS_BASE],
2375 .c = {
2376 .dbg_name = "csi2_clk_src",
2377 .ops = &clk_ops_rcg,
2378 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2379 CLK_INIT(csi2_clk_src.c),
2380 },
2381};
2382
2383static struct rcg_clk csi3_clk_src = {
2384 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2385 .set_rate = set_rate_hid,
2386 .freq_tbl = ftbl_camss_csi0_3_clk,
2387 .current_freq = &rcg_dummy_freq,
2388 .base = &virt_bases[MMSS_BASE],
2389 .c = {
2390 .dbg_name = "csi3_clk_src",
2391 .ops = &clk_ops_rcg,
2392 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2393 CLK_INIT(csi3_clk_src.c),
2394 },
2395};
2396
2397static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2398 F_MM( 37500000, gpll0, 16, 0, 0),
2399 F_MM( 50000000, gpll0, 12, 0, 0),
2400 F_MM( 60000000, gpll0, 10, 0, 0),
2401 F_MM( 80000000, gpll0, 7.5, 0, 0),
2402 F_MM(100000000, gpll0, 6, 0, 0),
2403 F_MM(109090000, gpll0, 5.5, 0, 0),
2404 F_MM(150000000, gpll0, 4, 0, 0),
2405 F_MM(200000000, gpll0, 3, 0, 0),
2406 F_MM(228570000, mmpll0, 3.5, 0, 0),
2407 F_MM(266670000, mmpll0, 3, 0, 0),
2408 F_MM(320000000, mmpll0, 2.5, 0, 0),
2409 F_END
2410};
2411
2412static struct rcg_clk vfe0_clk_src = {
2413 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2414 .set_rate = set_rate_hid,
2415 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2416 .current_freq = &rcg_dummy_freq,
2417 .base = &virt_bases[MMSS_BASE],
2418 .c = {
2419 .dbg_name = "vfe0_clk_src",
2420 .ops = &clk_ops_rcg,
2421 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2422 HIGH, 320000000),
2423 CLK_INIT(vfe0_clk_src.c),
2424 },
2425};
2426
2427static struct rcg_clk vfe1_clk_src = {
2428 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2429 .set_rate = set_rate_hid,
2430 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2431 .current_freq = &rcg_dummy_freq,
2432 .base = &virt_bases[MMSS_BASE],
2433 .c = {
2434 .dbg_name = "vfe1_clk_src",
2435 .ops = &clk_ops_rcg,
2436 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2437 HIGH, 320000000),
2438 CLK_INIT(vfe1_clk_src.c),
2439 },
2440};
2441
2442static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2443 F_MM( 37500000, gpll0, 16, 0, 0),
2444 F_MM( 60000000, gpll0, 10, 0, 0),
2445 F_MM( 75000000, gpll0, 8, 0, 0),
2446 F_MM( 85710000, gpll0, 7, 0, 0),
2447 F_MM(100000000, gpll0, 6, 0, 0),
2448 F_MM(133330000, mmpll0, 6, 0, 0),
2449 F_MM(160000000, mmpll0, 5, 0, 0),
2450 F_MM(200000000, mmpll0, 4, 0, 0),
2451 F_MM(266670000, mmpll0, 3, 0, 0),
2452 F_MM(320000000, mmpll0, 2.5, 0, 0),
2453 F_END
2454};
2455
2456static struct rcg_clk mdp_clk_src = {
2457 .cmd_rcgr_reg = MDP_CMD_RCGR,
2458 .set_rate = set_rate_hid,
2459 .freq_tbl = ftbl_mdss_mdp_clk,
2460 .current_freq = &rcg_dummy_freq,
2461 .base = &virt_bases[MMSS_BASE],
2462 .c = {
2463 .dbg_name = "mdp_clk_src",
2464 .ops = &clk_ops_rcg,
2465 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2466 HIGH, 320000000),
2467 CLK_INIT(mdp_clk_src.c),
2468 },
2469};
2470
2471static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2472 F_MM(19200000, cxo, 1, 0, 0),
2473 F_END
2474};
2475
2476static struct rcg_clk cci_clk_src = {
2477 .cmd_rcgr_reg = CCI_CMD_RCGR,
2478 .set_rate = set_rate_hid,
2479 .freq_tbl = ftbl_camss_cci_cci_clk,
2480 .current_freq = &rcg_dummy_freq,
2481 .base = &virt_bases[MMSS_BASE],
2482 .c = {
2483 .dbg_name = "cci_clk_src",
2484 .ops = &clk_ops_rcg,
2485 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2486 CLK_INIT(cci_clk_src.c),
2487 },
2488};
2489
2490static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2491 F_MM( 10000, cxo, 16, 1, 120),
2492 F_MM( 20000, cxo, 16, 1, 50),
2493 F_MM( 6000000, gpll0, 10, 1, 10),
2494 F_MM(12000000, gpll0, 10, 1, 5),
2495 F_MM(13000000, gpll0, 10, 13, 60),
2496 F_MM(24000000, gpll0, 5, 1, 5),
2497 F_END
2498};
2499
2500static struct rcg_clk mmss_gp0_clk_src = {
2501 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2502 .set_rate = set_rate_mnd,
2503 .freq_tbl = ftbl_camss_gp0_1_clk,
2504 .current_freq = &rcg_dummy_freq,
2505 .base = &virt_bases[MMSS_BASE],
2506 .c = {
2507 .dbg_name = "mmss_gp0_clk_src",
2508 .ops = &clk_ops_rcg_mnd,
2509 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2510 CLK_INIT(mmss_gp0_clk_src.c),
2511 },
2512};
2513
2514static struct rcg_clk mmss_gp1_clk_src = {
2515 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2516 .set_rate = set_rate_mnd,
2517 .freq_tbl = ftbl_camss_gp0_1_clk,
2518 .current_freq = &rcg_dummy_freq,
2519 .base = &virt_bases[MMSS_BASE],
2520 .c = {
2521 .dbg_name = "mmss_gp1_clk_src",
2522 .ops = &clk_ops_rcg_mnd,
2523 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2524 CLK_INIT(mmss_gp1_clk_src.c),
2525 },
2526};
2527
2528static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2529 F_MM( 75000000, gpll0, 8, 0, 0),
2530 F_MM(150000000, gpll0, 4, 0, 0),
2531 F_MM(200000000, gpll0, 3, 0, 0),
2532 F_MM(228570000, mmpll0, 3.5, 0, 0),
2533 F_MM(266670000, mmpll0, 3, 0, 0),
2534 F_MM(320000000, mmpll0, 2.5, 0, 0),
2535 F_END
2536};
2537
2538static struct rcg_clk jpeg0_clk_src = {
2539 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2540 .set_rate = set_rate_hid,
2541 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2542 .current_freq = &rcg_dummy_freq,
2543 .base = &virt_bases[MMSS_BASE],
2544 .c = {
2545 .dbg_name = "jpeg0_clk_src",
2546 .ops = &clk_ops_rcg,
2547 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2548 HIGH, 320000000),
2549 CLK_INIT(jpeg0_clk_src.c),
2550 },
2551};
2552
2553static struct rcg_clk jpeg1_clk_src = {
2554 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2555 .set_rate = set_rate_hid,
2556 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2557 .current_freq = &rcg_dummy_freq,
2558 .base = &virt_bases[MMSS_BASE],
2559 .c = {
2560 .dbg_name = "jpeg1_clk_src",
2561 .ops = &clk_ops_rcg,
2562 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2563 HIGH, 320000000),
2564 CLK_INIT(jpeg1_clk_src.c),
2565 },
2566};
2567
2568static struct rcg_clk jpeg2_clk_src = {
2569 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2570 .set_rate = set_rate_hid,
2571 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2572 .current_freq = &rcg_dummy_freq,
2573 .base = &virt_bases[MMSS_BASE],
2574 .c = {
2575 .dbg_name = "jpeg2_clk_src",
2576 .ops = &clk_ops_rcg,
2577 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2578 HIGH, 320000000),
2579 CLK_INIT(jpeg2_clk_src.c),
2580 },
2581};
2582
2583static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
2584 F_MM(66670000, gpll0, 9, 0, 0),
2585 F_END
2586};
2587
2588static struct rcg_clk mclk0_clk_src = {
2589 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2590 .set_rate = set_rate_hid,
2591 .freq_tbl = ftbl_camss_mclk0_3_clk,
2592 .current_freq = &rcg_dummy_freq,
2593 .base = &virt_bases[MMSS_BASE],
2594 .c = {
2595 .dbg_name = "mclk0_clk_src",
2596 .ops = &clk_ops_rcg,
2597 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2598 CLK_INIT(mclk0_clk_src.c),
2599 },
2600};
2601
2602static struct rcg_clk mclk1_clk_src = {
2603 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2604 .set_rate = set_rate_hid,
2605 .freq_tbl = ftbl_camss_mclk0_3_clk,
2606 .current_freq = &rcg_dummy_freq,
2607 .base = &virt_bases[MMSS_BASE],
2608 .c = {
2609 .dbg_name = "mclk1_clk_src",
2610 .ops = &clk_ops_rcg,
2611 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2612 CLK_INIT(mclk1_clk_src.c),
2613 },
2614};
2615
2616static struct rcg_clk mclk2_clk_src = {
2617 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2618 .set_rate = set_rate_hid,
2619 .freq_tbl = ftbl_camss_mclk0_3_clk,
2620 .current_freq = &rcg_dummy_freq,
2621 .base = &virt_bases[MMSS_BASE],
2622 .c = {
2623 .dbg_name = "mclk2_clk_src",
2624 .ops = &clk_ops_rcg,
2625 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2626 CLK_INIT(mclk2_clk_src.c),
2627 },
2628};
2629
2630static struct rcg_clk mclk3_clk_src = {
2631 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2632 .set_rate = set_rate_hid,
2633 .freq_tbl = ftbl_camss_mclk0_3_clk,
2634 .current_freq = &rcg_dummy_freq,
2635 .base = &virt_bases[MMSS_BASE],
2636 .c = {
2637 .dbg_name = "mclk3_clk_src",
2638 .ops = &clk_ops_rcg,
2639 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2640 CLK_INIT(mclk3_clk_src.c),
2641 },
2642};
2643
2644static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2645 F_MM(100000000, gpll0, 6, 0, 0),
2646 F_MM(200000000, mmpll0, 4, 0, 0),
2647 F_END
2648};
2649
2650static struct rcg_clk csi0phytimer_clk_src = {
2651 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2652 .set_rate = set_rate_hid,
2653 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2654 .current_freq = &rcg_dummy_freq,
2655 .base = &virt_bases[MMSS_BASE],
2656 .c = {
2657 .dbg_name = "csi0phytimer_clk_src",
2658 .ops = &clk_ops_rcg,
2659 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2660 CLK_INIT(csi0phytimer_clk_src.c),
2661 },
2662};
2663
2664static struct rcg_clk csi1phytimer_clk_src = {
2665 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2666 .set_rate = set_rate_hid,
2667 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2668 .current_freq = &rcg_dummy_freq,
2669 .base = &virt_bases[MMSS_BASE],
2670 .c = {
2671 .dbg_name = "csi1phytimer_clk_src",
2672 .ops = &clk_ops_rcg,
2673 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2674 CLK_INIT(csi1phytimer_clk_src.c),
2675 },
2676};
2677
2678static struct rcg_clk csi2phytimer_clk_src = {
2679 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2680 .set_rate = set_rate_hid,
2681 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2682 .current_freq = &rcg_dummy_freq,
2683 .base = &virt_bases[MMSS_BASE],
2684 .c = {
2685 .dbg_name = "csi2phytimer_clk_src",
2686 .ops = &clk_ops_rcg,
2687 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2688 CLK_INIT(csi2phytimer_clk_src.c),
2689 },
2690};
2691
2692static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2693 F_MM(150000000, gpll0, 4, 0, 0),
2694 F_MM(266670000, mmpll0, 3, 0, 0),
2695 F_MM(320000000, mmpll0, 2.5, 0, 0),
2696 F_END
2697};
2698
2699static struct rcg_clk cpp_clk_src = {
2700 .cmd_rcgr_reg = CPP_CMD_RCGR,
2701 .set_rate = set_rate_hid,
2702 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2703 .current_freq = &rcg_dummy_freq,
2704 .base = &virt_bases[MMSS_BASE],
2705 .c = {
2706 .dbg_name = "cpp_clk_src",
2707 .ops = &clk_ops_rcg,
2708 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2709 HIGH, 320000000),
2710 CLK_INIT(cpp_clk_src.c),
2711 },
2712};
2713
2714static struct clk_freq_tbl ftbl_mdss_byte0_1_clk[] = {
2715 F_MDSS( 93750000, dsipll_750, 8, 0, 0),
2716 F_MDSS(187500000, dsipll_750, 4, 0, 0),
2717 F_END
2718};
2719
2720static struct rcg_clk byte0_clk_src = {
2721 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
2722 .set_rate = set_rate_hid,
2723 .freq_tbl = ftbl_mdss_byte0_1_clk,
2724 .current_freq = &rcg_dummy_freq,
2725 .base = &virt_bases[MMSS_BASE],
2726 .c = {
2727 .dbg_name = "byte0_clk_src",
2728 .ops = &clk_ops_rcg,
2729 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2730 HIGH, 188000000),
2731 CLK_INIT(byte0_clk_src.c),
2732 },
2733};
2734
2735static struct rcg_clk byte1_clk_src = {
2736 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
2737 .set_rate = set_rate_hid,
2738 .freq_tbl = ftbl_mdss_byte0_1_clk,
2739 .current_freq = &rcg_dummy_freq,
2740 .base = &virt_bases[MMSS_BASE],
2741 .c = {
2742 .dbg_name = "byte1_clk_src",
2743 .ops = &clk_ops_rcg,
2744 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2745 HIGH, 188000000),
2746 CLK_INIT(byte1_clk_src.c),
2747 },
2748};
2749
2750static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
2751 F_MM(19200000, cxo, 1, 0, 0),
2752 F_END
2753};
2754
2755static struct rcg_clk edpaux_clk_src = {
2756 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
2757 .set_rate = set_rate_hid,
2758 .freq_tbl = ftbl_mdss_edpaux_clk,
2759 .current_freq = &rcg_dummy_freq,
2760 .base = &virt_bases[MMSS_BASE],
2761 .c = {
2762 .dbg_name = "edpaux_clk_src",
2763 .ops = &clk_ops_rcg,
2764 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2765 CLK_INIT(edpaux_clk_src.c),
2766 },
2767};
2768
2769static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
2770 F_MDSS(135000000, edppll_270, 2, 0, 0),
2771 F_MDSS(270000000, edppll_270, 11, 0, 0),
2772 F_END
2773};
2774
2775static struct rcg_clk edplink_clk_src = {
2776 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
2777 .set_rate = set_rate_hid,
2778 .freq_tbl = ftbl_mdss_edplink_clk,
2779 .current_freq = &rcg_dummy_freq,
2780 .base = &virt_bases[MMSS_BASE],
2781 .c = {
2782 .dbg_name = "edplink_clk_src",
2783 .ops = &clk_ops_rcg,
2784 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
2785 CLK_INIT(edplink_clk_src.c),
2786 },
2787};
2788
2789static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
2790 F_MDSS(175000000, edppll_350, 2, 0, 0),
2791 F_MDSS(350000000, edppll_350, 11, 0, 0),
2792 F_END
2793};
2794
2795static struct rcg_clk edppixel_clk_src = {
2796 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
2797 .set_rate = set_rate_mnd,
2798 .freq_tbl = ftbl_mdss_edppixel_clk,
2799 .current_freq = &rcg_dummy_freq,
2800 .base = &virt_bases[MMSS_BASE],
2801 .c = {
2802 .dbg_name = "edppixel_clk_src",
2803 .ops = &clk_ops_rcg_mnd,
2804 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
2805 CLK_INIT(edppixel_clk_src.c),
2806 },
2807};
2808
2809static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
2810 F_MM(19200000, cxo, 1, 0, 0),
2811 F_END
2812};
2813
2814static struct rcg_clk esc0_clk_src = {
2815 .cmd_rcgr_reg = ESC0_CMD_RCGR,
2816 .set_rate = set_rate_hid,
2817 .freq_tbl = ftbl_mdss_esc0_1_clk,
2818 .current_freq = &rcg_dummy_freq,
2819 .base = &virt_bases[MMSS_BASE],
2820 .c = {
2821 .dbg_name = "esc0_clk_src",
2822 .ops = &clk_ops_rcg,
2823 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2824 CLK_INIT(esc0_clk_src.c),
2825 },
2826};
2827
2828static struct rcg_clk esc1_clk_src = {
2829 .cmd_rcgr_reg = ESC1_CMD_RCGR,
2830 .set_rate = set_rate_hid,
2831 .freq_tbl = ftbl_mdss_esc0_1_clk,
2832 .current_freq = &rcg_dummy_freq,
2833 .base = &virt_bases[MMSS_BASE],
2834 .c = {
2835 .dbg_name = "esc1_clk_src",
2836 .ops = &clk_ops_rcg,
2837 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2838 CLK_INIT(esc1_clk_src.c),
2839 },
2840};
2841
2842static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
2843 F_MDSS(148500000, hdmipll_297, 2, 0, 0),
2844 F_END
2845};
2846
2847static struct rcg_clk extpclk_clk_src = {
2848 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
2849 .set_rate = set_rate_hid,
2850 .freq_tbl = ftbl_mdss_extpclk_clk,
2851 .current_freq = &rcg_dummy_freq,
2852 .base = &virt_bases[MMSS_BASE],
2853 .c = {
2854 .dbg_name = "extpclk_clk_src",
2855 .ops = &clk_ops_rcg,
2856 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
2857 CLK_INIT(extpclk_clk_src.c),
2858 },
2859};
2860
2861static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
2862 F_MDSS(19200000, cxo, 1, 0, 0),
2863 F_END
2864};
2865
2866static struct rcg_clk hdmi_clk_src = {
2867 .cmd_rcgr_reg = HDMI_CMD_RCGR,
2868 .set_rate = set_rate_hid,
2869 .freq_tbl = ftbl_mdss_hdmi_clk,
2870 .current_freq = &rcg_dummy_freq,
2871 .base = &virt_bases[MMSS_BASE],
2872 .c = {
2873 .dbg_name = "hdmi_clk_src",
2874 .ops = &clk_ops_rcg,
2875 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2876 CLK_INIT(hdmi_clk_src.c),
2877 },
2878};
2879
2880static struct clk_freq_tbl ftbl_mdss_pclk0_1_clk[] = {
2881 F_MDSS(125000000, dsipll_250, 2, 0, 0),
2882 F_MDSS(250000000, dsipll_250, 1, 0, 0),
2883 F_END
2884};
2885
2886static struct rcg_clk pclk0_clk_src = {
2887 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
2888 .set_rate = set_rate_mnd,
2889 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2890 .current_freq = &rcg_dummy_freq,
2891 .base = &virt_bases[MMSS_BASE],
2892 .c = {
2893 .dbg_name = "pclk0_clk_src",
2894 .ops = &clk_ops_rcg_mnd,
2895 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2896 CLK_INIT(pclk0_clk_src.c),
2897 },
2898};
2899
2900static struct rcg_clk pclk1_clk_src = {
2901 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
2902 .set_rate = set_rate_mnd,
2903 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2904 .current_freq = &rcg_dummy_freq,
2905 .base = &virt_bases[MMSS_BASE],
2906 .c = {
2907 .dbg_name = "pclk1_clk_src",
2908 .ops = &clk_ops_rcg_mnd,
2909 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2910 CLK_INIT(pclk1_clk_src.c),
2911 },
2912};
2913
2914static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
2915 F_MDSS(19200000, cxo, 1, 0, 0),
2916 F_END
2917};
2918
2919static struct rcg_clk vsync_clk_src = {
2920 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
2921 .set_rate = set_rate_hid,
2922 .freq_tbl = ftbl_mdss_vsync_clk,
2923 .current_freq = &rcg_dummy_freq,
2924 .base = &virt_bases[MMSS_BASE],
2925 .c = {
2926 .dbg_name = "vsync_clk_src",
2927 .ops = &clk_ops_rcg,
2928 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2929 CLK_INIT(vsync_clk_src.c),
2930 },
2931};
2932
2933static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
2934 F_MM( 50000000, gpll0, 12, 0, 0),
2935 F_MM(100000000, gpll0, 6, 0, 0),
2936 F_MM(133330000, mmpll0, 6, 0, 0),
2937 F_MM(200000000, mmpll0, 4, 0, 0),
2938 F_MM(266670000, mmpll0, 3, 0, 0),
2939 F_MM(410000000, mmpll3, 2, 0, 0),
2940 F_END
2941};
2942
2943static struct rcg_clk vcodec0_clk_src = {
2944 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
2945 .set_rate = set_rate_mnd,
2946 .freq_tbl = ftbl_venus0_vcodec0_clk,
2947 .current_freq = &rcg_dummy_freq,
2948 .base = &virt_bases[MMSS_BASE],
2949 .c = {
2950 .dbg_name = "vcodec0_clk_src",
2951 .ops = &clk_ops_rcg_mnd,
2952 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2953 HIGH, 410000000),
2954 CLK_INIT(vcodec0_clk_src.c),
2955 },
2956};
2957
2958static struct branch_clk camss_cci_cci_ahb_clk = {
2959 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002960 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002961 .base = &virt_bases[MMSS_BASE],
2962 .c = {
2963 .dbg_name = "camss_cci_cci_ahb_clk",
2964 .ops = &clk_ops_branch,
2965 CLK_INIT(camss_cci_cci_ahb_clk.c),
2966 },
2967};
2968
2969static struct branch_clk camss_cci_cci_clk = {
2970 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
2971 .parent = &cci_clk_src.c,
2972 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002973 .base = &virt_bases[MMSS_BASE],
2974 .c = {
2975 .dbg_name = "camss_cci_cci_clk",
2976 .ops = &clk_ops_branch,
2977 CLK_INIT(camss_cci_cci_clk.c),
2978 },
2979};
2980
2981static struct branch_clk camss_csi0_ahb_clk = {
2982 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002983 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002984 .base = &virt_bases[MMSS_BASE],
2985 .c = {
2986 .dbg_name = "camss_csi0_ahb_clk",
2987 .ops = &clk_ops_branch,
2988 CLK_INIT(camss_csi0_ahb_clk.c),
2989 },
2990};
2991
2992static struct branch_clk camss_csi0_clk = {
2993 .cbcr_reg = CAMSS_CSI0_CBCR,
2994 .parent = &csi0_clk_src.c,
2995 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002996 .base = &virt_bases[MMSS_BASE],
2997 .c = {
2998 .dbg_name = "camss_csi0_clk",
2999 .ops = &clk_ops_branch,
3000 CLK_INIT(camss_csi0_clk.c),
3001 },
3002};
3003
3004static struct branch_clk camss_csi0phy_clk = {
3005 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
3006 .parent = &csi0_clk_src.c,
3007 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003008 .base = &virt_bases[MMSS_BASE],
3009 .c = {
3010 .dbg_name = "camss_csi0phy_clk",
3011 .ops = &clk_ops_branch,
3012 CLK_INIT(camss_csi0phy_clk.c),
3013 },
3014};
3015
3016static struct branch_clk camss_csi0pix_clk = {
3017 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
3018 .parent = &csi0_clk_src.c,
3019 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003020 .base = &virt_bases[MMSS_BASE],
3021 .c = {
3022 .dbg_name = "camss_csi0pix_clk",
3023 .ops = &clk_ops_branch,
3024 CLK_INIT(camss_csi0pix_clk.c),
3025 },
3026};
3027
3028static struct branch_clk camss_csi0rdi_clk = {
3029 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
3030 .parent = &csi0_clk_src.c,
3031 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003032 .base = &virt_bases[MMSS_BASE],
3033 .c = {
3034 .dbg_name = "camss_csi0rdi_clk",
3035 .ops = &clk_ops_branch,
3036 CLK_INIT(camss_csi0rdi_clk.c),
3037 },
3038};
3039
3040static struct branch_clk camss_csi1_ahb_clk = {
3041 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003042 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003043 .base = &virt_bases[MMSS_BASE],
3044 .c = {
3045 .dbg_name = "camss_csi1_ahb_clk",
3046 .ops = &clk_ops_branch,
3047 CLK_INIT(camss_csi1_ahb_clk.c),
3048 },
3049};
3050
3051static struct branch_clk camss_csi1_clk = {
3052 .cbcr_reg = CAMSS_CSI1_CBCR,
3053 .parent = &csi1_clk_src.c,
3054 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003055 .base = &virt_bases[MMSS_BASE],
3056 .c = {
3057 .dbg_name = "camss_csi1_clk",
3058 .ops = &clk_ops_branch,
3059 CLK_INIT(camss_csi1_clk.c),
3060 },
3061};
3062
3063static struct branch_clk camss_csi1phy_clk = {
3064 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
3065 .parent = &csi1_clk_src.c,
3066 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003067 .base = &virt_bases[MMSS_BASE],
3068 .c = {
3069 .dbg_name = "camss_csi1phy_clk",
3070 .ops = &clk_ops_branch,
3071 CLK_INIT(camss_csi1phy_clk.c),
3072 },
3073};
3074
3075static struct branch_clk camss_csi1pix_clk = {
3076 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
3077 .parent = &csi1_clk_src.c,
3078 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003079 .base = &virt_bases[MMSS_BASE],
3080 .c = {
3081 .dbg_name = "camss_csi1pix_clk",
3082 .ops = &clk_ops_branch,
3083 CLK_INIT(camss_csi1pix_clk.c),
3084 },
3085};
3086
3087static struct branch_clk camss_csi1rdi_clk = {
3088 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
3089 .parent = &csi1_clk_src.c,
3090 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003091 .base = &virt_bases[MMSS_BASE],
3092 .c = {
3093 .dbg_name = "camss_csi1rdi_clk",
3094 .ops = &clk_ops_branch,
3095 CLK_INIT(camss_csi1rdi_clk.c),
3096 },
3097};
3098
3099static struct branch_clk camss_csi2_ahb_clk = {
3100 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003101 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003102 .base = &virt_bases[MMSS_BASE],
3103 .c = {
3104 .dbg_name = "camss_csi2_ahb_clk",
3105 .ops = &clk_ops_branch,
3106 CLK_INIT(camss_csi2_ahb_clk.c),
3107 },
3108};
3109
3110static struct branch_clk camss_csi2_clk = {
3111 .cbcr_reg = CAMSS_CSI2_CBCR,
3112 .parent = &csi2_clk_src.c,
3113 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003114 .base = &virt_bases[MMSS_BASE],
3115 .c = {
3116 .dbg_name = "camss_csi2_clk",
3117 .ops = &clk_ops_branch,
3118 CLK_INIT(camss_csi2_clk.c),
3119 },
3120};
3121
3122static struct branch_clk camss_csi2phy_clk = {
3123 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
3124 .parent = &csi2_clk_src.c,
3125 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003126 .base = &virt_bases[MMSS_BASE],
3127 .c = {
3128 .dbg_name = "camss_csi2phy_clk",
3129 .ops = &clk_ops_branch,
3130 CLK_INIT(camss_csi2phy_clk.c),
3131 },
3132};
3133
3134static struct branch_clk camss_csi2pix_clk = {
3135 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
3136 .parent = &csi2_clk_src.c,
3137 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003138 .base = &virt_bases[MMSS_BASE],
3139 .c = {
3140 .dbg_name = "camss_csi2pix_clk",
3141 .ops = &clk_ops_branch,
3142 CLK_INIT(camss_csi2pix_clk.c),
3143 },
3144};
3145
3146static struct branch_clk camss_csi2rdi_clk = {
3147 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
3148 .parent = &csi2_clk_src.c,
3149 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003150 .base = &virt_bases[MMSS_BASE],
3151 .c = {
3152 .dbg_name = "camss_csi2rdi_clk",
3153 .ops = &clk_ops_branch,
3154 CLK_INIT(camss_csi2rdi_clk.c),
3155 },
3156};
3157
3158static struct branch_clk camss_csi3_ahb_clk = {
3159 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003160 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003161 .base = &virt_bases[MMSS_BASE],
3162 .c = {
3163 .dbg_name = "camss_csi3_ahb_clk",
3164 .ops = &clk_ops_branch,
3165 CLK_INIT(camss_csi3_ahb_clk.c),
3166 },
3167};
3168
3169static struct branch_clk camss_csi3_clk = {
3170 .cbcr_reg = CAMSS_CSI3_CBCR,
3171 .parent = &csi3_clk_src.c,
3172 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003173 .base = &virt_bases[MMSS_BASE],
3174 .c = {
3175 .dbg_name = "camss_csi3_clk",
3176 .ops = &clk_ops_branch,
3177 CLK_INIT(camss_csi3_clk.c),
3178 },
3179};
3180
3181static struct branch_clk camss_csi3phy_clk = {
3182 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
3183 .parent = &csi3_clk_src.c,
3184 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003185 .base = &virt_bases[MMSS_BASE],
3186 .c = {
3187 .dbg_name = "camss_csi3phy_clk",
3188 .ops = &clk_ops_branch,
3189 CLK_INIT(camss_csi3phy_clk.c),
3190 },
3191};
3192
3193static struct branch_clk camss_csi3pix_clk = {
3194 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
3195 .parent = &csi3_clk_src.c,
3196 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003197 .base = &virt_bases[MMSS_BASE],
3198 .c = {
3199 .dbg_name = "camss_csi3pix_clk",
3200 .ops = &clk_ops_branch,
3201 CLK_INIT(camss_csi3pix_clk.c),
3202 },
3203};
3204
3205static struct branch_clk camss_csi3rdi_clk = {
3206 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
3207 .parent = &csi3_clk_src.c,
3208 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003209 .base = &virt_bases[MMSS_BASE],
3210 .c = {
3211 .dbg_name = "camss_csi3rdi_clk",
3212 .ops = &clk_ops_branch,
3213 CLK_INIT(camss_csi3rdi_clk.c),
3214 },
3215};
3216
3217static struct branch_clk camss_csi_vfe0_clk = {
3218 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
3219 .parent = &vfe0_clk_src.c,
3220 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003221 .base = &virt_bases[MMSS_BASE],
3222 .c = {
3223 .dbg_name = "camss_csi_vfe0_clk",
3224 .ops = &clk_ops_branch,
3225 CLK_INIT(camss_csi_vfe0_clk.c),
3226 },
3227};
3228
3229static struct branch_clk camss_csi_vfe1_clk = {
3230 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
3231 .parent = &vfe1_clk_src.c,
3232 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003233 .base = &virt_bases[MMSS_BASE],
3234 .c = {
3235 .dbg_name = "camss_csi_vfe1_clk",
3236 .ops = &clk_ops_branch,
3237 CLK_INIT(camss_csi_vfe1_clk.c),
3238 },
3239};
3240
3241static struct branch_clk camss_gp0_clk = {
3242 .cbcr_reg = CAMSS_GP0_CBCR,
3243 .parent = &mmss_gp0_clk_src.c,
3244 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003245 .base = &virt_bases[MMSS_BASE],
3246 .c = {
3247 .dbg_name = "camss_gp0_clk",
3248 .ops = &clk_ops_branch,
3249 CLK_INIT(camss_gp0_clk.c),
3250 },
3251};
3252
3253static struct branch_clk camss_gp1_clk = {
3254 .cbcr_reg = CAMSS_GP1_CBCR,
3255 .parent = &mmss_gp1_clk_src.c,
3256 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003257 .base = &virt_bases[MMSS_BASE],
3258 .c = {
3259 .dbg_name = "camss_gp1_clk",
3260 .ops = &clk_ops_branch,
3261 CLK_INIT(camss_gp1_clk.c),
3262 },
3263};
3264
3265static struct branch_clk camss_ispif_ahb_clk = {
3266 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003267 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003268 .base = &virt_bases[MMSS_BASE],
3269 .c = {
3270 .dbg_name = "camss_ispif_ahb_clk",
3271 .ops = &clk_ops_branch,
3272 CLK_INIT(camss_ispif_ahb_clk.c),
3273 },
3274};
3275
3276static struct branch_clk camss_jpeg_jpeg0_clk = {
3277 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
3278 .parent = &jpeg0_clk_src.c,
3279 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003280 .base = &virt_bases[MMSS_BASE],
3281 .c = {
3282 .dbg_name = "camss_jpeg_jpeg0_clk",
3283 .ops = &clk_ops_branch,
3284 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3285 },
3286};
3287
3288static struct branch_clk camss_jpeg_jpeg1_clk = {
3289 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
3290 .parent = &jpeg1_clk_src.c,
3291 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003292 .base = &virt_bases[MMSS_BASE],
3293 .c = {
3294 .dbg_name = "camss_jpeg_jpeg1_clk",
3295 .ops = &clk_ops_branch,
3296 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3297 },
3298};
3299
3300static struct branch_clk camss_jpeg_jpeg2_clk = {
3301 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
3302 .parent = &jpeg2_clk_src.c,
3303 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003304 .base = &virt_bases[MMSS_BASE],
3305 .c = {
3306 .dbg_name = "camss_jpeg_jpeg2_clk",
3307 .ops = &clk_ops_branch,
3308 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3309 },
3310};
3311
3312static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3313 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003314 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003315 .base = &virt_bases[MMSS_BASE],
3316 .c = {
3317 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3318 .ops = &clk_ops_branch,
3319 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3320 },
3321};
3322
3323static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3324 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
3325 .parent = &axi_clk_src.c,
3326 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003327 .base = &virt_bases[MMSS_BASE],
3328 .c = {
3329 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3330 .ops = &clk_ops_branch,
3331 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3332 },
3333};
3334
3335static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3336 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003337 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003338 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003339 .base = &virt_bases[MMSS_BASE],
3340 .c = {
3341 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3342 .ops = &clk_ops_branch,
3343 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3344 },
3345};
3346
3347static struct branch_clk camss_mclk0_clk = {
3348 .cbcr_reg = CAMSS_MCLK0_CBCR,
3349 .parent = &mclk0_clk_src.c,
3350 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003351 .base = &virt_bases[MMSS_BASE],
3352 .c = {
3353 .dbg_name = "camss_mclk0_clk",
3354 .ops = &clk_ops_branch,
3355 CLK_INIT(camss_mclk0_clk.c),
3356 },
3357};
3358
3359static struct branch_clk camss_mclk1_clk = {
3360 .cbcr_reg = CAMSS_MCLK1_CBCR,
3361 .parent = &mclk1_clk_src.c,
3362 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003363 .base = &virt_bases[MMSS_BASE],
3364 .c = {
3365 .dbg_name = "camss_mclk1_clk",
3366 .ops = &clk_ops_branch,
3367 CLK_INIT(camss_mclk1_clk.c),
3368 },
3369};
3370
3371static struct branch_clk camss_mclk2_clk = {
3372 .cbcr_reg = CAMSS_MCLK2_CBCR,
3373 .parent = &mclk2_clk_src.c,
3374 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003375 .base = &virt_bases[MMSS_BASE],
3376 .c = {
3377 .dbg_name = "camss_mclk2_clk",
3378 .ops = &clk_ops_branch,
3379 CLK_INIT(camss_mclk2_clk.c),
3380 },
3381};
3382
3383static struct branch_clk camss_mclk3_clk = {
3384 .cbcr_reg = CAMSS_MCLK3_CBCR,
3385 .parent = &mclk3_clk_src.c,
3386 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003387 .base = &virt_bases[MMSS_BASE],
3388 .c = {
3389 .dbg_name = "camss_mclk3_clk",
3390 .ops = &clk_ops_branch,
3391 CLK_INIT(camss_mclk3_clk.c),
3392 },
3393};
3394
3395static struct branch_clk camss_micro_ahb_clk = {
3396 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003397 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003398 .base = &virt_bases[MMSS_BASE],
3399 .c = {
3400 .dbg_name = "camss_micro_ahb_clk",
3401 .ops = &clk_ops_branch,
3402 CLK_INIT(camss_micro_ahb_clk.c),
3403 },
3404};
3405
3406static struct branch_clk camss_phy0_csi0phytimer_clk = {
3407 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
3408 .parent = &csi0phytimer_clk_src.c,
3409 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003410 .base = &virt_bases[MMSS_BASE],
3411 .c = {
3412 .dbg_name = "camss_phy0_csi0phytimer_clk",
3413 .ops = &clk_ops_branch,
3414 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3415 },
3416};
3417
3418static struct branch_clk camss_phy1_csi1phytimer_clk = {
3419 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
3420 .parent = &csi1phytimer_clk_src.c,
3421 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003422 .base = &virt_bases[MMSS_BASE],
3423 .c = {
3424 .dbg_name = "camss_phy1_csi1phytimer_clk",
3425 .ops = &clk_ops_branch,
3426 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3427 },
3428};
3429
3430static struct branch_clk camss_phy2_csi2phytimer_clk = {
3431 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
3432 .parent = &csi2phytimer_clk_src.c,
3433 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003434 .base = &virt_bases[MMSS_BASE],
3435 .c = {
3436 .dbg_name = "camss_phy2_csi2phytimer_clk",
3437 .ops = &clk_ops_branch,
3438 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3439 },
3440};
3441
3442static struct branch_clk camss_top_ahb_clk = {
3443 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003444 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003445 .base = &virt_bases[MMSS_BASE],
3446 .c = {
3447 .dbg_name = "camss_top_ahb_clk",
3448 .ops = &clk_ops_branch,
3449 CLK_INIT(camss_top_ahb_clk.c),
3450 },
3451};
3452
3453static struct branch_clk camss_vfe_cpp_ahb_clk = {
3454 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003455 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003456 .base = &virt_bases[MMSS_BASE],
3457 .c = {
3458 .dbg_name = "camss_vfe_cpp_ahb_clk",
3459 .ops = &clk_ops_branch,
3460 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3461 },
3462};
3463
3464static struct branch_clk camss_vfe_cpp_clk = {
3465 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
3466 .parent = &cpp_clk_src.c,
3467 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003468 .base = &virt_bases[MMSS_BASE],
3469 .c = {
3470 .dbg_name = "camss_vfe_cpp_clk",
3471 .ops = &clk_ops_branch,
3472 CLK_INIT(camss_vfe_cpp_clk.c),
3473 },
3474};
3475
3476static struct branch_clk camss_vfe_vfe0_clk = {
3477 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
3478 .parent = &vfe0_clk_src.c,
3479 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003480 .base = &virt_bases[MMSS_BASE],
3481 .c = {
3482 .dbg_name = "camss_vfe_vfe0_clk",
3483 .ops = &clk_ops_branch,
3484 CLK_INIT(camss_vfe_vfe0_clk.c),
3485 },
3486};
3487
3488static struct branch_clk camss_vfe_vfe1_clk = {
3489 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
3490 .parent = &vfe1_clk_src.c,
3491 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003492 .base = &virt_bases[MMSS_BASE],
3493 .c = {
3494 .dbg_name = "camss_vfe_vfe1_clk",
3495 .ops = &clk_ops_branch,
3496 CLK_INIT(camss_vfe_vfe1_clk.c),
3497 },
3498};
3499
3500static struct branch_clk camss_vfe_vfe_ahb_clk = {
3501 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003502 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003503 .base = &virt_bases[MMSS_BASE],
3504 .c = {
3505 .dbg_name = "camss_vfe_vfe_ahb_clk",
3506 .ops = &clk_ops_branch,
3507 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3508 },
3509};
3510
3511static struct branch_clk camss_vfe_vfe_axi_clk = {
3512 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
3513 .parent = &axi_clk_src.c,
3514 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003515 .base = &virt_bases[MMSS_BASE],
3516 .c = {
3517 .dbg_name = "camss_vfe_vfe_axi_clk",
3518 .ops = &clk_ops_branch,
3519 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3520 },
3521};
3522
3523static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3524 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003525 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003526 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003527 .base = &virt_bases[MMSS_BASE],
3528 .c = {
3529 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3530 .ops = &clk_ops_branch,
3531 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3532 },
3533};
3534
3535static struct branch_clk mdss_ahb_clk = {
3536 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003537 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003538 .base = &virt_bases[MMSS_BASE],
3539 .c = {
3540 .dbg_name = "mdss_ahb_clk",
3541 .ops = &clk_ops_branch,
3542 CLK_INIT(mdss_ahb_clk.c),
3543 },
3544};
3545
3546static struct branch_clk mdss_axi_clk = {
3547 .cbcr_reg = MDSS_AXI_CBCR,
3548 .parent = &axi_clk_src.c,
3549 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003550 .base = &virt_bases[MMSS_BASE],
3551 .c = {
3552 .dbg_name = "mdss_axi_clk",
3553 .ops = &clk_ops_branch,
3554 CLK_INIT(mdss_axi_clk.c),
3555 },
3556};
3557
3558static struct branch_clk mdss_byte0_clk = {
3559 .cbcr_reg = MDSS_BYTE0_CBCR,
3560 .parent = &byte0_clk_src.c,
3561 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003562 .base = &virt_bases[MMSS_BASE],
3563 .c = {
3564 .dbg_name = "mdss_byte0_clk",
3565 .ops = &clk_ops_branch,
3566 CLK_INIT(mdss_byte0_clk.c),
3567 },
3568};
3569
3570static struct branch_clk mdss_byte1_clk = {
3571 .cbcr_reg = MDSS_BYTE1_CBCR,
3572 .parent = &byte1_clk_src.c,
3573 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003574 .base = &virt_bases[MMSS_BASE],
3575 .c = {
3576 .dbg_name = "mdss_byte1_clk",
3577 .ops = &clk_ops_branch,
3578 CLK_INIT(mdss_byte1_clk.c),
3579 },
3580};
3581
3582static struct branch_clk mdss_edpaux_clk = {
3583 .cbcr_reg = MDSS_EDPAUX_CBCR,
3584 .parent = &edpaux_clk_src.c,
3585 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003586 .base = &virt_bases[MMSS_BASE],
3587 .c = {
3588 .dbg_name = "mdss_edpaux_clk",
3589 .ops = &clk_ops_branch,
3590 CLK_INIT(mdss_edpaux_clk.c),
3591 },
3592};
3593
3594static struct branch_clk mdss_edplink_clk = {
3595 .cbcr_reg = MDSS_EDPLINK_CBCR,
3596 .parent = &edplink_clk_src.c,
3597 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003598 .base = &virt_bases[MMSS_BASE],
3599 .c = {
3600 .dbg_name = "mdss_edplink_clk",
3601 .ops = &clk_ops_branch,
3602 CLK_INIT(mdss_edplink_clk.c),
3603 },
3604};
3605
3606static struct branch_clk mdss_edppixel_clk = {
3607 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
3608 .parent = &edppixel_clk_src.c,
3609 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003610 .base = &virt_bases[MMSS_BASE],
3611 .c = {
3612 .dbg_name = "mdss_edppixel_clk",
3613 .ops = &clk_ops_branch,
3614 CLK_INIT(mdss_edppixel_clk.c),
3615 },
3616};
3617
3618static struct branch_clk mdss_esc0_clk = {
3619 .cbcr_reg = MDSS_ESC0_CBCR,
3620 .parent = &esc0_clk_src.c,
3621 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003622 .base = &virt_bases[MMSS_BASE],
3623 .c = {
3624 .dbg_name = "mdss_esc0_clk",
3625 .ops = &clk_ops_branch,
3626 CLK_INIT(mdss_esc0_clk.c),
3627 },
3628};
3629
3630static struct branch_clk mdss_esc1_clk = {
3631 .cbcr_reg = MDSS_ESC1_CBCR,
3632 .parent = &esc1_clk_src.c,
3633 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003634 .base = &virt_bases[MMSS_BASE],
3635 .c = {
3636 .dbg_name = "mdss_esc1_clk",
3637 .ops = &clk_ops_branch,
3638 CLK_INIT(mdss_esc1_clk.c),
3639 },
3640};
3641
3642static struct branch_clk mdss_extpclk_clk = {
3643 .cbcr_reg = MDSS_EXTPCLK_CBCR,
3644 .parent = &extpclk_clk_src.c,
3645 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003646 .base = &virt_bases[MMSS_BASE],
3647 .c = {
3648 .dbg_name = "mdss_extpclk_clk",
3649 .ops = &clk_ops_branch,
3650 CLK_INIT(mdss_extpclk_clk.c),
3651 },
3652};
3653
3654static struct branch_clk mdss_hdmi_ahb_clk = {
3655 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003656 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003657 .base = &virt_bases[MMSS_BASE],
3658 .c = {
3659 .dbg_name = "mdss_hdmi_ahb_clk",
3660 .ops = &clk_ops_branch,
3661 CLK_INIT(mdss_hdmi_ahb_clk.c),
3662 },
3663};
3664
3665static struct branch_clk mdss_hdmi_clk = {
3666 .cbcr_reg = MDSS_HDMI_CBCR,
3667 .parent = &hdmi_clk_src.c,
3668 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003669 .base = &virt_bases[MMSS_BASE],
3670 .c = {
3671 .dbg_name = "mdss_hdmi_clk",
3672 .ops = &clk_ops_branch,
3673 CLK_INIT(mdss_hdmi_clk.c),
3674 },
3675};
3676
3677static struct branch_clk mdss_mdp_clk = {
3678 .cbcr_reg = MDSS_MDP_CBCR,
3679 .parent = &mdp_clk_src.c,
3680 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003681 .base = &virt_bases[MMSS_BASE],
3682 .c = {
3683 .dbg_name = "mdss_mdp_clk",
3684 .ops = &clk_ops_branch,
3685 CLK_INIT(mdss_mdp_clk.c),
3686 },
3687};
3688
3689static struct branch_clk mdss_mdp_lut_clk = {
3690 .cbcr_reg = MDSS_MDP_LUT_CBCR,
3691 .parent = &mdp_clk_src.c,
3692 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003693 .base = &virt_bases[MMSS_BASE],
3694 .c = {
3695 .dbg_name = "mdss_mdp_lut_clk",
3696 .ops = &clk_ops_branch,
3697 CLK_INIT(mdss_mdp_lut_clk.c),
3698 },
3699};
3700
3701static struct branch_clk mdss_pclk0_clk = {
3702 .cbcr_reg = MDSS_PCLK0_CBCR,
3703 .parent = &pclk0_clk_src.c,
3704 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003705 .base = &virt_bases[MMSS_BASE],
3706 .c = {
3707 .dbg_name = "mdss_pclk0_clk",
3708 .ops = &clk_ops_branch,
3709 CLK_INIT(mdss_pclk0_clk.c),
3710 },
3711};
3712
3713static struct branch_clk mdss_pclk1_clk = {
3714 .cbcr_reg = MDSS_PCLK1_CBCR,
3715 .parent = &pclk1_clk_src.c,
3716 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003717 .base = &virt_bases[MMSS_BASE],
3718 .c = {
3719 .dbg_name = "mdss_pclk1_clk",
3720 .ops = &clk_ops_branch,
3721 CLK_INIT(mdss_pclk1_clk.c),
3722 },
3723};
3724
3725static struct branch_clk mdss_vsync_clk = {
3726 .cbcr_reg = MDSS_VSYNC_CBCR,
3727 .parent = &vsync_clk_src.c,
3728 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003729 .base = &virt_bases[MMSS_BASE],
3730 .c = {
3731 .dbg_name = "mdss_vsync_clk",
3732 .ops = &clk_ops_branch,
3733 CLK_INIT(mdss_vsync_clk.c),
3734 },
3735};
3736
3737static struct branch_clk mmss_misc_ahb_clk = {
3738 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003739 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003740 .base = &virt_bases[MMSS_BASE],
3741 .c = {
3742 .dbg_name = "mmss_misc_ahb_clk",
3743 .ops = &clk_ops_branch,
3744 CLK_INIT(mmss_misc_ahb_clk.c),
3745 },
3746};
3747
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003748static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
3749 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003750 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003751 .base = &virt_bases[MMSS_BASE],
3752 .c = {
3753 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
3754 .ops = &clk_ops_branch,
3755 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
3756 },
3757};
3758
3759static struct branch_clk mmss_mmssnoc_axi_clk = {
3760 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
3761 .parent = &axi_clk_src.c,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003762 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003763 .base = &virt_bases[MMSS_BASE],
3764 .c = {
3765 .dbg_name = "mmss_mmssnoc_axi_clk",
3766 .ops = &clk_ops_branch,
3767 CLK_INIT(mmss_mmssnoc_axi_clk.c),
3768 },
3769};
3770
3771static struct branch_clk mmss_s0_axi_clk = {
3772 .cbcr_reg = MMSS_S0_AXI_CBCR,
3773 .parent = &axi_clk_src.c,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003774 /* The bus driver needs set_rate to go through to the parent */
3775 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003776 .base = &virt_bases[MMSS_BASE],
3777 .c = {
3778 .dbg_name = "mmss_s0_axi_clk",
3779 .ops = &clk_ops_branch,
3780 CLK_INIT(mmss_s0_axi_clk.c),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003781 .depends = &mmss_mmssnoc_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003782 },
3783};
3784
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003785struct branch_clk ocmemnoc_clk = {
3786 .cbcr_reg = OCMEMNOC_CBCR,
3787 .parent = &ocmemnoc_clk_src.c,
3788 .has_sibling = 0,
3789 .bcr_reg = 0x50b0,
3790 .base = &virt_bases[MMSS_BASE],
3791 .c = {
3792 .dbg_name = "ocmemnoc_clk",
3793 .ops = &clk_ops_branch,
3794 CLK_INIT(ocmemnoc_clk.c),
3795 },
3796};
3797
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07003798struct branch_clk ocmemcx_ocmemnoc_clk = {
3799 .cbcr_reg = OCMEMCX_OCMEMNOC_CBCR,
3800 .parent = &ocmemnoc_clk_src.c,
3801 .has_sibling = 1,
3802 .base = &virt_bases[MMSS_BASE],
3803 .c = {
3804 .dbg_name = "ocmemcx_ocmemnoc_clk",
3805 .ops = &clk_ops_branch,
3806 CLK_INIT(ocmemcx_ocmemnoc_clk.c),
3807 },
3808};
3809
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003810static struct branch_clk venus0_ahb_clk = {
3811 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003812 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003813 .base = &virt_bases[MMSS_BASE],
3814 .c = {
3815 .dbg_name = "venus0_ahb_clk",
3816 .ops = &clk_ops_branch,
3817 CLK_INIT(venus0_ahb_clk.c),
3818 },
3819};
3820
3821static struct branch_clk venus0_axi_clk = {
3822 .cbcr_reg = VENUS0_AXI_CBCR,
3823 .parent = &axi_clk_src.c,
3824 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003825 .base = &virt_bases[MMSS_BASE],
3826 .c = {
3827 .dbg_name = "venus0_axi_clk",
3828 .ops = &clk_ops_branch,
3829 CLK_INIT(venus0_axi_clk.c),
3830 },
3831};
3832
3833static struct branch_clk venus0_ocmemnoc_clk = {
3834 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003835 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003836 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003837 .base = &virt_bases[MMSS_BASE],
3838 .c = {
3839 .dbg_name = "venus0_ocmemnoc_clk",
3840 .ops = &clk_ops_branch,
3841 CLK_INIT(venus0_ocmemnoc_clk.c),
3842 },
3843};
3844
3845static struct branch_clk venus0_vcodec0_clk = {
3846 .cbcr_reg = VENUS0_VCODEC0_CBCR,
3847 .parent = &vcodec0_clk_src.c,
3848 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003849 .base = &virt_bases[MMSS_BASE],
3850 .c = {
3851 .dbg_name = "venus0_vcodec0_clk",
3852 .ops = &clk_ops_branch,
3853 CLK_INIT(venus0_vcodec0_clk.c),
3854 },
3855};
3856
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003857static struct branch_clk oxilicx_axi_clk = {
3858 .cbcr_reg = OXILICX_AXI_CBCR,
3859 .parent = &axi_clk_src.c,
3860 .has_sibling = 1,
3861 .base = &virt_bases[MMSS_BASE],
3862 .c = {
3863 .dbg_name = "oxilicx_axi_clk",
3864 .ops = &clk_ops_branch,
3865 CLK_INIT(oxilicx_axi_clk.c),
3866 },
3867};
3868
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003869static struct branch_clk oxili_gfx3d_clk = {
3870 .cbcr_reg = OXILI_GFX3D_CBCR,
3871 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003872 .base = &virt_bases[MMSS_BASE],
3873 .c = {
3874 .dbg_name = "oxili_gfx3d_clk",
3875 .ops = &clk_ops_branch,
3876 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003877 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003878 },
3879};
3880
3881static struct branch_clk oxilicx_ahb_clk = {
3882 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003883 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003884 .base = &virt_bases[MMSS_BASE],
3885 .c = {
3886 .dbg_name = "oxilicx_ahb_clk",
3887 .ops = &clk_ops_branch,
3888 CLK_INIT(oxilicx_ahb_clk.c),
3889 },
3890};
3891
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003892static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = {
3893 F_LPASS(28800000, lpapll0, 1, 15, 256),
3894 F_END
3895};
3896
3897static struct rcg_clk audio_core_slimbus_core_clk_src = {
3898 .cmd_rcgr_reg = SLIMBUS_CMD_RCGR,
3899 .set_rate = set_rate_mnd,
3900 .freq_tbl = ftbl_audio_core_slimbus_core_clock,
3901 .current_freq = &rcg_dummy_freq,
3902 .base = &virt_bases[LPASS_BASE],
3903 .c = {
3904 .dbg_name = "audio_core_slimbus_core_clk_src",
3905 .ops = &clk_ops_rcg_mnd,
3906 VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000),
3907 CLK_INIT(audio_core_slimbus_core_clk_src.c),
3908 },
3909};
3910
3911static struct branch_clk audio_core_slimbus_core_clk = {
3912 .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR,
3913 .parent = &audio_core_slimbus_core_clk_src.c,
3914 .base = &virt_bases[LPASS_BASE],
3915 .c = {
3916 .dbg_name = "audio_core_slimbus_core_clk",
3917 .ops = &clk_ops_branch,
3918 CLK_INIT(audio_core_slimbus_core_clk.c),
3919 },
3920};
3921
3922static struct branch_clk audio_core_slimbus_lfabif_clk = {
3923 .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR,
3924 .has_sibling = 1,
3925 .base = &virt_bases[LPASS_BASE],
3926 .c = {
3927 .dbg_name = "audio_core_slimbus_lfabif_clk",
3928 .ops = &clk_ops_branch,
3929 CLK_INIT(audio_core_slimbus_lfabif_clk.c),
3930 },
3931};
3932
3933static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = {
3934 F_LPASS( 512000, lpapll0, 16, 1, 60),
3935 F_LPASS( 768000, lpapll0, 16, 1, 40),
3936 F_LPASS( 1024000, lpapll0, 16, 1, 30),
3937 F_LPASS( 1536000, lpapll0, 16, 1, 10),
3938 F_LPASS( 2048000, lpapll0, 16, 1, 15),
3939 F_LPASS( 3072000, lpapll0, 16, 1, 10),
3940 F_LPASS( 4096000, lpapll0, 15, 1, 8),
3941 F_LPASS( 6144000, lpapll0, 10, 1, 8),
3942 F_LPASS( 8192000, lpapll0, 15, 1, 4),
3943 F_LPASS(12288000, lpapll0, 10, 1, 4),
3944 F_END
3945};
3946
3947static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = {
3948 .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR,
3949 .set_rate = set_rate_mnd,
3950 .freq_tbl = ftbl_audio_core_lpaif_clock,
3951 .current_freq = &rcg_dummy_freq,
3952 .base = &virt_bases[LPASS_BASE],
3953 .c = {
3954 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3955 .ops = &clk_ops_rcg_mnd,
3956 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3957 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3958 },
3959};
3960
3961static struct rcg_clk audio_core_lpaif_pri_clk_src = {
3962 .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR,
3963 .set_rate = set_rate_mnd,
3964 .freq_tbl = ftbl_audio_core_lpaif_clock,
3965 .current_freq = &rcg_dummy_freq,
3966 .base = &virt_bases[LPASS_BASE],
3967 .c = {
3968 .dbg_name = "audio_core_lpaif_pri_clk_src",
3969 .ops = &clk_ops_rcg_mnd,
3970 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3971 CLK_INIT(audio_core_lpaif_pri_clk_src.c),
3972 },
3973};
3974
3975static struct rcg_clk audio_core_lpaif_sec_clk_src = {
3976 .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR,
3977 .set_rate = set_rate_mnd,
3978 .freq_tbl = ftbl_audio_core_lpaif_clock,
3979 .current_freq = &rcg_dummy_freq,
3980 .base = &virt_bases[LPASS_BASE],
3981 .c = {
3982 .dbg_name = "audio_core_lpaif_sec_clk_src",
3983 .ops = &clk_ops_rcg_mnd,
3984 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3985 CLK_INIT(audio_core_lpaif_sec_clk_src.c),
3986 },
3987};
3988
3989static struct rcg_clk audio_core_lpaif_ter_clk_src = {
3990 .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR,
3991 .set_rate = set_rate_mnd,
3992 .freq_tbl = ftbl_audio_core_lpaif_clock,
3993 .current_freq = &rcg_dummy_freq,
3994 .base = &virt_bases[LPASS_BASE],
3995 .c = {
3996 .dbg_name = "audio_core_lpaif_ter_clk_src",
3997 .ops = &clk_ops_rcg_mnd,
3998 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3999 CLK_INIT(audio_core_lpaif_ter_clk_src.c),
4000 },
4001};
4002
4003static struct rcg_clk audio_core_lpaif_quad_clk_src = {
4004 .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR,
4005 .set_rate = set_rate_mnd,
4006 .freq_tbl = ftbl_audio_core_lpaif_clock,
4007 .current_freq = &rcg_dummy_freq,
4008 .base = &virt_bases[LPASS_BASE],
4009 .c = {
4010 .dbg_name = "audio_core_lpaif_quad_clk_src",
4011 .ops = &clk_ops_rcg_mnd,
4012 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4013 CLK_INIT(audio_core_lpaif_quad_clk_src.c),
4014 },
4015};
4016
4017static struct rcg_clk audio_core_lpaif_pcm0_clk_src = {
4018 .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR,
4019 .set_rate = set_rate_mnd,
4020 .freq_tbl = ftbl_audio_core_lpaif_clock,
4021 .current_freq = &rcg_dummy_freq,
4022 .base = &virt_bases[LPASS_BASE],
4023 .c = {
4024 .dbg_name = "audio_core_lpaif_pcm0_clk_src",
4025 .ops = &clk_ops_rcg_mnd,
4026 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4027 CLK_INIT(audio_core_lpaif_pcm0_clk_src.c),
4028 },
4029};
4030
4031static struct rcg_clk audio_core_lpaif_pcm1_clk_src = {
4032 .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR,
4033 .set_rate = set_rate_mnd,
4034 .freq_tbl = ftbl_audio_core_lpaif_clock,
4035 .current_freq = &rcg_dummy_freq,
4036 .base = &virt_bases[LPASS_BASE],
4037 .c = {
4038 .dbg_name = "audio_core_lpaif_pcm1_clk_src",
4039 .ops = &clk_ops_rcg_mnd,
4040 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4041 CLK_INIT(audio_core_lpaif_pcm1_clk_src.c),
4042 },
4043};
4044
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004045struct rcg_clk audio_core_lpaif_pcmoe_clk_src = {
4046 .cmd_rcgr_reg = LPAIF_PCMOE_CMD_RCGR,
4047 .set_rate = set_rate_mnd,
4048 .freq_tbl = ftbl_audio_core_lpaif_clock,
4049 .current_freq = &rcg_dummy_freq,
4050 .base = &virt_bases[LPASS_BASE],
4051 .c = {
4052 .dbg_name = "audio_core_lpaif_pcmoe_clk_src",
4053 .ops = &clk_ops_rcg_mnd,
4054 VDD_DIG_FMAX_MAP1(LOW, 12290000),
4055 CLK_INIT(audio_core_lpaif_pcmoe_clk_src.c),
4056 },
4057};
4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004059static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = {
4060 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR,
4061 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4062 .has_sibling = 1,
4063 .base = &virt_bases[LPASS_BASE],
4064 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004065 .dbg_name = "audio_core_lpaif_codec_spkr_osr_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004066 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004067 CLK_INIT(audio_core_lpaif_codec_spkr_osr_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004068 },
4069};
4070
4071static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = {
4072 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004073 .has_sibling = 1,
4074 .base = &virt_bases[LPASS_BASE],
4075 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004076 .dbg_name = "audio_core_lpaif_codec_spkr_ebit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004077 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004078 CLK_INIT(audio_core_lpaif_codec_spkr_ebit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004079 },
4080};
4081
4082static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = {
4083 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR,
4084 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4085 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004086 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004087 .base = &virt_bases[LPASS_BASE],
4088 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004089 .dbg_name = "audio_core_lpaif_codec_spkr_ibit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004090 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004091 CLK_INIT(audio_core_lpaif_codec_spkr_ibit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004092 },
4093};
4094
4095static struct branch_clk audio_core_lpaif_pri_osr_clk = {
4096 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR,
4097 .parent = &audio_core_lpaif_pri_clk_src.c,
4098 .has_sibling = 1,
4099 .base = &virt_bases[LPASS_BASE],
4100 .c = {
4101 .dbg_name = "audio_core_lpaif_pri_osr_clk",
4102 .ops = &clk_ops_branch,
4103 CLK_INIT(audio_core_lpaif_pri_osr_clk.c),
4104 },
4105};
4106
4107static struct branch_clk audio_core_lpaif_pri_ebit_clk = {
4108 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004109 .has_sibling = 1,
4110 .base = &virt_bases[LPASS_BASE],
4111 .c = {
4112 .dbg_name = "audio_core_lpaif_pri_ebit_clk",
4113 .ops = &clk_ops_branch,
4114 CLK_INIT(audio_core_lpaif_pri_ebit_clk.c),
4115 },
4116};
4117
4118static struct branch_clk audio_core_lpaif_pri_ibit_clk = {
4119 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR,
4120 .parent = &audio_core_lpaif_pri_clk_src.c,
4121 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004122 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004123 .base = &virt_bases[LPASS_BASE],
4124 .c = {
4125 .dbg_name = "audio_core_lpaif_pri_ibit_clk",
4126 .ops = &clk_ops_branch,
4127 CLK_INIT(audio_core_lpaif_pri_ibit_clk.c),
4128 },
4129};
4130
4131static struct branch_clk audio_core_lpaif_sec_osr_clk = {
4132 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR,
4133 .parent = &audio_core_lpaif_sec_clk_src.c,
4134 .has_sibling = 1,
4135 .base = &virt_bases[LPASS_BASE],
4136 .c = {
4137 .dbg_name = "audio_core_lpaif_sec_osr_clk",
4138 .ops = &clk_ops_branch,
4139 CLK_INIT(audio_core_lpaif_sec_osr_clk.c),
4140 },
4141};
4142
4143static struct branch_clk audio_core_lpaif_sec_ebit_clk = {
4144 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004145 .has_sibling = 1,
4146 .base = &virt_bases[LPASS_BASE],
4147 .c = {
4148 .dbg_name = "audio_core_lpaif_sec_ebit_clk",
4149 .ops = &clk_ops_branch,
4150 CLK_INIT(audio_core_lpaif_sec_ebit_clk.c),
4151 },
4152};
4153
4154static struct branch_clk audio_core_lpaif_sec_ibit_clk = {
4155 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR,
4156 .parent = &audio_core_lpaif_sec_clk_src.c,
4157 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004158 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004159 .base = &virt_bases[LPASS_BASE],
4160 .c = {
4161 .dbg_name = "audio_core_lpaif_sec_ibit_clk",
4162 .ops = &clk_ops_branch,
4163 CLK_INIT(audio_core_lpaif_sec_ibit_clk.c),
4164 },
4165};
4166
4167static struct branch_clk audio_core_lpaif_ter_osr_clk = {
4168 .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR,
4169 .parent = &audio_core_lpaif_ter_clk_src.c,
4170 .has_sibling = 1,
4171 .base = &virt_bases[LPASS_BASE],
4172 .c = {
4173 .dbg_name = "audio_core_lpaif_ter_osr_clk",
4174 .ops = &clk_ops_branch,
4175 CLK_INIT(audio_core_lpaif_ter_osr_clk.c),
4176 },
4177};
4178
4179static struct branch_clk audio_core_lpaif_ter_ebit_clk = {
4180 .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004181 .has_sibling = 1,
4182 .base = &virt_bases[LPASS_BASE],
4183 .c = {
4184 .dbg_name = "audio_core_lpaif_ter_ebit_clk",
4185 .ops = &clk_ops_branch,
4186 CLK_INIT(audio_core_lpaif_ter_ebit_clk.c),
4187 },
4188};
4189
4190static struct branch_clk audio_core_lpaif_ter_ibit_clk = {
4191 .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR,
4192 .parent = &audio_core_lpaif_ter_clk_src.c,
4193 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004194 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004195 .base = &virt_bases[LPASS_BASE],
4196 .c = {
4197 .dbg_name = "audio_core_lpaif_ter_ibit_clk",
4198 .ops = &clk_ops_branch,
4199 CLK_INIT(audio_core_lpaif_ter_ibit_clk.c),
4200 },
4201};
4202
4203static struct branch_clk audio_core_lpaif_quad_osr_clk = {
4204 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR,
4205 .parent = &audio_core_lpaif_quad_clk_src.c,
4206 .has_sibling = 1,
4207 .base = &virt_bases[LPASS_BASE],
4208 .c = {
4209 .dbg_name = "audio_core_lpaif_quad_osr_clk",
4210 .ops = &clk_ops_branch,
4211 CLK_INIT(audio_core_lpaif_quad_osr_clk.c),
4212 },
4213};
4214
4215static struct branch_clk audio_core_lpaif_quad_ebit_clk = {
4216 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004217 .has_sibling = 1,
4218 .base = &virt_bases[LPASS_BASE],
4219 .c = {
4220 .dbg_name = "audio_core_lpaif_quad_ebit_clk",
4221 .ops = &clk_ops_branch,
4222 CLK_INIT(audio_core_lpaif_quad_ebit_clk.c),
4223 },
4224};
4225
4226static struct branch_clk audio_core_lpaif_quad_ibit_clk = {
4227 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR,
4228 .parent = &audio_core_lpaif_quad_clk_src.c,
4229 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004230 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004231 .base = &virt_bases[LPASS_BASE],
4232 .c = {
4233 .dbg_name = "audio_core_lpaif_quad_ibit_clk",
4234 .ops = &clk_ops_branch,
4235 CLK_INIT(audio_core_lpaif_quad_ibit_clk.c),
4236 },
4237};
4238
4239static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = {
4240 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004241 .has_sibling = 1,
4242 .base = &virt_bases[LPASS_BASE],
4243 .c = {
4244 .dbg_name = "audio_core_lpaif_pcm0_ebit_clk",
4245 .ops = &clk_ops_branch,
4246 CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c),
4247 },
4248};
4249
4250static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = {
4251 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR,
4252 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4253 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004254 .base = &virt_bases[LPASS_BASE],
4255 .c = {
4256 .dbg_name = "audio_core_lpaif_pcm0_ibit_clk",
4257 .ops = &clk_ops_branch,
4258 CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c),
4259 },
4260};
4261
4262static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = {
4263 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR,
4264 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4265 .has_sibling = 1,
4266 .base = &virt_bases[LPASS_BASE],
4267 .c = {
4268 .dbg_name = "audio_core_lpaif_pcm1_ebit_clk",
4269 .ops = &clk_ops_branch,
4270 CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c),
4271 },
4272};
4273
4274static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = {
4275 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR,
4276 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4277 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004278 .base = &virt_bases[LPASS_BASE],
4279 .c = {
4280 .dbg_name = "audio_core_lpaif_pcm1_ibit_clk",
4281 .ops = &clk_ops_branch,
4282 CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c),
4283 },
4284};
4285
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004286struct branch_clk audio_core_lpaif_pcmoe_clk = {
4287 .cbcr_reg = AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR,
4288 .parent = &audio_core_lpaif_pcmoe_clk_src.c,
4289 .base = &virt_bases[LPASS_BASE],
4290 .c = {
4291 .dbg_name = "audio_core_lpaif_pcmoe_clk",
4292 .ops = &clk_ops_branch,
4293 CLK_INIT(audio_core_lpaif_pcmoe_clk.c),
4294 },
4295};
4296
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004297static struct branch_clk q6ss_ahb_lfabif_clk = {
4298 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4299 .has_sibling = 1,
4300 .base = &virt_bases[LPASS_BASE],
4301 .c = {
4302 .dbg_name = "q6ss_ahb_lfabif_clk",
4303 .ops = &clk_ops_branch,
4304 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4305 },
4306};
4307
4308static struct branch_clk q6ss_xo_clk = {
4309 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4310 .bcr_reg = LPASS_Q6SS_BCR,
4311 .has_sibling = 1,
4312 .base = &virt_bases[LPASS_BASE],
4313 .c = {
4314 .dbg_name = "q6ss_xo_clk",
4315 .ops = &clk_ops_branch,
4316 CLK_INIT(q6ss_xo_clk.c),
4317 },
4318};
4319
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004320static struct branch_clk q6ss_ahbm_clk = {
4321 .cbcr_reg = Q6SS_AHBM_CBCR,
4322 .has_sibling = 1,
4323 .base = &virt_bases[LPASS_BASE],
4324 .c = {
4325 .dbg_name = "q6ss_ahbm_clk",
4326 .ops = &clk_ops_branch,
4327 CLK_INIT(q6ss_ahbm_clk.c),
4328 },
4329};
4330
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004331static struct branch_clk mss_xo_q6_clk = {
4332 .cbcr_reg = MSS_XO_Q6_CBCR,
4333 .bcr_reg = MSS_Q6SS_BCR,
4334 .has_sibling = 1,
4335 .base = &virt_bases[MSS_BASE],
4336 .c = {
4337 .dbg_name = "mss_xo_q6_clk",
4338 .ops = &clk_ops_branch,
4339 CLK_INIT(mss_xo_q6_clk.c),
4340 .depends = &gcc_mss_cfg_ahb_clk.c,
4341 },
4342};
4343
4344static struct branch_clk mss_bus_q6_clk = {
4345 .cbcr_reg = MSS_BUS_Q6_CBCR,
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004346 .has_sibling = 1,
4347 .base = &virt_bases[MSS_BASE],
4348 .c = {
4349 .dbg_name = "mss_bus_q6_clk",
4350 .ops = &clk_ops_branch,
4351 CLK_INIT(mss_bus_q6_clk.c),
4352 .depends = &gcc_mss_cfg_ahb_clk.c,
4353 },
4354};
4355
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004356static DEFINE_CLK_MEASURE(l2_m_clk);
4357static DEFINE_CLK_MEASURE(krait0_m_clk);
4358static DEFINE_CLK_MEASURE(krait1_m_clk);
4359static DEFINE_CLK_MEASURE(krait2_m_clk);
4360static DEFINE_CLK_MEASURE(krait3_m_clk);
4361
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004362#ifdef CONFIG_DEBUG_FS
4363
4364struct measure_mux_entry {
4365 struct clk *c;
4366 int base;
4367 u32 debug_mux;
4368};
4369
4370struct measure_mux_entry measure_mux[] = {
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004371 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d0},
4372 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00ab},
4373 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00b3},
4374 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00be},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004375 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004376 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00b4},
4377 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0059},
4378 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00b5},
4379 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x005b},
4380 {&gcc_ce2_axi_clk.c, GCC_BASE, 0x0141},
4381 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0079},
4382 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x009d},
4383 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x008a},
4384 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00ba},
4385 {&gcc_ce2_clk.c, GCC_BASE, 0x0140},
4386 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0091},
4387 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0069},
4388 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
4389 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00e8},
4390 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0081},
4391 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x0098},
4392 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00b8},
4393 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x0093},
4394 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00a2},
4395 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00c2},
4396 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e0},
4397 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0078},
4398 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0060},
4399 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0088},
4400 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0068},
4401 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00bd},
4402 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x009a},
4403 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00ae},
4404 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c1},
4405 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b1},
4406 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x008e},
4407 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0058},
4408 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x0095},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004409 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004410 {&gcc_ce1_axi_clk.c, GCC_BASE, 0x0139},
4411 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0080},
4412 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x009c},
4413 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0061},
4414 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a1},
4415 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b0},
4416 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00d8},
4417 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x0094},
4418 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x005a},
4419 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00a3},
4420 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0070},
4421 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00e9},
4422 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x008c},
4423 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00bc},
4424 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x0099},
4425 {&gcc_mmss_noc_cfg_ahb_clk.c, GCC_BASE, 0x002a},
4426 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00a8},
4427 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x00f8},
4428 {&gcc_ce1_ahb_clk.c, GCC_BASE, 0x013a},
4429 {&gcc_pdm2_clk.c, GCC_BASE, 0x00d2},
4430 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00b9},
4431 {&gcc_ce2_ahb_clk.c, GCC_BASE, 0x0142},
4432 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x009e},
4433 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00aa},
4434 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0090},
4435 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00ac},
4436 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x008b},
4437 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00c3},
4438 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0071},
4439 {&gcc_ocmem_noc_cfg_ahb_clk.c, GCC_BASE, 0x0029},
4440 {&gcc_ce1_clk.c, GCC_BASE, 0x0138},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004441 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004442 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004443 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004444 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4445 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4446 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4447 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4448 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4449 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4450 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4451 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4452 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4453 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4454 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4455 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4456 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4457 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4458 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4459 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4460 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4461 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4462 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4463 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4464 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4465 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4466 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4467 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4468 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4469 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4470 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4471 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4472 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4473 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4474 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4475 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4476 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4477 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4478 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4479 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4480 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4481 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4482 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4483 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4484 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4485 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4486 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4487 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4488 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4489 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4490 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4491 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4492 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
4493 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4494 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4495 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4496 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4497 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4498 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4499 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4500 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4501 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4502 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4503 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4504 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4505 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4506 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4507 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4508 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4509 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
4510 {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017},
4511 {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016},
4512 {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015},
4513 {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014},
4514 {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013},
4515 {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012},
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004516 {&audio_core_lpaif_pcmoe_clk_src.c, LPASS_BASE, 0x000f},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004517 {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d},
4518 {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004519 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4520 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004521 {&q6ss_ahbm_clk.c, LPASS_BASE, 0x001d},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004522 {&mss_bus_q6_clk.c, MSS_BASE, 0x003c},
4523 {&mss_xo_q6_clk.c, MSS_BASE, 0x0007},
4524
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004525 {&l2_m_clk, APCS_BASE, 0x0081},
4526 {&krait0_m_clk, APCS_BASE, 0x0080},
4527 {&krait1_m_clk, APCS_BASE, 0x0088},
4528 {&krait2_m_clk, APCS_BASE, 0x0090},
4529 {&krait3_m_clk, APCS_BASE, 0x0098},
4530
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004531 {&dummy_clk, N_BASES, 0x0000},
4532};
4533
4534static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4535{
4536 struct measure_clk *clk = to_measure_clk(c);
4537 unsigned long flags;
4538 u32 regval, clk_sel, i;
4539
4540 if (!parent)
4541 return -EINVAL;
4542
4543 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4544 if (measure_mux[i].c == parent)
4545 break;
4546
4547 if (measure_mux[i].c == &dummy_clk)
4548 return -EINVAL;
4549
4550 spin_lock_irqsave(&local_clock_reg_lock, flags);
4551 /*
4552 * Program the test vector, measurement period (sample_ticks)
4553 * and scaling multiplier.
4554 */
4555 clk->sample_ticks = 0x10000;
4556 clk->multiplier = 1;
4557
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004558 writel_relaxed(0, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004559 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4560 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4561 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4562
4563 switch (measure_mux[i].base) {
4564
4565 case GCC_BASE:
4566 clk_sel = measure_mux[i].debug_mux;
4567 break;
4568
4569 case MMSS_BASE:
4570 clk_sel = 0x02C;
4571 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4572 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4573
4574 /* Activate debug clock output */
4575 regval |= BIT(16);
4576 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4577 break;
4578
4579 case LPASS_BASE:
4580 clk_sel = 0x169;
4581 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4582 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4583
4584 /* Activate debug clock output */
4585 regval |= BIT(16);
4586 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4587 break;
4588
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004589 case MSS_BASE:
4590 clk_sel = 0x32;
4591 regval = BVAL(5, 0, measure_mux[i].debug_mux);
4592 writel_relaxed(regval, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
4593 break;
4594
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004595 case APCS_BASE:
4596 clk->multiplier = 4;
4597 clk_sel = 0x16A;
4598 regval = measure_mux[i].debug_mux;
4599 writel_relaxed(regval, APCS_REG_BASE(GLB_CLK_DIAG_REG));
4600 break;
4601
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004602 default:
4603 return -EINVAL;
4604 }
4605
4606 /* Set debug mux clock index */
4607 regval = BVAL(8, 0, clk_sel);
4608 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4609
4610 /* Activate debug clock output */
4611 regval |= BIT(16);
4612 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4613
4614 /* Make sure test vector is set before starting measurements. */
4615 mb();
4616 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4617
4618 return 0;
4619}
4620
4621/* Sample clock for 'ticks' reference clock ticks. */
4622static u32 run_measurement(unsigned ticks)
4623{
4624 /* Stop counters and set the XO4 counter start value. */
4625 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4626
4627 /* Wait for timer to become ready. */
4628 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4629 BIT(25)) != 0)
4630 cpu_relax();
4631
4632 /* Run measurement and wait for completion. */
4633 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4634 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4635 BIT(25)) == 0)
4636 cpu_relax();
4637
4638 /* Return measured ticks. */
4639 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4640 BM(24, 0);
4641}
4642
4643/*
4644 * Perform a hardware rate measurement for a given clock.
4645 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4646 */
4647static unsigned long measure_clk_get_rate(struct clk *c)
4648{
4649 unsigned long flags;
4650 u32 gcc_xo4_reg_backup;
4651 u64 raw_count_short, raw_count_full;
4652 struct measure_clk *clk = to_measure_clk(c);
4653 unsigned ret;
4654
4655 ret = clk_prepare_enable(&cxo_clk_src.c);
4656 if (ret) {
4657 pr_warning("CXO clock failed to enable. Can't measure\n");
4658 return 0;
4659 }
4660
4661 spin_lock_irqsave(&local_clock_reg_lock, flags);
4662
4663 /* Enable CXO/4 and RINGOSC branch. */
4664 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4665 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4666
4667 /*
4668 * The ring oscillator counter will not reset if the measured clock
4669 * is not running. To detect this, run a short measurement before
4670 * the full measurement. If the raw results of the two are the same
4671 * then the clock must be off.
4672 */
4673
4674 /* Run a short measurement. (~1 ms) */
4675 raw_count_short = run_measurement(0x1000);
4676 /* Run a full measurement. (~14 ms) */
4677 raw_count_full = run_measurement(clk->sample_ticks);
4678
4679 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4680
4681 /* Return 0 if the clock is off. */
4682 if (raw_count_full == raw_count_short) {
4683 ret = 0;
4684 } else {
4685 /* Compute rate in Hz. */
4686 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4687 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4688 ret = (raw_count_full * clk->multiplier);
4689 }
4690
4691 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4692
4693 clk_disable_unprepare(&cxo_clk_src.c);
4694
4695 return ret;
4696}
4697#else /* !CONFIG_DEBUG_FS */
4698static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4699{
4700 return -EINVAL;
4701}
4702
4703static unsigned long measure_clk_get_rate(struct clk *clk)
4704{
4705 return 0;
4706}
4707#endif /* CONFIG_DEBUG_FS */
4708
Matt Wagantallae053222012-05-14 19:42:07 -07004709static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004710 .set_parent = measure_clk_set_parent,
4711 .get_rate = measure_clk_get_rate,
4712};
4713
4714static struct measure_clk measure_clk = {
4715 .c = {
4716 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004717 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004718 CLK_INIT(measure_clk.c),
4719 },
4720 .multiplier = 1,
4721};
4722
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004723
4724static struct clk_lookup msm_clocks_8974_rumi[] = {
4725 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4726 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
4727 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
4728 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4729 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
4730 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
4731 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4732 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
4733 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
4734 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4735 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
4736 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
4737 CLK_DUMMY("xo", XO_CLK, NULL, OFF),
4738 CLK_DUMMY("xo", XO_CLK, "pil_pronto", OFF),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004739 CLK_DUMMY("core_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
4740 CLK_DUMMY("iface_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004741 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
4742 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
4743 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
4744 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
4745 CLK_DUMMY("phy_clk", NULL, "msm_otg", OFF),
4746 CLK_DUMMY("core_clk", NULL, "msm_otg", OFF),
4747 CLK_DUMMY("iface_clk", NULL, "msm_otg", OFF),
4748 CLK_DUMMY("xo", NULL, "msm_otg", OFF),
4749 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
4750 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
4751 CLK_DUMMY("mem_clk", NULL, NULL, 0),
4752 CLK_DUMMY("core_clk", SPI_CLK, "spi_qsd.1", OFF),
4753 CLK_DUMMY("iface_clk", SPI_P_CLK, "spi_qsd.1", OFF),
4754 CLK_DUMMY("core_clk", NULL, "f9966000.i2c", 0),
4755 CLK_DUMMY("iface_clk", NULL, "f9966000.i2c", 0),
4756 CLK_DUMMY("core_clk", NULL, "fe12f000.slim", OFF),
4757 CLK_DUMMY("core_clk", "mdp.0", NULL, 0),
4758 CLK_DUMMY("core_clk_src", "mdp.0", NULL, 0),
4759 CLK_DUMMY("lut_clk", "mdp.0", NULL, 0),
4760 CLK_DUMMY("vsync_clk", "mdp.0", NULL, 0),
4761 CLK_DUMMY("iface_clk", "mdp.0", NULL, 0),
4762 CLK_DUMMY("bus_clk", "mdp.0", NULL, 0),
4763};
4764
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07004765static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004766 CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"),
4767 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"),
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004768 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-mss"),
Matt Wagantalle6e00d52012-03-08 17:39:07 -08004769 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-mba"),
Tianyi Gou4307d6c2012-05-31 18:36:07 -07004770 CLK_LOOKUP("xo", cxo_clk_src.c, "pil_pronto"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004771 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4772
4773 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004774 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991f000.serial"),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004775 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004776 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "spi_qsd.1"),
4777 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004778 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004779 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004780 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, "spi_qsd.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004781 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4782 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4783 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4784 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4785 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4786 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4787 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4788 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4789 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004790 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, "f991e000.serial"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004791 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "f991f000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004792 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4793 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4794 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4795
4796 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.i2c"),
4797 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
4798 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4799 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4800 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4801 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004802 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004803 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004804 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, "f9966000.i2c"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004805 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""),
4806 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, ""),
4807 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4808 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4809 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004810 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, ""),
4811 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004812 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4813 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4814 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4815 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4816
4817 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4818 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4819 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4820 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4821 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4822 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4823
Mona Hossainb43e94b2012-05-07 08:52:06 -07004824 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcedev.0"),
4825 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcedev.0"),
4826 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcedev.0"),
4827 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcedev.0"),
4828
4829 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcrypto.0"),
4830 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcrypto.0"),
4831 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcrypto.0"),
4832 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcrypto.0"),
4833
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004834 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4835 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4836 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4837
4838 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4839 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4840 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4841
4842 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4843 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304844 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004845 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4846 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304847 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004848 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4849 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304850 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004851 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4852 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304853 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004854
4855 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, ""),
4856 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, ""),
4857
Manu Gautam51be9712012-06-06 14:54:52 +05304858 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
4859 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
4860 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4861 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
4862 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
4863 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
4864 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
4865 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004866
4867 /* Multimedia clocks */
4868 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004869 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
4870 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""),
4871 CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07004872 CLK_LOOKUP("byte_clk", mdss_byte0_clk.c, "fd922800.qcom,mdss_dsi"),
4873 CLK_LOOKUP("byte_clk", mdss_byte1_clk.c, ""),
4874 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, "fd922800.qcom,mdss_dsi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004875 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""),
4876 CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, ""),
4877 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004878 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
4879 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
4880 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
4881 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004882 CLK_LOOKUP("iface_clk", camss_cci_cci_ahb_clk.c, ""),
4883 CLK_LOOKUP("core_clk", camss_cci_cci_clk.c, ""),
4884 CLK_LOOKUP("iface_clk", camss_csi0_ahb_clk.c, ""),
4885 CLK_LOOKUP("camss_csi0_clk", camss_csi0_clk.c, ""),
4886 CLK_LOOKUP("camss_csi0phy_clk", camss_csi0phy_clk.c, ""),
4887 CLK_LOOKUP("camss_csi0pix_clk", camss_csi0pix_clk.c, ""),
4888 CLK_LOOKUP("camss_csi0rdi_clk", camss_csi0rdi_clk.c, ""),
4889 CLK_LOOKUP("iface_clk", camss_csi1_ahb_clk.c, ""),
4890 CLK_LOOKUP("camss_csi1_clk", camss_csi1_clk.c, ""),
4891 CLK_LOOKUP("camss_csi1phy_clk", camss_csi1phy_clk.c, ""),
4892 CLK_LOOKUP("camss_csi1pix_clk", camss_csi1pix_clk.c, ""),
4893 CLK_LOOKUP("camss_csi1rdi_clk", camss_csi1rdi_clk.c, ""),
4894 CLK_LOOKUP("iface_clk", camss_csi2_ahb_clk.c, ""),
4895 CLK_LOOKUP("camss_csi2_clk", camss_csi2_clk.c, ""),
4896 CLK_LOOKUP("camss_csi2phy_clk", camss_csi2phy_clk.c, ""),
4897 CLK_LOOKUP("camss_csi2pix_clk", camss_csi2pix_clk.c, ""),
4898 CLK_LOOKUP("camss_csi2rdi_clk", camss_csi2rdi_clk.c, ""),
4899 CLK_LOOKUP("iface_clk", camss_csi3_ahb_clk.c, ""),
4900 CLK_LOOKUP("camss_csi3_clk", camss_csi3_clk.c, ""),
4901 CLK_LOOKUP("camss_csi3phy_clk", camss_csi3phy_clk.c, ""),
4902 CLK_LOOKUP("camss_csi3pix_clk", camss_csi3pix_clk.c, ""),
4903 CLK_LOOKUP("camss_csi3rdi_clk", camss_csi3rdi_clk.c, ""),
4904 CLK_LOOKUP("camss_csi0_clk_src", csi0_clk_src.c, ""),
4905 CLK_LOOKUP("camss_csi1_clk_src", csi1_clk_src.c, ""),
4906 CLK_LOOKUP("camss_csi2_clk_src", csi2_clk_src.c, ""),
4907 CLK_LOOKUP("camss_csi3_clk_src", csi3_clk_src.c, ""),
4908 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c, ""),
4909 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c, ""),
4910 CLK_LOOKUP("core_clk", camss_gp0_clk.c, ""),
4911 CLK_LOOKUP("core_clk", camss_gp1_clk.c, ""),
4912 CLK_LOOKUP("iface_clk", camss_ispif_ahb_clk.c, ""),
4913 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, ""),
4914 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, ""),
4915 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004916 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
4917 "fda64000.qcom,iommu"),
4918 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
4919 "fda64000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004920 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_axi_clk.c, ""),
4921 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c, ""),
4922 CLK_LOOKUP("core_clk", camss_mclk0_clk.c, ""),
4923 CLK_LOOKUP("core_clk", camss_mclk1_clk.c, ""),
4924 CLK_LOOKUP("core_clk", camss_mclk2_clk.c, ""),
4925 CLK_LOOKUP("core_clk", camss_mclk3_clk.c, ""),
4926 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
4927 CLK_LOOKUP("core_clk", camss_phy0_csi0phytimer_clk.c, ""),
4928 CLK_LOOKUP("core_clk", camss_phy1_csi1phytimer_clk.c, ""),
4929 CLK_LOOKUP("core_clk", camss_phy2_csi2phytimer_clk.c, ""),
4930 CLK_LOOKUP("iface_clk", camss_top_ahb_clk.c, ""),
Stepan Moskovchenko372cfb42012-07-10 20:19:11 -07004931 CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, "fda44000.qcom,iommu"),
4932 CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, "fda44000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004933 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c, ""),
4934 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c, ""),
4935 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, ""),
4936 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, ""),
4937 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, ""),
4938 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, ""),
4939 CLK_LOOKUP("bus_clk", camss_vfe_vfe_ocmemnoc_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004940 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004941 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
4942 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004943 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004944 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
4945 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004946 CLK_LOOKUP("mem_iface_clk", ocmemcx_ocmemnoc_clk.c,
4947 "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004948 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
4949 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07004950 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004951 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07004952 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004953 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
4954 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07004955 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
4956 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
4957 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
4958 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
4959 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07004960 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
4961 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
4962 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
4963 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07004964
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004965
4966 /* LPASS clocks */
4967 CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"),
4968 CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c,
4969 "fe12f000.slim"),
4970 CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""),
4971 CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""),
4972 CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""),
4973 CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""),
4974 CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""),
4975 CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""),
4976 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""),
4977 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""),
4978 CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""),
4979 CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""),
4980 CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""),
4981 CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""),
4982 CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""),
4983 CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""),
4984 CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""),
4985 CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""),
4986 CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""),
4987 CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""),
4988 CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""),
4989 CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""),
Phani Kumar Uppalapati978f18d2012-08-08 15:49:39 -07004990 CLK_LOOKUP("pcm_clk", audio_core_lpaif_pcm0_clk_src.c,
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07004991 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004992 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07004993 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c,
4994 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004995 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""),
4996 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""),
4997 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""),
4998 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07004999 CLK_LOOKUP("core_oe_src_clk", audio_core_lpaif_pcmoe_clk_src.c,
5000 "msm-dai-q6.4106"),
5001 CLK_LOOKUP("core_oe_clk", audio_core_lpaif_pcmoe_clk.c,
5002 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005003
Matt Wagantall4e2599e2012-03-21 22:31:35 -07005004 CLK_LOOKUP("core_clk", mss_xo_q6_clk.c, "pil-q6v5-mss"),
5005 CLK_LOOKUP("bus_clk", mss_bus_q6_clk.c, "pil-q6v5-mss"),
5006 CLK_LOOKUP("bus_clk", gcc_mss_cfg_ahb_clk.c, ""),
5007 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "pil-q6v5-mss"),
Matt Wagantalld41ce772012-05-10 23:16:41 -07005008 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "pil-q6v5-lpass"),
5009 CLK_LOOKUP("bus_clk", q6ss_ahb_lfabif_clk.c, "pil-q6v5-lpass"),
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07005010 CLK_LOOKUP("reg_clk", q6ss_ahbm_clk.c, "pil-q6v5-lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07005011 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005012
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -07005013 CLK_LOOKUP("dfab_clk", pnoc_sps_clk.c, "msm_sps"),
5014 CLK_LOOKUP("bus_clk", pnoc_qseecom_clk.c, "qseecom"),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07005015
5016 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
5017 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
5018 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
5019 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
5020 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
5021 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
5022 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
5023 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
5024 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
5025 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
5026
5027 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
5028 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
5029 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
5030 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
5031 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
5032 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
5033 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
5034 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
5035 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
5036 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
5037 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
5038 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
5039 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07005040 CLK_LOOKUP("bus_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
5041 CLK_LOOKUP("bus_a_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005042 CLK_LOOKUP("iface_clk", gcc_mmss_noc_cfg_ahb_clk.c, ""),
5043 CLK_LOOKUP("iface_clk", gcc_ocmem_noc_cfg_ahb_clk.c, ""),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005044
5045 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etr"),
5046 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu"),
5047 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-replicator"),
5048 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etf"),
5049 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-merg"),
5050 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in0"),
5051 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in1"),
5052 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-kpss"),
5053 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-mmss"),
5054 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-stm"),
5055 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm0"),
5056 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm1"),
5057 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm2"),
5058 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm3"),
5059
5060 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etr"),
5061 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tpiu"),
5062 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-replicator"),
5063 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etf"),
5064 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-merg"),
5065 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in0"),
5066 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in1"),
5067 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-kpss"),
5068 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-mmss"),
5069 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-stm"),
5070 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm0"),
5071 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm1"),
5072 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm2"),
5073 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm3"),
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005074
5075 CLK_LOOKUP("l2_m_clk", l2_m_clk, ""),
5076 CLK_LOOKUP("krait0_m_clk", krait0_m_clk, ""),
5077 CLK_LOOKUP("krait1_m_clk", krait1_m_clk, ""),
5078 CLK_LOOKUP("krait2_m_clk", krait2_m_clk, ""),
5079 CLK_LOOKUP("krait3_m_clk", krait3_m_clk, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005080};
5081
5082static struct pll_config_regs gpll0_regs __initdata = {
5083 .l_reg = (void __iomem *)GPLL0_L_REG,
5084 .m_reg = (void __iomem *)GPLL0_M_REG,
5085 .n_reg = (void __iomem *)GPLL0_N_REG,
5086 .config_reg = (void __iomem *)GPLL0_USER_CTL_REG,
5087 .mode_reg = (void __iomem *)GPLL0_MODE_REG,
5088 .base = &virt_bases[GCC_BASE],
5089};
5090
5091/* GPLL0 at 600 MHz, main output enabled. */
5092static struct pll_config gpll0_config __initdata = {
5093 .l = 0x1f,
5094 .m = 0x1,
5095 .n = 0x4,
5096 .vco_val = 0x0,
5097 .vco_mask = BM(21, 20),
5098 .pre_div_val = 0x0,
5099 .pre_div_mask = BM(14, 12),
5100 .post_div_val = 0x0,
5101 .post_div_mask = BM(9, 8),
5102 .mn_ena_val = BIT(24),
5103 .mn_ena_mask = BIT(24),
5104 .main_output_val = BIT(0),
5105 .main_output_mask = BIT(0),
5106};
5107
5108static struct pll_config_regs gpll1_regs __initdata = {
5109 .l_reg = (void __iomem *)GPLL1_L_REG,
5110 .m_reg = (void __iomem *)GPLL1_M_REG,
5111 .n_reg = (void __iomem *)GPLL1_N_REG,
5112 .config_reg = (void __iomem *)GPLL1_USER_CTL_REG,
5113 .mode_reg = (void __iomem *)GPLL1_MODE_REG,
5114 .base = &virt_bases[GCC_BASE],
5115};
5116
5117/* GPLL1 at 480 MHz, main output enabled. */
5118static struct pll_config gpll1_config __initdata = {
5119 .l = 0x19,
5120 .m = 0x0,
5121 .n = 0x1,
5122 .vco_val = 0x0,
5123 .vco_mask = BM(21, 20),
5124 .pre_div_val = 0x0,
5125 .pre_div_mask = BM(14, 12),
5126 .post_div_val = 0x0,
5127 .post_div_mask = BM(9, 8),
5128 .main_output_val = BIT(0),
5129 .main_output_mask = BIT(0),
5130};
5131
5132static struct pll_config_regs mmpll0_regs __initdata = {
5133 .l_reg = (void __iomem *)MMPLL0_L_REG,
5134 .m_reg = (void __iomem *)MMPLL0_M_REG,
5135 .n_reg = (void __iomem *)MMPLL0_N_REG,
5136 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
5137 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
5138 .base = &virt_bases[MMSS_BASE],
5139};
5140
5141/* MMPLL0 at 800 MHz, main output enabled. */
5142static struct pll_config mmpll0_config __initdata = {
5143 .l = 0x29,
5144 .m = 0x2,
5145 .n = 0x3,
5146 .vco_val = 0x0,
5147 .vco_mask = BM(21, 20),
5148 .pre_div_val = 0x0,
5149 .pre_div_mask = BM(14, 12),
5150 .post_div_val = 0x0,
5151 .post_div_mask = BM(9, 8),
5152 .mn_ena_val = BIT(24),
5153 .mn_ena_mask = BIT(24),
5154 .main_output_val = BIT(0),
5155 .main_output_mask = BIT(0),
5156};
5157
5158static struct pll_config_regs mmpll1_regs __initdata = {
5159 .l_reg = (void __iomem *)MMPLL1_L_REG,
5160 .m_reg = (void __iomem *)MMPLL1_M_REG,
5161 .n_reg = (void __iomem *)MMPLL1_N_REG,
5162 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
5163 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
5164 .base = &virt_bases[MMSS_BASE],
5165};
5166
5167/* MMPLL1 at 1000 MHz, main output enabled. */
5168static struct pll_config mmpll1_config __initdata = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005169 .l = 0x2C,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005170 .m = 0x1,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005171 .n = 0x10,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005172 .vco_val = 0x0,
5173 .vco_mask = BM(21, 20),
5174 .pre_div_val = 0x0,
5175 .pre_div_mask = BM(14, 12),
5176 .post_div_val = 0x0,
5177 .post_div_mask = BM(9, 8),
5178 .mn_ena_val = BIT(24),
5179 .mn_ena_mask = BIT(24),
5180 .main_output_val = BIT(0),
5181 .main_output_mask = BIT(0),
5182};
5183
5184static struct pll_config_regs mmpll3_regs __initdata = {
5185 .l_reg = (void __iomem *)MMPLL3_L_REG,
5186 .m_reg = (void __iomem *)MMPLL3_M_REG,
5187 .n_reg = (void __iomem *)MMPLL3_N_REG,
5188 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5189 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5190 .base = &virt_bases[MMSS_BASE],
5191};
5192
5193/* MMPLL3 at 820 MHz, main output enabled. */
5194static struct pll_config mmpll3_config __initdata = {
5195 .l = 0x2A,
5196 .m = 0x11,
5197 .n = 0x18,
5198 .vco_val = 0x0,
5199 .vco_mask = BM(21, 20),
5200 .pre_div_val = 0x0,
5201 .pre_div_mask = BM(14, 12),
5202 .post_div_val = 0x0,
5203 .post_div_mask = BM(9, 8),
5204 .mn_ena_val = BIT(24),
5205 .mn_ena_mask = BIT(24),
5206 .main_output_val = BIT(0),
5207 .main_output_mask = BIT(0),
5208};
5209
5210static struct pll_config_regs lpapll0_regs __initdata = {
5211 .l_reg = (void __iomem *)LPAPLL_L_REG,
5212 .m_reg = (void __iomem *)LPAPLL_M_REG,
5213 .n_reg = (void __iomem *)LPAPLL_N_REG,
5214 .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG,
5215 .mode_reg = (void __iomem *)LPAPLL_MODE_REG,
5216 .base = &virt_bases[LPASS_BASE],
5217};
5218
5219/* LPAPLL0 at 491.52 MHz, main output enabled. */
5220static struct pll_config lpapll0_config __initdata = {
5221 .l = 0x33,
5222 .m = 0x1,
5223 .n = 0x5,
5224 .vco_val = 0x0,
5225 .vco_mask = BM(21, 20),
5226 .pre_div_val = BVAL(14, 12, 0x1),
5227 .pre_div_mask = BM(14, 12),
5228 .post_div_val = 0x0,
5229 .post_div_mask = BM(9, 8),
5230 .mn_ena_val = BIT(24),
5231 .mn_ena_mask = BIT(24),
5232 .main_output_val = BIT(0),
5233 .main_output_mask = BIT(0),
5234};
5235
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005236#define PLL_AUX_OUTPUT_BIT 1
Matt Wagantalle7502372012-08-08 00:10:10 -07005237#define PLL_AUX2_OUTPUT_BIT 2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005238
5239static void __init reg_init(void)
5240{
5241 u32 regval;
5242
5243 if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG))
5244 & gpll0_clk_src.status_mask))
5245 configure_pll(&gpll0_config, &gpll0_regs, 1);
5246
5247 if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG))
5248 & gpll1_clk_src.status_mask))
5249 configure_pll(&gpll1_config, &gpll1_regs, 1);
5250
5251 configure_pll(&mmpll0_config, &mmpll0_regs, 1);
5252 configure_pll(&mmpll1_config, &mmpll1_regs, 1);
5253 configure_pll(&mmpll3_config, &mmpll3_regs, 0);
5254 configure_pll(&lpapll0_config, &lpapll0_regs, 1);
5255
Matt Wagantalle7502372012-08-08 00:10:10 -07005256 /* Enable GPLL0's aux outputs. */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005257 regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG));
Matt Wagantalle7502372012-08-08 00:10:10 -07005258 regval |= BIT(PLL_AUX_OUTPUT_BIT) | BIT(PLL_AUX2_OUTPUT_BIT);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005259 writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG));
5260
5261 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5262 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5263 regval |= BIT(0);
5264 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5265
5266 /*
5267 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5268 * register.
5269 */
5270 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
5271}
5272
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005273static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005274{
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005275 clk_set_rate(&axi_clk_src.c, 282000000);
5276 clk_set_rate(&ocmemnoc_clk_src.c, 282000000);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005277
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005278 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005279 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5280 * source. Sleep set vote is 0.
5281 */
5282 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5283 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5284
5285 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005286 * Hold an active set vote for CXO; this is because CXO is expected
5287 * to remain on whenever CPUs aren't power collapsed.
5288 */
5289 clk_prepare_enable(&cxo_a_clk_src.c);
5290
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005291 /*
5292 * TODO: Temporarily enable NOC configuration AHB clocks. Remove when
5293 * the bus driver is ready.
5294 */
5295 clk_prepare_enable(&gcc_mmss_noc_cfg_ahb_clk.c);
5296 clk_prepare_enable(&gcc_ocmem_noc_cfg_ahb_clk.c);
5297
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005298 /* Set rates for single-rate clocks. */
5299 clk_set_rate(&usb30_master_clk_src.c,
5300 usb30_master_clk_src.freq_tbl[0].freq_hz);
5301 clk_set_rate(&tsif_ref_clk_src.c,
5302 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5303 clk_set_rate(&usb_hs_system_clk_src.c,
5304 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5305 clk_set_rate(&usb_hsic_clk_src.c,
5306 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5307 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5308 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5309 clk_set_rate(&usb_hsic_system_clk_src.c,
5310 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5311 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5312 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5313 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5314 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5315 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5316 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5317 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5318 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5319 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5320 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5321 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5322 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
5323 clk_set_rate(&audio_core_slimbus_core_clk_src.c,
5324 audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz);
5325}
5326
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005327#define GCC_CC_PHYS 0xFC400000
5328#define GCC_CC_SIZE SZ_16K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005329
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005330#define MMSS_CC_PHYS 0xFD8C0000
5331#define MMSS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005332
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005333#define LPASS_CC_PHYS 0xFE000000
5334#define LPASS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005335
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005336#define MSS_CC_PHYS 0xFC980000
5337#define MSS_CC_SIZE SZ_16K
5338
5339#define APCS_GCC_CC_PHYS 0xF9011000
5340#define APCS_GCC_CC_SIZE SZ_4K
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005341
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005342static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005343{
5344 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5345 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005346 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005347
5348 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5349 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005350 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005351
5352 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5353 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005354 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005355
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005356 virt_bases[MSS_BASE] = ioremap(MSS_CC_PHYS, MSS_CC_SIZE);
5357 if (!virt_bases[MSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005358 panic("clock-8974: Unable to ioremap MSS_CC memory!");
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005359
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005360 virt_bases[APCS_BASE] = ioremap(APCS_GCC_CC_PHYS, APCS_GCC_CC_SIZE);
5361 if (!virt_bases[APCS_BASE])
5362 panic("clock-8974: Unable to ioremap APCS_GCC_CC memory!");
5363
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005364 clk_ops_local_pll.enable = msm8974_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005365
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005366 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5367 if (IS_ERR(vdd_dig_reg))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005368 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005369
5370 /*
5371 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5372 * until late_init. This may not be necessary with clock handoff;
5373 * Investigate this code on a real non-simulator target to determine
5374 * its necessity.
5375 */
5376 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5377 rpm_regulator_enable(vdd_dig_reg);
5378
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005379 reg_init();
5380}
5381
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005382static int __init msm8974_clock_late_init(void)
5383{
5384 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5385}
5386
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005387static void __init msm8974_rumi_clock_pre_init(void)
5388{
5389 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5390 if (!virt_bases[GCC_BASE])
5391 panic("clock-8974: Unable to ioremap GCC memory!");
5392
5393 /* SDCC clocks are partially emulated in the RUMI */
5394 sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5395 sdcc2_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5396 sdcc3_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5397 sdcc4_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5398
5399 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5400 if (IS_ERR(vdd_dig_reg))
5401 panic("clock-8974: Unable to get the vdd_dig regulator!");
5402
5403 /*
5404 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5405 * until late_init. This may not be necessary with clock handoff;
5406 * Investigate this code on a real non-simulator target to determine
5407 * its necessity.
5408 */
5409 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5410 rpm_regulator_enable(vdd_dig_reg);
5411}
5412
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005413struct clock_init_data msm8974_clock_init_data __initdata = {
5414 .table = msm_clocks_8974,
5415 .size = ARRAY_SIZE(msm_clocks_8974),
5416 .pre_init = msm8974_clock_pre_init,
5417 .post_init = msm8974_clock_post_init,
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005418 .late_init = msm8974_clock_late_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005419};
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005420
5421struct clock_init_data msm8974_rumi_clock_init_data __initdata = {
5422 .table = msm_clocks_8974_rumi,
5423 .size = ARRAY_SIZE(msm_clocks_8974_rumi),
5424 .pre_init = msm8974_rumi_clock_pre_init,
5425};