| Dave Jiang | c0d1217 | 2007-07-19 01:49:46 -0700 | [diff] [blame] | 1 | /* | 
 | 2 |  * Generic EDAC defs | 
 | 3 |  * | 
 | 4 |  * Author: Dave Jiang <djiang@mvista.com> | 
 | 5 |  * | 
| Hitoshi Mitake | c3c52bc | 2008-04-29 01:03:18 -0700 | [diff] [blame] | 6 |  * 2006-2008 (c) MontaVista Software, Inc. This file is licensed under | 
| Dave Jiang | c0d1217 | 2007-07-19 01:49:46 -0700 | [diff] [blame] | 7 |  * the terms of the GNU General Public License version 2. This program | 
 | 8 |  * is licensed "as is" without any warranty of any kind, whether express | 
 | 9 |  * or implied. | 
 | 10 |  * | 
 | 11 |  */ | 
 | 12 | #ifndef _LINUX_EDAC_H_ | 
 | 13 | #define _LINUX_EDAC_H_ | 
 | 14 |  | 
| Arun Sharma | 6006349 | 2011-07-26 16:09:06 -0700 | [diff] [blame] | 15 | #include <linux/atomic.h> | 
| Paul Gortmaker | 313162d | 2012-01-30 11:46:54 -0500 | [diff] [blame] | 16 | #include <linux/kobject.h> | 
 | 17 | #include <linux/completion.h> | 
 | 18 | #include <linux/workqueue.h> | 
 | 19 |  | 
 | 20 | struct device; | 
| Dave Jiang | c0d1217 | 2007-07-19 01:49:46 -0700 | [diff] [blame] | 21 |  | 
 | 22 | #define EDAC_OPSTATE_INVAL	-1 | 
 | 23 | #define EDAC_OPSTATE_POLL	0 | 
 | 24 | #define EDAC_OPSTATE_NMI	1 | 
 | 25 | #define EDAC_OPSTATE_INT	2 | 
 | 26 |  | 
 | 27 | extern int edac_op_state; | 
| Dave Jiang | 66ee2f9 | 2007-07-19 01:49:54 -0700 | [diff] [blame] | 28 | extern int edac_err_assert; | 
| Dave Jiang | c0d1217 | 2007-07-19 01:49:46 -0700 | [diff] [blame] | 29 | extern atomic_t edac_handlers; | 
| Kay Sievers | fe5ff8b | 2011-12-14 15:21:07 -0800 | [diff] [blame] | 30 | extern struct bus_type edac_subsys; | 
| Dave Jiang | c0d1217 | 2007-07-19 01:49:46 -0700 | [diff] [blame] | 31 |  | 
 | 32 | extern int edac_handler_set(void); | 
 | 33 | extern void edac_atomic_assert_error(void); | 
| Kay Sievers | fe5ff8b | 2011-12-14 15:21:07 -0800 | [diff] [blame] | 34 | extern struct bus_type *edac_get_sysfs_subsys(void); | 
 | 35 | extern void edac_put_sysfs_subsys(void); | 
| Dave Jiang | c0d1217 | 2007-07-19 01:49:46 -0700 | [diff] [blame] | 36 |  | 
| Hitoshi Mitake | c3c52bc | 2008-04-29 01:03:18 -0700 | [diff] [blame] | 37 | static inline void opstate_init(void) | 
 | 38 | { | 
 | 39 | 	switch (edac_op_state) { | 
 | 40 | 	case EDAC_OPSTATE_POLL: | 
 | 41 | 	case EDAC_OPSTATE_NMI: | 
 | 42 | 		break; | 
 | 43 | 	default: | 
 | 44 | 		edac_op_state = EDAC_OPSTATE_POLL; | 
 | 45 | 	} | 
 | 46 | 	return; | 
 | 47 | } | 
 | 48 |  | 
| Mauro Carvalho Chehab | ddeb354 | 2011-03-04 15:11:29 -0300 | [diff] [blame] | 49 | #define EDAC_MC_LABEL_LEN	31 | 
 | 50 | #define MC_PROC_NAME_MAX_LEN	7 | 
 | 51 |  | 
 | 52 | /* memory devices */ | 
 | 53 | enum dev_type { | 
 | 54 | 	DEV_UNKNOWN = 0, | 
 | 55 | 	DEV_X1, | 
 | 56 | 	DEV_X2, | 
 | 57 | 	DEV_X4, | 
 | 58 | 	DEV_X8, | 
 | 59 | 	DEV_X16, | 
 | 60 | 	DEV_X32,		/* Do these parts exist? */ | 
 | 61 | 	DEV_X64			/* Do these parts exist? */ | 
 | 62 | }; | 
 | 63 |  | 
 | 64 | #define DEV_FLAG_UNKNOWN	BIT(DEV_UNKNOWN) | 
 | 65 | #define DEV_FLAG_X1		BIT(DEV_X1) | 
 | 66 | #define DEV_FLAG_X2		BIT(DEV_X2) | 
 | 67 | #define DEV_FLAG_X4		BIT(DEV_X4) | 
 | 68 | #define DEV_FLAG_X8		BIT(DEV_X8) | 
 | 69 | #define DEV_FLAG_X16		BIT(DEV_X16) | 
 | 70 | #define DEV_FLAG_X32		BIT(DEV_X32) | 
 | 71 | #define DEV_FLAG_X64		BIT(DEV_X64) | 
 | 72 |  | 
| Mauro Carvalho Chehab | 01a6e28 | 2012-02-03 13:17:48 -0300 | [diff] [blame] | 73 | /** | 
 | 74 |  * enum mem_type - memory types. For a more detailed reference, please see | 
 | 75 |  *			http://en.wikipedia.org/wiki/DRAM | 
 | 76 |  * | 
 | 77 |  * @MEM_EMPTY		Empty csrow | 
 | 78 |  * @MEM_RESERVED:	Reserved csrow type | 
 | 79 |  * @MEM_UNKNOWN:	Unknown csrow type | 
 | 80 |  * @MEM_FPM:		FPM - Fast Page Mode, used on systems up to 1995. | 
 | 81 |  * @MEM_EDO:		EDO - Extended data out, used on systems up to 1998. | 
 | 82 |  * @MEM_BEDO:		BEDO - Burst Extended data out, an EDO variant. | 
 | 83 |  * @MEM_SDR:		SDR - Single data rate SDRAM | 
 | 84 |  *			http://en.wikipedia.org/wiki/Synchronous_dynamic_random-access_memory | 
 | 85 |  *			They use 3 pins for chip select: Pins 0 and 2 are | 
 | 86 |  *			for rank 0; pins 1 and 3 are for rank 1, if the memory | 
 | 87 |  *			is dual-rank. | 
 | 88 |  * @MEM_RDR:		Registered SDR SDRAM | 
 | 89 |  * @MEM_DDR:		Double data rate SDRAM | 
 | 90 |  *			http://en.wikipedia.org/wiki/DDR_SDRAM | 
 | 91 |  * @MEM_RDDR:		Registered Double data rate SDRAM | 
 | 92 |  *			This is a variant of the DDR memories. | 
 | 93 |  *			A registered memory has a buffer inside it, hiding | 
 | 94 |  *			part of the memory details to the memory controller. | 
 | 95 |  * @MEM_RMBS:		Rambus DRAM, used on a few Pentium III/IV controllers. | 
 | 96 |  * @MEM_DDR2:		DDR2 RAM, as described at JEDEC JESD79-2F. | 
 | 97 |  *			Those memories are labed as "PC2-" instead of "PC" to | 
 | 98 |  *			differenciate from DDR. | 
 | 99 |  * @MEM_FB_DDR2:	Fully-Buffered DDR2, as described at JEDEC Std No. 205 | 
 | 100 |  *			and JESD206. | 
 | 101 |  *			Those memories are accessed per DIMM slot, and not by | 
 | 102 |  *			a chip select signal. | 
 | 103 |  * @MEM_RDDR2:		Registered DDR2 RAM | 
 | 104 |  *			This is a variant of the DDR2 memories. | 
 | 105 |  * @MEM_XDR:		Rambus XDR | 
 | 106 |  *			It is an evolution of the original RAMBUS memories, | 
 | 107 |  *			created to compete with DDR2. Weren't used on any | 
 | 108 |  *			x86 arch, but cell_edac PPC memory controller uses it. | 
 | 109 |  * @MEM_DDR3:		DDR3 RAM | 
 | 110 |  * @MEM_RDDR3:		Registered DDR3 RAM | 
 | 111 |  *			This is a variant of the DDR3 memories. | 
 | 112 |  */ | 
| Mauro Carvalho Chehab | ddeb354 | 2011-03-04 15:11:29 -0300 | [diff] [blame] | 113 | enum mem_type { | 
| Mauro Carvalho Chehab | 01a6e28 | 2012-02-03 13:17:48 -0300 | [diff] [blame] | 114 | 	MEM_EMPTY = 0, | 
 | 115 | 	MEM_RESERVED, | 
 | 116 | 	MEM_UNKNOWN, | 
 | 117 | 	MEM_FPM, | 
 | 118 | 	MEM_EDO, | 
 | 119 | 	MEM_BEDO, | 
 | 120 | 	MEM_SDR, | 
 | 121 | 	MEM_RDR, | 
 | 122 | 	MEM_DDR, | 
 | 123 | 	MEM_RDDR, | 
 | 124 | 	MEM_RMBS, | 
 | 125 | 	MEM_DDR2, | 
 | 126 | 	MEM_FB_DDR2, | 
 | 127 | 	MEM_RDDR2, | 
 | 128 | 	MEM_XDR, | 
 | 129 | 	MEM_DDR3, | 
 | 130 | 	MEM_RDDR3, | 
| Mauro Carvalho Chehab | ddeb354 | 2011-03-04 15:11:29 -0300 | [diff] [blame] | 131 | }; | 
 | 132 |  | 
 | 133 | #define MEM_FLAG_EMPTY		BIT(MEM_EMPTY) | 
 | 134 | #define MEM_FLAG_RESERVED	BIT(MEM_RESERVED) | 
 | 135 | #define MEM_FLAG_UNKNOWN	BIT(MEM_UNKNOWN) | 
 | 136 | #define MEM_FLAG_FPM		BIT(MEM_FPM) | 
 | 137 | #define MEM_FLAG_EDO		BIT(MEM_EDO) | 
 | 138 | #define MEM_FLAG_BEDO		BIT(MEM_BEDO) | 
 | 139 | #define MEM_FLAG_SDR		BIT(MEM_SDR) | 
 | 140 | #define MEM_FLAG_RDR		BIT(MEM_RDR) | 
 | 141 | #define MEM_FLAG_DDR		BIT(MEM_DDR) | 
 | 142 | #define MEM_FLAG_RDDR		BIT(MEM_RDDR) | 
 | 143 | #define MEM_FLAG_RMBS		BIT(MEM_RMBS) | 
 | 144 | #define MEM_FLAG_DDR2           BIT(MEM_DDR2) | 
 | 145 | #define MEM_FLAG_FB_DDR2        BIT(MEM_FB_DDR2) | 
 | 146 | #define MEM_FLAG_RDDR2          BIT(MEM_RDDR2) | 
 | 147 | #define MEM_FLAG_XDR            BIT(MEM_XDR) | 
 | 148 | #define MEM_FLAG_DDR3		 BIT(MEM_DDR3) | 
 | 149 | #define MEM_FLAG_RDDR3		 BIT(MEM_RDDR3) | 
 | 150 |  | 
 | 151 | /* chipset Error Detection and Correction capabilities and mode */ | 
 | 152 | enum edac_type { | 
 | 153 | 	EDAC_UNKNOWN = 0,	/* Unknown if ECC is available */ | 
 | 154 | 	EDAC_NONE,		/* Doesn't support ECC */ | 
 | 155 | 	EDAC_RESERVED,		/* Reserved ECC type */ | 
 | 156 | 	EDAC_PARITY,		/* Detects parity errors */ | 
 | 157 | 	EDAC_EC,		/* Error Checking - no correction */ | 
 | 158 | 	EDAC_SECDED,		/* Single bit error correction, Double detection */ | 
 | 159 | 	EDAC_S2ECD2ED,		/* Chipkill x2 devices - do these exist? */ | 
 | 160 | 	EDAC_S4ECD4ED,		/* Chipkill x4 devices */ | 
 | 161 | 	EDAC_S8ECD8ED,		/* Chipkill x8 devices */ | 
 | 162 | 	EDAC_S16ECD16ED,	/* Chipkill x16 devices */ | 
 | 163 | }; | 
 | 164 |  | 
 | 165 | #define EDAC_FLAG_UNKNOWN	BIT(EDAC_UNKNOWN) | 
 | 166 | #define EDAC_FLAG_NONE		BIT(EDAC_NONE) | 
 | 167 | #define EDAC_FLAG_PARITY	BIT(EDAC_PARITY) | 
 | 168 | #define EDAC_FLAG_EC		BIT(EDAC_EC) | 
 | 169 | #define EDAC_FLAG_SECDED	BIT(EDAC_SECDED) | 
 | 170 | #define EDAC_FLAG_S2ECD2ED	BIT(EDAC_S2ECD2ED) | 
 | 171 | #define EDAC_FLAG_S4ECD4ED	BIT(EDAC_S4ECD4ED) | 
 | 172 | #define EDAC_FLAG_S8ECD8ED	BIT(EDAC_S8ECD8ED) | 
 | 173 | #define EDAC_FLAG_S16ECD16ED	BIT(EDAC_S16ECD16ED) | 
 | 174 |  | 
 | 175 | /* scrubbing capabilities */ | 
 | 176 | enum scrub_type { | 
 | 177 | 	SCRUB_UNKNOWN = 0,	/* Unknown if scrubber is available */ | 
 | 178 | 	SCRUB_NONE,		/* No scrubber */ | 
 | 179 | 	SCRUB_SW_PROG,		/* SW progressive (sequential) scrubbing */ | 
 | 180 | 	SCRUB_SW_SRC,		/* Software scrub only errors */ | 
 | 181 | 	SCRUB_SW_PROG_SRC,	/* Progressive software scrub from an error */ | 
 | 182 | 	SCRUB_SW_TUNABLE,	/* Software scrub frequency is tunable */ | 
 | 183 | 	SCRUB_HW_PROG,		/* HW progressive (sequential) scrubbing */ | 
 | 184 | 	SCRUB_HW_SRC,		/* Hardware scrub only errors */ | 
 | 185 | 	SCRUB_HW_PROG_SRC,	/* Progressive hardware scrub from an error */ | 
 | 186 | 	SCRUB_HW_TUNABLE	/* Hardware scrub frequency is tunable */ | 
 | 187 | }; | 
 | 188 |  | 
 | 189 | #define SCRUB_FLAG_SW_PROG	BIT(SCRUB_SW_PROG) | 
 | 190 | #define SCRUB_FLAG_SW_SRC	BIT(SCRUB_SW_SRC) | 
 | 191 | #define SCRUB_FLAG_SW_PROG_SRC	BIT(SCRUB_SW_PROG_SRC) | 
 | 192 | #define SCRUB_FLAG_SW_TUN	BIT(SCRUB_SW_SCRUB_TUNABLE) | 
 | 193 | #define SCRUB_FLAG_HW_PROG	BIT(SCRUB_HW_PROG) | 
 | 194 | #define SCRUB_FLAG_HW_SRC	BIT(SCRUB_HW_SRC) | 
 | 195 | #define SCRUB_FLAG_HW_PROG_SRC	BIT(SCRUB_HW_PROG_SRC) | 
 | 196 | #define SCRUB_FLAG_HW_TUN	BIT(SCRUB_HW_TUNABLE) | 
 | 197 |  | 
 | 198 | /* FIXME - should have notify capabilities: NMI, LOG, PROC, etc */ | 
 | 199 |  | 
 | 200 | /* EDAC internal operation states */ | 
 | 201 | #define	OP_ALLOC		0x100 | 
 | 202 | #define OP_RUNNING_POLL		0x201 | 
 | 203 | #define OP_RUNNING_INTERRUPT	0x202 | 
 | 204 | #define OP_RUNNING_POLL_INTR	0x203 | 
 | 205 | #define OP_OFFLINE		0x300 | 
 | 206 |  | 
 | 207 | /* | 
| Mauro Carvalho Chehab | 01a6e28 | 2012-02-03 13:17:48 -0300 | [diff] [blame] | 208 |  * Concepts used at the EDAC subsystem | 
| Mauro Carvalho Chehab | ddeb354 | 2011-03-04 15:11:29 -0300 | [diff] [blame] | 209 |  * | 
| Mauro Carvalho Chehab | 01a6e28 | 2012-02-03 13:17:48 -0300 | [diff] [blame] | 210 |  * There are several things to be aware of that aren't at all obvious: | 
| Mauro Carvalho Chehab | ddeb354 | 2011-03-04 15:11:29 -0300 | [diff] [blame] | 211 |  * | 
 | 212 |  * SOCKETS, SOCKET SETS, BANKS, ROWS, CHIP-SELECT ROWS, CHANNELS, etc.. | 
 | 213 |  * | 
 | 214 |  * These are some of the many terms that are thrown about that don't always | 
 | 215 |  * mean what people think they mean (Inconceivable!).  In the interest of | 
 | 216 |  * creating a common ground for discussion, terms and their definitions | 
 | 217 |  * will be established. | 
 | 218 |  * | 
| Mauro Carvalho Chehab | 01a6e28 | 2012-02-03 13:17:48 -0300 | [diff] [blame] | 219 |  * Memory devices:	The individual DRAM chips on a memory stick.  These | 
 | 220 |  *			devices commonly output 4 and 8 bits each (x4, x8). | 
 | 221 |  *			Grouping several of these in parallel provides the | 
 | 222 |  *			number of bits that the memory controller expects: | 
 | 223 |  *			typically 72 bits, in order to provide 64 bits + | 
 | 224 |  *			8 bits of ECC data. | 
| Mauro Carvalho Chehab | ddeb354 | 2011-03-04 15:11:29 -0300 | [diff] [blame] | 225 |  * | 
 | 226 |  * Memory Stick:	A printed circuit board that aggregates multiple | 
| Mauro Carvalho Chehab | 01a6e28 | 2012-02-03 13:17:48 -0300 | [diff] [blame] | 227 |  *			memory devices in parallel.  In general, this is the | 
 | 228 |  *			Field Replaceable Unit (FRU) which gets replaced, in | 
 | 229 |  *			the case of excessive errors. Most often it is also | 
 | 230 |  *			called DIMM (Dual Inline Memory Module). | 
| Mauro Carvalho Chehab | ddeb354 | 2011-03-04 15:11:29 -0300 | [diff] [blame] | 231 |  * | 
| Mauro Carvalho Chehab | 01a6e28 | 2012-02-03 13:17:48 -0300 | [diff] [blame] | 232 |  * Memory Socket:	A physical connector on the motherboard that accepts | 
 | 233 |  *			a single memory stick. Also called as "slot" on several | 
 | 234 |  *			datasheets. | 
| Mauro Carvalho Chehab | ddeb354 | 2011-03-04 15:11:29 -0300 | [diff] [blame] | 235 |  * | 
| Mauro Carvalho Chehab | 01a6e28 | 2012-02-03 13:17:48 -0300 | [diff] [blame] | 236 |  * Channel:		A memory controller channel, responsible to communicate | 
 | 237 |  *			with a group of DIMMs. Each channel has its own | 
 | 238 |  *			independent control (command) and data bus, and can | 
 | 239 |  *			be used independently or grouped with other channels. | 
| Mauro Carvalho Chehab | ddeb354 | 2011-03-04 15:11:29 -0300 | [diff] [blame] | 240 |  * | 
| Mauro Carvalho Chehab | 01a6e28 | 2012-02-03 13:17:48 -0300 | [diff] [blame] | 241 |  * Branch:		It is typically the highest hierarchy on a | 
 | 242 |  *			Fully-Buffered DIMM memory controller. | 
 | 243 |  *			Typically, it contains two channels. | 
 | 244 |  *			Two channels at the same branch can be used in single | 
 | 245 |  *			mode or in lockstep mode. | 
 | 246 |  *			When lockstep is enabled, the cacheline is doubled, | 
 | 247 |  *			but it generally brings some performance penalty. | 
 | 248 |  *			Also, it is generally not possible to point to just one | 
 | 249 |  *			memory stick when an error occurs, as the error | 
 | 250 |  *			correction code is calculated using two DIMMs instead | 
 | 251 |  *			of one. Due to that, it is capable of correcting more | 
 | 252 |  *			errors than on single mode. | 
 | 253 |  * | 
 | 254 |  * Single-channel:	The data accessed by the memory controller is contained | 
 | 255 |  *			into one dimm only. E. g. if the data is 64 bits-wide, | 
 | 256 |  *			the data flows to the CPU using one 64 bits parallel | 
 | 257 |  *			access. | 
 | 258 |  *			Typically used with SDR, DDR, DDR2 and DDR3 memories. | 
 | 259 |  *			FB-DIMM and RAMBUS use a different concept for channel, | 
 | 260 |  *			so this concept doesn't apply there. | 
 | 261 |  * | 
 | 262 |  * Double-channel:	The data size accessed by the memory controller is | 
 | 263 |  *			interlaced into two dimms, accessed at the same time. | 
 | 264 |  *			E. g. if the DIMM is 64 bits-wide (72 bits with ECC), | 
 | 265 |  *			the data flows to the CPU using a 128 bits parallel | 
 | 266 |  *			access. | 
 | 267 |  * | 
 | 268 |  * Chip-select row:	This is the name of the DRAM signal used to select the | 
 | 269 |  *			DRAM ranks to be accessed. Common chip-select rows for | 
 | 270 |  *			single channel are 64 bits, for dual channel 128 bits. | 
 | 271 |  *			It may not be visible by the memory controller, as some | 
 | 272 |  *			DIMM types have a memory buffer that can hide direct | 
 | 273 |  *			access to it from the Memory Controller. | 
| Mauro Carvalho Chehab | ddeb354 | 2011-03-04 15:11:29 -0300 | [diff] [blame] | 274 |  * | 
 | 275 |  * Single-Ranked stick:	A Single-ranked stick has 1 chip-select row of memory. | 
 | 276 |  *			Motherboards commonly drive two chip-select pins to | 
 | 277 |  *			a memory stick. A single-ranked stick, will occupy | 
 | 278 |  *			only one of those rows. The other will be unused. | 
 | 279 |  * | 
 | 280 |  * Double-Ranked stick:	A double-ranked stick has two chip-select rows which | 
 | 281 |  *			access different sets of memory devices.  The two | 
 | 282 |  *			rows cannot be accessed concurrently. | 
 | 283 |  * | 
 | 284 |  * Double-sided stick:	DEPRECATED TERM, see Double-Ranked stick. | 
 | 285 |  *			A double-sided stick has two chip-select rows which | 
| Mauro Carvalho Chehab | 01a6e28 | 2012-02-03 13:17:48 -0300 | [diff] [blame] | 286 |  *			access different sets of memory devices. The two | 
 | 287 |  *			rows cannot be accessed concurrently. "Double-sided" | 
| Mauro Carvalho Chehab | ddeb354 | 2011-03-04 15:11:29 -0300 | [diff] [blame] | 288 |  *			is irrespective of the memory devices being mounted | 
 | 289 |  *			on both sides of the memory stick. | 
 | 290 |  * | 
 | 291 |  * Socket set:		All of the memory sticks that are required for | 
 | 292 |  *			a single memory access or all of the memory sticks | 
 | 293 |  *			spanned by a chip-select row.  A single socket set | 
 | 294 |  *			has two chip-select rows and if double-sided sticks | 
 | 295 |  *			are used these will occupy those chip-select rows. | 
 | 296 |  * | 
 | 297 |  * Bank:		This term is avoided because it is unclear when | 
 | 298 |  *			needing to distinguish between chip-select rows and | 
 | 299 |  *			socket sets. | 
 | 300 |  * | 
 | 301 |  * Controller pages: | 
 | 302 |  * | 
 | 303 |  * Physical pages: | 
 | 304 |  * | 
 | 305 |  * Virtual pages: | 
 | 306 |  * | 
 | 307 |  * | 
 | 308 |  * STRUCTURE ORGANIZATION AND CHOICES | 
 | 309 |  * | 
 | 310 |  * | 
 | 311 |  * | 
 | 312 |  * PS - I enjoyed writing all that about as much as you enjoyed reading it. | 
 | 313 |  */ | 
 | 314 |  | 
| Mauro Carvalho Chehab | a4b4be3 | 2012-01-27 10:26:13 -0300 | [diff] [blame] | 315 | /** | 
 | 316 |  * struct rank_info - contains the information for one DIMM rank | 
 | 317 |  * | 
 | 318 |  * @chan_idx:	channel number where the rank is (typically, 0 or 1) | 
 | 319 |  * @ce_count:	number of correctable errors for this rank | 
 | 320 |  * @label:	DIMM label. Different ranks for the same DIMM should be | 
 | 321 |  *		filled, on userspace, with the same label. | 
 | 322 |  *		FIXME: The core currently won't enforce it. | 
 | 323 |  * @csrow:	A pointer to the chip select row structure (the parent | 
 | 324 |  *		structure). The location of the rank is given by | 
 | 325 |  *		the (csrow->csrow_idx, chan_idx) vector. | 
 | 326 |  */ | 
 | 327 | struct rank_info { | 
 | 328 | 	int chan_idx; | 
 | 329 | 	u32 ce_count; | 
 | 330 | 	char label[EDAC_MC_LABEL_LEN + 1]; | 
| Mauro Carvalho Chehab | ddeb354 | 2011-03-04 15:11:29 -0300 | [diff] [blame] | 331 | 	struct csrow_info *csrow;	/* the parent */ | 
 | 332 | }; | 
 | 333 |  | 
 | 334 | struct csrow_info { | 
 | 335 | 	unsigned long first_page;	/* first page number in dimm */ | 
 | 336 | 	unsigned long last_page;	/* last page number in dimm */ | 
 | 337 | 	unsigned long page_mask;	/* used for interleaving - | 
 | 338 | 					 * 0UL for non intlv | 
 | 339 | 					 */ | 
 | 340 | 	u32 nr_pages;		/* number of pages in csrow */ | 
 | 341 | 	u32 grain;		/* granularity of reported error in bytes */ | 
 | 342 | 	int csrow_idx;		/* the chip-select row */ | 
 | 343 | 	enum dev_type dtype;	/* memory device type */ | 
 | 344 | 	u32 ue_count;		/* Uncorrectable Errors for this csrow */ | 
 | 345 | 	u32 ce_count;		/* Correctable Errors for this csrow */ | 
 | 346 | 	enum mem_type mtype;	/* memory csrow type */ | 
 | 347 | 	enum edac_type edac_mode;	/* EDAC mode for this csrow */ | 
 | 348 | 	struct mem_ctl_info *mci;	/* the parent */ | 
 | 349 |  | 
 | 350 | 	struct kobject kobj;	/* sysfs kobject for this csrow */ | 
 | 351 |  | 
 | 352 | 	/* channel information for this csrow */ | 
 | 353 | 	u32 nr_channels; | 
| Mauro Carvalho Chehab | a4b4be3 | 2012-01-27 10:26:13 -0300 | [diff] [blame] | 354 | 	struct rank_info *channels; | 
| Mauro Carvalho Chehab | ddeb354 | 2011-03-04 15:11:29 -0300 | [diff] [blame] | 355 | }; | 
 | 356 |  | 
 | 357 | struct mcidev_sysfs_group { | 
 | 358 | 	const char *name;				/* group name */ | 
 | 359 | 	const struct mcidev_sysfs_attribute *mcidev_attr; /* group attributes */ | 
 | 360 | }; | 
 | 361 |  | 
 | 362 | struct mcidev_sysfs_group_kobj { | 
 | 363 | 	struct list_head list;		/* list for all instances within a mc */ | 
 | 364 |  | 
 | 365 | 	struct kobject kobj;		/* kobj for the group */ | 
 | 366 |  | 
 | 367 | 	const struct mcidev_sysfs_group *grp;	/* group description table */ | 
 | 368 | 	struct mem_ctl_info *mci;	/* the parent */ | 
 | 369 | }; | 
 | 370 |  | 
 | 371 | /* mcidev_sysfs_attribute structure | 
 | 372 |  *	used for driver sysfs attributes and in mem_ctl_info | 
 | 373 |  * 	sysfs top level entries | 
 | 374 |  */ | 
 | 375 | struct mcidev_sysfs_attribute { | 
 | 376 | 	/* It should use either attr or grp */ | 
 | 377 | 	struct attribute attr; | 
 | 378 | 	const struct mcidev_sysfs_group *grp;	/* Points to a group of attributes */ | 
 | 379 |  | 
 | 380 | 	/* Ops for show/store values at the attribute - not used on group */ | 
 | 381 |         ssize_t (*show)(struct mem_ctl_info *,char *); | 
 | 382 |         ssize_t (*store)(struct mem_ctl_info *, const char *,size_t); | 
 | 383 | }; | 
 | 384 |  | 
 | 385 | /* MEMORY controller information structure | 
 | 386 |  */ | 
 | 387 | struct mem_ctl_info { | 
 | 388 | 	struct list_head link;	/* for global list of mem_ctl_info structs */ | 
 | 389 |  | 
 | 390 | 	struct module *owner;	/* Module owner of this control struct */ | 
 | 391 |  | 
 | 392 | 	unsigned long mtype_cap;	/* memory types supported by mc */ | 
 | 393 | 	unsigned long edac_ctl_cap;	/* Mem controller EDAC capabilities */ | 
 | 394 | 	unsigned long edac_cap;	/* configuration capabilities - this is | 
 | 395 | 				 * closely related to edac_ctl_cap.  The | 
 | 396 | 				 * difference is that the controller may be | 
 | 397 | 				 * capable of s4ecd4ed which would be listed | 
 | 398 | 				 * in edac_ctl_cap, but if channels aren't | 
 | 399 | 				 * capable of s4ecd4ed then the edac_cap would | 
 | 400 | 				 * not have that capability. | 
 | 401 | 				 */ | 
 | 402 | 	unsigned long scrub_cap;	/* chipset scrub capabilities */ | 
 | 403 | 	enum scrub_type scrub_mode;	/* current scrub mode */ | 
 | 404 |  | 
 | 405 | 	/* Translates sdram memory scrub rate given in bytes/sec to the | 
 | 406 | 	   internal representation and configures whatever else needs | 
 | 407 | 	   to be configured. | 
 | 408 | 	 */ | 
 | 409 | 	int (*set_sdram_scrub_rate) (struct mem_ctl_info * mci, u32 bw); | 
 | 410 |  | 
 | 411 | 	/* Get the current sdram memory scrub rate from the internal | 
 | 412 | 	   representation and converts it to the closest matching | 
 | 413 | 	   bandwidth in bytes/sec. | 
 | 414 | 	 */ | 
 | 415 | 	int (*get_sdram_scrub_rate) (struct mem_ctl_info * mci); | 
 | 416 |  | 
 | 417 |  | 
 | 418 | 	/* pointer to edac checking routine */ | 
 | 419 | 	void (*edac_check) (struct mem_ctl_info * mci); | 
 | 420 |  | 
 | 421 | 	/* | 
 | 422 | 	 * Remaps memory pages: controller pages to physical pages. | 
 | 423 | 	 * For most MC's, this will be NULL. | 
 | 424 | 	 */ | 
 | 425 | 	/* FIXME - why not send the phys page to begin with? */ | 
 | 426 | 	unsigned long (*ctl_page_to_phys) (struct mem_ctl_info * mci, | 
 | 427 | 					   unsigned long page); | 
 | 428 | 	int mc_idx; | 
 | 429 | 	int nr_csrows; | 
 | 430 | 	struct csrow_info *csrows; | 
 | 431 | 	/* | 
 | 432 | 	 * FIXME - what about controllers on other busses? - IDs must be | 
 | 433 | 	 * unique.  dev pointer should be sufficiently unique, but | 
 | 434 | 	 * BUS:SLOT.FUNC numbers may not be unique. | 
 | 435 | 	 */ | 
 | 436 | 	struct device *dev; | 
 | 437 | 	const char *mod_name; | 
 | 438 | 	const char *mod_ver; | 
 | 439 | 	const char *ctl_name; | 
 | 440 | 	const char *dev_name; | 
 | 441 | 	char proc_name[MC_PROC_NAME_MAX_LEN + 1]; | 
 | 442 | 	void *pvt_info; | 
 | 443 | 	u32 ue_noinfo_count;	/* Uncorrectable Errors w/o info */ | 
 | 444 | 	u32 ce_noinfo_count;	/* Correctable Errors w/o info */ | 
 | 445 | 	u32 ue_count;		/* Total Uncorrectable Errors for this MC */ | 
 | 446 | 	u32 ce_count;		/* Total Correctable Errors for this MC */ | 
 | 447 | 	unsigned long start_time;	/* mci load start time (in jiffies) */ | 
 | 448 |  | 
 | 449 | 	struct completion complete; | 
 | 450 |  | 
 | 451 | 	/* edac sysfs device control */ | 
 | 452 | 	struct kobject edac_mci_kobj; | 
 | 453 |  | 
 | 454 | 	/* list for all grp instances within a mc */ | 
 | 455 | 	struct list_head grp_kobj_list; | 
 | 456 |  | 
 | 457 | 	/* Additional top controller level attributes, but specified | 
 | 458 | 	 * by the low level driver. | 
 | 459 | 	 * | 
 | 460 | 	 * Set by the low level driver to provide attributes at the | 
 | 461 | 	 * controller level, same level as 'ue_count' and 'ce_count' above. | 
 | 462 | 	 * An array of structures, NULL terminated | 
 | 463 | 	 * | 
 | 464 | 	 * If attributes are desired, then set to array of attributes | 
 | 465 | 	 * If no attributes are desired, leave NULL | 
 | 466 | 	 */ | 
 | 467 | 	const struct mcidev_sysfs_attribute *mc_driver_sysfs_attributes; | 
 | 468 |  | 
 | 469 | 	/* work struct for this MC */ | 
 | 470 | 	struct delayed_work work; | 
 | 471 |  | 
 | 472 | 	/* the internal state of this controller instance */ | 
 | 473 | 	int op_state; | 
 | 474 | }; | 
 | 475 |  | 
| Dave Jiang | c0d1217 | 2007-07-19 01:49:46 -0700 | [diff] [blame] | 476 | #endif |