| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1 | /* | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 2 |  *  linux/arch/arm/mach-omap2/clock2430_data.c | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 3 |  * | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 4 |  *  Copyright (C) 2005-2009 Texas Instruments, Inc. | 
| Paul Walmsley | 93340a2 | 2010-02-22 22:09:12 -0700 | [diff] [blame] | 5 |  *  Copyright (C) 2004-2010 Nokia Corporation | 
| Tony Lindgren | a16e970 | 2008-03-18 11:56:39 +0200 | [diff] [blame] | 6 |  * | 
 | 7 |  *  Contacts: | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 8 |  *  Richard Woodruff <r-woodruff2@ti.com> | 
| Tony Lindgren | a16e970 | 2008-03-18 11:56:39 +0200 | [diff] [blame] | 9 |  *  Paul Walmsley | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 10 |  * | 
 | 11 |  * This program is free software; you can redistribute it and/or modify | 
 | 12 |  * it under the terms of the GNU General Public License version 2 as | 
 | 13 |  * published by the Free Software Foundation. | 
 | 14 |  */ | 
 | 15 |  | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 16 | #include <linux/kernel.h> | 
 | 17 | #include <linux/clk.h> | 
| Paul Walmsley | 93340a2 | 2010-02-22 22:09:12 -0700 | [diff] [blame] | 18 | #include <linux/list.h> | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 19 |  | 
 | 20 | #include <plat/clkdev_omap.h> | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 21 |  | 
| Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 22 | #include "clock.h" | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 23 | #include "clock2xxx.h" | 
 | 24 | #include "opp2xxx.h" | 
| Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 25 | #include "prm.h" | 
 | 26 | #include "cm.h" | 
 | 27 | #include "prm-regbits-24xx.h" | 
 | 28 | #include "cm-regbits-24xx.h" | 
 | 29 | #include "sdrc.h" | 
 | 30 |  | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 31 | #define OMAP_CM_REGADDR			OMAP2430_CM_REGADDR | 
 | 32 |  | 
 | 33 | /* | 
 | 34 |  * 2430 clock tree. | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 35 |  * | 
 | 36 |  * NOTE:In many cases here we are assigning a 'default' parent.	In many | 
 | 37 |  *	cases the parent is selectable.	The get/set parent calls will also | 
 | 38 |  *	switch sources. | 
 | 39 |  * | 
 | 40 |  *	Many some clocks say always_enabled, but they can be auto idled for | 
 | 41 |  *	power savings. They will always be available upon clock request. | 
 | 42 |  * | 
 | 43 |  *	Several sources are given initial rates which may be wrong, this will | 
 | 44 |  *	be fixed up in the init func. | 
 | 45 |  * | 
 | 46 |  *	Things are broadly separated below by clock domains. It is | 
 | 47 |  *	noteworthy that most periferals have dependencies on multiple clock | 
 | 48 |  *	domains. Many get their interface clocks from the L4 domain, but get | 
 | 49 |  *	functional clocks from fixed sources or other core domain derived | 
 | 50 |  *	clocks. | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 51 |  */ | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 52 |  | 
 | 53 | /* Base external input clocks */ | 
 | 54 | static struct clk func_32k_ck = { | 
 | 55 | 	.name		= "func_32k_ck", | 
| Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 56 | 	.ops		= &clkops_null, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 57 | 	.rate		= 32000, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 58 | 	.clkdm_name	= "wkup_clkdm", | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 59 | }; | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 60 |  | 
| Paul Walmsley | f248076 | 2009-04-23 21:11:10 -0600 | [diff] [blame] | 61 | static struct clk secure_32k_ck = { | 
 | 62 | 	.name		= "secure_32k_ck", | 
 | 63 | 	.ops		= &clkops_null, | 
 | 64 | 	.rate		= 32768, | 
| Paul Walmsley | f248076 | 2009-04-23 21:11:10 -0600 | [diff] [blame] | 65 | 	.clkdm_name	= "wkup_clkdm", | 
 | 66 | }; | 
 | 67 |  | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 68 | /* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */ | 
 | 69 | static struct clk osc_ck = {		/* (*12, *13, 19.2, *26, 38.4)MHz */ | 
 | 70 | 	.name		= "osc_ck", | 
| Russell King | 548d849 | 2008-11-04 14:02:46 +0000 | [diff] [blame] | 71 | 	.ops		= &clkops_oscck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 72 | 	.clkdm_name	= "wkup_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 73 | 	.recalc		= &omap2_osc_clk_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 74 | }; | 
 | 75 |  | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 76 | /* Without modem likely 12MHz, with modem likely 13MHz */ | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 77 | static struct clk sys_ck = {		/* (*12, *13, 19.2, 26, 38.4)MHz */ | 
 | 78 | 	.name		= "sys_ck",		/* ~ ref_clk also */ | 
| Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 79 | 	.ops		= &clkops_null, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 80 | 	.parent		= &osc_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 81 | 	.clkdm_name	= "wkup_clkdm", | 
| Paul Walmsley | 44da0a5 | 2010-01-26 20:13:08 -0700 | [diff] [blame] | 82 | 	.recalc		= &omap2xxx_sys_clk_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 83 | }; | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 84 |  | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 85 | static struct clk alt_ck = {		/* Typical 54M or 48M, may not exist */ | 
 | 86 | 	.name		= "alt_ck", | 
| Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 87 | 	.ops		= &clkops_null, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 88 | 	.rate		= 54000000, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 89 | 	.clkdm_name	= "wkup_clkdm", | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 90 | }; | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 91 |  | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 92 | /* | 
 | 93 |  * Analog domain root source clocks | 
 | 94 |  */ | 
 | 95 |  | 
 | 96 | /* dpll_ck, is broken out in to special cases through clksel */ | 
| Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 97 | /* REVISIT: Rate changes on dpll_ck trigger a full set change.	... | 
 | 98 |  * deal with this | 
 | 99 |  */ | 
 | 100 |  | 
| Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 101 | static struct dpll_data dpll_dd = { | 
| Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 102 | 	.mult_div1_reg		= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1), | 
 | 103 | 	.mult_mask		= OMAP24XX_DPLL_MULT_MASK, | 
 | 104 | 	.div1_mask		= OMAP24XX_DPLL_DIV_MASK, | 
| Russell King | c0bf313 | 2009-02-19 13:29:22 +0000 | [diff] [blame] | 105 | 	.clk_bypass		= &sys_ck, | 
 | 106 | 	.clk_ref		= &sys_ck, | 
 | 107 | 	.control_reg		= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN), | 
 | 108 | 	.enable_mask		= OMAP24XX_EN_DPLL_MASK, | 
| Paul Walmsley | 93340a2 | 2010-02-22 22:09:12 -0700 | [diff] [blame] | 109 | 	.max_multiplier		= 1023, | 
| Paul Walmsley | 95f538a | 2009-01-28 12:08:44 -0700 | [diff] [blame] | 110 | 	.min_divider		= 1, | 
| Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 111 | 	.max_divider		= 16, | 
 | 112 | 	.rate_tolerance		= DEFAULT_DPLL_RATE_TOLERANCE | 
| Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 113 | }; | 
 | 114 |  | 
| Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 115 | /* | 
 | 116 |  * XXX Cannot add round_rate here yet, as this is still a composite clock, | 
 | 117 |  * not just a DPLL | 
 | 118 |  */ | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 119 | static struct clk dpll_ck = { | 
 | 120 | 	.name		= "dpll_ck", | 
| Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 121 | 	.ops		= &clkops_null, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 122 | 	.parent		= &sys_ck,		/* Can be func_32k also */ | 
| Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 123 | 	.dpll_data	= &dpll_dd, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 124 | 	.clkdm_name	= "wkup_clkdm", | 
| Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 125 | 	.recalc		= &omap2_dpllcore_recalc, | 
 | 126 | 	.set_rate	= &omap2_reprogram_dpllcore, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 127 | }; | 
 | 128 |  | 
 | 129 | static struct clk apll96_ck = { | 
 | 130 | 	.name		= "apll96_ck", | 
| Paul Walmsley | 06b1693 | 2009-12-08 16:18:46 -0700 | [diff] [blame] | 131 | 	.ops		= &clkops_apll96, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 132 | 	.parent		= &sys_ck, | 
 | 133 | 	.rate		= 96000000, | 
| Paul Walmsley | 51c1954 | 2010-02-22 22:09:26 -0700 | [diff] [blame] | 134 | 	.flags		= ENABLE_ON_INIT, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 135 | 	.clkdm_name	= "wkup_clkdm", | 
| Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 136 | 	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN), | 
 | 137 | 	.enable_bit	= OMAP24XX_EN_96M_PLL_SHIFT, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 138 | }; | 
 | 139 |  | 
 | 140 | static struct clk apll54_ck = { | 
 | 141 | 	.name		= "apll54_ck", | 
| Paul Walmsley | 06b1693 | 2009-12-08 16:18:46 -0700 | [diff] [blame] | 142 | 	.ops		= &clkops_apll54, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 143 | 	.parent		= &sys_ck, | 
 | 144 | 	.rate		= 54000000, | 
| Paul Walmsley | 51c1954 | 2010-02-22 22:09:26 -0700 | [diff] [blame] | 145 | 	.flags		= ENABLE_ON_INIT, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 146 | 	.clkdm_name	= "wkup_clkdm", | 
| Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 147 | 	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN), | 
 | 148 | 	.enable_bit	= OMAP24XX_EN_54M_PLL_SHIFT, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 149 | }; | 
 | 150 |  | 
 | 151 | /* | 
 | 152 |  * PRCM digital base sources | 
 | 153 |  */ | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 154 |  | 
 | 155 | /* func_54m_ck */ | 
 | 156 |  | 
 | 157 | static const struct clksel_rate func_54m_apll54_rates[] = { | 
| Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 158 | 	{ .div = 1, .val = 0, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 159 | 	{ .div = 0 }, | 
 | 160 | }; | 
 | 161 |  | 
 | 162 | static const struct clksel_rate func_54m_alt_rates[] = { | 
| Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 163 | 	{ .div = 1, .val = 1, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 164 | 	{ .div = 0 }, | 
 | 165 | }; | 
 | 166 |  | 
 | 167 | static const struct clksel func_54m_clksel[] = { | 
 | 168 | 	{ .parent = &apll54_ck, .rates = func_54m_apll54_rates, }, | 
 | 169 | 	{ .parent = &alt_ck,	.rates = func_54m_alt_rates, }, | 
 | 170 | 	{ .parent = NULL }, | 
 | 171 | }; | 
 | 172 |  | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 173 | static struct clk func_54m_ck = { | 
 | 174 | 	.name		= "func_54m_ck", | 
| Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 175 | 	.ops		= &clkops_null, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 176 | 	.parent		= &apll54_ck,	/* can also be alt_clk */ | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 177 | 	.clkdm_name	= "wkup_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 178 | 	.init		= &omap2_init_clksel_parent, | 
 | 179 | 	.clksel_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1), | 
| Paul Walmsley | f38ca10 | 2010-05-20 12:31:04 -0600 | [diff] [blame] | 180 | 	.clksel_mask	= OMAP24XX_54M_SOURCE_MASK, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 181 | 	.clksel		= func_54m_clksel, | 
 | 182 | 	.recalc		= &omap2_clksel_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 183 | }; | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 184 |  | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 185 | static struct clk core_ck = { | 
 | 186 | 	.name		= "core_ck", | 
| Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 187 | 	.ops		= &clkops_null, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 188 | 	.parent		= &dpll_ck,		/* can also be 32k */ | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 189 | 	.clkdm_name	= "wkup_clkdm", | 
| Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 190 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 191 | }; | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 192 |  | 
 | 193 | /* func_96m_ck */ | 
 | 194 | static const struct clksel_rate func_96m_apll96_rates[] = { | 
| Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 195 | 	{ .div = 1, .val = 0, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 196 | 	{ .div = 0 }, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 197 | }; | 
 | 198 |  | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 199 | static const struct clksel_rate func_96m_alt_rates[] = { | 
| Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 200 | 	{ .div = 1, .val = 1, .flags = RATE_IN_243X }, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 201 | 	{ .div = 0 }, | 
 | 202 | }; | 
 | 203 |  | 
 | 204 | static const struct clksel func_96m_clksel[] = { | 
 | 205 | 	{ .parent = &apll96_ck,	.rates = func_96m_apll96_rates }, | 
 | 206 | 	{ .parent = &alt_ck,	.rates = func_96m_alt_rates }, | 
 | 207 | 	{ .parent = NULL } | 
 | 208 | }; | 
 | 209 |  | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 210 | static struct clk func_96m_ck = { | 
 | 211 | 	.name		= "func_96m_ck", | 
| Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 212 | 	.ops		= &clkops_null, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 213 | 	.parent		= &apll96_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 214 | 	.clkdm_name	= "wkup_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 215 | 	.init		= &omap2_init_clksel_parent, | 
 | 216 | 	.clksel_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1), | 
| Paul Walmsley | f38ca10 | 2010-05-20 12:31:04 -0600 | [diff] [blame] | 217 | 	.clksel_mask	= OMAP2430_96M_SOURCE_MASK, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 218 | 	.clksel		= func_96m_clksel, | 
 | 219 | 	.recalc		= &omap2_clksel_recalc, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 220 | }; | 
 | 221 |  | 
 | 222 | /* func_48m_ck */ | 
 | 223 |  | 
 | 224 | static const struct clksel_rate func_48m_apll96_rates[] = { | 
| Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 225 | 	{ .div = 2, .val = 0, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 226 | 	{ .div = 0 }, | 
 | 227 | }; | 
 | 228 |  | 
 | 229 | static const struct clksel_rate func_48m_alt_rates[] = { | 
| Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 230 | 	{ .div = 1, .val = 1, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 231 | 	{ .div = 0 }, | 
 | 232 | }; | 
 | 233 |  | 
 | 234 | static const struct clksel func_48m_clksel[] = { | 
 | 235 | 	{ .parent = &apll96_ck,	.rates = func_48m_apll96_rates }, | 
 | 236 | 	{ .parent = &alt_ck, .rates = func_48m_alt_rates }, | 
 | 237 | 	{ .parent = NULL } | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 238 | }; | 
 | 239 |  | 
 | 240 | static struct clk func_48m_ck = { | 
 | 241 | 	.name		= "func_48m_ck", | 
| Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 242 | 	.ops		= &clkops_null, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 243 | 	.parent		= &apll96_ck,	 /* 96M or Alt */ | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 244 | 	.clkdm_name	= "wkup_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 245 | 	.init		= &omap2_init_clksel_parent, | 
 | 246 | 	.clksel_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1), | 
| Paul Walmsley | f38ca10 | 2010-05-20 12:31:04 -0600 | [diff] [blame] | 247 | 	.clksel_mask	= OMAP24XX_48M_SOURCE_MASK, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 248 | 	.clksel		= func_48m_clksel, | 
 | 249 | 	.recalc		= &omap2_clksel_recalc, | 
 | 250 | 	.round_rate	= &omap2_clksel_round_rate, | 
 | 251 | 	.set_rate	= &omap2_clksel_set_rate | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 252 | }; | 
 | 253 |  | 
 | 254 | static struct clk func_12m_ck = { | 
 | 255 | 	.name		= "func_12m_ck", | 
| Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 256 | 	.ops		= &clkops_null, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 257 | 	.parent		= &func_48m_ck, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 258 | 	.fixed_div	= 4, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 259 | 	.clkdm_name	= "wkup_clkdm", | 
| Paul Walmsley | e9b98f6 | 2010-01-26 20:12:57 -0700 | [diff] [blame] | 260 | 	.recalc		= &omap_fixed_divisor_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 261 | }; | 
 | 262 |  | 
 | 263 | /* Secure timer, only available in secure mode */ | 
 | 264 | static struct clk wdt1_osc_ck = { | 
 | 265 | 	.name		= "ck_wdt1_osc", | 
| Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 266 | 	.ops		= &clkops_null, /* RMK: missing? */ | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 267 | 	.parent		= &osc_ck, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 268 | 	.recalc		= &followparent_recalc, | 
 | 269 | }; | 
 | 270 |  | 
 | 271 | /* | 
 | 272 |  * The common_clkout* clksel_rate structs are common to | 
 | 273 |  * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src. | 
 | 274 |  * sys_clkout2_* are 2420-only, so the | 
 | 275 |  * clksel_rate flags fields are inaccurate for those clocks. This is | 
 | 276 |  * harmless since access to those clocks are gated by the struct clk | 
 | 277 |  * flags fields, which mark them as 2420-only. | 
 | 278 |  */ | 
 | 279 | static const struct clksel_rate common_clkout_src_core_rates[] = { | 
| Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 280 | 	{ .div = 1, .val = 0, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 281 | 	{ .div = 0 } | 
 | 282 | }; | 
 | 283 |  | 
 | 284 | static const struct clksel_rate common_clkout_src_sys_rates[] = { | 
| Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 285 | 	{ .div = 1, .val = 1, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 286 | 	{ .div = 0 } | 
 | 287 | }; | 
 | 288 |  | 
 | 289 | static const struct clksel_rate common_clkout_src_96m_rates[] = { | 
| Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 290 | 	{ .div = 1, .val = 2, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 291 | 	{ .div = 0 } | 
 | 292 | }; | 
 | 293 |  | 
 | 294 | static const struct clksel_rate common_clkout_src_54m_rates[] = { | 
| Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 295 | 	{ .div = 1, .val = 3, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 296 | 	{ .div = 0 } | 
 | 297 | }; | 
 | 298 |  | 
 | 299 | static const struct clksel common_clkout_src_clksel[] = { | 
 | 300 | 	{ .parent = &core_ck,	  .rates = common_clkout_src_core_rates }, | 
 | 301 | 	{ .parent = &sys_ck,	  .rates = common_clkout_src_sys_rates }, | 
 | 302 | 	{ .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates }, | 
 | 303 | 	{ .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates }, | 
 | 304 | 	{ .parent = NULL } | 
 | 305 | }; | 
 | 306 |  | 
 | 307 | static struct clk sys_clkout_src = { | 
 | 308 | 	.name		= "sys_clkout_src", | 
| Russell King | c1168dc | 2008-11-04 21:24:00 +0000 | [diff] [blame] | 309 | 	.ops		= &clkops_omap2_dflt, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 310 | 	.parent		= &func_54m_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 311 | 	.clkdm_name	= "wkup_clkdm", | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 312 | 	.enable_reg	= OMAP2430_PRCM_CLKOUT_CTRL, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 313 | 	.enable_bit	= OMAP24XX_CLKOUT_EN_SHIFT, | 
 | 314 | 	.init		= &omap2_init_clksel_parent, | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 315 | 	.clksel_reg	= OMAP2430_PRCM_CLKOUT_CTRL, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 316 | 	.clksel_mask	= OMAP24XX_CLKOUT_SOURCE_MASK, | 
 | 317 | 	.clksel		= common_clkout_src_clksel, | 
 | 318 | 	.recalc		= &omap2_clksel_recalc, | 
 | 319 | 	.round_rate	= &omap2_clksel_round_rate, | 
 | 320 | 	.set_rate	= &omap2_clksel_set_rate | 
 | 321 | }; | 
 | 322 |  | 
 | 323 | static const struct clksel_rate common_clkout_rates[] = { | 
| Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 324 | 	{ .div = 1, .val = 0, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 325 | 	{ .div = 2, .val = 1, .flags = RATE_IN_24XX }, | 
 | 326 | 	{ .div = 4, .val = 2, .flags = RATE_IN_24XX }, | 
 | 327 | 	{ .div = 8, .val = 3, .flags = RATE_IN_24XX }, | 
 | 328 | 	{ .div = 16, .val = 4, .flags = RATE_IN_24XX }, | 
 | 329 | 	{ .div = 0 }, | 
 | 330 | }; | 
 | 331 |  | 
 | 332 | static const struct clksel sys_clkout_clksel[] = { | 
 | 333 | 	{ .parent = &sys_clkout_src, .rates = common_clkout_rates }, | 
 | 334 | 	{ .parent = NULL } | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 335 | }; | 
 | 336 |  | 
 | 337 | static struct clk sys_clkout = { | 
 | 338 | 	.name		= "sys_clkout", | 
| Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 339 | 	.ops		= &clkops_null, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 340 | 	.parent		= &sys_clkout_src, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 341 | 	.clkdm_name	= "wkup_clkdm", | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 342 | 	.clksel_reg	= OMAP2430_PRCM_CLKOUT_CTRL, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 343 | 	.clksel_mask	= OMAP24XX_CLKOUT_DIV_MASK, | 
 | 344 | 	.clksel		= sys_clkout_clksel, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 345 | 	.recalc		= &omap2_clksel_recalc, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 346 | 	.round_rate	= &omap2_clksel_round_rate, | 
 | 347 | 	.set_rate	= &omap2_clksel_set_rate | 
 | 348 | }; | 
 | 349 |  | 
| Tony Lindgren | b824efa | 2006-04-02 17:46:20 +0100 | [diff] [blame] | 350 | static struct clk emul_ck = { | 
 | 351 | 	.name		= "emul_ck", | 
| Russell King | c1168dc | 2008-11-04 21:24:00 +0000 | [diff] [blame] | 352 | 	.ops		= &clkops_omap2_dflt, | 
| Tony Lindgren | b824efa | 2006-04-02 17:46:20 +0100 | [diff] [blame] | 353 | 	.parent		= &func_54m_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 354 | 	.clkdm_name	= "wkup_clkdm", | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 355 | 	.enable_reg	= OMAP2430_PRCM_CLKEMUL_CTRL, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 356 | 	.enable_bit	= OMAP24XX_EMULATION_EN_SHIFT, | 
 | 357 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | b824efa | 2006-04-02 17:46:20 +0100 | [diff] [blame] | 358 |  | 
 | 359 | }; | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 360 |  | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 361 | /* | 
 | 362 |  * MPU clock domain | 
 | 363 |  *	Clocks: | 
 | 364 |  *		MPU_FCLK, MPU_ICLK | 
 | 365 |  *		INT_M_FCLK, INT_M_I_CLK | 
 | 366 |  * | 
 | 367 |  * - Individual clocks are hardware managed. | 
 | 368 |  * - Base divider comes from: CM_CLKSEL_MPU | 
 | 369 |  * | 
 | 370 |  */ | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 371 | static const struct clksel_rate mpu_core_rates[] = { | 
| Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 372 | 	{ .div = 1, .val = 1, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 373 | 	{ .div = 2, .val = 2, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 374 | 	{ .div = 0 }, | 
 | 375 | }; | 
 | 376 |  | 
 | 377 | static const struct clksel mpu_clksel[] = { | 
 | 378 | 	{ .parent = &core_ck, .rates = mpu_core_rates }, | 
 | 379 | 	{ .parent = NULL } | 
 | 380 | }; | 
 | 381 |  | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 382 | static struct clk mpu_ck = {	/* Control cpu */ | 
 | 383 | 	.name		= "mpu_ck", | 
| Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 384 | 	.ops		= &clkops_null, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 385 | 	.parent		= &core_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 386 | 	.clkdm_name	= "mpu_clkdm", | 
| Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 387 | 	.init		= &omap2_init_clksel_parent, | 
 | 388 | 	.clksel_reg	= OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL), | 
 | 389 | 	.clksel_mask	= OMAP24XX_CLKSEL_MPU_MASK, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 390 | 	.clksel		= mpu_clksel, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 391 | 	.recalc		= &omap2_clksel_recalc, | 
 | 392 | }; | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 393 |  | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 394 | /* | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 395 |  * DSP (2430-IVA2.1) clock domain | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 396 |  * Clocks: | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 397 |  *	2430: IVA2.1_FCLK (really just DSP_FCLK), IVA2.1_ICLK | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 398 |  * | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 399 |  * Won't be too specific here. The core clock comes into this block | 
 | 400 |  * it is divided then tee'ed. One branch goes directly to xyz enable | 
 | 401 |  * controls. The other branch gets further divided by 2 then possibly | 
 | 402 |  * routed into a synchronizer and out of clocks abc. | 
 | 403 |  */ | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 404 | static const struct clksel_rate dsp_fck_core_rates[] = { | 
| Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 405 | 	{ .div = 1, .val = 1, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 406 | 	{ .div = 2, .val = 2, .flags = RATE_IN_24XX }, | 
 | 407 | 	{ .div = 3, .val = 3, .flags = RATE_IN_24XX }, | 
 | 408 | 	{ .div = 4, .val = 4, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 409 | 	{ .div = 0 }, | 
 | 410 | }; | 
 | 411 |  | 
 | 412 | static const struct clksel dsp_fck_clksel[] = { | 
 | 413 | 	{ .parent = &core_ck, .rates = dsp_fck_core_rates }, | 
 | 414 | 	{ .parent = NULL } | 
 | 415 | }; | 
 | 416 |  | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 417 | static struct clk dsp_fck = { | 
 | 418 | 	.name		= "dsp_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 419 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 420 | 	.parent		= &core_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 421 | 	.clkdm_name	= "dsp_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 422 | 	.enable_reg	= OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN), | 
 | 423 | 	.enable_bit	= OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT, | 
 | 424 | 	.clksel_reg	= OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL), | 
 | 425 | 	.clksel_mask	= OMAP24XX_CLKSEL_DSP_MASK, | 
 | 426 | 	.clksel		= dsp_fck_clksel, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 427 | 	.recalc		= &omap2_clksel_recalc, | 
 | 428 | }; | 
 | 429 |  | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 430 | /* DSP interface clock */ | 
 | 431 | static const struct clksel_rate dsp_irate_ick_rates[] = { | 
| Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 432 | 	{ .div = 1, .val = 1, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 433 | 	{ .div = 2, .val = 2, .flags = RATE_IN_24XX }, | 
 | 434 | 	{ .div = 3, .val = 3, .flags = RATE_IN_243X }, | 
 | 435 | 	{ .div = 0 }, | 
 | 436 | }; | 
 | 437 |  | 
 | 438 | static const struct clksel dsp_irate_ick_clksel[] = { | 
 | 439 | 	{ .parent = &dsp_fck, .rates = dsp_irate_ick_rates }, | 
 | 440 | 	{ .parent = NULL } | 
 | 441 | }; | 
 | 442 |  | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 443 | /* This clock does not exist as such in the TRM. */ | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 444 | static struct clk dsp_irate_ick = { | 
 | 445 | 	.name		= "dsp_irate_ick", | 
| Russell King | 5713718 | 2008-11-04 16:48:35 +0000 | [diff] [blame] | 446 | 	.ops		= &clkops_null, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 447 | 	.parent		= &dsp_fck, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 448 | 	.clksel_reg	= OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL), | 
 | 449 | 	.clksel_mask	= OMAP24XX_CLKSEL_DSP_IF_MASK, | 
 | 450 | 	.clksel		= dsp_irate_ick_clksel, | 
 | 451 | 	.recalc		= &omap2_clksel_recalc, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 452 | }; | 
 | 453 |  | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 454 | /* 2430 only - EN_DSP controls both dsp fclk and iclk on 2430 */ | 
 | 455 | static struct clk iva2_1_ick = { | 
 | 456 | 	.name		= "iva2_1_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 457 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 458 | 	.parent		= &dsp_irate_ick, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 459 | 	.enable_reg	= OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN), | 
 | 460 | 	.enable_bit	= OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 461 | }; | 
 | 462 |  | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 463 | /* | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 464 |  * L3 clock domain | 
 | 465 |  * L3 clocks are used for both interface and functional clocks to | 
 | 466 |  * multiple entities. Some of these clocks are completely managed | 
 | 467 |  * by hardware, and some others allow software control. Hardware | 
 | 468 |  * managed ones general are based on directly CLK_REQ signals and | 
 | 469 |  * various auto idle settings. The functional spec sets many of these | 
 | 470 |  * as 'tie-high' for their enables. | 
 | 471 |  * | 
 | 472 |  * I-CLOCKS: | 
 | 473 |  *	L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA | 
 | 474 |  *	CAM, HS-USB. | 
 | 475 |  * F-CLOCK | 
 | 476 |  *	SSI. | 
 | 477 |  * | 
 | 478 |  * GPMC memories and SDRC have timing and clock sensitive registers which | 
 | 479 |  * may very well need notification when the clock changes. Currently for low | 
 | 480 |  * operating points, these are taken care of in sleep.S. | 
 | 481 |  */ | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 482 | static const struct clksel_rate core_l3_core_rates[] = { | 
 | 483 | 	{ .div = 1, .val = 1, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 484 | 	{ .div = 4, .val = 4, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 485 | 	{ .div = 6, .val = 6, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 486 | 	{ .div = 0 } | 
 | 487 | }; | 
 | 488 |  | 
 | 489 | static const struct clksel core_l3_clksel[] = { | 
 | 490 | 	{ .parent = &core_ck, .rates = core_l3_core_rates }, | 
 | 491 | 	{ .parent = NULL } | 
 | 492 | }; | 
 | 493 |  | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 494 | static struct clk core_l3_ck = {	/* Used for ick and fck, interconnect */ | 
 | 495 | 	.name		= "core_l3_ck", | 
| Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 496 | 	.ops		= &clkops_null, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 497 | 	.parent		= &core_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 498 | 	.clkdm_name	= "core_l3_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 499 | 	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1), | 
 | 500 | 	.clksel_mask	= OMAP24XX_CLKSEL_L3_MASK, | 
 | 501 | 	.clksel		= core_l3_clksel, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 502 | 	.recalc		= &omap2_clksel_recalc, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 503 | }; | 
 | 504 |  | 
 | 505 | /* usb_l4_ick */ | 
 | 506 | static const struct clksel_rate usb_l4_ick_core_l3_rates[] = { | 
 | 507 | 	{ .div = 1, .val = 1, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 508 | 	{ .div = 2, .val = 2, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 509 | 	{ .div = 4, .val = 4, .flags = RATE_IN_24XX }, | 
 | 510 | 	{ .div = 0 } | 
 | 511 | }; | 
 | 512 |  | 
 | 513 | static const struct clksel usb_l4_ick_clksel[] = { | 
 | 514 | 	{ .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates }, | 
 | 515 | 	{ .parent = NULL }, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 516 | }; | 
 | 517 |  | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 518 | /* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */ | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 519 | static struct clk usb_l4_ick = {	/* FS-USB interface clock */ | 
 | 520 | 	.name		= "usb_l4_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 521 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | fde0fd4 | 2006-01-17 15:31:18 -0800 | [diff] [blame] | 522 | 	.parent		= &core_l3_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 523 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 524 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), | 
 | 525 | 	.enable_bit	= OMAP24XX_EN_USB_SHIFT, | 
 | 526 | 	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1), | 
 | 527 | 	.clksel_mask	= OMAP24XX_CLKSEL_USB_MASK, | 
 | 528 | 	.clksel		= usb_l4_ick_clksel, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 529 | 	.recalc		= &omap2_clksel_recalc, | 
 | 530 | }; | 
 | 531 |  | 
 | 532 | /* | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 533 |  * L4 clock management domain | 
 | 534 |  * | 
 | 535 |  * This domain contains lots of interface clocks from the L4 interface, some | 
 | 536 |  * functional clocks.	Fixed APLL functional source clocks are managed in | 
 | 537 |  * this domain. | 
 | 538 |  */ | 
 | 539 | static const struct clksel_rate l4_core_l3_rates[] = { | 
| Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 540 | 	{ .div = 1, .val = 1, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 541 | 	{ .div = 2, .val = 2, .flags = RATE_IN_24XX }, | 
 | 542 | 	{ .div = 0 } | 
 | 543 | }; | 
 | 544 |  | 
 | 545 | static const struct clksel l4_clksel[] = { | 
 | 546 | 	{ .parent = &core_l3_ck, .rates = l4_core_l3_rates }, | 
 | 547 | 	{ .parent = NULL } | 
 | 548 | }; | 
 | 549 |  | 
 | 550 | static struct clk l4_ck = {		/* used both as an ick and fck */ | 
 | 551 | 	.name		= "l4_ck", | 
| Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 552 | 	.ops		= &clkops_null, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 553 | 	.parent		= &core_l3_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 554 | 	.clkdm_name	= "core_l4_clkdm", | 
 | 555 | 	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1), | 
 | 556 | 	.clksel_mask	= OMAP24XX_CLKSEL_L4_MASK, | 
 | 557 | 	.clksel		= l4_clksel, | 
 | 558 | 	.recalc		= &omap2_clksel_recalc, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 559 | }; | 
 | 560 |  | 
 | 561 | /* | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 562 |  * SSI is in L3 management domain, its direct parent is core not l3, | 
 | 563 |  * many core power domain entities are grouped into the L3 clock | 
 | 564 |  * domain. | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 565 |  * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 566 |  * | 
 | 567 |  * ssr = core/1/2/3/4/5, sst = 1/2 ssr. | 
 | 568 |  */ | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 569 | static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = { | 
 | 570 | 	{ .div = 1, .val = 1, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 571 | 	{ .div = 2, .val = 2, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 572 | 	{ .div = 3, .val = 3, .flags = RATE_IN_24XX }, | 
 | 573 | 	{ .div = 4, .val = 4, .flags = RATE_IN_24XX }, | 
 | 574 | 	{ .div = 5, .val = 5, .flags = RATE_IN_243X }, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 575 | 	{ .div = 0 } | 
 | 576 | }; | 
 | 577 |  | 
 | 578 | static const struct clksel ssi_ssr_sst_fck_clksel[] = { | 
 | 579 | 	{ .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates }, | 
 | 580 | 	{ .parent = NULL } | 
 | 581 | }; | 
 | 582 |  | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 583 | static struct clk ssi_ssr_sst_fck = { | 
 | 584 | 	.name		= "ssi_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 585 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 586 | 	.parent		= &core_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 587 | 	.clkdm_name	= "core_l3_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 588 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), | 
 | 589 | 	.enable_bit	= OMAP24XX_EN_SSI_SHIFT, | 
 | 590 | 	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1), | 
 | 591 | 	.clksel_mask	= OMAP24XX_CLKSEL_SSI_MASK, | 
 | 592 | 	.clksel		= ssi_ssr_sst_fck_clksel, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 593 | 	.recalc		= &omap2_clksel_recalc, | 
 | 594 | }; | 
 | 595 |  | 
| Paul Walmsley | 9299fd8 | 2009-01-27 19:12:54 -0700 | [diff] [blame] | 596 | /* | 
 | 597 |  * Presumably this is the same as SSI_ICLK. | 
 | 598 |  * TRM contradicts itself on what clockdomain SSI_ICLK is in | 
 | 599 |  */ | 
 | 600 | static struct clk ssi_l4_ick = { | 
 | 601 | 	.name		= "ssi_l4_ick", | 
 | 602 | 	.ops		= &clkops_omap2_dflt_wait, | 
 | 603 | 	.parent		= &l4_ck, | 
 | 604 | 	.clkdm_name	= "core_l4_clkdm", | 
 | 605 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), | 
 | 606 | 	.enable_bit	= OMAP24XX_EN_SSI_SHIFT, | 
 | 607 | 	.recalc		= &followparent_recalc, | 
 | 608 | }; | 
 | 609 |  | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 610 |  | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 611 | /* | 
 | 612 |  * GFX clock domain | 
 | 613 |  *	Clocks: | 
 | 614 |  * GFX_FCLK, GFX_ICLK | 
 | 615 |  * GFX_CG1(2d), GFX_CG2(3d) | 
 | 616 |  * | 
 | 617 |  * GFX_FCLK runs from L3, and is divided by (1,2,3,4) | 
 | 618 |  * The 2d and 3d clocks run at a hardware determined | 
 | 619 |  * divided value of fclk. | 
 | 620 |  * | 
 | 621 |  */ | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 622 |  | 
 | 623 | /* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */ | 
 | 624 | static const struct clksel gfx_fck_clksel[] = { | 
 | 625 | 	{ .parent = &core_l3_ck, .rates = gfx_l3_rates }, | 
 | 626 | 	{ .parent = NULL }, | 
 | 627 | }; | 
 | 628 |  | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 629 | static struct clk gfx_3d_fck = { | 
 | 630 | 	.name		= "gfx_3d_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 631 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 632 | 	.parent		= &core_l3_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 633 | 	.clkdm_name	= "gfx_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 634 | 	.enable_reg	= OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN), | 
 | 635 | 	.enable_bit	= OMAP24XX_EN_3D_SHIFT, | 
 | 636 | 	.clksel_reg	= OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL), | 
 | 637 | 	.clksel_mask	= OMAP_CLKSEL_GFX_MASK, | 
 | 638 | 	.clksel		= gfx_fck_clksel, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 639 | 	.recalc		= &omap2_clksel_recalc, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 640 | 	.round_rate	= &omap2_clksel_round_rate, | 
 | 641 | 	.set_rate	= &omap2_clksel_set_rate | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 642 | }; | 
 | 643 |  | 
 | 644 | static struct clk gfx_2d_fck = { | 
 | 645 | 	.name		= "gfx_2d_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 646 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 647 | 	.parent		= &core_l3_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 648 | 	.clkdm_name	= "gfx_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 649 | 	.enable_reg	= OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN), | 
 | 650 | 	.enable_bit	= OMAP24XX_EN_2D_SHIFT, | 
 | 651 | 	.clksel_reg	= OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL), | 
 | 652 | 	.clksel_mask	= OMAP_CLKSEL_GFX_MASK, | 
 | 653 | 	.clksel		= gfx_fck_clksel, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 654 | 	.recalc		= &omap2_clksel_recalc, | 
 | 655 | }; | 
 | 656 |  | 
 | 657 | static struct clk gfx_ick = { | 
 | 658 | 	.name		= "gfx_ick",		/* From l3 */ | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 659 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 660 | 	.parent		= &core_l3_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 661 | 	.clkdm_name	= "gfx_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 662 | 	.enable_reg	= OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN), | 
 | 663 | 	.enable_bit	= OMAP_EN_GFX_SHIFT, | 
 | 664 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 665 | }; | 
 | 666 |  | 
 | 667 | /* | 
 | 668 |  * Modem clock domain (2430) | 
 | 669 |  *	CLOCKS: | 
 | 670 |  *		MDM_OSC_CLK | 
 | 671 |  *		MDM_ICLK | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 672 |  * These clocks are usable in chassis mode only. | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 673 |  */ | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 674 | static const struct clksel_rate mdm_ick_core_rates[] = { | 
 | 675 | 	{ .div = 1, .val = 1, .flags = RATE_IN_243X }, | 
| Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 676 | 	{ .div = 4, .val = 4, .flags = RATE_IN_243X }, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 677 | 	{ .div = 6, .val = 6, .flags = RATE_IN_243X }, | 
 | 678 | 	{ .div = 9, .val = 9, .flags = RATE_IN_243X }, | 
 | 679 | 	{ .div = 0 } | 
 | 680 | }; | 
 | 681 |  | 
 | 682 | static const struct clksel mdm_ick_clksel[] = { | 
 | 683 | 	{ .parent = &core_ck, .rates = mdm_ick_core_rates }, | 
 | 684 | 	{ .parent = NULL } | 
 | 685 | }; | 
 | 686 |  | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 687 | static struct clk mdm_ick = {		/* used both as a ick and fck */ | 
 | 688 | 	.name		= "mdm_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 689 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 690 | 	.parent		= &core_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 691 | 	.clkdm_name	= "mdm_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 692 | 	.enable_reg	= OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_ICLKEN), | 
 | 693 | 	.enable_bit	= OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT, | 
 | 694 | 	.clksel_reg	= OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_CLKSEL), | 
 | 695 | 	.clksel_mask	= OMAP2430_CLKSEL_MDM_MASK, | 
 | 696 | 	.clksel		= mdm_ick_clksel, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 697 | 	.recalc		= &omap2_clksel_recalc, | 
 | 698 | }; | 
 | 699 |  | 
 | 700 | static struct clk mdm_osc_ck = { | 
 | 701 | 	.name		= "mdm_osc_ck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 702 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 703 | 	.parent		= &osc_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 704 | 	.clkdm_name	= "mdm_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 705 | 	.enable_reg	= OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_FCLKEN), | 
 | 706 | 	.enable_bit	= OMAP2430_EN_OSC_SHIFT, | 
 | 707 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 708 | }; | 
 | 709 |  | 
 | 710 | /* | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 711 |  * DSS clock domain | 
 | 712 |  * CLOCKs: | 
 | 713 |  * DSS_L4_ICLK, DSS_L3_ICLK, | 
 | 714 |  * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK | 
 | 715 |  * | 
 | 716 |  * DSS is both initiator and target. | 
 | 717 |  */ | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 718 | /* XXX Add RATE_NOT_VALIDATED */ | 
 | 719 |  | 
 | 720 | static const struct clksel_rate dss1_fck_sys_rates[] = { | 
| Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 721 | 	{ .div = 1, .val = 0, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 722 | 	{ .div = 0 } | 
 | 723 | }; | 
 | 724 |  | 
 | 725 | static const struct clksel_rate dss1_fck_core_rates[] = { | 
 | 726 | 	{ .div = 1, .val = 1, .flags = RATE_IN_24XX }, | 
 | 727 | 	{ .div = 2, .val = 2, .flags = RATE_IN_24XX }, | 
 | 728 | 	{ .div = 3, .val = 3, .flags = RATE_IN_24XX }, | 
 | 729 | 	{ .div = 4, .val = 4, .flags = RATE_IN_24XX }, | 
 | 730 | 	{ .div = 5, .val = 5, .flags = RATE_IN_24XX }, | 
 | 731 | 	{ .div = 6, .val = 6, .flags = RATE_IN_24XX }, | 
 | 732 | 	{ .div = 8, .val = 8, .flags = RATE_IN_24XX }, | 
 | 733 | 	{ .div = 9, .val = 9, .flags = RATE_IN_24XX }, | 
 | 734 | 	{ .div = 12, .val = 12, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 735 | 	{ .div = 16, .val = 16, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 736 | 	{ .div = 0 } | 
 | 737 | }; | 
 | 738 |  | 
 | 739 | static const struct clksel dss1_fck_clksel[] = { | 
 | 740 | 	{ .parent = &sys_ck,  .rates = dss1_fck_sys_rates }, | 
 | 741 | 	{ .parent = &core_ck, .rates = dss1_fck_core_rates }, | 
 | 742 | 	{ .parent = NULL }, | 
 | 743 | }; | 
 | 744 |  | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 745 | static struct clk dss_ick = {		/* Enables both L3,L4 ICLK's */ | 
 | 746 | 	.name		= "dss_ick", | 
| Russell King | bc51da4 | 2008-11-04 18:59:32 +0000 | [diff] [blame] | 747 | 	.ops		= &clkops_omap2_dflt, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 748 | 	.parent		= &l4_ck,	/* really both l3 and l4 */ | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 749 | 	.clkdm_name	= "dss_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 750 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), | 
 | 751 | 	.enable_bit	= OMAP24XX_EN_DSS1_SHIFT, | 
 | 752 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 753 | }; | 
 | 754 |  | 
 | 755 | static struct clk dss1_fck = { | 
 | 756 | 	.name		= "dss1_fck", | 
| Russell King | bc51da4 | 2008-11-04 18:59:32 +0000 | [diff] [blame] | 757 | 	.ops		= &clkops_omap2_dflt, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 758 | 	.parent		= &core_ck,		/* Core or sys */ | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 759 | 	.clkdm_name	= "dss_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 760 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), | 
 | 761 | 	.enable_bit	= OMAP24XX_EN_DSS1_SHIFT, | 
 | 762 | 	.init		= &omap2_init_clksel_parent, | 
 | 763 | 	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1), | 
 | 764 | 	.clksel_mask	= OMAP24XX_CLKSEL_DSS1_MASK, | 
 | 765 | 	.clksel		= dss1_fck_clksel, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 766 | 	.recalc		= &omap2_clksel_recalc, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 767 | }; | 
 | 768 |  | 
 | 769 | static const struct clksel_rate dss2_fck_sys_rates[] = { | 
| Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 770 | 	{ .div = 1, .val = 0, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 771 | 	{ .div = 0 } | 
 | 772 | }; | 
 | 773 |  | 
 | 774 | static const struct clksel_rate dss2_fck_48m_rates[] = { | 
| Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 775 | 	{ .div = 1, .val = 1, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 776 | 	{ .div = 0 } | 
 | 777 | }; | 
 | 778 |  | 
 | 779 | static const struct clksel dss2_fck_clksel[] = { | 
 | 780 | 	{ .parent = &sys_ck,	  .rates = dss2_fck_sys_rates }, | 
 | 781 | 	{ .parent = &func_48m_ck, .rates = dss2_fck_48m_rates }, | 
 | 782 | 	{ .parent = NULL } | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 783 | }; | 
 | 784 |  | 
 | 785 | static struct clk dss2_fck = {		/* Alt clk used in power management */ | 
 | 786 | 	.name		= "dss2_fck", | 
| Russell King | bc51da4 | 2008-11-04 18:59:32 +0000 | [diff] [blame] | 787 | 	.ops		= &clkops_omap2_dflt, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 788 | 	.parent		= &sys_ck,		/* fixed at sys_ck or 48MHz */ | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 789 | 	.clkdm_name	= "dss_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 790 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), | 
 | 791 | 	.enable_bit	= OMAP24XX_EN_DSS2_SHIFT, | 
 | 792 | 	.init		= &omap2_init_clksel_parent, | 
 | 793 | 	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1), | 
 | 794 | 	.clksel_mask	= OMAP24XX_CLKSEL_DSS2_MASK, | 
 | 795 | 	.clksel		= dss2_fck_clksel, | 
 | 796 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 797 | }; | 
 | 798 |  | 
 | 799 | static struct clk dss_54m_fck = {	/* Alt clk used in power management */ | 
 | 800 | 	.name		= "dss_54m_fck",	/* 54m tv clk */ | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 801 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 802 | 	.parent		= &func_54m_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 803 | 	.clkdm_name	= "dss_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 804 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), | 
 | 805 | 	.enable_bit	= OMAP24XX_EN_TV_SHIFT, | 
 | 806 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 807 | }; | 
 | 808 |  | 
 | 809 | /* | 
 | 810 |  * CORE power domain ICLK & FCLK defines. | 
 | 811 |  * Many of the these can have more than one possible parent. Entries | 
 | 812 |  * here will likely have an L4 interface parent, and may have multiple | 
 | 813 |  * functional clock parents. | 
 | 814 |  */ | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 815 | static const struct clksel_rate gpt_alt_rates[] = { | 
| Paul Walmsley | d74b494 | 2010-05-18 18:40:24 -0600 | [diff] [blame] | 816 | 	{ .div = 1, .val = 2, .flags = RATE_IN_24XX }, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 817 | 	{ .div = 0 } | 
 | 818 | }; | 
 | 819 |  | 
 | 820 | static const struct clksel omap24xx_gpt_clksel[] = { | 
 | 821 | 	{ .parent = &func_32k_ck, .rates = gpt_32k_rates }, | 
 | 822 | 	{ .parent = &sys_ck,	  .rates = gpt_sys_rates }, | 
 | 823 | 	{ .parent = &alt_ck,	  .rates = gpt_alt_rates }, | 
 | 824 | 	{ .parent = NULL }, | 
 | 825 | }; | 
 | 826 |  | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 827 | static struct clk gpt1_ick = { | 
 | 828 | 	.name		= "gpt1_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 829 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 830 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 831 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 832 | 	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN), | 
 | 833 | 	.enable_bit	= OMAP24XX_EN_GPT1_SHIFT, | 
 | 834 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 835 | }; | 
 | 836 |  | 
 | 837 | static struct clk gpt1_fck = { | 
 | 838 | 	.name		= "gpt1_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 839 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 840 | 	.parent		= &func_32k_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 841 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 842 | 	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN), | 
 | 843 | 	.enable_bit	= OMAP24XX_EN_GPT1_SHIFT, | 
 | 844 | 	.init		= &omap2_init_clksel_parent, | 
 | 845 | 	.clksel_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1), | 
 | 846 | 	.clksel_mask	= OMAP24XX_CLKSEL_GPT1_MASK, | 
 | 847 | 	.clksel		= omap24xx_gpt_clksel, | 
 | 848 | 	.recalc		= &omap2_clksel_recalc, | 
 | 849 | 	.round_rate	= &omap2_clksel_round_rate, | 
 | 850 | 	.set_rate	= &omap2_clksel_set_rate | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 851 | }; | 
 | 852 |  | 
 | 853 | static struct clk gpt2_ick = { | 
 | 854 | 	.name		= "gpt2_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 855 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 856 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 857 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 858 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), | 
 | 859 | 	.enable_bit	= OMAP24XX_EN_GPT2_SHIFT, | 
 | 860 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 861 | }; | 
 | 862 |  | 
 | 863 | static struct clk gpt2_fck = { | 
 | 864 | 	.name		= "gpt2_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 865 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 866 | 	.parent		= &func_32k_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 867 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 868 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), | 
 | 869 | 	.enable_bit	= OMAP24XX_EN_GPT2_SHIFT, | 
 | 870 | 	.init		= &omap2_init_clksel_parent, | 
 | 871 | 	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2), | 
 | 872 | 	.clksel_mask	= OMAP24XX_CLKSEL_GPT2_MASK, | 
 | 873 | 	.clksel		= omap24xx_gpt_clksel, | 
 | 874 | 	.recalc		= &omap2_clksel_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 875 | }; | 
 | 876 |  | 
 | 877 | static struct clk gpt3_ick = { | 
 | 878 | 	.name		= "gpt3_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 879 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 880 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 881 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 882 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), | 
 | 883 | 	.enable_bit	= OMAP24XX_EN_GPT3_SHIFT, | 
 | 884 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 885 | }; | 
 | 886 |  | 
 | 887 | static struct clk gpt3_fck = { | 
 | 888 | 	.name		= "gpt3_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 889 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 890 | 	.parent		= &func_32k_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 891 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 892 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), | 
 | 893 | 	.enable_bit	= OMAP24XX_EN_GPT3_SHIFT, | 
 | 894 | 	.init		= &omap2_init_clksel_parent, | 
 | 895 | 	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2), | 
 | 896 | 	.clksel_mask	= OMAP24XX_CLKSEL_GPT3_MASK, | 
 | 897 | 	.clksel		= omap24xx_gpt_clksel, | 
 | 898 | 	.recalc		= &omap2_clksel_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 899 | }; | 
 | 900 |  | 
 | 901 | static struct clk gpt4_ick = { | 
 | 902 | 	.name		= "gpt4_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 903 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 904 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 905 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 906 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), | 
 | 907 | 	.enable_bit	= OMAP24XX_EN_GPT4_SHIFT, | 
 | 908 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 909 | }; | 
 | 910 |  | 
 | 911 | static struct clk gpt4_fck = { | 
 | 912 | 	.name		= "gpt4_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 913 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 914 | 	.parent		= &func_32k_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 915 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 916 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), | 
 | 917 | 	.enable_bit	= OMAP24XX_EN_GPT4_SHIFT, | 
 | 918 | 	.init		= &omap2_init_clksel_parent, | 
 | 919 | 	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2), | 
 | 920 | 	.clksel_mask	= OMAP24XX_CLKSEL_GPT4_MASK, | 
 | 921 | 	.clksel		= omap24xx_gpt_clksel, | 
 | 922 | 	.recalc		= &omap2_clksel_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 923 | }; | 
 | 924 |  | 
 | 925 | static struct clk gpt5_ick = { | 
 | 926 | 	.name		= "gpt5_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 927 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 928 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 929 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 930 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), | 
 | 931 | 	.enable_bit	= OMAP24XX_EN_GPT5_SHIFT, | 
 | 932 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 933 | }; | 
 | 934 |  | 
 | 935 | static struct clk gpt5_fck = { | 
 | 936 | 	.name		= "gpt5_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 937 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 938 | 	.parent		= &func_32k_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 939 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 940 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), | 
 | 941 | 	.enable_bit	= OMAP24XX_EN_GPT5_SHIFT, | 
 | 942 | 	.init		= &omap2_init_clksel_parent, | 
 | 943 | 	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2), | 
 | 944 | 	.clksel_mask	= OMAP24XX_CLKSEL_GPT5_MASK, | 
 | 945 | 	.clksel		= omap24xx_gpt_clksel, | 
 | 946 | 	.recalc		= &omap2_clksel_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 947 | }; | 
 | 948 |  | 
 | 949 | static struct clk gpt6_ick = { | 
 | 950 | 	.name		= "gpt6_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 951 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 952 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 953 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 954 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), | 
 | 955 | 	.enable_bit	= OMAP24XX_EN_GPT6_SHIFT, | 
 | 956 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 957 | }; | 
 | 958 |  | 
 | 959 | static struct clk gpt6_fck = { | 
 | 960 | 	.name		= "gpt6_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 961 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 962 | 	.parent		= &func_32k_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 963 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 964 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), | 
 | 965 | 	.enable_bit	= OMAP24XX_EN_GPT6_SHIFT, | 
 | 966 | 	.init		= &omap2_init_clksel_parent, | 
 | 967 | 	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2), | 
 | 968 | 	.clksel_mask	= OMAP24XX_CLKSEL_GPT6_MASK, | 
 | 969 | 	.clksel		= omap24xx_gpt_clksel, | 
 | 970 | 	.recalc		= &omap2_clksel_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 971 | }; | 
 | 972 |  | 
 | 973 | static struct clk gpt7_ick = { | 
 | 974 | 	.name		= "gpt7_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 975 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 976 | 	.parent		= &l4_ck, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 977 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), | 
 | 978 | 	.enable_bit	= OMAP24XX_EN_GPT7_SHIFT, | 
 | 979 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 980 | }; | 
 | 981 |  | 
 | 982 | static struct clk gpt7_fck = { | 
 | 983 | 	.name		= "gpt7_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 984 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 985 | 	.parent		= &func_32k_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 986 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 987 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), | 
 | 988 | 	.enable_bit	= OMAP24XX_EN_GPT7_SHIFT, | 
 | 989 | 	.init		= &omap2_init_clksel_parent, | 
 | 990 | 	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2), | 
 | 991 | 	.clksel_mask	= OMAP24XX_CLKSEL_GPT7_MASK, | 
 | 992 | 	.clksel		= omap24xx_gpt_clksel, | 
 | 993 | 	.recalc		= &omap2_clksel_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 994 | }; | 
 | 995 |  | 
 | 996 | static struct clk gpt8_ick = { | 
 | 997 | 	.name		= "gpt8_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 998 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 999 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1000 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1001 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), | 
 | 1002 | 	.enable_bit	= OMAP24XX_EN_GPT8_SHIFT, | 
 | 1003 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1004 | }; | 
 | 1005 |  | 
 | 1006 | static struct clk gpt8_fck = { | 
 | 1007 | 	.name		= "gpt8_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1008 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1009 | 	.parent		= &func_32k_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1010 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1011 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), | 
 | 1012 | 	.enable_bit	= OMAP24XX_EN_GPT8_SHIFT, | 
 | 1013 | 	.init		= &omap2_init_clksel_parent, | 
 | 1014 | 	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2), | 
 | 1015 | 	.clksel_mask	= OMAP24XX_CLKSEL_GPT8_MASK, | 
 | 1016 | 	.clksel		= omap24xx_gpt_clksel, | 
 | 1017 | 	.recalc		= &omap2_clksel_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1018 | }; | 
 | 1019 |  | 
 | 1020 | static struct clk gpt9_ick = { | 
 | 1021 | 	.name		= "gpt9_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1022 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1023 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1024 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1025 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), | 
 | 1026 | 	.enable_bit	= OMAP24XX_EN_GPT9_SHIFT, | 
 | 1027 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1028 | }; | 
 | 1029 |  | 
 | 1030 | static struct clk gpt9_fck = { | 
 | 1031 | 	.name		= "gpt9_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1032 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1033 | 	.parent		= &func_32k_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1034 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1035 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), | 
 | 1036 | 	.enable_bit	= OMAP24XX_EN_GPT9_SHIFT, | 
 | 1037 | 	.init		= &omap2_init_clksel_parent, | 
 | 1038 | 	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2), | 
 | 1039 | 	.clksel_mask	= OMAP24XX_CLKSEL_GPT9_MASK, | 
 | 1040 | 	.clksel		= omap24xx_gpt_clksel, | 
 | 1041 | 	.recalc		= &omap2_clksel_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1042 | }; | 
 | 1043 |  | 
 | 1044 | static struct clk gpt10_ick = { | 
 | 1045 | 	.name		= "gpt10_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1046 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1047 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1048 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1049 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), | 
 | 1050 | 	.enable_bit	= OMAP24XX_EN_GPT10_SHIFT, | 
 | 1051 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1052 | }; | 
 | 1053 |  | 
 | 1054 | static struct clk gpt10_fck = { | 
 | 1055 | 	.name		= "gpt10_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1056 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1057 | 	.parent		= &func_32k_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1058 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1059 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), | 
 | 1060 | 	.enable_bit	= OMAP24XX_EN_GPT10_SHIFT, | 
 | 1061 | 	.init		= &omap2_init_clksel_parent, | 
 | 1062 | 	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2), | 
 | 1063 | 	.clksel_mask	= OMAP24XX_CLKSEL_GPT10_MASK, | 
 | 1064 | 	.clksel		= omap24xx_gpt_clksel, | 
 | 1065 | 	.recalc		= &omap2_clksel_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1066 | }; | 
 | 1067 |  | 
 | 1068 | static struct clk gpt11_ick = { | 
 | 1069 | 	.name		= "gpt11_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1070 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1071 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1072 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1073 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), | 
 | 1074 | 	.enable_bit	= OMAP24XX_EN_GPT11_SHIFT, | 
 | 1075 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1076 | }; | 
 | 1077 |  | 
 | 1078 | static struct clk gpt11_fck = { | 
 | 1079 | 	.name		= "gpt11_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1080 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1081 | 	.parent		= &func_32k_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1082 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1083 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), | 
 | 1084 | 	.enable_bit	= OMAP24XX_EN_GPT11_SHIFT, | 
 | 1085 | 	.init		= &omap2_init_clksel_parent, | 
 | 1086 | 	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2), | 
 | 1087 | 	.clksel_mask	= OMAP24XX_CLKSEL_GPT11_MASK, | 
 | 1088 | 	.clksel		= omap24xx_gpt_clksel, | 
 | 1089 | 	.recalc		= &omap2_clksel_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1090 | }; | 
 | 1091 |  | 
 | 1092 | static struct clk gpt12_ick = { | 
 | 1093 | 	.name		= "gpt12_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1094 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1095 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1096 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1097 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), | 
 | 1098 | 	.enable_bit	= OMAP24XX_EN_GPT12_SHIFT, | 
 | 1099 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1100 | }; | 
 | 1101 |  | 
 | 1102 | static struct clk gpt12_fck = { | 
 | 1103 | 	.name		= "gpt12_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1104 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Paul Walmsley | f248076 | 2009-04-23 21:11:10 -0600 | [diff] [blame] | 1105 | 	.parent		= &secure_32k_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1106 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1107 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), | 
 | 1108 | 	.enable_bit	= OMAP24XX_EN_GPT12_SHIFT, | 
 | 1109 | 	.init		= &omap2_init_clksel_parent, | 
 | 1110 | 	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2), | 
 | 1111 | 	.clksel_mask	= OMAP24XX_CLKSEL_GPT12_MASK, | 
 | 1112 | 	.clksel		= omap24xx_gpt_clksel, | 
 | 1113 | 	.recalc		= &omap2_clksel_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1114 | }; | 
 | 1115 |  | 
 | 1116 | static struct clk mcbsp1_ick = { | 
| Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1117 | 	.name		= "mcbsp1_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1118 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1119 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1120 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1121 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), | 
 | 1122 | 	.enable_bit	= OMAP24XX_EN_MCBSP1_SHIFT, | 
 | 1123 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1124 | }; | 
 | 1125 |  | 
 | 1126 | static struct clk mcbsp1_fck = { | 
| Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1127 | 	.name		= "mcbsp1_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1128 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1129 | 	.parent		= &func_96m_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1130 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1131 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), | 
 | 1132 | 	.enable_bit	= OMAP24XX_EN_MCBSP1_SHIFT, | 
 | 1133 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1134 | }; | 
 | 1135 |  | 
 | 1136 | static struct clk mcbsp2_ick = { | 
| Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1137 | 	.name		= "mcbsp2_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1138 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1139 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1140 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1141 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), | 
 | 1142 | 	.enable_bit	= OMAP24XX_EN_MCBSP2_SHIFT, | 
 | 1143 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1144 | }; | 
 | 1145 |  | 
 | 1146 | static struct clk mcbsp2_fck = { | 
| Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1147 | 	.name		= "mcbsp2_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1148 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1149 | 	.parent		= &func_96m_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1150 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1151 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), | 
 | 1152 | 	.enable_bit	= OMAP24XX_EN_MCBSP2_SHIFT, | 
 | 1153 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1154 | }; | 
 | 1155 |  | 
 | 1156 | static struct clk mcbsp3_ick = { | 
| Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1157 | 	.name		= "mcbsp3_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1158 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1159 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1160 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1161 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), | 
 | 1162 | 	.enable_bit	= OMAP2430_EN_MCBSP3_SHIFT, | 
 | 1163 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1164 | }; | 
 | 1165 |  | 
 | 1166 | static struct clk mcbsp3_fck = { | 
| Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1167 | 	.name		= "mcbsp3_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1168 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1169 | 	.parent		= &func_96m_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1170 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1171 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), | 
 | 1172 | 	.enable_bit	= OMAP2430_EN_MCBSP3_SHIFT, | 
 | 1173 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1174 | }; | 
 | 1175 |  | 
 | 1176 | static struct clk mcbsp4_ick = { | 
| Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1177 | 	.name		= "mcbsp4_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1178 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1179 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1180 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1181 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), | 
 | 1182 | 	.enable_bit	= OMAP2430_EN_MCBSP4_SHIFT, | 
 | 1183 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1184 | }; | 
 | 1185 |  | 
 | 1186 | static struct clk mcbsp4_fck = { | 
| Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1187 | 	.name		= "mcbsp4_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1188 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1189 | 	.parent		= &func_96m_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1190 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1191 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), | 
 | 1192 | 	.enable_bit	= OMAP2430_EN_MCBSP4_SHIFT, | 
 | 1193 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1194 | }; | 
 | 1195 |  | 
 | 1196 | static struct clk mcbsp5_ick = { | 
| Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1197 | 	.name		= "mcbsp5_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1198 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1199 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1200 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1201 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), | 
 | 1202 | 	.enable_bit	= OMAP2430_EN_MCBSP5_SHIFT, | 
 | 1203 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1204 | }; | 
 | 1205 |  | 
 | 1206 | static struct clk mcbsp5_fck = { | 
| Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1207 | 	.name		= "mcbsp5_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1208 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1209 | 	.parent		= &func_96m_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1210 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1211 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), | 
 | 1212 | 	.enable_bit	= OMAP2430_EN_MCBSP5_SHIFT, | 
 | 1213 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1214 | }; | 
 | 1215 |  | 
 | 1216 | static struct clk mcspi1_ick = { | 
| Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1217 | 	.name		= "mcspi1_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1218 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1219 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1220 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1221 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), | 
 | 1222 | 	.enable_bit	= OMAP24XX_EN_MCSPI1_SHIFT, | 
 | 1223 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1224 | }; | 
 | 1225 |  | 
 | 1226 | static struct clk mcspi1_fck = { | 
| Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1227 | 	.name		= "mcspi1_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1228 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1229 | 	.parent		= &func_48m_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1230 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1231 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), | 
 | 1232 | 	.enable_bit	= OMAP24XX_EN_MCSPI1_SHIFT, | 
 | 1233 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1234 | }; | 
 | 1235 |  | 
 | 1236 | static struct clk mcspi2_ick = { | 
| Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1237 | 	.name		= "mcspi2_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1238 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1239 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1240 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1241 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), | 
 | 1242 | 	.enable_bit	= OMAP24XX_EN_MCSPI2_SHIFT, | 
 | 1243 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1244 | }; | 
 | 1245 |  | 
 | 1246 | static struct clk mcspi2_fck = { | 
| Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1247 | 	.name		= "mcspi2_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1248 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1249 | 	.parent		= &func_48m_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1250 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1251 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), | 
 | 1252 | 	.enable_bit	= OMAP24XX_EN_MCSPI2_SHIFT, | 
 | 1253 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1254 | }; | 
 | 1255 |  | 
 | 1256 | static struct clk mcspi3_ick = { | 
| Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1257 | 	.name		= "mcspi3_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1258 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1259 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1260 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1261 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), | 
 | 1262 | 	.enable_bit	= OMAP2430_EN_MCSPI3_SHIFT, | 
 | 1263 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1264 | }; | 
 | 1265 |  | 
 | 1266 | static struct clk mcspi3_fck = { | 
| Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1267 | 	.name		= "mcspi3_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1268 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1269 | 	.parent		= &func_48m_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1270 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1271 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), | 
 | 1272 | 	.enable_bit	= OMAP2430_EN_MCSPI3_SHIFT, | 
 | 1273 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1274 | }; | 
 | 1275 |  | 
 | 1276 | static struct clk uart1_ick = { | 
 | 1277 | 	.name		= "uart1_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1278 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1279 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1280 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1281 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), | 
 | 1282 | 	.enable_bit	= OMAP24XX_EN_UART1_SHIFT, | 
 | 1283 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1284 | }; | 
 | 1285 |  | 
 | 1286 | static struct clk uart1_fck = { | 
 | 1287 | 	.name		= "uart1_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1288 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1289 | 	.parent		= &func_48m_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1290 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1291 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), | 
 | 1292 | 	.enable_bit	= OMAP24XX_EN_UART1_SHIFT, | 
 | 1293 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1294 | }; | 
 | 1295 |  | 
 | 1296 | static struct clk uart2_ick = { | 
 | 1297 | 	.name		= "uart2_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1298 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1299 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1300 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1301 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), | 
 | 1302 | 	.enable_bit	= OMAP24XX_EN_UART2_SHIFT, | 
 | 1303 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1304 | }; | 
 | 1305 |  | 
 | 1306 | static struct clk uart2_fck = { | 
 | 1307 | 	.name		= "uart2_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1308 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1309 | 	.parent		= &func_48m_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1310 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1311 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), | 
 | 1312 | 	.enable_bit	= OMAP24XX_EN_UART2_SHIFT, | 
 | 1313 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1314 | }; | 
 | 1315 |  | 
 | 1316 | static struct clk uart3_ick = { | 
 | 1317 | 	.name		= "uart3_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1318 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1319 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1320 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1321 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), | 
 | 1322 | 	.enable_bit	= OMAP24XX_EN_UART3_SHIFT, | 
 | 1323 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1324 | }; | 
 | 1325 |  | 
 | 1326 | static struct clk uart3_fck = { | 
 | 1327 | 	.name		= "uart3_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1328 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1329 | 	.parent		= &func_48m_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1330 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1331 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), | 
 | 1332 | 	.enable_bit	= OMAP24XX_EN_UART3_SHIFT, | 
 | 1333 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1334 | }; | 
 | 1335 |  | 
 | 1336 | static struct clk gpios_ick = { | 
 | 1337 | 	.name		= "gpios_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1338 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1339 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1340 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1341 | 	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN), | 
 | 1342 | 	.enable_bit	= OMAP24XX_EN_GPIOS_SHIFT, | 
 | 1343 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1344 | }; | 
 | 1345 |  | 
 | 1346 | static struct clk gpios_fck = { | 
 | 1347 | 	.name		= "gpios_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1348 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1349 | 	.parent		= &func_32k_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1350 | 	.clkdm_name	= "wkup_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1351 | 	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN), | 
 | 1352 | 	.enable_bit	= OMAP24XX_EN_GPIOS_SHIFT, | 
 | 1353 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1354 | }; | 
 | 1355 |  | 
 | 1356 | static struct clk mpu_wdt_ick = { | 
 | 1357 | 	.name		= "mpu_wdt_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1358 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1359 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1360 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1361 | 	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN), | 
 | 1362 | 	.enable_bit	= OMAP24XX_EN_MPU_WDT_SHIFT, | 
 | 1363 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1364 | }; | 
 | 1365 |  | 
 | 1366 | static struct clk mpu_wdt_fck = { | 
 | 1367 | 	.name		= "mpu_wdt_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1368 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1369 | 	.parent		= &func_32k_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1370 | 	.clkdm_name	= "wkup_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1371 | 	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN), | 
 | 1372 | 	.enable_bit	= OMAP24XX_EN_MPU_WDT_SHIFT, | 
 | 1373 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1374 | }; | 
 | 1375 |  | 
 | 1376 | static struct clk sync_32k_ick = { | 
 | 1377 | 	.name		= "sync_32k_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1378 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1379 | 	.parent		= &l4_ck, | 
| Russell King | 8ad8ff6 | 2009-01-19 15:27:29 +0000 | [diff] [blame] | 1380 | 	.flags		= ENABLE_ON_INIT, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1381 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1382 | 	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN), | 
 | 1383 | 	.enable_bit	= OMAP24XX_EN_32KSYNC_SHIFT, | 
 | 1384 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1385 | }; | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1386 |  | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1387 | static struct clk wdt1_ick = { | 
 | 1388 | 	.name		= "wdt1_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1389 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1390 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1391 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1392 | 	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN), | 
 | 1393 | 	.enable_bit	= OMAP24XX_EN_WDT1_SHIFT, | 
 | 1394 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1395 | }; | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1396 |  | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1397 | static struct clk omapctrl_ick = { | 
 | 1398 | 	.name		= "omapctrl_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1399 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1400 | 	.parent		= &l4_ck, | 
| Russell King | 8ad8ff6 | 2009-01-19 15:27:29 +0000 | [diff] [blame] | 1401 | 	.flags		= ENABLE_ON_INIT, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1402 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1403 | 	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN), | 
 | 1404 | 	.enable_bit	= OMAP24XX_EN_OMAPCTRL_SHIFT, | 
 | 1405 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1406 | }; | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1407 |  | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1408 | static struct clk icr_ick = { | 
 | 1409 | 	.name		= "icr_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1410 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1411 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1412 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1413 | 	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN), | 
 | 1414 | 	.enable_bit	= OMAP2430_EN_ICR_SHIFT, | 
 | 1415 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1416 | }; | 
 | 1417 |  | 
 | 1418 | static struct clk cam_ick = { | 
 | 1419 | 	.name		= "cam_ick", | 
| Russell King | bc51da4 | 2008-11-04 18:59:32 +0000 | [diff] [blame] | 1420 | 	.ops		= &clkops_omap2_dflt, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1421 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1422 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1423 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), | 
 | 1424 | 	.enable_bit	= OMAP24XX_EN_CAM_SHIFT, | 
 | 1425 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1426 | }; | 
 | 1427 |  | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1428 | /* | 
 | 1429 |  * cam_fck controls both CAM_MCLK and CAM_FCLK.  It should probably be | 
 | 1430 |  * split into two separate clocks, since the parent clocks are different | 
 | 1431 |  * and the clockdomains are also different. | 
 | 1432 |  */ | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1433 | static struct clk cam_fck = { | 
 | 1434 | 	.name		= "cam_fck", | 
| Russell King | bc51da4 | 2008-11-04 18:59:32 +0000 | [diff] [blame] | 1435 | 	.ops		= &clkops_omap2_dflt, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1436 | 	.parent		= &func_96m_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1437 | 	.clkdm_name	= "core_l3_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1438 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), | 
 | 1439 | 	.enable_bit	= OMAP24XX_EN_CAM_SHIFT, | 
 | 1440 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1441 | }; | 
 | 1442 |  | 
 | 1443 | static struct clk mailboxes_ick = { | 
 | 1444 | 	.name		= "mailboxes_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1445 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1446 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1447 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1448 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), | 
 | 1449 | 	.enable_bit	= OMAP24XX_EN_MAILBOXES_SHIFT, | 
 | 1450 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1451 | }; | 
 | 1452 |  | 
 | 1453 | static struct clk wdt4_ick = { | 
 | 1454 | 	.name		= "wdt4_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1455 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1456 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1457 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1458 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), | 
 | 1459 | 	.enable_bit	= OMAP24XX_EN_WDT4_SHIFT, | 
 | 1460 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1461 | }; | 
 | 1462 |  | 
 | 1463 | static struct clk wdt4_fck = { | 
 | 1464 | 	.name		= "wdt4_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1465 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1466 | 	.parent		= &func_32k_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1467 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1468 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), | 
 | 1469 | 	.enable_bit	= OMAP24XX_EN_WDT4_SHIFT, | 
 | 1470 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1471 | }; | 
 | 1472 |  | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1473 | static struct clk mspro_ick = { | 
 | 1474 | 	.name		= "mspro_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1475 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1476 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1477 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1478 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), | 
 | 1479 | 	.enable_bit	= OMAP24XX_EN_MSPRO_SHIFT, | 
 | 1480 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1481 | }; | 
 | 1482 |  | 
 | 1483 | static struct clk mspro_fck = { | 
 | 1484 | 	.name		= "mspro_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1485 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1486 | 	.parent		= &func_96m_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1487 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1488 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), | 
 | 1489 | 	.enable_bit	= OMAP24XX_EN_MSPRO_SHIFT, | 
 | 1490 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1491 | }; | 
 | 1492 |  | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1493 | static struct clk fac_ick = { | 
 | 1494 | 	.name		= "fac_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1495 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1496 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1497 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1498 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), | 
 | 1499 | 	.enable_bit	= OMAP24XX_EN_FAC_SHIFT, | 
 | 1500 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1501 | }; | 
 | 1502 |  | 
 | 1503 | static struct clk fac_fck = { | 
 | 1504 | 	.name		= "fac_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1505 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1506 | 	.parent		= &func_12m_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1507 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1508 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), | 
 | 1509 | 	.enable_bit	= OMAP24XX_EN_FAC_SHIFT, | 
 | 1510 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1511 | }; | 
 | 1512 |  | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1513 | static struct clk hdq_ick = { | 
 | 1514 | 	.name		= "hdq_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1515 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1516 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1517 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1518 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), | 
 | 1519 | 	.enable_bit	= OMAP24XX_EN_HDQ_SHIFT, | 
 | 1520 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1521 | }; | 
 | 1522 |  | 
 | 1523 | static struct clk hdq_fck = { | 
 | 1524 | 	.name		= "hdq_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1525 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1526 | 	.parent		= &func_12m_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1527 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1528 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1), | 
 | 1529 | 	.enable_bit	= OMAP24XX_EN_HDQ_SHIFT, | 
 | 1530 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1531 | }; | 
 | 1532 |  | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1533 | /* | 
 | 1534 |  * XXX This is marked as a 2420-only define, but it claims to be present | 
 | 1535 |  * on 2430 also.  Double-check. | 
 | 1536 |  */ | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1537 | static struct clk i2c2_ick = { | 
| Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1538 | 	.name		= "i2c2_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1539 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1540 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1541 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1542 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), | 
 | 1543 | 	.enable_bit	= OMAP2420_EN_I2C2_SHIFT, | 
 | 1544 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1545 | }; | 
 | 1546 |  | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1547 | static struct clk i2chs2_fck = { | 
| Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1548 | 	.name		= "i2chs2_fck", | 
| Paul Walmsley | 3dc2197 | 2009-07-24 19:44:04 -0600 | [diff] [blame] | 1549 | 	.ops		= &clkops_omap2430_i2chs_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1550 | 	.parent		= &func_96m_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1551 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1552 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), | 
 | 1553 | 	.enable_bit	= OMAP2430_EN_I2CHS2_SHIFT, | 
 | 1554 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1555 | }; | 
 | 1556 |  | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1557 | /* | 
 | 1558 |  * XXX This is marked as a 2420-only define, but it claims to be present | 
 | 1559 |  * on 2430 also.  Double-check. | 
 | 1560 |  */ | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1561 | static struct clk i2c1_ick = { | 
| Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1562 | 	.name		= "i2c1_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1563 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1564 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1565 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1566 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1), | 
 | 1567 | 	.enable_bit	= OMAP2420_EN_I2C1_SHIFT, | 
 | 1568 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1569 | }; | 
 | 1570 |  | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1571 | static struct clk i2chs1_fck = { | 
| Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1572 | 	.name		= "i2chs1_fck", | 
| Paul Walmsley | 3dc2197 | 2009-07-24 19:44:04 -0600 | [diff] [blame] | 1573 | 	.ops		= &clkops_omap2430_i2chs_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1574 | 	.parent		= &func_96m_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1575 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1576 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), | 
 | 1577 | 	.enable_bit	= OMAP2430_EN_I2CHS1_SHIFT, | 
 | 1578 | 	.recalc		= &followparent_recalc, | 
 | 1579 | }; | 
 | 1580 |  | 
 | 1581 | static struct clk gpmc_fck = { | 
 | 1582 | 	.name		= "gpmc_fck", | 
| Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 1583 | 	.ops		= &clkops_null, /* RMK: missing? */ | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1584 | 	.parent		= &core_l3_ck, | 
| Russell King | 8ad8ff6 | 2009-01-19 15:27:29 +0000 | [diff] [blame] | 1585 | 	.flags		= ENABLE_ON_INIT, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1586 | 	.clkdm_name	= "core_l3_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1587 | 	.recalc		= &followparent_recalc, | 
 | 1588 | }; | 
 | 1589 |  | 
 | 1590 | static struct clk sdma_fck = { | 
 | 1591 | 	.name		= "sdma_fck", | 
| Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 1592 | 	.ops		= &clkops_null, /* RMK: missing? */ | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1593 | 	.parent		= &core_l3_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1594 | 	.clkdm_name	= "core_l3_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1595 | 	.recalc		= &followparent_recalc, | 
 | 1596 | }; | 
 | 1597 |  | 
 | 1598 | static struct clk sdma_ick = { | 
 | 1599 | 	.name		= "sdma_ick", | 
| Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 1600 | 	.ops		= &clkops_null, /* RMK: missing? */ | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1601 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1602 | 	.clkdm_name	= "core_l3_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1603 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1604 | }; | 
 | 1605 |  | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1606 | static struct clk sdrc_ick = { | 
 | 1607 | 	.name		= "sdrc_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1608 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1609 | 	.parent		= &l4_ck, | 
| Russell King | 8ad8ff6 | 2009-01-19 15:27:29 +0000 | [diff] [blame] | 1610 | 	.flags		= ENABLE_ON_INIT, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1611 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1612 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3), | 
 | 1613 | 	.enable_bit	= OMAP2430_EN_SDRC_SHIFT, | 
 | 1614 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1615 | }; | 
 | 1616 |  | 
 | 1617 | static struct clk des_ick = { | 
 | 1618 | 	.name		= "des_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1619 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1620 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1621 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1622 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4), | 
 | 1623 | 	.enable_bit	= OMAP24XX_EN_DES_SHIFT, | 
 | 1624 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1625 | }; | 
 | 1626 |  | 
 | 1627 | static struct clk sha_ick = { | 
 | 1628 | 	.name		= "sha_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1629 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1630 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1631 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1632 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4), | 
 | 1633 | 	.enable_bit	= OMAP24XX_EN_SHA_SHIFT, | 
 | 1634 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1635 | }; | 
 | 1636 |  | 
 | 1637 | static struct clk rng_ick = { | 
 | 1638 | 	.name		= "rng_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1639 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1640 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1641 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1642 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4), | 
 | 1643 | 	.enable_bit	= OMAP24XX_EN_RNG_SHIFT, | 
 | 1644 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1645 | }; | 
 | 1646 |  | 
 | 1647 | static struct clk aes_ick = { | 
 | 1648 | 	.name		= "aes_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1649 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1650 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1651 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1652 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4), | 
 | 1653 | 	.enable_bit	= OMAP24XX_EN_AES_SHIFT, | 
 | 1654 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1655 | }; | 
 | 1656 |  | 
 | 1657 | static struct clk pka_ick = { | 
 | 1658 | 	.name		= "pka_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1659 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1660 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1661 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1662 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4), | 
 | 1663 | 	.enable_bit	= OMAP24XX_EN_PKA_SHIFT, | 
 | 1664 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1665 | }; | 
 | 1666 |  | 
 | 1667 | static struct clk usb_fck = { | 
 | 1668 | 	.name		= "usb_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1669 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1670 | 	.parent		= &func_48m_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1671 | 	.clkdm_name	= "core_l3_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1672 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), | 
 | 1673 | 	.enable_bit	= OMAP24XX_EN_USB_SHIFT, | 
 | 1674 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1675 | }; | 
 | 1676 |  | 
 | 1677 | static struct clk usbhs_ick = { | 
 | 1678 | 	.name		= "usbhs_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1679 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | fde0fd4 | 2006-01-17 15:31:18 -0800 | [diff] [blame] | 1680 | 	.parent		= &core_l3_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1681 | 	.clkdm_name	= "core_l3_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1682 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), | 
 | 1683 | 	.enable_bit	= OMAP2430_EN_USBHS_SHIFT, | 
 | 1684 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1685 | }; | 
 | 1686 |  | 
 | 1687 | static struct clk mmchs1_ick = { | 
| Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1688 | 	.name		= "mmchs1_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1689 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1690 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1691 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1692 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), | 
 | 1693 | 	.enable_bit	= OMAP2430_EN_MMCHS1_SHIFT, | 
 | 1694 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1695 | }; | 
 | 1696 |  | 
 | 1697 | static struct clk mmchs1_fck = { | 
| Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1698 | 	.name		= "mmchs1_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1699 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1700 | 	.parent		= &func_96m_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1701 | 	.clkdm_name	= "core_l3_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1702 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), | 
 | 1703 | 	.enable_bit	= OMAP2430_EN_MMCHS1_SHIFT, | 
 | 1704 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1705 | }; | 
 | 1706 |  | 
 | 1707 | static struct clk mmchs2_ick = { | 
| Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1708 | 	.name		= "mmchs2_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1709 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1710 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1711 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1712 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), | 
 | 1713 | 	.enable_bit	= OMAP2430_EN_MMCHS2_SHIFT, | 
 | 1714 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1715 | }; | 
 | 1716 |  | 
 | 1717 | static struct clk mmchs2_fck = { | 
| Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1718 | 	.name		= "mmchs2_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1719 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1720 | 	.parent		= &func_96m_ck, | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1721 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), | 
 | 1722 | 	.enable_bit	= OMAP2430_EN_MMCHS2_SHIFT, | 
 | 1723 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1724 | }; | 
 | 1725 |  | 
 | 1726 | static struct clk gpio5_ick = { | 
 | 1727 | 	.name		= "gpio5_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1728 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1729 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1730 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1731 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), | 
 | 1732 | 	.enable_bit	= OMAP2430_EN_GPIO5_SHIFT, | 
 | 1733 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1734 | }; | 
 | 1735 |  | 
 | 1736 | static struct clk gpio5_fck = { | 
 | 1737 | 	.name		= "gpio5_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1738 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1739 | 	.parent		= &func_32k_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1740 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1741 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), | 
 | 1742 | 	.enable_bit	= OMAP2430_EN_GPIO5_SHIFT, | 
 | 1743 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1744 | }; | 
 | 1745 |  | 
 | 1746 | static struct clk mdm_intc_ick = { | 
 | 1747 | 	.name		= "mdm_intc_ick", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1748 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1749 | 	.parent		= &l4_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1750 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1751 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2), | 
 | 1752 | 	.enable_bit	= OMAP2430_EN_MDM_INTC_SHIFT, | 
 | 1753 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1754 | }; | 
 | 1755 |  | 
 | 1756 | static struct clk mmchsdb1_fck = { | 
| Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1757 | 	.name		= "mmchsdb1_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1758 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1759 | 	.parent		= &func_32k_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1760 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1761 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), | 
 | 1762 | 	.enable_bit	= OMAP2430_EN_MMCHSDB1_SHIFT, | 
 | 1763 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1764 | }; | 
 | 1765 |  | 
 | 1766 | static struct clk mmchsdb2_fck = { | 
| Paul Walmsley | b92c170 | 2010-02-22 22:09:19 -0700 | [diff] [blame] | 1767 | 	.name		= "mmchsdb2_fck", | 
| Russell King | b36ee72 | 2008-11-04 17:59:52 +0000 | [diff] [blame] | 1768 | 	.ops		= &clkops_omap2_dflt_wait, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1769 | 	.parent		= &func_32k_ck, | 
| Paul Walmsley | d1b03f6 | 2008-08-19 11:08:44 +0300 | [diff] [blame] | 1770 | 	.clkdm_name	= "core_l4_clkdm", | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1771 | 	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2), | 
 | 1772 | 	.enable_bit	= OMAP2430_EN_MMCHSDB2_SHIFT, | 
 | 1773 | 	.recalc		= &followparent_recalc, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1774 | }; | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1775 |  | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1776 | /* | 
 | 1777 |  * This clock is a composite clock which does entire set changes then | 
 | 1778 |  * forces a rebalance. It keys on the MPU speed, but it really could | 
 | 1779 |  * be any key speed part of a set in the rate table. | 
 | 1780 |  * | 
 | 1781 |  * to really change a set, you need memory table sets which get changed | 
 | 1782 |  * in sram, pre-notifiers & post notifiers, changing the top set, without | 
 | 1783 |  * having low level display recalc's won't work... this is why dpm notifiers | 
 | 1784 |  * work, isr's off, walk a list of clocks already _off_ and not messing with | 
 | 1785 |  * the bus. | 
 | 1786 |  * | 
 | 1787 |  * This clock should have no parent. It embodies the entire upper level | 
 | 1788 |  * active set. A parent will mess up some of the init also. | 
 | 1789 |  */ | 
 | 1790 | static struct clk virt_prcm_set = { | 
 | 1791 | 	.name		= "virt_prcm_set", | 
| Russell King | 897dcde | 2008-11-04 16:35:03 +0000 | [diff] [blame] | 1792 | 	.ops		= &clkops_null, | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1793 | 	.parent		= &mpu_ck,	/* Indexed by mpu speed, no parent */ | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1794 | 	.recalc		= &omap2_table_mpu_recalc,	/* sets are keyed on mpu rate */ | 
| Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1795 | 	.set_rate	= &omap2_select_table_rate, | 
 | 1796 | 	.round_rate	= &omap2_round_to_table_rate, | 
 | 1797 | }; | 
| Paul Walmsley | e32744b | 2008-03-18 15:47:55 +0200 | [diff] [blame] | 1798 |  | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1799 |  | 
 | 1800 | /* | 
 | 1801 |  * clkdev integration | 
 | 1802 |  */ | 
 | 1803 |  | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1804 | static struct omap_clk omap2430_clks[] = { | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1805 | 	/* external root sources */ | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1806 | 	CLK(NULL,	"func_32k_ck",	&func_32k_ck,	CK_243X), | 
 | 1807 | 	CLK(NULL,	"secure_32k_ck", &secure_32k_ck, CK_243X), | 
 | 1808 | 	CLK(NULL,	"osc_ck",	&osc_ck,	CK_243X), | 
 | 1809 | 	CLK(NULL,	"sys_ck",	&sys_ck,	CK_243X), | 
 | 1810 | 	CLK(NULL,	"alt_ck",	&alt_ck,	CK_243X), | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1811 | 	/* internal analog sources */ | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1812 | 	CLK(NULL,	"dpll_ck",	&dpll_ck,	CK_243X), | 
 | 1813 | 	CLK(NULL,	"apll96_ck",	&apll96_ck,	CK_243X), | 
 | 1814 | 	CLK(NULL,	"apll54_ck",	&apll54_ck,	CK_243X), | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1815 | 	/* internal prcm root sources */ | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1816 | 	CLK(NULL,	"func_54m_ck",	&func_54m_ck,	CK_243X), | 
 | 1817 | 	CLK(NULL,	"core_ck",	&core_ck,	CK_243X), | 
 | 1818 | 	CLK(NULL,	"func_96m_ck",	&func_96m_ck,	CK_243X), | 
 | 1819 | 	CLK(NULL,	"func_48m_ck",	&func_48m_ck,	CK_243X), | 
 | 1820 | 	CLK(NULL,	"func_12m_ck",	&func_12m_ck,	CK_243X), | 
 | 1821 | 	CLK(NULL,	"ck_wdt1_osc",	&wdt1_osc_ck,	CK_243X), | 
 | 1822 | 	CLK(NULL,	"sys_clkout_src", &sys_clkout_src, CK_243X), | 
 | 1823 | 	CLK(NULL,	"sys_clkout",	&sys_clkout,	CK_243X), | 
 | 1824 | 	CLK(NULL,	"emul_ck",	&emul_ck,	CK_243X), | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1825 | 	/* mpu domain clocks */ | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1826 | 	CLK(NULL,	"mpu_ck",	&mpu_ck,	CK_243X), | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1827 | 	/* dsp domain clocks */ | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1828 | 	CLK(NULL,	"dsp_fck",	&dsp_fck,	CK_243X), | 
 | 1829 | 	CLK(NULL,	"dsp_irate_ick", &dsp_irate_ick, CK_243X), | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1830 | 	CLK(NULL,	"iva2_1_ick",	&iva2_1_ick,	CK_243X), | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1831 | 	/* GFX domain clocks */ | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1832 | 	CLK(NULL,	"gfx_3d_fck",	&gfx_3d_fck,	CK_243X), | 
 | 1833 | 	CLK(NULL,	"gfx_2d_fck",	&gfx_2d_fck,	CK_243X), | 
 | 1834 | 	CLK(NULL,	"gfx_ick",	&gfx_ick,	CK_243X), | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1835 | 	/* Modem domain clocks */ | 
 | 1836 | 	CLK(NULL,	"mdm_ick",	&mdm_ick,	CK_243X), | 
 | 1837 | 	CLK(NULL,	"mdm_osc_ck",	&mdm_osc_ck,	CK_243X), | 
 | 1838 | 	/* DSS domain clocks */ | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1839 | 	CLK("omapdss",	"ick",		&dss_ick,	CK_243X), | 
 | 1840 | 	CLK("omapdss",	"dss1_fck",	&dss1_fck,	CK_243X), | 
 | 1841 | 	CLK("omapdss",	"dss2_fck",	&dss2_fck,	CK_243X), | 
 | 1842 | 	CLK("omapdss",	"tv_fck",	&dss_54m_fck,	CK_243X), | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1843 | 	/* L3 domain clocks */ | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1844 | 	CLK(NULL,	"core_l3_ck",	&core_l3_ck,	CK_243X), | 
 | 1845 | 	CLK(NULL,	"ssi_fck",	&ssi_ssr_sst_fck, CK_243X), | 
 | 1846 | 	CLK(NULL,	"usb_l4_ick",	&usb_l4_ick,	CK_243X), | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1847 | 	/* L4 domain clocks */ | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1848 | 	CLK(NULL,	"l4_ck",	&l4_ck,		CK_243X), | 
 | 1849 | 	CLK(NULL,	"ssi_l4_ick",	&ssi_l4_ick,	CK_243X), | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1850 | 	/* virtual meta-group clock */ | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1851 | 	CLK(NULL,	"virt_prcm_set", &virt_prcm_set, CK_243X), | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1852 | 	/* general l4 interface ck, multi-parent functional clk */ | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1853 | 	CLK(NULL,	"gpt1_ick",	&gpt1_ick,	CK_243X), | 
 | 1854 | 	CLK(NULL,	"gpt1_fck",	&gpt1_fck,	CK_243X), | 
 | 1855 | 	CLK(NULL,	"gpt2_ick",	&gpt2_ick,	CK_243X), | 
 | 1856 | 	CLK(NULL,	"gpt2_fck",	&gpt2_fck,	CK_243X), | 
 | 1857 | 	CLK(NULL,	"gpt3_ick",	&gpt3_ick,	CK_243X), | 
 | 1858 | 	CLK(NULL,	"gpt3_fck",	&gpt3_fck,	CK_243X), | 
 | 1859 | 	CLK(NULL,	"gpt4_ick",	&gpt4_ick,	CK_243X), | 
 | 1860 | 	CLK(NULL,	"gpt4_fck",	&gpt4_fck,	CK_243X), | 
 | 1861 | 	CLK(NULL,	"gpt5_ick",	&gpt5_ick,	CK_243X), | 
 | 1862 | 	CLK(NULL,	"gpt5_fck",	&gpt5_fck,	CK_243X), | 
 | 1863 | 	CLK(NULL,	"gpt6_ick",	&gpt6_ick,	CK_243X), | 
 | 1864 | 	CLK(NULL,	"gpt6_fck",	&gpt6_fck,	CK_243X), | 
 | 1865 | 	CLK(NULL,	"gpt7_ick",	&gpt7_ick,	CK_243X), | 
 | 1866 | 	CLK(NULL,	"gpt7_fck",	&gpt7_fck,	CK_243X), | 
 | 1867 | 	CLK(NULL,	"gpt8_ick",	&gpt8_ick,	CK_243X), | 
 | 1868 | 	CLK(NULL,	"gpt8_fck",	&gpt8_fck,	CK_243X), | 
 | 1869 | 	CLK(NULL,	"gpt9_ick",	&gpt9_ick,	CK_243X), | 
 | 1870 | 	CLK(NULL,	"gpt9_fck",	&gpt9_fck,	CK_243X), | 
 | 1871 | 	CLK(NULL,	"gpt10_ick",	&gpt10_ick,	CK_243X), | 
 | 1872 | 	CLK(NULL,	"gpt10_fck",	&gpt10_fck,	CK_243X), | 
 | 1873 | 	CLK(NULL,	"gpt11_ick",	&gpt11_ick,	CK_243X), | 
 | 1874 | 	CLK(NULL,	"gpt11_fck",	&gpt11_fck,	CK_243X), | 
 | 1875 | 	CLK(NULL,	"gpt12_ick",	&gpt12_ick,	CK_243X), | 
 | 1876 | 	CLK(NULL,	"gpt12_fck",	&gpt12_fck,	CK_243X), | 
 | 1877 | 	CLK("omap-mcbsp.1", "ick",	&mcbsp1_ick,	CK_243X), | 
 | 1878 | 	CLK("omap-mcbsp.1", "fck",	&mcbsp1_fck,	CK_243X), | 
 | 1879 | 	CLK("omap-mcbsp.2", "ick",	&mcbsp2_ick,	CK_243X), | 
 | 1880 | 	CLK("omap-mcbsp.2", "fck",	&mcbsp2_fck,	CK_243X), | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1881 | 	CLK("omap-mcbsp.3", "ick",	&mcbsp3_ick,	CK_243X), | 
 | 1882 | 	CLK("omap-mcbsp.3", "fck",	&mcbsp3_fck,	CK_243X), | 
 | 1883 | 	CLK("omap-mcbsp.4", "ick",	&mcbsp4_ick,	CK_243X), | 
 | 1884 | 	CLK("omap-mcbsp.4", "fck",	&mcbsp4_fck,	CK_243X), | 
 | 1885 | 	CLK("omap-mcbsp.5", "ick",	&mcbsp5_ick,	CK_243X), | 
 | 1886 | 	CLK("omap-mcbsp.5", "fck",	&mcbsp5_fck,	CK_243X), | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1887 | 	CLK("omap2_mcspi.1", "ick",	&mcspi1_ick,	CK_243X), | 
 | 1888 | 	CLK("omap2_mcspi.1", "fck",	&mcspi1_fck,	CK_243X), | 
 | 1889 | 	CLK("omap2_mcspi.2", "ick",	&mcspi2_ick,	CK_243X), | 
 | 1890 | 	CLK("omap2_mcspi.2", "fck",	&mcspi2_fck,	CK_243X), | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1891 | 	CLK("omap2_mcspi.3", "ick",	&mcspi3_ick,	CK_243X), | 
 | 1892 | 	CLK("omap2_mcspi.3", "fck",	&mcspi3_fck,	CK_243X), | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1893 | 	CLK(NULL,	"uart1_ick",	&uart1_ick,	CK_243X), | 
 | 1894 | 	CLK(NULL,	"uart1_fck",	&uart1_fck,	CK_243X), | 
 | 1895 | 	CLK(NULL,	"uart2_ick",	&uart2_ick,	CK_243X), | 
 | 1896 | 	CLK(NULL,	"uart2_fck",	&uart2_fck,	CK_243X), | 
 | 1897 | 	CLK(NULL,	"uart3_ick",	&uart3_ick,	CK_243X), | 
 | 1898 | 	CLK(NULL,	"uart3_fck",	&uart3_fck,	CK_243X), | 
 | 1899 | 	CLK(NULL,	"gpios_ick",	&gpios_ick,	CK_243X), | 
 | 1900 | 	CLK(NULL,	"gpios_fck",	&gpios_fck,	CK_243X), | 
 | 1901 | 	CLK("omap_wdt",	"ick",		&mpu_wdt_ick,	CK_243X), | 
 | 1902 | 	CLK("omap_wdt",	"fck",		&mpu_wdt_fck,	CK_243X), | 
 | 1903 | 	CLK(NULL,	"sync_32k_ick",	&sync_32k_ick,	CK_243X), | 
 | 1904 | 	CLK(NULL,	"wdt1_ick",	&wdt1_ick,	CK_243X), | 
 | 1905 | 	CLK(NULL,	"omapctrl_ick",	&omapctrl_ick,	CK_243X), | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1906 | 	CLK(NULL,	"icr_ick",	&icr_ick,	CK_243X), | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1907 | 	CLK("omap24xxcam", "fck",	&cam_fck,	CK_243X), | 
 | 1908 | 	CLK("omap24xxcam", "ick",	&cam_ick,	CK_243X), | 
 | 1909 | 	CLK(NULL,	"mailboxes_ick", &mailboxes_ick,	CK_243X), | 
 | 1910 | 	CLK(NULL,	"wdt4_ick",	&wdt4_ick,	CK_243X), | 
 | 1911 | 	CLK(NULL,	"wdt4_fck",	&wdt4_fck,	CK_243X), | 
 | 1912 | 	CLK(NULL,	"mspro_ick",	&mspro_ick,	CK_243X), | 
 | 1913 | 	CLK(NULL,	"mspro_fck",	&mspro_fck,	CK_243X), | 
 | 1914 | 	CLK(NULL,	"fac_ick",	&fac_ick,	CK_243X), | 
 | 1915 | 	CLK(NULL,	"fac_fck",	&fac_fck,	CK_243X), | 
 | 1916 | 	CLK("omap_hdq.0", "ick",	&hdq_ick,	CK_243X), | 
 | 1917 | 	CLK("omap_hdq.1", "fck",	&hdq_fck,	CK_243X), | 
 | 1918 | 	CLK("i2c_omap.1", "ick",	&i2c1_ick,	CK_243X), | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1919 | 	CLK("i2c_omap.1", "fck",	&i2chs1_fck,	CK_243X), | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1920 | 	CLK("i2c_omap.2", "ick",	&i2c2_ick,	CK_243X), | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1921 | 	CLK("i2c_omap.2", "fck",	&i2chs2_fck,	CK_243X), | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1922 | 	CLK(NULL,	"gpmc_fck",	&gpmc_fck,	CK_243X), | 
 | 1923 | 	CLK(NULL,	"sdma_fck",	&sdma_fck,	CK_243X), | 
 | 1924 | 	CLK(NULL,	"sdma_ick",	&sdma_ick,	CK_243X), | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1925 | 	CLK(NULL,	"sdrc_ick",	&sdrc_ick,	CK_243X), | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1926 | 	CLK(NULL,	"des_ick",	&des_ick,	CK_243X), | 
| Dmitry Kasatkin | ee5500c | 2010-05-03 11:10:03 +0800 | [diff] [blame] | 1927 | 	CLK("omap-sham",	"ick",	&sha_ick,	CK_243X), | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1928 | 	CLK("omap_rng",	"ick",		&rng_ick,	CK_243X), | 
 | 1929 | 	CLK(NULL,	"aes_ick",	&aes_ick,	CK_243X), | 
 | 1930 | 	CLK(NULL,	"pka_ick",	&pka_ick,	CK_243X), | 
 | 1931 | 	CLK(NULL,	"usb_fck",	&usb_fck,	CK_243X), | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1932 | 	CLK("musb_hdrc",	"ick",	&usbhs_ick,	CK_243X), | 
 | 1933 | 	CLK("mmci-omap-hs.0", "ick",	&mmchs1_ick,	CK_243X), | 
 | 1934 | 	CLK("mmci-omap-hs.0", "fck",	&mmchs1_fck,	CK_243X), | 
 | 1935 | 	CLK("mmci-omap-hs.1", "ick",	&mmchs2_ick,	CK_243X), | 
 | 1936 | 	CLK("mmci-omap-hs.1", "fck",	&mmchs2_fck,	CK_243X), | 
 | 1937 | 	CLK(NULL,	"gpio5_ick",	&gpio5_ick,	CK_243X), | 
 | 1938 | 	CLK(NULL,	"gpio5_fck",	&gpio5_fck,	CK_243X), | 
 | 1939 | 	CLK(NULL,	"mdm_intc_ick",	&mdm_intc_ick,	CK_243X), | 
 | 1940 | 	CLK("mmci-omap-hs.0", "mmchsdb_fck",	&mmchsdb1_fck,	CK_243X), | 
 | 1941 | 	CLK("mmci-omap-hs.1", "mmchsdb_fck", 	&mmchsdb2_fck,	CK_243X), | 
 | 1942 | }; | 
 | 1943 |  | 
 | 1944 | /* | 
 | 1945 |  * init code | 
 | 1946 |  */ | 
 | 1947 |  | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1948 | int __init omap2430_clk_init(void) | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1949 | { | 
 | 1950 | 	const struct prcm_config *prcm; | 
 | 1951 | 	struct omap_clk *c; | 
 | 1952 | 	u32 clkrate; | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1953 |  | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1954 | 	prcm_clksrc_ctrl = OMAP2430_PRCM_CLKSRC_CTRL; | 
 | 1955 | 	cm_idlest_pll = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST); | 
 | 1956 | 	cpu_mask = RATE_IN_243X; | 
 | 1957 | 	rate_table = omap2430_rate_table; | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1958 |  | 
 | 1959 | 	clk_init(&omap2_clk_functions); | 
 | 1960 |  | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1961 | 	for (c = omap2430_clks; c < omap2430_clks + ARRAY_SIZE(omap2430_clks); | 
 | 1962 | 	     c++) | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1963 | 		clk_preinit(c->lk.clk); | 
 | 1964 |  | 
 | 1965 | 	osc_ck.rate = omap2_osc_clk_recalc(&osc_ck); | 
 | 1966 | 	propagate_rate(&osc_ck); | 
| Paul Walmsley | 44da0a5 | 2010-01-26 20:13:08 -0700 | [diff] [blame] | 1967 | 	sys_ck.rate = omap2xxx_sys_clk_recalc(&sys_ck); | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1968 | 	propagate_rate(&sys_ck); | 
 | 1969 |  | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1970 | 	for (c = omap2430_clks; c < omap2430_clks + ARRAY_SIZE(omap2430_clks); | 
 | 1971 | 	     c++) { | 
 | 1972 | 		clkdev_add(&c->lk); | 
 | 1973 | 		clk_register(c->lk.clk); | 
 | 1974 | 		omap2_init_clk_clkdm(c->lk.clk); | 
 | 1975 | 	} | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1976 |  | 
 | 1977 | 	/* Check the MPU rate set by bootloader */ | 
 | 1978 | 	clkrate = omap2xxx_clk_get_core_rate(&dpll_ck); | 
 | 1979 | 	for (prcm = rate_table; prcm->mpu_speed; prcm++) { | 
 | 1980 | 		if (!(prcm->flags & cpu_mask)) | 
 | 1981 | 			continue; | 
 | 1982 | 		if (prcm->xtal_speed != sys_ck.rate) | 
 | 1983 | 			continue; | 
 | 1984 | 		if (prcm->dpll_speed <= clkrate) | 
 | 1985 | 			break; | 
 | 1986 | 	} | 
 | 1987 | 	curr_prcm_set = prcm; | 
 | 1988 |  | 
 | 1989 | 	recalculate_root_clocks(); | 
 | 1990 |  | 
| Paul Walmsley | 81b34fb | 2010-02-22 22:09:22 -0700 | [diff] [blame] | 1991 | 	pr_info("Clocking rate (Crystal/DPLL/MPU): %ld.%01ld/%ld/%ld MHz\n", | 
 | 1992 | 		(sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10, | 
 | 1993 | 		(dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ; | 
| Paul Walmsley | d8a9445 | 2009-12-08 16:21:29 -0700 | [diff] [blame] | 1994 |  | 
 | 1995 | 	/* | 
 | 1996 | 	 * Only enable those clocks we will need, let the drivers | 
 | 1997 | 	 * enable other clocks as necessary | 
 | 1998 | 	 */ | 
 | 1999 | 	clk_enable_init_clocks(); | 
 | 2000 |  | 
 | 2001 | 	/* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */ | 
 | 2002 | 	vclk = clk_get(NULL, "virt_prcm_set"); | 
 | 2003 | 	sclk = clk_get(NULL, "sys_ck"); | 
 | 2004 | 	dclk = clk_get(NULL, "dpll_ck"); | 
 | 2005 |  | 
 | 2006 | 	return 0; | 
 | 2007 | } | 
| Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 2008 |  |