| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1 | /* | 
|  | 2 | * pata_sil680.c 	- SIL680 PATA for new ATA layer | 
|  | 3 | *			  (C) 2005 Red Hat Inc | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 4 | * | 
|  | 5 | * based upon | 
|  | 6 | * | 
|  | 7 | * linux/drivers/ide/pci/siimage.c		Version 1.07	Nov 30, 2003 | 
|  | 8 | * | 
|  | 9 | * Copyright (C) 2001-2002	Andre Hedrick <andre@linux-ide.org> | 
|  | 10 | * Copyright (C) 2003		Red Hat <alan@redhat.com> | 
|  | 11 | * | 
|  | 12 | *  May be copied or modified under the terms of the GNU General Public License | 
|  | 13 | * | 
|  | 14 | *  Documentation publically available. | 
|  | 15 | * | 
|  | 16 | *	If you have strange problems with nVidia chipset systems please | 
|  | 17 | *	see the SI support documentation and update your system BIOS | 
| Robert P. J. Day | 3a4fa0a | 2007-10-19 23:10:43 +0200 | [diff] [blame] | 18 | *	if necessary | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 19 | * | 
|  | 20 | * TODO | 
|  | 21 | *	If we know all our devices are LBA28 (or LBA28 sized)  we could use | 
|  | 22 | *	the command fifo mode. | 
|  | 23 | */ | 
|  | 24 |  | 
|  | 25 | #include <linux/kernel.h> | 
|  | 26 | #include <linux/module.h> | 
|  | 27 | #include <linux/pci.h> | 
|  | 28 | #include <linux/init.h> | 
|  | 29 | #include <linux/blkdev.h> | 
|  | 30 | #include <linux/delay.h> | 
|  | 31 | #include <scsi/scsi_host.h> | 
|  | 32 | #include <linux/libata.h> | 
|  | 33 |  | 
|  | 34 | #define DRV_NAME "pata_sil680" | 
| Alan Cox | 871af12 | 2009-01-05 14:16:39 +0000 | [diff] [blame] | 35 | #define DRV_VERSION "0.4.9" | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 36 |  | 
| Jeff Garzik | 79b0bde | 2007-05-28 07:22:30 -0400 | [diff] [blame] | 37 | #define SIL680_MMIO_BAR		5 | 
|  | 38 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 39 | /** | 
|  | 40 | *	sil680_selreg		-	return register base | 
|  | 41 | *	@hwif: interface | 
|  | 42 | *	@r: config offset | 
|  | 43 | * | 
|  | 44 | *	Turn a config register offset into the right address in either | 
|  | 45 | *	PCI space or MMIO space to access the control register in question | 
|  | 46 | *	Thankfully this is a configuration operation so isnt performance | 
|  | 47 | *	criticial. | 
|  | 48 | */ | 
|  | 49 |  | 
|  | 50 | static unsigned long sil680_selreg(struct ata_port *ap, int r) | 
|  | 51 | { | 
|  | 52 | unsigned long base = 0xA0 + r; | 
|  | 53 | base += (ap->port_no << 4); | 
|  | 54 | return base; | 
|  | 55 | } | 
|  | 56 |  | 
|  | 57 | /** | 
|  | 58 | *	sil680_seldev		-	return register base | 
|  | 59 | *	@hwif: interface | 
|  | 60 | *	@r: config offset | 
|  | 61 | * | 
|  | 62 | *	Turn a config register offset into the right address in either | 
|  | 63 | *	PCI space or MMIO space to access the control register in question | 
|  | 64 | *	including accounting for the unit shift. | 
|  | 65 | */ | 
|  | 66 |  | 
|  | 67 | static unsigned long sil680_seldev(struct ata_port *ap, struct ata_device *adev, int r) | 
|  | 68 | { | 
|  | 69 | unsigned long base = 0xA0 + r; | 
|  | 70 | base += (ap->port_no << 4); | 
|  | 71 | base |= adev->devno ? 2 : 0; | 
|  | 72 | return base; | 
|  | 73 | } | 
|  | 74 |  | 
|  | 75 |  | 
|  | 76 | /** | 
|  | 77 | *	sil680_cable_detect	-	cable detection | 
|  | 78 | *	@ap: ATA port | 
|  | 79 | * | 
|  | 80 | *	Perform cable detection. The SIL680 stores this in PCI config | 
|  | 81 | *	space for us. | 
|  | 82 | */ | 
|  | 83 |  | 
|  | 84 | static int sil680_cable_detect(struct ata_port *ap) { | 
|  | 85 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); | 
|  | 86 | unsigned long addr = sil680_selreg(ap, 0); | 
|  | 87 | u8 ata66; | 
|  | 88 | pci_read_config_byte(pdev, addr, &ata66); | 
|  | 89 | if (ata66 & 1) | 
|  | 90 | return ATA_CBL_PATA80; | 
|  | 91 | else | 
|  | 92 | return ATA_CBL_PATA40; | 
|  | 93 | } | 
|  | 94 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 95 | /** | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 96 | *	sil680_set_piomode	-	set initial PIO mode data | 
|  | 97 | *	@ap: ATA interface | 
|  | 98 | *	@adev: ATA device | 
|  | 99 | * | 
|  | 100 | *	Program the SIL680 registers for PIO mode. Note that the task speed | 
|  | 101 | *	registers are shared between the devices so we must pick the lowest | 
|  | 102 | *	mode for command work. | 
|  | 103 | */ | 
|  | 104 |  | 
|  | 105 | static void sil680_set_piomode(struct ata_port *ap, struct ata_device *adev) | 
|  | 106 | { | 
|  | 107 | static u16 speed_p[5] = { 0x328A, 0x2283, 0x1104, 0x10C3, 0x10C1 }; | 
| Sergei Shtylyov | 5dcade9 | 2007-01-28 21:33:44 +0300 | [diff] [blame] | 108 | static u16 speed_t[5] = { 0x328A, 0x2283, 0x1281, 0x10C3, 0x10C1 }; | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 109 |  | 
|  | 110 | unsigned long tfaddr = sil680_selreg(ap, 0x02); | 
|  | 111 | unsigned long addr = sil680_seldev(ap, adev, 0x04); | 
| Alan | cb0e34b | 2007-02-20 17:49:25 +0000 | [diff] [blame] | 112 | unsigned long addr_mask = 0x80 + 4 * ap->port_no; | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 113 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); | 
|  | 114 | int pio = adev->pio_mode - XFER_PIO_0; | 
|  | 115 | int lowest_pio = pio; | 
| Alan | cb0e34b | 2007-02-20 17:49:25 +0000 | [diff] [blame] | 116 | int port_shift = 4 * adev->devno; | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 117 | u16 reg; | 
| Alan | cb0e34b | 2007-02-20 17:49:25 +0000 | [diff] [blame] | 118 | u8 mode; | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 119 |  | 
|  | 120 | struct ata_device *pair = ata_dev_pair(adev); | 
|  | 121 |  | 
|  | 122 | if (pair != NULL && adev->pio_mode > pair->pio_mode) | 
|  | 123 | lowest_pio = pair->pio_mode - XFER_PIO_0; | 
|  | 124 |  | 
|  | 125 | pci_write_config_word(pdev, addr, speed_p[pio]); | 
|  | 126 | pci_write_config_word(pdev, tfaddr, speed_t[lowest_pio]); | 
|  | 127 |  | 
|  | 128 | pci_read_config_word(pdev, tfaddr-2, ®); | 
| Alan | cb0e34b | 2007-02-20 17:49:25 +0000 | [diff] [blame] | 129 | pci_read_config_byte(pdev, addr_mask, &mode); | 
| Jeff Garzik | a84471f | 2007-02-26 05:51:33 -0500 | [diff] [blame] | 130 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 131 | reg &= ~0x0200;			/* Clear IORDY */ | 
| Alan | cb0e34b | 2007-02-20 17:49:25 +0000 | [diff] [blame] | 132 | mode &= ~(3 << port_shift);	/* Clear IORDY and DMA bits */ | 
| Jeff Garzik | a84471f | 2007-02-26 05:51:33 -0500 | [diff] [blame] | 133 |  | 
| Alan | cb0e34b | 2007-02-20 17:49:25 +0000 | [diff] [blame] | 134 | if (ata_pio_need_iordy(adev)) { | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 135 | reg |= 0x0200;		/* Enable IORDY */ | 
| Alan | cb0e34b | 2007-02-20 17:49:25 +0000 | [diff] [blame] | 136 | mode |= 1 << port_shift; | 
|  | 137 | } | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 138 | pci_write_config_word(pdev, tfaddr-2, reg); | 
| Alan | cb0e34b | 2007-02-20 17:49:25 +0000 | [diff] [blame] | 139 | pci_write_config_byte(pdev, addr_mask, mode); | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 140 | } | 
|  | 141 |  | 
|  | 142 | /** | 
|  | 143 | *	sil680_set_dmamode	-	set initial DMA mode data | 
|  | 144 | *	@ap: ATA interface | 
|  | 145 | *	@adev: ATA device | 
|  | 146 | * | 
|  | 147 | *	Program the MWDMA/UDMA modes for the sil680 k | 
|  | 148 | *	chipset. The MWDMA mode values are pulled from a lookup table | 
|  | 149 | *	while the chipset uses mode number for UDMA. | 
|  | 150 | */ | 
|  | 151 |  | 
|  | 152 | static void sil680_set_dmamode(struct ata_port *ap, struct ata_device *adev) | 
|  | 153 | { | 
|  | 154 | static u8 ultra_table[2][7] = { | 
|  | 155 | { 0x0C, 0x07, 0x05, 0x04, 0x02, 0x01, 0xFF },	/* 100MHz */ | 
|  | 156 | { 0x0F, 0x0B, 0x07, 0x05, 0x03, 0x02, 0x01 },	/* 133Mhz */ | 
|  | 157 | }; | 
|  | 158 | static u16 dma_table[3] = { 0x2208, 0x10C2, 0x10C1 }; | 
|  | 159 |  | 
|  | 160 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); | 
|  | 161 | unsigned long ma = sil680_seldev(ap, adev, 0x08); | 
|  | 162 | unsigned long ua = sil680_seldev(ap, adev, 0x0C); | 
|  | 163 | unsigned long addr_mask = 0x80 + 4 * ap->port_no; | 
|  | 164 | int port_shift = adev->devno * 4; | 
|  | 165 | u8 scsc, mode; | 
|  | 166 | u16 multi, ultra; | 
|  | 167 |  | 
|  | 168 | pci_read_config_byte(pdev, 0x8A, &scsc); | 
|  | 169 | pci_read_config_byte(pdev, addr_mask, &mode); | 
|  | 170 | pci_read_config_word(pdev, ma, &multi); | 
|  | 171 | pci_read_config_word(pdev, ua, &ultra); | 
|  | 172 |  | 
|  | 173 | /* Mask timing bits */ | 
|  | 174 | ultra &= ~0x3F; | 
|  | 175 | mode &= ~(0x03 << port_shift); | 
|  | 176 |  | 
|  | 177 | /* Extract scsc */ | 
|  | 178 | scsc = (scsc & 0x30) ? 1: 0; | 
|  | 179 |  | 
|  | 180 | if (adev->dma_mode >= XFER_UDMA_0) { | 
|  | 181 | multi = 0x10C1; | 
|  | 182 | ultra |= ultra_table[scsc][adev->dma_mode - XFER_UDMA_0]; | 
|  | 183 | mode |= (0x03 << port_shift); | 
|  | 184 | } else { | 
|  | 185 | multi = dma_table[adev->dma_mode - XFER_MW_DMA_0]; | 
|  | 186 | mode |= (0x02 << port_shift); | 
|  | 187 | } | 
|  | 188 | pci_write_config_byte(pdev, addr_mask, mode); | 
|  | 189 | pci_write_config_word(pdev, ma, multi); | 
|  | 190 | pci_write_config_word(pdev, ua, ultra); | 
|  | 191 | } | 
|  | 192 |  | 
| Alan Cox | c4acf99 | 2010-05-05 10:25:58 +0100 | [diff] [blame] | 193 | /** | 
|  | 194 | *	sil680_sff_exec_command - issue ATA command to host controller | 
|  | 195 | *	@ap: port to which command is being issued | 
|  | 196 | *	@tf: ATA taskfile register set | 
|  | 197 | * | 
|  | 198 | *	Issues ATA command, with proper synchronization with interrupt | 
|  | 199 | *	handler / other threads. Use our MMIO space for PCI posting to avoid | 
|  | 200 | *	a hideously slow cycle all the way to the device. | 
|  | 201 | * | 
|  | 202 | *	LOCKING: | 
|  | 203 | *	spin_lock_irqsave(host lock) | 
|  | 204 | */ | 
|  | 205 | void sil680_sff_exec_command(struct ata_port *ap, | 
|  | 206 | const struct ata_taskfile *tf) | 
|  | 207 | { | 
|  | 208 | DPRINTK("ata%u: cmd 0x%X\n", ap->print_id, tf->command); | 
|  | 209 | iowrite8(tf->command, ap->ioaddr.command_addr); | 
|  | 210 | ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD); | 
|  | 211 | } | 
|  | 212 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 213 | static struct scsi_host_template sil680_sht = { | 
| Tejun Heo | 68d1d07 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 214 | ATA_BMDMA_SHT(DRV_NAME), | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 215 | }; | 
|  | 216 |  | 
| Alan Cox | c4acf99 | 2010-05-05 10:25:58 +0100 | [diff] [blame] | 217 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 218 | static struct ata_port_operations sil680_port_ops = { | 
| Alan Cox | c4acf99 | 2010-05-05 10:25:58 +0100 | [diff] [blame] | 219 | .inherits		= &ata_bmdma32_port_ops, | 
|  | 220 | .sff_exec_command	= sil680_sff_exec_command, | 
|  | 221 | .cable_detect		= sil680_cable_detect, | 
|  | 222 | .set_piomode		= sil680_set_piomode, | 
|  | 223 | .set_dmamode		= sil680_set_dmamode, | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 224 | }; | 
|  | 225 |  | 
| Alan | 8550c16 | 2006-11-22 17:28:41 +0000 | [diff] [blame] | 226 | /** | 
|  | 227 | *	sil680_init_chip		-	chip setup | 
|  | 228 | *	@pdev: PCI device | 
|  | 229 | * | 
|  | 230 | *	Perform all the chip setup which must be done both when the device | 
|  | 231 | *	is powered up on boot and when we resume in case we resumed from RAM. | 
|  | 232 | *	Returns the final clock settings. | 
|  | 233 | */ | 
| Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 234 |  | 
| Benjamin Herrenschmidt | 2b9e68f | 2007-07-06 19:21:22 -0400 | [diff] [blame] | 235 | static u8 sil680_init_chip(struct pci_dev *pdev, int *try_mmio) | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 236 | { | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 237 | u8 tmpbyte	= 0; | 
|  | 238 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 239 | /* FIXME: double check */ | 
| Sergei Shtylyov | 89d3b36 | 2009-11-24 22:54:49 +0400 | [diff] [blame] | 240 | pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, | 
|  | 241 | pdev->revision ? 1 : 255); | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 242 |  | 
|  | 243 | pci_write_config_byte(pdev, 0x80, 0x00); | 
|  | 244 | pci_write_config_byte(pdev, 0x84, 0x00); | 
|  | 245 |  | 
|  | 246 | pci_read_config_byte(pdev, 0x8A, &tmpbyte); | 
|  | 247 |  | 
| Jeff Garzik | 79b0bde | 2007-05-28 07:22:30 -0400 | [diff] [blame] | 248 | dev_dbg(&pdev->dev, "sil680: BA5_EN = %d clock = %02X\n", | 
|  | 249 | tmpbyte & 1, tmpbyte & 0x30); | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 250 |  | 
| Benjamin Herrenschmidt | 0f436ef | 2008-03-28 14:52:29 -0700 | [diff] [blame] | 251 | *try_mmio = 0; | 
| Kumar Gala | 47d692a | 2008-09-22 14:47:33 -0700 | [diff] [blame] | 252 | #ifdef CONFIG_PPC | 
| Benjamin Herrenschmidt | 0f436ef | 2008-03-28 14:52:29 -0700 | [diff] [blame] | 253 | if (machine_is(cell)) | 
|  | 254 | *try_mmio = (tmpbyte & 1) || pci_resource_start(pdev, 5); | 
|  | 255 | #endif | 
| Benjamin Herrenschmidt | 2b9e68f | 2007-07-06 19:21:22 -0400 | [diff] [blame] | 256 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 257 | switch(tmpbyte & 0x30) { | 
|  | 258 | case 0x00: | 
|  | 259 | /* 133 clock attempt to force it on */ | 
|  | 260 | pci_write_config_byte(pdev, 0x8A, tmpbyte|0x10); | 
|  | 261 | break; | 
|  | 262 | case 0x30: | 
|  | 263 | /* if clocking is disabled */ | 
|  | 264 | /* 133 clock attempt to force it on */ | 
|  | 265 | pci_write_config_byte(pdev, 0x8A, tmpbyte & ~0x20); | 
|  | 266 | break; | 
|  | 267 | case 0x10: | 
|  | 268 | /* 133 already */ | 
|  | 269 | break; | 
|  | 270 | case 0x20: | 
|  | 271 | /* BIOS set PCI x2 clocking */ | 
|  | 272 | break; | 
|  | 273 | } | 
|  | 274 |  | 
|  | 275 | pci_read_config_byte(pdev,   0x8A, &tmpbyte); | 
| Jeff Garzik | 79b0bde | 2007-05-28 07:22:30 -0400 | [diff] [blame] | 276 | dev_dbg(&pdev->dev, "sil680: BA5_EN = %d clock = %02X\n", | 
|  | 277 | tmpbyte & 1, tmpbyte & 0x30); | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 278 |  | 
|  | 279 | pci_write_config_byte(pdev,  0xA1, 0x72); | 
|  | 280 | pci_write_config_word(pdev,  0xA2, 0x328A); | 
|  | 281 | pci_write_config_dword(pdev, 0xA4, 0x62DD62DD); | 
|  | 282 | pci_write_config_dword(pdev, 0xA8, 0x43924392); | 
|  | 283 | pci_write_config_dword(pdev, 0xAC, 0x40094009); | 
|  | 284 | pci_write_config_byte(pdev,  0xB1, 0x72); | 
|  | 285 | pci_write_config_word(pdev,  0xB2, 0x328A); | 
|  | 286 | pci_write_config_dword(pdev, 0xB4, 0x62DD62DD); | 
|  | 287 | pci_write_config_dword(pdev, 0xB8, 0x43924392); | 
|  | 288 | pci_write_config_dword(pdev, 0xBC, 0x40094009); | 
|  | 289 |  | 
|  | 290 | switch(tmpbyte & 0x30) { | 
|  | 291 | case 0x00: printk(KERN_INFO "sil680: 100MHz clock.\n");break; | 
|  | 292 | case 0x10: printk(KERN_INFO "sil680: 133MHz clock.\n");break; | 
|  | 293 | case 0x20: printk(KERN_INFO "sil680: Using PCI clock.\n");break; | 
|  | 294 | /* This last case is _NOT_ ok */ | 
|  | 295 | case 0x30: printk(KERN_ERR "sil680: Clock disabled ?\n"); | 
| Alan | 8550c16 | 2006-11-22 17:28:41 +0000 | [diff] [blame] | 296 | } | 
|  | 297 | return tmpbyte & 0x30; | 
|  | 298 | } | 
|  | 299 |  | 
| Jeff Garzik | 79b0bde | 2007-05-28 07:22:30 -0400 | [diff] [blame] | 300 | static int __devinit sil680_init_one(struct pci_dev *pdev, | 
|  | 301 | const struct pci_device_id *id) | 
| Alan | 8550c16 | 2006-11-22 17:28:41 +0000 | [diff] [blame] | 302 | { | 
| Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 303 | static const struct ata_port_info info = { | 
| Jeff Garzik | 1d2808f | 2007-05-28 06:59:48 -0400 | [diff] [blame] | 304 | .flags = ATA_FLAG_SLAVE_POSS, | 
| Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 305 | .pio_mask = ATA_PIO4, | 
|  | 306 | .mwdma_mask = ATA_MWDMA2, | 
| Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 307 | .udma_mask = ATA_UDMA6, | 
| Alan | 8550c16 | 2006-11-22 17:28:41 +0000 | [diff] [blame] | 308 | .port_ops = &sil680_port_ops | 
|  | 309 | }; | 
| Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 310 | static const struct ata_port_info info_slow = { | 
| Jeff Garzik | 1d2808f | 2007-05-28 06:59:48 -0400 | [diff] [blame] | 311 | .flags = ATA_FLAG_SLAVE_POSS, | 
| Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 312 | .pio_mask = ATA_PIO4, | 
|  | 313 | .mwdma_mask = ATA_MWDMA2, | 
| Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 314 | .udma_mask = ATA_UDMA5, | 
| Alan | 8550c16 | 2006-11-22 17:28:41 +0000 | [diff] [blame] | 315 | .port_ops = &sil680_port_ops | 
|  | 316 | }; | 
| Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 317 | const struct ata_port_info *ppi[] = { &info, NULL }; | 
| Alan | 8550c16 | 2006-11-22 17:28:41 +0000 | [diff] [blame] | 318 | static int printed_version; | 
| Benjamin Herrenschmidt | 2b9e68f | 2007-07-06 19:21:22 -0400 | [diff] [blame] | 319 | struct ata_host *host; | 
|  | 320 | void __iomem *mmio_base; | 
|  | 321 | int rc, try_mmio; | 
| Alan | 8550c16 | 2006-11-22 17:28:41 +0000 | [diff] [blame] | 322 |  | 
|  | 323 | if (!printed_version++) | 
|  | 324 | dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n"); | 
|  | 325 |  | 
| Tejun Heo | f08048e | 2008-03-25 12:22:47 +0900 | [diff] [blame] | 326 | rc = pcim_enable_device(pdev); | 
|  | 327 | if (rc) | 
|  | 328 | return rc; | 
|  | 329 |  | 
| Benjamin Herrenschmidt | 2b9e68f | 2007-07-06 19:21:22 -0400 | [diff] [blame] | 330 | switch (sil680_init_chip(pdev, &try_mmio)) { | 
| Alan | 8550c16 | 2006-11-22 17:28:41 +0000 | [diff] [blame] | 331 | case 0: | 
| Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 332 | ppi[0] = &info_slow; | 
| Alan | 8550c16 | 2006-11-22 17:28:41 +0000 | [diff] [blame] | 333 | break; | 
|  | 334 | case 0x30: | 
|  | 335 | return -ENODEV; | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 336 | } | 
| Benjamin Herrenschmidt | 2b9e68f | 2007-07-06 19:21:22 -0400 | [diff] [blame] | 337 |  | 
|  | 338 | if (!try_mmio) | 
|  | 339 | goto use_ioports; | 
|  | 340 |  | 
|  | 341 | /* Try to acquire MMIO resources and fallback to PIO if | 
|  | 342 | * that fails | 
|  | 343 | */ | 
| Benjamin Herrenschmidt | 2b9e68f | 2007-07-06 19:21:22 -0400 | [diff] [blame] | 344 | rc = pcim_iomap_regions(pdev, 1 << SIL680_MMIO_BAR, DRV_NAME); | 
|  | 345 | if (rc) | 
|  | 346 | goto use_ioports; | 
|  | 347 |  | 
|  | 348 | /* Allocate host and set it up */ | 
|  | 349 | host = ata_host_alloc_pinfo(&pdev->dev, ppi, 2); | 
|  | 350 | if (!host) | 
|  | 351 | return -ENOMEM; | 
|  | 352 | host->iomap = pcim_iomap_table(pdev); | 
|  | 353 |  | 
|  | 354 | /* Setup DMA masks */ | 
|  | 355 | rc = pci_set_dma_mask(pdev, ATA_DMA_MASK); | 
|  | 356 | if (rc) | 
|  | 357 | return rc; | 
|  | 358 | rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK); | 
|  | 359 | if (rc) | 
|  | 360 | return rc; | 
|  | 361 | pci_set_master(pdev); | 
|  | 362 |  | 
|  | 363 | /* Get MMIO base and initialize port addresses */ | 
|  | 364 | mmio_base = host->iomap[SIL680_MMIO_BAR]; | 
|  | 365 | host->ports[0]->ioaddr.bmdma_addr = mmio_base + 0x00; | 
|  | 366 | host->ports[0]->ioaddr.cmd_addr = mmio_base + 0x80; | 
|  | 367 | host->ports[0]->ioaddr.ctl_addr = mmio_base + 0x8a; | 
|  | 368 | host->ports[0]->ioaddr.altstatus_addr = mmio_base + 0x8a; | 
| Tejun Heo | 9363c38 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 369 | ata_sff_std_ports(&host->ports[0]->ioaddr); | 
| Benjamin Herrenschmidt | 2b9e68f | 2007-07-06 19:21:22 -0400 | [diff] [blame] | 370 | host->ports[1]->ioaddr.bmdma_addr = mmio_base + 0x08; | 
|  | 371 | host->ports[1]->ioaddr.cmd_addr = mmio_base + 0xc0; | 
|  | 372 | host->ports[1]->ioaddr.ctl_addr = mmio_base + 0xca; | 
|  | 373 | host->ports[1]->ioaddr.altstatus_addr = mmio_base + 0xca; | 
| Tejun Heo | 9363c38 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 374 | ata_sff_std_ports(&host->ports[1]->ioaddr); | 
| Benjamin Herrenschmidt | 2b9e68f | 2007-07-06 19:21:22 -0400 | [diff] [blame] | 375 |  | 
|  | 376 | /* Register & activate */ | 
| Tejun Heo | c3b2889 | 2010-05-19 22:10:21 +0200 | [diff] [blame] | 377 | return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt, | 
| Tejun Heo | 9363c38 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 378 | IRQF_SHARED, &sil680_sht); | 
| Benjamin Herrenschmidt | 2b9e68f | 2007-07-06 19:21:22 -0400 | [diff] [blame] | 379 |  | 
|  | 380 | use_ioports: | 
| Tejun Heo | 1c5afdf | 2010-05-19 22:10:22 +0200 | [diff] [blame] | 381 | return ata_pci_bmdma_init_one(pdev, ppi, &sil680_sht, NULL, 0); | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 382 | } | 
|  | 383 |  | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 384 | #ifdef CONFIG_PM | 
| Alan | 8550c16 | 2006-11-22 17:28:41 +0000 | [diff] [blame] | 385 | static int sil680_reinit_one(struct pci_dev *pdev) | 
|  | 386 | { | 
| Tejun Heo | f08048e | 2008-03-25 12:22:47 +0900 | [diff] [blame] | 387 | struct ata_host *host = dev_get_drvdata(&pdev->dev); | 
|  | 388 | int try_mmio, rc; | 
| Benjamin Herrenschmidt | 2b9e68f | 2007-07-06 19:21:22 -0400 | [diff] [blame] | 389 |  | 
| Tejun Heo | f08048e | 2008-03-25 12:22:47 +0900 | [diff] [blame] | 390 | rc = ata_pci_device_do_resume(pdev); | 
|  | 391 | if (rc) | 
|  | 392 | return rc; | 
| Benjamin Herrenschmidt | 2b9e68f | 2007-07-06 19:21:22 -0400 | [diff] [blame] | 393 | sil680_init_chip(pdev, &try_mmio); | 
| Tejun Heo | f08048e | 2008-03-25 12:22:47 +0900 | [diff] [blame] | 394 | ata_host_resume(host); | 
|  | 395 | return 0; | 
| Alan | 8550c16 | 2006-11-22 17:28:41 +0000 | [diff] [blame] | 396 | } | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 397 | #endif | 
| Alan | 8550c16 | 2006-11-22 17:28:41 +0000 | [diff] [blame] | 398 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 399 | static const struct pci_device_id sil680[] = { | 
| Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 400 | { PCI_VDEVICE(CMD, PCI_DEVICE_ID_SII_680), }, | 
|  | 401 |  | 
|  | 402 | { }, | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 403 | }; | 
|  | 404 |  | 
|  | 405 | static struct pci_driver sil680_pci_driver = { | 
| Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 406 | .name 		= DRV_NAME, | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 407 | .id_table	= sil680, | 
|  | 408 | .probe 		= sil680_init_one, | 
| Alan | 8550c16 | 2006-11-22 17:28:41 +0000 | [diff] [blame] | 409 | .remove		= ata_pci_remove_one, | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 410 | #ifdef CONFIG_PM | 
| Alan | 8550c16 | 2006-11-22 17:28:41 +0000 | [diff] [blame] | 411 | .suspend	= ata_pci_device_suspend, | 
|  | 412 | .resume		= sil680_reinit_one, | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 413 | #endif | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 414 | }; | 
|  | 415 |  | 
|  | 416 | static int __init sil680_init(void) | 
|  | 417 | { | 
|  | 418 | return pci_register_driver(&sil680_pci_driver); | 
|  | 419 | } | 
|  | 420 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 421 | static void __exit sil680_exit(void) | 
|  | 422 | { | 
|  | 423 | pci_unregister_driver(&sil680_pci_driver); | 
|  | 424 | } | 
|  | 425 |  | 
| Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 426 | MODULE_AUTHOR("Alan Cox"); | 
|  | 427 | MODULE_DESCRIPTION("low-level driver for SI680 PATA"); | 
|  | 428 | MODULE_LICENSE("GPL"); | 
|  | 429 | MODULE_DEVICE_TABLE(pci, sil680); | 
|  | 430 | MODULE_VERSION(DRV_VERSION); | 
|  | 431 |  | 
|  | 432 | module_init(sil680_init); | 
|  | 433 | module_exit(sil680_exit); |