| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
 | 2 |  * Code to handle IP32 IRQs | 
 | 3 |  * | 
 | 4 |  * This file is subject to the terms and conditions of the GNU General Public | 
 | 5 |  * License.  See the file "COPYING" in the main directory of this archive | 
 | 6 |  * for more details. | 
 | 7 |  * | 
 | 8 |  * Copyright (C) 2000 Harald Koerfgen | 
 | 9 |  * Copyright (C) 2001 Keith M Wesolowski | 
 | 10 |  */ | 
 | 11 | #include <linux/init.h> | 
 | 12 | #include <linux/kernel_stat.h> | 
 | 13 | #include <linux/types.h> | 
 | 14 | #include <linux/interrupt.h> | 
 | 15 | #include <linux/irq.h> | 
 | 16 | #include <linux/bitops.h> | 
 | 17 | #include <linux/kernel.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | #include <linux/mm.h> | 
 | 19 | #include <linux/random.h> | 
 | 20 | #include <linux/sched.h> | 
 | 21 |  | 
| Ralf Baechle | dd67b15 | 2007-10-14 14:02:26 +0100 | [diff] [blame] | 22 | #include <asm/irq_cpu.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 | #include <asm/mipsregs.h> | 
 | 24 | #include <asm/signal.h> | 
 | 25 | #include <asm/system.h> | 
 | 26 | #include <asm/time.h> | 
 | 27 | #include <asm/ip32/crime.h> | 
 | 28 | #include <asm/ip32/mace.h> | 
 | 29 | #include <asm/ip32/ip32_ints.h> | 
 | 30 |  | 
 | 31 | /* issue a PIO read to make sure no PIO writes are pending */ | 
 | 32 | static void inline flush_crime_bus(void) | 
 | 33 | { | 
| Ralf Baechle | b6d7c7a | 2006-05-30 02:13:16 +0100 | [diff] [blame] | 34 | 	crime->control; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 35 | } | 
 | 36 |  | 
 | 37 | static void inline flush_mace_bus(void) | 
 | 38 | { | 
| Ralf Baechle | b6d7c7a | 2006-05-30 02:13:16 +0100 | [diff] [blame] | 39 | 	mace->perif.ctrl.misc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 40 | } | 
 | 41 |  | 
| Ralf Baechle | dd67b15 | 2007-10-14 14:02:26 +0100 | [diff] [blame] | 42 | /* | 
 | 43 |  * O2 irq map | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 44 |  * | 
 | 45 |  * IP0 -> software (ignored) | 
 | 46 |  * IP1 -> software (ignored) | 
 | 47 |  * IP2 -> (irq0) C crime 1.1 all interrupts; crime 1.5 ??? | 
 | 48 |  * IP3 -> (irq1) X unknown | 
 | 49 |  * IP4 -> (irq2) X unknown | 
 | 50 |  * IP5 -> (irq3) X unknown | 
 | 51 |  * IP6 -> (irq4) X unknown | 
| Ralf Baechle | dd67b15 | 2007-10-14 14:02:26 +0100 | [diff] [blame] | 52 |  * IP7 -> (irq5) 7 CPU count/compare timer (system timer) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 53 |  * | 
 | 54 |  * crime: (C) | 
 | 55 |  * | 
 | 56 |  * CRIME_INT_STAT 31:0: | 
 | 57 |  * | 
| Ralf Baechle | dd67b15 | 2007-10-14 14:02:26 +0100 | [diff] [blame] | 58 |  * 0  ->  8  Video in 1 | 
 | 59 |  * 1  ->  9 Video in 2 | 
 | 60 |  * 2  -> 10  Video out | 
 | 61 |  * 3  -> 11  Mace ethernet | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 62 |  * 4  -> S  SuperIO sub-interrupt | 
 | 63 |  * 5  -> M  Miscellaneous sub-interrupt | 
 | 64 |  * 6  -> A  Audio sub-interrupt | 
| Ralf Baechle | dd67b15 | 2007-10-14 14:02:26 +0100 | [diff] [blame] | 65 |  * 7  -> 15  PCI bridge errors | 
 | 66 |  * 8  -> 16  PCI SCSI aic7xxx 0 | 
 | 67 |  * 9  -> 17 PCI SCSI aic7xxx 1 | 
 | 68 |  * 10 -> 18 PCI slot 0 | 
 | 69 |  * 11 -> 19 unused (PCI slot 1) | 
 | 70 |  * 12 -> 20 unused (PCI slot 2) | 
 | 71 |  * 13 -> 21 unused (PCI shared 0) | 
 | 72 |  * 14 -> 22 unused (PCI shared 1) | 
 | 73 |  * 15 -> 23 unused (PCI shared 2) | 
 | 74 |  * 16 -> 24 GBE0 (E) | 
 | 75 |  * 17 -> 25 GBE1 (E) | 
 | 76 |  * 18 -> 26 GBE2 (E) | 
 | 77 |  * 19 -> 27 GBE3 (E) | 
 | 78 |  * 20 -> 28 CPU errors | 
 | 79 |  * 21 -> 29 Memory errors | 
 | 80 |  * 22 -> 30 RE empty edge (E) | 
 | 81 |  * 23 -> 31 RE full edge (E) | 
 | 82 |  * 24 -> 32 RE idle edge (E) | 
 | 83 |  * 25 -> 33 RE empty level | 
 | 84 |  * 26 -> 34 RE full level | 
 | 85 |  * 27 -> 35 RE idle level | 
 | 86 |  * 28 -> 36 unused (software 0) (E) | 
 | 87 |  * 29 -> 37 unused (software 1) (E) | 
 | 88 |  * 30 -> 38 unused (software 2) - crime 1.5 CPU SysCorError (E) | 
 | 89 |  * 31 -> 39 VICE | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 90 |  * | 
 | 91 |  * S, M, A: Use the MACE ISA interrupt register | 
 | 92 |  * MACE_ISA_INT_STAT 31:0 | 
 | 93 |  * | 
| Ralf Baechle | dd67b15 | 2007-10-14 14:02:26 +0100 | [diff] [blame] | 94 |  * 0-7 -> 40-47 Audio | 
 | 95 |  * 8 -> 48 RTC | 
 | 96 |  * 9 -> 49 Keyboard | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 97 |  * 10 -> X Keyboard polled | 
| Ralf Baechle | dd67b15 | 2007-10-14 14:02:26 +0100 | [diff] [blame] | 98 |  * 11 -> 51 Mouse | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 99 |  * 12 -> X Mouse polled | 
| Ralf Baechle | dd67b15 | 2007-10-14 14:02:26 +0100 | [diff] [blame] | 100 |  * 13-15 -> 53-55 Count/compare timers | 
 | 101 |  * 16-19 -> 56-59 Parallel (16 E) | 
 | 102 |  * 20-25 -> 60-62 Serial 1 (22 E) | 
 | 103 |  * 26-31 -> 66-71 Serial 2 (28 E) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 104 |  * | 
| Ralf Baechle | dd67b15 | 2007-10-14 14:02:26 +0100 | [diff] [blame] | 105 |  * Note that this means IRQs 12-14, 50, and 52 do not exist.  This is a | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 106 |  * different IRQ map than IRIX uses, but that's OK as Linux irq handling | 
 | 107 |  * is quite different anyway. | 
 | 108 |  */ | 
 | 109 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 110 | /* Some initial interrupts to set up */ | 
| Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 111 | extern irqreturn_t crime_memerr_intr(int irq, void *dev_id); | 
 | 112 | extern irqreturn_t crime_cpuerr_intr(int irq, void *dev_id); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 113 |  | 
| Dmitri Vorobiev | ae53738 | 2009-03-30 22:53:25 +0300 | [diff] [blame] | 114 | static struct irqaction memerr_irq = { | 
| Thomas Gleixner | 4e45171 | 2007-08-28 09:03:01 +0000 | [diff] [blame] | 115 | 	.handler = crime_memerr_intr, | 
 | 116 | 	.flags = IRQF_DISABLED, | 
| Thomas Gleixner | 4e45171 | 2007-08-28 09:03:01 +0000 | [diff] [blame] | 117 | 	.name = "CRIME memory error", | 
 | 118 | }; | 
| Ralf Baechle | 8a13ecd | 2007-10-28 18:46:39 +0000 | [diff] [blame] | 119 |  | 
| Dmitri Vorobiev | ae53738 | 2009-03-30 22:53:25 +0300 | [diff] [blame] | 120 | static struct irqaction cpuerr_irq = { | 
| Thomas Gleixner | 4e45171 | 2007-08-28 09:03:01 +0000 | [diff] [blame] | 121 | 	.handler = crime_cpuerr_intr, | 
 | 122 | 	.flags = IRQF_DISABLED, | 
| Thomas Gleixner | 4e45171 | 2007-08-28 09:03:01 +0000 | [diff] [blame] | 123 | 	.name = "CRIME CPU error", | 
 | 124 | }; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 125 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 126 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 127 |  * This is for pure CRIME interrupts - ie not MACE.  The advantage? | 
 | 128 |  * We get to split the register in half and do faster lookups. | 
 | 129 |  */ | 
 | 130 |  | 
 | 131 | static uint64_t crime_mask; | 
 | 132 |  | 
| Ralf Baechle | 8a13ecd | 2007-10-28 18:46:39 +0000 | [diff] [blame] | 133 | static inline void crime_enable_irq(unsigned int irq) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 134 | { | 
| Ralf Baechle | 8a13ecd | 2007-10-28 18:46:39 +0000 | [diff] [blame] | 135 | 	unsigned int bit = irq - CRIME_IRQ_BASE; | 
 | 136 |  | 
 | 137 | 	crime_mask |= 1 << bit; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 138 | 	crime->imask = crime_mask; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 139 | } | 
 | 140 |  | 
| Ralf Baechle | 8a13ecd | 2007-10-28 18:46:39 +0000 | [diff] [blame] | 141 | static inline void crime_disable_irq(unsigned int irq) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 142 | { | 
| Ralf Baechle | 8a13ecd | 2007-10-28 18:46:39 +0000 | [diff] [blame] | 143 | 	unsigned int bit = irq - CRIME_IRQ_BASE; | 
 | 144 |  | 
 | 145 | 	crime_mask &= ~(1 << bit); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 146 | 	crime->imask = crime_mask; | 
 | 147 | 	flush_crime_bus(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 148 | } | 
 | 149 |  | 
| Ralf Baechle | 8a13ecd | 2007-10-28 18:46:39 +0000 | [diff] [blame] | 150 | static void crime_level_mask_and_ack_irq(unsigned int irq) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 151 | { | 
| Ralf Baechle | 8a13ecd | 2007-10-28 18:46:39 +0000 | [diff] [blame] | 152 | 	crime_disable_irq(irq); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 153 | } | 
 | 154 |  | 
| Ralf Baechle | 8a13ecd | 2007-10-28 18:46:39 +0000 | [diff] [blame] | 155 | static void crime_level_end_irq(unsigned int irq) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 156 | { | 
 | 157 | 	if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS))) | 
| Ralf Baechle | 8a13ecd | 2007-10-28 18:46:39 +0000 | [diff] [blame] | 158 | 		crime_enable_irq(irq); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 159 | } | 
 | 160 |  | 
| Ralf Baechle | 8a13ecd | 2007-10-28 18:46:39 +0000 | [diff] [blame] | 161 | static struct irq_chip crime_level_interrupt = { | 
 | 162 | 	.name		= "IP32 CRIME", | 
 | 163 | 	.ack		= crime_level_mask_and_ack_irq, | 
 | 164 | 	.mask		= crime_disable_irq, | 
 | 165 | 	.mask_ack	= crime_level_mask_and_ack_irq, | 
 | 166 | 	.unmask		= crime_enable_irq, | 
 | 167 | 	.end		= crime_level_end_irq, | 
 | 168 | }; | 
 | 169 |  | 
 | 170 | static void crime_edge_mask_and_ack_irq(unsigned int irq) | 
 | 171 | { | 
 | 172 | 	unsigned int bit = irq - CRIME_IRQ_BASE; | 
 | 173 | 	uint64_t crime_int; | 
 | 174 |  | 
 | 175 | 	/* Edge triggered interrupts must be cleared. */ | 
 | 176 |  | 
 | 177 | 	crime_int = crime->hard_int; | 
 | 178 | 	crime_int &= ~(1 << bit); | 
 | 179 | 	crime->hard_int = crime_int; | 
 | 180 |  | 
 | 181 | 	crime_disable_irq(irq); | 
 | 182 | } | 
 | 183 |  | 
 | 184 | static void crime_edge_end_irq(unsigned int irq) | 
 | 185 | { | 
 | 186 | 	if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS))) | 
 | 187 | 		crime_enable_irq(irq); | 
 | 188 | } | 
 | 189 |  | 
 | 190 | static struct irq_chip crime_edge_interrupt = { | 
 | 191 | 	.name		= "IP32 CRIME", | 
 | 192 | 	.ack		= crime_edge_mask_and_ack_irq, | 
 | 193 | 	.mask		= crime_disable_irq, | 
 | 194 | 	.mask_ack	= crime_edge_mask_and_ack_irq, | 
 | 195 | 	.unmask		= crime_enable_irq, | 
 | 196 | 	.end		= crime_edge_end_irq, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 197 | }; | 
 | 198 |  | 
 | 199 | /* | 
 | 200 |  * This is for MACE PCI interrupts.  We can decrease bus traffic by masking | 
 | 201 |  * as close to the source as possible.  This also means we can take the | 
 | 202 |  * next chunk of the CRIME register in one piece. | 
 | 203 |  */ | 
 | 204 |  | 
 | 205 | static unsigned long macepci_mask; | 
 | 206 |  | 
 | 207 | static void enable_macepci_irq(unsigned int irq) | 
 | 208 | { | 
| Ralf Baechle | 98ce472 | 2007-10-30 15:43:44 +0000 | [diff] [blame] | 209 | 	macepci_mask |= MACEPCI_CONTROL_INT(irq - MACEPCI_SCSI0_IRQ); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 210 | 	mace->pci.control = macepci_mask; | 
| Ralf Baechle | 98ce472 | 2007-10-30 15:43:44 +0000 | [diff] [blame] | 211 | 	crime_mask |= 1 << (irq - CRIME_IRQ_BASE); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 212 | 	crime->imask = crime_mask; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 213 | } | 
 | 214 |  | 
 | 215 | static void disable_macepci_irq(unsigned int irq) | 
 | 216 | { | 
| Ralf Baechle | 98ce472 | 2007-10-30 15:43:44 +0000 | [diff] [blame] | 217 | 	crime_mask &= ~(1 << (irq - CRIME_IRQ_BASE)); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 218 | 	crime->imask = crime_mask; | 
 | 219 | 	flush_crime_bus(); | 
| Ralf Baechle | 98ce472 | 2007-10-30 15:43:44 +0000 | [diff] [blame] | 220 | 	macepci_mask &= ~MACEPCI_CONTROL_INT(irq - MACEPCI_SCSI0_IRQ); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 221 | 	mace->pci.control = macepci_mask; | 
 | 222 | 	flush_mace_bus(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 223 | } | 
 | 224 |  | 
 | 225 | static void end_macepci_irq(unsigned int irq) | 
 | 226 | { | 
 | 227 | 	if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS))) | 
 | 228 | 		enable_macepci_irq(irq); | 
 | 229 | } | 
 | 230 |  | 
| Ralf Baechle | 94dee17 | 2006-07-02 14:41:42 +0100 | [diff] [blame] | 231 | static struct irq_chip ip32_macepci_interrupt = { | 
| Atsushi Nemoto | 70d21cd | 2007-01-15 00:07:25 +0900 | [diff] [blame] | 232 | 	.name = "IP32 MACE PCI", | 
| Atsushi Nemoto | 1603b5a | 2006-11-02 02:08:36 +0900 | [diff] [blame] | 233 | 	.ack = disable_macepci_irq, | 
 | 234 | 	.mask = disable_macepci_irq, | 
 | 235 | 	.mask_ack = disable_macepci_irq, | 
 | 236 | 	.unmask = enable_macepci_irq, | 
| Ralf Baechle | 8ab00b9 | 2005-02-28 13:39:57 +0000 | [diff] [blame] | 237 | 	.end = end_macepci_irq, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 238 | }; | 
 | 239 |  | 
 | 240 | /* This is used for MACE ISA interrupts.  That means bits 4-6 in the | 
 | 241 |  * CRIME register. | 
 | 242 |  */ | 
 | 243 |  | 
 | 244 | #define MACEISA_AUDIO_INT	(MACEISA_AUDIO_SW_INT |		\ | 
 | 245 | 				 MACEISA_AUDIO_SC_INT |		\ | 
 | 246 | 				 MACEISA_AUDIO1_DMAT_INT |	\ | 
 | 247 | 				 MACEISA_AUDIO1_OF_INT |	\ | 
 | 248 | 				 MACEISA_AUDIO2_DMAT_INT |	\ | 
 | 249 | 				 MACEISA_AUDIO2_MERR_INT |	\ | 
 | 250 | 				 MACEISA_AUDIO3_DMAT_INT |	\ | 
 | 251 | 				 MACEISA_AUDIO3_MERR_INT) | 
 | 252 | #define MACEISA_MISC_INT	(MACEISA_RTC_INT |		\ | 
 | 253 | 				 MACEISA_KEYB_INT |		\ | 
 | 254 | 				 MACEISA_KEYB_POLL_INT |	\ | 
 | 255 | 				 MACEISA_MOUSE_INT |		\ | 
 | 256 | 				 MACEISA_MOUSE_POLL_INT |	\ | 
| Thiemo Seufer | cfbae5d | 2006-07-05 18:43:29 +0100 | [diff] [blame] | 257 | 				 MACEISA_TIMER0_INT |		\ | 
 | 258 | 				 MACEISA_TIMER1_INT |		\ | 
 | 259 | 				 MACEISA_TIMER2_INT) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 260 | #define MACEISA_SUPERIO_INT	(MACEISA_PARALLEL_INT |		\ | 
 | 261 | 				 MACEISA_PAR_CTXA_INT |		\ | 
 | 262 | 				 MACEISA_PAR_CTXB_INT |		\ | 
 | 263 | 				 MACEISA_PAR_MERR_INT |		\ | 
 | 264 | 				 MACEISA_SERIAL1_INT |		\ | 
 | 265 | 				 MACEISA_SERIAL1_TDMAT_INT |	\ | 
 | 266 | 				 MACEISA_SERIAL1_TDMAPR_INT |	\ | 
 | 267 | 				 MACEISA_SERIAL1_TDMAME_INT |	\ | 
 | 268 | 				 MACEISA_SERIAL1_RDMAT_INT |	\ | 
 | 269 | 				 MACEISA_SERIAL1_RDMAOR_INT |	\ | 
 | 270 | 				 MACEISA_SERIAL2_INT |		\ | 
 | 271 | 				 MACEISA_SERIAL2_TDMAT_INT |	\ | 
 | 272 | 				 MACEISA_SERIAL2_TDMAPR_INT |	\ | 
 | 273 | 				 MACEISA_SERIAL2_TDMAME_INT |	\ | 
 | 274 | 				 MACEISA_SERIAL2_RDMAT_INT |	\ | 
 | 275 | 				 MACEISA_SERIAL2_RDMAOR_INT) | 
 | 276 |  | 
 | 277 | static unsigned long maceisa_mask; | 
 | 278 |  | 
| Ralf Baechle | 49a89ef | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 279 | static void enable_maceisa_irq(unsigned int irq) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 280 | { | 
 | 281 | 	unsigned int crime_int = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 282 |  | 
| Ralf Baechle | 8a13ecd | 2007-10-28 18:46:39 +0000 | [diff] [blame] | 283 | 	pr_debug("maceisa enable: %u\n", irq); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 284 |  | 
 | 285 | 	switch (irq) { | 
 | 286 | 	case MACEISA_AUDIO_SW_IRQ ... MACEISA_AUDIO3_MERR_IRQ: | 
 | 287 | 		crime_int = MACE_AUDIO_INT; | 
 | 288 | 		break; | 
| Thiemo Seufer | cfbae5d | 2006-07-05 18:43:29 +0100 | [diff] [blame] | 289 | 	case MACEISA_RTC_IRQ ... MACEISA_TIMER2_IRQ: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 290 | 		crime_int = MACE_MISC_INT; | 
 | 291 | 		break; | 
 | 292 | 	case MACEISA_PARALLEL_IRQ ... MACEISA_SERIAL2_RDMAOR_IRQ: | 
 | 293 | 		crime_int = MACE_SUPERIO_INT; | 
 | 294 | 		break; | 
 | 295 | 	} | 
| Ralf Baechle | 8a13ecd | 2007-10-28 18:46:39 +0000 | [diff] [blame] | 296 | 	pr_debug("crime_int %08x enabled\n", crime_int); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 297 | 	crime_mask |= crime_int; | 
 | 298 | 	crime->imask = crime_mask; | 
| Ralf Baechle | 98ce472 | 2007-10-30 15:43:44 +0000 | [diff] [blame] | 299 | 	maceisa_mask |= 1 << (irq - MACEISA_AUDIO_SW_IRQ); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 300 | 	mace->perif.ctrl.imask = maceisa_mask; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 301 | } | 
 | 302 |  | 
 | 303 | static void disable_maceisa_irq(unsigned int irq) | 
 | 304 | { | 
 | 305 | 	unsigned int crime_int = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 306 |  | 
| Ralf Baechle | 98ce472 | 2007-10-30 15:43:44 +0000 | [diff] [blame] | 307 | 	maceisa_mask &= ~(1 << (irq - MACEISA_AUDIO_SW_IRQ)); | 
| Ralf Baechle | 8a13ecd | 2007-10-28 18:46:39 +0000 | [diff] [blame] | 308 |         if (!(maceisa_mask & MACEISA_AUDIO_INT)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 309 | 		crime_int |= MACE_AUDIO_INT; | 
| Ralf Baechle | 8a13ecd | 2007-10-28 18:46:39 +0000 | [diff] [blame] | 310 |         if (!(maceisa_mask & MACEISA_MISC_INT)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 311 | 		crime_int |= MACE_MISC_INT; | 
| Ralf Baechle | 8a13ecd | 2007-10-28 18:46:39 +0000 | [diff] [blame] | 312 |         if (!(maceisa_mask & MACEISA_SUPERIO_INT)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 313 | 		crime_int |= MACE_SUPERIO_INT; | 
 | 314 | 	crime_mask &= ~crime_int; | 
 | 315 | 	crime->imask = crime_mask; | 
 | 316 | 	flush_crime_bus(); | 
 | 317 | 	mace->perif.ctrl.imask = maceisa_mask; | 
 | 318 | 	flush_mace_bus(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 319 | } | 
 | 320 |  | 
 | 321 | static void mask_and_ack_maceisa_irq(unsigned int irq) | 
 | 322 | { | 
| Atsushi Nemoto | 1603b5a | 2006-11-02 02:08:36 +0900 | [diff] [blame] | 323 | 	unsigned long mace_int; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 324 |  | 
| Ralf Baechle | c87e090 | 2009-03-30 14:49:44 +0200 | [diff] [blame] | 325 | 	/* edge triggered */ | 
 | 326 | 	mace_int = mace->perif.ctrl.istat; | 
 | 327 | 	mace_int &= ~(1 << (irq - MACEISA_AUDIO_SW_IRQ)); | 
 | 328 | 	mace->perif.ctrl.istat = mace_int; | 
 | 329 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 330 | 	disable_maceisa_irq(irq); | 
 | 331 | } | 
 | 332 |  | 
 | 333 | static void end_maceisa_irq(unsigned irq) | 
 | 334 | { | 
 | 335 | 	if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS))) | 
 | 336 | 		enable_maceisa_irq(irq); | 
 | 337 | } | 
 | 338 |  | 
| Ralf Baechle | c87e090 | 2009-03-30 14:49:44 +0200 | [diff] [blame] | 339 | static struct irq_chip ip32_maceisa_level_interrupt = { | 
 | 340 | 	.name		= "IP32 MACE ISA", | 
 | 341 | 	.ack		= disable_maceisa_irq, | 
 | 342 | 	.mask		= disable_maceisa_irq, | 
 | 343 | 	.mask_ack	= disable_maceisa_irq, | 
 | 344 | 	.unmask		= enable_maceisa_irq, | 
 | 345 | 	.end		= end_maceisa_irq, | 
 | 346 | }; | 
 | 347 |  | 
 | 348 | static struct irq_chip ip32_maceisa_edge_interrupt = { | 
| Ralf Baechle | 8a13ecd | 2007-10-28 18:46:39 +0000 | [diff] [blame] | 349 | 	.name		= "IP32 MACE ISA", | 
 | 350 | 	.ack		= mask_and_ack_maceisa_irq, | 
 | 351 | 	.mask		= disable_maceisa_irq, | 
 | 352 | 	.mask_ack	= mask_and_ack_maceisa_irq, | 
 | 353 | 	.unmask		= enable_maceisa_irq, | 
 | 354 | 	.end		= end_maceisa_irq, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 355 | }; | 
 | 356 |  | 
 | 357 | /* This is used for regular non-ISA, non-PCI MACE interrupts.  That means | 
 | 358 |  * bits 0-3 and 7 in the CRIME register. | 
 | 359 |  */ | 
 | 360 |  | 
 | 361 | static void enable_mace_irq(unsigned int irq) | 
 | 362 | { | 
| Ralf Baechle | 98ce472 | 2007-10-30 15:43:44 +0000 | [diff] [blame] | 363 | 	unsigned int bit = irq - CRIME_IRQ_BASE; | 
 | 364 |  | 
 | 365 | 	crime_mask |= (1 << bit); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 366 | 	crime->imask = crime_mask; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 367 | } | 
 | 368 |  | 
 | 369 | static void disable_mace_irq(unsigned int irq) | 
 | 370 | { | 
| Ralf Baechle | 98ce472 | 2007-10-30 15:43:44 +0000 | [diff] [blame] | 371 | 	unsigned int bit = irq - CRIME_IRQ_BASE; | 
 | 372 |  | 
 | 373 | 	crime_mask &= ~(1 << bit); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 374 | 	crime->imask = crime_mask; | 
 | 375 | 	flush_crime_bus(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 376 | } | 
 | 377 |  | 
 | 378 | static void end_mace_irq(unsigned int irq) | 
 | 379 | { | 
 | 380 | 	if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS))) | 
 | 381 | 		enable_mace_irq(irq); | 
 | 382 | } | 
 | 383 |  | 
| Ralf Baechle | 94dee17 | 2006-07-02 14:41:42 +0100 | [diff] [blame] | 384 | static struct irq_chip ip32_mace_interrupt = { | 
| Atsushi Nemoto | 70d21cd | 2007-01-15 00:07:25 +0900 | [diff] [blame] | 385 | 	.name = "IP32 MACE", | 
| Atsushi Nemoto | 1603b5a | 2006-11-02 02:08:36 +0900 | [diff] [blame] | 386 | 	.ack = disable_mace_irq, | 
 | 387 | 	.mask = disable_mace_irq, | 
 | 388 | 	.mask_ack = disable_mace_irq, | 
 | 389 | 	.unmask = enable_mace_irq, | 
| Ralf Baechle | 8ab00b9 | 2005-02-28 13:39:57 +0000 | [diff] [blame] | 390 | 	.end = end_mace_irq, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 391 | }; | 
 | 392 |  | 
| Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 393 | static void ip32_unknown_interrupt(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 394 | { | 
| Ralf Baechle | 49a89ef | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 395 | 	printk("Unknown interrupt occurred!\n"); | 
 | 396 | 	printk("cp0_status: %08x\n", read_c0_status()); | 
 | 397 | 	printk("cp0_cause: %08x\n", read_c0_cause()); | 
 | 398 | 	printk("CRIME intr mask: %016lx\n", crime->imask); | 
 | 399 | 	printk("CRIME intr status: %016lx\n", crime->istat); | 
 | 400 | 	printk("CRIME hardware intr register: %016lx\n", crime->hard_int); | 
 | 401 | 	printk("MACE ISA intr mask: %08lx\n", mace->perif.ctrl.imask); | 
 | 402 | 	printk("MACE ISA intr status: %08lx\n", mace->perif.ctrl.istat); | 
 | 403 | 	printk("MACE PCI control register: %08x\n", mace->pci.control); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 404 |  | 
 | 405 | 	printk("Register dump:\n"); | 
| Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 406 | 	show_regs(get_irq_regs()); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 407 |  | 
 | 408 | 	printk("Please mail this report to linux-mips@linux-mips.org\n"); | 
 | 409 | 	printk("Spinning..."); | 
 | 410 | 	while(1) ; | 
 | 411 | } | 
 | 412 |  | 
 | 413 | /* CRIME 1.1 appears to deliver all interrupts to this one pin. */ | 
 | 414 | /* change this to loop over all edge-triggered irqs, exception masked out ones */ | 
| Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 415 | static void ip32_irq0(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 416 | { | 
 | 417 | 	uint64_t crime_int; | 
 | 418 | 	int irq = 0; | 
 | 419 |  | 
| Ralf Baechle | dd67b15 | 2007-10-14 14:02:26 +0100 | [diff] [blame] | 420 | 	/* | 
 | 421 | 	 * Sanity check interrupt numbering enum. | 
 | 422 | 	 * MACE got 32 interrupts and there are 32 MACE ISA interrupts daisy | 
 | 423 | 	 * chained. | 
 | 424 | 	 */ | 
 | 425 | 	BUILD_BUG_ON(CRIME_VICE_IRQ - MACE_VID_IN1_IRQ != 31); | 
 | 426 | 	BUILD_BUG_ON(MACEISA_SERIAL2_RDMAOR_IRQ - MACEISA_AUDIO_SW_IRQ != 31); | 
 | 427 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 428 | 	crime_int = crime->istat & crime_mask; | 
| Thomas Bogendoerfer | 1faf7f2 | 2008-06-24 00:48:05 +0200 | [diff] [blame] | 429 |  | 
 | 430 | 	/* crime sometime delivers spurious interrupts, ignore them */ | 
 | 431 | 	if (unlikely(crime_int == 0)) | 
 | 432 | 		return; | 
 | 433 |  | 
| Ralf Baechle | dd67b15 | 2007-10-14 14:02:26 +0100 | [diff] [blame] | 434 | 	irq = MACE_VID_IN1_IRQ + __ffs(crime_int); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 435 |  | 
 | 436 | 	if (crime_int & CRIME_MACEISA_INT_MASK) { | 
 | 437 | 		unsigned long mace_int = mace->perif.ctrl.istat; | 
| Ralf Baechle | dd67b15 | 2007-10-14 14:02:26 +0100 | [diff] [blame] | 438 | 		irq = __ffs(mace_int & maceisa_mask) + MACEISA_AUDIO_SW_IRQ; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 439 | 	} | 
| Ralf Baechle | dd67b15 | 2007-10-14 14:02:26 +0100 | [diff] [blame] | 440 |  | 
| Ralf Baechle | 8a13ecd | 2007-10-28 18:46:39 +0000 | [diff] [blame] | 441 | 	pr_debug("*irq %u*\n", irq); | 
| Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 442 | 	do_IRQ(irq); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 443 | } | 
 | 444 |  | 
| Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 445 | static void ip32_irq1(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 446 | { | 
| Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 447 | 	ip32_unknown_interrupt(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 448 | } | 
 | 449 |  | 
| Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 450 | static void ip32_irq2(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 451 | { | 
| Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 452 | 	ip32_unknown_interrupt(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 453 | } | 
 | 454 |  | 
| Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 455 | static void ip32_irq3(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 456 | { | 
| Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 457 | 	ip32_unknown_interrupt(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 458 | } | 
 | 459 |  | 
| Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 460 | static void ip32_irq4(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 461 | { | 
| Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 462 | 	ip32_unknown_interrupt(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 463 | } | 
 | 464 |  | 
| Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 465 | static void ip32_irq5(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 466 | { | 
| Ralf Baechle | dd67b15 | 2007-10-14 14:02:26 +0100 | [diff] [blame] | 467 | 	do_IRQ(MIPS_CPU_IRQ_BASE + 7); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 468 | } | 
 | 469 |  | 
| Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 470 | asmlinkage void plat_irq_dispatch(void) | 
| Ralf Baechle | e4ac58a | 2006-04-03 17:56:36 +0100 | [diff] [blame] | 471 | { | 
| Thiemo Seufer | 119537c | 2007-03-19 00:13:37 +0000 | [diff] [blame] | 472 | 	unsigned int pending = read_c0_status() & read_c0_cause(); | 
| Ralf Baechle | e4ac58a | 2006-04-03 17:56:36 +0100 | [diff] [blame] | 473 |  | 
 | 474 | 	if (likely(pending & IE_IRQ0)) | 
| Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 475 | 		ip32_irq0(); | 
| Ralf Baechle | e4ac58a | 2006-04-03 17:56:36 +0100 | [diff] [blame] | 476 | 	else if (unlikely(pending & IE_IRQ1)) | 
| Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 477 | 		ip32_irq1(); | 
| Ralf Baechle | e4ac58a | 2006-04-03 17:56:36 +0100 | [diff] [blame] | 478 | 	else if (unlikely(pending & IE_IRQ2)) | 
| Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 479 | 		ip32_irq2(); | 
| Ralf Baechle | e4ac58a | 2006-04-03 17:56:36 +0100 | [diff] [blame] | 480 | 	else if (unlikely(pending & IE_IRQ3)) | 
| Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 481 | 		ip32_irq3(); | 
| Ralf Baechle | e4ac58a | 2006-04-03 17:56:36 +0100 | [diff] [blame] | 482 | 	else if (unlikely(pending & IE_IRQ4)) | 
| Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 483 | 		ip32_irq4(); | 
| Ralf Baechle | e4ac58a | 2006-04-03 17:56:36 +0100 | [diff] [blame] | 484 | 	else if (likely(pending & IE_IRQ5)) | 
| Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 485 | 		ip32_irq5(); | 
| Ralf Baechle | e4ac58a | 2006-04-03 17:56:36 +0100 | [diff] [blame] | 486 | } | 
 | 487 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 488 | void __init arch_init_irq(void) | 
 | 489 | { | 
 | 490 | 	unsigned int irq; | 
 | 491 |  | 
 | 492 | 	/* Install our interrupt handler, then clear and disable all | 
 | 493 | 	 * CRIME and MACE interrupts. */ | 
 | 494 | 	crime->imask = 0; | 
 | 495 | 	crime->hard_int = 0; | 
 | 496 | 	crime->soft_int = 0; | 
 | 497 | 	mace->perif.ctrl.istat = 0; | 
 | 498 | 	mace->perif.ctrl.imask = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 499 |  | 
| Ralf Baechle | dd67b15 | 2007-10-14 14:02:26 +0100 | [diff] [blame] | 500 | 	mips_cpu_irq_init(); | 
| Ralf Baechle | 98ce472 | 2007-10-30 15:43:44 +0000 | [diff] [blame] | 501 | 	for (irq = CRIME_IRQ_BASE; irq <= IP32_IRQ_MAX; irq++) { | 
| Ralf Baechle | dd67b15 | 2007-10-14 14:02:26 +0100 | [diff] [blame] | 502 | 		switch (irq) { | 
 | 503 | 		case MACE_VID_IN1_IRQ ... MACE_PCI_BRIDGE_IRQ: | 
| Ralf Baechle | c87e090 | 2009-03-30 14:49:44 +0200 | [diff] [blame] | 504 | 			set_irq_chip_and_handler_name(irq,&ip32_mace_interrupt, | 
 | 505 | 				handle_level_irq, "level"); | 
| Ralf Baechle | dd67b15 | 2007-10-14 14:02:26 +0100 | [diff] [blame] | 506 | 			break; | 
| Ralf Baechle | c87e090 | 2009-03-30 14:49:44 +0200 | [diff] [blame] | 507 |  | 
| Ralf Baechle | dd67b15 | 2007-10-14 14:02:26 +0100 | [diff] [blame] | 508 | 		case MACEPCI_SCSI0_IRQ ...  MACEPCI_SHARED2_IRQ: | 
| Ralf Baechle | c87e090 | 2009-03-30 14:49:44 +0200 | [diff] [blame] | 509 | 			set_irq_chip_and_handler_name(irq, | 
 | 510 | 				&ip32_macepci_interrupt, handle_level_irq, | 
 | 511 | 				"level"); | 
| Ralf Baechle | dd67b15 | 2007-10-14 14:02:26 +0100 | [diff] [blame] | 512 | 			break; | 
| Ralf Baechle | c87e090 | 2009-03-30 14:49:44 +0200 | [diff] [blame] | 513 |  | 
| Ralf Baechle | 8a13ecd | 2007-10-28 18:46:39 +0000 | [diff] [blame] | 514 | 		case CRIME_CPUERR_IRQ: | 
 | 515 | 		case CRIME_MEMERR_IRQ: | 
| Ralf Baechle | c87e090 | 2009-03-30 14:49:44 +0200 | [diff] [blame] | 516 | 			set_irq_chip_and_handler_name(irq, | 
 | 517 | 				&crime_level_interrupt, handle_level_irq, | 
 | 518 | 				"level"); | 
| Ralf Baechle | 8a13ecd | 2007-10-28 18:46:39 +0000 | [diff] [blame] | 519 | 			break; | 
| Ralf Baechle | c87e090 | 2009-03-30 14:49:44 +0200 | [diff] [blame] | 520 |  | 
| Roel Kluin | 2fe0626 | 2010-01-20 00:59:27 +0100 | [diff] [blame] | 521 | 		case CRIME_GBE0_IRQ ... CRIME_GBE3_IRQ: | 
| Ralf Baechle | 8a13ecd | 2007-10-28 18:46:39 +0000 | [diff] [blame] | 522 | 		case CRIME_RE_EMPTY_E_IRQ ... CRIME_RE_IDLE_E_IRQ: | 
 | 523 | 		case CRIME_SOFT0_IRQ ... CRIME_SOFT2_IRQ: | 
| Ralf Baechle | 8a13ecd | 2007-10-28 18:46:39 +0000 | [diff] [blame] | 524 | 		case CRIME_VICE_IRQ: | 
| Ralf Baechle | c87e090 | 2009-03-30 14:49:44 +0200 | [diff] [blame] | 525 | 			set_irq_chip_and_handler_name(irq, | 
 | 526 | 				&crime_edge_interrupt, handle_edge_irq, "edge"); | 
| Ralf Baechle | dd67b15 | 2007-10-14 14:02:26 +0100 | [diff] [blame] | 527 | 			break; | 
| Ralf Baechle | c87e090 | 2009-03-30 14:49:44 +0200 | [diff] [blame] | 528 |  | 
 | 529 | 		case MACEISA_PARALLEL_IRQ: | 
 | 530 | 		case MACEISA_SERIAL1_TDMAPR_IRQ: | 
 | 531 | 		case MACEISA_SERIAL2_TDMAPR_IRQ: | 
 | 532 | 			set_irq_chip_and_handler_name(irq, | 
 | 533 | 				&ip32_maceisa_edge_interrupt, handle_edge_irq, | 
 | 534 | 				"edge"); | 
 | 535 | 			break; | 
 | 536 |  | 
| Ralf Baechle | dd67b15 | 2007-10-14 14:02:26 +0100 | [diff] [blame] | 537 | 		default: | 
| Ralf Baechle | c87e090 | 2009-03-30 14:49:44 +0200 | [diff] [blame] | 538 | 			set_irq_chip_and_handler_name(irq, | 
 | 539 | 				&ip32_maceisa_level_interrupt, handle_level_irq, | 
 | 540 | 				"level"); | 
| Ralf Baechle | 8a13ecd | 2007-10-28 18:46:39 +0000 | [diff] [blame] | 541 | 			break; | 
| Ralf Baechle | dd67b15 | 2007-10-14 14:02:26 +0100 | [diff] [blame] | 542 | 		} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 543 | 	} | 
 | 544 | 	setup_irq(CRIME_MEMERR_IRQ, &memerr_irq); | 
 | 545 | 	setup_irq(CRIME_CPUERR_IRQ, &cpuerr_irq); | 
 | 546 |  | 
 | 547 | #define ALLINTS (IE_IRQ0 | IE_IRQ1 | IE_IRQ2 | IE_IRQ3 | IE_IRQ4 | IE_IRQ5) | 
 | 548 | 	change_c0_status(ST0_IM, ALLINTS); | 
 | 549 | } |