blob: 60a4e94e68404a63176033c028e27623b931f64d [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Eilon Greensteind05c26c2009-01-17 23:26:13 -08003 * Copyright (c) 2007-2009 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
13 * Slowpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020018#include <linux/module.h>
19#include <linux/moduleparam.h>
20#include <linux/kernel.h>
21#include <linux/device.h> /* for dev_info() */
22#include <linux/timer.h>
23#include <linux/errno.h>
24#include <linux/ioport.h>
25#include <linux/slab.h>
26#include <linux/vmalloc.h>
27#include <linux/interrupt.h>
28#include <linux/pci.h>
29#include <linux/init.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/skbuff.h>
33#include <linux/dma-mapping.h>
34#include <linux/bitops.h>
35#include <linux/irq.h>
36#include <linux/delay.h>
37#include <asm/byteorder.h>
38#include <linux/time.h>
39#include <linux/ethtool.h>
40#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080041#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020042#include <net/ip.h>
43#include <net/tcp.h>
44#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070045#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020046#include <linux/workqueue.h>
47#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070048#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020049#include <linux/prefetch.h>
50#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/io.h>
52
53#include "bnx2x_reg.h"
54#include "bnx2x_fw_defs.h"
55#include "bnx2x_hsi.h"
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070056#include "bnx2x_link.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020057#include "bnx2x.h"
58#include "bnx2x_init.h"
59
Vladislav Zolotarove8b5fc52009-01-26 12:36:42 -080060#define DRV_MODULE_VERSION "1.45.26"
61#define DRV_MODULE_RELDATE "2009/01/26"
Eilon Greenstein34f80b02008-06-23 20:33:01 -070062#define BNX2X_BC_VER 0x040200
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020063
Eilon Greenstein34f80b02008-06-23 20:33:01 -070064/* Time in jiffies before concluding the transmitter is hung */
65#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020066
Andrew Morton53a10562008-02-09 23:16:41 -080067static char version[] __devinitdata =
Eilon Greenstein34f80b02008-06-23 20:33:01 -070068 "Broadcom NetXtreme II 5771x 10Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020069 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
70
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070071MODULE_AUTHOR("Eliezer Tamir");
Eilon Greensteine47d7e62009-01-14 06:44:28 +000072MODULE_DESCRIPTION("Broadcom NetXtreme II BCM57710/57711/57711E Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020073MODULE_LICENSE("GPL");
74MODULE_VERSION(DRV_MODULE_VERSION);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020075
Eilon Greenstein555f6c72009-02-12 08:36:11 +000076static int multi_mode = 1;
77module_param(multi_mode, int, 0);
78
Eilon Greenstein19680c42008-08-13 15:47:33 -070079static int disable_tpa;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020080static int poll;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020081static int debug;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070082static int load_count[3]; /* 0-common, 1-port0, 2-port1 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020083
Eilon Greenstein19680c42008-08-13 15:47:33 -070084module_param(disable_tpa, int, 0);
Eilon Greenstein8badd272009-02-12 08:36:15 +000085
86static int int_mode;
87module_param(int_mode, int, 0);
88MODULE_PARM_DESC(int_mode, " Force interrupt mode (1 INT#x; 2 MSI)");
89
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020090module_param(poll, int, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020091module_param(debug, int, 0);
Eilon Greenstein19680c42008-08-13 15:47:33 -070092MODULE_PARM_DESC(disable_tpa, "disable the TPA (LRO) feature");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020093MODULE_PARM_DESC(poll, "use polling (for debug)");
Eliezer Tamirc14423f2008-02-28 11:49:42 -080094MODULE_PARM_DESC(debug, "default debug msglevel");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020095
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080096static struct workqueue_struct *bnx2x_wq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020097
98enum bnx2x_board_type {
99 BCM57710 = 0,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700100 BCM57711 = 1,
101 BCM57711E = 2,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200102};
103
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700104/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800105static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200106 char *name;
107} board_info[] __devinitdata = {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700108 { "Broadcom NetXtreme II BCM57710 XGb" },
109 { "Broadcom NetXtreme II BCM57711 XGb" },
110 { "Broadcom NetXtreme II BCM57711E XGb" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200111};
112
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700113
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200114static const struct pci_device_id bnx2x_pci_tbl[] = {
115 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_57710,
116 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM57710 },
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700117 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_57711,
118 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM57711 },
119 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_57711E,
120 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM57711E },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200121 { 0 }
122};
123
124MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
125
126/****************************************************************************
127* General service functions
128****************************************************************************/
129
130/* used only at init
131 * locking is done by mcp
132 */
133static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
134{
135 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
136 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
137 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
138 PCICFG_VENDOR_ID_OFFSET);
139}
140
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200141static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
142{
143 u32 val;
144
145 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
146 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
147 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
148 PCICFG_VENDOR_ID_OFFSET);
149
150 return val;
151}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200152
153static const u32 dmae_reg_go_c[] = {
154 DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
155 DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
156 DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
157 DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
158};
159
160/* copy command into DMAE command memory and set DMAE command go */
161static void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae,
162 int idx)
163{
164 u32 cmd_offset;
165 int i;
166
167 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
168 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
169 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
170
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700171 DP(BNX2X_MSG_OFF, "DMAE cmd[%d].%d (0x%08x) : 0x%08x\n",
172 idx, i, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200173 }
174 REG_WR(bp, dmae_reg_go_c[idx], 1);
175}
176
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700177void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
178 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200179{
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700180 struct dmae_command *dmae = &bp->init_dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200181 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700182 int cnt = 200;
183
184 if (!bp->dmae_ready) {
185 u32 *data = bnx2x_sp(bp, wb_data[0]);
186
187 DP(BNX2X_MSG_OFF, "DMAE is not ready (dst_addr %08x len32 %d)"
188 " using indirect\n", dst_addr, len32);
189 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
190 return;
191 }
192
193 mutex_lock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200194
195 memset(dmae, 0, sizeof(struct dmae_command));
196
197 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
198 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
199 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
200#ifdef __BIG_ENDIAN
201 DMAE_CMD_ENDIANITY_B_DW_SWAP |
202#else
203 DMAE_CMD_ENDIANITY_DW_SWAP |
204#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700205 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
206 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200207 dmae->src_addr_lo = U64_LO(dma_addr);
208 dmae->src_addr_hi = U64_HI(dma_addr);
209 dmae->dst_addr_lo = dst_addr >> 2;
210 dmae->dst_addr_hi = 0;
211 dmae->len = len32;
212 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
213 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700214 dmae->comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200215
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700216 DP(BNX2X_MSG_OFF, "dmae: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200217 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
218 "dst_addr [%x:%08x (%08x)]\n"
219 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
220 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
221 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo, dst_addr,
222 dmae->comp_addr_hi, dmae->comp_addr_lo, dmae->comp_val);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700223 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200224 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
225 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200226
227 *wb_comp = 0;
228
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700229 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200230
231 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700232
233 while (*wb_comp != DMAE_COMP_VAL) {
234 DP(BNX2X_MSG_OFF, "wb_comp 0x%08x\n", *wb_comp);
235
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700236 if (!cnt) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200237 BNX2X_ERR("dmae timeout!\n");
238 break;
239 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700240 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700241 /* adjust delay for emulation/FPGA */
242 if (CHIP_REV_IS_SLOW(bp))
243 msleep(100);
244 else
245 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200246 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700247
248 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200249}
250
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700251void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200252{
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700253 struct dmae_command *dmae = &bp->init_dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200254 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700255 int cnt = 200;
256
257 if (!bp->dmae_ready) {
258 u32 *data = bnx2x_sp(bp, wb_data[0]);
259 int i;
260
261 DP(BNX2X_MSG_OFF, "DMAE is not ready (src_addr %08x len32 %d)"
262 " using indirect\n", src_addr, len32);
263 for (i = 0; i < len32; i++)
264 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
265 return;
266 }
267
268 mutex_lock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200269
270 memset(bnx2x_sp(bp, wb_data[0]), 0, sizeof(u32) * 4);
271 memset(dmae, 0, sizeof(struct dmae_command));
272
273 dmae->opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
274 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
275 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
276#ifdef __BIG_ENDIAN
277 DMAE_CMD_ENDIANITY_B_DW_SWAP |
278#else
279 DMAE_CMD_ENDIANITY_DW_SWAP |
280#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700281 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
282 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200283 dmae->src_addr_lo = src_addr >> 2;
284 dmae->src_addr_hi = 0;
285 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
286 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
287 dmae->len = len32;
288 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
289 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700290 dmae->comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200291
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700292 DP(BNX2X_MSG_OFF, "dmae: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200293 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
294 "dst_addr [%x:%08x (%08x)]\n"
295 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
296 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
297 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo, src_addr,
298 dmae->comp_addr_hi, dmae->comp_addr_lo, dmae->comp_val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200299
300 *wb_comp = 0;
301
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700302 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200303
304 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700305
306 while (*wb_comp != DMAE_COMP_VAL) {
307
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700308 if (!cnt) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200309 BNX2X_ERR("dmae timeout!\n");
310 break;
311 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700312 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700313 /* adjust delay for emulation/FPGA */
314 if (CHIP_REV_IS_SLOW(bp))
315 msleep(100);
316 else
317 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200318 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700319 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200320 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
321 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700322
323 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200324}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200325
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700326/* used only for slowpath so not inlined */
327static void bnx2x_wb_wr(struct bnx2x *bp, int reg, u32 val_hi, u32 val_lo)
328{
329 u32 wb_write[2];
330
331 wb_write[0] = val_hi;
332 wb_write[1] = val_lo;
333 REG_WR_DMAE(bp, reg, wb_write, 2);
334}
335
336#ifdef USE_WB_RD
337static u64 bnx2x_wb_rd(struct bnx2x *bp, int reg)
338{
339 u32 wb_data[2];
340
341 REG_RD_DMAE(bp, reg, wb_data, 2);
342
343 return HILO_U64(wb_data[0], wb_data[1]);
344}
345#endif
346
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200347static int bnx2x_mc_assert(struct bnx2x *bp)
348{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200349 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700350 int i, rc = 0;
351 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200352
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700353 /* XSTORM */
354 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
355 XSTORM_ASSERT_LIST_INDEX_OFFSET);
356 if (last_idx)
357 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200358
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700359 /* print the asserts */
360 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200361
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700362 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
363 XSTORM_ASSERT_LIST_OFFSET(i));
364 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
365 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
366 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
367 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
368 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
369 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200370
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700371 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
372 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x"
373 " 0x%08x 0x%08x 0x%08x\n",
374 i, row3, row2, row1, row0);
375 rc++;
376 } else {
377 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200378 }
379 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700380
381 /* TSTORM */
382 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
383 TSTORM_ASSERT_LIST_INDEX_OFFSET);
384 if (last_idx)
385 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
386
387 /* print the asserts */
388 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
389
390 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
391 TSTORM_ASSERT_LIST_OFFSET(i));
392 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
393 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
394 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
395 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
396 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
397 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
398
399 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
400 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x"
401 " 0x%08x 0x%08x 0x%08x\n",
402 i, row3, row2, row1, row0);
403 rc++;
404 } else {
405 break;
406 }
407 }
408
409 /* CSTORM */
410 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
411 CSTORM_ASSERT_LIST_INDEX_OFFSET);
412 if (last_idx)
413 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
414
415 /* print the asserts */
416 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
417
418 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
419 CSTORM_ASSERT_LIST_OFFSET(i));
420 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
421 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
422 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
423 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
424 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
425 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
426
427 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
428 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x"
429 " 0x%08x 0x%08x 0x%08x\n",
430 i, row3, row2, row1, row0);
431 rc++;
432 } else {
433 break;
434 }
435 }
436
437 /* USTORM */
438 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
439 USTORM_ASSERT_LIST_INDEX_OFFSET);
440 if (last_idx)
441 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
442
443 /* print the asserts */
444 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
445
446 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
447 USTORM_ASSERT_LIST_OFFSET(i));
448 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
449 USTORM_ASSERT_LIST_OFFSET(i) + 4);
450 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
451 USTORM_ASSERT_LIST_OFFSET(i) + 8);
452 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
453 USTORM_ASSERT_LIST_OFFSET(i) + 12);
454
455 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
456 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x"
457 " 0x%08x 0x%08x 0x%08x\n",
458 i, row3, row2, row1, row0);
459 rc++;
460 } else {
461 break;
462 }
463 }
464
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200465 return rc;
466}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800467
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200468static void bnx2x_fw_dump(struct bnx2x *bp)
469{
470 u32 mark, offset;
471 u32 data[9];
472 int word;
473
474 mark = REG_RD(bp, MCP_REG_MCPR_SCRATCH + 0xf104);
Eliezer Tamir49d66772008-02-28 11:53:13 -0800475 mark = ((mark + 0x3) & ~0x3);
476 printk(KERN_ERR PFX "begin fw dump (mark 0x%x)\n" KERN_ERR, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200477
478 for (offset = mark - 0x08000000; offset <= 0xF900; offset += 0x8*4) {
479 for (word = 0; word < 8; word++)
480 data[word] = htonl(REG_RD(bp, MCP_REG_MCPR_SCRATCH +
481 offset + 4*word));
482 data[8] = 0x0;
Eliezer Tamir49d66772008-02-28 11:53:13 -0800483 printk(KERN_CONT "%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200484 }
485 for (offset = 0xF108; offset <= mark - 0x08000000; offset += 0x8*4) {
486 for (word = 0; word < 8; word++)
487 data[word] = htonl(REG_RD(bp, MCP_REG_MCPR_SCRATCH +
488 offset + 4*word));
489 data[8] = 0x0;
Eliezer Tamir49d66772008-02-28 11:53:13 -0800490 printk(KERN_CONT "%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200491 }
492 printk("\n" KERN_ERR PFX "end of fw dump\n");
493}
494
495static void bnx2x_panic_dump(struct bnx2x *bp)
496{
497 int i;
498 u16 j, start, end;
499
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700500 bp->stats_state = STATS_STATE_DISABLED;
501 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
502
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200503 BNX2X_ERR("begin crash dump -----------------\n");
504
505 for_each_queue(bp, i) {
506 struct bnx2x_fastpath *fp = &bp->fp[i];
507 struct eth_tx_db_data *hw_prods = fp->hw_tx_prods;
508
509 BNX2X_ERR("queue[%d]: tx_pkt_prod(%x) tx_pkt_cons(%x)"
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700510 " tx_bd_prod(%x) tx_bd_cons(%x) *tx_cons_sb(%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200511 i, fp->tx_pkt_prod, fp->tx_pkt_cons, fp->tx_bd_prod,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700512 fp->tx_bd_cons, le16_to_cpu(*fp->tx_cons_sb));
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700513 BNX2X_ERR(" rx_bd_prod(%x) rx_bd_cons(%x)"
514 " *rx_bd_cons_sb(%x) rx_comp_prod(%x)"
515 " rx_comp_cons(%x) *rx_cons_sb(%x)\n",
516 fp->rx_bd_prod, fp->rx_bd_cons,
517 le16_to_cpu(*fp->rx_bd_cons_sb), fp->rx_comp_prod,
518 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
519 BNX2X_ERR(" rx_sge_prod(%x) last_max_sge(%x)"
520 " fp_c_idx(%x) *sb_c_idx(%x) fp_u_idx(%x)"
521 " *sb_u_idx(%x) bd data(%x,%x)\n",
522 fp->rx_sge_prod, fp->last_max_sge, fp->fp_c_idx,
523 fp->status_blk->c_status_block.status_block_index,
524 fp->fp_u_idx,
525 fp->status_blk->u_status_block.status_block_index,
526 hw_prods->packets_prod, hw_prods->bds_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200527
528 start = TX_BD(le16_to_cpu(*fp->tx_cons_sb) - 10);
529 end = TX_BD(le16_to_cpu(*fp->tx_cons_sb) + 245);
530 for (j = start; j < end; j++) {
531 struct sw_tx_bd *sw_bd = &fp->tx_buf_ring[j];
532
533 BNX2X_ERR("packet[%x]=[%p,%x]\n", j,
534 sw_bd->skb, sw_bd->first_bd);
535 }
536
537 start = TX_BD(fp->tx_bd_cons - 10);
538 end = TX_BD(fp->tx_bd_cons + 254);
539 for (j = start; j < end; j++) {
540 u32 *tx_bd = (u32 *)&fp->tx_desc_ring[j];
541
542 BNX2X_ERR("tx_bd[%x]=[%x:%x:%x:%x]\n",
543 j, tx_bd[0], tx_bd[1], tx_bd[2], tx_bd[3]);
544 }
545
546 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
547 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
548 for (j = start; j < end; j++) {
549 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
550 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
551
552 BNX2X_ERR("rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700553 j, rx_bd[1], rx_bd[0], sw_bd->skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200554 }
555
Eilon Greenstein3196a882008-08-13 15:58:49 -0700556 start = RX_SGE(fp->rx_sge_prod);
557 end = RX_SGE(fp->last_max_sge);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700558 for (j = start; j < end; j++) {
559 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
560 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
561
562 BNX2X_ERR("rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
563 j, rx_sge[1], rx_sge[0], sw_page->page);
564 }
565
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200566 start = RCQ_BD(fp->rx_comp_cons - 10);
567 end = RCQ_BD(fp->rx_comp_cons + 503);
568 for (j = start; j < end; j++) {
569 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
570
571 BNX2X_ERR("cqe[%x]=[%x:%x:%x:%x]\n",
572 j, cqe[0], cqe[1], cqe[2], cqe[3]);
573 }
574 }
575
Eliezer Tamir49d66772008-02-28 11:53:13 -0800576 BNX2X_ERR("def_c_idx(%u) def_u_idx(%u) def_x_idx(%u)"
577 " def_t_idx(%u) def_att_idx(%u) attn_state(%u)"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200578 " spq_prod_idx(%u)\n",
Eliezer Tamir49d66772008-02-28 11:53:13 -0800579 bp->def_c_idx, bp->def_u_idx, bp->def_x_idx, bp->def_t_idx,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200580 bp->def_att_idx, bp->attn_state, bp->spq_prod_idx);
581
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700582 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200583 bnx2x_mc_assert(bp);
584 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200585}
586
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800587static void bnx2x_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200588{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700589 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200590 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
591 u32 val = REG_RD(bp, addr);
592 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000593 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200594
595 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000596 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
597 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200598 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
599 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eilon Greenstein8badd272009-02-12 08:36:15 +0000600 } else if (msi) {
601 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
602 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
603 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
604 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200605 } else {
606 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800607 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200608 HC_CONFIG_0_REG_INT_LINE_EN_0 |
609 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800610
Eilon Greenstein8badd272009-02-12 08:36:15 +0000611 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
612 val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800613
614 REG_WR(bp, addr, val);
615
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200616 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
617 }
618
Eilon Greenstein8badd272009-02-12 08:36:15 +0000619 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x) mode %s\n",
620 val, port, addr, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200621
622 REG_WR(bp, addr, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700623
624 if (CHIP_IS_E1H(bp)) {
625 /* init leading/trailing edge */
626 if (IS_E1HMF(bp)) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000627 val = (0xee0f | (1 << (BP_E1HVN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700628 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +0000629 /* enable nig and gpio3 attention */
630 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700631 } else
632 val = 0xffff;
633
634 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
635 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
636 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200637}
638
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800639static void bnx2x_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200640{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700641 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200642 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
643 u32 val = REG_RD(bp, addr);
644
645 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
646 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
647 HC_CONFIG_0_REG_INT_LINE_EN_0 |
648 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
649
650 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
651 val, port, addr);
652
Eilon Greenstein8badd272009-02-12 08:36:15 +0000653 /* flush all outstanding writes */
654 mmiowb();
655
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200656 REG_WR(bp, addr, val);
657 if (REG_RD(bp, addr) != val)
658 BNX2X_ERR("BUG! proper val not read from IGU!\n");
659}
660
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -0700661static void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200662{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200663 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000664 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200665
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700666 /* disable interrupt handling */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200667 atomic_inc(&bp->intr_sem);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -0700668 if (disable_hw)
669 /* prevent the HW from sending interrupts */
670 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200671
672 /* make sure all ISRs are done */
673 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000674 synchronize_irq(bp->msix_table[0].vector);
675 offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200676 for_each_queue(bp, i)
Eilon Greenstein8badd272009-02-12 08:36:15 +0000677 synchronize_irq(bp->msix_table[i + offset].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200678 } else
679 synchronize_irq(bp->pdev->irq);
680
681 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -0800682 cancel_delayed_work(&bp->sp_task);
683 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200684}
685
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700686/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200687
688/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700689 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200690 */
691
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700692static inline void bnx2x_ack_sb(struct bnx2x *bp, u8 sb_id,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200693 u8 storm, u16 index, u8 op, u8 update)
694{
Eilon Greenstein5c862842008-08-13 15:51:48 -0700695 u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
696 COMMAND_REG_INT_ACK);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200697 struct igu_ack_register igu_ack;
698
699 igu_ack.status_block_index = index;
700 igu_ack.sb_id_and_flags =
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700701 ((sb_id << IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT) |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200702 (storm << IGU_ACK_REGISTER_STORM_ID_SHIFT) |
703 (update << IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT) |
704 (op << IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT));
705
Eilon Greenstein5c862842008-08-13 15:51:48 -0700706 DP(BNX2X_MSG_OFF, "write 0x%08x to HC addr 0x%x\n",
707 (*(u32 *)&igu_ack), hc_addr);
708 REG_WR(bp, hc_addr, (*(u32 *)&igu_ack));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200709}
710
711static inline u16 bnx2x_update_fpsb_idx(struct bnx2x_fastpath *fp)
712{
713 struct host_status_block *fpsb = fp->status_blk;
714 u16 rc = 0;
715
716 barrier(); /* status block is written to by the chip */
717 if (fp->fp_c_idx != fpsb->c_status_block.status_block_index) {
718 fp->fp_c_idx = fpsb->c_status_block.status_block_index;
719 rc |= 1;
720 }
721 if (fp->fp_u_idx != fpsb->u_status_block.status_block_index) {
722 fp->fp_u_idx = fpsb->u_status_block.status_block_index;
723 rc |= 2;
724 }
725 return rc;
726}
727
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200728static u16 bnx2x_ack_int(struct bnx2x *bp)
729{
Eilon Greenstein5c862842008-08-13 15:51:48 -0700730 u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
731 COMMAND_REG_SIMD_MASK);
732 u32 result = REG_RD(bp, hc_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200733
Eilon Greenstein5c862842008-08-13 15:51:48 -0700734 DP(BNX2X_MSG_OFF, "read 0x%08x from HC addr 0x%x\n",
735 result, hc_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200736
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200737 return result;
738}
739
740
741/*
742 * fast path service functions
743 */
744
Eilon Greenstein237907c2009-01-14 06:42:44 +0000745static inline int bnx2x_has_tx_work(struct bnx2x_fastpath *fp)
746{
747 u16 tx_cons_sb;
748
749 /* Tell compiler that status block fields can change */
750 barrier();
751 tx_cons_sb = le16_to_cpu(*fp->tx_cons_sb);
Vladislav Zolotarove8b5fc52009-01-26 12:36:42 -0800752 return (fp->tx_pkt_cons != tx_cons_sb);
753}
754
755static inline int bnx2x_has_tx_work_unload(struct bnx2x_fastpath *fp)
756{
757 /* Tell compiler that consumer and producer can change */
758 barrier();
759 return (fp->tx_pkt_prod != fp->tx_pkt_cons);
760
Eilon Greenstein237907c2009-01-14 06:42:44 +0000761}
762
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200763/* free skb in the packet ring at pos idx
764 * return idx of last bd freed
765 */
766static u16 bnx2x_free_tx_pkt(struct bnx2x *bp, struct bnx2x_fastpath *fp,
767 u16 idx)
768{
769 struct sw_tx_bd *tx_buf = &fp->tx_buf_ring[idx];
770 struct eth_tx_bd *tx_bd;
771 struct sk_buff *skb = tx_buf->skb;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700772 u16 bd_idx = TX_BD(tx_buf->first_bd), new_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200773 int nbd;
774
775 DP(BNX2X_MSG_OFF, "pkt_idx %d buff @(%p)->skb %p\n",
776 idx, tx_buf, skb);
777
778 /* unmap first bd */
779 DP(BNX2X_MSG_OFF, "free bd_idx %d\n", bd_idx);
780 tx_bd = &fp->tx_desc_ring[bd_idx];
781 pci_unmap_single(bp->pdev, BD_UNMAP_ADDR(tx_bd),
782 BD_UNMAP_LEN(tx_bd), PCI_DMA_TODEVICE);
783
784 nbd = le16_to_cpu(tx_bd->nbd) - 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700785 new_cons = nbd + tx_buf->first_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200786#ifdef BNX2X_STOP_ON_ERROR
787 if (nbd > (MAX_SKB_FRAGS + 2)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700788 BNX2X_ERR("BAD nbd!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200789 bnx2x_panic();
790 }
791#endif
792
793 /* Skip a parse bd and the TSO split header bd
794 since they have no mapping */
795 if (nbd)
796 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
797
798 if (tx_bd->bd_flags.as_bitfield & (ETH_TX_BD_FLAGS_IP_CSUM |
799 ETH_TX_BD_FLAGS_TCP_CSUM |
800 ETH_TX_BD_FLAGS_SW_LSO)) {
801 if (--nbd)
802 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
803 tx_bd = &fp->tx_desc_ring[bd_idx];
804 /* is this a TSO split header bd? */
805 if (tx_bd->bd_flags.as_bitfield & ETH_TX_BD_FLAGS_SW_LSO) {
806 if (--nbd)
807 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
808 }
809 }
810
811 /* now free frags */
812 while (nbd > 0) {
813
814 DP(BNX2X_MSG_OFF, "free frag bd_idx %d\n", bd_idx);
815 tx_bd = &fp->tx_desc_ring[bd_idx];
816 pci_unmap_page(bp->pdev, BD_UNMAP_ADDR(tx_bd),
817 BD_UNMAP_LEN(tx_bd), PCI_DMA_TODEVICE);
818 if (--nbd)
819 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
820 }
821
822 /* release skb */
Ilpo Järvinen53e5e962008-07-25 21:40:45 -0700823 WARN_ON(!skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200824 dev_kfree_skb(skb);
825 tx_buf->first_bd = 0;
826 tx_buf->skb = NULL;
827
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700828 return new_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200829}
830
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700831static inline u16 bnx2x_tx_avail(struct bnx2x_fastpath *fp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200832{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700833 s16 used;
834 u16 prod;
835 u16 cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200836
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700837 barrier(); /* Tell compiler that prod and cons can change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200838 prod = fp->tx_bd_prod;
839 cons = fp->tx_bd_cons;
840
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700841 /* NUM_TX_RINGS = number of "next-page" entries
842 It will be used as a threshold */
843 used = SUB_S16(prod, cons) + (s16)NUM_TX_RINGS;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200844
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700845#ifdef BNX2X_STOP_ON_ERROR
Ilpo Järvinen53e5e962008-07-25 21:40:45 -0700846 WARN_ON(used < 0);
847 WARN_ON(used > fp->bp->tx_ring_size);
848 WARN_ON((fp->bp->tx_ring_size - used) > MAX_TX_AVAIL);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700849#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200850
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700851 return (s16)(fp->bp->tx_ring_size) - used;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200852}
853
854static void bnx2x_tx_int(struct bnx2x_fastpath *fp, int work)
855{
856 struct bnx2x *bp = fp->bp;
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000857 struct netdev_queue *txq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200858 u16 hw_cons, sw_cons, bd_cons = fp->tx_bd_cons;
859 int done = 0;
860
861#ifdef BNX2X_STOP_ON_ERROR
862 if (unlikely(bp->panic))
863 return;
864#endif
865
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000866 txq = netdev_get_tx_queue(bp->dev, fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200867 hw_cons = le16_to_cpu(*fp->tx_cons_sb);
868 sw_cons = fp->tx_pkt_cons;
869
870 while (sw_cons != hw_cons) {
871 u16 pkt_cons;
872
873 pkt_cons = TX_BD(sw_cons);
874
875 /* prefetch(bp->tx_buf_ring[pkt_cons].skb); */
876
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700877 DP(NETIF_MSG_TX_DONE, "hw_cons %u sw_cons %u pkt_cons %u\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200878 hw_cons, sw_cons, pkt_cons);
879
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700880/* if (NEXT_TX_IDX(sw_cons) != hw_cons) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200881 rmb();
882 prefetch(fp->tx_buf_ring[NEXT_TX_IDX(sw_cons)].skb);
883 }
884*/
885 bd_cons = bnx2x_free_tx_pkt(bp, fp, pkt_cons);
886 sw_cons++;
887 done++;
888
889 if (done == work)
890 break;
891 }
892
893 fp->tx_pkt_cons = sw_cons;
894 fp->tx_bd_cons = bd_cons;
895
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000896 /* Need to make the tx_bd_cons update visible to start_xmit()
897 * before checking for netif_tx_queue_stopped(). Without the
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200898 * memory barrier, there is a small possibility that start_xmit()
899 * will miss it and cause the queue to be stopped forever.
900 */
901 smp_mb();
902
903 /* TBD need a thresh? */
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000904 if (unlikely(netif_tx_queue_stopped(txq))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200905
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000906 __netif_tx_lock(txq, smp_processor_id());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200907
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000908 if ((netif_tx_queue_stopped(txq)) &&
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -0700909 (bp->state == BNX2X_STATE_OPEN) &&
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200910 (bnx2x_tx_avail(fp) >= MAX_SKB_FRAGS + 3))
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000911 netif_tx_wake_queue(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200912
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000913 __netif_tx_unlock(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200914 }
915}
916
Eilon Greenstein3196a882008-08-13 15:58:49 -0700917
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200918static void bnx2x_sp_event(struct bnx2x_fastpath *fp,
919 union eth_rx_cqe *rr_cqe)
920{
921 struct bnx2x *bp = fp->bp;
922 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
923 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
924
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700925 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200926 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700927 FP_IDX(fp), cid, command, bp->state,
928 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200929
930 bp->spq_left++;
931
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700932 if (FP_IDX(fp)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200933 switch (command | fp->state) {
934 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP |
935 BNX2X_FP_STATE_OPENING):
936 DP(NETIF_MSG_IFUP, "got MULTI[%d] setup ramrod\n",
937 cid);
938 fp->state = BNX2X_FP_STATE_OPEN;
939 break;
940
941 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_FP_STATE_HALTING):
942 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] halt ramrod\n",
943 cid);
944 fp->state = BNX2X_FP_STATE_HALTED;
945 break;
946
947 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700948 BNX2X_ERR("unexpected MC reply (%d) "
949 "fp->state is %x\n", command, fp->state);
950 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200951 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700952 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200953 return;
954 }
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800955
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200956 switch (command | bp->state) {
957 case (RAMROD_CMD_ID_ETH_PORT_SETUP | BNX2X_STATE_OPENING_WAIT4_PORT):
958 DP(NETIF_MSG_IFUP, "got setup ramrod\n");
959 bp->state = BNX2X_STATE_OPEN;
960 break;
961
962 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_STATE_CLOSING_WAIT4_HALT):
963 DP(NETIF_MSG_IFDOWN, "got halt ramrod\n");
964 bp->state = BNX2X_STATE_CLOSING_WAIT4_DELETE;
965 fp->state = BNX2X_FP_STATE_HALTED;
966 break;
967
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200968 case (RAMROD_CMD_ID_ETH_CFC_DEL | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700969 DP(NETIF_MSG_IFDOWN, "got delete ramrod for MULTI[%d]\n", cid);
Eliezer Tamir49d66772008-02-28 11:53:13 -0800970 bnx2x_fp(bp, cid, state) = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200971 break;
972
Eilon Greenstein3196a882008-08-13 15:58:49 -0700973
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200974 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_OPEN):
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700975 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_DIAG):
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200976 DP(NETIF_MSG_IFUP, "got set mac ramrod\n");
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700977 bp->set_mac_pending = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200978 break;
979
Eliezer Tamir49d66772008-02-28 11:53:13 -0800980 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700981 DP(NETIF_MSG_IFDOWN, "got (un)set mac ramrod\n");
Eliezer Tamir49d66772008-02-28 11:53:13 -0800982 break;
983
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200984 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700985 BNX2X_ERR("unexpected MC reply (%d) bp->state is %x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200986 command, bp->state);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700987 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200988 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700989 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200990}
991
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700992static inline void bnx2x_free_rx_sge(struct bnx2x *bp,
993 struct bnx2x_fastpath *fp, u16 index)
994{
995 struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
996 struct page *page = sw_buf->page;
997 struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
998
999 /* Skip "next page" elements */
1000 if (!page)
1001 return;
1002
1003 pci_unmap_page(bp->pdev, pci_unmap_addr(sw_buf, mapping),
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001004 SGE_PAGE_SIZE*PAGES_PER_SGE, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001005 __free_pages(page, PAGES_PER_SGE_SHIFT);
1006
1007 sw_buf->page = NULL;
1008 sge->addr_hi = 0;
1009 sge->addr_lo = 0;
1010}
1011
1012static inline void bnx2x_free_rx_sge_range(struct bnx2x *bp,
1013 struct bnx2x_fastpath *fp, int last)
1014{
1015 int i;
1016
1017 for (i = 0; i < last; i++)
1018 bnx2x_free_rx_sge(bp, fp, i);
1019}
1020
1021static inline int bnx2x_alloc_rx_sge(struct bnx2x *bp,
1022 struct bnx2x_fastpath *fp, u16 index)
1023{
1024 struct page *page = alloc_pages(GFP_ATOMIC, PAGES_PER_SGE_SHIFT);
1025 struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
1026 struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
1027 dma_addr_t mapping;
1028
1029 if (unlikely(page == NULL))
1030 return -ENOMEM;
1031
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001032 mapping = pci_map_page(bp->pdev, page, 0, SGE_PAGE_SIZE*PAGES_PER_SGE,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001033 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001034 if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001035 __free_pages(page, PAGES_PER_SGE_SHIFT);
1036 return -ENOMEM;
1037 }
1038
1039 sw_buf->page = page;
1040 pci_unmap_addr_set(sw_buf, mapping, mapping);
1041
1042 sge->addr_hi = cpu_to_le32(U64_HI(mapping));
1043 sge->addr_lo = cpu_to_le32(U64_LO(mapping));
1044
1045 return 0;
1046}
1047
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001048static inline int bnx2x_alloc_rx_skb(struct bnx2x *bp,
1049 struct bnx2x_fastpath *fp, u16 index)
1050{
1051 struct sk_buff *skb;
1052 struct sw_rx_bd *rx_buf = &fp->rx_buf_ring[index];
1053 struct eth_rx_bd *rx_bd = &fp->rx_desc_ring[index];
1054 dma_addr_t mapping;
1055
1056 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
1057 if (unlikely(skb == NULL))
1058 return -ENOMEM;
1059
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001060 mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_size,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001061 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001062 if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001063 dev_kfree_skb(skb);
1064 return -ENOMEM;
1065 }
1066
1067 rx_buf->skb = skb;
1068 pci_unmap_addr_set(rx_buf, mapping, mapping);
1069
1070 rx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
1071 rx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
1072
1073 return 0;
1074}
1075
1076/* note that we are not allocating a new skb,
1077 * we are just moving one from cons to prod
1078 * we are not creating a new mapping,
1079 * so there is no need to check for dma_mapping_error().
1080 */
1081static void bnx2x_reuse_rx_skb(struct bnx2x_fastpath *fp,
1082 struct sk_buff *skb, u16 cons, u16 prod)
1083{
1084 struct bnx2x *bp = fp->bp;
1085 struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
1086 struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
1087 struct eth_rx_bd *cons_bd = &fp->rx_desc_ring[cons];
1088 struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
1089
1090 pci_dma_sync_single_for_device(bp->pdev,
1091 pci_unmap_addr(cons_rx_buf, mapping),
Eilon Greenstein87942b42009-02-12 08:36:49 +00001092 RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001093
1094 prod_rx_buf->skb = cons_rx_buf->skb;
1095 pci_unmap_addr_set(prod_rx_buf, mapping,
1096 pci_unmap_addr(cons_rx_buf, mapping));
1097 *prod_bd = *cons_bd;
1098}
1099
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001100static inline void bnx2x_update_last_max_sge(struct bnx2x_fastpath *fp,
1101 u16 idx)
1102{
1103 u16 last_max = fp->last_max_sge;
1104
1105 if (SUB_S16(idx, last_max) > 0)
1106 fp->last_max_sge = idx;
1107}
1108
1109static void bnx2x_clear_sge_mask_next_elems(struct bnx2x_fastpath *fp)
1110{
1111 int i, j;
1112
1113 for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
1114 int idx = RX_SGE_CNT * i - 1;
1115
1116 for (j = 0; j < 2; j++) {
1117 SGE_MASK_CLEAR_BIT(fp, idx);
1118 idx--;
1119 }
1120 }
1121}
1122
1123static void bnx2x_update_sge_prod(struct bnx2x_fastpath *fp,
1124 struct eth_fast_path_rx_cqe *fp_cqe)
1125{
1126 struct bnx2x *bp = fp->bp;
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001127 u16 sge_len = SGE_PAGE_ALIGN(le16_to_cpu(fp_cqe->pkt_len) -
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001128 le16_to_cpu(fp_cqe->len_on_bd)) >>
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001129 SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001130 u16 last_max, last_elem, first_elem;
1131 u16 delta = 0;
1132 u16 i;
1133
1134 if (!sge_len)
1135 return;
1136
1137 /* First mark all used pages */
1138 for (i = 0; i < sge_len; i++)
1139 SGE_MASK_CLEAR_BIT(fp, RX_SGE(le16_to_cpu(fp_cqe->sgl[i])));
1140
1141 DP(NETIF_MSG_RX_STATUS, "fp_cqe->sgl[%d] = %d\n",
1142 sge_len - 1, le16_to_cpu(fp_cqe->sgl[sge_len - 1]));
1143
1144 /* Here we assume that the last SGE index is the biggest */
1145 prefetch((void *)(fp->sge_mask));
1146 bnx2x_update_last_max_sge(fp, le16_to_cpu(fp_cqe->sgl[sge_len - 1]));
1147
1148 last_max = RX_SGE(fp->last_max_sge);
1149 last_elem = last_max >> RX_SGE_MASK_ELEM_SHIFT;
1150 first_elem = RX_SGE(fp->rx_sge_prod) >> RX_SGE_MASK_ELEM_SHIFT;
1151
1152 /* If ring is not full */
1153 if (last_elem + 1 != first_elem)
1154 last_elem++;
1155
1156 /* Now update the prod */
1157 for (i = first_elem; i != last_elem; i = NEXT_SGE_MASK_ELEM(i)) {
1158 if (likely(fp->sge_mask[i]))
1159 break;
1160
1161 fp->sge_mask[i] = RX_SGE_MASK_ELEM_ONE_MASK;
1162 delta += RX_SGE_MASK_ELEM_SZ;
1163 }
1164
1165 if (delta > 0) {
1166 fp->rx_sge_prod += delta;
1167 /* clear page-end entries */
1168 bnx2x_clear_sge_mask_next_elems(fp);
1169 }
1170
1171 DP(NETIF_MSG_RX_STATUS,
1172 "fp->last_max_sge = %d fp->rx_sge_prod = %d\n",
1173 fp->last_max_sge, fp->rx_sge_prod);
1174}
1175
1176static inline void bnx2x_init_sge_ring_bit_mask(struct bnx2x_fastpath *fp)
1177{
1178 /* Set the mask to all 1-s: it's faster to compare to 0 than to 0xf-s */
1179 memset(fp->sge_mask, 0xff,
1180 (NUM_RX_SGE >> RX_SGE_MASK_ELEM_SHIFT)*sizeof(u64));
1181
Eilon Greenstein33471622008-08-13 15:59:08 -07001182 /* Clear the two last indices in the page to 1:
1183 these are the indices that correspond to the "next" element,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001184 hence will never be indicated and should be removed from
1185 the calculations. */
1186 bnx2x_clear_sge_mask_next_elems(fp);
1187}
1188
1189static void bnx2x_tpa_start(struct bnx2x_fastpath *fp, u16 queue,
1190 struct sk_buff *skb, u16 cons, u16 prod)
1191{
1192 struct bnx2x *bp = fp->bp;
1193 struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
1194 struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
1195 struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
1196 dma_addr_t mapping;
1197
1198 /* move empty skb from pool to prod and map it */
1199 prod_rx_buf->skb = fp->tpa_pool[queue].skb;
1200 mapping = pci_map_single(bp->pdev, fp->tpa_pool[queue].skb->data,
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001201 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001202 pci_unmap_addr_set(prod_rx_buf, mapping, mapping);
1203
1204 /* move partial skb from cons to pool (don't unmap yet) */
1205 fp->tpa_pool[queue] = *cons_rx_buf;
1206
1207 /* mark bin state as start - print error if current state != stop */
1208 if (fp->tpa_state[queue] != BNX2X_TPA_STOP)
1209 BNX2X_ERR("start of bin not in stop [%d]\n", queue);
1210
1211 fp->tpa_state[queue] = BNX2X_TPA_START;
1212
1213 /* point prod_bd to new skb */
1214 prod_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
1215 prod_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
1216
1217#ifdef BNX2X_STOP_ON_ERROR
1218 fp->tpa_queue_used |= (1 << queue);
1219#ifdef __powerpc64__
1220 DP(NETIF_MSG_RX_STATUS, "fp->tpa_queue_used = 0x%lx\n",
1221#else
1222 DP(NETIF_MSG_RX_STATUS, "fp->tpa_queue_used = 0x%llx\n",
1223#endif
1224 fp->tpa_queue_used);
1225#endif
1226}
1227
1228static int bnx2x_fill_frag_skb(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1229 struct sk_buff *skb,
1230 struct eth_fast_path_rx_cqe *fp_cqe,
1231 u16 cqe_idx)
1232{
1233 struct sw_rx_page *rx_pg, old_rx_pg;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001234 u16 len_on_bd = le16_to_cpu(fp_cqe->len_on_bd);
1235 u32 i, frag_len, frag_size, pages;
1236 int err;
1237 int j;
1238
1239 frag_size = le16_to_cpu(fp_cqe->pkt_len) - len_on_bd;
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001240 pages = SGE_PAGE_ALIGN(frag_size) >> SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001241
1242 /* This is needed in order to enable forwarding support */
1243 if (frag_size)
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001244 skb_shinfo(skb)->gso_size = min((u32)SGE_PAGE_SIZE,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001245 max(frag_size, (u32)len_on_bd));
1246
1247#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001248 if (pages >
1249 min((u32)8, (u32)MAX_SKB_FRAGS) * SGE_PAGE_SIZE * PAGES_PER_SGE) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001250 BNX2X_ERR("SGL length is too long: %d. CQE index is %d\n",
1251 pages, cqe_idx);
1252 BNX2X_ERR("fp_cqe->pkt_len = %d fp_cqe->len_on_bd = %d\n",
1253 fp_cqe->pkt_len, len_on_bd);
1254 bnx2x_panic();
1255 return -EINVAL;
1256 }
1257#endif
1258
1259 /* Run through the SGL and compose the fragmented skb */
1260 for (i = 0, j = 0; i < pages; i += PAGES_PER_SGE, j++) {
1261 u16 sge_idx = RX_SGE(le16_to_cpu(fp_cqe->sgl[j]));
1262
1263 /* FW gives the indices of the SGE as if the ring is an array
1264 (meaning that "next" element will consume 2 indices) */
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001265 frag_len = min(frag_size, (u32)(SGE_PAGE_SIZE*PAGES_PER_SGE));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001266 rx_pg = &fp->rx_page_ring[sge_idx];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001267 old_rx_pg = *rx_pg;
1268
1269 /* If we fail to allocate a substitute page, we simply stop
1270 where we are and drop the whole packet */
1271 err = bnx2x_alloc_rx_sge(bp, fp, sge_idx);
1272 if (unlikely(err)) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00001273 fp->eth_q_stats.rx_skb_alloc_failed++;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001274 return err;
1275 }
1276
1277 /* Unmap the page as we r going to pass it to the stack */
1278 pci_unmap_page(bp->pdev, pci_unmap_addr(&old_rx_pg, mapping),
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001279 SGE_PAGE_SIZE*PAGES_PER_SGE, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001280
1281 /* Add one frag and update the appropriate fields in the skb */
1282 skb_fill_page_desc(skb, j, old_rx_pg.page, 0, frag_len);
1283
1284 skb->data_len += frag_len;
1285 skb->truesize += frag_len;
1286 skb->len += frag_len;
1287
1288 frag_size -= frag_len;
1289 }
1290
1291 return 0;
1292}
1293
1294static void bnx2x_tpa_stop(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1295 u16 queue, int pad, int len, union eth_rx_cqe *cqe,
1296 u16 cqe_idx)
1297{
1298 struct sw_rx_bd *rx_buf = &fp->tpa_pool[queue];
1299 struct sk_buff *skb = rx_buf->skb;
1300 /* alloc new skb */
1301 struct sk_buff *new_skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
1302
1303 /* Unmap skb in the pool anyway, as we are going to change
1304 pool entry status to BNX2X_TPA_STOP even if new skb allocation
1305 fails. */
1306 pci_unmap_single(bp->pdev, pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001307 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001308
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001309 if (likely(new_skb)) {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001310 /* fix ip xsum and give it to the stack */
1311 /* (no need to map the new skb) */
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001312#ifdef BCM_VLAN
1313 int is_vlan_cqe =
1314 (le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) &
1315 PARSING_FLAGS_VLAN);
1316 int is_not_hwaccel_vlan_cqe =
1317 (is_vlan_cqe && (!(bp->flags & HW_VLAN_RX_FLAG)));
1318#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001319
1320 prefetch(skb);
1321 prefetch(((char *)(skb)) + 128);
1322
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001323#ifdef BNX2X_STOP_ON_ERROR
1324 if (pad + len > bp->rx_buf_size) {
1325 BNX2X_ERR("skb_put is about to fail... "
1326 "pad %d len %d rx_buf_size %d\n",
1327 pad, len, bp->rx_buf_size);
1328 bnx2x_panic();
1329 return;
1330 }
1331#endif
1332
1333 skb_reserve(skb, pad);
1334 skb_put(skb, len);
1335
1336 skb->protocol = eth_type_trans(skb, bp->dev);
1337 skb->ip_summed = CHECKSUM_UNNECESSARY;
1338
1339 {
1340 struct iphdr *iph;
1341
1342 iph = (struct iphdr *)skb->data;
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001343#ifdef BCM_VLAN
1344 /* If there is no Rx VLAN offloading -
1345 take VLAN tag into an account */
1346 if (unlikely(is_not_hwaccel_vlan_cqe))
1347 iph = (struct iphdr *)((u8 *)iph + VLAN_HLEN);
1348#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001349 iph->check = 0;
1350 iph->check = ip_fast_csum((u8 *)iph, iph->ihl);
1351 }
1352
1353 if (!bnx2x_fill_frag_skb(bp, fp, skb,
1354 &cqe->fast_path_cqe, cqe_idx)) {
1355#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001356 if ((bp->vlgrp != NULL) && is_vlan_cqe &&
1357 (!is_not_hwaccel_vlan_cqe))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001358 vlan_hwaccel_receive_skb(skb, bp->vlgrp,
1359 le16_to_cpu(cqe->fast_path_cqe.
1360 vlan_tag));
1361 else
1362#endif
1363 netif_receive_skb(skb);
1364 } else {
1365 DP(NETIF_MSG_RX_STATUS, "Failed to allocate new pages"
1366 " - dropping packet!\n");
1367 dev_kfree_skb(skb);
1368 }
1369
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001370
1371 /* put new skb in bin */
1372 fp->tpa_pool[queue].skb = new_skb;
1373
1374 } else {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001375 /* else drop the packet and keep the buffer in the bin */
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001376 DP(NETIF_MSG_RX_STATUS,
1377 "Failed to allocate new skb - dropping packet!\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001378 fp->eth_q_stats.rx_skb_alloc_failed++;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001379 }
1380
1381 fp->tpa_state[queue] = BNX2X_TPA_STOP;
1382}
1383
1384static inline void bnx2x_update_rx_prod(struct bnx2x *bp,
1385 struct bnx2x_fastpath *fp,
1386 u16 bd_prod, u16 rx_comp_prod,
1387 u16 rx_sge_prod)
1388{
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001389 struct ustorm_eth_rx_producers rx_prods = {0};
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001390 int i;
1391
1392 /* Update producers */
1393 rx_prods.bd_prod = bd_prod;
1394 rx_prods.cqe_prod = rx_comp_prod;
1395 rx_prods.sge_prod = rx_sge_prod;
1396
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08001397 /*
1398 * Make sure that the BD and SGE data is updated before updating the
1399 * producers since FW might read the BD/SGE right after the producer
1400 * is updated.
1401 * This is only applicable for weak-ordered memory model archs such
1402 * as IA-64. The following barrier is also mandatory since FW will
1403 * assumes BDs must have buffers.
1404 */
1405 wmb();
1406
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001407 for (i = 0; i < sizeof(struct ustorm_eth_rx_producers)/4; i++)
1408 REG_WR(bp, BAR_USTRORM_INTMEM +
1409 USTORM_RX_PRODS_OFFSET(BP_PORT(bp), FP_CL_ID(fp)) + i*4,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001410 ((u32 *)&rx_prods)[i]);
1411
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08001412 mmiowb(); /* keep prod updates ordered */
1413
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001414 DP(NETIF_MSG_RX_STATUS,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001415 "queue[%d]: wrote bd_prod %u cqe_prod %u sge_prod %u\n",
1416 fp->index, bd_prod, rx_comp_prod, rx_sge_prod);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001417}
1418
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001419static int bnx2x_rx_int(struct bnx2x_fastpath *fp, int budget)
1420{
1421 struct bnx2x *bp = fp->bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001422 u16 bd_cons, bd_prod, bd_prod_fw, comp_ring_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001423 u16 hw_comp_cons, sw_comp_cons, sw_comp_prod;
1424 int rx_pkt = 0;
1425
1426#ifdef BNX2X_STOP_ON_ERROR
1427 if (unlikely(bp->panic))
1428 return 0;
1429#endif
1430
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001431 /* CQ "next element" is of the size of the regular element,
1432 that's why it's ok here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001433 hw_comp_cons = le16_to_cpu(*fp->rx_cons_sb);
1434 if ((hw_comp_cons & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
1435 hw_comp_cons++;
1436
1437 bd_cons = fp->rx_bd_cons;
1438 bd_prod = fp->rx_bd_prod;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001439 bd_prod_fw = bd_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001440 sw_comp_cons = fp->rx_comp_cons;
1441 sw_comp_prod = fp->rx_comp_prod;
1442
1443 /* Memory barrier necessary as speculative reads of the rx
1444 * buffer can be ahead of the index in the status block
1445 */
1446 rmb();
1447
1448 DP(NETIF_MSG_RX_STATUS,
1449 "queue[%d]: hw_comp_cons %u sw_comp_cons %u\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001450 FP_IDX(fp), hw_comp_cons, sw_comp_cons);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001451
1452 while (sw_comp_cons != hw_comp_cons) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001453 struct sw_rx_bd *rx_buf = NULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001454 struct sk_buff *skb;
1455 union eth_rx_cqe *cqe;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001456 u8 cqe_fp_flags;
1457 u16 len, pad;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001458
1459 comp_ring_cons = RCQ_BD(sw_comp_cons);
1460 bd_prod = RX_BD(bd_prod);
1461 bd_cons = RX_BD(bd_cons);
1462
1463 cqe = &fp->rx_comp_ring[comp_ring_cons];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001464 cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001465
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001466 DP(NETIF_MSG_RX_STATUS, "CQE type %x err %x status %x"
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001467 " queue %x vlan %x len %u\n", CQE_TYPE(cqe_fp_flags),
1468 cqe_fp_flags, cqe->fast_path_cqe.status_flags,
Eilon Greenstein68d59482009-01-14 21:27:36 -08001469 le32_to_cpu(cqe->fast_path_cqe.rss_hash_result),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001470 le16_to_cpu(cqe->fast_path_cqe.vlan_tag),
1471 le16_to_cpu(cqe->fast_path_cqe.pkt_len));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001472
1473 /* is this a slowpath msg? */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001474 if (unlikely(CQE_TYPE(cqe_fp_flags))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001475 bnx2x_sp_event(fp, cqe);
1476 goto next_cqe;
1477
1478 /* this is an rx packet */
1479 } else {
1480 rx_buf = &fp->rx_buf_ring[bd_cons];
1481 skb = rx_buf->skb;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001482 len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
1483 pad = cqe->fast_path_cqe.placement_offset;
1484
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001485 /* If CQE is marked both TPA_START and TPA_END
1486 it is a non-TPA CQE */
1487 if ((!fp->disable_tpa) &&
1488 (TPA_TYPE(cqe_fp_flags) !=
1489 (TPA_TYPE_START | TPA_TYPE_END))) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07001490 u16 queue = cqe->fast_path_cqe.queue_index;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001491
1492 if (TPA_TYPE(cqe_fp_flags) == TPA_TYPE_START) {
1493 DP(NETIF_MSG_RX_STATUS,
1494 "calling tpa_start on queue %d\n",
1495 queue);
1496
1497 bnx2x_tpa_start(fp, queue, skb,
1498 bd_cons, bd_prod);
1499 goto next_rx;
1500 }
1501
1502 if (TPA_TYPE(cqe_fp_flags) == TPA_TYPE_END) {
1503 DP(NETIF_MSG_RX_STATUS,
1504 "calling tpa_stop on queue %d\n",
1505 queue);
1506
1507 if (!BNX2X_RX_SUM_FIX(cqe))
1508 BNX2X_ERR("STOP on none TCP "
1509 "data\n");
1510
1511 /* This is a size of the linear data
1512 on this skb */
1513 len = le16_to_cpu(cqe->fast_path_cqe.
1514 len_on_bd);
1515 bnx2x_tpa_stop(bp, fp, queue, pad,
1516 len, cqe, comp_ring_cons);
1517#ifdef BNX2X_STOP_ON_ERROR
1518 if (bp->panic)
1519 return -EINVAL;
1520#endif
1521
1522 bnx2x_update_sge_prod(fp,
1523 &cqe->fast_path_cqe);
1524 goto next_cqe;
1525 }
1526 }
1527
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001528 pci_dma_sync_single_for_device(bp->pdev,
1529 pci_unmap_addr(rx_buf, mapping),
1530 pad + RX_COPY_THRESH,
1531 PCI_DMA_FROMDEVICE);
1532 prefetch(skb);
1533 prefetch(((char *)(skb)) + 128);
1534
1535 /* is this an error packet? */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001536 if (unlikely(cqe_fp_flags & ETH_RX_ERROR_FALGS)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001537 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001538 "ERROR flags %x rx packet %u\n",
1539 cqe_fp_flags, sw_comp_cons);
Eilon Greensteinde832a52009-02-12 08:36:33 +00001540 fp->eth_q_stats.rx_err_discard_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001541 goto reuse_rx;
1542 }
1543
1544 /* Since we don't have a jumbo ring
1545 * copy small packets if mtu > 1500
1546 */
1547 if ((bp->dev->mtu > ETH_MAX_PACKET_SIZE) &&
1548 (len <= RX_COPY_THRESH)) {
1549 struct sk_buff *new_skb;
1550
1551 new_skb = netdev_alloc_skb(bp->dev,
1552 len + pad);
1553 if (new_skb == NULL) {
1554 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001555 "ERROR packet dropped "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001556 "because of alloc failure\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001557 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001558 goto reuse_rx;
1559 }
1560
1561 /* aligned copy */
1562 skb_copy_from_linear_data_offset(skb, pad,
1563 new_skb->data + pad, len);
1564 skb_reserve(new_skb, pad);
1565 skb_put(new_skb, len);
1566
1567 bnx2x_reuse_rx_skb(fp, skb, bd_cons, bd_prod);
1568
1569 skb = new_skb;
1570
1571 } else if (bnx2x_alloc_rx_skb(bp, fp, bd_prod) == 0) {
1572 pci_unmap_single(bp->pdev,
1573 pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001574 bp->rx_buf_size,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001575 PCI_DMA_FROMDEVICE);
1576 skb_reserve(skb, pad);
1577 skb_put(skb, len);
1578
1579 } else {
1580 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001581 "ERROR packet dropped because "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001582 "of alloc failure\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001583 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001584reuse_rx:
1585 bnx2x_reuse_rx_skb(fp, skb, bd_cons, bd_prod);
1586 goto next_rx;
1587 }
1588
1589 skb->protocol = eth_type_trans(skb, bp->dev);
1590
1591 skb->ip_summed = CHECKSUM_NONE;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001592 if (bp->rx_csum) {
Eilon Greenstein1adcd8b2008-08-13 15:48:29 -07001593 if (likely(BNX2X_RX_CSUM_OK(cqe)))
1594 skb->ip_summed = CHECKSUM_UNNECESSARY;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001595 else
Eilon Greensteinde832a52009-02-12 08:36:33 +00001596 fp->eth_q_stats.hw_csum_err++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001597 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001598 }
1599
Eilon Greenstein748e5432009-02-12 08:36:37 +00001600 skb_record_rx_queue(skb, fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001601#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001602 if ((bp->vlgrp != NULL) && (bp->flags & HW_VLAN_RX_FLAG) &&
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001603 (le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) &
1604 PARSING_FLAGS_VLAN))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001605 vlan_hwaccel_receive_skb(skb, bp->vlgrp,
1606 le16_to_cpu(cqe->fast_path_cqe.vlan_tag));
1607 else
1608#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001609 netif_receive_skb(skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001610
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001611
1612next_rx:
1613 rx_buf->skb = NULL;
1614
1615 bd_cons = NEXT_RX_IDX(bd_cons);
1616 bd_prod = NEXT_RX_IDX(bd_prod);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001617 bd_prod_fw = NEXT_RX_IDX(bd_prod_fw);
1618 rx_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001619next_cqe:
1620 sw_comp_prod = NEXT_RCQ_IDX(sw_comp_prod);
1621 sw_comp_cons = NEXT_RCQ_IDX(sw_comp_cons);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001622
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001623 if (rx_pkt == budget)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001624 break;
1625 } /* while */
1626
1627 fp->rx_bd_cons = bd_cons;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001628 fp->rx_bd_prod = bd_prod_fw;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001629 fp->rx_comp_cons = sw_comp_cons;
1630 fp->rx_comp_prod = sw_comp_prod;
1631
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001632 /* Update producers */
1633 bnx2x_update_rx_prod(bp, fp, bd_prod_fw, sw_comp_prod,
1634 fp->rx_sge_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001635
1636 fp->rx_pkt += rx_pkt;
1637 fp->rx_calls++;
1638
1639 return rx_pkt;
1640}
1641
1642static irqreturn_t bnx2x_msix_fp_int(int irq, void *fp_cookie)
1643{
1644 struct bnx2x_fastpath *fp = fp_cookie;
1645 struct bnx2x *bp = fp->bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001646 int index = FP_IDX(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001647
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07001648 /* Return here if interrupt is disabled */
1649 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
1650 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
1651 return IRQ_HANDLED;
1652 }
1653
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001654 DP(BNX2X_MSG_FP, "got an MSI-X interrupt on IDX:SB [%d:%d]\n",
1655 index, FP_SB_ID(fp));
1656 bnx2x_ack_sb(bp, FP_SB_ID(fp), USTORM_ID, 0, IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001657
1658#ifdef BNX2X_STOP_ON_ERROR
1659 if (unlikely(bp->panic))
1660 return IRQ_HANDLED;
1661#endif
1662
1663 prefetch(fp->rx_cons_sb);
1664 prefetch(fp->tx_cons_sb);
1665 prefetch(&fp->status_blk->c_status_block.status_block_index);
1666 prefetch(&fp->status_blk->u_status_block.status_block_index);
1667
Ben Hutchings288379f2009-01-19 16:43:59 -08001668 napi_schedule(&bnx2x_fp(bp, index, napi));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001669
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001670 return IRQ_HANDLED;
1671}
1672
1673static irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
1674{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001675 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001676 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001677 u16 mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001678
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001679 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001680 if (unlikely(status == 0)) {
1681 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1682 return IRQ_NONE;
1683 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001684 DP(NETIF_MSG_INTR, "got an interrupt status %u\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001685
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001686 /* Return here if interrupt is disabled */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001687 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
1688 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
1689 return IRQ_HANDLED;
1690 }
1691
Eilon Greenstein3196a882008-08-13 15:58:49 -07001692#ifdef BNX2X_STOP_ON_ERROR
1693 if (unlikely(bp->panic))
1694 return IRQ_HANDLED;
1695#endif
1696
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001697 mask = 0x2 << bp->fp[0].sb_id;
1698 if (status & mask) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001699 struct bnx2x_fastpath *fp = &bp->fp[0];
1700
1701 prefetch(fp->rx_cons_sb);
1702 prefetch(fp->tx_cons_sb);
1703 prefetch(&fp->status_blk->c_status_block.status_block_index);
1704 prefetch(&fp->status_blk->u_status_block.status_block_index);
1705
Ben Hutchings288379f2009-01-19 16:43:59 -08001706 napi_schedule(&bnx2x_fp(bp, 0, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001707
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001708 status &= ~mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001709 }
1710
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001711
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001712 if (unlikely(status & 0x1)) {
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001713 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001714
1715 status &= ~0x1;
1716 if (!status)
1717 return IRQ_HANDLED;
1718 }
1719
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001720 if (status)
1721 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status %u)\n",
1722 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001723
1724 return IRQ_HANDLED;
1725}
1726
1727/* end of fast path */
1728
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001729static void bnx2x_stats_handle(struct bnx2x *bp, enum bnx2x_stats_event event);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001730
1731/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001732
1733/*
1734 * General service functions
1735 */
1736
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001737static int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001738{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001739 u32 lock_status;
1740 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001741 int func = BP_FUNC(bp);
1742 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001743 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001744
1745 /* Validating that the resource is within range */
1746 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1747 DP(NETIF_MSG_HW,
1748 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1749 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1750 return -EINVAL;
1751 }
1752
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001753 if (func <= 5) {
1754 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1755 } else {
1756 hw_lock_control_reg =
1757 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1758 }
1759
Eliezer Tamirf1410642008-02-28 11:51:50 -08001760 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001761 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001762 if (lock_status & resource_bit) {
1763 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1764 lock_status, resource_bit);
1765 return -EEXIST;
1766 }
1767
Eilon Greenstein46230472008-08-25 15:23:30 -07001768 /* Try for 5 second every 5ms */
1769 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001770 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001771 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1772 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001773 if (lock_status & resource_bit)
1774 return 0;
1775
1776 msleep(5);
1777 }
1778 DP(NETIF_MSG_HW, "Timeout\n");
1779 return -EAGAIN;
1780}
1781
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001782static int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001783{
1784 u32 lock_status;
1785 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001786 int func = BP_FUNC(bp);
1787 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001788
1789 /* Validating that the resource is within range */
1790 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1791 DP(NETIF_MSG_HW,
1792 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1793 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1794 return -EINVAL;
1795 }
1796
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001797 if (func <= 5) {
1798 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1799 } else {
1800 hw_lock_control_reg =
1801 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1802 }
1803
Eliezer Tamirf1410642008-02-28 11:51:50 -08001804 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001805 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001806 if (!(lock_status & resource_bit)) {
1807 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1808 lock_status, resource_bit);
1809 return -EFAULT;
1810 }
1811
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001812 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001813 return 0;
1814}
1815
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001816/* HW Lock for shared dual port PHYs */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001817static void bnx2x_acquire_phy_lock(struct bnx2x *bp)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001818{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001819 mutex_lock(&bp->port.phy_mutex);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001820
Eilon Greenstein46c6a672009-02-12 08:36:58 +00001821 if (bp->port.need_hw_lock)
1822 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_MDIO);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001823}
1824
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001825static void bnx2x_release_phy_lock(struct bnx2x *bp)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001826{
Eilon Greenstein46c6a672009-02-12 08:36:58 +00001827 if (bp->port.need_hw_lock)
1828 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_MDIO);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001829
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001830 mutex_unlock(&bp->port.phy_mutex);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001831}
1832
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001833int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1834{
1835 /* The GPIO should be swapped if swap register is set and active */
1836 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1837 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1838 int gpio_shift = gpio_num +
1839 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1840 u32 gpio_mask = (1 << gpio_shift);
1841 u32 gpio_reg;
1842 int value;
1843
1844 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1845 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1846 return -EINVAL;
1847 }
1848
1849 /* read GPIO value */
1850 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1851
1852 /* get the requested pin value */
1853 if ((gpio_reg & gpio_mask) == gpio_mask)
1854 value = 1;
1855 else
1856 value = 0;
1857
1858 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
1859
1860 return value;
1861}
1862
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001863int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001864{
1865 /* The GPIO should be swapped if swap register is set and active */
1866 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001867 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001868 int gpio_shift = gpio_num +
1869 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1870 u32 gpio_mask = (1 << gpio_shift);
1871 u32 gpio_reg;
1872
1873 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1874 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1875 return -EINVAL;
1876 }
1877
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001878 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001879 /* read GPIO and mask except the float bits */
1880 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
1881
1882 switch (mode) {
1883 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
1884 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output low\n",
1885 gpio_num, gpio_shift);
1886 /* clear FLOAT and set CLR */
1887 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1888 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
1889 break;
1890
1891 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
1892 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output high\n",
1893 gpio_num, gpio_shift);
1894 /* clear FLOAT and set SET */
1895 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1896 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
1897 break;
1898
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001899 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001900 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> input\n",
1901 gpio_num, gpio_shift);
1902 /* set FLOAT */
1903 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1904 break;
1905
1906 default:
1907 break;
1908 }
1909
1910 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001911 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001912
1913 return 0;
1914}
1915
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001916int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
1917{
1918 /* The GPIO should be swapped if swap register is set and active */
1919 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1920 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1921 int gpio_shift = gpio_num +
1922 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1923 u32 gpio_mask = (1 << gpio_shift);
1924 u32 gpio_reg;
1925
1926 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1927 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1928 return -EINVAL;
1929 }
1930
1931 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1932 /* read GPIO int */
1933 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
1934
1935 switch (mode) {
1936 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
1937 DP(NETIF_MSG_LINK, "Clear GPIO INT %d (shift %d) -> "
1938 "output low\n", gpio_num, gpio_shift);
1939 /* clear SET and set CLR */
1940 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
1941 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
1942 break;
1943
1944 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
1945 DP(NETIF_MSG_LINK, "Set GPIO INT %d (shift %d) -> "
1946 "output high\n", gpio_num, gpio_shift);
1947 /* clear CLR and set SET */
1948 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
1949 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
1950 break;
1951
1952 default:
1953 break;
1954 }
1955
1956 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
1957 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1958
1959 return 0;
1960}
1961
Eliezer Tamirf1410642008-02-28 11:51:50 -08001962static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode)
1963{
1964 u32 spio_mask = (1 << spio_num);
1965 u32 spio_reg;
1966
1967 if ((spio_num < MISC_REGISTERS_SPIO_4) ||
1968 (spio_num > MISC_REGISTERS_SPIO_7)) {
1969 BNX2X_ERR("Invalid SPIO %d\n", spio_num);
1970 return -EINVAL;
1971 }
1972
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001973 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001974 /* read SPIO and mask except the float bits */
1975 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT);
1976
1977 switch (mode) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07001978 case MISC_REGISTERS_SPIO_OUTPUT_LOW:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001979 DP(NETIF_MSG_LINK, "Set SPIO %d -> output low\n", spio_num);
1980 /* clear FLOAT and set CLR */
1981 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
1982 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS);
1983 break;
1984
Eilon Greenstein6378c022008-08-13 15:59:25 -07001985 case MISC_REGISTERS_SPIO_OUTPUT_HIGH:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001986 DP(NETIF_MSG_LINK, "Set SPIO %d -> output high\n", spio_num);
1987 /* clear FLOAT and set SET */
1988 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
1989 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS);
1990 break;
1991
1992 case MISC_REGISTERS_SPIO_INPUT_HI_Z:
1993 DP(NETIF_MSG_LINK, "Set SPIO %d -> input\n", spio_num);
1994 /* set FLOAT */
1995 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
1996 break;
1997
1998 default:
1999 break;
2000 }
2001
2002 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002003 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002004
2005 return 0;
2006}
2007
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002008static void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002009{
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002010 switch (bp->link_vars.ieee_fc &
2011 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002012 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002013 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002014 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002015 break;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002016 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002017 bp->port.advertising |= (ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002018 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002019 break;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002020 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002021 bp->port.advertising |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002022 break;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002023 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002024 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002025 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002026 break;
2027 }
2028}
2029
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002030static void bnx2x_link_report(struct bnx2x *bp)
2031{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002032 if (bp->link_vars.link_up) {
2033 if (bp->state == BNX2X_STATE_OPEN)
2034 netif_carrier_on(bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002035 printk(KERN_INFO PFX "%s NIC Link is Up, ", bp->dev->name);
2036
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002037 printk("%d Mbps ", bp->link_vars.line_speed);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002038
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002039 if (bp->link_vars.duplex == DUPLEX_FULL)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002040 printk("full duplex");
2041 else
2042 printk("half duplex");
2043
David S. Millerc0700f92008-12-16 23:53:20 -08002044 if (bp->link_vars.flow_ctrl != BNX2X_FLOW_CTRL_NONE) {
2045 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002046 printk(", receive ");
David S. Millerc0700f92008-12-16 23:53:20 -08002047 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002048 printk("& transmit ");
2049 } else {
2050 printk(", transmit ");
2051 }
2052 printk("flow control ON");
2053 }
2054 printk("\n");
2055
2056 } else { /* link_down */
2057 netif_carrier_off(bp->dev);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002058 printk(KERN_ERR PFX "%s NIC Link is Down\n", bp->dev->name);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002059 }
2060}
2061
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002062static u8 bnx2x_initial_phy_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002063{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002064 if (!BP_NOMCP(bp)) {
2065 u8 rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002066
Eilon Greenstein19680c42008-08-13 15:47:33 -07002067 /* Initialize link parameters structure variables */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002068 /* It is recommended to turn off RX FC for jumbo frames
2069 for better performance */
2070 if (IS_E1HMF(bp))
David S. Millerc0700f92008-12-16 23:53:20 -08002071 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002072 else if (bp->dev->mtu > 5000)
David S. Millerc0700f92008-12-16 23:53:20 -08002073 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002074 else
David S. Millerc0700f92008-12-16 23:53:20 -08002075 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002076
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002077 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002078 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002079 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002080
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002081 bnx2x_calc_fc_adv(bp);
2082
Eilon Greenstein19680c42008-08-13 15:47:33 -07002083 if (bp->link_vars.link_up)
2084 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002085
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002086
Eilon Greenstein19680c42008-08-13 15:47:33 -07002087 return rc;
2088 }
2089 BNX2X_ERR("Bootcode is missing -not initializing link\n");
2090 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002091}
2092
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002093static void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002094{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002095 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002096 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002097 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002098 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002099
Eilon Greenstein19680c42008-08-13 15:47:33 -07002100 bnx2x_calc_fc_adv(bp);
2101 } else
2102 BNX2X_ERR("Bootcode is missing -not setting link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002103}
2104
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002105static void bnx2x__link_reset(struct bnx2x *bp)
2106{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002107 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002108 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002109 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002110 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002111 } else
2112 BNX2X_ERR("Bootcode is missing -not resetting link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002113}
2114
2115static u8 bnx2x_link_test(struct bnx2x *bp)
2116{
2117 u8 rc;
2118
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002119 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002120 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002121 bnx2x_release_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002122
2123 return rc;
2124}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002125
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002126static void bnx2x_init_port_minmax(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002127{
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002128 u32 r_param = bp->link_vars.line_speed / 8;
2129 u32 fair_periodic_timeout_usec;
2130 u32 t_fair;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002131
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002132 memset(&(bp->cmng.rs_vars), 0,
2133 sizeof(struct rate_shaping_vars_per_port));
2134 memset(&(bp->cmng.fair_vars), 0, sizeof(struct fairness_vars_per_port));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002135
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002136 /* 100 usec in SDM ticks = 25 since each tick is 4 usec */
2137 bp->cmng.rs_vars.rs_periodic_timeout = RS_PERIODIC_TIMEOUT_USEC / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002138
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002139 /* this is the threshold below which no timer arming will occur
2140 1.25 coefficient is for the threshold to be a little bigger
2141 than the real time, to compensate for timer in-accuracy */
2142 bp->cmng.rs_vars.rs_threshold =
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002143 (RS_PERIODIC_TIMEOUT_USEC * r_param * 5) / 4;
2144
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002145 /* resolution of fairness timer */
2146 fair_periodic_timeout_usec = QM_ARB_BYTES / r_param;
2147 /* for 10G it is 1000usec. for 1G it is 10000usec. */
2148 t_fair = T_FAIR_COEF / bp->link_vars.line_speed;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002149
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002150 /* this is the threshold below which we won't arm the timer anymore */
2151 bp->cmng.fair_vars.fair_threshold = QM_ARB_BYTES;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002152
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002153 /* we multiply by 1e3/8 to get bytes/msec.
2154 We don't want the credits to pass a credit
2155 of the t_fair*FAIR_MEM (algorithm resolution) */
2156 bp->cmng.fair_vars.upper_bound = r_param * t_fair * FAIR_MEM;
2157 /* since each tick is 4 usec */
2158 bp->cmng.fair_vars.fairness_timeout = fair_periodic_timeout_usec / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002159}
2160
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002161static void bnx2x_init_vn_minmax(struct bnx2x *bp, int func)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002162{
2163 struct rate_shaping_vars_per_vn m_rs_vn;
2164 struct fairness_vars_per_vn m_fair_vn;
2165 u32 vn_cfg = SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
2166 u16 vn_min_rate, vn_max_rate;
2167 int i;
2168
2169 /* If function is hidden - set min and max to zeroes */
2170 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE) {
2171 vn_min_rate = 0;
2172 vn_max_rate = 0;
2173
2174 } else {
2175 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2176 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002177 /* If fairness is enabled (not all min rates are zeroes) and
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002178 if current min rate is zero - set it to 1.
Eilon Greenstein33471622008-08-13 15:59:08 -07002179 This is a requirement of the algorithm. */
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002180 if (bp->vn_weight_sum && (vn_min_rate == 0))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002181 vn_min_rate = DEF_MIN_RATE;
2182 vn_max_rate = ((vn_cfg & FUNC_MF_CFG_MAX_BW_MASK) >>
2183 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
2184 }
2185
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002186 DP(NETIF_MSG_IFUP,
2187 "func %d: vn_min_rate=%d vn_max_rate=%d vn_weight_sum=%d\n",
2188 func, vn_min_rate, vn_max_rate, bp->vn_weight_sum);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002189
2190 memset(&m_rs_vn, 0, sizeof(struct rate_shaping_vars_per_vn));
2191 memset(&m_fair_vn, 0, sizeof(struct fairness_vars_per_vn));
2192
2193 /* global vn counter - maximal Mbps for this vn */
2194 m_rs_vn.vn_counter.rate = vn_max_rate;
2195
2196 /* quota - number of bytes transmitted in this period */
2197 m_rs_vn.vn_counter.quota =
2198 (vn_max_rate * RS_PERIODIC_TIMEOUT_USEC) / 8;
2199
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002200 if (bp->vn_weight_sum) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002201 /* credit for each period of the fairness algorithm:
2202 number of bytes in T_FAIR (the vn share the port rate).
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002203 vn_weight_sum should not be larger than 10000, thus
2204 T_FAIR_COEF / (8 * vn_weight_sum) will always be greater
2205 than zero */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002206 m_fair_vn.vn_credit_delta =
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002207 max((u32)(vn_min_rate * (T_FAIR_COEF /
2208 (8 * bp->vn_weight_sum))),
2209 (u32)(bp->cmng.fair_vars.fair_threshold * 2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002210 DP(NETIF_MSG_IFUP, "m_fair_vn.vn_credit_delta=%d\n",
2211 m_fair_vn.vn_credit_delta);
2212 }
2213
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002214 /* Store it to internal memory */
2215 for (i = 0; i < sizeof(struct rate_shaping_vars_per_vn)/4; i++)
2216 REG_WR(bp, BAR_XSTRORM_INTMEM +
2217 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func) + i * 4,
2218 ((u32 *)(&m_rs_vn))[i]);
2219
2220 for (i = 0; i < sizeof(struct fairness_vars_per_vn)/4; i++)
2221 REG_WR(bp, BAR_XSTRORM_INTMEM +
2222 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func) + i * 4,
2223 ((u32 *)(&m_fair_vn))[i]);
2224}
2225
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002226
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002227/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002228static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002229{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002230 /* Make sure that we are synced with the current statistics */
2231 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2232
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002233 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002234
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002235 if (bp->link_vars.link_up) {
2236
Eilon Greenstein1c063282009-02-12 08:36:43 +00002237 /* dropless flow control */
2238 if (CHIP_IS_E1H(bp)) {
2239 int port = BP_PORT(bp);
2240 u32 pause_enabled = 0;
2241
2242 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2243 pause_enabled = 1;
2244
2245 REG_WR(bp, BAR_USTRORM_INTMEM +
2246 USTORM_PAUSE_ENABLED_OFFSET(port),
2247 pause_enabled);
2248 }
2249
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002250 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
2251 struct host_port_stats *pstats;
2252
2253 pstats = bnx2x_sp(bp, port_stats);
2254 /* reset old bmac stats */
2255 memset(&(pstats->mac_stx[0]), 0,
2256 sizeof(struct mac_stx));
2257 }
2258 if ((bp->state == BNX2X_STATE_OPEN) ||
2259 (bp->state == BNX2X_STATE_DISABLED))
2260 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2261 }
2262
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002263 /* indicate link status */
2264 bnx2x_link_report(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002265
2266 if (IS_E1HMF(bp)) {
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002267 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002268 int func;
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002269 int vn;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002270
2271 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2272 if (vn == BP_E1HVN(bp))
2273 continue;
2274
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002275 func = ((vn << 1) | port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002276
2277 /* Set the attention towards other drivers
2278 on the same port */
2279 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
2280 (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
2281 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002282
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002283 if (bp->link_vars.link_up) {
2284 int i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002285
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002286 /* Init rate shaping and fairness contexts */
2287 bnx2x_init_port_minmax(bp);
2288
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002289 for (vn = VN_0; vn < E1HVN_MAX; vn++)
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002290 bnx2x_init_vn_minmax(bp, 2*vn + port);
2291
2292 /* Store it to internal memory */
2293 for (i = 0;
2294 i < sizeof(struct cmng_struct_per_port) / 4; i++)
2295 REG_WR(bp, BAR_XSTRORM_INTMEM +
2296 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i*4,
2297 ((u32 *)(&bp->cmng))[i]);
2298 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002299 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002300}
2301
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002302static void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002303{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002304 if (bp->state != BNX2X_STATE_OPEN)
2305 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002306
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002307 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2308
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002309 if (bp->link_vars.link_up)
2310 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2311 else
2312 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2313
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002314 /* indicate link status */
2315 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002316}
2317
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002318static void bnx2x_pmf_update(struct bnx2x *bp)
2319{
2320 int port = BP_PORT(bp);
2321 u32 val;
2322
2323 bp->port.pmf = 1;
2324 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
2325
2326 /* enable nig attention */
2327 val = (0xff0f | (1 << (BP_E1HVN(bp) + 4)));
2328 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2329 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002330
2331 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002332}
2333
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002334/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002335
2336/* slow path */
2337
2338/*
2339 * General service functions
2340 */
2341
2342/* the slow path queue is odd since completions arrive on the fastpath ring */
2343static int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
2344 u32 data_hi, u32 data_lo, int common)
2345{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002346 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002347
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002348 DP(BNX2X_MSG_SP/*NETIF_MSG_TIMER*/,
2349 "SPQE (%x:%x) command %d hw_cid %x data (%x:%x) left %x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002350 (u32)U64_HI(bp->spq_mapping), (u32)(U64_LO(bp->spq_mapping) +
2351 (void *)bp->spq_prod_bd - (void *)bp->spq), command,
2352 HW_CID(bp, cid), data_hi, data_lo, bp->spq_left);
2353
2354#ifdef BNX2X_STOP_ON_ERROR
2355 if (unlikely(bp->panic))
2356 return -EIO;
2357#endif
2358
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002359 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002360
2361 if (!bp->spq_left) {
2362 BNX2X_ERR("BUG! SPQ ring full!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002363 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002364 bnx2x_panic();
2365 return -EBUSY;
2366 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08002367
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002368 /* CID needs port number to be encoded int it */
2369 bp->spq_prod_bd->hdr.conn_and_cmd_data =
2370 cpu_to_le32(((command << SPE_HDR_CMD_ID_SHIFT) |
2371 HW_CID(bp, cid)));
2372 bp->spq_prod_bd->hdr.type = cpu_to_le16(ETH_CONNECTION_TYPE);
2373 if (common)
2374 bp->spq_prod_bd->hdr.type |=
2375 cpu_to_le16((1 << SPE_HDR_COMMON_RAMROD_SHIFT));
2376
2377 bp->spq_prod_bd->data.mac_config_addr.hi = cpu_to_le32(data_hi);
2378 bp->spq_prod_bd->data.mac_config_addr.lo = cpu_to_le32(data_lo);
2379
2380 bp->spq_left--;
2381
2382 if (bp->spq_prod_bd == bp->spq_last_bd) {
2383 bp->spq_prod_bd = bp->spq;
2384 bp->spq_prod_idx = 0;
2385 DP(NETIF_MSG_TIMER, "end of spq\n");
2386
2387 } else {
2388 bp->spq_prod_bd++;
2389 bp->spq_prod_idx++;
2390 }
2391
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002392 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002393 bp->spq_prod_idx);
2394
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002395 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002396 return 0;
2397}
2398
2399/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002400static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002401{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002402 u32 i, j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002403 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002404
2405 might_sleep();
2406 i = 100;
2407 for (j = 0; j < i*10; j++) {
2408 val = (1UL << 31);
2409 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
2410 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
2411 if (val & (1L << 31))
2412 break;
2413
2414 msleep(5);
2415 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002416 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07002417 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002418 rc = -EBUSY;
2419 }
2420
2421 return rc;
2422}
2423
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002424/* release split MCP access lock register */
2425static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002426{
2427 u32 val = 0;
2428
2429 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
2430}
2431
2432static inline u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
2433{
2434 struct host_def_status_block *def_sb = bp->def_status_blk;
2435 u16 rc = 0;
2436
2437 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002438 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
2439 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
2440 rc |= 1;
2441 }
2442 if (bp->def_c_idx != def_sb->c_def_status_block.status_block_index) {
2443 bp->def_c_idx = def_sb->c_def_status_block.status_block_index;
2444 rc |= 2;
2445 }
2446 if (bp->def_u_idx != def_sb->u_def_status_block.status_block_index) {
2447 bp->def_u_idx = def_sb->u_def_status_block.status_block_index;
2448 rc |= 4;
2449 }
2450 if (bp->def_x_idx != def_sb->x_def_status_block.status_block_index) {
2451 bp->def_x_idx = def_sb->x_def_status_block.status_block_index;
2452 rc |= 8;
2453 }
2454 if (bp->def_t_idx != def_sb->t_def_status_block.status_block_index) {
2455 bp->def_t_idx = def_sb->t_def_status_block.status_block_index;
2456 rc |= 16;
2457 }
2458 return rc;
2459}
2460
2461/*
2462 * slow path service functions
2463 */
2464
2465static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
2466{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002467 int port = BP_PORT(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07002468 u32 hc_addr = (HC_REG_COMMAND_REG + port*32 +
2469 COMMAND_REG_ATTN_BITS_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002470 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
2471 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002472 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
2473 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002474 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00002475 u32 nig_mask = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002476
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002477 if (bp->attn_state & asserted)
2478 BNX2X_ERR("IGU ERROR\n");
2479
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002480 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
2481 aeu_mask = REG_RD(bp, aeu_addr);
2482
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002483 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002484 aeu_mask, asserted);
2485 aeu_mask &= ~(asserted & 0xff);
2486 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002487
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002488 REG_WR(bp, aeu_addr, aeu_mask);
2489 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002490
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002491 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002492 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002493 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002494
2495 if (asserted & ATTN_HARD_WIRED_MASK) {
2496 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002497
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002498 bnx2x_acquire_phy_lock(bp);
2499
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002500 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00002501 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002502 REG_WR(bp, nig_int_mask_addr, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002503
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002504 bnx2x_link_attn(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002505
2506 /* handle unicore attn? */
2507 }
2508 if (asserted & ATTN_SW_TIMER_4_FUNC)
2509 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
2510
2511 if (asserted & GPIO_2_FUNC)
2512 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
2513
2514 if (asserted & GPIO_3_FUNC)
2515 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
2516
2517 if (asserted & GPIO_4_FUNC)
2518 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
2519
2520 if (port == 0) {
2521 if (asserted & ATTN_GENERAL_ATTN_1) {
2522 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
2523 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
2524 }
2525 if (asserted & ATTN_GENERAL_ATTN_2) {
2526 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
2527 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
2528 }
2529 if (asserted & ATTN_GENERAL_ATTN_3) {
2530 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
2531 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
2532 }
2533 } else {
2534 if (asserted & ATTN_GENERAL_ATTN_4) {
2535 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
2536 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
2537 }
2538 if (asserted & ATTN_GENERAL_ATTN_5) {
2539 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
2540 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
2541 }
2542 if (asserted & ATTN_GENERAL_ATTN_6) {
2543 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
2544 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
2545 }
2546 }
2547
2548 } /* if hardwired */
2549
Eilon Greenstein5c862842008-08-13 15:51:48 -07002550 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
2551 asserted, hc_addr);
2552 REG_WR(bp, hc_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002553
2554 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002555 if (asserted & ATTN_NIG_FOR_FUNC) {
Eilon Greenstein87942b42009-02-12 08:36:49 +00002556 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002557 bnx2x_release_phy_lock(bp);
2558 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002559}
2560
2561static inline void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
2562{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002563 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002564 int reg_offset;
2565 u32 val;
2566
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002567 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
2568 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002569
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002570 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002571
2572 val = REG_RD(bp, reg_offset);
2573 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
2574 REG_WR(bp, reg_offset, val);
2575
2576 BNX2X_ERR("SPIO5 hw attention\n");
2577
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00002578 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
2579 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002580 /* Fan failure attention */
2581
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002582 /* The PHY reset is controlled by GPIO 1 */
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002583 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002584 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
2585 /* Low power mode is controlled by GPIO 2 */
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002586 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002587 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002588 /* mark the failure */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002589 bp->link_params.ext_phy_config &=
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002590 ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002591 bp->link_params.ext_phy_config |=
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002592 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
2593 SHMEM_WR(bp,
2594 dev_info.port_hw_config[port].
2595 external_phy_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002596 bp->link_params.ext_phy_config);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002597 /* log the failure */
2598 printk(KERN_ERR PFX "Fan Failure on Network"
2599 " Controller %s has caused the driver to"
2600 " shutdown the card to prevent permanent"
2601 " damage. Please contact Dell Support for"
2602 " assistance\n", bp->dev->name);
2603 break;
2604
2605 default:
2606 break;
2607 }
2608 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002609
Eilon Greenstein589abe32009-02-12 08:36:55 +00002610 if (attn & (AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 |
2611 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1)) {
2612 bnx2x_acquire_phy_lock(bp);
2613 bnx2x_handle_module_detect_int(&bp->link_params);
2614 bnx2x_release_phy_lock(bp);
2615 }
2616
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002617 if (attn & HW_INTERRUT_ASSERT_SET_0) {
2618
2619 val = REG_RD(bp, reg_offset);
2620 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
2621 REG_WR(bp, reg_offset, val);
2622
2623 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
2624 (attn & HW_INTERRUT_ASSERT_SET_0));
2625 bnx2x_panic();
2626 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002627}
2628
2629static inline void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
2630{
2631 u32 val;
2632
2633 if (attn & BNX2X_DOORQ_ASSERT) {
2634
2635 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
2636 BNX2X_ERR("DB hw attention 0x%x\n", val);
2637 /* DORQ discard attention */
2638 if (val & 0x2)
2639 BNX2X_ERR("FATAL error from DORQ\n");
2640 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002641
2642 if (attn & HW_INTERRUT_ASSERT_SET_1) {
2643
2644 int port = BP_PORT(bp);
2645 int reg_offset;
2646
2647 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
2648 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
2649
2650 val = REG_RD(bp, reg_offset);
2651 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
2652 REG_WR(bp, reg_offset, val);
2653
2654 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
2655 (attn & HW_INTERRUT_ASSERT_SET_1));
2656 bnx2x_panic();
2657 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002658}
2659
2660static inline void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
2661{
2662 u32 val;
2663
2664 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
2665
2666 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
2667 BNX2X_ERR("CFC hw attention 0x%x\n", val);
2668 /* CFC error attention */
2669 if (val & 0x2)
2670 BNX2X_ERR("FATAL error from CFC\n");
2671 }
2672
2673 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
2674
2675 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
2676 BNX2X_ERR("PXP hw attention 0x%x\n", val);
2677 /* RQ_USDMDP_FIFO_OVERFLOW */
2678 if (val & 0x18000)
2679 BNX2X_ERR("FATAL error from PXP\n");
2680 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002681
2682 if (attn & HW_INTERRUT_ASSERT_SET_2) {
2683
2684 int port = BP_PORT(bp);
2685 int reg_offset;
2686
2687 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
2688 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
2689
2690 val = REG_RD(bp, reg_offset);
2691 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
2692 REG_WR(bp, reg_offset, val);
2693
2694 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
2695 (attn & HW_INTERRUT_ASSERT_SET_2));
2696 bnx2x_panic();
2697 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002698}
2699
2700static inline void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
2701{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002702 u32 val;
2703
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002704 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
2705
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002706 if (attn & BNX2X_PMF_LINK_ASSERT) {
2707 int func = BP_FUNC(bp);
2708
2709 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
2710 bnx2x__link_status_update(bp);
2711 if (SHMEM_RD(bp, func_mb[func].drv_status) &
2712 DRV_STATUS_PMF)
2713 bnx2x_pmf_update(bp);
2714
2715 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002716
2717 BNX2X_ERR("MC assert!\n");
2718 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
2719 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
2720 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
2721 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
2722 bnx2x_panic();
2723
2724 } else if (attn & BNX2X_MCP_ASSERT) {
2725
2726 BNX2X_ERR("MCP assert!\n");
2727 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002728 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002729
2730 } else
2731 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
2732 }
2733
2734 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002735 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
2736 if (attn & BNX2X_GRC_TIMEOUT) {
2737 val = CHIP_IS_E1H(bp) ?
2738 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN) : 0;
2739 BNX2X_ERR("GRC time-out 0x%08x\n", val);
2740 }
2741 if (attn & BNX2X_GRC_RSV) {
2742 val = CHIP_IS_E1H(bp) ?
2743 REG_RD(bp, MISC_REG_GRC_RSV_ATTN) : 0;
2744 BNX2X_ERR("GRC reserved 0x%08x\n", val);
2745 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002746 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002747 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002748}
2749
2750static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
2751{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002752 struct attn_route attn;
2753 struct attn_route group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002754 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002755 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002756 u32 reg_addr;
2757 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002758 u32 aeu_mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002759
2760 /* need to take HW lock because MCP or other port might also
2761 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002762 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002763
2764 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
2765 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
2766 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
2767 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002768 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x\n",
2769 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002770
2771 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
2772 if (deasserted & (1 << index)) {
2773 group_mask = bp->attn_group[index];
2774
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002775 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x\n",
2776 index, group_mask.sig[0], group_mask.sig[1],
2777 group_mask.sig[2], group_mask.sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002778
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002779 bnx2x_attn_int_deasserted3(bp,
2780 attn.sig[3] & group_mask.sig[3]);
2781 bnx2x_attn_int_deasserted1(bp,
2782 attn.sig[1] & group_mask.sig[1]);
2783 bnx2x_attn_int_deasserted2(bp,
2784 attn.sig[2] & group_mask.sig[2]);
2785 bnx2x_attn_int_deasserted0(bp,
2786 attn.sig[0] & group_mask.sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002787
2788 if ((attn.sig[0] & group_mask.sig[0] &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002789 HW_PRTY_ASSERT_SET_0) ||
2790 (attn.sig[1] & group_mask.sig[1] &
2791 HW_PRTY_ASSERT_SET_1) ||
2792 (attn.sig[2] & group_mask.sig[2] &
2793 HW_PRTY_ASSERT_SET_2))
Eilon Greenstein6378c022008-08-13 15:59:25 -07002794 BNX2X_ERR("FATAL HW block parity attention\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002795 }
2796 }
2797
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002798 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002799
Eilon Greenstein5c862842008-08-13 15:51:48 -07002800 reg_addr = (HC_REG_COMMAND_REG + port*32 + COMMAND_REG_ATTN_BITS_CLR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002801
2802 val = ~deasserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002803 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
2804 val, reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07002805 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002806
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002807 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002808 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002809
2810 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
2811 MISC_REG_AEU_MASK_ATTN_FUNC_0;
2812
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002813 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
2814 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002815
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002816 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
2817 aeu_mask, deasserted);
2818 aeu_mask |= (deasserted & 0xff);
2819 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
2820
2821 REG_WR(bp, reg_addr, aeu_mask);
2822 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002823
2824 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
2825 bp->attn_state &= ~deasserted;
2826 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
2827}
2828
2829static void bnx2x_attn_int(struct bnx2x *bp)
2830{
2831 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08002832 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
2833 attn_bits);
2834 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
2835 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002836 u32 attn_state = bp->attn_state;
2837
2838 /* look for changed bits */
2839 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
2840 u32 deasserted = ~attn_bits & attn_ack & attn_state;
2841
2842 DP(NETIF_MSG_HW,
2843 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
2844 attn_bits, attn_ack, asserted, deasserted);
2845
2846 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002847 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002848
2849 /* handle bits that were raised */
2850 if (asserted)
2851 bnx2x_attn_int_asserted(bp, asserted);
2852
2853 if (deasserted)
2854 bnx2x_attn_int_deasserted(bp, deasserted);
2855}
2856
2857static void bnx2x_sp_task(struct work_struct *work)
2858{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08002859 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002860 u16 status;
2861
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002862
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002863 /* Return here if interrupt is disabled */
2864 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07002865 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002866 return;
2867 }
2868
2869 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002870/* if (status == 0) */
2871/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002872
Eilon Greenstein3196a882008-08-13 15:58:49 -07002873 DP(NETIF_MSG_INTR, "got a slowpath interrupt (updated %x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002874
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002875 /* HW attentions */
2876 if (status & 0x1)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002877 bnx2x_attn_int(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002878
Eilon Greenstein68d59482009-01-14 21:27:36 -08002879 bnx2x_ack_sb(bp, DEF_SB_ID, ATTENTION_ID, le16_to_cpu(bp->def_att_idx),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002880 IGU_INT_NOP, 1);
2881 bnx2x_ack_sb(bp, DEF_SB_ID, USTORM_ID, le16_to_cpu(bp->def_u_idx),
2882 IGU_INT_NOP, 1);
2883 bnx2x_ack_sb(bp, DEF_SB_ID, CSTORM_ID, le16_to_cpu(bp->def_c_idx),
2884 IGU_INT_NOP, 1);
2885 bnx2x_ack_sb(bp, DEF_SB_ID, XSTORM_ID, le16_to_cpu(bp->def_x_idx),
2886 IGU_INT_NOP, 1);
2887 bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, le16_to_cpu(bp->def_t_idx),
2888 IGU_INT_ENABLE, 1);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002889
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002890}
2891
2892static irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
2893{
2894 struct net_device *dev = dev_instance;
2895 struct bnx2x *bp = netdev_priv(dev);
2896
2897 /* Return here if interrupt is disabled */
2898 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07002899 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002900 return IRQ_HANDLED;
2901 }
2902
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002903 bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, 0, IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002904
2905#ifdef BNX2X_STOP_ON_ERROR
2906 if (unlikely(bp->panic))
2907 return IRQ_HANDLED;
2908#endif
2909
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08002910 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002911
2912 return IRQ_HANDLED;
2913}
2914
2915/* end of slow path */
2916
2917/* Statistics */
2918
2919/****************************************************************************
2920* Macros
2921****************************************************************************/
2922
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002923/* sum[hi:lo] += add[hi:lo] */
2924#define ADD_64(s_hi, a_hi, s_lo, a_lo) \
2925 do { \
2926 s_lo += a_lo; \
Eilon Greensteinf5ba6772009-01-14 21:29:18 -08002927 s_hi += a_hi + ((s_lo < a_lo) ? 1 : 0); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002928 } while (0)
2929
2930/* difference = minuend - subtrahend */
2931#define DIFF_64(d_hi, m_hi, s_hi, d_lo, m_lo, s_lo) \
2932 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002933 if (m_lo < s_lo) { \
2934 /* underflow */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002935 d_hi = m_hi - s_hi; \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002936 if (d_hi > 0) { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07002937 /* we can 'loan' 1 */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002938 d_hi--; \
2939 d_lo = m_lo + (UINT_MAX - s_lo) + 1; \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002940 } else { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07002941 /* m_hi <= s_hi */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002942 d_hi = 0; \
2943 d_lo = 0; \
2944 } \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002945 } else { \
2946 /* m_lo >= s_lo */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002947 if (m_hi < s_hi) { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002948 d_hi = 0; \
2949 d_lo = 0; \
2950 } else { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07002951 /* m_hi >= s_hi */ \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002952 d_hi = m_hi - s_hi; \
2953 d_lo = m_lo - s_lo; \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002954 } \
2955 } \
2956 } while (0)
2957
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002958#define UPDATE_STAT64(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002959 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002960 DIFF_64(diff.hi, new->s##_hi, pstats->mac_stx[0].t##_hi, \
2961 diff.lo, new->s##_lo, pstats->mac_stx[0].t##_lo); \
2962 pstats->mac_stx[0].t##_hi = new->s##_hi; \
2963 pstats->mac_stx[0].t##_lo = new->s##_lo; \
2964 ADD_64(pstats->mac_stx[1].t##_hi, diff.hi, \
2965 pstats->mac_stx[1].t##_lo, diff.lo); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002966 } while (0)
2967
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002968#define UPDATE_STAT64_NIG(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002969 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002970 DIFF_64(diff.hi, new->s##_hi, old->s##_hi, \
2971 diff.lo, new->s##_lo, old->s##_lo); \
2972 ADD_64(estats->t##_hi, diff.hi, \
2973 estats->t##_lo, diff.lo); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002974 } while (0)
2975
2976/* sum[hi:lo] += add */
2977#define ADD_EXTEND_64(s_hi, s_lo, a) \
2978 do { \
2979 s_lo += a; \
2980 s_hi += (s_lo < a) ? 1 : 0; \
2981 } while (0)
2982
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002983#define UPDATE_EXTEND_STAT(s) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002984 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002985 ADD_EXTEND_64(pstats->mac_stx[1].s##_hi, \
2986 pstats->mac_stx[1].s##_lo, \
2987 new->s); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002988 } while (0)
2989
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002990#define UPDATE_EXTEND_TSTAT(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002991 do { \
2992 diff = le32_to_cpu(tclient->s) - old_tclient->s; \
2993 old_tclient->s = le32_to_cpu(tclient->s); \
Eilon Greensteinde832a52009-02-12 08:36:33 +00002994 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
2995 } while (0)
2996
2997#define UPDATE_EXTEND_USTAT(s, t) \
2998 do { \
2999 diff = le32_to_cpu(uclient->s) - le32_to_cpu(old_uclient->s); \
3000 old_uclient->s = uclient->s; \
3001 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003002 } while (0)
3003
3004#define UPDATE_EXTEND_XSTAT(s, t) \
3005 do { \
3006 diff = le32_to_cpu(xclient->s) - old_xclient->s; \
3007 old_xclient->s = le32_to_cpu(xclient->s); \
Eilon Greensteinde832a52009-02-12 08:36:33 +00003008 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
3009 } while (0)
3010
3011/* minuend -= subtrahend */
3012#define SUB_64(m_hi, s_hi, m_lo, s_lo) \
3013 do { \
3014 DIFF_64(m_hi, m_hi, s_hi, m_lo, m_lo, s_lo); \
3015 } while (0)
3016
3017/* minuend[hi:lo] -= subtrahend */
3018#define SUB_EXTEND_64(m_hi, m_lo, s) \
3019 do { \
3020 SUB_64(m_hi, 0, m_lo, s); \
3021 } while (0)
3022
3023#define SUB_EXTEND_USTAT(s, t) \
3024 do { \
3025 diff = le32_to_cpu(uclient->s) - le32_to_cpu(old_uclient->s); \
3026 SUB_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003027 } while (0)
3028
3029/*
3030 * General service functions
3031 */
3032
3033static inline long bnx2x_hilo(u32 *hiref)
3034{
3035 u32 lo = *(hiref + 1);
3036#if (BITS_PER_LONG == 64)
3037 u32 hi = *hiref;
3038
3039 return HILO_U64(hi, lo);
3040#else
3041 return lo;
3042#endif
3043}
3044
3045/*
3046 * Init service functions
3047 */
3048
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003049static void bnx2x_storm_stats_post(struct bnx2x *bp)
3050{
3051 if (!bp->stats_pending) {
3052 struct eth_query_ramrod_data ramrod_data = {0};
Eilon Greensteinde832a52009-02-12 08:36:33 +00003053 int i, rc;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003054
3055 ramrod_data.drv_counter = bp->stats_counter++;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003056 ramrod_data.collect_port = bp->port.pmf ? 1 : 0;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003057 for_each_queue(bp, i)
3058 ramrod_data.ctr_id_vector |= (1 << bp->fp[i].cl_id);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003059
3060 rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_STAT_QUERY, 0,
3061 ((u32 *)&ramrod_data)[1],
3062 ((u32 *)&ramrod_data)[0], 0);
3063 if (rc == 0) {
3064 /* stats ramrod has it's own slot on the spq */
3065 bp->spq_left++;
3066 bp->stats_pending = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003067 }
3068 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003069}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003070
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003071static void bnx2x_stats_init(struct bnx2x *bp)
3072{
3073 int port = BP_PORT(bp);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003074 int i;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003075
Eilon Greensteinde832a52009-02-12 08:36:33 +00003076 bp->stats_pending = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003077 bp->executer_idx = 0;
3078 bp->stats_counter = 0;
3079
3080 /* port stats */
3081 if (!BP_NOMCP(bp))
3082 bp->port.port_stx = SHMEM_RD(bp, port_mb[port].port_stx);
3083 else
3084 bp->port.port_stx = 0;
3085 DP(BNX2X_MSG_STATS, "port_stx 0x%x\n", bp->port.port_stx);
3086
3087 memset(&(bp->port.old_nig_stats), 0, sizeof(struct nig_stats));
3088 bp->port.old_nig_stats.brb_discard =
3089 REG_RD(bp, NIG_REG_STAT0_BRB_DISCARD + port*0x38);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003090 bp->port.old_nig_stats.brb_truncate =
3091 REG_RD(bp, NIG_REG_STAT0_BRB_TRUNCATE + port*0x38);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003092 REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT0 + port*0x50,
3093 &(bp->port.old_nig_stats.egress_mac_pkt0_lo), 2);
3094 REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT1 + port*0x50,
3095 &(bp->port.old_nig_stats.egress_mac_pkt1_lo), 2);
3096
3097 /* function stats */
Eilon Greensteinde832a52009-02-12 08:36:33 +00003098 for_each_queue(bp, i) {
3099 struct bnx2x_fastpath *fp = &bp->fp[i];
3100
3101 memset(&fp->old_tclient, 0,
3102 sizeof(struct tstorm_per_client_stats));
3103 memset(&fp->old_uclient, 0,
3104 sizeof(struct ustorm_per_client_stats));
3105 memset(&fp->old_xclient, 0,
3106 sizeof(struct xstorm_per_client_stats));
3107 memset(&fp->eth_q_stats, 0, sizeof(struct bnx2x_eth_q_stats));
3108 }
3109
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003110 memset(&bp->dev->stats, 0, sizeof(struct net_device_stats));
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003111 memset(&bp->eth_stats, 0, sizeof(struct bnx2x_eth_stats));
3112
3113 bp->stats_state = STATS_STATE_DISABLED;
3114 if (IS_E1HMF(bp) && bp->port.pmf && bp->port.port_stx)
3115 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
3116}
3117
3118static void bnx2x_hw_stats_post(struct bnx2x *bp)
3119{
3120 struct dmae_command *dmae = &bp->stats_dmae;
3121 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3122
3123 *stats_comp = DMAE_COMP_VAL;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003124 if (CHIP_REV_IS_SLOW(bp))
3125 return;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003126
3127 /* loader */
3128 if (bp->executer_idx) {
3129 int loader_idx = PMF_DMAE_C(bp);
3130
3131 memset(dmae, 0, sizeof(struct dmae_command));
3132
3133 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3134 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3135 DMAE_CMD_DST_RESET |
3136#ifdef __BIG_ENDIAN
3137 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3138#else
3139 DMAE_CMD_ENDIANITY_DW_SWAP |
3140#endif
3141 (BP_PORT(bp) ? DMAE_CMD_PORT_1 :
3142 DMAE_CMD_PORT_0) |
3143 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3144 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, dmae[0]));
3145 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, dmae[0]));
3146 dmae->dst_addr_lo = (DMAE_REG_CMD_MEM +
3147 sizeof(struct dmae_command) *
3148 (loader_idx + 1)) >> 2;
3149 dmae->dst_addr_hi = 0;
3150 dmae->len = sizeof(struct dmae_command) >> 2;
3151 if (CHIP_IS_E1(bp))
3152 dmae->len--;
3153 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx + 1] >> 2;
3154 dmae->comp_addr_hi = 0;
3155 dmae->comp_val = 1;
3156
3157 *stats_comp = 0;
3158 bnx2x_post_dmae(bp, dmae, loader_idx);
3159
3160 } else if (bp->func_stx) {
3161 *stats_comp = 0;
3162 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
3163 }
3164}
3165
3166static int bnx2x_stats_comp(struct bnx2x *bp)
3167{
3168 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3169 int cnt = 10;
3170
3171 might_sleep();
3172 while (*stats_comp != DMAE_COMP_VAL) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003173 if (!cnt) {
3174 BNX2X_ERR("timeout waiting for stats finished\n");
3175 break;
3176 }
3177 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -07003178 msleep(1);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003179 }
3180 return 1;
3181}
3182
3183/*
3184 * Statistics service functions
3185 */
3186
3187static void bnx2x_stats_pmf_update(struct bnx2x *bp)
3188{
3189 struct dmae_command *dmae;
3190 u32 opcode;
3191 int loader_idx = PMF_DMAE_C(bp);
3192 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3193
3194 /* sanity */
3195 if (!IS_E1HMF(bp) || !bp->port.pmf || !bp->port.port_stx) {
3196 BNX2X_ERR("BUG!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003197 return;
3198 }
3199
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003200 bp->executer_idx = 0;
3201
3202 opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3203 DMAE_CMD_C_ENABLE |
3204 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3205#ifdef __BIG_ENDIAN
3206 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3207#else
3208 DMAE_CMD_ENDIANITY_DW_SWAP |
3209#endif
3210 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3211 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3212
3213 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3214 dmae->opcode = (opcode | DMAE_CMD_C_DST_GRC);
3215 dmae->src_addr_lo = bp->port.port_stx >> 2;
3216 dmae->src_addr_hi = 0;
3217 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3218 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3219 dmae->len = DMAE_LEN32_RD_MAX;
3220 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3221 dmae->comp_addr_hi = 0;
3222 dmae->comp_val = 1;
3223
3224 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3225 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
3226 dmae->src_addr_lo = (bp->port.port_stx >> 2) + DMAE_LEN32_RD_MAX;
3227 dmae->src_addr_hi = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003228 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats) +
3229 DMAE_LEN32_RD_MAX * 4);
3230 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats) +
3231 DMAE_LEN32_RD_MAX * 4);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003232 dmae->len = (sizeof(struct host_port_stats) >> 2) - DMAE_LEN32_RD_MAX;
3233 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3234 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3235 dmae->comp_val = DMAE_COMP_VAL;
3236
3237 *stats_comp = 0;
3238 bnx2x_hw_stats_post(bp);
3239 bnx2x_stats_comp(bp);
3240}
3241
3242static void bnx2x_port_stats_init(struct bnx2x *bp)
3243{
3244 struct dmae_command *dmae;
3245 int port = BP_PORT(bp);
3246 int vn = BP_E1HVN(bp);
3247 u32 opcode;
3248 int loader_idx = PMF_DMAE_C(bp);
3249 u32 mac_addr;
3250 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3251
3252 /* sanity */
3253 if (!bp->link_vars.link_up || !bp->port.pmf) {
3254 BNX2X_ERR("BUG!\n");
3255 return;
3256 }
3257
3258 bp->executer_idx = 0;
3259
3260 /* MCP */
3261 opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3262 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3263 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3264#ifdef __BIG_ENDIAN
3265 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3266#else
3267 DMAE_CMD_ENDIANITY_DW_SWAP |
3268#endif
3269 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3270 (vn << DMAE_CMD_E1HVN_SHIFT));
3271
3272 if (bp->port.port_stx) {
3273
3274 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3275 dmae->opcode = opcode;
3276 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3277 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3278 dmae->dst_addr_lo = bp->port.port_stx >> 2;
3279 dmae->dst_addr_hi = 0;
3280 dmae->len = sizeof(struct host_port_stats) >> 2;
3281 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3282 dmae->comp_addr_hi = 0;
3283 dmae->comp_val = 1;
3284 }
3285
3286 if (bp->func_stx) {
3287
3288 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3289 dmae->opcode = opcode;
3290 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
3291 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
3292 dmae->dst_addr_lo = bp->func_stx >> 2;
3293 dmae->dst_addr_hi = 0;
3294 dmae->len = sizeof(struct host_func_stats) >> 2;
3295 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3296 dmae->comp_addr_hi = 0;
3297 dmae->comp_val = 1;
3298 }
3299
3300 /* MAC */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003301 opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3302 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3303 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3304#ifdef __BIG_ENDIAN
3305 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3306#else
3307 DMAE_CMD_ENDIANITY_DW_SWAP |
3308#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003309 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3310 (vn << DMAE_CMD_E1HVN_SHIFT));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003311
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003312 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003313
3314 mac_addr = (port ? NIG_REG_INGRESS_BMAC1_MEM :
3315 NIG_REG_INGRESS_BMAC0_MEM);
3316
3317 /* BIGMAC_REGISTER_TX_STAT_GTPKT ..
3318 BIGMAC_REGISTER_TX_STAT_GTBYT */
3319 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3320 dmae->opcode = opcode;
3321 dmae->src_addr_lo = (mac_addr +
3322 BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2;
3323 dmae->src_addr_hi = 0;
3324 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats));
3325 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats));
3326 dmae->len = (8 + BIGMAC_REGISTER_TX_STAT_GTBYT -
3327 BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2;
3328 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3329 dmae->comp_addr_hi = 0;
3330 dmae->comp_val = 1;
3331
3332 /* BIGMAC_REGISTER_RX_STAT_GR64 ..
3333 BIGMAC_REGISTER_RX_STAT_GRIPJ */
3334 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3335 dmae->opcode = opcode;
3336 dmae->src_addr_lo = (mac_addr +
3337 BIGMAC_REGISTER_RX_STAT_GR64) >> 2;
3338 dmae->src_addr_hi = 0;
3339 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003340 offsetof(struct bmac_stats, rx_stat_gr64_lo));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003341 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003342 offsetof(struct bmac_stats, rx_stat_gr64_lo));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003343 dmae->len = (8 + BIGMAC_REGISTER_RX_STAT_GRIPJ -
3344 BIGMAC_REGISTER_RX_STAT_GR64) >> 2;
3345 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3346 dmae->comp_addr_hi = 0;
3347 dmae->comp_val = 1;
3348
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003349 } else if (bp->link_vars.mac_type == MAC_TYPE_EMAC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003350
3351 mac_addr = (port ? GRCBASE_EMAC1 : GRCBASE_EMAC0);
3352
3353 /* EMAC_REG_EMAC_RX_STAT_AC (EMAC_REG_EMAC_RX_STAT_AC_COUNT)*/
3354 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3355 dmae->opcode = opcode;
3356 dmae->src_addr_lo = (mac_addr +
3357 EMAC_REG_EMAC_RX_STAT_AC) >> 2;
3358 dmae->src_addr_hi = 0;
3359 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats));
3360 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats));
3361 dmae->len = EMAC_REG_EMAC_RX_STAT_AC_COUNT;
3362 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3363 dmae->comp_addr_hi = 0;
3364 dmae->comp_val = 1;
3365
3366 /* EMAC_REG_EMAC_RX_STAT_AC_28 */
3367 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3368 dmae->opcode = opcode;
3369 dmae->src_addr_lo = (mac_addr +
3370 EMAC_REG_EMAC_RX_STAT_AC_28) >> 2;
3371 dmae->src_addr_hi = 0;
3372 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003373 offsetof(struct emac_stats, rx_stat_falsecarriererrors));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003374 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003375 offsetof(struct emac_stats, rx_stat_falsecarriererrors));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003376 dmae->len = 1;
3377 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3378 dmae->comp_addr_hi = 0;
3379 dmae->comp_val = 1;
3380
3381 /* EMAC_REG_EMAC_TX_STAT_AC (EMAC_REG_EMAC_TX_STAT_AC_COUNT)*/
3382 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3383 dmae->opcode = opcode;
3384 dmae->src_addr_lo = (mac_addr +
3385 EMAC_REG_EMAC_TX_STAT_AC) >> 2;
3386 dmae->src_addr_hi = 0;
3387 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003388 offsetof(struct emac_stats, tx_stat_ifhcoutoctets));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003389 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003390 offsetof(struct emac_stats, tx_stat_ifhcoutoctets));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003391 dmae->len = EMAC_REG_EMAC_TX_STAT_AC_COUNT;
3392 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3393 dmae->comp_addr_hi = 0;
3394 dmae->comp_val = 1;
3395 }
3396
3397 /* NIG */
3398 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003399 dmae->opcode = opcode;
3400 dmae->src_addr_lo = (port ? NIG_REG_STAT1_BRB_DISCARD :
3401 NIG_REG_STAT0_BRB_DISCARD) >> 2;
3402 dmae->src_addr_hi = 0;
3403 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats));
3404 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats));
3405 dmae->len = (sizeof(struct nig_stats) - 4*sizeof(u32)) >> 2;
3406 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3407 dmae->comp_addr_hi = 0;
3408 dmae->comp_val = 1;
3409
3410 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3411 dmae->opcode = opcode;
3412 dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT0 :
3413 NIG_REG_STAT0_EGRESS_MAC_PKT0) >> 2;
3414 dmae->src_addr_hi = 0;
3415 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) +
3416 offsetof(struct nig_stats, egress_mac_pkt0_lo));
3417 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) +
3418 offsetof(struct nig_stats, egress_mac_pkt0_lo));
3419 dmae->len = (2*sizeof(u32)) >> 2;
3420 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3421 dmae->comp_addr_hi = 0;
3422 dmae->comp_val = 1;
3423
3424 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003425 dmae->opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3426 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
3427 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3428#ifdef __BIG_ENDIAN
3429 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3430#else
3431 DMAE_CMD_ENDIANITY_DW_SWAP |
3432#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003433 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3434 (vn << DMAE_CMD_E1HVN_SHIFT));
3435 dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT1 :
3436 NIG_REG_STAT0_EGRESS_MAC_PKT1) >> 2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003437 dmae->src_addr_hi = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003438 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) +
3439 offsetof(struct nig_stats, egress_mac_pkt1_lo));
3440 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) +
3441 offsetof(struct nig_stats, egress_mac_pkt1_lo));
3442 dmae->len = (2*sizeof(u32)) >> 2;
3443 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3444 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3445 dmae->comp_val = DMAE_COMP_VAL;
3446
3447 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003448}
3449
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003450static void bnx2x_func_stats_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003451{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003452 struct dmae_command *dmae = &bp->stats_dmae;
3453 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003454
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003455 /* sanity */
3456 if (!bp->func_stx) {
3457 BNX2X_ERR("BUG!\n");
3458 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003459 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003460
3461 bp->executer_idx = 0;
3462 memset(dmae, 0, sizeof(struct dmae_command));
3463
3464 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3465 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
3466 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3467#ifdef __BIG_ENDIAN
3468 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3469#else
3470 DMAE_CMD_ENDIANITY_DW_SWAP |
3471#endif
3472 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3473 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3474 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
3475 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
3476 dmae->dst_addr_lo = bp->func_stx >> 2;
3477 dmae->dst_addr_hi = 0;
3478 dmae->len = sizeof(struct host_func_stats) >> 2;
3479 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3480 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3481 dmae->comp_val = DMAE_COMP_VAL;
3482
3483 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003484}
3485
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003486static void bnx2x_stats_start(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003487{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003488 if (bp->port.pmf)
3489 bnx2x_port_stats_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003490
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003491 else if (bp->func_stx)
3492 bnx2x_func_stats_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003493
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003494 bnx2x_hw_stats_post(bp);
3495 bnx2x_storm_stats_post(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003496}
3497
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003498static void bnx2x_stats_pmf_start(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003499{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003500 bnx2x_stats_comp(bp);
3501 bnx2x_stats_pmf_update(bp);
3502 bnx2x_stats_start(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003503}
3504
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003505static void bnx2x_stats_restart(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003506{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003507 bnx2x_stats_comp(bp);
3508 bnx2x_stats_start(bp);
3509}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003510
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003511static void bnx2x_bmac_stats_update(struct bnx2x *bp)
3512{
3513 struct bmac_stats *new = bnx2x_sp(bp, mac_stats.bmac_stats);
3514 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003515 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003516 struct regpair diff;
3517
3518 UPDATE_STAT64(rx_stat_grerb, rx_stat_ifhcinbadoctets);
3519 UPDATE_STAT64(rx_stat_grfcs, rx_stat_dot3statsfcserrors);
3520 UPDATE_STAT64(rx_stat_grund, rx_stat_etherstatsundersizepkts);
3521 UPDATE_STAT64(rx_stat_grovr, rx_stat_dot3statsframestoolong);
3522 UPDATE_STAT64(rx_stat_grfrg, rx_stat_etherstatsfragments);
3523 UPDATE_STAT64(rx_stat_grjbr, rx_stat_etherstatsjabbers);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003524 UPDATE_STAT64(rx_stat_grxcf, rx_stat_maccontrolframesreceived);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003525 UPDATE_STAT64(rx_stat_grxpf, rx_stat_xoffstateentered);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003526 UPDATE_STAT64(rx_stat_grxpf, rx_stat_bmac_xpf);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003527 UPDATE_STAT64(tx_stat_gtxpf, tx_stat_outxoffsent);
3528 UPDATE_STAT64(tx_stat_gtxpf, tx_stat_flowcontroldone);
3529 UPDATE_STAT64(tx_stat_gt64, tx_stat_etherstatspkts64octets);
3530 UPDATE_STAT64(tx_stat_gt127,
3531 tx_stat_etherstatspkts65octetsto127octets);
3532 UPDATE_STAT64(tx_stat_gt255,
3533 tx_stat_etherstatspkts128octetsto255octets);
3534 UPDATE_STAT64(tx_stat_gt511,
3535 tx_stat_etherstatspkts256octetsto511octets);
3536 UPDATE_STAT64(tx_stat_gt1023,
3537 tx_stat_etherstatspkts512octetsto1023octets);
3538 UPDATE_STAT64(tx_stat_gt1518,
3539 tx_stat_etherstatspkts1024octetsto1522octets);
3540 UPDATE_STAT64(tx_stat_gt2047, tx_stat_bmac_2047);
3541 UPDATE_STAT64(tx_stat_gt4095, tx_stat_bmac_4095);
3542 UPDATE_STAT64(tx_stat_gt9216, tx_stat_bmac_9216);
3543 UPDATE_STAT64(tx_stat_gt16383, tx_stat_bmac_16383);
3544 UPDATE_STAT64(tx_stat_gterr,
3545 tx_stat_dot3statsinternalmactransmiterrors);
3546 UPDATE_STAT64(tx_stat_gtufl, tx_stat_bmac_ufl);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003547
3548 estats->pause_frames_received_hi =
3549 pstats->mac_stx[1].rx_stat_bmac_xpf_hi;
3550 estats->pause_frames_received_lo =
3551 pstats->mac_stx[1].rx_stat_bmac_xpf_lo;
3552
3553 estats->pause_frames_sent_hi =
3554 pstats->mac_stx[1].tx_stat_outxoffsent_hi;
3555 estats->pause_frames_sent_lo =
3556 pstats->mac_stx[1].tx_stat_outxoffsent_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003557}
3558
3559static void bnx2x_emac_stats_update(struct bnx2x *bp)
3560{
3561 struct emac_stats *new = bnx2x_sp(bp, mac_stats.emac_stats);
3562 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003563 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003564
3565 UPDATE_EXTEND_STAT(rx_stat_ifhcinbadoctets);
3566 UPDATE_EXTEND_STAT(tx_stat_ifhcoutbadoctets);
3567 UPDATE_EXTEND_STAT(rx_stat_dot3statsfcserrors);
3568 UPDATE_EXTEND_STAT(rx_stat_dot3statsalignmenterrors);
3569 UPDATE_EXTEND_STAT(rx_stat_dot3statscarriersenseerrors);
3570 UPDATE_EXTEND_STAT(rx_stat_falsecarriererrors);
3571 UPDATE_EXTEND_STAT(rx_stat_etherstatsundersizepkts);
3572 UPDATE_EXTEND_STAT(rx_stat_dot3statsframestoolong);
3573 UPDATE_EXTEND_STAT(rx_stat_etherstatsfragments);
3574 UPDATE_EXTEND_STAT(rx_stat_etherstatsjabbers);
3575 UPDATE_EXTEND_STAT(rx_stat_maccontrolframesreceived);
3576 UPDATE_EXTEND_STAT(rx_stat_xoffstateentered);
3577 UPDATE_EXTEND_STAT(rx_stat_xonpauseframesreceived);
3578 UPDATE_EXTEND_STAT(rx_stat_xoffpauseframesreceived);
3579 UPDATE_EXTEND_STAT(tx_stat_outxonsent);
3580 UPDATE_EXTEND_STAT(tx_stat_outxoffsent);
3581 UPDATE_EXTEND_STAT(tx_stat_flowcontroldone);
3582 UPDATE_EXTEND_STAT(tx_stat_etherstatscollisions);
3583 UPDATE_EXTEND_STAT(tx_stat_dot3statssinglecollisionframes);
3584 UPDATE_EXTEND_STAT(tx_stat_dot3statsmultiplecollisionframes);
3585 UPDATE_EXTEND_STAT(tx_stat_dot3statsdeferredtransmissions);
3586 UPDATE_EXTEND_STAT(tx_stat_dot3statsexcessivecollisions);
3587 UPDATE_EXTEND_STAT(tx_stat_dot3statslatecollisions);
3588 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts64octets);
3589 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts65octetsto127octets);
3590 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts128octetsto255octets);
3591 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts256octetsto511octets);
3592 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts512octetsto1023octets);
3593 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts1024octetsto1522octets);
3594 UPDATE_EXTEND_STAT(tx_stat_etherstatspktsover1522octets);
3595 UPDATE_EXTEND_STAT(tx_stat_dot3statsinternalmactransmiterrors);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003596
3597 estats->pause_frames_received_hi =
3598 pstats->mac_stx[1].rx_stat_xonpauseframesreceived_hi;
3599 estats->pause_frames_received_lo =
3600 pstats->mac_stx[1].rx_stat_xonpauseframesreceived_lo;
3601 ADD_64(estats->pause_frames_received_hi,
3602 pstats->mac_stx[1].rx_stat_xoffpauseframesreceived_hi,
3603 estats->pause_frames_received_lo,
3604 pstats->mac_stx[1].rx_stat_xoffpauseframesreceived_lo);
3605
3606 estats->pause_frames_sent_hi =
3607 pstats->mac_stx[1].tx_stat_outxonsent_hi;
3608 estats->pause_frames_sent_lo =
3609 pstats->mac_stx[1].tx_stat_outxonsent_lo;
3610 ADD_64(estats->pause_frames_sent_hi,
3611 pstats->mac_stx[1].tx_stat_outxoffsent_hi,
3612 estats->pause_frames_sent_lo,
3613 pstats->mac_stx[1].tx_stat_outxoffsent_lo);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003614}
3615
3616static int bnx2x_hw_stats_update(struct bnx2x *bp)
3617{
3618 struct nig_stats *new = bnx2x_sp(bp, nig_stats);
3619 struct nig_stats *old = &(bp->port.old_nig_stats);
3620 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
3621 struct bnx2x_eth_stats *estats = &bp->eth_stats;
3622 struct regpair diff;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003623 u32 nig_timer_max;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003624
3625 if (bp->link_vars.mac_type == MAC_TYPE_BMAC)
3626 bnx2x_bmac_stats_update(bp);
3627
3628 else if (bp->link_vars.mac_type == MAC_TYPE_EMAC)
3629 bnx2x_emac_stats_update(bp);
3630
3631 else { /* unreached */
3632 BNX2X_ERR("stats updated by dmae but no MAC active\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003633 return -1;
3634 }
3635
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003636 ADD_EXTEND_64(pstats->brb_drop_hi, pstats->brb_drop_lo,
3637 new->brb_discard - old->brb_discard);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003638 ADD_EXTEND_64(estats->brb_truncate_hi, estats->brb_truncate_lo,
3639 new->brb_truncate - old->brb_truncate);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003640
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003641 UPDATE_STAT64_NIG(egress_mac_pkt0,
3642 etherstatspkts1024octetsto1522octets);
3643 UPDATE_STAT64_NIG(egress_mac_pkt1, etherstatspktsover1522octets);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003644
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003645 memcpy(old, new, sizeof(struct nig_stats));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003646
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003647 memcpy(&(estats->rx_stat_ifhcinbadoctets_hi), &(pstats->mac_stx[1]),
3648 sizeof(struct mac_stx));
3649 estats->brb_drop_hi = pstats->brb_drop_hi;
3650 estats->brb_drop_lo = pstats->brb_drop_lo;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003651
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003652 pstats->host_port_stats_start = ++pstats->host_port_stats_end;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003653
Eilon Greensteinde832a52009-02-12 08:36:33 +00003654 nig_timer_max = SHMEM_RD(bp, port_mb[BP_PORT(bp)].stat_nig_timer);
3655 if (nig_timer_max != estats->nig_timer_max) {
3656 estats->nig_timer_max = nig_timer_max;
3657 BNX2X_ERR("NIG timer max (%u)\n", estats->nig_timer_max);
3658 }
3659
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003660 return 0;
3661}
3662
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003663static int bnx2x_storm_stats_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003664{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003665 struct eth_stats_query *stats = bnx2x_sp(bp, fw_stats);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003666 struct tstorm_per_port_stats *tport =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003667 &stats->tstorm_common.port_statistics;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003668 struct host_func_stats *fstats = bnx2x_sp(bp, func_stats);
3669 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003670 int i;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003671
Eilon Greensteinde832a52009-02-12 08:36:33 +00003672 memset(&(fstats->total_bytes_received_hi), 0,
3673 sizeof(struct host_func_stats) - 2*sizeof(u32));
3674 estats->error_bytes_received_hi = 0;
3675 estats->error_bytes_received_lo = 0;
3676 estats->etherstatsoverrsizepkts_hi = 0;
3677 estats->etherstatsoverrsizepkts_lo = 0;
3678 estats->no_buff_discard_hi = 0;
3679 estats->no_buff_discard_lo = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003680
Eilon Greensteinde832a52009-02-12 08:36:33 +00003681 for_each_queue(bp, i) {
3682 struct bnx2x_fastpath *fp = &bp->fp[i];
3683 int cl_id = fp->cl_id;
3684 struct tstorm_per_client_stats *tclient =
3685 &stats->tstorm_common.client_statistics[cl_id];
3686 struct tstorm_per_client_stats *old_tclient = &fp->old_tclient;
3687 struct ustorm_per_client_stats *uclient =
3688 &stats->ustorm_common.client_statistics[cl_id];
3689 struct ustorm_per_client_stats *old_uclient = &fp->old_uclient;
3690 struct xstorm_per_client_stats *xclient =
3691 &stats->xstorm_common.client_statistics[cl_id];
3692 struct xstorm_per_client_stats *old_xclient = &fp->old_xclient;
3693 struct bnx2x_eth_q_stats *qstats = &fp->eth_q_stats;
3694 u32 diff;
3695
3696 /* are storm stats valid? */
3697 if ((u16)(le16_to_cpu(xclient->stats_counter) + 1) !=
3698 bp->stats_counter) {
3699 DP(BNX2X_MSG_STATS, "[%d] stats not updated by xstorm"
3700 " xstorm counter (%d) != stats_counter (%d)\n",
3701 i, xclient->stats_counter, bp->stats_counter);
3702 return -1;
3703 }
3704 if ((u16)(le16_to_cpu(tclient->stats_counter) + 1) !=
3705 bp->stats_counter) {
3706 DP(BNX2X_MSG_STATS, "[%d] stats not updated by tstorm"
3707 " tstorm counter (%d) != stats_counter (%d)\n",
3708 i, tclient->stats_counter, bp->stats_counter);
3709 return -2;
3710 }
3711 if ((u16)(le16_to_cpu(uclient->stats_counter) + 1) !=
3712 bp->stats_counter) {
3713 DP(BNX2X_MSG_STATS, "[%d] stats not updated by ustorm"
3714 " ustorm counter (%d) != stats_counter (%d)\n",
3715 i, uclient->stats_counter, bp->stats_counter);
3716 return -4;
3717 }
3718
3719 qstats->total_bytes_received_hi =
3720 qstats->valid_bytes_received_hi =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003721 le32_to_cpu(tclient->total_rcv_bytes.hi);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003722 qstats->total_bytes_received_lo =
3723 qstats->valid_bytes_received_lo =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003724 le32_to_cpu(tclient->total_rcv_bytes.lo);
3725
Eilon Greensteinde832a52009-02-12 08:36:33 +00003726 qstats->error_bytes_received_hi =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003727 le32_to_cpu(tclient->rcv_error_bytes.hi);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003728 qstats->error_bytes_received_lo =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003729 le32_to_cpu(tclient->rcv_error_bytes.lo);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003730
3731 ADD_64(qstats->total_bytes_received_hi,
3732 qstats->error_bytes_received_hi,
3733 qstats->total_bytes_received_lo,
3734 qstats->error_bytes_received_lo);
3735
3736 UPDATE_EXTEND_TSTAT(rcv_unicast_pkts,
3737 total_unicast_packets_received);
3738 UPDATE_EXTEND_TSTAT(rcv_multicast_pkts,
3739 total_multicast_packets_received);
3740 UPDATE_EXTEND_TSTAT(rcv_broadcast_pkts,
3741 total_broadcast_packets_received);
3742 UPDATE_EXTEND_TSTAT(packets_too_big_discard,
3743 etherstatsoverrsizepkts);
3744 UPDATE_EXTEND_TSTAT(no_buff_discard, no_buff_discard);
3745
3746 SUB_EXTEND_USTAT(ucast_no_buff_pkts,
3747 total_unicast_packets_received);
3748 SUB_EXTEND_USTAT(mcast_no_buff_pkts,
3749 total_multicast_packets_received);
3750 SUB_EXTEND_USTAT(bcast_no_buff_pkts,
3751 total_broadcast_packets_received);
3752 UPDATE_EXTEND_USTAT(ucast_no_buff_pkts, no_buff_discard);
3753 UPDATE_EXTEND_USTAT(mcast_no_buff_pkts, no_buff_discard);
3754 UPDATE_EXTEND_USTAT(bcast_no_buff_pkts, no_buff_discard);
3755
3756 qstats->total_bytes_transmitted_hi =
3757 le32_to_cpu(xclient->total_sent_bytes.hi);
3758 qstats->total_bytes_transmitted_lo =
3759 le32_to_cpu(xclient->total_sent_bytes.lo);
3760
3761 UPDATE_EXTEND_XSTAT(unicast_pkts_sent,
3762 total_unicast_packets_transmitted);
3763 UPDATE_EXTEND_XSTAT(multicast_pkts_sent,
3764 total_multicast_packets_transmitted);
3765 UPDATE_EXTEND_XSTAT(broadcast_pkts_sent,
3766 total_broadcast_packets_transmitted);
3767
3768 old_tclient->checksum_discard = tclient->checksum_discard;
3769 old_tclient->ttl0_discard = tclient->ttl0_discard;
3770
3771 ADD_64(fstats->total_bytes_received_hi,
3772 qstats->total_bytes_received_hi,
3773 fstats->total_bytes_received_lo,
3774 qstats->total_bytes_received_lo);
3775 ADD_64(fstats->total_bytes_transmitted_hi,
3776 qstats->total_bytes_transmitted_hi,
3777 fstats->total_bytes_transmitted_lo,
3778 qstats->total_bytes_transmitted_lo);
3779 ADD_64(fstats->total_unicast_packets_received_hi,
3780 qstats->total_unicast_packets_received_hi,
3781 fstats->total_unicast_packets_received_lo,
3782 qstats->total_unicast_packets_received_lo);
3783 ADD_64(fstats->total_multicast_packets_received_hi,
3784 qstats->total_multicast_packets_received_hi,
3785 fstats->total_multicast_packets_received_lo,
3786 qstats->total_multicast_packets_received_lo);
3787 ADD_64(fstats->total_broadcast_packets_received_hi,
3788 qstats->total_broadcast_packets_received_hi,
3789 fstats->total_broadcast_packets_received_lo,
3790 qstats->total_broadcast_packets_received_lo);
3791 ADD_64(fstats->total_unicast_packets_transmitted_hi,
3792 qstats->total_unicast_packets_transmitted_hi,
3793 fstats->total_unicast_packets_transmitted_lo,
3794 qstats->total_unicast_packets_transmitted_lo);
3795 ADD_64(fstats->total_multicast_packets_transmitted_hi,
3796 qstats->total_multicast_packets_transmitted_hi,
3797 fstats->total_multicast_packets_transmitted_lo,
3798 qstats->total_multicast_packets_transmitted_lo);
3799 ADD_64(fstats->total_broadcast_packets_transmitted_hi,
3800 qstats->total_broadcast_packets_transmitted_hi,
3801 fstats->total_broadcast_packets_transmitted_lo,
3802 qstats->total_broadcast_packets_transmitted_lo);
3803 ADD_64(fstats->valid_bytes_received_hi,
3804 qstats->valid_bytes_received_hi,
3805 fstats->valid_bytes_received_lo,
3806 qstats->valid_bytes_received_lo);
3807
3808 ADD_64(estats->error_bytes_received_hi,
3809 qstats->error_bytes_received_hi,
3810 estats->error_bytes_received_lo,
3811 qstats->error_bytes_received_lo);
3812 ADD_64(estats->etherstatsoverrsizepkts_hi,
3813 qstats->etherstatsoverrsizepkts_hi,
3814 estats->etherstatsoverrsizepkts_lo,
3815 qstats->etherstatsoverrsizepkts_lo);
3816 ADD_64(estats->no_buff_discard_hi, qstats->no_buff_discard_hi,
3817 estats->no_buff_discard_lo, qstats->no_buff_discard_lo);
3818 }
3819
3820 ADD_64(fstats->total_bytes_received_hi,
3821 estats->rx_stat_ifhcinbadoctets_hi,
3822 fstats->total_bytes_received_lo,
3823 estats->rx_stat_ifhcinbadoctets_lo);
3824
3825 memcpy(estats, &(fstats->total_bytes_received_hi),
3826 sizeof(struct host_func_stats) - 2*sizeof(u32));
3827
3828 ADD_64(estats->etherstatsoverrsizepkts_hi,
3829 estats->rx_stat_dot3statsframestoolong_hi,
3830 estats->etherstatsoverrsizepkts_lo,
3831 estats->rx_stat_dot3statsframestoolong_lo);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003832 ADD_64(estats->error_bytes_received_hi,
3833 estats->rx_stat_ifhcinbadoctets_hi,
3834 estats->error_bytes_received_lo,
3835 estats->rx_stat_ifhcinbadoctets_lo);
3836
Eilon Greensteinde832a52009-02-12 08:36:33 +00003837 if (bp->port.pmf) {
3838 estats->mac_filter_discard =
3839 le32_to_cpu(tport->mac_filter_discard);
3840 estats->xxoverflow_discard =
3841 le32_to_cpu(tport->xxoverflow_discard);
3842 estats->brb_truncate_discard =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003843 le32_to_cpu(tport->brb_truncate_discard);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003844 estats->mac_discard = le32_to_cpu(tport->mac_discard);
3845 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003846
3847 fstats->host_func_stats_start = ++fstats->host_func_stats_end;
3848
Eilon Greensteinde832a52009-02-12 08:36:33 +00003849 bp->stats_pending = 0;
3850
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003851 return 0;
3852}
3853
3854static void bnx2x_net_stats_update(struct bnx2x *bp)
3855{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003856 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003857 struct net_device_stats *nstats = &bp->dev->stats;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003858 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003859
3860 nstats->rx_packets =
3861 bnx2x_hilo(&estats->total_unicast_packets_received_hi) +
3862 bnx2x_hilo(&estats->total_multicast_packets_received_hi) +
3863 bnx2x_hilo(&estats->total_broadcast_packets_received_hi);
3864
3865 nstats->tx_packets =
3866 bnx2x_hilo(&estats->total_unicast_packets_transmitted_hi) +
3867 bnx2x_hilo(&estats->total_multicast_packets_transmitted_hi) +
3868 bnx2x_hilo(&estats->total_broadcast_packets_transmitted_hi);
3869
Eilon Greensteinde832a52009-02-12 08:36:33 +00003870 nstats->rx_bytes = bnx2x_hilo(&estats->total_bytes_received_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003871
Eliezer Tamir0e39e642008-02-28 11:54:03 -08003872 nstats->tx_bytes = bnx2x_hilo(&estats->total_bytes_transmitted_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003873
Eilon Greensteinde832a52009-02-12 08:36:33 +00003874 nstats->rx_dropped = estats->mac_discard;
3875 for_each_queue(bp, i)
3876 nstats->rx_dropped +=
3877 le32_to_cpu(bp->fp[i].old_tclient.checksum_discard);
3878
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003879 nstats->tx_dropped = 0;
3880
3881 nstats->multicast =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003882 bnx2x_hilo(&estats->total_multicast_packets_received_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003883
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003884 nstats->collisions =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003885 bnx2x_hilo(&estats->tx_stat_etherstatscollisions_hi);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003886
3887 nstats->rx_length_errors =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003888 bnx2x_hilo(&estats->rx_stat_etherstatsundersizepkts_hi) +
3889 bnx2x_hilo(&estats->etherstatsoverrsizepkts_hi);
3890 nstats->rx_over_errors = bnx2x_hilo(&estats->brb_drop_hi) +
3891 bnx2x_hilo(&estats->brb_truncate_hi);
3892 nstats->rx_crc_errors =
3893 bnx2x_hilo(&estats->rx_stat_dot3statsfcserrors_hi);
3894 nstats->rx_frame_errors =
3895 bnx2x_hilo(&estats->rx_stat_dot3statsalignmenterrors_hi);
3896 nstats->rx_fifo_errors = bnx2x_hilo(&estats->no_buff_discard_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003897 nstats->rx_missed_errors = estats->xxoverflow_discard;
3898
3899 nstats->rx_errors = nstats->rx_length_errors +
3900 nstats->rx_over_errors +
3901 nstats->rx_crc_errors +
3902 nstats->rx_frame_errors +
Eliezer Tamir0e39e642008-02-28 11:54:03 -08003903 nstats->rx_fifo_errors +
3904 nstats->rx_missed_errors;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003905
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003906 nstats->tx_aborted_errors =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003907 bnx2x_hilo(&estats->tx_stat_dot3statslatecollisions_hi) +
3908 bnx2x_hilo(&estats->tx_stat_dot3statsexcessivecollisions_hi);
3909 nstats->tx_carrier_errors =
3910 bnx2x_hilo(&estats->rx_stat_dot3statscarriersenseerrors_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003911 nstats->tx_fifo_errors = 0;
3912 nstats->tx_heartbeat_errors = 0;
3913 nstats->tx_window_errors = 0;
3914
3915 nstats->tx_errors = nstats->tx_aborted_errors +
Eilon Greensteinde832a52009-02-12 08:36:33 +00003916 nstats->tx_carrier_errors +
3917 bnx2x_hilo(&estats->tx_stat_dot3statsinternalmactransmiterrors_hi);
3918}
3919
3920static void bnx2x_drv_stats_update(struct bnx2x *bp)
3921{
3922 struct bnx2x_eth_stats *estats = &bp->eth_stats;
3923 int i;
3924
3925 estats->driver_xoff = 0;
3926 estats->rx_err_discard_pkt = 0;
3927 estats->rx_skb_alloc_failed = 0;
3928 estats->hw_csum_err = 0;
3929 for_each_queue(bp, i) {
3930 struct bnx2x_eth_q_stats *qstats = &bp->fp[i].eth_q_stats;
3931
3932 estats->driver_xoff += qstats->driver_xoff;
3933 estats->rx_err_discard_pkt += qstats->rx_err_discard_pkt;
3934 estats->rx_skb_alloc_failed += qstats->rx_skb_alloc_failed;
3935 estats->hw_csum_err += qstats->hw_csum_err;
3936 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003937}
3938
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003939static void bnx2x_stats_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003940{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003941 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003942
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003943 if (*stats_comp != DMAE_COMP_VAL)
3944 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003945
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003946 if (bp->port.pmf)
Eilon Greensteinde832a52009-02-12 08:36:33 +00003947 bnx2x_hw_stats_update(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003948
Eilon Greensteinde832a52009-02-12 08:36:33 +00003949 if (bnx2x_storm_stats_update(bp) && (bp->stats_pending++ == 3)) {
3950 BNX2X_ERR("storm stats were not updated for 3 times\n");
3951 bnx2x_panic();
3952 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003953 }
3954
Eilon Greensteinde832a52009-02-12 08:36:33 +00003955 bnx2x_net_stats_update(bp);
3956 bnx2x_drv_stats_update(bp);
3957
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003958 if (bp->msglevel & NETIF_MSG_TIMER) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00003959 struct tstorm_per_client_stats *old_tclient =
3960 &bp->fp->old_tclient;
3961 struct bnx2x_eth_q_stats *qstats = &bp->fp->eth_q_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003962 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003963 struct net_device_stats *nstats = &bp->dev->stats;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003964 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003965
3966 printk(KERN_DEBUG "%s:\n", bp->dev->name);
3967 printk(KERN_DEBUG " tx avail (%4x) tx hc idx (%x)"
3968 " tx pkt (%lx)\n",
3969 bnx2x_tx_avail(bp->fp),
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003970 le16_to_cpu(*bp->fp->tx_cons_sb), nstats->tx_packets);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003971 printk(KERN_DEBUG " rx usage (%4x) rx hc idx (%x)"
3972 " rx pkt (%lx)\n",
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003973 (u16)(le16_to_cpu(*bp->fp->rx_cons_sb) -
3974 bp->fp->rx_comp_cons),
3975 le16_to_cpu(*bp->fp->rx_cons_sb), nstats->rx_packets);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003976 printk(KERN_DEBUG " %s (Xoff events %u) brb drops %u "
3977 "brb truncate %u\n",
3978 (netif_queue_stopped(bp->dev) ? "Xoff" : "Xon"),
3979 qstats->driver_xoff,
3980 estats->brb_drop_lo, estats->brb_truncate_lo);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003981 printk(KERN_DEBUG "tstats: checksum_discard %u "
Eilon Greensteinde832a52009-02-12 08:36:33 +00003982 "packets_too_big_discard %lu no_buff_discard %lu "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003983 "mac_discard %u mac_filter_discard %u "
3984 "xxovrflow_discard %u brb_truncate_discard %u "
3985 "ttl0_discard %u\n",
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003986 old_tclient->checksum_discard,
Eilon Greensteinde832a52009-02-12 08:36:33 +00003987 bnx2x_hilo(&qstats->etherstatsoverrsizepkts_hi),
3988 bnx2x_hilo(&qstats->no_buff_discard_hi),
3989 estats->mac_discard, estats->mac_filter_discard,
3990 estats->xxoverflow_discard, estats->brb_truncate_discard,
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003991 old_tclient->ttl0_discard);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003992
3993 for_each_queue(bp, i) {
3994 printk(KERN_DEBUG "[%d]: %lu\t%lu\t%lu\n", i,
3995 bnx2x_fp(bp, i, tx_pkt),
3996 bnx2x_fp(bp, i, rx_pkt),
3997 bnx2x_fp(bp, i, rx_calls));
3998 }
3999 }
4000
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004001 bnx2x_hw_stats_post(bp);
4002 bnx2x_storm_stats_post(bp);
4003}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004004
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004005static void bnx2x_port_stats_stop(struct bnx2x *bp)
4006{
4007 struct dmae_command *dmae;
4008 u32 opcode;
4009 int loader_idx = PMF_DMAE_C(bp);
4010 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004011
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004012 bp->executer_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004013
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004014 opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
4015 DMAE_CMD_C_ENABLE |
4016 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004017#ifdef __BIG_ENDIAN
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004018 DMAE_CMD_ENDIANITY_B_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004019#else
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004020 DMAE_CMD_ENDIANITY_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004021#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004022 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
4023 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
4024
4025 if (bp->port.port_stx) {
4026
4027 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4028 if (bp->func_stx)
4029 dmae->opcode = (opcode | DMAE_CMD_C_DST_GRC);
4030 else
4031 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
4032 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
4033 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
4034 dmae->dst_addr_lo = bp->port.port_stx >> 2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004035 dmae->dst_addr_hi = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004036 dmae->len = sizeof(struct host_port_stats) >> 2;
4037 if (bp->func_stx) {
4038 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4039 dmae->comp_addr_hi = 0;
4040 dmae->comp_val = 1;
4041 } else {
4042 dmae->comp_addr_lo =
4043 U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4044 dmae->comp_addr_hi =
4045 U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4046 dmae->comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004047
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004048 *stats_comp = 0;
4049 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004050 }
4051
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004052 if (bp->func_stx) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004053
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004054 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4055 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
4056 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
4057 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
4058 dmae->dst_addr_lo = bp->func_stx >> 2;
4059 dmae->dst_addr_hi = 0;
4060 dmae->len = sizeof(struct host_func_stats) >> 2;
4061 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4062 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4063 dmae->comp_val = DMAE_COMP_VAL;
4064
4065 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004066 }
4067}
4068
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004069static void bnx2x_stats_stop(struct bnx2x *bp)
4070{
4071 int update = 0;
4072
4073 bnx2x_stats_comp(bp);
4074
4075 if (bp->port.pmf)
4076 update = (bnx2x_hw_stats_update(bp) == 0);
4077
4078 update |= (bnx2x_storm_stats_update(bp) == 0);
4079
4080 if (update) {
4081 bnx2x_net_stats_update(bp);
4082
4083 if (bp->port.pmf)
4084 bnx2x_port_stats_stop(bp);
4085
4086 bnx2x_hw_stats_post(bp);
4087 bnx2x_stats_comp(bp);
4088 }
4089}
4090
4091static void bnx2x_stats_do_nothing(struct bnx2x *bp)
4092{
4093}
4094
4095static const struct {
4096 void (*action)(struct bnx2x *bp);
4097 enum bnx2x_stats_state next_state;
4098} bnx2x_stats_stm[STATS_STATE_MAX][STATS_EVENT_MAX] = {
4099/* state event */
4100{
4101/* DISABLED PMF */ {bnx2x_stats_pmf_update, STATS_STATE_DISABLED},
4102/* LINK_UP */ {bnx2x_stats_start, STATS_STATE_ENABLED},
4103/* UPDATE */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED},
4104/* STOP */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED}
4105},
4106{
4107/* ENABLED PMF */ {bnx2x_stats_pmf_start, STATS_STATE_ENABLED},
4108/* LINK_UP */ {bnx2x_stats_restart, STATS_STATE_ENABLED},
4109/* UPDATE */ {bnx2x_stats_update, STATS_STATE_ENABLED},
4110/* STOP */ {bnx2x_stats_stop, STATS_STATE_DISABLED}
4111}
4112};
4113
4114static void bnx2x_stats_handle(struct bnx2x *bp, enum bnx2x_stats_event event)
4115{
4116 enum bnx2x_stats_state state = bp->stats_state;
4117
4118 bnx2x_stats_stm[state][event].action(bp);
4119 bp->stats_state = bnx2x_stats_stm[state][event].next_state;
4120
4121 if ((event != STATS_EVENT_UPDATE) || (bp->msglevel & NETIF_MSG_TIMER))
4122 DP(BNX2X_MSG_STATS, "state %d -> event %d -> state %d\n",
4123 state, event, bp->stats_state);
4124}
4125
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004126static void bnx2x_timer(unsigned long data)
4127{
4128 struct bnx2x *bp = (struct bnx2x *) data;
4129
4130 if (!netif_running(bp->dev))
4131 return;
4132
4133 if (atomic_read(&bp->intr_sem) != 0)
Eliezer Tamirf1410642008-02-28 11:51:50 -08004134 goto timer_restart;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004135
4136 if (poll) {
4137 struct bnx2x_fastpath *fp = &bp->fp[0];
4138 int rc;
4139
4140 bnx2x_tx_int(fp, 1000);
4141 rc = bnx2x_rx_int(fp, 1000);
4142 }
4143
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004144 if (!BP_NOMCP(bp)) {
4145 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004146 u32 drv_pulse;
4147 u32 mcp_pulse;
4148
4149 ++bp->fw_drv_pulse_wr_seq;
4150 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
4151 /* TBD - add SYSTEM_TIME */
4152 drv_pulse = bp->fw_drv_pulse_wr_seq;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004153 SHMEM_WR(bp, func_mb[func].drv_pulse_mb, drv_pulse);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004154
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004155 mcp_pulse = (SHMEM_RD(bp, func_mb[func].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004156 MCP_PULSE_SEQ_MASK);
4157 /* The delta between driver pulse and mcp response
4158 * should be 1 (before mcp response) or 0 (after mcp response)
4159 */
4160 if ((drv_pulse != mcp_pulse) &&
4161 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
4162 /* someone lost a heartbeat... */
4163 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
4164 drv_pulse, mcp_pulse);
4165 }
4166 }
4167
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004168 if ((bp->state == BNX2X_STATE_OPEN) ||
4169 (bp->state == BNX2X_STATE_DISABLED))
4170 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004171
Eliezer Tamirf1410642008-02-28 11:51:50 -08004172timer_restart:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004173 mod_timer(&bp->timer, jiffies + bp->current_interval);
4174}
4175
4176/* end of Statistics */
4177
4178/* nic init */
4179
4180/*
4181 * nic init service functions
4182 */
4183
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004184static void bnx2x_zero_sb(struct bnx2x *bp, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004185{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004186 int port = BP_PORT(bp);
4187
4188 bnx2x_init_fill(bp, BAR_USTRORM_INTMEM +
4189 USTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), 0,
Yitchak Gertner35302982008-08-13 15:53:12 -07004190 sizeof(struct ustorm_status_block)/4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004191 bnx2x_init_fill(bp, BAR_CSTRORM_INTMEM +
4192 CSTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), 0,
Yitchak Gertner35302982008-08-13 15:53:12 -07004193 sizeof(struct cstorm_status_block)/4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004194}
4195
Eilon Greenstein5c862842008-08-13 15:51:48 -07004196static void bnx2x_init_sb(struct bnx2x *bp, struct host_status_block *sb,
4197 dma_addr_t mapping, int sb_id)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004198{
4199 int port = BP_PORT(bp);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004200 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004201 int index;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004202 u64 section;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004203
4204 /* USTORM */
4205 section = ((u64)mapping) + offsetof(struct host_status_block,
4206 u_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004207 sb->u_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004208
4209 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004210 USTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004211 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004212 ((USTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004213 U64_HI(section));
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004214 REG_WR8(bp, BAR_USTRORM_INTMEM + FP_USB_FUNC_OFF +
4215 USTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004216
4217 for (index = 0; index < HC_USTORM_SB_NUM_INDICES; index++)
4218 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004219 USTORM_SB_HC_DISABLE_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004220
4221 /* CSTORM */
4222 section = ((u64)mapping) + offsetof(struct host_status_block,
4223 c_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004224 sb->c_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004225
4226 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004227 CSTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004228 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004229 ((CSTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004230 U64_HI(section));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004231 REG_WR8(bp, BAR_CSTRORM_INTMEM + FP_CSB_FUNC_OFF +
4232 CSTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004233
4234 for (index = 0; index < HC_CSTORM_SB_NUM_INDICES; index++)
4235 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004236 CSTORM_SB_HC_DISABLE_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004237
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004238 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
4239}
4240
4241static void bnx2x_zero_def_sb(struct bnx2x *bp)
4242{
4243 int func = BP_FUNC(bp);
4244
4245 bnx2x_init_fill(bp, BAR_USTRORM_INTMEM +
4246 USTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4247 sizeof(struct ustorm_def_status_block)/4);
4248 bnx2x_init_fill(bp, BAR_CSTRORM_INTMEM +
4249 CSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4250 sizeof(struct cstorm_def_status_block)/4);
4251 bnx2x_init_fill(bp, BAR_XSTRORM_INTMEM +
4252 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4253 sizeof(struct xstorm_def_status_block)/4);
4254 bnx2x_init_fill(bp, BAR_TSTRORM_INTMEM +
4255 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4256 sizeof(struct tstorm_def_status_block)/4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004257}
4258
4259static void bnx2x_init_def_sb(struct bnx2x *bp,
4260 struct host_def_status_block *def_sb,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004261 dma_addr_t mapping, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004262{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004263 int port = BP_PORT(bp);
4264 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004265 int index, val, reg_offset;
4266 u64 section;
4267
4268 /* ATTN */
4269 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4270 atten_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004271 def_sb->atten_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004272
Eliezer Tamir49d66772008-02-28 11:53:13 -08004273 bp->attn_state = 0;
4274
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004275 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4276 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
4277
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004278 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004279 bp->attn_group[index].sig[0] = REG_RD(bp,
4280 reg_offset + 0x10*index);
4281 bp->attn_group[index].sig[1] = REG_RD(bp,
4282 reg_offset + 0x4 + 0x10*index);
4283 bp->attn_group[index].sig[2] = REG_RD(bp,
4284 reg_offset + 0x8 + 0x10*index);
4285 bp->attn_group[index].sig[3] = REG_RD(bp,
4286 reg_offset + 0xc + 0x10*index);
4287 }
4288
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004289 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
4290 HC_REG_ATTN_MSG0_ADDR_L);
4291
4292 REG_WR(bp, reg_offset, U64_LO(section));
4293 REG_WR(bp, reg_offset + 4, U64_HI(section));
4294
4295 reg_offset = (port ? HC_REG_ATTN_NUM_P1 : HC_REG_ATTN_NUM_P0);
4296
4297 val = REG_RD(bp, reg_offset);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004298 val |= sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004299 REG_WR(bp, reg_offset, val);
4300
4301 /* USTORM */
4302 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4303 u_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004304 def_sb->u_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004305
4306 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004307 USTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004308 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004309 ((USTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004310 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004311 REG_WR8(bp, BAR_USTRORM_INTMEM + DEF_USB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004312 USTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004313
4314 for (index = 0; index < HC_USTORM_DEF_SB_NUM_INDICES; index++)
4315 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004316 USTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004317
4318 /* CSTORM */
4319 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4320 c_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004321 def_sb->c_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004322
4323 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004324 CSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004325 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004326 ((CSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004327 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004328 REG_WR8(bp, BAR_CSTRORM_INTMEM + DEF_CSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004329 CSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004330
4331 for (index = 0; index < HC_CSTORM_DEF_SB_NUM_INDICES; index++)
4332 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004333 CSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004334
4335 /* TSTORM */
4336 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4337 t_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004338 def_sb->t_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004339
4340 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004341 TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004342 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004343 ((TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004344 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004345 REG_WR8(bp, BAR_TSTRORM_INTMEM + DEF_TSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004346 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004347
4348 for (index = 0; index < HC_TSTORM_DEF_SB_NUM_INDICES; index++)
4349 REG_WR16(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004350 TSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004351
4352 /* XSTORM */
4353 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4354 x_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004355 def_sb->x_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004356
4357 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004358 XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004359 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004360 ((XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004361 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004362 REG_WR8(bp, BAR_XSTRORM_INTMEM + DEF_XSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004363 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004364
4365 for (index = 0; index < HC_XSTORM_DEF_SB_NUM_INDICES; index++)
4366 REG_WR16(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004367 XSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004368
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004369 bp->stats_pending = 0;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004370 bp->set_mac_pending = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004371
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004372 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004373}
4374
4375static void bnx2x_update_coalesce(struct bnx2x *bp)
4376{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004377 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004378 int i;
4379
4380 for_each_queue(bp, i) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004381 int sb_id = bp->fp[i].sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004382
4383 /* HC_INDEX_U_ETH_RX_CQ_CONS */
4384 REG_WR8(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004385 USTORM_SB_HC_TIMEOUT_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004386 U_SB_ETH_RX_CQ_INDEX),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004387 bp->rx_ticks/12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004388 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004389 USTORM_SB_HC_DISABLE_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004390 U_SB_ETH_RX_CQ_INDEX),
4391 bp->rx_ticks ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004392
4393 /* HC_INDEX_C_ETH_TX_CQ_CONS */
4394 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004395 CSTORM_SB_HC_TIMEOUT_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004396 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004397 bp->tx_ticks/12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004398 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004399 CSTORM_SB_HC_DISABLE_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004400 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004401 bp->tx_ticks ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004402 }
4403}
4404
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004405static inline void bnx2x_free_tpa_pool(struct bnx2x *bp,
4406 struct bnx2x_fastpath *fp, int last)
4407{
4408 int i;
4409
4410 for (i = 0; i < last; i++) {
4411 struct sw_rx_bd *rx_buf = &(fp->tpa_pool[i]);
4412 struct sk_buff *skb = rx_buf->skb;
4413
4414 if (skb == NULL) {
4415 DP(NETIF_MSG_IFDOWN, "tpa bin %d empty on free\n", i);
4416 continue;
4417 }
4418
4419 if (fp->tpa_state[i] == BNX2X_TPA_START)
4420 pci_unmap_single(bp->pdev,
4421 pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07004422 bp->rx_buf_size,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004423 PCI_DMA_FROMDEVICE);
4424
4425 dev_kfree_skb(skb);
4426 rx_buf->skb = NULL;
4427 }
4428}
4429
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004430static void bnx2x_init_rx_rings(struct bnx2x *bp)
4431{
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004432 int func = BP_FUNC(bp);
Eilon Greenstein32626232008-08-13 15:51:07 -07004433 int max_agg_queues = CHIP_IS_E1(bp) ? ETH_MAX_AGGREGATION_QUEUES_E1 :
4434 ETH_MAX_AGGREGATION_QUEUES_E1H;
4435 u16 ring_prod, cqe_ring_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004436 int i, j;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004437
Eilon Greenstein87942b42009-02-12 08:36:49 +00004438 bp->rx_buf_size = bp->dev->mtu + ETH_OVREHEAD + BNX2X_RX_ALIGN;
Eilon Greenstein0f008462009-02-12 08:36:18 +00004439 DP(NETIF_MSG_IFUP,
4440 "mtu %d rx_buf_size %d\n", bp->dev->mtu, bp->rx_buf_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004441
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004442 if (bp->flags & TPA_ENABLE_FLAG) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004443
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004444 for_each_rx_queue(bp, j) {
Eilon Greenstein32626232008-08-13 15:51:07 -07004445 struct bnx2x_fastpath *fp = &bp->fp[j];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004446
Eilon Greenstein32626232008-08-13 15:51:07 -07004447 for (i = 0; i < max_agg_queues; i++) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004448 fp->tpa_pool[i].skb =
4449 netdev_alloc_skb(bp->dev, bp->rx_buf_size);
4450 if (!fp->tpa_pool[i].skb) {
4451 BNX2X_ERR("Failed to allocate TPA "
4452 "skb pool for queue[%d] - "
4453 "disabling TPA on this "
4454 "queue!\n", j);
4455 bnx2x_free_tpa_pool(bp, fp, i);
4456 fp->disable_tpa = 1;
4457 break;
4458 }
4459 pci_unmap_addr_set((struct sw_rx_bd *)
4460 &bp->fp->tpa_pool[i],
4461 mapping, 0);
4462 fp->tpa_state[i] = BNX2X_TPA_STOP;
4463 }
4464 }
4465 }
4466
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004467 for_each_rx_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004468 struct bnx2x_fastpath *fp = &bp->fp[j];
4469
4470 fp->rx_bd_cons = 0;
4471 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004472 fp->rx_bd_cons_sb = BNX2X_RX_SB_BD_INDEX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004473
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004474 /* "next page" elements initialization */
4475 /* SGE ring */
4476 for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
4477 struct eth_rx_sge *sge;
4478
4479 sge = &fp->rx_sge_ring[RX_SGE_CNT * i - 2];
4480 sge->addr_hi =
4481 cpu_to_le32(U64_HI(fp->rx_sge_mapping +
4482 BCM_PAGE_SIZE*(i % NUM_RX_SGE_PAGES)));
4483 sge->addr_lo =
4484 cpu_to_le32(U64_LO(fp->rx_sge_mapping +
4485 BCM_PAGE_SIZE*(i % NUM_RX_SGE_PAGES)));
4486 }
4487
4488 bnx2x_init_sge_ring_bit_mask(fp);
4489
4490 /* RX BD ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004491 for (i = 1; i <= NUM_RX_RINGS; i++) {
4492 struct eth_rx_bd *rx_bd;
4493
4494 rx_bd = &fp->rx_desc_ring[RX_DESC_CNT * i - 2];
4495 rx_bd->addr_hi =
4496 cpu_to_le32(U64_HI(fp->rx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004497 BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004498 rx_bd->addr_lo =
4499 cpu_to_le32(U64_LO(fp->rx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004500 BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004501 }
4502
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004503 /* CQ ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004504 for (i = 1; i <= NUM_RCQ_RINGS; i++) {
4505 struct eth_rx_cqe_next_page *nextpg;
4506
4507 nextpg = (struct eth_rx_cqe_next_page *)
4508 &fp->rx_comp_ring[RCQ_DESC_CNT * i - 1];
4509 nextpg->addr_hi =
4510 cpu_to_le32(U64_HI(fp->rx_comp_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004511 BCM_PAGE_SIZE*(i % NUM_RCQ_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004512 nextpg->addr_lo =
4513 cpu_to_le32(U64_LO(fp->rx_comp_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004514 BCM_PAGE_SIZE*(i % NUM_RCQ_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004515 }
4516
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004517 /* Allocate SGEs and initialize the ring elements */
4518 for (i = 0, ring_prod = 0;
4519 i < MAX_RX_SGE_CNT*NUM_RX_SGE_PAGES; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004520
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004521 if (bnx2x_alloc_rx_sge(bp, fp, ring_prod) < 0) {
4522 BNX2X_ERR("was only able to allocate "
4523 "%d rx sges\n", i);
4524 BNX2X_ERR("disabling TPA for queue[%d]\n", j);
4525 /* Cleanup already allocated elements */
4526 bnx2x_free_rx_sge_range(bp, fp, ring_prod);
Eilon Greenstein32626232008-08-13 15:51:07 -07004527 bnx2x_free_tpa_pool(bp, fp, max_agg_queues);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004528 fp->disable_tpa = 1;
4529 ring_prod = 0;
4530 break;
4531 }
4532 ring_prod = NEXT_SGE_IDX(ring_prod);
4533 }
4534 fp->rx_sge_prod = ring_prod;
4535
4536 /* Allocate BDs and initialize BD ring */
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004537 fp->rx_comp_cons = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004538 cqe_ring_prod = ring_prod = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004539 for (i = 0; i < bp->rx_ring_size; i++) {
4540 if (bnx2x_alloc_rx_skb(bp, fp, ring_prod) < 0) {
4541 BNX2X_ERR("was only able to allocate "
Eilon Greensteinde832a52009-02-12 08:36:33 +00004542 "%d rx skbs on queue[%d]\n", i, j);
4543 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004544 break;
4545 }
4546 ring_prod = NEXT_RX_IDX(ring_prod);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004547 cqe_ring_prod = NEXT_RCQ_IDX(cqe_ring_prod);
Ilpo Järvinen53e5e962008-07-25 21:40:45 -07004548 WARN_ON(ring_prod <= i);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004549 }
4550
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004551 fp->rx_bd_prod = ring_prod;
4552 /* must not have more available CQEs than BDs */
4553 fp->rx_comp_prod = min((u16)(NUM_RCQ_RINGS*RCQ_DESC_CNT),
4554 cqe_ring_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004555 fp->rx_pkt = fp->rx_calls = 0;
4556
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004557 /* Warning!
4558 * this will generate an interrupt (to the TSTORM)
4559 * must only be done after chip is initialized
4560 */
4561 bnx2x_update_rx_prod(bp, fp, ring_prod, fp->rx_comp_prod,
4562 fp->rx_sge_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004563 if (j != 0)
4564 continue;
4565
4566 REG_WR(bp, BAR_USTRORM_INTMEM +
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004567 USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004568 U64_LO(fp->rx_comp_mapping));
4569 REG_WR(bp, BAR_USTRORM_INTMEM +
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004570 USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004571 U64_HI(fp->rx_comp_mapping));
4572 }
4573}
4574
4575static void bnx2x_init_tx_ring(struct bnx2x *bp)
4576{
4577 int i, j;
4578
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004579 for_each_tx_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004580 struct bnx2x_fastpath *fp = &bp->fp[j];
4581
4582 for (i = 1; i <= NUM_TX_RINGS; i++) {
4583 struct eth_tx_bd *tx_bd =
4584 &fp->tx_desc_ring[TX_DESC_CNT * i - 1];
4585
4586 tx_bd->addr_hi =
4587 cpu_to_le32(U64_HI(fp->tx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004588 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004589 tx_bd->addr_lo =
4590 cpu_to_le32(U64_LO(fp->tx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004591 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004592 }
4593
4594 fp->tx_pkt_prod = 0;
4595 fp->tx_pkt_cons = 0;
4596 fp->tx_bd_prod = 0;
4597 fp->tx_bd_cons = 0;
4598 fp->tx_cons_sb = BNX2X_TX_SB_INDEX;
4599 fp->tx_pkt = 0;
4600 }
4601}
4602
4603static void bnx2x_init_sp_ring(struct bnx2x *bp)
4604{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004605 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004606
4607 spin_lock_init(&bp->spq_lock);
4608
4609 bp->spq_left = MAX_SPQ_PENDING;
4610 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004611 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
4612 bp->spq_prod_bd = bp->spq;
4613 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
4614
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004615 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004616 U64_LO(bp->spq_mapping));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004617 REG_WR(bp,
4618 XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004619 U64_HI(bp->spq_mapping));
4620
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004621 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PROD_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004622 bp->spq_prod_idx);
4623}
4624
4625static void bnx2x_init_context(struct bnx2x *bp)
4626{
4627 int i;
4628
4629 for_each_queue(bp, i) {
4630 struct eth_context *context = bnx2x_sp(bp, context[i].eth);
4631 struct bnx2x_fastpath *fp = &bp->fp[i];
Eilon Greensteinde832a52009-02-12 08:36:33 +00004632 u8 cl_id = fp->cl_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004633 u8 sb_id = FP_SB_ID(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004634
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004635 context->ustorm_st_context.common.sb_index_numbers =
4636 BNX2X_RX_SB_INDEX_NUM;
4637 context->ustorm_st_context.common.clientId = FP_CL_ID(fp);
4638 context->ustorm_st_context.common.status_block_id = sb_id;
4639 context->ustorm_st_context.common.flags =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004640 (USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT |
4641 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS);
4642 context->ustorm_st_context.common.statistics_counter_id =
4643 cl_id;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004644 context->ustorm_st_context.common.mc_alignment_log_size =
Eilon Greenstein0f008462009-02-12 08:36:18 +00004645 BNX2X_RX_ALIGN_SHIFT;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004646 context->ustorm_st_context.common.bd_buff_size =
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07004647 bp->rx_buf_size;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004648 context->ustorm_st_context.common.bd_page_base_hi =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004649 U64_HI(fp->rx_desc_mapping);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004650 context->ustorm_st_context.common.bd_page_base_lo =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004651 U64_LO(fp->rx_desc_mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004652 if (!fp->disable_tpa) {
4653 context->ustorm_st_context.common.flags |=
4654 (USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA |
4655 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_SGE_RING);
4656 context->ustorm_st_context.common.sge_buff_size =
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004657 (u16)min((u32)SGE_PAGE_SIZE*PAGES_PER_SGE,
4658 (u32)0xffff);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004659 context->ustorm_st_context.common.sge_page_base_hi =
4660 U64_HI(fp->rx_sge_mapping);
4661 context->ustorm_st_context.common.sge_page_base_lo =
4662 U64_LO(fp->rx_sge_mapping);
4663 }
4664
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004665 context->ustorm_ag_context.cdu_usage =
4666 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
4667 CDU_REGION_NUMBER_UCM_AG,
4668 ETH_CONNECTION_TYPE);
4669
4670 context->xstorm_st_context.tx_bd_page_base_hi =
4671 U64_HI(fp->tx_desc_mapping);
4672 context->xstorm_st_context.tx_bd_page_base_lo =
4673 U64_LO(fp->tx_desc_mapping);
4674 context->xstorm_st_context.db_data_addr_hi =
4675 U64_HI(fp->tx_prods_mapping);
4676 context->xstorm_st_context.db_data_addr_lo =
4677 U64_LO(fp->tx_prods_mapping);
4678 context->xstorm_st_context.statistics_data = (fp->cl_id |
4679 XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004680 context->cstorm_st_context.sb_index_number =
Eilon Greenstein5c862842008-08-13 15:51:48 -07004681 C_SB_ETH_TX_CQ_INDEX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004682 context->cstorm_st_context.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004683
4684 context->xstorm_ag_context.cdu_reserved =
4685 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
4686 CDU_REGION_NUMBER_XCM_AG,
4687 ETH_CONNECTION_TYPE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004688 }
4689}
4690
4691static void bnx2x_init_ind_table(struct bnx2x *bp)
4692{
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08004693 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004694 int i;
4695
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004696 if (bp->multi_mode == ETH_RSS_MODE_DISABLED)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004697 return;
4698
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004699 DP(NETIF_MSG_IFUP,
4700 "Initializing indirection table multi_mode %d\n", bp->multi_mode);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004701 for (i = 0; i < TSTORM_INDIRECTION_TABLE_SIZE; i++)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004702 REG_WR8(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08004703 TSTORM_INDIRECTION_TABLE_OFFSET(func) + i,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004704 BP_CL_ID(bp) + (i % bp->num_rx_queues));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004705}
4706
Eliezer Tamir49d66772008-02-28 11:53:13 -08004707static void bnx2x_set_client_config(struct bnx2x *bp)
4708{
Eliezer Tamir49d66772008-02-28 11:53:13 -08004709 struct tstorm_eth_client_config tstorm_client = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004710 int port = BP_PORT(bp);
4711 int i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08004712
Eilon Greensteine7799c52009-01-14 21:30:27 -08004713 tstorm_client.mtu = bp->dev->mtu;
Eliezer Tamir49d66772008-02-28 11:53:13 -08004714 tstorm_client.config_flags =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004715 (TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE |
4716 TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE);
Eliezer Tamir49d66772008-02-28 11:53:13 -08004717#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08004718 if (bp->rx_mode && bp->vlgrp && (bp->flags & HW_VLAN_RX_FLAG)) {
Eliezer Tamir49d66772008-02-28 11:53:13 -08004719 tstorm_client.config_flags |=
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004720 TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE;
Eliezer Tamir49d66772008-02-28 11:53:13 -08004721 DP(NETIF_MSG_IFUP, "vlan removal enabled\n");
4722 }
4723#endif
Eliezer Tamir49d66772008-02-28 11:53:13 -08004724
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004725 if (bp->flags & TPA_ENABLE_FLAG) {
4726 tstorm_client.max_sges_for_packet =
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08004727 SGE_PAGE_ALIGN(tstorm_client.mtu) >> SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004728 tstorm_client.max_sges_for_packet =
4729 ((tstorm_client.max_sges_for_packet +
4730 PAGES_PER_SGE - 1) & (~(PAGES_PER_SGE - 1))) >>
4731 PAGES_PER_SGE_SHIFT;
4732
4733 tstorm_client.config_flags |=
4734 TSTORM_ETH_CLIENT_CONFIG_ENABLE_SGE_RING;
4735 }
4736
Eliezer Tamir49d66772008-02-28 11:53:13 -08004737 for_each_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00004738 tstorm_client.statistics_counter_id = bp->fp[i].cl_id;
4739
Eliezer Tamir49d66772008-02-28 11:53:13 -08004740 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004741 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id),
Eliezer Tamir49d66772008-02-28 11:53:13 -08004742 ((u32 *)&tstorm_client)[0]);
4743 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004744 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id) + 4,
Eliezer Tamir49d66772008-02-28 11:53:13 -08004745 ((u32 *)&tstorm_client)[1]);
4746 }
4747
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004748 DP(BNX2X_MSG_OFF, "tstorm_client: 0x%08x 0x%08x\n",
4749 ((u32 *)&tstorm_client)[0], ((u32 *)&tstorm_client)[1]);
Eliezer Tamir49d66772008-02-28 11:53:13 -08004750}
4751
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004752static void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
4753{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004754 struct tstorm_eth_mac_filter_config tstorm_mac_filter = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004755 int mode = bp->rx_mode;
4756 int mask = (1 << BP_L_ID(bp));
4757 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004758 int i;
4759
Eilon Greenstein3196a882008-08-13 15:58:49 -07004760 DP(NETIF_MSG_IFUP, "rx mode %d mask 0x%x\n", mode, mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004761
4762 switch (mode) {
4763 case BNX2X_RX_MODE_NONE: /* no Rx */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004764 tstorm_mac_filter.ucast_drop_all = mask;
4765 tstorm_mac_filter.mcast_drop_all = mask;
4766 tstorm_mac_filter.bcast_drop_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004767 break;
4768 case BNX2X_RX_MODE_NORMAL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004769 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004770 break;
4771 case BNX2X_RX_MODE_ALLMULTI:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004772 tstorm_mac_filter.mcast_accept_all = mask;
4773 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004774 break;
4775 case BNX2X_RX_MODE_PROMISC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004776 tstorm_mac_filter.ucast_accept_all = mask;
4777 tstorm_mac_filter.mcast_accept_all = mask;
4778 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004779 break;
4780 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004781 BNX2X_ERR("BAD rx mode (%d)\n", mode);
4782 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004783 }
4784
4785 for (i = 0; i < sizeof(struct tstorm_eth_mac_filter_config)/4; i++) {
4786 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004787 TSTORM_MAC_FILTER_CONFIG_OFFSET(func) + i * 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004788 ((u32 *)&tstorm_mac_filter)[i]);
4789
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004790/* DP(NETIF_MSG_IFUP, "tstorm_mac_filter[%d]: 0x%08x\n", i,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004791 ((u32 *)&tstorm_mac_filter)[i]); */
4792 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004793
Eliezer Tamir49d66772008-02-28 11:53:13 -08004794 if (mode != BNX2X_RX_MODE_NONE)
4795 bnx2x_set_client_config(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004796}
4797
Eilon Greenstein471de712008-08-13 15:49:35 -07004798static void bnx2x_init_internal_common(struct bnx2x *bp)
4799{
4800 int i;
4801
Yitchak Gertner3cdf1db2008-08-25 15:24:21 -07004802 if (bp->flags & TPA_ENABLE_FLAG) {
4803 struct tstorm_eth_tpa_exist tpa = {0};
4804
4805 tpa.tpa_exist = 1;
4806
4807 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_TPA_EXIST_OFFSET,
4808 ((u32 *)&tpa)[0]);
4809 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_TPA_EXIST_OFFSET + 4,
4810 ((u32 *)&tpa)[1]);
4811 }
4812
Eilon Greenstein471de712008-08-13 15:49:35 -07004813 /* Zero this manually as its initialization is
4814 currently missing in the initTool */
4815 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
4816 REG_WR(bp, BAR_USTRORM_INTMEM +
4817 USTORM_AGG_DATA_OFFSET + i * 4, 0);
4818}
4819
4820static void bnx2x_init_internal_port(struct bnx2x *bp)
4821{
4822 int port = BP_PORT(bp);
4823
4824 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4825 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4826 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4827 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4828}
4829
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00004830/* Calculates the sum of vn_min_rates.
4831 It's needed for further normalizing of the min_rates.
4832 Returns:
4833 sum of vn_min_rates.
4834 or
4835 0 - if all the min_rates are 0.
4836 In the later case fainess algorithm should be deactivated.
4837 If not all min_rates are zero then those that are zeroes will be set to 1.
4838 */
4839static void bnx2x_calc_vn_weight_sum(struct bnx2x *bp)
4840{
4841 int all_zero = 1;
4842 int port = BP_PORT(bp);
4843 int vn;
4844
4845 bp->vn_weight_sum = 0;
4846 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
4847 int func = 2*vn + port;
4848 u32 vn_cfg =
4849 SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
4850 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
4851 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
4852
4853 /* Skip hidden vns */
4854 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
4855 continue;
4856
4857 /* If min rate is zero - set it to 1 */
4858 if (!vn_min_rate)
4859 vn_min_rate = DEF_MIN_RATE;
4860 else
4861 all_zero = 0;
4862
4863 bp->vn_weight_sum += vn_min_rate;
4864 }
4865
4866 /* ... only if all min rates are zeros - disable fairness */
4867 if (all_zero)
4868 bp->vn_weight_sum = 0;
4869}
4870
Eilon Greenstein471de712008-08-13 15:49:35 -07004871static void bnx2x_init_internal_func(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004872{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004873 struct tstorm_eth_function_common_config tstorm_config = {0};
4874 struct stats_indication_flags stats_flags = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004875 int port = BP_PORT(bp);
4876 int func = BP_FUNC(bp);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004877 int i, j;
4878 u32 offset;
Eilon Greenstein471de712008-08-13 15:49:35 -07004879 u16 max_agg_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004880
4881 if (is_multi(bp)) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004882 tstorm_config.config_flags = MULTI_FLAGS(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004883 tstorm_config.rss_result_mask = MULTI_MASK;
4884 }
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004885 if (IS_E1HMF(bp))
4886 tstorm_config.config_flags |=
4887 TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004888
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004889 tstorm_config.leading_client_id = BP_L_ID(bp);
4890
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004891 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004892 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004893 (*(u32 *)&tstorm_config));
4894
Eliezer Tamirc14423f2008-02-28 11:49:42 -08004895 bp->rx_mode = BNX2X_RX_MODE_NONE; /* no rx until link is up */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004896 bnx2x_set_storm_rx_mode(bp);
4897
Eilon Greensteinde832a52009-02-12 08:36:33 +00004898 for_each_queue(bp, i) {
4899 u8 cl_id = bp->fp[i].cl_id;
4900
4901 /* reset xstorm per client statistics */
4902 offset = BAR_XSTRORM_INTMEM +
4903 XSTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
4904 for (j = 0;
4905 j < sizeof(struct xstorm_per_client_stats) / 4; j++)
4906 REG_WR(bp, offset + j*4, 0);
4907
4908 /* reset tstorm per client statistics */
4909 offset = BAR_TSTRORM_INTMEM +
4910 TSTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
4911 for (j = 0;
4912 j < sizeof(struct tstorm_per_client_stats) / 4; j++)
4913 REG_WR(bp, offset + j*4, 0);
4914
4915 /* reset ustorm per client statistics */
4916 offset = BAR_USTRORM_INTMEM +
4917 USTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
4918 for (j = 0;
4919 j < sizeof(struct ustorm_per_client_stats) / 4; j++)
4920 REG_WR(bp, offset + j*4, 0);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004921 }
4922
4923 /* Init statistics related context */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004924 stats_flags.collect_eth = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004925
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004926 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004927 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004928 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004929 ((u32 *)&stats_flags)[1]);
4930
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004931 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004932 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004933 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004934 ((u32 *)&stats_flags)[1]);
4935
Eilon Greensteinde832a52009-02-12 08:36:33 +00004936 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(func),
4937 ((u32 *)&stats_flags)[0]);
4938 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(func) + 4,
4939 ((u32 *)&stats_flags)[1]);
4940
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004941 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004942 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004943 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004944 ((u32 *)&stats_flags)[1]);
4945
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004946 REG_WR(bp, BAR_XSTRORM_INTMEM +
4947 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
4948 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
4949 REG_WR(bp, BAR_XSTRORM_INTMEM +
4950 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
4951 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
4952
4953 REG_WR(bp, BAR_TSTRORM_INTMEM +
4954 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
4955 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
4956 REG_WR(bp, BAR_TSTRORM_INTMEM +
4957 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
4958 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004959
Eilon Greensteinde832a52009-02-12 08:36:33 +00004960 REG_WR(bp, BAR_USTRORM_INTMEM +
4961 USTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
4962 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
4963 REG_WR(bp, BAR_USTRORM_INTMEM +
4964 USTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
4965 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
4966
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004967 if (CHIP_IS_E1H(bp)) {
4968 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNCTION_MODE_OFFSET,
4969 IS_E1HMF(bp));
4970 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNCTION_MODE_OFFSET,
4971 IS_E1HMF(bp));
4972 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNCTION_MODE_OFFSET,
4973 IS_E1HMF(bp));
4974 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNCTION_MODE_OFFSET,
4975 IS_E1HMF(bp));
4976
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004977 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_E1HOV_OFFSET(func),
4978 bp->e1hov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004979 }
4980
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08004981 /* Init CQ ring mapping and aggregation size, the FW limit is 8 frags */
4982 max_agg_size =
4983 min((u32)(min((u32)8, (u32)MAX_SKB_FRAGS) *
4984 SGE_PAGE_SIZE * PAGES_PER_SGE),
4985 (u32)0xffff);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004986 for_each_rx_queue(bp, i) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004987 struct bnx2x_fastpath *fp = &bp->fp[i];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004988
4989 REG_WR(bp, BAR_USTRORM_INTMEM +
4990 USTORM_CQE_PAGE_BASE_OFFSET(port, FP_CL_ID(fp)),
4991 U64_LO(fp->rx_comp_mapping));
4992 REG_WR(bp, BAR_USTRORM_INTMEM +
4993 USTORM_CQE_PAGE_BASE_OFFSET(port, FP_CL_ID(fp)) + 4,
4994 U64_HI(fp->rx_comp_mapping));
4995
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004996 REG_WR16(bp, BAR_USTRORM_INTMEM +
4997 USTORM_MAX_AGG_SIZE_OFFSET(port, FP_CL_ID(fp)),
4998 max_agg_size);
4999 }
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005000
Eilon Greenstein1c063282009-02-12 08:36:43 +00005001 /* dropless flow control */
5002 if (CHIP_IS_E1H(bp)) {
5003 struct ustorm_eth_rx_pause_data_e1h rx_pause = {0};
5004
5005 rx_pause.bd_thr_low = 250;
5006 rx_pause.cqe_thr_low = 250;
5007 rx_pause.cos = 1;
5008 rx_pause.sge_thr_low = 0;
5009 rx_pause.bd_thr_high = 350;
5010 rx_pause.cqe_thr_high = 350;
5011 rx_pause.sge_thr_high = 0;
5012
5013 for_each_rx_queue(bp, i) {
5014 struct bnx2x_fastpath *fp = &bp->fp[i];
5015
5016 if (!fp->disable_tpa) {
5017 rx_pause.sge_thr_low = 150;
5018 rx_pause.sge_thr_high = 250;
5019 }
5020
5021
5022 offset = BAR_USTRORM_INTMEM +
5023 USTORM_ETH_RING_PAUSE_DATA_OFFSET(port,
5024 fp->cl_id);
5025 for (j = 0;
5026 j < sizeof(struct ustorm_eth_rx_pause_data_e1h)/4;
5027 j++)
5028 REG_WR(bp, offset + j*4,
5029 ((u32 *)&rx_pause)[j]);
5030 }
5031 }
5032
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005033 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
5034
5035 /* Init rate shaping and fairness contexts */
5036 if (IS_E1HMF(bp)) {
5037 int vn;
5038
5039 /* During init there is no active link
5040 Until link is up, set link rate to 10Gbps */
5041 bp->link_vars.line_speed = SPEED_10000;
5042 bnx2x_init_port_minmax(bp);
5043
5044 bnx2x_calc_vn_weight_sum(bp);
5045
5046 for (vn = VN_0; vn < E1HVN_MAX; vn++)
5047 bnx2x_init_vn_minmax(bp, 2*vn + port);
5048
5049 /* Enable rate shaping and fairness */
5050 bp->cmng.flags.cmng_enables =
5051 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
5052 if (bp->vn_weight_sum)
5053 bp->cmng.flags.cmng_enables |=
5054 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
5055 else
5056 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
5057 " fairness will be disabled\n");
5058 } else {
5059 /* rate shaping and fairness are disabled */
5060 DP(NETIF_MSG_IFUP,
5061 "single function mode minmax will be disabled\n");
5062 }
5063
5064
5065 /* Store it to internal memory */
5066 if (bp->port.pmf)
5067 for (i = 0; i < sizeof(struct cmng_struct_per_port) / 4; i++)
5068 REG_WR(bp, BAR_XSTRORM_INTMEM +
5069 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i * 4,
5070 ((u32 *)(&bp->cmng))[i]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005071}
5072
Eilon Greenstein471de712008-08-13 15:49:35 -07005073static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
5074{
5075 switch (load_code) {
5076 case FW_MSG_CODE_DRV_LOAD_COMMON:
5077 bnx2x_init_internal_common(bp);
5078 /* no break */
5079
5080 case FW_MSG_CODE_DRV_LOAD_PORT:
5081 bnx2x_init_internal_port(bp);
5082 /* no break */
5083
5084 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
5085 bnx2x_init_internal_func(bp);
5086 break;
5087
5088 default:
5089 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5090 break;
5091 }
5092}
5093
5094static void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005095{
5096 int i;
5097
5098 for_each_queue(bp, i) {
5099 struct bnx2x_fastpath *fp = &bp->fp[i];
5100
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005101 fp->bp = bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005102 fp->state = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005103 fp->index = i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005104 fp->cl_id = BP_L_ID(bp) + i;
5105 fp->sb_id = fp->cl_id;
5106 DP(NETIF_MSG_IFUP,
5107 "bnx2x_init_sb(%p,%p) index %d cl_id %d sb %d\n",
5108 bp, fp->status_blk, i, FP_CL_ID(fp), FP_SB_ID(fp));
Eilon Greenstein5c862842008-08-13 15:51:48 -07005109 bnx2x_init_sb(bp, fp->status_blk, fp->status_blk_mapping,
5110 FP_SB_ID(fp));
5111 bnx2x_update_fpsb_idx(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005112 }
5113
Eilon Greenstein5c862842008-08-13 15:51:48 -07005114 bnx2x_init_def_sb(bp, bp->def_status_blk, bp->def_status_blk_mapping,
5115 DEF_SB_ID);
5116 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005117 bnx2x_update_coalesce(bp);
5118 bnx2x_init_rx_rings(bp);
5119 bnx2x_init_tx_ring(bp);
5120 bnx2x_init_sp_ring(bp);
5121 bnx2x_init_context(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07005122 bnx2x_init_internal(bp, load_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005123 bnx2x_init_ind_table(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005124 bnx2x_stats_init(bp);
5125
5126 /* At this point, we are ready for interrupts */
5127 atomic_set(&bp->intr_sem, 0);
5128
5129 /* flush all before enabling interrupts */
5130 mb();
5131 mmiowb();
5132
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08005133 bnx2x_int_enable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005134}
5135
5136/* end of nic init */
5137
5138/*
5139 * gzip service functions
5140 */
5141
5142static int bnx2x_gunzip_init(struct bnx2x *bp)
5143{
5144 bp->gunzip_buf = pci_alloc_consistent(bp->pdev, FW_BUF_SIZE,
5145 &bp->gunzip_mapping);
5146 if (bp->gunzip_buf == NULL)
5147 goto gunzip_nomem1;
5148
5149 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
5150 if (bp->strm == NULL)
5151 goto gunzip_nomem2;
5152
5153 bp->strm->workspace = kmalloc(zlib_inflate_workspacesize(),
5154 GFP_KERNEL);
5155 if (bp->strm->workspace == NULL)
5156 goto gunzip_nomem3;
5157
5158 return 0;
5159
5160gunzip_nomem3:
5161 kfree(bp->strm);
5162 bp->strm = NULL;
5163
5164gunzip_nomem2:
5165 pci_free_consistent(bp->pdev, FW_BUF_SIZE, bp->gunzip_buf,
5166 bp->gunzip_mapping);
5167 bp->gunzip_buf = NULL;
5168
5169gunzip_nomem1:
5170 printk(KERN_ERR PFX "%s: Cannot allocate firmware buffer for"
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005171 " un-compression\n", bp->dev->name);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005172 return -ENOMEM;
5173}
5174
5175static void bnx2x_gunzip_end(struct bnx2x *bp)
5176{
5177 kfree(bp->strm->workspace);
5178
5179 kfree(bp->strm);
5180 bp->strm = NULL;
5181
5182 if (bp->gunzip_buf) {
5183 pci_free_consistent(bp->pdev, FW_BUF_SIZE, bp->gunzip_buf,
5184 bp->gunzip_mapping);
5185 bp->gunzip_buf = NULL;
5186 }
5187}
5188
5189static int bnx2x_gunzip(struct bnx2x *bp, u8 *zbuf, int len)
5190{
5191 int n, rc;
5192
5193 /* check gzip header */
5194 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED))
5195 return -EINVAL;
5196
5197 n = 10;
5198
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005199#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005200
5201 if (zbuf[3] & FNAME)
5202 while ((zbuf[n++] != 0) && (n < len));
5203
5204 bp->strm->next_in = zbuf + n;
5205 bp->strm->avail_in = len - n;
5206 bp->strm->next_out = bp->gunzip_buf;
5207 bp->strm->avail_out = FW_BUF_SIZE;
5208
5209 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
5210 if (rc != Z_OK)
5211 return rc;
5212
5213 rc = zlib_inflate(bp->strm, Z_FINISH);
5214 if ((rc != Z_OK) && (rc != Z_STREAM_END))
5215 printk(KERN_ERR PFX "%s: Firmware decompression error: %s\n",
5216 bp->dev->name, bp->strm->msg);
5217
5218 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
5219 if (bp->gunzip_outlen & 0x3)
5220 printk(KERN_ERR PFX "%s: Firmware decompression error:"
5221 " gunzip_outlen (%d) not aligned\n",
5222 bp->dev->name, bp->gunzip_outlen);
5223 bp->gunzip_outlen >>= 2;
5224
5225 zlib_inflateEnd(bp->strm);
5226
5227 if (rc == Z_STREAM_END)
5228 return 0;
5229
5230 return rc;
5231}
5232
5233/* nic load/unload */
5234
5235/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005236 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005237 */
5238
5239/* send a NIG loopback debug packet */
5240static void bnx2x_lb_pckt(struct bnx2x *bp)
5241{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005242 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005243
5244 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005245 wb_write[0] = 0x55555555;
5246 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005247 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005248 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005249
5250 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005251 wb_write[0] = 0x09000000;
5252 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005253 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005254 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005255}
5256
5257/* some of the internal memories
5258 * are not directly readable from the driver
5259 * to test them we send debug packets
5260 */
5261static int bnx2x_int_mem_test(struct bnx2x *bp)
5262{
5263 int factor;
5264 int count, i;
5265 u32 val = 0;
5266
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005267 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005268 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005269 else if (CHIP_REV_IS_EMUL(bp))
5270 factor = 200;
5271 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005272 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005273
5274 DP(NETIF_MSG_HW, "start part1\n");
5275
5276 /* Disable inputs of parser neighbor blocks */
5277 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5278 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5279 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005280 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005281
5282 /* Write 0 to parser credits for CFC search request */
5283 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5284
5285 /* send Ethernet packet */
5286 bnx2x_lb_pckt(bp);
5287
5288 /* TODO do i reset NIG statistic? */
5289 /* Wait until NIG register shows 1 packet of size 0x10 */
5290 count = 1000 * factor;
5291 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005292
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005293 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5294 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005295 if (val == 0x10)
5296 break;
5297
5298 msleep(10);
5299 count--;
5300 }
5301 if (val != 0x10) {
5302 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5303 return -1;
5304 }
5305
5306 /* Wait until PRS register shows 1 packet */
5307 count = 1000 * factor;
5308 while (count) {
5309 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005310 if (val == 1)
5311 break;
5312
5313 msleep(10);
5314 count--;
5315 }
5316 if (val != 0x1) {
5317 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5318 return -2;
5319 }
5320
5321 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005322 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005323 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005324 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005325 msleep(50);
5326 bnx2x_init_block(bp, BRB1_COMMON_START, BRB1_COMMON_END);
5327 bnx2x_init_block(bp, PRS_COMMON_START, PRS_COMMON_END);
5328
5329 DP(NETIF_MSG_HW, "part2\n");
5330
5331 /* Disable inputs of parser neighbor blocks */
5332 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5333 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5334 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005335 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005336
5337 /* Write 0 to parser credits for CFC search request */
5338 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5339
5340 /* send 10 Ethernet packets */
5341 for (i = 0; i < 10; i++)
5342 bnx2x_lb_pckt(bp);
5343
5344 /* Wait until NIG register shows 10 + 1
5345 packets of size 11*0x10 = 0xb0 */
5346 count = 1000 * factor;
5347 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005348
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005349 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5350 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005351 if (val == 0xb0)
5352 break;
5353
5354 msleep(10);
5355 count--;
5356 }
5357 if (val != 0xb0) {
5358 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5359 return -3;
5360 }
5361
5362 /* Wait until PRS register shows 2 packets */
5363 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5364 if (val != 2)
5365 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5366
5367 /* Write 1 to parser credits for CFC search request */
5368 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
5369
5370 /* Wait until PRS register shows 3 packets */
5371 msleep(10 * factor);
5372 /* Wait until NIG register shows 1 packet of size 0x10 */
5373 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5374 if (val != 3)
5375 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5376
5377 /* clear NIG EOP FIFO */
5378 for (i = 0; i < 11; i++)
5379 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
5380 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
5381 if (val != 1) {
5382 BNX2X_ERR("clear of NIG failed\n");
5383 return -4;
5384 }
5385
5386 /* Reset and init BRB, PRS, NIG */
5387 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
5388 msleep(50);
5389 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
5390 msleep(50);
5391 bnx2x_init_block(bp, BRB1_COMMON_START, BRB1_COMMON_END);
5392 bnx2x_init_block(bp, PRS_COMMON_START, PRS_COMMON_END);
5393#ifndef BCM_ISCSI
5394 /* set NIC mode */
5395 REG_WR(bp, PRS_REG_NIC_MODE, 1);
5396#endif
5397
5398 /* Enable inputs of parser neighbor blocks */
5399 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
5400 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
5401 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005402 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005403
5404 DP(NETIF_MSG_HW, "done\n");
5405
5406 return 0; /* OK */
5407}
5408
5409static void enable_blocks_attention(struct bnx2x *bp)
5410{
5411 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
5412 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
5413 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
5414 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
5415 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
5416 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
5417 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
5418 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
5419 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005420/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
5421/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005422 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
5423 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
5424 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005425/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
5426/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005427 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
5428 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
5429 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
5430 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005431/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
5432/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
5433 if (CHIP_REV_IS_FPGA(bp))
5434 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000);
5435 else
5436 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005437 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
5438 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
5439 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005440/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
5441/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005442 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
5443 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005444/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
5445 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0X18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005446}
5447
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005448
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005449static void bnx2x_reset_common(struct bnx2x *bp)
5450{
5451 /* reset_common */
5452 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
5453 0xd3ffff7f);
5454 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, 0x1403);
5455}
5456
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005457static int bnx2x_init_common(struct bnx2x *bp)
5458{
5459 u32 val, i;
5460
5461 DP(BNX2X_MSG_MCP, "starting common init func %d\n", BP_FUNC(bp));
5462
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005463 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005464 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
5465 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, 0xfffc);
5466
5467 bnx2x_init_block(bp, MISC_COMMON_START, MISC_COMMON_END);
5468 if (CHIP_IS_E1H(bp))
5469 REG_WR(bp, MISC_REG_E1HMF_MODE, IS_E1HMF(bp));
5470
5471 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x100);
5472 msleep(30);
5473 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x0);
5474
5475 bnx2x_init_block(bp, PXP_COMMON_START, PXP_COMMON_END);
5476 if (CHIP_IS_E1(bp)) {
5477 /* enable HW interrupt from PXP on USDM overflow
5478 bit 16 on INT_MASK_0 */
5479 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005480 }
5481
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005482 bnx2x_init_block(bp, PXP2_COMMON_START, PXP2_COMMON_END);
5483 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005484
5485#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005486 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
5487 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
5488 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
5489 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
5490 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00005491 /* make sure this value is 0 */
5492 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005493
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005494/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
5495 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
5496 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
5497 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
5498 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005499#endif
5500
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005501 REG_WR(bp, PXP2_REG_RQ_CDU_P_SIZE, 2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005502#ifdef BCM_ISCSI
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005503 REG_WR(bp, PXP2_REG_RQ_TM_P_SIZE, 5);
5504 REG_WR(bp, PXP2_REG_RQ_QM_P_SIZE, 5);
5505 REG_WR(bp, PXP2_REG_RQ_SRC_P_SIZE, 5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005506#endif
5507
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005508 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
5509 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005510
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005511 /* let the HW do it's magic ... */
5512 msleep(100);
5513 /* finish PXP init */
5514 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
5515 if (val != 1) {
5516 BNX2X_ERR("PXP2 CFG failed\n");
5517 return -EBUSY;
5518 }
5519 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
5520 if (val != 1) {
5521 BNX2X_ERR("PXP2 RD_INIT failed\n");
5522 return -EBUSY;
5523 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005524
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005525 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
5526 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005527
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005528 bnx2x_init_block(bp, DMAE_COMMON_START, DMAE_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005529
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005530 /* clean the DMAE memory */
5531 bp->dmae_ready = 1;
5532 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005533
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005534 bnx2x_init_block(bp, TCM_COMMON_START, TCM_COMMON_END);
5535 bnx2x_init_block(bp, UCM_COMMON_START, UCM_COMMON_END);
5536 bnx2x_init_block(bp, CCM_COMMON_START, CCM_COMMON_END);
5537 bnx2x_init_block(bp, XCM_COMMON_START, XCM_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005538
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005539 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
5540 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
5541 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
5542 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
5543
5544 bnx2x_init_block(bp, QM_COMMON_START, QM_COMMON_END);
5545 /* soft reset pulse */
5546 REG_WR(bp, QM_REG_SOFT_RESET, 1);
5547 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005548
5549#ifdef BCM_ISCSI
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005550 bnx2x_init_block(bp, TIMERS_COMMON_START, TIMERS_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005551#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005552
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005553 bnx2x_init_block(bp, DQ_COMMON_START, DQ_COMMON_END);
5554 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BCM_PAGE_SHIFT);
5555 if (!CHIP_REV_IS_SLOW(bp)) {
5556 /* enable hw interrupt from doorbell Q */
5557 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
5558 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005559
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005560 bnx2x_init_block(bp, BRB1_COMMON_START, BRB1_COMMON_END);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005561 bnx2x_init_block(bp, PRS_COMMON_START, PRS_COMMON_END);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08005562 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005563 /* set NIC mode */
5564 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005565 if (CHIP_IS_E1H(bp))
5566 REG_WR(bp, PRS_REG_E1HOV_MODE, IS_E1HMF(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005567
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005568 bnx2x_init_block(bp, TSDM_COMMON_START, TSDM_COMMON_END);
5569 bnx2x_init_block(bp, CSDM_COMMON_START, CSDM_COMMON_END);
5570 bnx2x_init_block(bp, USDM_COMMON_START, USDM_COMMON_END);
5571 bnx2x_init_block(bp, XSDM_COMMON_START, XSDM_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005572
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005573 if (CHIP_IS_E1H(bp)) {
5574 bnx2x_init_fill(bp, TSTORM_INTMEM_ADDR, 0,
5575 STORM_INTMEM_SIZE_E1H/2);
5576 bnx2x_init_fill(bp,
5577 TSTORM_INTMEM_ADDR + STORM_INTMEM_SIZE_E1H/2,
5578 0, STORM_INTMEM_SIZE_E1H/2);
5579 bnx2x_init_fill(bp, CSTORM_INTMEM_ADDR, 0,
5580 STORM_INTMEM_SIZE_E1H/2);
5581 bnx2x_init_fill(bp,
5582 CSTORM_INTMEM_ADDR + STORM_INTMEM_SIZE_E1H/2,
5583 0, STORM_INTMEM_SIZE_E1H/2);
5584 bnx2x_init_fill(bp, XSTORM_INTMEM_ADDR, 0,
5585 STORM_INTMEM_SIZE_E1H/2);
5586 bnx2x_init_fill(bp,
5587 XSTORM_INTMEM_ADDR + STORM_INTMEM_SIZE_E1H/2,
5588 0, STORM_INTMEM_SIZE_E1H/2);
5589 bnx2x_init_fill(bp, USTORM_INTMEM_ADDR, 0,
5590 STORM_INTMEM_SIZE_E1H/2);
5591 bnx2x_init_fill(bp,
5592 USTORM_INTMEM_ADDR + STORM_INTMEM_SIZE_E1H/2,
5593 0, STORM_INTMEM_SIZE_E1H/2);
5594 } else { /* E1 */
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005595 bnx2x_init_fill(bp, TSTORM_INTMEM_ADDR, 0,
5596 STORM_INTMEM_SIZE_E1);
5597 bnx2x_init_fill(bp, CSTORM_INTMEM_ADDR, 0,
5598 STORM_INTMEM_SIZE_E1);
5599 bnx2x_init_fill(bp, XSTORM_INTMEM_ADDR, 0,
5600 STORM_INTMEM_SIZE_E1);
5601 bnx2x_init_fill(bp, USTORM_INTMEM_ADDR, 0,
5602 STORM_INTMEM_SIZE_E1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005603 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005604
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005605 bnx2x_init_block(bp, TSEM_COMMON_START, TSEM_COMMON_END);
5606 bnx2x_init_block(bp, USEM_COMMON_START, USEM_COMMON_END);
5607 bnx2x_init_block(bp, CSEM_COMMON_START, CSEM_COMMON_END);
5608 bnx2x_init_block(bp, XSEM_COMMON_START, XSEM_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005609
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005610 /* sync semi rtc */
5611 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
5612 0x80000000);
5613 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
5614 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005615
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005616 bnx2x_init_block(bp, UPB_COMMON_START, UPB_COMMON_END);
5617 bnx2x_init_block(bp, XPB_COMMON_START, XPB_COMMON_END);
5618 bnx2x_init_block(bp, PBF_COMMON_START, PBF_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005619
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005620 REG_WR(bp, SRC_REG_SOFT_RST, 1);
5621 for (i = SRC_REG_KEYRSS0_0; i <= SRC_REG_KEYRSS1_9; i += 4) {
5622 REG_WR(bp, i, 0xc0cac01a);
5623 /* TODO: replace with something meaningful */
5624 }
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005625 bnx2x_init_block(bp, SRCH_COMMON_START, SRCH_COMMON_END);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005626 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005627
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005628 if (sizeof(union cdu_context) != 1024)
5629 /* we currently assume that a context is 1024 bytes */
5630 printk(KERN_ALERT PFX "please adjust the size of"
5631 " cdu_context(%ld)\n", (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005632
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005633 bnx2x_init_block(bp, CDU_COMMON_START, CDU_COMMON_END);
5634 val = (4 << 24) + (0 << 12) + 1024;
5635 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
5636 if (CHIP_IS_E1(bp)) {
5637 /* !!! fix pxp client crdit until excel update */
5638 REG_WR(bp, CDU_REG_CDU_DEBUG, 0x264);
5639 REG_WR(bp, CDU_REG_CDU_DEBUG, 0);
5640 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005641
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005642 bnx2x_init_block(bp, CFC_COMMON_START, CFC_COMMON_END);
5643 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005644 /* enable context validation interrupt from CFC */
5645 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
5646
5647 /* set the thresholds to prevent CFC/CDU race */
5648 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005649
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005650 bnx2x_init_block(bp, HC_COMMON_START, HC_COMMON_END);
5651 bnx2x_init_block(bp, MISC_AEU_COMMON_START, MISC_AEU_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005652
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005653 /* PXPCS COMMON comes here */
5654 /* Reset PCIE errors for debug */
5655 REG_WR(bp, 0x2814, 0xffffffff);
5656 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005657
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005658 /* EMAC0 COMMON comes here */
5659 /* EMAC1 COMMON comes here */
5660 /* DBU COMMON comes here */
5661 /* DBG COMMON comes here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005662
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005663 bnx2x_init_block(bp, NIG_COMMON_START, NIG_COMMON_END);
5664 if (CHIP_IS_E1H(bp)) {
5665 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_E1HMF(bp));
5666 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_E1HMF(bp));
5667 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005668
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005669 if (CHIP_REV_IS_SLOW(bp))
5670 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005671
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005672 /* finish CFC init */
5673 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
5674 if (val != 1) {
5675 BNX2X_ERR("CFC LL_INIT failed\n");
5676 return -EBUSY;
5677 }
5678 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
5679 if (val != 1) {
5680 BNX2X_ERR("CFC AC_INIT failed\n");
5681 return -EBUSY;
5682 }
5683 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
5684 if (val != 1) {
5685 BNX2X_ERR("CFC CAM_INIT failed\n");
5686 return -EBUSY;
5687 }
5688 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005689
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005690 /* read NIG statistic
5691 to see if this is our first up since powerup */
5692 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5693 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005694
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005695 /* do internal memory self test */
5696 if ((CHIP_IS_E1(bp)) && (val == 0) && bnx2x_int_mem_test(bp)) {
5697 BNX2X_ERR("internal mem self test failed\n");
5698 return -EBUSY;
5699 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005700
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00005701 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
Eilon Greenstein46c6a672009-02-12 08:36:58 +00005702 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
5703 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
5704 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
5705 bp->port.need_hw_lock = 1;
5706 break;
5707
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00005708 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005709 /* Fan failure is indicated by SPIO 5 */
5710 bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5,
5711 MISC_REGISTERS_SPIO_INPUT_HI_Z);
Eliezer Tamirf1410642008-02-28 11:51:50 -08005712
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005713 /* set to active low mode */
5714 val = REG_RD(bp, MISC_REG_SPIO_INT);
5715 val |= ((1 << MISC_REGISTERS_SPIO_5) <<
Eliezer Tamirf1410642008-02-28 11:51:50 -08005716 MISC_REGISTERS_SPIO_INT_OLD_SET_POS);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005717 REG_WR(bp, MISC_REG_SPIO_INT, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08005718
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005719 /* enable interrupt to signal the IGU */
5720 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
5721 val |= (1 << MISC_REGISTERS_SPIO_5);
5722 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
5723 break;
Eliezer Tamirf1410642008-02-28 11:51:50 -08005724
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005725 default:
5726 break;
5727 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08005728
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005729 /* clear PXP2 attentions */
5730 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005731
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005732 enable_blocks_attention(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005733
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005734 if (!BP_NOMCP(bp)) {
5735 bnx2x_acquire_phy_lock(bp);
5736 bnx2x_common_init_phy(bp, bp->common.shmem_base);
5737 bnx2x_release_phy_lock(bp);
5738 } else
5739 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
5740
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005741 return 0;
5742}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005743
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005744static int bnx2x_init_port(struct bnx2x *bp)
5745{
5746 int port = BP_PORT(bp);
Eilon Greenstein1c063282009-02-12 08:36:43 +00005747 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005748 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005749
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005750 DP(BNX2X_MSG_MCP, "starting port init port %x\n", port);
5751
5752 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005753
5754 /* Port PXP comes here */
5755 /* Port PXP2 comes here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005756#ifdef BCM_ISCSI
5757 /* Port0 1
5758 * Port1 385 */
5759 i++;
5760 wb_write[0] = ONCHIP_ADDR1(bp->timers_mapping);
5761 wb_write[1] = ONCHIP_ADDR2(bp->timers_mapping);
5762 REG_WR_DMAE(bp, PXP2_REG_RQ_ONCHIP_AT + i*8, wb_write, 2);
5763 REG_WR(bp, PXP2_REG_PSWRQ_TM0_L2P + func*4, PXP_ONE_ILT(i));
5764
5765 /* Port0 2
5766 * Port1 386 */
5767 i++;
5768 wb_write[0] = ONCHIP_ADDR1(bp->qm_mapping);
5769 wb_write[1] = ONCHIP_ADDR2(bp->qm_mapping);
5770 REG_WR_DMAE(bp, PXP2_REG_RQ_ONCHIP_AT + i*8, wb_write, 2);
5771 REG_WR(bp, PXP2_REG_PSWRQ_QM0_L2P + func*4, PXP_ONE_ILT(i));
5772
5773 /* Port0 3
5774 * Port1 387 */
5775 i++;
5776 wb_write[0] = ONCHIP_ADDR1(bp->t1_mapping);
5777 wb_write[1] = ONCHIP_ADDR2(bp->t1_mapping);
5778 REG_WR_DMAE(bp, PXP2_REG_RQ_ONCHIP_AT + i*8, wb_write, 2);
5779 REG_WR(bp, PXP2_REG_PSWRQ_SRC0_L2P + func*4, PXP_ONE_ILT(i));
5780#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005781 /* Port CMs come here */
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005782 bnx2x_init_block(bp, (port ? XCM_PORT1_START : XCM_PORT0_START),
5783 (port ? XCM_PORT1_END : XCM_PORT0_END));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005784
5785 /* Port QM comes here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005786#ifdef BCM_ISCSI
5787 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + func*4, 1024/64*20);
5788 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + func*4, 31);
5789
5790 bnx2x_init_block(bp, func ? TIMERS_PORT1_START : TIMERS_PORT0_START,
5791 func ? TIMERS_PORT1_END : TIMERS_PORT0_END);
5792#endif
5793 /* Port DQ comes here */
Eilon Greenstein1c063282009-02-12 08:36:43 +00005794
5795 bnx2x_init_block(bp, (port ? BRB1_PORT1_START : BRB1_PORT0_START),
5796 (port ? BRB1_PORT1_END : BRB1_PORT0_END));
5797 if (CHIP_REV_IS_SLOW(bp) && !CHIP_IS_E1H(bp)) {
5798 /* no pause for emulation and FPGA */
5799 low = 0;
5800 high = 513;
5801 } else {
5802 if (IS_E1HMF(bp))
5803 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
5804 else if (bp->dev->mtu > 4096) {
5805 if (bp->flags & ONE_PORT_FLAG)
5806 low = 160;
5807 else {
5808 val = bp->dev->mtu;
5809 /* (24*1024 + val*4)/256 */
5810 low = 96 + (val/64) + ((val % 64) ? 1 : 0);
5811 }
5812 } else
5813 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
5814 high = low + 56; /* 14*1024/256 */
5815 }
5816 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
5817 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
5818
5819
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005820 /* Port PRS comes here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005821 /* Port TSDM comes here */
5822 /* Port CSDM comes here */
5823 /* Port USDM comes here */
5824 /* Port XSDM comes here */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005825 bnx2x_init_block(bp, port ? TSEM_PORT1_START : TSEM_PORT0_START,
5826 port ? TSEM_PORT1_END : TSEM_PORT0_END);
5827 bnx2x_init_block(bp, port ? USEM_PORT1_START : USEM_PORT0_START,
5828 port ? USEM_PORT1_END : USEM_PORT0_END);
5829 bnx2x_init_block(bp, port ? CSEM_PORT1_START : CSEM_PORT0_START,
5830 port ? CSEM_PORT1_END : CSEM_PORT0_END);
5831 bnx2x_init_block(bp, port ? XSEM_PORT1_START : XSEM_PORT0_START,
5832 port ? XSEM_PORT1_END : XSEM_PORT0_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005833 /* Port UPB comes here */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005834 /* Port XPB comes here */
5835
5836 bnx2x_init_block(bp, port ? PBF_PORT1_START : PBF_PORT0_START,
5837 port ? PBF_PORT1_END : PBF_PORT0_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005838
5839 /* configure PBF to work without PAUSE mtu 9000 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005840 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005841
5842 /* update threshold */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005843 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005844 /* update init credit */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005845 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005846
5847 /* probe changes */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005848 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005849 msleep(5);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005850 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005851
5852#ifdef BCM_ISCSI
5853 /* tell the searcher where the T2 table is */
5854 REG_WR(bp, SRC_REG_COUNTFREE0 + func*4, 16*1024/64);
5855
5856 wb_write[0] = U64_LO(bp->t2_mapping);
5857 wb_write[1] = U64_HI(bp->t2_mapping);
5858 REG_WR_DMAE(bp, SRC_REG_FIRSTFREE0 + func*4, wb_write, 2);
5859 wb_write[0] = U64_LO((u64)bp->t2_mapping + 16*1024 - 64);
5860 wb_write[1] = U64_HI((u64)bp->t2_mapping + 16*1024 - 64);
5861 REG_WR_DMAE(bp, SRC_REG_LASTFREE0 + func*4, wb_write, 2);
5862
5863 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + func*4, 10);
5864 /* Port SRCH comes here */
5865#endif
5866 /* Port CDU comes here */
5867 /* Port CFC comes here */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005868
5869 if (CHIP_IS_E1(bp)) {
5870 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
5871 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
5872 }
5873 bnx2x_init_block(bp, port ? HC_PORT1_START : HC_PORT0_START,
5874 port ? HC_PORT1_END : HC_PORT0_END);
5875
5876 bnx2x_init_block(bp, port ? MISC_AEU_PORT1_START :
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005877 MISC_AEU_PORT0_START,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005878 port ? MISC_AEU_PORT1_END : MISC_AEU_PORT0_END);
5879 /* init aeu_mask_attn_func_0/1:
5880 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
5881 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
5882 * bits 4-7 are used for "per vn group attention" */
5883 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4,
5884 (IS_E1HMF(bp) ? 0xF7 : 0x7));
5885
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005886 /* Port PXPCS comes here */
5887 /* Port EMAC0 comes here */
5888 /* Port EMAC1 comes here */
5889 /* Port DBU comes here */
5890 /* Port DBG comes here */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005891 bnx2x_init_block(bp, port ? NIG_PORT1_START : NIG_PORT0_START,
5892 port ? NIG_PORT1_END : NIG_PORT0_END);
5893
5894 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
5895
5896 if (CHIP_IS_E1H(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005897 /* 0x2 disable e1hov, 0x1 enable */
5898 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
5899 (IS_E1HMF(bp) ? 0x1 : 0x2));
5900
Eilon Greenstein1c063282009-02-12 08:36:43 +00005901 /* support pause requests from USDM, TSDM and BRB */
5902 REG_WR(bp, NIG_REG_LLFC_EGRESS_SRC_ENABLE_0 + port*4, 0x7);
5903
5904 {
5905 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
5906 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
5907 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
5908 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005909 }
5910
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005911 /* Port MCP comes here */
5912 /* Port DMAE comes here */
5913
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00005914 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00005915 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
5916 {
5917 u32 swap_val, swap_override, aeu_gpio_mask, offset;
5918
5919 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
5920 MISC_REGISTERS_GPIO_INPUT_HI_Z, port);
5921
5922 /* The GPIO should be swapped if the swap register is
5923 set and active */
5924 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
5925 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
5926
5927 /* Select function upon port-swap configuration */
5928 if (port == 0) {
5929 offset = MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0;
5930 aeu_gpio_mask = (swap_val && swap_override) ?
5931 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1 :
5932 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0;
5933 } else {
5934 offset = MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0;
5935 aeu_gpio_mask = (swap_val && swap_override) ?
5936 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 :
5937 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1;
5938 }
5939 val = REG_RD(bp, offset);
5940 /* add GPIO3 to group */
5941 val |= aeu_gpio_mask;
5942 REG_WR(bp, offset, val);
5943 }
5944 break;
5945
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00005946 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eliezer Tamirf1410642008-02-28 11:51:50 -08005947 /* add SPIO 5 to group 0 */
5948 val = REG_RD(bp, MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
5949 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
5950 REG_WR(bp, MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0, val);
5951 break;
5952
5953 default:
5954 break;
5955 }
5956
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07005957 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005958
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005959 return 0;
5960}
5961
5962#define ILT_PER_FUNC (768/2)
5963#define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
5964/* the phys address is shifted right 12 bits and has an added
5965 1=valid bit added to the 53rd bit
5966 then since this is a wide register(TM)
5967 we split it into two 32 bit writes
5968 */
5969#define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
5970#define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
5971#define PXP_ONE_ILT(x) (((x) << 10) | x)
5972#define PXP_ILT_RANGE(f, l) (((l) << 10) | f)
5973
5974#define CNIC_ILT_LINES 0
5975
5976static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
5977{
5978 int reg;
5979
5980 if (CHIP_IS_E1H(bp))
5981 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
5982 else /* E1 */
5983 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
5984
5985 bnx2x_wb_wr(bp, reg, ONCHIP_ADDR1(addr), ONCHIP_ADDR2(addr));
5986}
5987
5988static int bnx2x_init_func(struct bnx2x *bp)
5989{
5990 int port = BP_PORT(bp);
5991 int func = BP_FUNC(bp);
Eilon Greenstein8badd272009-02-12 08:36:15 +00005992 u32 addr, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005993 int i;
5994
5995 DP(BNX2X_MSG_MCP, "starting func init func %x\n", func);
5996
Eilon Greenstein8badd272009-02-12 08:36:15 +00005997 /* set MSI reconfigure capability */
5998 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
5999 val = REG_RD(bp, addr);
6000 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
6001 REG_WR(bp, addr, val);
6002
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006003 i = FUNC_ILT_BASE(func);
6004
6005 bnx2x_ilt_wr(bp, i, bnx2x_sp_mapping(bp, context));
6006 if (CHIP_IS_E1H(bp)) {
6007 REG_WR(bp, PXP2_REG_RQ_CDU_FIRST_ILT, i);
6008 REG_WR(bp, PXP2_REG_RQ_CDU_LAST_ILT, i + CNIC_ILT_LINES);
6009 } else /* E1 */
6010 REG_WR(bp, PXP2_REG_PSWRQ_CDU0_L2P + func*4,
6011 PXP_ILT_RANGE(i, i + CNIC_ILT_LINES));
6012
6013
6014 if (CHIP_IS_E1H(bp)) {
6015 for (i = 0; i < 9; i++)
6016 bnx2x_init_block(bp,
6017 cm_start[func][i], cm_end[func][i]);
6018
6019 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
6020 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->e1hov);
6021 }
6022
6023 /* HC init per function */
6024 if (CHIP_IS_E1H(bp)) {
6025 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
6026
6027 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6028 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6029 }
6030 bnx2x_init_block(bp, hc_limits[func][0], hc_limits[func][1]);
6031
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006032 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006033 REG_WR(bp, 0x2114, 0xffffffff);
6034 REG_WR(bp, 0x2120, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006035
6036 return 0;
6037}
6038
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006039static int bnx2x_init_hw(struct bnx2x *bp, u32 load_code)
6040{
6041 int i, rc = 0;
6042
6043 DP(BNX2X_MSG_MCP, "function %d load_code %x\n",
6044 BP_FUNC(bp), load_code);
6045
6046 bp->dmae_ready = 0;
6047 mutex_init(&bp->dmae_mutex);
6048 bnx2x_gunzip_init(bp);
6049
6050 switch (load_code) {
6051 case FW_MSG_CODE_DRV_LOAD_COMMON:
6052 rc = bnx2x_init_common(bp);
6053 if (rc)
6054 goto init_hw_err;
6055 /* no break */
6056
6057 case FW_MSG_CODE_DRV_LOAD_PORT:
6058 bp->dmae_ready = 1;
6059 rc = bnx2x_init_port(bp);
6060 if (rc)
6061 goto init_hw_err;
6062 /* no break */
6063
6064 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
6065 bp->dmae_ready = 1;
6066 rc = bnx2x_init_func(bp);
6067 if (rc)
6068 goto init_hw_err;
6069 break;
6070
6071 default:
6072 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
6073 break;
6074 }
6075
6076 if (!BP_NOMCP(bp)) {
6077 int func = BP_FUNC(bp);
6078
6079 bp->fw_drv_pulse_wr_seq =
6080 (SHMEM_RD(bp, func_mb[func].drv_pulse_mb) &
6081 DRV_PULSE_SEQ_MASK);
6082 bp->func_stx = SHMEM_RD(bp, func_mb[func].fw_mb_param);
6083 DP(BNX2X_MSG_MCP, "drv_pulse 0x%x func_stx 0x%x\n",
6084 bp->fw_drv_pulse_wr_seq, bp->func_stx);
6085 } else
6086 bp->func_stx = 0;
6087
6088 /* this needs to be done before gunzip end */
6089 bnx2x_zero_def_sb(bp);
6090 for_each_queue(bp, i)
6091 bnx2x_zero_sb(bp, BP_L_ID(bp) + i);
6092
6093init_hw_err:
6094 bnx2x_gunzip_end(bp);
6095
6096 return rc;
6097}
6098
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006099/* send the MCP a request, block until there is a reply */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006100static u32 bnx2x_fw_command(struct bnx2x *bp, u32 command)
6101{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006102 int func = BP_FUNC(bp);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006103 u32 seq = ++bp->fw_seq;
6104 u32 rc = 0;
Eilon Greenstein19680c42008-08-13 15:47:33 -07006105 u32 cnt = 1;
6106 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006107
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006108 SHMEM_WR(bp, func_mb[func].drv_mb_header, (command | seq));
Eliezer Tamirf1410642008-02-28 11:51:50 -08006109 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB\n", (command | seq));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006110
Eilon Greenstein19680c42008-08-13 15:47:33 -07006111 do {
6112 /* let the FW do it's magic ... */
6113 msleep(delay);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006114
Eilon Greenstein19680c42008-08-13 15:47:33 -07006115 rc = SHMEM_RD(bp, func_mb[func].fw_mb_header);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006116
Eilon Greenstein19680c42008-08-13 15:47:33 -07006117 /* Give the FW up to 2 second (200*10ms) */
6118 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 200));
6119
6120 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
6121 cnt*delay, rc, seq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006122
6123 /* is this a reply to our command? */
6124 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK)) {
6125 rc &= FW_MSG_CODE_MASK;
Eliezer Tamirf1410642008-02-28 11:51:50 -08006126
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006127 } else {
6128 /* FW BUG! */
6129 BNX2X_ERR("FW failed to respond!\n");
6130 bnx2x_fw_dump(bp);
6131 rc = 0;
6132 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08006133
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006134 return rc;
6135}
6136
6137static void bnx2x_free_mem(struct bnx2x *bp)
6138{
6139
6140#define BNX2X_PCI_FREE(x, y, size) \
6141 do { \
6142 if (x) { \
6143 pci_free_consistent(bp->pdev, size, x, y); \
6144 x = NULL; \
6145 y = 0; \
6146 } \
6147 } while (0)
6148
6149#define BNX2X_FREE(x) \
6150 do { \
6151 if (x) { \
6152 vfree(x); \
6153 x = NULL; \
6154 } \
6155 } while (0)
6156
6157 int i;
6158
6159 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006160 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006161 for_each_queue(bp, i) {
6162
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006163 /* status blocks */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006164 BNX2X_PCI_FREE(bnx2x_fp(bp, i, status_blk),
6165 bnx2x_fp(bp, i, status_blk_mapping),
6166 sizeof(struct host_status_block) +
6167 sizeof(struct eth_tx_db_data));
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006168 }
6169 /* Rx */
6170 for_each_rx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006171
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006172 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006173 BNX2X_FREE(bnx2x_fp(bp, i, rx_buf_ring));
6174 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_desc_ring),
6175 bnx2x_fp(bp, i, rx_desc_mapping),
6176 sizeof(struct eth_rx_bd) * NUM_RX_BD);
6177
6178 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_comp_ring),
6179 bnx2x_fp(bp, i, rx_comp_mapping),
6180 sizeof(struct eth_fast_path_rx_cqe) *
6181 NUM_RCQ_BD);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006182
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006183 /* SGE ring */
Eilon Greenstein32626232008-08-13 15:51:07 -07006184 BNX2X_FREE(bnx2x_fp(bp, i, rx_page_ring));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006185 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_sge_ring),
6186 bnx2x_fp(bp, i, rx_sge_mapping),
6187 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
6188 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006189 /* Tx */
6190 for_each_tx_queue(bp, i) {
6191
6192 /* fastpath tx rings: tx_buf tx_desc */
6193 BNX2X_FREE(bnx2x_fp(bp, i, tx_buf_ring));
6194 BNX2X_PCI_FREE(bnx2x_fp(bp, i, tx_desc_ring),
6195 bnx2x_fp(bp, i, tx_desc_mapping),
6196 sizeof(struct eth_tx_bd) * NUM_TX_BD);
6197 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006198 /* end of fastpath */
6199
6200 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006201 sizeof(struct host_def_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006202
6203 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006204 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006205
6206#ifdef BCM_ISCSI
6207 BNX2X_PCI_FREE(bp->t1, bp->t1_mapping, 64*1024);
6208 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, 16*1024);
6209 BNX2X_PCI_FREE(bp->timers, bp->timers_mapping, 8*1024);
6210 BNX2X_PCI_FREE(bp->qm, bp->qm_mapping, 128*1024);
6211#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006212 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006213
6214#undef BNX2X_PCI_FREE
6215#undef BNX2X_KFREE
6216}
6217
6218static int bnx2x_alloc_mem(struct bnx2x *bp)
6219{
6220
6221#define BNX2X_PCI_ALLOC(x, y, size) \
6222 do { \
6223 x = pci_alloc_consistent(bp->pdev, size, y); \
6224 if (x == NULL) \
6225 goto alloc_mem_err; \
6226 memset(x, 0, size); \
6227 } while (0)
6228
6229#define BNX2X_ALLOC(x, size) \
6230 do { \
6231 x = vmalloc(size); \
6232 if (x == NULL) \
6233 goto alloc_mem_err; \
6234 memset(x, 0, size); \
6235 } while (0)
6236
6237 int i;
6238
6239 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006240 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006241 for_each_queue(bp, i) {
6242 bnx2x_fp(bp, i, bp) = bp;
6243
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006244 /* status blocks */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006245 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, status_blk),
6246 &bnx2x_fp(bp, i, status_blk_mapping),
6247 sizeof(struct host_status_block) +
6248 sizeof(struct eth_tx_db_data));
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006249 }
6250 /* Rx */
6251 for_each_rx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006252
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006253 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006254 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_buf_ring),
6255 sizeof(struct sw_rx_bd) * NUM_RX_BD);
6256 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_desc_ring),
6257 &bnx2x_fp(bp, i, rx_desc_mapping),
6258 sizeof(struct eth_rx_bd) * NUM_RX_BD);
6259
6260 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_comp_ring),
6261 &bnx2x_fp(bp, i, rx_comp_mapping),
6262 sizeof(struct eth_fast_path_rx_cqe) *
6263 NUM_RCQ_BD);
6264
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006265 /* SGE ring */
6266 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_page_ring),
6267 sizeof(struct sw_rx_page) * NUM_RX_SGE);
6268 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_sge_ring),
6269 &bnx2x_fp(bp, i, rx_sge_mapping),
6270 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006271 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006272 /* Tx */
6273 for_each_tx_queue(bp, i) {
6274
6275 bnx2x_fp(bp, i, hw_tx_prods) =
6276 (void *)(bnx2x_fp(bp, i, status_blk) + 1);
6277
6278 bnx2x_fp(bp, i, tx_prods_mapping) =
6279 bnx2x_fp(bp, i, status_blk_mapping) +
6280 sizeof(struct host_status_block);
6281
6282 /* fastpath tx rings: tx_buf tx_desc */
6283 BNX2X_ALLOC(bnx2x_fp(bp, i, tx_buf_ring),
6284 sizeof(struct sw_tx_bd) * NUM_TX_BD);
6285 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, tx_desc_ring),
6286 &bnx2x_fp(bp, i, tx_desc_mapping),
6287 sizeof(struct eth_tx_bd) * NUM_TX_BD);
6288 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006289 /* end of fastpath */
6290
6291 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
6292 sizeof(struct host_def_status_block));
6293
6294 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
6295 sizeof(struct bnx2x_slowpath));
6296
6297#ifdef BCM_ISCSI
6298 BNX2X_PCI_ALLOC(bp->t1, &bp->t1_mapping, 64*1024);
6299
6300 /* Initialize T1 */
6301 for (i = 0; i < 64*1024; i += 64) {
6302 *(u64 *)((char *)bp->t1 + i + 56) = 0x0UL;
6303 *(u64 *)((char *)bp->t1 + i + 3) = 0x0UL;
6304 }
6305
6306 /* allocate searcher T2 table
6307 we allocate 1/4 of alloc num for T2
6308 (which is not entered into the ILT) */
6309 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, 16*1024);
6310
6311 /* Initialize T2 */
6312 for (i = 0; i < 16*1024; i += 64)
6313 * (u64 *)((char *)bp->t2 + i + 56) = bp->t2_mapping + i + 64;
6314
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006315 /* now fixup the last line in the block to point to the next block */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006316 *(u64 *)((char *)bp->t2 + 1024*16-8) = bp->t2_mapping;
6317
6318 /* Timer block array (MAX_CONN*8) phys uncached for now 1024 conns */
6319 BNX2X_PCI_ALLOC(bp->timers, &bp->timers_mapping, 8*1024);
6320
6321 /* QM queues (128*MAX_CONN) */
6322 BNX2X_PCI_ALLOC(bp->qm, &bp->qm_mapping, 128*1024);
6323#endif
6324
6325 /* Slow path ring */
6326 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
6327
6328 return 0;
6329
6330alloc_mem_err:
6331 bnx2x_free_mem(bp);
6332 return -ENOMEM;
6333
6334#undef BNX2X_PCI_ALLOC
6335#undef BNX2X_ALLOC
6336}
6337
6338static void bnx2x_free_tx_skbs(struct bnx2x *bp)
6339{
6340 int i;
6341
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006342 for_each_tx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006343 struct bnx2x_fastpath *fp = &bp->fp[i];
6344
6345 u16 bd_cons = fp->tx_bd_cons;
6346 u16 sw_prod = fp->tx_pkt_prod;
6347 u16 sw_cons = fp->tx_pkt_cons;
6348
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006349 while (sw_cons != sw_prod) {
6350 bd_cons = bnx2x_free_tx_pkt(bp, fp, TX_BD(sw_cons));
6351 sw_cons++;
6352 }
6353 }
6354}
6355
6356static void bnx2x_free_rx_skbs(struct bnx2x *bp)
6357{
6358 int i, j;
6359
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006360 for_each_rx_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006361 struct bnx2x_fastpath *fp = &bp->fp[j];
6362
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006363 for (i = 0; i < NUM_RX_BD; i++) {
6364 struct sw_rx_bd *rx_buf = &fp->rx_buf_ring[i];
6365 struct sk_buff *skb = rx_buf->skb;
6366
6367 if (skb == NULL)
6368 continue;
6369
6370 pci_unmap_single(bp->pdev,
6371 pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07006372 bp->rx_buf_size,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006373 PCI_DMA_FROMDEVICE);
6374
6375 rx_buf->skb = NULL;
6376 dev_kfree_skb(skb);
6377 }
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006378 if (!fp->disable_tpa)
Eilon Greenstein32626232008-08-13 15:51:07 -07006379 bnx2x_free_tpa_pool(bp, fp, CHIP_IS_E1(bp) ?
6380 ETH_MAX_AGGREGATION_QUEUES_E1 :
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006381 ETH_MAX_AGGREGATION_QUEUES_E1H);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006382 }
6383}
6384
6385static void bnx2x_free_skbs(struct bnx2x *bp)
6386{
6387 bnx2x_free_tx_skbs(bp);
6388 bnx2x_free_rx_skbs(bp);
6389}
6390
6391static void bnx2x_free_msix_irqs(struct bnx2x *bp)
6392{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006393 int i, offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006394
6395 free_irq(bp->msix_table[0].vector, bp->dev);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006396 DP(NETIF_MSG_IFDOWN, "released sp irq (%d)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006397 bp->msix_table[0].vector);
6398
6399 for_each_queue(bp, i) {
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006400 DP(NETIF_MSG_IFDOWN, "about to release fp #%d->%d irq "
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006401 "state %x\n", i, bp->msix_table[i + offset].vector,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006402 bnx2x_fp(bp, i, state));
6403
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006404 free_irq(bp->msix_table[i + offset].vector, &bp->fp[i]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006405 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006406}
6407
6408static void bnx2x_free_irq(struct bnx2x *bp)
6409{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006410 if (bp->flags & USING_MSIX_FLAG) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006411 bnx2x_free_msix_irqs(bp);
6412 pci_disable_msix(bp->pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006413 bp->flags &= ~USING_MSIX_FLAG;
6414
Eilon Greenstein8badd272009-02-12 08:36:15 +00006415 } else if (bp->flags & USING_MSI_FLAG) {
6416 free_irq(bp->pdev->irq, bp->dev);
6417 pci_disable_msi(bp->pdev);
6418 bp->flags &= ~USING_MSI_FLAG;
6419
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006420 } else
6421 free_irq(bp->pdev->irq, bp->dev);
6422}
6423
6424static int bnx2x_enable_msix(struct bnx2x *bp)
6425{
Eilon Greenstein8badd272009-02-12 08:36:15 +00006426 int i, rc, offset = 1;
6427 int igu_vec = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006428
Eilon Greenstein8badd272009-02-12 08:36:15 +00006429 bp->msix_table[0].entry = igu_vec;
6430 DP(NETIF_MSG_IFUP, "msix_table[0].entry = %d (slowpath)\n", igu_vec);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006431
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006432 for_each_queue(bp, i) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00006433 igu_vec = BP_L_ID(bp) + offset + i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006434 bp->msix_table[i + offset].entry = igu_vec;
6435 DP(NETIF_MSG_IFUP, "msix_table[%d].entry = %d "
6436 "(fastpath #%u)\n", i + offset, igu_vec, i);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006437 }
6438
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006439 rc = pci_enable_msix(bp->pdev, &bp->msix_table[0],
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006440 BNX2X_NUM_QUEUES(bp) + offset);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006441 if (rc) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00006442 DP(NETIF_MSG_IFUP, "MSI-X is not attainable rc %d\n", rc);
6443 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006444 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00006445
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006446 bp->flags |= USING_MSIX_FLAG;
6447
6448 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006449}
6450
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006451static int bnx2x_req_msix_irqs(struct bnx2x *bp)
6452{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006453 int i, rc, offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006454
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006455 rc = request_irq(bp->msix_table[0].vector, bnx2x_msix_sp_int, 0,
6456 bp->dev->name, bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006457 if (rc) {
6458 BNX2X_ERR("request sp irq failed\n");
6459 return -EBUSY;
6460 }
6461
6462 for_each_queue(bp, i) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006463 struct bnx2x_fastpath *fp = &bp->fp[i];
6464
6465 sprintf(fp->name, "%s.fp%d", bp->dev->name, i);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006466 rc = request_irq(bp->msix_table[i + offset].vector,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006467 bnx2x_msix_fp_int, 0, fp->name, fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006468 if (rc) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006469 BNX2X_ERR("request fp #%d irq failed rc %d\n", i, rc);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006470 bnx2x_free_msix_irqs(bp);
6471 return -EBUSY;
6472 }
6473
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006474 fp->state = BNX2X_FP_STATE_IRQ;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006475 }
6476
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006477 i = BNX2X_NUM_QUEUES(bp);
6478 if (is_multi(bp))
6479 printk(KERN_INFO PFX
6480 "%s: using MSI-X IRQs: sp %d fp %d - %d\n",
6481 bp->dev->name, bp->msix_table[0].vector,
6482 bp->msix_table[offset].vector,
6483 bp->msix_table[offset + i - 1].vector);
6484 else
6485 printk(KERN_INFO PFX "%s: using MSI-X IRQs: sp %d fp %d\n",
6486 bp->dev->name, bp->msix_table[0].vector,
6487 bp->msix_table[offset + i - 1].vector);
6488
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006489 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006490}
6491
Eilon Greenstein8badd272009-02-12 08:36:15 +00006492static int bnx2x_enable_msi(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006493{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006494 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006495
Eilon Greenstein8badd272009-02-12 08:36:15 +00006496 rc = pci_enable_msi(bp->pdev);
6497 if (rc) {
6498 DP(NETIF_MSG_IFUP, "MSI is not attainable\n");
6499 return -1;
6500 }
6501 bp->flags |= USING_MSI_FLAG;
6502
6503 return 0;
6504}
6505
6506static int bnx2x_req_irq(struct bnx2x *bp)
6507{
6508 unsigned long flags;
6509 int rc;
6510
6511 if (bp->flags & USING_MSI_FLAG)
6512 flags = 0;
6513 else
6514 flags = IRQF_SHARED;
6515
6516 rc = request_irq(bp->pdev->irq, bnx2x_interrupt, flags,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006517 bp->dev->name, bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006518 if (!rc)
6519 bnx2x_fp(bp, 0, state) = BNX2X_FP_STATE_IRQ;
6520
6521 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006522}
6523
Yitchak Gertner65abd742008-08-25 15:26:24 -07006524static void bnx2x_napi_enable(struct bnx2x *bp)
6525{
6526 int i;
6527
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006528 for_each_rx_queue(bp, i)
Yitchak Gertner65abd742008-08-25 15:26:24 -07006529 napi_enable(&bnx2x_fp(bp, i, napi));
6530}
6531
6532static void bnx2x_napi_disable(struct bnx2x *bp)
6533{
6534 int i;
6535
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006536 for_each_rx_queue(bp, i)
Yitchak Gertner65abd742008-08-25 15:26:24 -07006537 napi_disable(&bnx2x_fp(bp, i, napi));
6538}
6539
6540static void bnx2x_netif_start(struct bnx2x *bp)
6541{
6542 if (atomic_dec_and_test(&bp->intr_sem)) {
6543 if (netif_running(bp->dev)) {
Yitchak Gertner65abd742008-08-25 15:26:24 -07006544 bnx2x_napi_enable(bp);
6545 bnx2x_int_enable(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006546 if (bp->state == BNX2X_STATE_OPEN)
6547 netif_tx_wake_all_queues(bp->dev);
Yitchak Gertner65abd742008-08-25 15:26:24 -07006548 }
6549 }
6550}
6551
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07006552static void bnx2x_netif_stop(struct bnx2x *bp, int disable_hw)
Yitchak Gertner65abd742008-08-25 15:26:24 -07006553{
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07006554 bnx2x_int_disable_sync(bp, disable_hw);
Eilon Greensteine94d8af2009-01-22 03:37:36 +00006555 bnx2x_napi_disable(bp);
Yitchak Gertner65abd742008-08-25 15:26:24 -07006556 if (netif_running(bp->dev)) {
Yitchak Gertner65abd742008-08-25 15:26:24 -07006557 netif_tx_disable(bp->dev);
6558 bp->dev->trans_start = jiffies; /* prevent tx timeout */
6559 }
6560}
6561
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006562/*
6563 * Init service functions
6564 */
6565
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006566static void bnx2x_set_mac_addr_e1(struct bnx2x *bp, int set)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006567{
6568 struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006569 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006570
6571 /* CAM allocation
6572 * unicasts 0-31:port0 32-63:port1
6573 * multicast 64-127:port0 128-191:port1
6574 */
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006575 config->hdr.length = 2;
Eilon Greensteinaf246402009-01-14 06:43:59 +00006576 config->hdr.offset = port ? 32 : 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006577 config->hdr.client_id = BP_CL_ID(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006578 config->hdr.reserved1 = 0;
6579
6580 /* primary MAC */
6581 config->config_table[0].cam_entry.msb_mac_addr =
6582 swab16(*(u16 *)&bp->dev->dev_addr[0]);
6583 config->config_table[0].cam_entry.middle_mac_addr =
6584 swab16(*(u16 *)&bp->dev->dev_addr[2]);
6585 config->config_table[0].cam_entry.lsb_mac_addr =
6586 swab16(*(u16 *)&bp->dev->dev_addr[4]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006587 config->config_table[0].cam_entry.flags = cpu_to_le16(port);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006588 if (set)
6589 config->config_table[0].target_table_entry.flags = 0;
6590 else
6591 CAM_INVALIDATE(config->config_table[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006592 config->config_table[0].target_table_entry.client_id = 0;
6593 config->config_table[0].target_table_entry.vlan_id = 0;
6594
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006595 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x)\n",
6596 (set ? "setting" : "clearing"),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006597 config->config_table[0].cam_entry.msb_mac_addr,
6598 config->config_table[0].cam_entry.middle_mac_addr,
6599 config->config_table[0].cam_entry.lsb_mac_addr);
6600
6601 /* broadcast */
6602 config->config_table[1].cam_entry.msb_mac_addr = 0xffff;
6603 config->config_table[1].cam_entry.middle_mac_addr = 0xffff;
6604 config->config_table[1].cam_entry.lsb_mac_addr = 0xffff;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006605 config->config_table[1].cam_entry.flags = cpu_to_le16(port);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006606 if (set)
6607 config->config_table[1].target_table_entry.flags =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006608 TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST;
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006609 else
6610 CAM_INVALIDATE(config->config_table[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006611 config->config_table[1].target_table_entry.client_id = 0;
6612 config->config_table[1].target_table_entry.vlan_id = 0;
6613
6614 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
6615 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
6616 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
6617}
6618
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006619static void bnx2x_set_mac_addr_e1h(struct bnx2x *bp, int set)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006620{
6621 struct mac_configuration_cmd_e1h *config =
6622 (struct mac_configuration_cmd_e1h *)bnx2x_sp(bp, mac_config);
6623
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006624 if (set && (bp->state != BNX2X_STATE_OPEN)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006625 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
6626 return;
6627 }
6628
6629 /* CAM allocation for E1H
6630 * unicasts: by func number
6631 * multicast: 20+FUNC*20, 20 each
6632 */
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006633 config->hdr.length = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006634 config->hdr.offset = BP_FUNC(bp);
6635 config->hdr.client_id = BP_CL_ID(bp);
6636 config->hdr.reserved1 = 0;
6637
6638 /* primary MAC */
6639 config->config_table[0].msb_mac_addr =
6640 swab16(*(u16 *)&bp->dev->dev_addr[0]);
6641 config->config_table[0].middle_mac_addr =
6642 swab16(*(u16 *)&bp->dev->dev_addr[2]);
6643 config->config_table[0].lsb_mac_addr =
6644 swab16(*(u16 *)&bp->dev->dev_addr[4]);
6645 config->config_table[0].client_id = BP_L_ID(bp);
6646 config->config_table[0].vlan_id = 0;
6647 config->config_table[0].e1hov_id = cpu_to_le16(bp->e1hov);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006648 if (set)
6649 config->config_table[0].flags = BP_PORT(bp);
6650 else
6651 config->config_table[0].flags =
6652 MAC_CONFIGURATION_ENTRY_E1H_ACTION_TYPE;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006653
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006654 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x) E1HOV %d CLID %d\n",
6655 (set ? "setting" : "clearing"),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006656 config->config_table[0].msb_mac_addr,
6657 config->config_table[0].middle_mac_addr,
6658 config->config_table[0].lsb_mac_addr, bp->e1hov, BP_L_ID(bp));
6659
6660 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
6661 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
6662 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
6663}
6664
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006665static int bnx2x_wait_ramrod(struct bnx2x *bp, int state, int idx,
6666 int *state_p, int poll)
6667{
6668 /* can take a while if any port is running */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006669 int cnt = 500;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006670
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006671 DP(NETIF_MSG_IFUP, "%s for state to become %x on IDX [%d]\n",
6672 poll ? "polling" : "waiting", state, idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006673
6674 might_sleep();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006675 while (cnt--) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006676 if (poll) {
6677 bnx2x_rx_int(bp->fp, 10);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006678 /* if index is different from 0
6679 * the reply for some commands will
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006680 * be on the non default queue
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006681 */
6682 if (idx)
6683 bnx2x_rx_int(&bp->fp[idx], 10);
6684 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006685
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006686 mb(); /* state is changed by bnx2x_sp_event() */
Eliezer Tamir49d66772008-02-28 11:53:13 -08006687 if (*state_p == state)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006688 return 0;
6689
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006690 msleep(1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006691 }
6692
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006693 /* timeout! */
Eliezer Tamir49d66772008-02-28 11:53:13 -08006694 BNX2X_ERR("timeout %s for state %x on IDX [%d]\n",
6695 poll ? "polling" : "waiting", state, idx);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006696#ifdef BNX2X_STOP_ON_ERROR
6697 bnx2x_panic();
6698#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006699
Eliezer Tamir49d66772008-02-28 11:53:13 -08006700 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006701}
6702
6703static int bnx2x_setup_leading(struct bnx2x *bp)
6704{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006705 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006706
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006707 /* reset IGU state */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006708 bnx2x_ack_sb(bp, bp->fp[0].sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006709
6710 /* SETUP ramrod */
6711 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_SETUP, 0, 0, 0, 0);
6712
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006713 /* Wait for completion */
6714 rc = bnx2x_wait_ramrod(bp, BNX2X_STATE_OPEN, 0, &(bp->state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006715
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006716 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006717}
6718
6719static int bnx2x_setup_multi(struct bnx2x *bp, int index)
6720{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006721 struct bnx2x_fastpath *fp = &bp->fp[index];
6722
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006723 /* reset IGU state */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006724 bnx2x_ack_sb(bp, fp->sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006725
Eliezer Tamir228241e2008-02-28 11:56:57 -08006726 /* SETUP ramrod */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006727 fp->state = BNX2X_FP_STATE_OPENING;
6728 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CLIENT_SETUP, index, 0,
6729 fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006730
6731 /* Wait for completion */
6732 return bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_OPEN, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006733 &(fp->state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006734}
6735
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006736static int bnx2x_poll(struct napi_struct *napi, int budget);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006737
Eilon Greenstein8badd272009-02-12 08:36:15 +00006738static void bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006739{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006740 int num_queues;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006741
Eilon Greenstein8badd272009-02-12 08:36:15 +00006742 switch (int_mode) {
6743 case INT_MODE_INTx:
6744 case INT_MODE_MSI:
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006745 num_queues = 1;
6746 bp->num_rx_queues = num_queues;
6747 bp->num_tx_queues = num_queues;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006748 DP(NETIF_MSG_IFUP,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006749 "set number of queues to %d\n", num_queues);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006750 break;
6751
6752 case INT_MODE_MSIX:
6753 default:
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006754 if (bp->multi_mode == ETH_RSS_MODE_REGULAR)
6755 num_queues = min_t(u32, num_online_cpus(),
6756 BNX2X_MAX_QUEUES(bp));
6757 else
6758 num_queues = 1;
6759 bp->num_rx_queues = num_queues;
6760 bp->num_tx_queues = num_queues;
6761 DP(NETIF_MSG_IFUP, "set number of rx queues to %d"
6762 " number of tx queues to %d\n",
6763 bp->num_rx_queues, bp->num_tx_queues);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006764 /* if we can't use MSI-X we only need one fp,
6765 * so try to enable MSI-X with the requested number of fp's
6766 * and fallback to MSI or legacy INTx with one fp
6767 */
Eilon Greenstein8badd272009-02-12 08:36:15 +00006768 if (bnx2x_enable_msix(bp)) {
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006769 /* failed to enable MSI-X */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006770 num_queues = 1;
6771 bp->num_rx_queues = num_queues;
6772 bp->num_tx_queues = num_queues;
6773 if (bp->multi_mode)
6774 BNX2X_ERR("Multi requested but failed to "
6775 "enable MSI-X set number of "
6776 "queues to %d\n", num_queues);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006777 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00006778 break;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006779 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006780 bp->dev->real_num_tx_queues = bp->num_tx_queues;
Eilon Greenstein8badd272009-02-12 08:36:15 +00006781}
6782
6783static void bnx2x_set_rx_mode(struct net_device *dev);
6784
6785/* must be called with rtnl_lock */
6786static int bnx2x_nic_load(struct bnx2x *bp, int load_mode)
6787{
6788 u32 load_code;
6789 int i, rc = 0;
6790#ifdef BNX2X_STOP_ON_ERROR
6791 DP(NETIF_MSG_IFUP, "enter load_mode %d\n", load_mode);
6792 if (unlikely(bp->panic))
6793 return -EPERM;
6794#endif
6795
6796 bp->state = BNX2X_STATE_OPENING_WAIT4_LOAD;
6797
6798 bnx2x_set_int_mode(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006799
6800 if (bnx2x_alloc_mem(bp))
6801 return -ENOMEM;
6802
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006803 for_each_rx_queue(bp, i)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006804 bnx2x_fp(bp, i, disable_tpa) =
6805 ((bp->flags & TPA_ENABLE_FLAG) == 0);
6806
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006807 for_each_rx_queue(bp, i)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006808 netif_napi_add(bp->dev, &bnx2x_fp(bp, i, napi),
6809 bnx2x_poll, 128);
6810
6811#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006812 for_each_rx_queue(bp, i) {
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006813 struct bnx2x_fastpath *fp = &bp->fp[i];
6814
6815 fp->poll_no_work = 0;
6816 fp->poll_calls = 0;
6817 fp->poll_max_calls = 0;
6818 fp->poll_complete = 0;
6819 fp->poll_exit = 0;
6820 }
6821#endif
6822 bnx2x_napi_enable(bp);
6823
6824 if (bp->flags & USING_MSIX_FLAG) {
6825 rc = bnx2x_req_msix_irqs(bp);
6826 if (rc) {
6827 pci_disable_msix(bp->pdev);
6828 goto load_error1;
6829 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006830 } else {
Eilon Greenstein8badd272009-02-12 08:36:15 +00006831 if ((rc != -ENOMEM) && (int_mode != INT_MODE_INTx))
6832 bnx2x_enable_msi(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006833 bnx2x_ack_int(bp);
6834 rc = bnx2x_req_irq(bp);
6835 if (rc) {
6836 BNX2X_ERR("IRQ request failed rc %d, aborting\n", rc);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006837 if (bp->flags & USING_MSI_FLAG)
6838 pci_disable_msi(bp->pdev);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006839 goto load_error1;
6840 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00006841 if (bp->flags & USING_MSI_FLAG) {
6842 bp->dev->irq = bp->pdev->irq;
6843 printk(KERN_INFO PFX "%s: using MSI IRQ %d\n",
6844 bp->dev->name, bp->pdev->irq);
6845 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006846 }
6847
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006848 /* Send LOAD_REQUEST command to MCP
6849 Returns the type of LOAD command:
6850 if it is the first port to be initialized
6851 common blocks should be initialized, otherwise - not
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006852 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006853 if (!BP_NOMCP(bp)) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08006854 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ);
6855 if (!load_code) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006856 BNX2X_ERR("MCP response failure, aborting\n");
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006857 rc = -EBUSY;
6858 goto load_error2;
Eliezer Tamir228241e2008-02-28 11:56:57 -08006859 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006860 if (load_code == FW_MSG_CODE_DRV_LOAD_REFUSED) {
6861 rc = -EBUSY; /* other port in diagnostic mode */
6862 goto load_error2;
6863 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006864
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006865 } else {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006866 int port = BP_PORT(bp);
6867
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006868 DP(NETIF_MSG_IFUP, "NO MCP load counts before us %d, %d, %d\n",
6869 load_count[0], load_count[1], load_count[2]);
6870 load_count[0]++;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006871 load_count[1 + port]++;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006872 DP(NETIF_MSG_IFUP, "NO MCP new load counts %d, %d, %d\n",
6873 load_count[0], load_count[1], load_count[2]);
6874 if (load_count[0] == 1)
6875 load_code = FW_MSG_CODE_DRV_LOAD_COMMON;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006876 else if (load_count[1 + port] == 1)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006877 load_code = FW_MSG_CODE_DRV_LOAD_PORT;
6878 else
6879 load_code = FW_MSG_CODE_DRV_LOAD_FUNCTION;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006880 }
6881
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006882 if ((load_code == FW_MSG_CODE_DRV_LOAD_COMMON) ||
6883 (load_code == FW_MSG_CODE_DRV_LOAD_PORT))
6884 bp->port.pmf = 1;
6885 else
6886 bp->port.pmf = 0;
6887 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
6888
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006889 /* Initialize HW */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006890 rc = bnx2x_init_hw(bp, load_code);
6891 if (rc) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006892 BNX2X_ERR("HW init failed, aborting\n");
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006893 goto load_error2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006894 }
6895
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006896 /* Setup NIC internals and enable interrupts */
Eilon Greenstein471de712008-08-13 15:49:35 -07006897 bnx2x_nic_init(bp, load_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006898
6899 /* Send LOAD_DONE command to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006900 if (!BP_NOMCP(bp)) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08006901 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE);
6902 if (!load_code) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006903 BNX2X_ERR("MCP response failure, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006904 rc = -EBUSY;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006905 goto load_error3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006906 }
6907 }
6908
6909 bp->state = BNX2X_STATE_OPENING_WAIT4_PORT;
6910
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006911 rc = bnx2x_setup_leading(bp);
6912 if (rc) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006913 BNX2X_ERR("Setup leading failed!\n");
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006914 goto load_error3;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006915 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006916
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006917 if (CHIP_IS_E1H(bp))
6918 if (bp->mf_config & FUNC_MF_CFG_FUNC_DISABLED) {
6919 BNX2X_ERR("!!! mf_cfg function disabled\n");
6920 bp->state = BNX2X_STATE_DISABLED;
6921 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006922
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006923 if (bp->state == BNX2X_STATE_OPEN)
6924 for_each_nondefault_queue(bp, i) {
6925 rc = bnx2x_setup_multi(bp, i);
6926 if (rc)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006927 goto load_error3;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006928 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006929
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006930 if (CHIP_IS_E1(bp))
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006931 bnx2x_set_mac_addr_e1(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006932 else
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006933 bnx2x_set_mac_addr_e1h(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006934
6935 if (bp->port.pmf)
6936 bnx2x_initial_phy_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006937
6938 /* Start fast path */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006939 switch (load_mode) {
6940 case LOAD_NORMAL:
6941 /* Tx queue should be only reenabled */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006942 netif_tx_wake_all_queues(bp->dev);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006943 /* Initialize the receive filter. */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006944 bnx2x_set_rx_mode(bp->dev);
6945 break;
6946
6947 case LOAD_OPEN:
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006948 netif_tx_start_all_queues(bp->dev);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006949 /* Initialize the receive filter. */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006950 bnx2x_set_rx_mode(bp->dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006951 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006952
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006953 case LOAD_DIAG:
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006954 /* Initialize the receive filter. */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006955 bnx2x_set_rx_mode(bp->dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006956 bp->state = BNX2X_STATE_DIAG;
6957 break;
6958
6959 default:
6960 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006961 }
6962
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006963 if (!bp->port.pmf)
6964 bnx2x__link_status_update(bp);
6965
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006966 /* start the timer */
6967 mod_timer(&bp->timer, jiffies + bp->current_interval);
6968
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006969
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006970 return 0;
6971
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006972load_error3:
6973 bnx2x_int_disable_sync(bp, 1);
6974 if (!BP_NOMCP(bp)) {
6975 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP);
6976 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
6977 }
6978 bp->port.pmf = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006979 /* Free SKBs, SGEs, TPA pool and driver internals */
6980 bnx2x_free_skbs(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006981 for_each_rx_queue(bp, i)
Eilon Greenstein3196a882008-08-13 15:58:49 -07006982 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006983load_error2:
Yitchak Gertnerd1014632008-08-25 15:25:45 -07006984 /* Release IRQs */
6985 bnx2x_free_irq(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006986load_error1:
6987 bnx2x_napi_disable(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006988 for_each_rx_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +00006989 netif_napi_del(&bnx2x_fp(bp, i, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006990 bnx2x_free_mem(bp);
6991
6992 /* TBD we really need to reset the chip
6993 if we want to recover from this */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006994 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006995}
6996
6997static int bnx2x_stop_multi(struct bnx2x *bp, int index)
6998{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006999 struct bnx2x_fastpath *fp = &bp->fp[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007000 int rc;
7001
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007002 /* halt the connection */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007003 fp->state = BNX2X_FP_STATE_HALTING;
7004 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, index, 0, fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007005
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007006 /* Wait for completion */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007007 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007008 &(fp->state), 1);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007009 if (rc) /* timeout */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007010 return rc;
7011
7012 /* delete cfc entry */
7013 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CFC_DEL, index, 0, 0, 1);
7014
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007015 /* Wait for completion */
7016 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_CLOSED, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007017 &(fp->state), 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007018 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007019}
7020
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007021static int bnx2x_stop_leading(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007022{
Eliezer Tamir49d66772008-02-28 11:53:13 -08007023 u16 dsb_sp_prod_idx;
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007024 /* if the other port is handling traffic,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007025 this can take a lot of time */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007026 int cnt = 500;
7027 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007028
7029 might_sleep();
7030
7031 /* Send HALT ramrod */
7032 bp->fp[0].state = BNX2X_FP_STATE_HALTING;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007033 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, 0, 0, BP_CL_ID(bp), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007034
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007035 /* Wait for completion */
7036 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, 0,
7037 &(bp->fp[0].state), 1);
7038 if (rc) /* timeout */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007039 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007040
Eliezer Tamir49d66772008-02-28 11:53:13 -08007041 dsb_sp_prod_idx = *bp->dsb_sp_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007042
Eliezer Tamir228241e2008-02-28 11:56:57 -08007043 /* Send PORT_DELETE ramrod */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007044 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_DEL, 0, 0, 0, 1);
7045
Eliezer Tamir49d66772008-02-28 11:53:13 -08007046 /* Wait for completion to arrive on default status block
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007047 we are going to reset the chip anyway
7048 so there is not much to do if this times out
7049 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007050 while (dsb_sp_prod_idx == *bp->dsb_sp_prod) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007051 if (!cnt) {
7052 DP(NETIF_MSG_IFDOWN, "timeout waiting for port del "
7053 "dsb_sp_prod 0x%x != dsb_sp_prod_idx 0x%x\n",
7054 *bp->dsb_sp_prod, dsb_sp_prod_idx);
7055#ifdef BNX2X_STOP_ON_ERROR
7056 bnx2x_panic();
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007057#else
7058 rc = -EBUSY;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007059#endif
7060 break;
7061 }
7062 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007063 msleep(1);
Eilon Greenstein5650d9d2009-01-22 06:01:29 +00007064 rmb(); /* Refresh the dsb_sp_prod */
Eliezer Tamir49d66772008-02-28 11:53:13 -08007065 }
7066 bp->state = BNX2X_STATE_CLOSING_WAIT4_UNLOAD;
7067 bp->fp[0].state = BNX2X_FP_STATE_CLOSED;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007068
7069 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007070}
7071
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007072static void bnx2x_reset_func(struct bnx2x *bp)
7073{
7074 int port = BP_PORT(bp);
7075 int func = BP_FUNC(bp);
7076 int base, i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08007077
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007078 /* Configure IGU */
7079 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7080 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7081
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007082 /* Clear ILT */
7083 base = FUNC_ILT_BASE(func);
7084 for (i = base; i < base + ILT_PER_FUNC; i++)
7085 bnx2x_ilt_wr(bp, i, 0);
7086}
7087
7088static void bnx2x_reset_port(struct bnx2x *bp)
7089{
7090 int port = BP_PORT(bp);
7091 u32 val;
7092
7093 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
7094
7095 /* Do not rcv packets to BRB */
7096 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
7097 /* Do not direct rcv packets that are not for MCP to the BRB */
7098 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
7099 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
7100
7101 /* Configure AEU */
7102 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
7103
7104 msleep(100);
7105 /* Check for BRB port occupancy */
7106 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
7107 if (val)
7108 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07007109 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007110
7111 /* TODO: Close Doorbell port? */
7112}
7113
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007114static void bnx2x_reset_chip(struct bnx2x *bp, u32 reset_code)
7115{
7116 DP(BNX2X_MSG_MCP, "function %d reset_code %x\n",
7117 BP_FUNC(bp), reset_code);
7118
7119 switch (reset_code) {
7120 case FW_MSG_CODE_DRV_UNLOAD_COMMON:
7121 bnx2x_reset_port(bp);
7122 bnx2x_reset_func(bp);
7123 bnx2x_reset_common(bp);
7124 break;
7125
7126 case FW_MSG_CODE_DRV_UNLOAD_PORT:
7127 bnx2x_reset_port(bp);
7128 bnx2x_reset_func(bp);
7129 break;
7130
7131 case FW_MSG_CODE_DRV_UNLOAD_FUNCTION:
7132 bnx2x_reset_func(bp);
7133 break;
7134
7135 default:
7136 BNX2X_ERR("Unknown reset_code (0x%x) from MCP\n", reset_code);
7137 break;
7138 }
7139}
7140
Eilon Greenstein33471622008-08-13 15:59:08 -07007141/* must be called with rtnl_lock */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007142static int bnx2x_nic_unload(struct bnx2x *bp, int unload_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007143{
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007144 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007145 u32 reset_code = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007146 int i, cnt, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007147
7148 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
7149
Eliezer Tamir228241e2008-02-28 11:56:57 -08007150 bp->rx_mode = BNX2X_RX_MODE_NONE;
7151 bnx2x_set_storm_rx_mode(bp);
7152
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007153 bnx2x_netif_stop(bp, 1);
Eilon Greensteine94d8af2009-01-22 03:37:36 +00007154
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007155 del_timer_sync(&bp->timer);
7156 SHMEM_WR(bp, func_mb[BP_FUNC(bp)].drv_pulse_mb,
7157 (DRV_PULSE_ALWAYS_ALIVE | bp->fw_drv_pulse_wr_seq));
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07007158 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007159
Eilon Greenstein70b99862009-01-14 06:43:48 +00007160 /* Release IRQs */
7161 bnx2x_free_irq(bp);
7162
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007163 /* Wait until tx fastpath tasks complete */
7164 for_each_tx_queue(bp, i) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08007165 struct bnx2x_fastpath *fp = &bp->fp[i];
7166
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007167 cnt = 1000;
7168 smp_rmb();
Vladislav Zolotarove8b5fc52009-01-26 12:36:42 -08007169 while (bnx2x_has_tx_work_unload(fp)) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007170
Yitchak Gertner65abd742008-08-25 15:26:24 -07007171 bnx2x_tx_int(fp, 1000);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007172 if (!cnt) {
7173 BNX2X_ERR("timeout waiting for queue[%d]\n",
7174 i);
7175#ifdef BNX2X_STOP_ON_ERROR
7176 bnx2x_panic();
7177 return -EBUSY;
7178#else
7179 break;
7180#endif
7181 }
7182 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007183 msleep(1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007184 smp_rmb();
7185 }
Eliezer Tamir228241e2008-02-28 11:56:57 -08007186 }
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007187 /* Give HW time to discard old tx messages */
7188 msleep(1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007189
Yitchak Gertner65abd742008-08-25 15:26:24 -07007190 if (CHIP_IS_E1(bp)) {
7191 struct mac_configuration_cmd *config =
7192 bnx2x_sp(bp, mcast_config);
7193
7194 bnx2x_set_mac_addr_e1(bp, 0);
7195
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007196 for (i = 0; i < config->hdr.length; i++)
Yitchak Gertner65abd742008-08-25 15:26:24 -07007197 CAM_INVALIDATE(config->config_table[i]);
7198
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007199 config->hdr.length = i;
Yitchak Gertner65abd742008-08-25 15:26:24 -07007200 if (CHIP_REV_IS_SLOW(bp))
7201 config->hdr.offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
7202 else
7203 config->hdr.offset = BNX2X_MAX_MULTICAST*(1 + port);
7204 config->hdr.client_id = BP_CL_ID(bp);
7205 config->hdr.reserved1 = 0;
7206
7207 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
7208 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
7209 U64_LO(bnx2x_sp_mapping(bp, mcast_config)), 0);
7210
7211 } else { /* E1H */
7212 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
7213
7214 bnx2x_set_mac_addr_e1h(bp, 0);
7215
7216 for (i = 0; i < MC_HASH_SIZE; i++)
7217 REG_WR(bp, MC_HASH_OFFSET(bp, i), 0);
7218 }
7219
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007220 if (unload_mode == UNLOAD_NORMAL)
7221 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007222
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007223 else if (bp->flags & NO_WOL_FLAG) {
7224 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
7225 if (CHIP_IS_E1H(bp))
7226 REG_WR(bp, MISC_REG_E1HMF_MODE, 0);
7227
7228 } else if (bp->wol) {
7229 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007230 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007231 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007232 /* The mac address is written to entries 1-4 to
7233 preserve entry 0 which is used by the PMF */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007234 u8 entry = (BP_E1HVN(bp) + 1)*8;
7235
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007236 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07007237 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007238
7239 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
7240 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07007241 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007242
7243 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007244
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007245 } else
7246 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
7247
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007248 /* Close multi and leading connections
7249 Completions for ramrods are collected in a synchronous way */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007250 for_each_nondefault_queue(bp, i)
7251 if (bnx2x_stop_multi(bp, i))
Eliezer Tamir228241e2008-02-28 11:56:57 -08007252 goto unload_error;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007253
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007254 rc = bnx2x_stop_leading(bp);
7255 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007256 BNX2X_ERR("Stop leading failed!\n");
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007257#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007258 return -EBUSY;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007259#else
7260 goto unload_error;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007261#endif
Eliezer Tamir228241e2008-02-28 11:56:57 -08007262 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007263
Eliezer Tamir228241e2008-02-28 11:56:57 -08007264unload_error:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007265 if (!BP_NOMCP(bp))
Eliezer Tamir228241e2008-02-28 11:56:57 -08007266 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007267 else {
7268 DP(NETIF_MSG_IFDOWN, "NO MCP load counts %d, %d, %d\n",
7269 load_count[0], load_count[1], load_count[2]);
7270 load_count[0]--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007271 load_count[1 + port]--;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007272 DP(NETIF_MSG_IFDOWN, "NO MCP new load counts %d, %d, %d\n",
7273 load_count[0], load_count[1], load_count[2]);
7274 if (load_count[0] == 0)
7275 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007276 else if (load_count[1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007277 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
7278 else
7279 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
7280 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007281
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007282 if ((reset_code == FW_MSG_CODE_DRV_UNLOAD_COMMON) ||
7283 (reset_code == FW_MSG_CODE_DRV_UNLOAD_PORT))
7284 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007285
7286 /* Reset the chip */
Eliezer Tamir228241e2008-02-28 11:56:57 -08007287 bnx2x_reset_chip(bp, reset_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007288
7289 /* Report UNLOAD_DONE to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007290 if (!BP_NOMCP(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007291 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
Eilon Greenstein9a035442008-11-03 16:45:55 -08007292 bp->port.pmf = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007293
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007294 /* Free SKBs, SGEs, TPA pool and driver internals */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007295 bnx2x_free_skbs(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007296 for_each_rx_queue(bp, i)
Eilon Greenstein3196a882008-08-13 15:58:49 -07007297 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007298 for_each_rx_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +00007299 netif_napi_del(&bnx2x_fp(bp, i, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007300 bnx2x_free_mem(bp);
7301
7302 bp->state = BNX2X_STATE_CLOSED;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007303
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007304 netif_carrier_off(bp->dev);
7305
7306 return 0;
7307}
7308
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007309static void bnx2x_reset_task(struct work_struct *work)
7310{
7311 struct bnx2x *bp = container_of(work, struct bnx2x, reset_task);
7312
7313#ifdef BNX2X_STOP_ON_ERROR
7314 BNX2X_ERR("reset task called but STOP_ON_ERROR defined"
7315 " so reset not done to allow debug dump,\n"
7316 KERN_ERR " you will need to reboot when done\n");
7317 return;
7318#endif
7319
7320 rtnl_lock();
7321
7322 if (!netif_running(bp->dev))
7323 goto reset_task_exit;
7324
7325 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
7326 bnx2x_nic_load(bp, LOAD_NORMAL);
7327
7328reset_task_exit:
7329 rtnl_unlock();
7330}
7331
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007332/* end of nic load/unload */
7333
7334/* ethtool_ops */
7335
7336/*
7337 * Init service functions
7338 */
7339
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007340static inline u32 bnx2x_get_pretend_reg(struct bnx2x *bp, int func)
7341{
7342 switch (func) {
7343 case 0: return PXP2_REG_PGL_PRETEND_FUNC_F0;
7344 case 1: return PXP2_REG_PGL_PRETEND_FUNC_F1;
7345 case 2: return PXP2_REG_PGL_PRETEND_FUNC_F2;
7346 case 3: return PXP2_REG_PGL_PRETEND_FUNC_F3;
7347 case 4: return PXP2_REG_PGL_PRETEND_FUNC_F4;
7348 case 5: return PXP2_REG_PGL_PRETEND_FUNC_F5;
7349 case 6: return PXP2_REG_PGL_PRETEND_FUNC_F6;
7350 case 7: return PXP2_REG_PGL_PRETEND_FUNC_F7;
7351 default:
7352 BNX2X_ERR("Unsupported function index: %d\n", func);
7353 return (u32)(-1);
7354 }
7355}
7356
7357static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp, int orig_func)
7358{
7359 u32 reg = bnx2x_get_pretend_reg(bp, orig_func), new_val;
7360
7361 /* Flush all outstanding writes */
7362 mmiowb();
7363
7364 /* Pretend to be function 0 */
7365 REG_WR(bp, reg, 0);
7366 /* Flush the GRC transaction (in the chip) */
7367 new_val = REG_RD(bp, reg);
7368 if (new_val != 0) {
7369 BNX2X_ERR("Hmmm... Pretend register wasn't updated: (0,%d)!\n",
7370 new_val);
7371 BUG();
7372 }
7373
7374 /* From now we are in the "like-E1" mode */
7375 bnx2x_int_disable(bp);
7376
7377 /* Flush all outstanding writes */
7378 mmiowb();
7379
7380 /* Restore the original funtion settings */
7381 REG_WR(bp, reg, orig_func);
7382 new_val = REG_RD(bp, reg);
7383 if (new_val != orig_func) {
7384 BNX2X_ERR("Hmmm... Pretend register wasn't updated: (%d,%d)!\n",
7385 orig_func, new_val);
7386 BUG();
7387 }
7388}
7389
7390static inline void bnx2x_undi_int_disable(struct bnx2x *bp, int func)
7391{
7392 if (CHIP_IS_E1H(bp))
7393 bnx2x_undi_int_disable_e1h(bp, func);
7394 else
7395 bnx2x_int_disable(bp);
7396}
7397
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007398static void __devinit bnx2x_undi_unload(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007399{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007400 u32 val;
7401
7402 /* Check if there is any driver already loaded */
7403 val = REG_RD(bp, MISC_REG_UNPREPARED);
7404 if (val == 0x1) {
7405 /* Check if it is the UNDI driver
7406 * UNDI driver initializes CID offset for normal bell to 0x7
7407 */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07007408 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007409 val = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
7410 if (val == 0x7) {
7411 u32 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007412 /* save our func */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007413 int func = BP_FUNC(bp);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007414 u32 swap_en;
7415 u32 swap_val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007416
Eilon Greensteinb4661732009-01-14 06:43:56 +00007417 /* clear the UNDI indication */
7418 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
7419
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007420 BNX2X_DEV_INFO("UNDI is active! reset device\n");
7421
7422 /* try unload UNDI on port 0 */
7423 bp->func = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007424 bp->fw_seq =
7425 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
7426 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007427 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007428
7429 /* if UNDI is loaded on the other port */
7430 if (reset_code != FW_MSG_CODE_DRV_UNLOAD_COMMON) {
7431
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007432 /* send "DONE" for previous unload */
7433 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
7434
7435 /* unload UNDI on port 1 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007436 bp->func = 1;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007437 bp->fw_seq =
7438 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
7439 DRV_MSG_SEQ_NUMBER_MASK);
7440 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007441
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007442 bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007443 }
7444
Eilon Greensteinb4661732009-01-14 06:43:56 +00007445 /* now it's safe to release the lock */
7446 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
7447
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007448 bnx2x_undi_int_disable(bp, func);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007449
7450 /* close input traffic and wait for it */
7451 /* Do not rcv packets to BRB */
7452 REG_WR(bp,
7453 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_DRV_MASK :
7454 NIG_REG_LLH0_BRB1_DRV_MASK), 0x0);
7455 /* Do not direct rcv packets that are not for MCP to
7456 * the BRB */
7457 REG_WR(bp,
7458 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_NOT_MCP :
7459 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
7460 /* clear AEU */
7461 REG_WR(bp,
7462 (BP_PORT(bp) ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
7463 MISC_REG_AEU_MASK_ATTN_FUNC_0), 0);
7464 msleep(10);
7465
7466 /* save NIG port swap info */
7467 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
7468 swap_en = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007469 /* reset device */
7470 REG_WR(bp,
7471 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007472 0xd3ffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007473 REG_WR(bp,
7474 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
7475 0x1403);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007476 /* take the NIG out of reset and restore swap values */
7477 REG_WR(bp,
7478 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
7479 MISC_REGISTERS_RESET_REG_1_RST_NIG);
7480 REG_WR(bp, NIG_REG_PORT_SWAP, swap_val);
7481 REG_WR(bp, NIG_REG_STRAP_OVERRIDE, swap_en);
7482
7483 /* send unload done to the MCP */
7484 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
7485
7486 /* restore our func and fw_seq */
7487 bp->func = func;
7488 bp->fw_seq =
7489 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
7490 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greensteinb4661732009-01-14 06:43:56 +00007491
7492 } else
7493 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007494 }
7495}
7496
7497static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
7498{
7499 u32 val, val2, val3, val4, id;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07007500 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007501
7502 /* Get the chip revision id and number. */
7503 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
7504 val = REG_RD(bp, MISC_REG_CHIP_NUM);
7505 id = ((val & 0xffff) << 16);
7506 val = REG_RD(bp, MISC_REG_CHIP_REV);
7507 id |= ((val & 0xf) << 12);
7508 val = REG_RD(bp, MISC_REG_CHIP_METAL);
7509 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00007510 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007511 id |= (val & 0xf);
7512 bp->common.chip_id = id;
7513 bp->link_params.chip_id = bp->common.chip_id;
7514 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
7515
Eilon Greenstein1c063282009-02-12 08:36:43 +00007516 val = (REG_RD(bp, 0x2874) & 0x55);
7517 if ((bp->common.chip_id & 0x1) ||
7518 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
7519 bp->flags |= ONE_PORT_FLAG;
7520 BNX2X_DEV_INFO("single port device\n");
7521 }
7522
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007523 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
7524 bp->common.flash_size = (NVRAM_1MB_SIZE <<
7525 (val & MCPR_NVM_CFG4_FLASH_SIZE));
7526 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
7527 bp->common.flash_size, bp->common.flash_size);
7528
7529 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
7530 bp->link_params.shmem_base = bp->common.shmem_base;
7531 BNX2X_DEV_INFO("shmem offset is 0x%x\n", bp->common.shmem_base);
7532
7533 if (!bp->common.shmem_base ||
7534 (bp->common.shmem_base < 0xA0000) ||
7535 (bp->common.shmem_base >= 0xC0000)) {
7536 BNX2X_DEV_INFO("MCP not active\n");
7537 bp->flags |= NO_MCP_FLAG;
7538 return;
7539 }
7540
7541 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
7542 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
7543 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
7544 BNX2X_ERR("BAD MCP validity signature\n");
7545
7546 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00007547 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007548
7549 bp->link_params.hw_led_mode = ((bp->common.hw_config &
7550 SHARED_HW_CFG_LED_MODE_MASK) >>
7551 SHARED_HW_CFG_LED_MODE_SHIFT);
7552
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00007553 bp->link_params.feature_config_flags = 0;
7554 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
7555 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
7556 bp->link_params.feature_config_flags |=
7557 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
7558 else
7559 bp->link_params.feature_config_flags &=
7560 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
7561
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007562 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
7563 bp->common.bc_ver = val;
7564 BNX2X_DEV_INFO("bc_ver %X\n", val);
7565 if (val < BNX2X_BC_VER) {
7566 /* for now only warn
7567 * later we might need to enforce this */
7568 BNX2X_ERR("This driver needs bc_ver %X but found %X,"
7569 " please upgrade BC\n", BNX2X_BC_VER, val);
7570 }
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07007571
7572 if (BP_E1HVN(bp) == 0) {
7573 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
7574 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
7575 } else {
7576 /* no WOL capability for E1HVN != 0 */
7577 bp->flags |= NO_WOL_FLAG;
7578 }
7579 BNX2X_DEV_INFO("%sWoL capable\n",
7580 (bp->flags & NO_WOL_FLAG) ? "Not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007581
7582 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
7583 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
7584 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
7585 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
7586
7587 printk(KERN_INFO PFX "part number %X-%X-%X-%X\n",
7588 val, val2, val3, val4);
7589}
7590
7591static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
7592 u32 switch_cfg)
7593{
7594 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007595 u32 ext_phy_type;
7596
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007597 switch (switch_cfg) {
7598 case SWITCH_CFG_1G:
7599 BNX2X_DEV_INFO("switch_cfg 0x%x (1G)\n", switch_cfg);
7600
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007601 ext_phy_type =
7602 SERDES_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007603 switch (ext_phy_type) {
7604 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT:
7605 BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n",
7606 ext_phy_type);
7607
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007608 bp->port.supported |= (SUPPORTED_10baseT_Half |
7609 SUPPORTED_10baseT_Full |
7610 SUPPORTED_100baseT_Half |
7611 SUPPORTED_100baseT_Full |
7612 SUPPORTED_1000baseT_Full |
7613 SUPPORTED_2500baseX_Full |
7614 SUPPORTED_TP |
7615 SUPPORTED_FIBRE |
7616 SUPPORTED_Autoneg |
7617 SUPPORTED_Pause |
7618 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007619 break;
7620
7621 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482:
7622 BNX2X_DEV_INFO("ext_phy_type 0x%x (5482)\n",
7623 ext_phy_type);
7624
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007625 bp->port.supported |= (SUPPORTED_10baseT_Half |
7626 SUPPORTED_10baseT_Full |
7627 SUPPORTED_100baseT_Half |
7628 SUPPORTED_100baseT_Full |
7629 SUPPORTED_1000baseT_Full |
7630 SUPPORTED_TP |
7631 SUPPORTED_FIBRE |
7632 SUPPORTED_Autoneg |
7633 SUPPORTED_Pause |
7634 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007635 break;
7636
7637 default:
7638 BNX2X_ERR("NVRAM config error. "
7639 "BAD SerDes ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007640 bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007641 return;
7642 }
7643
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007644 bp->port.phy_addr = REG_RD(bp, NIG_REG_SERDES0_CTRL_PHY_ADDR +
7645 port*0x10);
7646 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007647 break;
7648
7649 case SWITCH_CFG_10G:
7650 BNX2X_DEV_INFO("switch_cfg 0x%x (10G)\n", switch_cfg);
7651
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007652 ext_phy_type =
7653 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007654 switch (ext_phy_type) {
7655 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
7656 BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n",
7657 ext_phy_type);
7658
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007659 bp->port.supported |= (SUPPORTED_10baseT_Half |
7660 SUPPORTED_10baseT_Full |
7661 SUPPORTED_100baseT_Half |
7662 SUPPORTED_100baseT_Full |
7663 SUPPORTED_1000baseT_Full |
7664 SUPPORTED_2500baseX_Full |
7665 SUPPORTED_10000baseT_Full |
7666 SUPPORTED_TP |
7667 SUPPORTED_FIBRE |
7668 SUPPORTED_Autoneg |
7669 SUPPORTED_Pause |
7670 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007671 break;
7672
Eliezer Tamirf1410642008-02-28 11:51:50 -08007673 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
7674 BNX2X_DEV_INFO("ext_phy_type 0x%x (8072)\n",
7675 ext_phy_type);
7676
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007677 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7678 SUPPORTED_1000baseT_Full |
7679 SUPPORTED_FIBRE |
7680 SUPPORTED_Autoneg |
7681 SUPPORTED_Pause |
7682 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007683 break;
7684
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007685 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
7686 BNX2X_DEV_INFO("ext_phy_type 0x%x (8073)\n",
7687 ext_phy_type);
7688
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007689 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7690 SUPPORTED_2500baseX_Full |
7691 SUPPORTED_1000baseT_Full |
7692 SUPPORTED_FIBRE |
7693 SUPPORTED_Autoneg |
7694 SUPPORTED_Pause |
7695 SUPPORTED_Asym_Pause);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007696 break;
7697
Eilon Greenstein589abe32009-02-12 08:36:55 +00007698 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
7699 BNX2X_DEV_INFO("ext_phy_type 0x%x (8705)\n",
7700 ext_phy_type);
7701
7702 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7703 SUPPORTED_FIBRE |
7704 SUPPORTED_Pause |
7705 SUPPORTED_Asym_Pause);
7706 break;
7707
7708 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
7709 BNX2X_DEV_INFO("ext_phy_type 0x%x (8706)\n",
7710 ext_phy_type);
7711
7712 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7713 SUPPORTED_1000baseT_Full |
7714 SUPPORTED_FIBRE |
7715 SUPPORTED_Pause |
7716 SUPPORTED_Asym_Pause);
7717 break;
7718
7719 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
7720 BNX2X_DEV_INFO("ext_phy_type 0x%x (8726)\n",
7721 ext_phy_type);
7722
7723 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7724 SUPPORTED_1000baseT_Full |
7725 SUPPORTED_Autoneg |
7726 SUPPORTED_FIBRE |
7727 SUPPORTED_Pause |
7728 SUPPORTED_Asym_Pause);
7729 break;
7730
Eliezer Tamirf1410642008-02-28 11:51:50 -08007731 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
7732 BNX2X_DEV_INFO("ext_phy_type 0x%x (SFX7101)\n",
7733 ext_phy_type);
7734
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007735 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7736 SUPPORTED_TP |
7737 SUPPORTED_Autoneg |
7738 SUPPORTED_Pause |
7739 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007740 break;
7741
Eilon Greenstein28577182009-02-12 08:37:00 +00007742 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
7743 BNX2X_DEV_INFO("ext_phy_type 0x%x (BCM8481)\n",
7744 ext_phy_type);
7745
7746 bp->port.supported |= (SUPPORTED_10baseT_Half |
7747 SUPPORTED_10baseT_Full |
7748 SUPPORTED_100baseT_Half |
7749 SUPPORTED_100baseT_Full |
7750 SUPPORTED_1000baseT_Full |
7751 SUPPORTED_10000baseT_Full |
7752 SUPPORTED_TP |
7753 SUPPORTED_Autoneg |
7754 SUPPORTED_Pause |
7755 SUPPORTED_Asym_Pause);
7756 break;
7757
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007758 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
7759 BNX2X_ERR("XGXS PHY Failure detected 0x%x\n",
7760 bp->link_params.ext_phy_config);
7761 break;
7762
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007763 default:
7764 BNX2X_ERR("NVRAM config error. "
7765 "BAD XGXS ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007766 bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007767 return;
7768 }
7769
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007770 bp->port.phy_addr = REG_RD(bp, NIG_REG_XGXS0_CTRL_PHY_ADDR +
7771 port*0x18);
7772 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007773
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007774 break;
7775
7776 default:
7777 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007778 bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007779 return;
7780 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007781 bp->link_params.phy_addr = bp->port.phy_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007782
7783 /* mask what we support according to speed_cap_mask */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007784 if (!(bp->link_params.speed_cap_mask &
7785 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007786 bp->port.supported &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007787
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007788 if (!(bp->link_params.speed_cap_mask &
7789 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007790 bp->port.supported &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007791
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007792 if (!(bp->link_params.speed_cap_mask &
7793 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007794 bp->port.supported &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007795
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007796 if (!(bp->link_params.speed_cap_mask &
7797 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007798 bp->port.supported &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007799
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007800 if (!(bp->link_params.speed_cap_mask &
7801 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007802 bp->port.supported &= ~(SUPPORTED_1000baseT_Half |
7803 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007804
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007805 if (!(bp->link_params.speed_cap_mask &
7806 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007807 bp->port.supported &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007808
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007809 if (!(bp->link_params.speed_cap_mask &
7810 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007811 bp->port.supported &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007812
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007813 BNX2X_DEV_INFO("supported 0x%x\n", bp->port.supported);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007814}
7815
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007816static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007817{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007818 bp->link_params.req_duplex = DUPLEX_FULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007819
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007820 switch (bp->port.link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007821 case PORT_FEATURE_LINK_SPEED_AUTO:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007822 if (bp->port.supported & SUPPORTED_Autoneg) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007823 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007824 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007825 } else {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007826 u32 ext_phy_type =
7827 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
7828
7829 if ((ext_phy_type ==
7830 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705) ||
7831 (ext_phy_type ==
7832 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007833 /* force 10G, no AN */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007834 bp->link_params.req_line_speed = SPEED_10000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007835 bp->port.advertising =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007836 (ADVERTISED_10000baseT_Full |
7837 ADVERTISED_FIBRE);
7838 break;
7839 }
7840 BNX2X_ERR("NVRAM config error. "
7841 "Invalid link_config 0x%x"
7842 " Autoneg not supported\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007843 bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007844 return;
7845 }
7846 break;
7847
7848 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007849 if (bp->port.supported & SUPPORTED_10baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007850 bp->link_params.req_line_speed = SPEED_10;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007851 bp->port.advertising = (ADVERTISED_10baseT_Full |
7852 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007853 } else {
7854 BNX2X_ERR("NVRAM config error. "
7855 "Invalid link_config 0x%x"
7856 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007857 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007858 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007859 return;
7860 }
7861 break;
7862
7863 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007864 if (bp->port.supported & SUPPORTED_10baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007865 bp->link_params.req_line_speed = SPEED_10;
7866 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007867 bp->port.advertising = (ADVERTISED_10baseT_Half |
7868 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007869 } else {
7870 BNX2X_ERR("NVRAM config error. "
7871 "Invalid link_config 0x%x"
7872 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007873 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007874 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007875 return;
7876 }
7877 break;
7878
7879 case PORT_FEATURE_LINK_SPEED_100M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007880 if (bp->port.supported & SUPPORTED_100baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007881 bp->link_params.req_line_speed = SPEED_100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007882 bp->port.advertising = (ADVERTISED_100baseT_Full |
7883 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007884 } else {
7885 BNX2X_ERR("NVRAM config error. "
7886 "Invalid link_config 0x%x"
7887 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007888 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007889 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007890 return;
7891 }
7892 break;
7893
7894 case PORT_FEATURE_LINK_SPEED_100M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007895 if (bp->port.supported & SUPPORTED_100baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007896 bp->link_params.req_line_speed = SPEED_100;
7897 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007898 bp->port.advertising = (ADVERTISED_100baseT_Half |
7899 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007900 } else {
7901 BNX2X_ERR("NVRAM config error. "
7902 "Invalid link_config 0x%x"
7903 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007904 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007905 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007906 return;
7907 }
7908 break;
7909
7910 case PORT_FEATURE_LINK_SPEED_1G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007911 if (bp->port.supported & SUPPORTED_1000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007912 bp->link_params.req_line_speed = SPEED_1000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007913 bp->port.advertising = (ADVERTISED_1000baseT_Full |
7914 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007915 } else {
7916 BNX2X_ERR("NVRAM config error. "
7917 "Invalid link_config 0x%x"
7918 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007919 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007920 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007921 return;
7922 }
7923 break;
7924
7925 case PORT_FEATURE_LINK_SPEED_2_5G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007926 if (bp->port.supported & SUPPORTED_2500baseX_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007927 bp->link_params.req_line_speed = SPEED_2500;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007928 bp->port.advertising = (ADVERTISED_2500baseX_Full |
7929 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007930 } else {
7931 BNX2X_ERR("NVRAM config error. "
7932 "Invalid link_config 0x%x"
7933 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007934 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007935 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007936 return;
7937 }
7938 break;
7939
7940 case PORT_FEATURE_LINK_SPEED_10G_CX4:
7941 case PORT_FEATURE_LINK_SPEED_10G_KX4:
7942 case PORT_FEATURE_LINK_SPEED_10G_KR:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007943 if (bp->port.supported & SUPPORTED_10000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007944 bp->link_params.req_line_speed = SPEED_10000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007945 bp->port.advertising = (ADVERTISED_10000baseT_Full |
7946 ADVERTISED_FIBRE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007947 } else {
7948 BNX2X_ERR("NVRAM config error. "
7949 "Invalid link_config 0x%x"
7950 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007951 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007952 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007953 return;
7954 }
7955 break;
7956
7957 default:
7958 BNX2X_ERR("NVRAM config error. "
7959 "BAD link speed link_config 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007960 bp->port.link_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007961 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007962 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007963 break;
7964 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007965
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007966 bp->link_params.req_flow_ctrl = (bp->port.link_config &
7967 PORT_FEATURE_FLOW_CONTROL_MASK);
David S. Millerc0700f92008-12-16 23:53:20 -08007968 if ((bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO) &&
Randy Dunlap4ab84d42008-08-07 20:33:19 -07007969 !(bp->port.supported & SUPPORTED_Autoneg))
David S. Millerc0700f92008-12-16 23:53:20 -08007970 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007971
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007972 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x"
Eliezer Tamirf1410642008-02-28 11:51:50 -08007973 " advertising 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007974 bp->link_params.req_line_speed,
7975 bp->link_params.req_duplex,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007976 bp->link_params.req_flow_ctrl, bp->port.advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007977}
7978
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007979static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007980{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007981 int port = BP_PORT(bp);
7982 u32 val, val2;
Eilon Greenstein589abe32009-02-12 08:36:55 +00007983 u32 config;
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00007984 u16 i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007985
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007986 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007987 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007988
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007989 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007990 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007991 bp->link_params.ext_phy_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007992 SHMEM_RD(bp,
7993 dev_info.port_hw_config[port].external_phy_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007994 bp->link_params.speed_cap_mask =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007995 SHMEM_RD(bp,
7996 dev_info.port_hw_config[port].speed_capability_mask);
7997
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007998 bp->port.link_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007999 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
8000
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00008001 /* Get the 4 lanes xgxs config rx and tx */
8002 for (i = 0; i < 2; i++) {
8003 val = SHMEM_RD(bp,
8004 dev_info.port_hw_config[port].xgxs_config_rx[i<<1]);
8005 bp->link_params.xgxs_config_rx[i << 1] = ((val>>16) & 0xffff);
8006 bp->link_params.xgxs_config_rx[(i << 1) + 1] = (val & 0xffff);
8007
8008 val = SHMEM_RD(bp,
8009 dev_info.port_hw_config[port].xgxs_config_tx[i<<1]);
8010 bp->link_params.xgxs_config_tx[i << 1] = ((val>>16) & 0xffff);
8011 bp->link_params.xgxs_config_tx[(i << 1) + 1] = (val & 0xffff);
8012 }
8013
Eilon Greenstein589abe32009-02-12 08:36:55 +00008014 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
8015 if (config & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_ENABLED)
8016 bp->link_params.feature_config_flags |=
8017 FEATURE_CONFIG_MODULE_ENFORCMENT_ENABLED;
8018 else
8019 bp->link_params.feature_config_flags &=
8020 ~FEATURE_CONFIG_MODULE_ENFORCMENT_ENABLED;
8021
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00008022 BNX2X_DEV_INFO("lane_config 0x%08x ext_phy_config 0x%08x"
8023 " speed_cap_mask 0x%08x link_config 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008024 bp->link_params.lane_config,
8025 bp->link_params.ext_phy_config,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008026 bp->link_params.speed_cap_mask, bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008027
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008028 bp->link_params.switch_cfg = (bp->port.link_config &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008029 PORT_FEATURE_CONNECTED_SWITCH_MASK);
8030 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008031
8032 bnx2x_link_settings_requested(bp);
8033
8034 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
8035 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
8036 bp->dev->dev_addr[0] = (u8)(val2 >> 8 & 0xff);
8037 bp->dev->dev_addr[1] = (u8)(val2 & 0xff);
8038 bp->dev->dev_addr[2] = (u8)(val >> 24 & 0xff);
8039 bp->dev->dev_addr[3] = (u8)(val >> 16 & 0xff);
8040 bp->dev->dev_addr[4] = (u8)(val >> 8 & 0xff);
8041 bp->dev->dev_addr[5] = (u8)(val & 0xff);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008042 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
8043 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008044}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008045
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008046static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
8047{
8048 int func = BP_FUNC(bp);
8049 u32 val, val2;
8050 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008051
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008052 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008053
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008054 bp->e1hov = 0;
8055 bp->e1hmf = 0;
8056 if (CHIP_IS_E1H(bp)) {
8057 bp->mf_config =
8058 SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008059
Eilon Greenstein3196a882008-08-13 15:58:49 -07008060 val = (SHMEM_RD(bp, mf_cfg.func_mf_config[func].e1hov_tag) &
8061 FUNC_MF_CFG_E1HOV_TAG_MASK);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008062 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008063
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008064 bp->e1hov = val;
8065 bp->e1hmf = 1;
8066 BNX2X_DEV_INFO("MF mode E1HOV for func %d is %d "
8067 "(0x%04x)\n",
8068 func, bp->e1hov, bp->e1hov);
8069 } else {
8070 BNX2X_DEV_INFO("Single function mode\n");
8071 if (BP_E1HVN(bp)) {
8072 BNX2X_ERR("!!! No valid E1HOV for func %d,"
8073 " aborting\n", func);
8074 rc = -EPERM;
8075 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008076 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008077 }
8078
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008079 if (!BP_NOMCP(bp)) {
8080 bnx2x_get_port_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008081
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008082 bp->fw_seq = (SHMEM_RD(bp, func_mb[func].drv_mb_header) &
8083 DRV_MSG_SEQ_NUMBER_MASK);
8084 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
8085 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008086
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008087 if (IS_E1HMF(bp)) {
8088 val2 = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_upper);
8089 val = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_lower);
8090 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
8091 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT)) {
8092 bp->dev->dev_addr[0] = (u8)(val2 >> 8 & 0xff);
8093 bp->dev->dev_addr[1] = (u8)(val2 & 0xff);
8094 bp->dev->dev_addr[2] = (u8)(val >> 24 & 0xff);
8095 bp->dev->dev_addr[3] = (u8)(val >> 16 & 0xff);
8096 bp->dev->dev_addr[4] = (u8)(val >> 8 & 0xff);
8097 bp->dev->dev_addr[5] = (u8)(val & 0xff);
8098 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr,
8099 ETH_ALEN);
8100 memcpy(bp->dev->perm_addr, bp->dev->dev_addr,
8101 ETH_ALEN);
8102 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008103
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008104 return rc;
8105 }
8106
8107 if (BP_NOMCP(bp)) {
8108 /* only supposed to happen on emulation/FPGA */
Eilon Greenstein33471622008-08-13 15:59:08 -07008109 BNX2X_ERR("warning random MAC workaround active\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008110 random_ether_addr(bp->dev->dev_addr);
8111 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
8112 }
8113
8114 return rc;
8115}
8116
8117static int __devinit bnx2x_init_bp(struct bnx2x *bp)
8118{
8119 int func = BP_FUNC(bp);
Eilon Greenstein87942b42009-02-12 08:36:49 +00008120 int timer_interval;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008121 int rc;
8122
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008123 /* Disable interrupt handling until HW is initialized */
8124 atomic_set(&bp->intr_sem, 1);
8125
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008126 mutex_init(&bp->port.phy_mutex);
8127
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08008128 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008129 INIT_WORK(&bp->reset_task, bnx2x_reset_task);
8130
8131 rc = bnx2x_get_hwinfo(bp);
8132
8133 /* need to reset chip if undi was active */
8134 if (!BP_NOMCP(bp))
8135 bnx2x_undi_unload(bp);
8136
8137 if (CHIP_REV_IS_FPGA(bp))
8138 printk(KERN_ERR PFX "FPGA detected\n");
8139
8140 if (BP_NOMCP(bp) && (func == 0))
8141 printk(KERN_ERR PFX
8142 "MCP disabled, must load devices in order!\n");
8143
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008144 /* Set multi queue mode */
Eilon Greenstein8badd272009-02-12 08:36:15 +00008145 if ((multi_mode != ETH_RSS_MODE_DISABLED) &&
8146 ((int_mode == INT_MODE_INTx) || (int_mode == INT_MODE_MSI))) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008147 printk(KERN_ERR PFX
Eilon Greenstein8badd272009-02-12 08:36:15 +00008148 "Multi disabled since int_mode requested is not MSI-X\n");
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008149 multi_mode = ETH_RSS_MODE_DISABLED;
8150 }
8151 bp->multi_mode = multi_mode;
8152
8153
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008154 /* Set TPA flags */
8155 if (disable_tpa) {
8156 bp->flags &= ~TPA_ENABLE_FLAG;
8157 bp->dev->features &= ~NETIF_F_LRO;
8158 } else {
8159 bp->flags |= TPA_ENABLE_FLAG;
8160 bp->dev->features |= NETIF_F_LRO;
8161 }
8162
8163
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008164 bp->tx_ring_size = MAX_TX_AVAIL;
8165 bp->rx_ring_size = MAX_RX_AVAIL;
8166
8167 bp->rx_csum = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008168
8169 bp->tx_ticks = 50;
8170 bp->rx_ticks = 25;
8171
Eilon Greenstein87942b42009-02-12 08:36:49 +00008172 timer_interval = (CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ);
8173 bp->current_interval = (poll ? poll : timer_interval);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008174
8175 init_timer(&bp->timer);
8176 bp->timer.expires = jiffies + bp->current_interval;
8177 bp->timer.data = (unsigned long) bp;
8178 bp->timer.function = bnx2x_timer;
8179
8180 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008181}
8182
8183/*
8184 * ethtool service functions
8185 */
8186
8187/* All ethtool functions called with rtnl_lock */
8188
8189static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
8190{
8191 struct bnx2x *bp = netdev_priv(dev);
8192
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008193 cmd->supported = bp->port.supported;
8194 cmd->advertising = bp->port.advertising;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008195
8196 if (netif_carrier_ok(dev)) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008197 cmd->speed = bp->link_vars.line_speed;
8198 cmd->duplex = bp->link_vars.duplex;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008199 } else {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008200 cmd->speed = bp->link_params.req_line_speed;
8201 cmd->duplex = bp->link_params.req_duplex;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008202 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008203 if (IS_E1HMF(bp)) {
8204 u16 vn_max_rate;
8205
8206 vn_max_rate = ((bp->mf_config & FUNC_MF_CFG_MAX_BW_MASK) >>
8207 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
8208 if (vn_max_rate < cmd->speed)
8209 cmd->speed = vn_max_rate;
8210 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008211
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008212 if (bp->link_params.switch_cfg == SWITCH_CFG_10G) {
8213 u32 ext_phy_type =
8214 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamirf1410642008-02-28 11:51:50 -08008215
8216 switch (ext_phy_type) {
8217 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008218 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008219 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
Eilon Greenstein589abe32009-02-12 08:36:55 +00008220 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
8221 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
8222 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008223 cmd->port = PORT_FIBRE;
8224 break;
8225
8226 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eilon Greenstein28577182009-02-12 08:37:00 +00008227 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008228 cmd->port = PORT_TP;
8229 break;
8230
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008231 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
8232 BNX2X_ERR("XGXS PHY Failure detected 0x%x\n",
8233 bp->link_params.ext_phy_config);
8234 break;
8235
Eliezer Tamirf1410642008-02-28 11:51:50 -08008236 default:
8237 DP(NETIF_MSG_LINK, "BAD XGXS ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008238 bp->link_params.ext_phy_config);
8239 break;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008240 }
8241 } else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008242 cmd->port = PORT_TP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008243
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008244 cmd->phy_address = bp->port.phy_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008245 cmd->transceiver = XCVR_INTERNAL;
8246
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008247 if (bp->link_params.req_line_speed == SPEED_AUTO_NEG)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008248 cmd->autoneg = AUTONEG_ENABLE;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008249 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008250 cmd->autoneg = AUTONEG_DISABLE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008251
8252 cmd->maxtxpkt = 0;
8253 cmd->maxrxpkt = 0;
8254
8255 DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
8256 DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n"
8257 DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n"
8258 DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n",
8259 cmd->cmd, cmd->supported, cmd->advertising, cmd->speed,
8260 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
8261 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
8262
8263 return 0;
8264}
8265
8266static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
8267{
8268 struct bnx2x *bp = netdev_priv(dev);
8269 u32 advertising;
8270
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008271 if (IS_E1HMF(bp))
8272 return 0;
8273
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008274 DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
8275 DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n"
8276 DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n"
8277 DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n",
8278 cmd->cmd, cmd->supported, cmd->advertising, cmd->speed,
8279 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
8280 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
8281
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008282 if (cmd->autoneg == AUTONEG_ENABLE) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008283 if (!(bp->port.supported & SUPPORTED_Autoneg)) {
8284 DP(NETIF_MSG_LINK, "Autoneg not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008285 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008286 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008287
8288 /* advertise the requested speed and duplex if supported */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008289 cmd->advertising &= bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008290
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008291 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
8292 bp->link_params.req_duplex = DUPLEX_FULL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008293 bp->port.advertising |= (ADVERTISED_Autoneg |
8294 cmd->advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008295
8296 } else { /* forced speed */
8297 /* advertise the requested speed and duplex if supported */
8298 switch (cmd->speed) {
8299 case SPEED_10:
8300 if (cmd->duplex == DUPLEX_FULL) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008301 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08008302 SUPPORTED_10baseT_Full)) {
8303 DP(NETIF_MSG_LINK,
8304 "10M full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008305 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008306 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008307
8308 advertising = (ADVERTISED_10baseT_Full |
8309 ADVERTISED_TP);
8310 } else {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008311 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08008312 SUPPORTED_10baseT_Half)) {
8313 DP(NETIF_MSG_LINK,
8314 "10M half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008315 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008316 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008317
8318 advertising = (ADVERTISED_10baseT_Half |
8319 ADVERTISED_TP);
8320 }
8321 break;
8322
8323 case SPEED_100:
8324 if (cmd->duplex == DUPLEX_FULL) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008325 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08008326 SUPPORTED_100baseT_Full)) {
8327 DP(NETIF_MSG_LINK,
8328 "100M full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008329 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008330 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008331
8332 advertising = (ADVERTISED_100baseT_Full |
8333 ADVERTISED_TP);
8334 } else {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008335 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08008336 SUPPORTED_100baseT_Half)) {
8337 DP(NETIF_MSG_LINK,
8338 "100M half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008339 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008340 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008341
8342 advertising = (ADVERTISED_100baseT_Half |
8343 ADVERTISED_TP);
8344 }
8345 break;
8346
8347 case SPEED_1000:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008348 if (cmd->duplex != DUPLEX_FULL) {
8349 DP(NETIF_MSG_LINK, "1G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008350 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008351 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008352
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008353 if (!(bp->port.supported & SUPPORTED_1000baseT_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08008354 DP(NETIF_MSG_LINK, "1G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008355 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008356 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008357
8358 advertising = (ADVERTISED_1000baseT_Full |
8359 ADVERTISED_TP);
8360 break;
8361
8362 case SPEED_2500:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008363 if (cmd->duplex != DUPLEX_FULL) {
8364 DP(NETIF_MSG_LINK,
8365 "2.5G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008366 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008367 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008368
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008369 if (!(bp->port.supported & SUPPORTED_2500baseX_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08008370 DP(NETIF_MSG_LINK,
8371 "2.5G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008372 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008373 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008374
Eliezer Tamirf1410642008-02-28 11:51:50 -08008375 advertising = (ADVERTISED_2500baseX_Full |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008376 ADVERTISED_TP);
8377 break;
8378
8379 case SPEED_10000:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008380 if (cmd->duplex != DUPLEX_FULL) {
8381 DP(NETIF_MSG_LINK, "10G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008382 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008383 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008384
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008385 if (!(bp->port.supported & SUPPORTED_10000baseT_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08008386 DP(NETIF_MSG_LINK, "10G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008387 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008388 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008389
8390 advertising = (ADVERTISED_10000baseT_Full |
8391 ADVERTISED_FIBRE);
8392 break;
8393
8394 default:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008395 DP(NETIF_MSG_LINK, "Unsupported speed\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008396 return -EINVAL;
8397 }
8398
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008399 bp->link_params.req_line_speed = cmd->speed;
8400 bp->link_params.req_duplex = cmd->duplex;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008401 bp->port.advertising = advertising;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008402 }
8403
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008404 DP(NETIF_MSG_LINK, "req_line_speed %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008405 DP_LEVEL " req_duplex %d advertising 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008406 bp->link_params.req_line_speed, bp->link_params.req_duplex,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008407 bp->port.advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008408
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008409 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008410 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008411 bnx2x_link_set(bp);
8412 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008413
8414 return 0;
8415}
8416
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008417#define PHY_FW_VER_LEN 10
8418
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008419static void bnx2x_get_drvinfo(struct net_device *dev,
8420 struct ethtool_drvinfo *info)
8421{
8422 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinf0e53a82008-08-13 15:58:30 -07008423 u8 phy_fw_ver[PHY_FW_VER_LEN];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008424
8425 strcpy(info->driver, DRV_MODULE_NAME);
8426 strcpy(info->version, DRV_MODULE_VERSION);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008427
8428 phy_fw_ver[0] = '\0';
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008429 if (bp->port.pmf) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008430 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008431 bnx2x_get_ext_phy_fw_version(&bp->link_params,
8432 (bp->state != BNX2X_STATE_CLOSED),
8433 phy_fw_ver, PHY_FW_VER_LEN);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008434 bnx2x_release_phy_lock(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008435 }
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008436
Eilon Greensteinf0e53a82008-08-13 15:58:30 -07008437 snprintf(info->fw_version, 32, "BC:%d.%d.%d%s%s",
8438 (bp->common.bc_ver & 0xff0000) >> 16,
8439 (bp->common.bc_ver & 0xff00) >> 8,
8440 (bp->common.bc_ver & 0xff),
8441 ((phy_fw_ver[0] != '\0') ? " PHY:" : ""), phy_fw_ver);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008442 strcpy(info->bus_info, pci_name(bp->pdev));
8443 info->n_stats = BNX2X_NUM_STATS;
8444 info->testinfo_len = BNX2X_NUM_TESTS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008445 info->eedump_len = bp->common.flash_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008446 info->regdump_len = 0;
8447}
8448
8449static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
8450{
8451 struct bnx2x *bp = netdev_priv(dev);
8452
8453 if (bp->flags & NO_WOL_FLAG) {
8454 wol->supported = 0;
8455 wol->wolopts = 0;
8456 } else {
8457 wol->supported = WAKE_MAGIC;
8458 if (bp->wol)
8459 wol->wolopts = WAKE_MAGIC;
8460 else
8461 wol->wolopts = 0;
8462 }
8463 memset(&wol->sopass, 0, sizeof(wol->sopass));
8464}
8465
8466static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
8467{
8468 struct bnx2x *bp = netdev_priv(dev);
8469
8470 if (wol->wolopts & ~WAKE_MAGIC)
8471 return -EINVAL;
8472
8473 if (wol->wolopts & WAKE_MAGIC) {
8474 if (bp->flags & NO_WOL_FLAG)
8475 return -EINVAL;
8476
8477 bp->wol = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008478 } else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008479 bp->wol = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008480
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008481 return 0;
8482}
8483
8484static u32 bnx2x_get_msglevel(struct net_device *dev)
8485{
8486 struct bnx2x *bp = netdev_priv(dev);
8487
8488 return bp->msglevel;
8489}
8490
8491static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
8492{
8493 struct bnx2x *bp = netdev_priv(dev);
8494
8495 if (capable(CAP_NET_ADMIN))
8496 bp->msglevel = level;
8497}
8498
8499static int bnx2x_nway_reset(struct net_device *dev)
8500{
8501 struct bnx2x *bp = netdev_priv(dev);
8502
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008503 if (!bp->port.pmf)
8504 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008505
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008506 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008507 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008508 bnx2x_link_set(bp);
8509 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008510
8511 return 0;
8512}
8513
8514static int bnx2x_get_eeprom_len(struct net_device *dev)
8515{
8516 struct bnx2x *bp = netdev_priv(dev);
8517
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008518 return bp->common.flash_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008519}
8520
8521static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
8522{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008523 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008524 int count, i;
8525 u32 val = 0;
8526
8527 /* adjust timeout for emulation/FPGA */
8528 count = NVRAM_TIMEOUT_COUNT;
8529 if (CHIP_REV_IS_SLOW(bp))
8530 count *= 100;
8531
8532 /* request access to nvram interface */
8533 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
8534 (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
8535
8536 for (i = 0; i < count*10; i++) {
8537 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
8538 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
8539 break;
8540
8541 udelay(5);
8542 }
8543
8544 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008545 DP(BNX2X_MSG_NVM, "cannot get access to nvram interface\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008546 return -EBUSY;
8547 }
8548
8549 return 0;
8550}
8551
8552static int bnx2x_release_nvram_lock(struct bnx2x *bp)
8553{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008554 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008555 int count, i;
8556 u32 val = 0;
8557
8558 /* adjust timeout for emulation/FPGA */
8559 count = NVRAM_TIMEOUT_COUNT;
8560 if (CHIP_REV_IS_SLOW(bp))
8561 count *= 100;
8562
8563 /* relinquish nvram interface */
8564 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
8565 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
8566
8567 for (i = 0; i < count*10; i++) {
8568 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
8569 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
8570 break;
8571
8572 udelay(5);
8573 }
8574
8575 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008576 DP(BNX2X_MSG_NVM, "cannot free access to nvram interface\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008577 return -EBUSY;
8578 }
8579
8580 return 0;
8581}
8582
8583static void bnx2x_enable_nvram_access(struct bnx2x *bp)
8584{
8585 u32 val;
8586
8587 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
8588
8589 /* enable both bits, even on read */
8590 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
8591 (val | MCPR_NVM_ACCESS_ENABLE_EN |
8592 MCPR_NVM_ACCESS_ENABLE_WR_EN));
8593}
8594
8595static void bnx2x_disable_nvram_access(struct bnx2x *bp)
8596{
8597 u32 val;
8598
8599 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
8600
8601 /* disable both bits, even after read */
8602 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
8603 (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
8604 MCPR_NVM_ACCESS_ENABLE_WR_EN)));
8605}
8606
8607static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, u32 *ret_val,
8608 u32 cmd_flags)
8609{
Eliezer Tamirf1410642008-02-28 11:51:50 -08008610 int count, i, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008611 u32 val;
8612
8613 /* build the command word */
8614 cmd_flags |= MCPR_NVM_COMMAND_DOIT;
8615
8616 /* need to clear DONE bit separately */
8617 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
8618
8619 /* address of the NVRAM to read from */
8620 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
8621 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
8622
8623 /* issue a read command */
8624 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
8625
8626 /* adjust timeout for emulation/FPGA */
8627 count = NVRAM_TIMEOUT_COUNT;
8628 if (CHIP_REV_IS_SLOW(bp))
8629 count *= 100;
8630
8631 /* wait for completion */
8632 *ret_val = 0;
8633 rc = -EBUSY;
8634 for (i = 0; i < count; i++) {
8635 udelay(5);
8636 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
8637
8638 if (val & MCPR_NVM_COMMAND_DONE) {
8639 val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008640 /* we read nvram data in cpu order
8641 * but ethtool sees it as an array of bytes
8642 * converting to big-endian will do the work */
8643 val = cpu_to_be32(val);
8644 *ret_val = val;
8645 rc = 0;
8646 break;
8647 }
8648 }
8649
8650 return rc;
8651}
8652
8653static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
8654 int buf_size)
8655{
8656 int rc;
8657 u32 cmd_flags;
8658 u32 val;
8659
8660 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008661 DP(BNX2X_MSG_NVM,
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008662 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008663 offset, buf_size);
8664 return -EINVAL;
8665 }
8666
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008667 if (offset + buf_size > bp->common.flash_size) {
8668 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008669 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008670 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008671 return -EINVAL;
8672 }
8673
8674 /* request access to nvram interface */
8675 rc = bnx2x_acquire_nvram_lock(bp);
8676 if (rc)
8677 return rc;
8678
8679 /* enable access to nvram interface */
8680 bnx2x_enable_nvram_access(bp);
8681
8682 /* read the first word(s) */
8683 cmd_flags = MCPR_NVM_COMMAND_FIRST;
8684 while ((buf_size > sizeof(u32)) && (rc == 0)) {
8685 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
8686 memcpy(ret_buf, &val, 4);
8687
8688 /* advance to the next dword */
8689 offset += sizeof(u32);
8690 ret_buf += sizeof(u32);
8691 buf_size -= sizeof(u32);
8692 cmd_flags = 0;
8693 }
8694
8695 if (rc == 0) {
8696 cmd_flags |= MCPR_NVM_COMMAND_LAST;
8697 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
8698 memcpy(ret_buf, &val, 4);
8699 }
8700
8701 /* disable access to nvram interface */
8702 bnx2x_disable_nvram_access(bp);
8703 bnx2x_release_nvram_lock(bp);
8704
8705 return rc;
8706}
8707
8708static int bnx2x_get_eeprom(struct net_device *dev,
8709 struct ethtool_eeprom *eeprom, u8 *eebuf)
8710{
8711 struct bnx2x *bp = netdev_priv(dev);
8712 int rc;
8713
Eilon Greenstein2add3ac2009-01-14 06:44:07 +00008714 if (!netif_running(dev))
8715 return -EAGAIN;
8716
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008717 DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008718 DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
8719 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
8720 eeprom->len, eeprom->len);
8721
8722 /* parameters already validated in ethtool_get_eeprom */
8723
8724 rc = bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
8725
8726 return rc;
8727}
8728
8729static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
8730 u32 cmd_flags)
8731{
Eliezer Tamirf1410642008-02-28 11:51:50 -08008732 int count, i, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008733
8734 /* build the command word */
8735 cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
8736
8737 /* need to clear DONE bit separately */
8738 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
8739
8740 /* write the data */
8741 REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
8742
8743 /* address of the NVRAM to write to */
8744 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
8745 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
8746
8747 /* issue the write command */
8748 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
8749
8750 /* adjust timeout for emulation/FPGA */
8751 count = NVRAM_TIMEOUT_COUNT;
8752 if (CHIP_REV_IS_SLOW(bp))
8753 count *= 100;
8754
8755 /* wait for completion */
8756 rc = -EBUSY;
8757 for (i = 0; i < count; i++) {
8758 udelay(5);
8759 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
8760 if (val & MCPR_NVM_COMMAND_DONE) {
8761 rc = 0;
8762 break;
8763 }
8764 }
8765
8766 return rc;
8767}
8768
Eliezer Tamirf1410642008-02-28 11:51:50 -08008769#define BYTE_OFFSET(offset) (8 * (offset & 0x03))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008770
8771static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
8772 int buf_size)
8773{
8774 int rc;
8775 u32 cmd_flags;
8776 u32 align_offset;
8777 u32 val;
8778
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008779 if (offset + buf_size > bp->common.flash_size) {
8780 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008781 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008782 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008783 return -EINVAL;
8784 }
8785
8786 /* request access to nvram interface */
8787 rc = bnx2x_acquire_nvram_lock(bp);
8788 if (rc)
8789 return rc;
8790
8791 /* enable access to nvram interface */
8792 bnx2x_enable_nvram_access(bp);
8793
8794 cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
8795 align_offset = (offset & ~0x03);
8796 rc = bnx2x_nvram_read_dword(bp, align_offset, &val, cmd_flags);
8797
8798 if (rc == 0) {
8799 val &= ~(0xff << BYTE_OFFSET(offset));
8800 val |= (*data_buf << BYTE_OFFSET(offset));
8801
8802 /* nvram data is returned as an array of bytes
8803 * convert it back to cpu order */
8804 val = be32_to_cpu(val);
8805
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008806 rc = bnx2x_nvram_write_dword(bp, align_offset, val,
8807 cmd_flags);
8808 }
8809
8810 /* disable access to nvram interface */
8811 bnx2x_disable_nvram_access(bp);
8812 bnx2x_release_nvram_lock(bp);
8813
8814 return rc;
8815}
8816
8817static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
8818 int buf_size)
8819{
8820 int rc;
8821 u32 cmd_flags;
8822 u32 val;
8823 u32 written_so_far;
8824
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008825 if (buf_size == 1) /* ethtool */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008826 return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008827
8828 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008829 DP(BNX2X_MSG_NVM,
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008830 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008831 offset, buf_size);
8832 return -EINVAL;
8833 }
8834
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008835 if (offset + buf_size > bp->common.flash_size) {
8836 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008837 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008838 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008839 return -EINVAL;
8840 }
8841
8842 /* request access to nvram interface */
8843 rc = bnx2x_acquire_nvram_lock(bp);
8844 if (rc)
8845 return rc;
8846
8847 /* enable access to nvram interface */
8848 bnx2x_enable_nvram_access(bp);
8849
8850 written_so_far = 0;
8851 cmd_flags = MCPR_NVM_COMMAND_FIRST;
8852 while ((written_so_far < buf_size) && (rc == 0)) {
8853 if (written_so_far == (buf_size - sizeof(u32)))
8854 cmd_flags |= MCPR_NVM_COMMAND_LAST;
8855 else if (((offset + 4) % NVRAM_PAGE_SIZE) == 0)
8856 cmd_flags |= MCPR_NVM_COMMAND_LAST;
8857 else if ((offset % NVRAM_PAGE_SIZE) == 0)
8858 cmd_flags |= MCPR_NVM_COMMAND_FIRST;
8859
8860 memcpy(&val, data_buf, 4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008861
8862 rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
8863
8864 /* advance to the next dword */
8865 offset += sizeof(u32);
8866 data_buf += sizeof(u32);
8867 written_so_far += sizeof(u32);
8868 cmd_flags = 0;
8869 }
8870
8871 /* disable access to nvram interface */
8872 bnx2x_disable_nvram_access(bp);
8873 bnx2x_release_nvram_lock(bp);
8874
8875 return rc;
8876}
8877
8878static int bnx2x_set_eeprom(struct net_device *dev,
8879 struct ethtool_eeprom *eeprom, u8 *eebuf)
8880{
8881 struct bnx2x *bp = netdev_priv(dev);
8882 int rc;
8883
Eilon Greenstein9f4c9582009-01-08 11:21:43 -08008884 if (!netif_running(dev))
8885 return -EAGAIN;
8886
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008887 DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008888 DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
8889 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
8890 eeprom->len, eeprom->len);
8891
8892 /* parameters already validated in ethtool_set_eeprom */
8893
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008894 /* If the magic number is PHY (0x00504859) upgrade the PHY FW */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008895 if (eeprom->magic == 0x00504859)
8896 if (bp->port.pmf) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008897
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008898 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008899 rc = bnx2x_flash_download(bp, BP_PORT(bp),
8900 bp->link_params.ext_phy_config,
8901 (bp->state != BNX2X_STATE_CLOSED),
8902 eebuf, eeprom->len);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008903 if ((bp->state == BNX2X_STATE_OPEN) ||
8904 (bp->state == BNX2X_STATE_DISABLED)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008905 rc |= bnx2x_link_reset(&bp->link_params,
Eilon Greenstein589abe32009-02-12 08:36:55 +00008906 &bp->link_vars, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008907 rc |= bnx2x_phy_init(&bp->link_params,
8908 &bp->link_vars);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008909 }
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008910 bnx2x_release_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008911
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008912 } else /* Only the PMF can access the PHY */
8913 return -EINVAL;
8914 else
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008915 rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008916
8917 return rc;
8918}
8919
8920static int bnx2x_get_coalesce(struct net_device *dev,
8921 struct ethtool_coalesce *coal)
8922{
8923 struct bnx2x *bp = netdev_priv(dev);
8924
8925 memset(coal, 0, sizeof(struct ethtool_coalesce));
8926
8927 coal->rx_coalesce_usecs = bp->rx_ticks;
8928 coal->tx_coalesce_usecs = bp->tx_ticks;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008929
8930 return 0;
8931}
8932
8933static int bnx2x_set_coalesce(struct net_device *dev,
8934 struct ethtool_coalesce *coal)
8935{
8936 struct bnx2x *bp = netdev_priv(dev);
8937
8938 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
8939 if (bp->rx_ticks > 3000)
8940 bp->rx_ticks = 3000;
8941
8942 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
8943 if (bp->tx_ticks > 0x3000)
8944 bp->tx_ticks = 0x3000;
8945
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008946 if (netif_running(dev))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008947 bnx2x_update_coalesce(bp);
8948
8949 return 0;
8950}
8951
8952static void bnx2x_get_ringparam(struct net_device *dev,
8953 struct ethtool_ringparam *ering)
8954{
8955 struct bnx2x *bp = netdev_priv(dev);
8956
8957 ering->rx_max_pending = MAX_RX_AVAIL;
8958 ering->rx_mini_max_pending = 0;
8959 ering->rx_jumbo_max_pending = 0;
8960
8961 ering->rx_pending = bp->rx_ring_size;
8962 ering->rx_mini_pending = 0;
8963 ering->rx_jumbo_pending = 0;
8964
8965 ering->tx_max_pending = MAX_TX_AVAIL;
8966 ering->tx_pending = bp->tx_ring_size;
8967}
8968
8969static int bnx2x_set_ringparam(struct net_device *dev,
8970 struct ethtool_ringparam *ering)
8971{
8972 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008973 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008974
8975 if ((ering->rx_pending > MAX_RX_AVAIL) ||
8976 (ering->tx_pending > MAX_TX_AVAIL) ||
8977 (ering->tx_pending <= MAX_SKB_FRAGS + 4))
8978 return -EINVAL;
8979
8980 bp->rx_ring_size = ering->rx_pending;
8981 bp->tx_ring_size = ering->tx_pending;
8982
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008983 if (netif_running(dev)) {
8984 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
8985 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008986 }
8987
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008988 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008989}
8990
8991static void bnx2x_get_pauseparam(struct net_device *dev,
8992 struct ethtool_pauseparam *epause)
8993{
8994 struct bnx2x *bp = netdev_priv(dev);
8995
David S. Millerc0700f92008-12-16 23:53:20 -08008996 epause->autoneg = (bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO) &&
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008997 (bp->link_params.req_line_speed == SPEED_AUTO_NEG);
8998
David S. Millerc0700f92008-12-16 23:53:20 -08008999 epause->rx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) ==
9000 BNX2X_FLOW_CTRL_RX);
9001 epause->tx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX) ==
9002 BNX2X_FLOW_CTRL_TX);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009003
9004 DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
9005 DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n",
9006 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
9007}
9008
9009static int bnx2x_set_pauseparam(struct net_device *dev,
9010 struct ethtool_pauseparam *epause)
9011{
9012 struct bnx2x *bp = netdev_priv(dev);
9013
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009014 if (IS_E1HMF(bp))
9015 return 0;
9016
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009017 DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
9018 DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n",
9019 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
9020
David S. Millerc0700f92008-12-16 23:53:20 -08009021 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009022
9023 if (epause->rx_pause)
David S. Millerc0700f92008-12-16 23:53:20 -08009024 bp->link_params.req_flow_ctrl |= BNX2X_FLOW_CTRL_RX;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009025
9026 if (epause->tx_pause)
David S. Millerc0700f92008-12-16 23:53:20 -08009027 bp->link_params.req_flow_ctrl |= BNX2X_FLOW_CTRL_TX;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009028
David S. Millerc0700f92008-12-16 23:53:20 -08009029 if (bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO)
9030 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009031
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009032 if (epause->autoneg) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009033 if (!(bp->port.supported & SUPPORTED_Autoneg)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07009034 DP(NETIF_MSG_LINK, "autoneg not supported\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08009035 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009036 }
9037
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009038 if (bp->link_params.req_line_speed == SPEED_AUTO_NEG)
David S. Millerc0700f92008-12-16 23:53:20 -08009039 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009040 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009041
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009042 DP(NETIF_MSG_LINK,
9043 "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009044
9045 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009046 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009047 bnx2x_link_set(bp);
9048 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009049
9050 return 0;
9051}
9052
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -07009053static int bnx2x_set_flags(struct net_device *dev, u32 data)
9054{
9055 struct bnx2x *bp = netdev_priv(dev);
9056 int changed = 0;
9057 int rc = 0;
9058
9059 /* TPA requires Rx CSUM offloading */
9060 if ((data & ETH_FLAG_LRO) && bp->rx_csum) {
9061 if (!(dev->features & NETIF_F_LRO)) {
9062 dev->features |= NETIF_F_LRO;
9063 bp->flags |= TPA_ENABLE_FLAG;
9064 changed = 1;
9065 }
9066
9067 } else if (dev->features & NETIF_F_LRO) {
9068 dev->features &= ~NETIF_F_LRO;
9069 bp->flags &= ~TPA_ENABLE_FLAG;
9070 changed = 1;
9071 }
9072
9073 if (changed && netif_running(dev)) {
9074 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
9075 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
9076 }
9077
9078 return rc;
9079}
9080
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009081static u32 bnx2x_get_rx_csum(struct net_device *dev)
9082{
9083 struct bnx2x *bp = netdev_priv(dev);
9084
9085 return bp->rx_csum;
9086}
9087
9088static int bnx2x_set_rx_csum(struct net_device *dev, u32 data)
9089{
9090 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -07009091 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009092
9093 bp->rx_csum = data;
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -07009094
9095 /* Disable TPA, when Rx CSUM is disabled. Otherwise all
9096 TPA'ed packets will be discarded due to wrong TCP CSUM */
9097 if (!data) {
9098 u32 flags = ethtool_op_get_flags(dev);
9099
9100 rc = bnx2x_set_flags(dev, (flags & ~ETH_FLAG_LRO));
9101 }
9102
9103 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009104}
9105
9106static int bnx2x_set_tso(struct net_device *dev, u32 data)
9107{
Eilon Greenstein755735e2008-06-23 20:35:13 -07009108 if (data) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009109 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735e2008-06-23 20:35:13 -07009110 dev->features |= NETIF_F_TSO6;
9111 } else {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009112 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735e2008-06-23 20:35:13 -07009113 dev->features &= ~NETIF_F_TSO6;
9114 }
9115
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009116 return 0;
9117}
9118
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009119static const struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009120 char string[ETH_GSTRING_LEN];
9121} bnx2x_tests_str_arr[BNX2X_NUM_TESTS] = {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009122 { "register_test (offline)" },
9123 { "memory_test (offline)" },
9124 { "loopback_test (offline)" },
9125 { "nvram_test (online)" },
9126 { "interrupt_test (online)" },
9127 { "link_test (online)" },
Eilon Greensteind3d4f492009-02-12 08:36:27 +00009128 { "idle check (online)" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009129};
9130
9131static int bnx2x_self_test_count(struct net_device *dev)
9132{
9133 return BNX2X_NUM_TESTS;
9134}
9135
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009136static int bnx2x_test_registers(struct bnx2x *bp)
9137{
9138 int idx, i, rc = -ENODEV;
9139 u32 wr_val = 0;
Yitchak Gertner9dabc422008-08-13 15:51:28 -07009140 int port = BP_PORT(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009141 static const struct {
9142 u32 offset0;
9143 u32 offset1;
9144 u32 mask;
9145 } reg_tbl[] = {
9146/* 0 */ { BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
9147 { DORQ_REG_DB_ADDR0, 4, 0xffffffff },
9148 { HC_REG_AGG_INT_0, 4, 0x000003ff },
9149 { PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
9150 { PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
9151 { PRS_REG_CID_PORT_0, 4, 0x00ffffff },
9152 { PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
9153 { PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
9154 { PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
9155 { PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
9156/* 10 */ { PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
9157 { QM_REG_CONNNUM_0, 4, 0x000fffff },
9158 { TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
9159 { SRC_REG_KEYRSS0_0, 40, 0xffffffff },
9160 { SRC_REG_KEYRSS0_7, 40, 0xffffffff },
9161 { XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
9162 { XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
9163 { XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
9164 { NIG_REG_EGRESS_MNG0_FIFO, 20, 0xffffffff },
9165 { NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
9166/* 20 */ { NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
9167 { NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
9168 { NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
9169 { NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
9170 { NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
9171 { NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
9172 { NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
9173 { NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
9174 { NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
9175 { NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
9176/* 30 */ { NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
9177 { NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
9178 { NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
9179 { NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
9180 { NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001 },
9181 { NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
9182 { NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
9183 { NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
9184
9185 { 0xffffffff, 0, 0x00000000 }
9186 };
9187
9188 if (!netif_running(bp->dev))
9189 return rc;
9190
9191 /* Repeat the test twice:
9192 First by writing 0x00000000, second by writing 0xffffffff */
9193 for (idx = 0; idx < 2; idx++) {
9194
9195 switch (idx) {
9196 case 0:
9197 wr_val = 0;
9198 break;
9199 case 1:
9200 wr_val = 0xffffffff;
9201 break;
9202 }
9203
9204 for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
9205 u32 offset, mask, save_val, val;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009206
9207 offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
9208 mask = reg_tbl[i].mask;
9209
9210 save_val = REG_RD(bp, offset);
9211
9212 REG_WR(bp, offset, wr_val);
9213 val = REG_RD(bp, offset);
9214
9215 /* Restore the original register's value */
9216 REG_WR(bp, offset, save_val);
9217
9218 /* verify that value is as expected value */
9219 if ((val & mask) != (wr_val & mask))
9220 goto test_reg_exit;
9221 }
9222 }
9223
9224 rc = 0;
9225
9226test_reg_exit:
9227 return rc;
9228}
9229
9230static int bnx2x_test_memory(struct bnx2x *bp)
9231{
9232 int i, j, rc = -ENODEV;
9233 u32 val;
9234 static const struct {
9235 u32 offset;
9236 int size;
9237 } mem_tbl[] = {
9238 { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
9239 { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
9240 { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
9241 { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
9242 { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
9243 { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
9244 { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
9245
9246 { 0xffffffff, 0 }
9247 };
9248 static const struct {
9249 char *name;
9250 u32 offset;
Yitchak Gertner9dabc422008-08-13 15:51:28 -07009251 u32 e1_mask;
9252 u32 e1h_mask;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009253 } prty_tbl[] = {
Yitchak Gertner9dabc422008-08-13 15:51:28 -07009254 { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS, 0x3ffc0, 0 },
9255 { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS, 0x2, 0x2 },
9256 { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS, 0, 0 },
9257 { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS, 0x3ffc0, 0 },
9258 { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS, 0x3ffc0, 0 },
9259 { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS, 0x3ffc1, 0 },
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009260
Yitchak Gertner9dabc422008-08-13 15:51:28 -07009261 { NULL, 0xffffffff, 0, 0 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009262 };
9263
9264 if (!netif_running(bp->dev))
9265 return rc;
9266
9267 /* Go through all the memories */
9268 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
9269 for (j = 0; j < mem_tbl[i].size; j++)
9270 REG_RD(bp, mem_tbl[i].offset + j*4);
9271
9272 /* Check the parity status */
9273 for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
9274 val = REG_RD(bp, prty_tbl[i].offset);
Yitchak Gertner9dabc422008-08-13 15:51:28 -07009275 if ((CHIP_IS_E1(bp) && (val & ~(prty_tbl[i].e1_mask))) ||
9276 (CHIP_IS_E1H(bp) && (val & ~(prty_tbl[i].e1h_mask)))) {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009277 DP(NETIF_MSG_HW,
9278 "%s is 0x%x\n", prty_tbl[i].name, val);
9279 goto test_mem_exit;
9280 }
9281 }
9282
9283 rc = 0;
9284
9285test_mem_exit:
9286 return rc;
9287}
9288
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009289static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up)
9290{
9291 int cnt = 1000;
9292
9293 if (link_up)
9294 while (bnx2x_link_test(bp) && cnt--)
9295 msleep(10);
9296}
9297
9298static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode, u8 link_up)
9299{
9300 unsigned int pkt_size, num_pkts, i;
9301 struct sk_buff *skb;
9302 unsigned char *packet;
9303 struct bnx2x_fastpath *fp = &bp->fp[0];
9304 u16 tx_start_idx, tx_idx;
9305 u16 rx_start_idx, rx_idx;
9306 u16 pkt_prod;
9307 struct sw_tx_bd *tx_buf;
9308 struct eth_tx_bd *tx_bd;
9309 dma_addr_t mapping;
9310 union eth_rx_cqe *cqe;
9311 u8 cqe_fp_flags;
9312 struct sw_rx_bd *rx_buf;
9313 u16 len;
9314 int rc = -ENODEV;
9315
9316 if (loopback_mode == BNX2X_MAC_LOOPBACK) {
9317 bp->link_params.loopback_mode = LOOPBACK_BMAC;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009318 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009319
9320 } else if (loopback_mode == BNX2X_PHY_LOOPBACK) {
Eilon Greenstein3910c8a2009-01-22 06:01:32 +00009321 u16 cnt = 1000;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009322 bp->link_params.loopback_mode = LOOPBACK_XGXS_10;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009323 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009324 /* wait until link state is restored */
Eilon Greenstein3910c8a2009-01-22 06:01:32 +00009325 if (link_up)
9326 while (cnt-- && bnx2x_test_link(&bp->link_params,
9327 &bp->link_vars))
9328 msleep(10);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009329 } else
9330 return -EINVAL;
9331
9332 pkt_size = 1514;
9333 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
9334 if (!skb) {
9335 rc = -ENOMEM;
9336 goto test_loopback_exit;
9337 }
9338 packet = skb_put(skb, pkt_size);
9339 memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
9340 memset(packet + ETH_ALEN, 0, (ETH_HLEN - ETH_ALEN));
9341 for (i = ETH_HLEN; i < pkt_size; i++)
9342 packet[i] = (unsigned char) (i & 0xff);
9343
9344 num_pkts = 0;
9345 tx_start_idx = le16_to_cpu(*fp->tx_cons_sb);
9346 rx_start_idx = le16_to_cpu(*fp->rx_cons_sb);
9347
9348 pkt_prod = fp->tx_pkt_prod++;
9349 tx_buf = &fp->tx_buf_ring[TX_BD(pkt_prod)];
9350 tx_buf->first_bd = fp->tx_bd_prod;
9351 tx_buf->skb = skb;
9352
9353 tx_bd = &fp->tx_desc_ring[TX_BD(fp->tx_bd_prod)];
9354 mapping = pci_map_single(bp->pdev, skb->data,
9355 skb_headlen(skb), PCI_DMA_TODEVICE);
9356 tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
9357 tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
9358 tx_bd->nbd = cpu_to_le16(1);
9359 tx_bd->nbytes = cpu_to_le16(skb_headlen(skb));
9360 tx_bd->vlan = cpu_to_le16(pkt_prod);
9361 tx_bd->bd_flags.as_bitfield = (ETH_TX_BD_FLAGS_START_BD |
9362 ETH_TX_BD_FLAGS_END_BD);
9363 tx_bd->general_data = ((UNICAST_ADDRESS <<
9364 ETH_TX_BD_ETH_ADDR_TYPE_SHIFT) | 1);
9365
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08009366 wmb();
9367
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009368 fp->hw_tx_prods->bds_prod =
9369 cpu_to_le16(le16_to_cpu(fp->hw_tx_prods->bds_prod) + 1);
9370 mb(); /* FW restriction: must not reorder writing nbd and packets */
9371 fp->hw_tx_prods->packets_prod =
9372 cpu_to_le32(le32_to_cpu(fp->hw_tx_prods->packets_prod) + 1);
9373 DOORBELL(bp, FP_IDX(fp), 0);
9374
9375 mmiowb();
9376
9377 num_pkts++;
9378 fp->tx_bd_prod++;
9379 bp->dev->trans_start = jiffies;
9380
9381 udelay(100);
9382
9383 tx_idx = le16_to_cpu(*fp->tx_cons_sb);
9384 if (tx_idx != tx_start_idx + num_pkts)
9385 goto test_loopback_exit;
9386
9387 rx_idx = le16_to_cpu(*fp->rx_cons_sb);
9388 if (rx_idx != rx_start_idx + num_pkts)
9389 goto test_loopback_exit;
9390
9391 cqe = &fp->rx_comp_ring[RCQ_BD(fp->rx_comp_cons)];
9392 cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
9393 if (CQE_TYPE(cqe_fp_flags) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
9394 goto test_loopback_rx_exit;
9395
9396 len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
9397 if (len != pkt_size)
9398 goto test_loopback_rx_exit;
9399
9400 rx_buf = &fp->rx_buf_ring[RX_BD(fp->rx_bd_cons)];
9401 skb = rx_buf->skb;
9402 skb_reserve(skb, cqe->fast_path_cqe.placement_offset);
9403 for (i = ETH_HLEN; i < pkt_size; i++)
9404 if (*(skb->data + i) != (unsigned char) (i & 0xff))
9405 goto test_loopback_rx_exit;
9406
9407 rc = 0;
9408
9409test_loopback_rx_exit:
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009410
9411 fp->rx_bd_cons = NEXT_RX_IDX(fp->rx_bd_cons);
9412 fp->rx_bd_prod = NEXT_RX_IDX(fp->rx_bd_prod);
9413 fp->rx_comp_cons = NEXT_RCQ_IDX(fp->rx_comp_cons);
9414 fp->rx_comp_prod = NEXT_RCQ_IDX(fp->rx_comp_prod);
9415
9416 /* Update producers */
9417 bnx2x_update_rx_prod(bp, fp, fp->rx_bd_prod, fp->rx_comp_prod,
9418 fp->rx_sge_prod);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009419
9420test_loopback_exit:
9421 bp->link_params.loopback_mode = LOOPBACK_NONE;
9422
9423 return rc;
9424}
9425
9426static int bnx2x_test_loopback(struct bnx2x *bp, u8 link_up)
9427{
9428 int rc = 0;
9429
9430 if (!netif_running(bp->dev))
9431 return BNX2X_LOOPBACK_FAILED;
9432
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07009433 bnx2x_netif_stop(bp, 1);
Eilon Greenstein3910c8a2009-01-22 06:01:32 +00009434 bnx2x_acquire_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009435
9436 if (bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK, link_up)) {
9437 DP(NETIF_MSG_PROBE, "MAC loopback failed\n");
9438 rc |= BNX2X_MAC_LOOPBACK_FAILED;
9439 }
9440
9441 if (bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK, link_up)) {
9442 DP(NETIF_MSG_PROBE, "PHY loopback failed\n");
9443 rc |= BNX2X_PHY_LOOPBACK_FAILED;
9444 }
9445
Eilon Greenstein3910c8a2009-01-22 06:01:32 +00009446 bnx2x_release_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009447 bnx2x_netif_start(bp);
9448
9449 return rc;
9450}
9451
9452#define CRC32_RESIDUAL 0xdebb20e3
9453
9454static int bnx2x_test_nvram(struct bnx2x *bp)
9455{
9456 static const struct {
9457 int offset;
9458 int size;
9459 } nvram_tbl[] = {
9460 { 0, 0x14 }, /* bootstrap */
9461 { 0x14, 0xec }, /* dir */
9462 { 0x100, 0x350 }, /* manuf_info */
9463 { 0x450, 0xf0 }, /* feature_info */
9464 { 0x640, 0x64 }, /* upgrade_key_info */
9465 { 0x6a4, 0x64 },
9466 { 0x708, 0x70 }, /* manuf_key_info */
9467 { 0x778, 0x70 },
9468 { 0, 0 }
9469 };
9470 u32 buf[0x350 / 4];
9471 u8 *data = (u8 *)buf;
9472 int i, rc;
9473 u32 magic, csum;
9474
9475 rc = bnx2x_nvram_read(bp, 0, data, 4);
9476 if (rc) {
9477 DP(NETIF_MSG_PROBE, "magic value read (rc -%d)\n", -rc);
9478 goto test_nvram_exit;
9479 }
9480
9481 magic = be32_to_cpu(buf[0]);
9482 if (magic != 0x669955aa) {
9483 DP(NETIF_MSG_PROBE, "magic value (0x%08x)\n", magic);
9484 rc = -ENODEV;
9485 goto test_nvram_exit;
9486 }
9487
9488 for (i = 0; nvram_tbl[i].size; i++) {
9489
9490 rc = bnx2x_nvram_read(bp, nvram_tbl[i].offset, data,
9491 nvram_tbl[i].size);
9492 if (rc) {
9493 DP(NETIF_MSG_PROBE,
9494 "nvram_tbl[%d] read data (rc -%d)\n", i, -rc);
9495 goto test_nvram_exit;
9496 }
9497
9498 csum = ether_crc_le(nvram_tbl[i].size, data);
9499 if (csum != CRC32_RESIDUAL) {
9500 DP(NETIF_MSG_PROBE,
9501 "nvram_tbl[%d] csum value (0x%08x)\n", i, csum);
9502 rc = -ENODEV;
9503 goto test_nvram_exit;
9504 }
9505 }
9506
9507test_nvram_exit:
9508 return rc;
9509}
9510
9511static int bnx2x_test_intr(struct bnx2x *bp)
9512{
9513 struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config);
9514 int i, rc;
9515
9516 if (!netif_running(bp->dev))
9517 return -ENODEV;
9518
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08009519 config->hdr.length = 0;
Eilon Greensteinaf246402009-01-14 06:43:59 +00009520 if (CHIP_IS_E1(bp))
9521 config->hdr.offset = (BP_PORT(bp) ? 32 : 0);
9522 else
9523 config->hdr.offset = BP_FUNC(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009524 config->hdr.client_id = BP_CL_ID(bp);
9525 config->hdr.reserved1 = 0;
9526
9527 rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
9528 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
9529 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
9530 if (rc == 0) {
9531 bp->set_mac_pending++;
9532 for (i = 0; i < 10; i++) {
9533 if (!bp->set_mac_pending)
9534 break;
9535 msleep_interruptible(10);
9536 }
9537 if (i == 10)
9538 rc = -ENODEV;
9539 }
9540
9541 return rc;
9542}
9543
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009544static void bnx2x_self_test(struct net_device *dev,
9545 struct ethtool_test *etest, u64 *buf)
9546{
9547 struct bnx2x *bp = netdev_priv(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009548
9549 memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS);
9550
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009551 if (!netif_running(dev))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009552 return;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009553
Eilon Greenstein33471622008-08-13 15:59:08 -07009554 /* offline tests are not supported in MF mode */
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009555 if (IS_E1HMF(bp))
9556 etest->flags &= ~ETH_TEST_FL_OFFLINE;
9557
9558 if (etest->flags & ETH_TEST_FL_OFFLINE) {
9559 u8 link_up;
9560
9561 link_up = bp->link_vars.link_up;
9562 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
9563 bnx2x_nic_load(bp, LOAD_DIAG);
9564 /* wait until link state is restored */
9565 bnx2x_wait_for_link(bp, link_up);
9566
9567 if (bnx2x_test_registers(bp) != 0) {
9568 buf[0] = 1;
9569 etest->flags |= ETH_TEST_FL_FAILED;
9570 }
9571 if (bnx2x_test_memory(bp) != 0) {
9572 buf[1] = 1;
9573 etest->flags |= ETH_TEST_FL_FAILED;
9574 }
9575 buf[2] = bnx2x_test_loopback(bp, link_up);
9576 if (buf[2] != 0)
9577 etest->flags |= ETH_TEST_FL_FAILED;
9578
9579 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
9580 bnx2x_nic_load(bp, LOAD_NORMAL);
9581 /* wait until link state is restored */
9582 bnx2x_wait_for_link(bp, link_up);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009583 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009584 if (bnx2x_test_nvram(bp) != 0) {
9585 buf[3] = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009586 etest->flags |= ETH_TEST_FL_FAILED;
9587 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009588 if (bnx2x_test_intr(bp) != 0) {
9589 buf[4] = 1;
9590 etest->flags |= ETH_TEST_FL_FAILED;
9591 }
9592 if (bp->port.pmf)
9593 if (bnx2x_link_test(bp) != 0) {
9594 buf[5] = 1;
9595 etest->flags |= ETH_TEST_FL_FAILED;
9596 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009597
9598#ifdef BNX2X_EXTRA_DEBUG
9599 bnx2x_panic_dump(bp);
9600#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009601}
9602
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009603static const struct {
9604 long offset;
9605 int size;
Eilon Greensteinde832a52009-02-12 08:36:33 +00009606 u8 string[ETH_GSTRING_LEN];
9607} bnx2x_q_stats_arr[BNX2X_NUM_Q_STATS] = {
9608/* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%d]: rx_bytes" },
9609 { Q_STATS_OFFSET32(error_bytes_received_hi),
9610 8, "[%d]: rx_error_bytes" },
9611 { Q_STATS_OFFSET32(total_unicast_packets_received_hi),
9612 8, "[%d]: rx_ucast_packets" },
9613 { Q_STATS_OFFSET32(total_multicast_packets_received_hi),
9614 8, "[%d]: rx_mcast_packets" },
9615 { Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
9616 8, "[%d]: rx_bcast_packets" },
9617 { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%d]: rx_discards" },
9618 { Q_STATS_OFFSET32(rx_err_discard_pkt),
9619 4, "[%d]: rx_phy_ip_err_discards"},
9620 { Q_STATS_OFFSET32(rx_skb_alloc_failed),
9621 4, "[%d]: rx_skb_alloc_discard" },
9622 { Q_STATS_OFFSET32(hw_csum_err), 4, "[%d]: rx_csum_offload_errors" },
9623
9624/* 10 */{ Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%d]: tx_bytes" },
9625 { Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
9626 8, "[%d]: tx_packets" }
9627};
9628
9629static const struct {
9630 long offset;
9631 int size;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009632 u32 flags;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009633#define STATS_FLAGS_PORT 1
9634#define STATS_FLAGS_FUNC 2
Eilon Greensteinde832a52009-02-12 08:36:33 +00009635#define STATS_FLAGS_BOTH (STATS_FLAGS_FUNC | STATS_FLAGS_PORT)
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009636 u8 string[ETH_GSTRING_LEN];
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009637} bnx2x_stats_arr[BNX2X_NUM_STATS] = {
Eilon Greensteinde832a52009-02-12 08:36:33 +00009638/* 1 */ { STATS_OFFSET32(total_bytes_received_hi),
9639 8, STATS_FLAGS_BOTH, "rx_bytes" },
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009640 { STATS_OFFSET32(error_bytes_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +00009641 8, STATS_FLAGS_BOTH, "rx_error_bytes" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009642 { STATS_OFFSET32(total_unicast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +00009643 8, STATS_FLAGS_BOTH, "rx_ucast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009644 { STATS_OFFSET32(total_multicast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +00009645 8, STATS_FLAGS_BOTH, "rx_mcast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009646 { STATS_OFFSET32(total_broadcast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +00009647 8, STATS_FLAGS_BOTH, "rx_bcast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009648 { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009649 8, STATS_FLAGS_PORT, "rx_crc_errors" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009650 { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009651 8, STATS_FLAGS_PORT, "rx_align_errors" },
Eilon Greensteinde832a52009-02-12 08:36:33 +00009652 { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
9653 8, STATS_FLAGS_PORT, "rx_undersize_packets" },
9654 { STATS_OFFSET32(etherstatsoverrsizepkts_hi),
9655 8, STATS_FLAGS_PORT, "rx_oversize_packets" },
9656/* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
9657 8, STATS_FLAGS_PORT, "rx_fragments" },
9658 { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
9659 8, STATS_FLAGS_PORT, "rx_jabbers" },
9660 { STATS_OFFSET32(no_buff_discard_hi),
9661 8, STATS_FLAGS_BOTH, "rx_discards" },
9662 { STATS_OFFSET32(mac_filter_discard),
9663 4, STATS_FLAGS_PORT, "rx_filtered_packets" },
9664 { STATS_OFFSET32(xxoverflow_discard),
9665 4, STATS_FLAGS_PORT, "rx_fw_discards" },
9666 { STATS_OFFSET32(brb_drop_hi),
9667 8, STATS_FLAGS_PORT, "rx_brb_discard" },
9668 { STATS_OFFSET32(brb_truncate_hi),
9669 8, STATS_FLAGS_PORT, "rx_brb_truncate" },
9670 { STATS_OFFSET32(pause_frames_received_hi),
9671 8, STATS_FLAGS_PORT, "rx_pause_frames" },
9672 { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
9673 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" },
9674 { STATS_OFFSET32(nig_timer_max),
9675 4, STATS_FLAGS_PORT, "rx_constant_pause_events" },
9676/* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
9677 4, STATS_FLAGS_BOTH, "rx_phy_ip_err_discards"},
9678 { STATS_OFFSET32(rx_skb_alloc_failed),
9679 4, STATS_FLAGS_BOTH, "rx_skb_alloc_discard" },
9680 { STATS_OFFSET32(hw_csum_err),
9681 4, STATS_FLAGS_BOTH, "rx_csum_offload_errors" },
9682
9683 { STATS_OFFSET32(total_bytes_transmitted_hi),
9684 8, STATS_FLAGS_BOTH, "tx_bytes" },
9685 { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
9686 8, STATS_FLAGS_PORT, "tx_error_bytes" },
9687 { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
9688 8, STATS_FLAGS_BOTH, "tx_packets" },
9689 { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
9690 8, STATS_FLAGS_PORT, "tx_mac_errors" },
9691 { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
9692 8, STATS_FLAGS_PORT, "tx_carrier_errors" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009693 { STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009694 8, STATS_FLAGS_PORT, "tx_single_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009695 { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009696 8, STATS_FLAGS_PORT, "tx_multi_collisions" },
Eilon Greensteinde832a52009-02-12 08:36:33 +00009697/* 30 */{ STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009698 8, STATS_FLAGS_PORT, "tx_deferred" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009699 { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009700 8, STATS_FLAGS_PORT, "tx_excess_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009701 { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009702 8, STATS_FLAGS_PORT, "tx_late_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009703 { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009704 8, STATS_FLAGS_PORT, "tx_total_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009705 { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009706 8, STATS_FLAGS_PORT, "tx_64_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009707 { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009708 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009709 { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009710 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009711 { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009712 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009713 { STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009714 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009715 { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009716 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" },
Eilon Greensteinde832a52009-02-12 08:36:33 +00009717/* 40 */{ STATS_OFFSET32(etherstatspktsover1522octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009718 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" },
Eilon Greensteinde832a52009-02-12 08:36:33 +00009719 { STATS_OFFSET32(pause_frames_sent_hi),
9720 8, STATS_FLAGS_PORT, "tx_pause_frames" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009721};
9722
Eilon Greensteinde832a52009-02-12 08:36:33 +00009723#define IS_PORT_STAT(i) \
9724 ((bnx2x_stats_arr[i].flags & STATS_FLAGS_BOTH) == STATS_FLAGS_PORT)
9725#define IS_FUNC_STAT(i) (bnx2x_stats_arr[i].flags & STATS_FLAGS_FUNC)
9726#define IS_E1HMF_MODE_STAT(bp) \
9727 (IS_E1HMF(bp) && !(bp->msglevel & BNX2X_MSG_STATS))
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009728
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009729static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
9730{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009731 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinde832a52009-02-12 08:36:33 +00009732 int i, j, k;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009733
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009734 switch (stringset) {
9735 case ETH_SS_STATS:
Eilon Greensteinde832a52009-02-12 08:36:33 +00009736 if (is_multi(bp)) {
9737 k = 0;
9738 for_each_queue(bp, i) {
9739 for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
9740 sprintf(buf + (k + j)*ETH_GSTRING_LEN,
9741 bnx2x_q_stats_arr[j].string, i);
9742 k += BNX2X_NUM_Q_STATS;
9743 }
9744 if (IS_E1HMF_MODE_STAT(bp))
9745 break;
9746 for (j = 0; j < BNX2X_NUM_STATS; j++)
9747 strcpy(buf + (k + j)*ETH_GSTRING_LEN,
9748 bnx2x_stats_arr[j].string);
9749 } else {
9750 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
9751 if (IS_E1HMF_MODE_STAT(bp) && IS_PORT_STAT(i))
9752 continue;
9753 strcpy(buf + j*ETH_GSTRING_LEN,
9754 bnx2x_stats_arr[i].string);
9755 j++;
9756 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009757 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009758 break;
9759
9760 case ETH_SS_TEST:
9761 memcpy(buf, bnx2x_tests_str_arr, sizeof(bnx2x_tests_str_arr));
9762 break;
9763 }
9764}
9765
9766static int bnx2x_get_stats_count(struct net_device *dev)
9767{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009768 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinde832a52009-02-12 08:36:33 +00009769 int i, num_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009770
Eilon Greensteinde832a52009-02-12 08:36:33 +00009771 if (is_multi(bp)) {
9772 num_stats = BNX2X_NUM_Q_STATS * BNX2X_NUM_QUEUES(bp);
9773 if (!IS_E1HMF_MODE_STAT(bp))
9774 num_stats += BNX2X_NUM_STATS;
9775 } else {
9776 if (IS_E1HMF_MODE_STAT(bp)) {
9777 num_stats = 0;
9778 for (i = 0; i < BNX2X_NUM_STATS; i++)
9779 if (IS_FUNC_STAT(i))
9780 num_stats++;
9781 } else
9782 num_stats = BNX2X_NUM_STATS;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009783 }
Eilon Greensteinde832a52009-02-12 08:36:33 +00009784
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009785 return num_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009786}
9787
9788static void bnx2x_get_ethtool_stats(struct net_device *dev,
9789 struct ethtool_stats *stats, u64 *buf)
9790{
9791 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinde832a52009-02-12 08:36:33 +00009792 u32 *hw_stats, *offset;
9793 int i, j, k;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009794
Eilon Greensteinde832a52009-02-12 08:36:33 +00009795 if (is_multi(bp)) {
9796 k = 0;
9797 for_each_queue(bp, i) {
9798 hw_stats = (u32 *)&bp->fp[i].eth_q_stats;
9799 for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
9800 if (bnx2x_q_stats_arr[j].size == 0) {
9801 /* skip this counter */
9802 buf[k + j] = 0;
9803 continue;
9804 }
9805 offset = (hw_stats +
9806 bnx2x_q_stats_arr[j].offset);
9807 if (bnx2x_q_stats_arr[j].size == 4) {
9808 /* 4-byte counter */
9809 buf[k + j] = (u64) *offset;
9810 continue;
9811 }
9812 /* 8-byte counter */
9813 buf[k + j] = HILO_U64(*offset, *(offset + 1));
9814 }
9815 k += BNX2X_NUM_Q_STATS;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009816 }
Eilon Greensteinde832a52009-02-12 08:36:33 +00009817 if (IS_E1HMF_MODE_STAT(bp))
9818 return;
9819 hw_stats = (u32 *)&bp->eth_stats;
9820 for (j = 0; j < BNX2X_NUM_STATS; j++) {
9821 if (bnx2x_stats_arr[j].size == 0) {
9822 /* skip this counter */
9823 buf[k + j] = 0;
9824 continue;
9825 }
9826 offset = (hw_stats + bnx2x_stats_arr[j].offset);
9827 if (bnx2x_stats_arr[j].size == 4) {
9828 /* 4-byte counter */
9829 buf[k + j] = (u64) *offset;
9830 continue;
9831 }
9832 /* 8-byte counter */
9833 buf[k + j] = HILO_U64(*offset, *(offset + 1));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009834 }
Eilon Greensteinde832a52009-02-12 08:36:33 +00009835 } else {
9836 hw_stats = (u32 *)&bp->eth_stats;
9837 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
9838 if (IS_E1HMF_MODE_STAT(bp) && IS_PORT_STAT(i))
9839 continue;
9840 if (bnx2x_stats_arr[i].size == 0) {
9841 /* skip this counter */
9842 buf[j] = 0;
9843 j++;
9844 continue;
9845 }
9846 offset = (hw_stats + bnx2x_stats_arr[i].offset);
9847 if (bnx2x_stats_arr[i].size == 4) {
9848 /* 4-byte counter */
9849 buf[j] = (u64) *offset;
9850 j++;
9851 continue;
9852 }
9853 /* 8-byte counter */
9854 buf[j] = HILO_U64(*offset, *(offset + 1));
9855 j++;
9856 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009857 }
9858}
9859
9860static int bnx2x_phys_id(struct net_device *dev, u32 data)
9861{
9862 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009863 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009864 int i;
9865
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009866 if (!netif_running(dev))
9867 return 0;
9868
9869 if (!bp->port.pmf)
9870 return 0;
9871
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009872 if (data == 0)
9873 data = 2;
9874
9875 for (i = 0; i < (data * 2); i++) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009876 if ((i % 2) == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009877 bnx2x_set_led(bp, port, LED_MODE_OPER, SPEED_1000,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009878 bp->link_params.hw_led_mode,
9879 bp->link_params.chip_id);
9880 else
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009881 bnx2x_set_led(bp, port, LED_MODE_OFF, 0,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009882 bp->link_params.hw_led_mode,
9883 bp->link_params.chip_id);
9884
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009885 msleep_interruptible(500);
9886 if (signal_pending(current))
9887 break;
9888 }
9889
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009890 if (bp->link_vars.link_up)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009891 bnx2x_set_led(bp, port, LED_MODE_OPER,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009892 bp->link_vars.line_speed,
9893 bp->link_params.hw_led_mode,
9894 bp->link_params.chip_id);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009895
9896 return 0;
9897}
9898
9899static struct ethtool_ops bnx2x_ethtool_ops = {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009900 .get_settings = bnx2x_get_settings,
9901 .set_settings = bnx2x_set_settings,
9902 .get_drvinfo = bnx2x_get_drvinfo,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009903 .get_wol = bnx2x_get_wol,
9904 .set_wol = bnx2x_set_wol,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009905 .get_msglevel = bnx2x_get_msglevel,
9906 .set_msglevel = bnx2x_set_msglevel,
9907 .nway_reset = bnx2x_nway_reset,
9908 .get_link = ethtool_op_get_link,
9909 .get_eeprom_len = bnx2x_get_eeprom_len,
9910 .get_eeprom = bnx2x_get_eeprom,
9911 .set_eeprom = bnx2x_set_eeprom,
9912 .get_coalesce = bnx2x_get_coalesce,
9913 .set_coalesce = bnx2x_set_coalesce,
9914 .get_ringparam = bnx2x_get_ringparam,
9915 .set_ringparam = bnx2x_set_ringparam,
9916 .get_pauseparam = bnx2x_get_pauseparam,
9917 .set_pauseparam = bnx2x_set_pauseparam,
9918 .get_rx_csum = bnx2x_get_rx_csum,
9919 .set_rx_csum = bnx2x_set_rx_csum,
9920 .get_tx_csum = ethtool_op_get_tx_csum,
Eilon Greenstein755735e2008-06-23 20:35:13 -07009921 .set_tx_csum = ethtool_op_set_tx_hw_csum,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009922 .set_flags = bnx2x_set_flags,
9923 .get_flags = ethtool_op_get_flags,
9924 .get_sg = ethtool_op_get_sg,
9925 .set_sg = ethtool_op_set_sg,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009926 .get_tso = ethtool_op_get_tso,
9927 .set_tso = bnx2x_set_tso,
9928 .self_test_count = bnx2x_self_test_count,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009929 .self_test = bnx2x_self_test,
9930 .get_strings = bnx2x_get_strings,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009931 .phys_id = bnx2x_phys_id,
9932 .get_stats_count = bnx2x_get_stats_count,
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009933 .get_ethtool_stats = bnx2x_get_ethtool_stats,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009934};
9935
9936/* end of ethtool_ops */
9937
9938/****************************************************************************
9939* General service functions
9940****************************************************************************/
9941
9942static int bnx2x_set_power_state(struct bnx2x *bp, pci_power_t state)
9943{
9944 u16 pmcsr;
9945
9946 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
9947
9948 switch (state) {
9949 case PCI_D0:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009950 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009951 ((pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
9952 PCI_PM_CTRL_PME_STATUS));
9953
9954 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
Eilon Greenstein33471622008-08-13 15:59:08 -07009955 /* delay required during transition out of D3hot */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009956 msleep(20);
9957 break;
9958
9959 case PCI_D3hot:
9960 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
9961 pmcsr |= 3;
9962
9963 if (bp->wol)
9964 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
9965
9966 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
9967 pmcsr);
9968
9969 /* No more memory access after this point until
9970 * device is brought back to D0.
9971 */
9972 break;
9973
9974 default:
9975 return -EINVAL;
9976 }
9977 return 0;
9978}
9979
Eilon Greenstein237907c2009-01-14 06:42:44 +00009980static inline int bnx2x_has_rx_work(struct bnx2x_fastpath *fp)
9981{
9982 u16 rx_cons_sb;
9983
9984 /* Tell compiler that status block fields can change */
9985 barrier();
9986 rx_cons_sb = le16_to_cpu(*fp->rx_cons_sb);
9987 if ((rx_cons_sb & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
9988 rx_cons_sb++;
9989 return (fp->rx_comp_cons != rx_cons_sb);
9990}
9991
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009992/*
9993 * net_device service functions
9994 */
9995
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009996static int bnx2x_poll(struct napi_struct *napi, int budget)
9997{
9998 struct bnx2x_fastpath *fp = container_of(napi, struct bnx2x_fastpath,
9999 napi);
10000 struct bnx2x *bp = fp->bp;
10001 int work_done = 0;
10002
10003#ifdef BNX2X_STOP_ON_ERROR
10004 if (unlikely(bp->panic))
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010005 goto poll_panic;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010006#endif
10007
10008 prefetch(fp->tx_buf_ring[TX_BD(fp->tx_pkt_cons)].skb);
10009 prefetch(fp->rx_buf_ring[RX_BD(fp->rx_bd_cons)].skb);
10010 prefetch((char *)(fp->rx_buf_ring[RX_BD(fp->rx_bd_cons)].skb) + 256);
10011
10012 bnx2x_update_fpsb_idx(fp);
10013
Eilon Greenstein237907c2009-01-14 06:42:44 +000010014 if (bnx2x_has_tx_work(fp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010015 bnx2x_tx_int(fp, budget);
10016
Eilon Greenstein237907c2009-01-14 06:42:44 +000010017 if (bnx2x_has_rx_work(fp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010018 work_done = bnx2x_rx_int(fp, budget);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070010019 rmb(); /* BNX2X_HAS_WORK() reads the status block */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010020
10021 /* must not complete if we consumed full budget */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070010022 if ((work_done < budget) && !BNX2X_HAS_WORK(fp)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010023
10024#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010025poll_panic:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010026#endif
Ben Hutchings288379f2009-01-19 16:43:59 -080010027 napi_complete(napi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010028
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010029 bnx2x_ack_sb(bp, FP_SB_ID(fp), USTORM_ID,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010030 le16_to_cpu(fp->fp_u_idx), IGU_INT_NOP, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010031 bnx2x_ack_sb(bp, FP_SB_ID(fp), CSTORM_ID,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010032 le16_to_cpu(fp->fp_c_idx), IGU_INT_ENABLE, 1);
10033 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010034 return work_done;
10035}
10036
Eilon Greenstein755735e2008-06-23 20:35:13 -070010037
10038/* we split the first BD into headers and data BDs
Eilon Greenstein33471622008-08-13 15:59:08 -070010039 * to ease the pain of our fellow microcode engineers
Eilon Greenstein755735e2008-06-23 20:35:13 -070010040 * we use one mapping for both BDs
10041 * So far this has only been observed to happen
10042 * in Other Operating Systems(TM)
10043 */
10044static noinline u16 bnx2x_tx_split(struct bnx2x *bp,
10045 struct bnx2x_fastpath *fp,
10046 struct eth_tx_bd **tx_bd, u16 hlen,
10047 u16 bd_prod, int nbd)
10048{
10049 struct eth_tx_bd *h_tx_bd = *tx_bd;
10050 struct eth_tx_bd *d_tx_bd;
10051 dma_addr_t mapping;
10052 int old_len = le16_to_cpu(h_tx_bd->nbytes);
10053
10054 /* first fix first BD */
10055 h_tx_bd->nbd = cpu_to_le16(nbd);
10056 h_tx_bd->nbytes = cpu_to_le16(hlen);
10057
10058 DP(NETIF_MSG_TX_QUEUED, "TSO split header size is %d "
10059 "(%x:%x) nbd %d\n", h_tx_bd->nbytes, h_tx_bd->addr_hi,
10060 h_tx_bd->addr_lo, h_tx_bd->nbd);
10061
10062 /* now get a new data BD
10063 * (after the pbd) and fill it */
10064 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
10065 d_tx_bd = &fp->tx_desc_ring[bd_prod];
10066
10067 mapping = HILO_U64(le32_to_cpu(h_tx_bd->addr_hi),
10068 le32_to_cpu(h_tx_bd->addr_lo)) + hlen;
10069
10070 d_tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
10071 d_tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
10072 d_tx_bd->nbytes = cpu_to_le16(old_len - hlen);
10073 d_tx_bd->vlan = 0;
10074 /* this marks the BD as one that has no individual mapping
10075 * the FW ignores this flag in a BD not marked start
10076 */
10077 d_tx_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_SW_LSO;
10078 DP(NETIF_MSG_TX_QUEUED,
10079 "TSO split data size is %d (%x:%x)\n",
10080 d_tx_bd->nbytes, d_tx_bd->addr_hi, d_tx_bd->addr_lo);
10081
10082 /* update tx_bd for marking the last BD flag */
10083 *tx_bd = d_tx_bd;
10084
10085 return bd_prod;
10086}
10087
10088static inline u16 bnx2x_csum_fix(unsigned char *t_header, u16 csum, s8 fix)
10089{
10090 if (fix > 0)
10091 csum = (u16) ~csum_fold(csum_sub(csum,
10092 csum_partial(t_header - fix, fix, 0)));
10093
10094 else if (fix < 0)
10095 csum = (u16) ~csum_fold(csum_add(csum,
10096 csum_partial(t_header, -fix, 0)));
10097
10098 return swab16(csum);
10099}
10100
10101static inline u32 bnx2x_xmit_type(struct bnx2x *bp, struct sk_buff *skb)
10102{
10103 u32 rc;
10104
10105 if (skb->ip_summed != CHECKSUM_PARTIAL)
10106 rc = XMIT_PLAIN;
10107
10108 else {
10109 if (skb->protocol == ntohs(ETH_P_IPV6)) {
10110 rc = XMIT_CSUM_V6;
10111 if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP)
10112 rc |= XMIT_CSUM_TCP;
10113
10114 } else {
10115 rc = XMIT_CSUM_V4;
10116 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
10117 rc |= XMIT_CSUM_TCP;
10118 }
10119 }
10120
10121 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV4)
10122 rc |= XMIT_GSO_V4;
10123
10124 else if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
10125 rc |= XMIT_GSO_V6;
10126
10127 return rc;
10128}
10129
Eilon Greenstein632da4d2009-01-14 06:44:10 +000010130#if (MAX_SKB_FRAGS >= MAX_FETCH_BD - 3)
Eilon Greenstein755735e2008-06-23 20:35:13 -070010131/* check if packet requires linearization (packet is too fragmented) */
10132static int bnx2x_pkt_req_lin(struct bnx2x *bp, struct sk_buff *skb,
10133 u32 xmit_type)
10134{
10135 int to_copy = 0;
10136 int hlen = 0;
10137 int first_bd_sz = 0;
10138
10139 /* 3 = 1 (for linear data BD) + 2 (for PBD and last BD) */
10140 if (skb_shinfo(skb)->nr_frags >= (MAX_FETCH_BD - 3)) {
10141
10142 if (xmit_type & XMIT_GSO) {
10143 unsigned short lso_mss = skb_shinfo(skb)->gso_size;
10144 /* Check if LSO packet needs to be copied:
10145 3 = 1 (for headers BD) + 2 (for PBD and last BD) */
10146 int wnd_size = MAX_FETCH_BD - 3;
Eilon Greenstein33471622008-08-13 15:59:08 -070010147 /* Number of windows to check */
Eilon Greenstein755735e2008-06-23 20:35:13 -070010148 int num_wnds = skb_shinfo(skb)->nr_frags - wnd_size;
10149 int wnd_idx = 0;
10150 int frag_idx = 0;
10151 u32 wnd_sum = 0;
10152
10153 /* Headers length */
10154 hlen = (int)(skb_transport_header(skb) - skb->data) +
10155 tcp_hdrlen(skb);
10156
10157 /* Amount of data (w/o headers) on linear part of SKB*/
10158 first_bd_sz = skb_headlen(skb) - hlen;
10159
10160 wnd_sum = first_bd_sz;
10161
10162 /* Calculate the first sum - it's special */
10163 for (frag_idx = 0; frag_idx < wnd_size - 1; frag_idx++)
10164 wnd_sum +=
10165 skb_shinfo(skb)->frags[frag_idx].size;
10166
10167 /* If there was data on linear skb data - check it */
10168 if (first_bd_sz > 0) {
10169 if (unlikely(wnd_sum < lso_mss)) {
10170 to_copy = 1;
10171 goto exit_lbl;
10172 }
10173
10174 wnd_sum -= first_bd_sz;
10175 }
10176
10177 /* Others are easier: run through the frag list and
10178 check all windows */
10179 for (wnd_idx = 0; wnd_idx <= num_wnds; wnd_idx++) {
10180 wnd_sum +=
10181 skb_shinfo(skb)->frags[wnd_idx + wnd_size - 1].size;
10182
10183 if (unlikely(wnd_sum < lso_mss)) {
10184 to_copy = 1;
10185 break;
10186 }
10187 wnd_sum -=
10188 skb_shinfo(skb)->frags[wnd_idx].size;
10189 }
10190
10191 } else {
10192 /* in non-LSO too fragmented packet should always
10193 be linearized */
10194 to_copy = 1;
10195 }
10196 }
10197
10198exit_lbl:
10199 if (unlikely(to_copy))
10200 DP(NETIF_MSG_TX_QUEUED,
10201 "Linearization IS REQUIRED for %s packet. "
10202 "num_frags %d hlen %d first_bd_sz %d\n",
10203 (xmit_type & XMIT_GSO) ? "LSO" : "non-LSO",
10204 skb_shinfo(skb)->nr_frags, hlen, first_bd_sz);
10205
10206 return to_copy;
10207}
Eilon Greenstein632da4d2009-01-14 06:44:10 +000010208#endif
Eilon Greenstein755735e2008-06-23 20:35:13 -070010209
10210/* called with netif_tx_lock
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010211 * bnx2x_tx_int() runs without netif_tx_lock unless it needs to call
Eilon Greenstein755735e2008-06-23 20:35:13 -070010212 * netif_wake_queue()
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010213 */
10214static int bnx2x_start_xmit(struct sk_buff *skb, struct net_device *dev)
10215{
10216 struct bnx2x *bp = netdev_priv(dev);
10217 struct bnx2x_fastpath *fp;
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010218 struct netdev_queue *txq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010219 struct sw_tx_bd *tx_buf;
10220 struct eth_tx_bd *tx_bd;
10221 struct eth_tx_parse_bd *pbd = NULL;
10222 u16 pkt_prod, bd_prod;
Eilon Greenstein755735e2008-06-23 20:35:13 -070010223 int nbd, fp_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010224 dma_addr_t mapping;
Eilon Greenstein755735e2008-06-23 20:35:13 -070010225 u32 xmit_type = bnx2x_xmit_type(bp, skb);
10226 int vlan_off = (bp->e1hov ? 4 : 0);
10227 int i;
10228 u8 hlen = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010229
10230#ifdef BNX2X_STOP_ON_ERROR
10231 if (unlikely(bp->panic))
10232 return NETDEV_TX_BUSY;
10233#endif
10234
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010235 fp_index = skb_get_queue_mapping(skb);
10236 txq = netdev_get_tx_queue(dev, fp_index);
10237
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010238 fp = &bp->fp[fp_index];
Eilon Greenstein755735e2008-06-23 20:35:13 -070010239
Yitchak Gertner231fd582008-08-25 15:27:06 -070010240 if (unlikely(bnx2x_tx_avail(fp) < (skb_shinfo(skb)->nr_frags + 3))) {
Eilon Greensteinde832a52009-02-12 08:36:33 +000010241 fp->eth_q_stats.driver_xoff++,
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010242 netif_tx_stop_queue(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010243 BNX2X_ERR("BUG! Tx ring full when queue awake!\n");
10244 return NETDEV_TX_BUSY;
10245 }
10246
Eilon Greenstein755735e2008-06-23 20:35:13 -070010247 DP(NETIF_MSG_TX_QUEUED, "SKB: summed %x protocol %x protocol(%x,%x)"
10248 " gso type %x xmit_type %x\n",
10249 skb->ip_summed, skb->protocol, ipv6_hdr(skb)->nexthdr,
10250 ip_hdr(skb)->protocol, skb_shinfo(skb)->gso_type, xmit_type);
10251
Eilon Greenstein632da4d2009-01-14 06:44:10 +000010252#if (MAX_SKB_FRAGS >= MAX_FETCH_BD - 3)
Eilon Greenstein33471622008-08-13 15:59:08 -070010253 /* First, check if we need to linearize the skb
Eilon Greenstein755735e2008-06-23 20:35:13 -070010254 (due to FW restrictions) */
10255 if (bnx2x_pkt_req_lin(bp, skb, xmit_type)) {
10256 /* Statistics of linearization */
10257 bp->lin_cnt++;
10258 if (skb_linearize(skb) != 0) {
10259 DP(NETIF_MSG_TX_QUEUED, "SKB linearization failed - "
10260 "silently dropping this SKB\n");
10261 dev_kfree_skb_any(skb);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070010262 return NETDEV_TX_OK;
Eilon Greenstein755735e2008-06-23 20:35:13 -070010263 }
10264 }
Eilon Greenstein632da4d2009-01-14 06:44:10 +000010265#endif
Eilon Greenstein755735e2008-06-23 20:35:13 -070010266
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010267 /*
Eilon Greenstein755735e2008-06-23 20:35:13 -070010268 Please read carefully. First we use one BD which we mark as start,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010269 then for TSO or xsum we have a parsing info BD,
Eilon Greenstein755735e2008-06-23 20:35:13 -070010270 and only then we have the rest of the TSO BDs.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010271 (don't forget to mark the last one as last,
10272 and to unmap only AFTER you write to the BD ...)
Eilon Greenstein755735e2008-06-23 20:35:13 -070010273 And above all, all pdb sizes are in words - NOT DWORDS!
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010274 */
10275
10276 pkt_prod = fp->tx_pkt_prod++;
Eilon Greenstein755735e2008-06-23 20:35:13 -070010277 bd_prod = TX_BD(fp->tx_bd_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010278
Eilon Greenstein755735e2008-06-23 20:35:13 -070010279 /* get a tx_buf and first BD */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010280 tx_buf = &fp->tx_buf_ring[TX_BD(pkt_prod)];
10281 tx_bd = &fp->tx_desc_ring[bd_prod];
10282
10283 tx_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
10284 tx_bd->general_data = (UNICAST_ADDRESS <<
10285 ETH_TX_BD_ETH_ADDR_TYPE_SHIFT);
Eilon Greenstein3196a882008-08-13 15:58:49 -070010286 /* header nbd */
10287 tx_bd->general_data |= (1 << ETH_TX_BD_HDR_NBDS_SHIFT);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010288
Eilon Greenstein755735e2008-06-23 20:35:13 -070010289 /* remember the first BD of the packet */
10290 tx_buf->first_bd = fp->tx_bd_prod;
10291 tx_buf->skb = skb;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010292
10293 DP(NETIF_MSG_TX_QUEUED,
10294 "sending pkt %u @%p next_idx %u bd %u @%p\n",
10295 pkt_prod, tx_buf, fp->tx_pkt_prod, bd_prod, tx_bd);
10296
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080010297#ifdef BCM_VLAN
10298 if ((bp->vlgrp != NULL) && vlan_tx_tag_present(skb) &&
10299 (bp->flags & HW_VLAN_TX_FLAG)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010300 tx_bd->vlan = cpu_to_le16(vlan_tx_tag_get(skb));
10301 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_VLAN_TAG;
Eilon Greenstein755735e2008-06-23 20:35:13 -070010302 vlan_off += 4;
10303 } else
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080010304#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010305 tx_bd->vlan = cpu_to_le16(pkt_prod);
Eilon Greenstein755735e2008-06-23 20:35:13 -070010306
10307 if (xmit_type) {
Eilon Greenstein755735e2008-06-23 20:35:13 -070010308 /* turn on parsing and get a BD */
10309 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
10310 pbd = (void *)&fp->tx_desc_ring[bd_prod];
10311
10312 memset(pbd, 0, sizeof(struct eth_tx_parse_bd));
10313 }
10314
10315 if (xmit_type & XMIT_CSUM) {
10316 hlen = (skb_network_header(skb) - skb->data + vlan_off) / 2;
10317
10318 /* for now NS flag is not used in Linux */
10319 pbd->global_data = (hlen |
10320 ((skb->protocol == ntohs(ETH_P_8021Q)) <<
10321 ETH_TX_PARSE_BD_LLC_SNAP_EN_SHIFT));
10322
10323 pbd->ip_hlen = (skb_transport_header(skb) -
10324 skb_network_header(skb)) / 2;
10325
10326 hlen += pbd->ip_hlen + tcp_hdrlen(skb) / 2;
10327
10328 pbd->total_hlen = cpu_to_le16(hlen);
10329 hlen = hlen*2 - vlan_off;
10330
10331 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_TCP_CSUM;
10332
10333 if (xmit_type & XMIT_CSUM_V4)
10334 tx_bd->bd_flags.as_bitfield |=
10335 ETH_TX_BD_FLAGS_IP_CSUM;
10336 else
10337 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_IPV6;
10338
10339 if (xmit_type & XMIT_CSUM_TCP) {
10340 pbd->tcp_pseudo_csum = swab16(tcp_hdr(skb)->check);
10341
10342 } else {
10343 s8 fix = SKB_CS_OFF(skb); /* signed! */
10344
10345 pbd->global_data |= ETH_TX_PARSE_BD_CS_ANY_FLG;
10346 pbd->cs_offset = fix / 2;
10347
10348 DP(NETIF_MSG_TX_QUEUED,
10349 "hlen %d offset %d fix %d csum before fix %x\n",
10350 le16_to_cpu(pbd->total_hlen), pbd->cs_offset, fix,
10351 SKB_CS(skb));
10352
10353 /* HW bug: fixup the CSUM */
10354 pbd->tcp_pseudo_csum =
10355 bnx2x_csum_fix(skb_transport_header(skb),
10356 SKB_CS(skb), fix);
10357
10358 DP(NETIF_MSG_TX_QUEUED, "csum after fix %x\n",
10359 pbd->tcp_pseudo_csum);
10360 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010361 }
10362
10363 mapping = pci_map_single(bp->pdev, skb->data,
Eilon Greenstein755735e2008-06-23 20:35:13 -070010364 skb_headlen(skb), PCI_DMA_TODEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010365
10366 tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
10367 tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
Eilon Greenstein6378c022008-08-13 15:59:25 -070010368 nbd = skb_shinfo(skb)->nr_frags + ((pbd == NULL) ? 1 : 2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010369 tx_bd->nbd = cpu_to_le16(nbd);
10370 tx_bd->nbytes = cpu_to_le16(skb_headlen(skb));
10371
10372 DP(NETIF_MSG_TX_QUEUED, "first bd @%p addr (%x:%x) nbd %d"
Eilon Greenstein755735e2008-06-23 20:35:13 -070010373 " nbytes %d flags %x vlan %x\n",
10374 tx_bd, tx_bd->addr_hi, tx_bd->addr_lo, le16_to_cpu(tx_bd->nbd),
10375 le16_to_cpu(tx_bd->nbytes), tx_bd->bd_flags.as_bitfield,
10376 le16_to_cpu(tx_bd->vlan));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010377
Eilon Greenstein755735e2008-06-23 20:35:13 -070010378 if (xmit_type & XMIT_GSO) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010379
10380 DP(NETIF_MSG_TX_QUEUED,
10381 "TSO packet len %d hlen %d total len %d tso size %d\n",
10382 skb->len, hlen, skb_headlen(skb),
10383 skb_shinfo(skb)->gso_size);
10384
10385 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_SW_LSO;
10386
Eilon Greenstein755735e2008-06-23 20:35:13 -070010387 if (unlikely(skb_headlen(skb) > hlen))
10388 bd_prod = bnx2x_tx_split(bp, fp, &tx_bd, hlen,
10389 bd_prod, ++nbd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010390
10391 pbd->lso_mss = cpu_to_le16(skb_shinfo(skb)->gso_size);
10392 pbd->tcp_send_seq = swab32(tcp_hdr(skb)->seq);
Eilon Greenstein755735e2008-06-23 20:35:13 -070010393 pbd->tcp_flags = pbd_tcp_flags(skb);
10394
10395 if (xmit_type & XMIT_GSO_V4) {
10396 pbd->ip_id = swab16(ip_hdr(skb)->id);
10397 pbd->tcp_pseudo_csum =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010398 swab16(~csum_tcpudp_magic(ip_hdr(skb)->saddr,
10399 ip_hdr(skb)->daddr,
10400 0, IPPROTO_TCP, 0));
Eilon Greenstein755735e2008-06-23 20:35:13 -070010401
10402 } else
10403 pbd->tcp_pseudo_csum =
10404 swab16(~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
10405 &ipv6_hdr(skb)->daddr,
10406 0, IPPROTO_TCP, 0));
10407
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010408 pbd->global_data |= ETH_TX_PARSE_BD_PSEUDO_CS_WITHOUT_LEN;
10409 }
10410
Eilon Greenstein755735e2008-06-23 20:35:13 -070010411 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
10412 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010413
Eilon Greenstein755735e2008-06-23 20:35:13 -070010414 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
10415 tx_bd = &fp->tx_desc_ring[bd_prod];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010416
Eilon Greenstein755735e2008-06-23 20:35:13 -070010417 mapping = pci_map_page(bp->pdev, frag->page, frag->page_offset,
10418 frag->size, PCI_DMA_TODEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010419
Eilon Greenstein755735e2008-06-23 20:35:13 -070010420 tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
10421 tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
10422 tx_bd->nbytes = cpu_to_le16(frag->size);
10423 tx_bd->vlan = cpu_to_le16(pkt_prod);
10424 tx_bd->bd_flags.as_bitfield = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010425
Eilon Greenstein755735e2008-06-23 20:35:13 -070010426 DP(NETIF_MSG_TX_QUEUED,
10427 "frag %d bd @%p addr (%x:%x) nbytes %d flags %x\n",
10428 i, tx_bd, tx_bd->addr_hi, tx_bd->addr_lo,
10429 le16_to_cpu(tx_bd->nbytes), tx_bd->bd_flags.as_bitfield);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010430 }
10431
Eilon Greenstein755735e2008-06-23 20:35:13 -070010432 /* now at last mark the BD as the last BD */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010433 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_END_BD;
10434
10435 DP(NETIF_MSG_TX_QUEUED, "last bd @%p flags %x\n",
10436 tx_bd, tx_bd->bd_flags.as_bitfield);
10437
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010438 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
10439
Eilon Greenstein755735e2008-06-23 20:35:13 -070010440 /* now send a tx doorbell, counting the next BD
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010441 * if the packet contains or ends with it
10442 */
10443 if (TX_BD_POFF(bd_prod) < nbd)
10444 nbd++;
10445
10446 if (pbd)
10447 DP(NETIF_MSG_TX_QUEUED,
10448 "PBD @%p ip_data %x ip_hlen %u ip_id %u lso_mss %u"
10449 " tcp_flags %x xsum %x seq %u hlen %u\n",
10450 pbd, pbd->global_data, pbd->ip_hlen, pbd->ip_id,
10451 pbd->lso_mss, pbd->tcp_flags, pbd->tcp_pseudo_csum,
Eilon Greenstein755735e2008-06-23 20:35:13 -070010452 pbd->tcp_send_seq, le16_to_cpu(pbd->total_hlen));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010453
Eilon Greenstein755735e2008-06-23 20:35:13 -070010454 DP(NETIF_MSG_TX_QUEUED, "doorbell: nbd %d bd %u\n", nbd, bd_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010455
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -080010456 /*
10457 * Make sure that the BD data is updated before updating the producer
10458 * since FW might read the BD right after the producer is updated.
10459 * This is only applicable for weak-ordered memory model archs such
10460 * as IA-64. The following barrier is also mandatory since FW will
10461 * assumes packets must have BDs.
10462 */
10463 wmb();
10464
Eliezer Tamir96fc1782008-02-28 11:57:55 -080010465 fp->hw_tx_prods->bds_prod =
10466 cpu_to_le16(le16_to_cpu(fp->hw_tx_prods->bds_prod) + nbd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010467 mb(); /* FW restriction: must not reorder writing nbd and packets */
Eliezer Tamir96fc1782008-02-28 11:57:55 -080010468 fp->hw_tx_prods->packets_prod =
10469 cpu_to_le32(le32_to_cpu(fp->hw_tx_prods->packets_prod) + 1);
Eilon Greenstein755735e2008-06-23 20:35:13 -070010470 DOORBELL(bp, FP_IDX(fp), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010471
10472 mmiowb();
10473
Eilon Greenstein755735e2008-06-23 20:35:13 -070010474 fp->tx_bd_prod += nbd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010475 dev->trans_start = jiffies;
10476
10477 if (unlikely(bnx2x_tx_avail(fp) < MAX_SKB_FRAGS + 3)) {
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -080010478 /* We want bnx2x_tx_int to "see" the updated tx_bd_prod
10479 if we put Tx into XOFF state. */
10480 smp_mb();
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010481 netif_tx_stop_queue(txq);
Eilon Greensteinde832a52009-02-12 08:36:33 +000010482 fp->eth_q_stats.driver_xoff++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010483 if (bnx2x_tx_avail(fp) >= MAX_SKB_FRAGS + 3)
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010484 netif_tx_wake_queue(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010485 }
10486 fp->tx_pkt++;
10487
10488 return NETDEV_TX_OK;
10489}
10490
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010491/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010492static int bnx2x_open(struct net_device *dev)
10493{
10494 struct bnx2x *bp = netdev_priv(dev);
10495
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000010496 netif_carrier_off(dev);
10497
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010498 bnx2x_set_power_state(bp, PCI_D0);
10499
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010500 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010501}
10502
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010503/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010504static int bnx2x_close(struct net_device *dev)
10505{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010506 struct bnx2x *bp = netdev_priv(dev);
10507
10508 /* Unload the driver, release IRQs */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010509 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
10510 if (atomic_read(&bp->pdev->enable_cnt) == 1)
10511 if (!CHIP_REV_IS_SLOW(bp))
10512 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010513
10514 return 0;
10515}
10516
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010517/* called with netif_tx_lock from set_multicast */
10518static void bnx2x_set_rx_mode(struct net_device *dev)
10519{
10520 struct bnx2x *bp = netdev_priv(dev);
10521 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
10522 int port = BP_PORT(bp);
10523
10524 if (bp->state != BNX2X_STATE_OPEN) {
10525 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
10526 return;
10527 }
10528
10529 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", dev->flags);
10530
10531 if (dev->flags & IFF_PROMISC)
10532 rx_mode = BNX2X_RX_MODE_PROMISC;
10533
10534 else if ((dev->flags & IFF_ALLMULTI) ||
10535 ((dev->mc_count > BNX2X_MAX_MULTICAST) && CHIP_IS_E1(bp)))
10536 rx_mode = BNX2X_RX_MODE_ALLMULTI;
10537
10538 else { /* some multicasts */
10539 if (CHIP_IS_E1(bp)) {
10540 int i, old, offset;
10541 struct dev_mc_list *mclist;
10542 struct mac_configuration_cmd *config =
10543 bnx2x_sp(bp, mcast_config);
10544
10545 for (i = 0, mclist = dev->mc_list;
10546 mclist && (i < dev->mc_count);
10547 i++, mclist = mclist->next) {
10548
10549 config->config_table[i].
10550 cam_entry.msb_mac_addr =
10551 swab16(*(u16 *)&mclist->dmi_addr[0]);
10552 config->config_table[i].
10553 cam_entry.middle_mac_addr =
10554 swab16(*(u16 *)&mclist->dmi_addr[2]);
10555 config->config_table[i].
10556 cam_entry.lsb_mac_addr =
10557 swab16(*(u16 *)&mclist->dmi_addr[4]);
10558 config->config_table[i].cam_entry.flags =
10559 cpu_to_le16(port);
10560 config->config_table[i].
10561 target_table_entry.flags = 0;
10562 config->config_table[i].
10563 target_table_entry.client_id = 0;
10564 config->config_table[i].
10565 target_table_entry.vlan_id = 0;
10566
10567 DP(NETIF_MSG_IFUP,
10568 "setting MCAST[%d] (%04x:%04x:%04x)\n", i,
10569 config->config_table[i].
10570 cam_entry.msb_mac_addr,
10571 config->config_table[i].
10572 cam_entry.middle_mac_addr,
10573 config->config_table[i].
10574 cam_entry.lsb_mac_addr);
10575 }
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080010576 old = config->hdr.length;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010577 if (old > i) {
10578 for (; i < old; i++) {
10579 if (CAM_IS_INVALID(config->
10580 config_table[i])) {
Eilon Greensteinaf246402009-01-14 06:43:59 +000010581 /* already invalidated */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010582 break;
10583 }
10584 /* invalidate */
10585 CAM_INVALIDATE(config->
10586 config_table[i]);
10587 }
10588 }
10589
10590 if (CHIP_REV_IS_SLOW(bp))
10591 offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
10592 else
10593 offset = BNX2X_MAX_MULTICAST*(1 + port);
10594
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080010595 config->hdr.length = i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010596 config->hdr.offset = offset;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080010597 config->hdr.client_id = bp->fp->cl_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010598 config->hdr.reserved1 = 0;
10599
10600 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
10601 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
10602 U64_LO(bnx2x_sp_mapping(bp, mcast_config)),
10603 0);
10604 } else { /* E1H */
10605 /* Accept one or more multicasts */
10606 struct dev_mc_list *mclist;
10607 u32 mc_filter[MC_HASH_SIZE];
10608 u32 crc, bit, regidx;
10609 int i;
10610
10611 memset(mc_filter, 0, 4 * MC_HASH_SIZE);
10612
10613 for (i = 0, mclist = dev->mc_list;
10614 mclist && (i < dev->mc_count);
10615 i++, mclist = mclist->next) {
10616
Johannes Berg7c510e42008-10-27 17:47:26 -070010617 DP(NETIF_MSG_IFUP, "Adding mcast MAC: %pM\n",
10618 mclist->dmi_addr);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010619
10620 crc = crc32c_le(0, mclist->dmi_addr, ETH_ALEN);
10621 bit = (crc >> 24) & 0xff;
10622 regidx = bit >> 5;
10623 bit &= 0x1f;
10624 mc_filter[regidx] |= (1 << bit);
10625 }
10626
10627 for (i = 0; i < MC_HASH_SIZE; i++)
10628 REG_WR(bp, MC_HASH_OFFSET(bp, i),
10629 mc_filter[i]);
10630 }
10631 }
10632
10633 bp->rx_mode = rx_mode;
10634 bnx2x_set_storm_rx_mode(bp);
10635}
10636
10637/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010638static int bnx2x_change_mac_addr(struct net_device *dev, void *p)
10639{
10640 struct sockaddr *addr = p;
10641 struct bnx2x *bp = netdev_priv(dev);
10642
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010643 if (!is_valid_ether_addr((u8 *)(addr->sa_data)))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010644 return -EINVAL;
10645
10646 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010647 if (netif_running(dev)) {
10648 if (CHIP_IS_E1(bp))
Yitchak Gertner3101c2b2008-08-13 15:52:28 -070010649 bnx2x_set_mac_addr_e1(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010650 else
Yitchak Gertner3101c2b2008-08-13 15:52:28 -070010651 bnx2x_set_mac_addr_e1h(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010652 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010653
10654 return 0;
10655}
10656
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010657/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010658static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
10659{
10660 struct mii_ioctl_data *data = if_mii(ifr);
10661 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein3196a882008-08-13 15:58:49 -070010662 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010663 int err;
10664
10665 switch (cmd) {
10666 case SIOCGMIIPHY:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010667 data->phy_id = bp->port.phy_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010668
Eliezer Tamirc14423f2008-02-28 11:49:42 -080010669 /* fallthrough */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010670
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010671 case SIOCGMIIREG: {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010672 u16 mii_regval;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010673
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010674 if (!netif_running(dev))
10675 return -EAGAIN;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010676
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010677 mutex_lock(&bp->port.phy_mutex);
Eilon Greenstein3196a882008-08-13 15:58:49 -070010678 err = bnx2x_cl45_read(bp, port, 0, bp->port.phy_addr,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010679 DEFAULT_PHY_DEV_ADDR,
10680 (data->reg_num & 0x1f), &mii_regval);
10681 data->val_out = mii_regval;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010682 mutex_unlock(&bp->port.phy_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010683 return err;
10684 }
10685
10686 case SIOCSMIIREG:
10687 if (!capable(CAP_NET_ADMIN))
10688 return -EPERM;
10689
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010690 if (!netif_running(dev))
10691 return -EAGAIN;
10692
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010693 mutex_lock(&bp->port.phy_mutex);
Eilon Greenstein3196a882008-08-13 15:58:49 -070010694 err = bnx2x_cl45_write(bp, port, 0, bp->port.phy_addr,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010695 DEFAULT_PHY_DEV_ADDR,
10696 (data->reg_num & 0x1f), data->val_in);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010697 mutex_unlock(&bp->port.phy_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010698 return err;
10699
10700 default:
10701 /* do nothing */
10702 break;
10703 }
10704
10705 return -EOPNOTSUPP;
10706}
10707
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010708/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010709static int bnx2x_change_mtu(struct net_device *dev, int new_mtu)
10710{
10711 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010712 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010713
10714 if ((new_mtu > ETH_MAX_JUMBO_PACKET_SIZE) ||
10715 ((new_mtu + ETH_HLEN) < ETH_MIN_PACKET_SIZE))
10716 return -EINVAL;
10717
10718 /* This does not race with packet allocation
Eliezer Tamirc14423f2008-02-28 11:49:42 -080010719 * because the actual alloc size is
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010720 * only updated as part of load
10721 */
10722 dev->mtu = new_mtu;
10723
10724 if (netif_running(dev)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010725 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
10726 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010727 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010728
10729 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010730}
10731
10732static void bnx2x_tx_timeout(struct net_device *dev)
10733{
10734 struct bnx2x *bp = netdev_priv(dev);
10735
10736#ifdef BNX2X_STOP_ON_ERROR
10737 if (!bp->panic)
10738 bnx2x_panic();
10739#endif
10740 /* This allows the netif to be shutdown gracefully before resetting */
10741 schedule_work(&bp->reset_task);
10742}
10743
10744#ifdef BCM_VLAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010745/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010746static void bnx2x_vlan_rx_register(struct net_device *dev,
10747 struct vlan_group *vlgrp)
10748{
10749 struct bnx2x *bp = netdev_priv(dev);
10750
10751 bp->vlgrp = vlgrp;
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080010752
10753 /* Set flags according to the required capabilities */
10754 bp->flags &= ~(HW_VLAN_RX_FLAG | HW_VLAN_TX_FLAG);
10755
10756 if (dev->features & NETIF_F_HW_VLAN_TX)
10757 bp->flags |= HW_VLAN_TX_FLAG;
10758
10759 if (dev->features & NETIF_F_HW_VLAN_RX)
10760 bp->flags |= HW_VLAN_RX_FLAG;
10761
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010762 if (netif_running(dev))
Eliezer Tamir49d66772008-02-28 11:53:13 -080010763 bnx2x_set_client_config(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010764}
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010765
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010766#endif
10767
10768#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
10769static void poll_bnx2x(struct net_device *dev)
10770{
10771 struct bnx2x *bp = netdev_priv(dev);
10772
10773 disable_irq(bp->pdev->irq);
10774 bnx2x_interrupt(bp->pdev->irq, dev);
10775 enable_irq(bp->pdev->irq);
10776}
10777#endif
10778
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010779static const struct net_device_ops bnx2x_netdev_ops = {
10780 .ndo_open = bnx2x_open,
10781 .ndo_stop = bnx2x_close,
10782 .ndo_start_xmit = bnx2x_start_xmit,
10783 .ndo_set_multicast_list = bnx2x_set_rx_mode,
10784 .ndo_set_mac_address = bnx2x_change_mac_addr,
10785 .ndo_validate_addr = eth_validate_addr,
10786 .ndo_do_ioctl = bnx2x_ioctl,
10787 .ndo_change_mtu = bnx2x_change_mtu,
10788 .ndo_tx_timeout = bnx2x_tx_timeout,
10789#ifdef BCM_VLAN
10790 .ndo_vlan_rx_register = bnx2x_vlan_rx_register,
10791#endif
10792#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
10793 .ndo_poll_controller = poll_bnx2x,
10794#endif
10795};
10796
10797
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010798static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
10799 struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010800{
10801 struct bnx2x *bp;
10802 int rc;
10803
10804 SET_NETDEV_DEV(dev, &pdev->dev);
10805 bp = netdev_priv(dev);
10806
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010807 bp->dev = dev;
10808 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010809 bp->flags = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010810 bp->func = PCI_FUNC(pdev->devfn);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010811
10812 rc = pci_enable_device(pdev);
10813 if (rc) {
10814 printk(KERN_ERR PFX "Cannot enable PCI device, aborting\n");
10815 goto err_out;
10816 }
10817
10818 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
10819 printk(KERN_ERR PFX "Cannot find PCI device base address,"
10820 " aborting\n");
10821 rc = -ENODEV;
10822 goto err_out_disable;
10823 }
10824
10825 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
10826 printk(KERN_ERR PFX "Cannot find second PCI device"
10827 " base address, aborting\n");
10828 rc = -ENODEV;
10829 goto err_out_disable;
10830 }
10831
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010832 if (atomic_read(&pdev->enable_cnt) == 1) {
10833 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
10834 if (rc) {
10835 printk(KERN_ERR PFX "Cannot obtain PCI resources,"
10836 " aborting\n");
10837 goto err_out_disable;
10838 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010839
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010840 pci_set_master(pdev);
10841 pci_save_state(pdev);
10842 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010843
10844 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
10845 if (bp->pm_cap == 0) {
10846 printk(KERN_ERR PFX "Cannot find power management"
10847 " capability, aborting\n");
10848 rc = -EIO;
10849 goto err_out_release;
10850 }
10851
10852 bp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
10853 if (bp->pcie_cap == 0) {
10854 printk(KERN_ERR PFX "Cannot find PCI Express capability,"
10855 " aborting\n");
10856 rc = -EIO;
10857 goto err_out_release;
10858 }
10859
10860 if (pci_set_dma_mask(pdev, DMA_64BIT_MASK) == 0) {
10861 bp->flags |= USING_DAC_FLAG;
10862 if (pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK) != 0) {
10863 printk(KERN_ERR PFX "pci_set_consistent_dma_mask"
10864 " failed, aborting\n");
10865 rc = -EIO;
10866 goto err_out_release;
10867 }
10868
10869 } else if (pci_set_dma_mask(pdev, DMA_32BIT_MASK) != 0) {
10870 printk(KERN_ERR PFX "System does not support DMA,"
10871 " aborting\n");
10872 rc = -EIO;
10873 goto err_out_release;
10874 }
10875
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010876 dev->mem_start = pci_resource_start(pdev, 0);
10877 dev->base_addr = dev->mem_start;
10878 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010879
10880 dev->irq = pdev->irq;
10881
Arjan van de Ven275f1652008-10-20 21:42:39 -070010882 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010883 if (!bp->regview) {
10884 printk(KERN_ERR PFX "Cannot map register space, aborting\n");
10885 rc = -ENOMEM;
10886 goto err_out_release;
10887 }
10888
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010889 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
10890 min_t(u64, BNX2X_DB_SIZE,
10891 pci_resource_len(pdev, 2)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010892 if (!bp->doorbells) {
10893 printk(KERN_ERR PFX "Cannot map doorbell space, aborting\n");
10894 rc = -ENOMEM;
10895 goto err_out_unmap;
10896 }
10897
10898 bnx2x_set_power_state(bp, PCI_D0);
10899
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010900 /* clean indirect addresses */
10901 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
10902 PCICFG_VENDOR_ID_OFFSET);
10903 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0 + BP_PORT(bp)*16, 0);
10904 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0 + BP_PORT(bp)*16, 0);
10905 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0 + BP_PORT(bp)*16, 0);
10906 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0 + BP_PORT(bp)*16, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010907
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010908 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010909
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010910 dev->netdev_ops = &bnx2x_netdev_ops;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010911 dev->ethtool_ops = &bnx2x_ethtool_ops;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010912 dev->features |= NETIF_F_SG;
10913 dev->features |= NETIF_F_HW_CSUM;
10914 if (bp->flags & USING_DAC_FLAG)
10915 dev->features |= NETIF_F_HIGHDMA;
10916#ifdef BCM_VLAN
10917 dev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080010918 bp->flags |= (HW_VLAN_RX_FLAG | HW_VLAN_TX_FLAG);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010919#endif
10920 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735e2008-06-23 20:35:13 -070010921 dev->features |= NETIF_F_TSO6;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010922
10923 return 0;
10924
10925err_out_unmap:
10926 if (bp->regview) {
10927 iounmap(bp->regview);
10928 bp->regview = NULL;
10929 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010930 if (bp->doorbells) {
10931 iounmap(bp->doorbells);
10932 bp->doorbells = NULL;
10933 }
10934
10935err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010936 if (atomic_read(&pdev->enable_cnt) == 1)
10937 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010938
10939err_out_disable:
10940 pci_disable_device(pdev);
10941 pci_set_drvdata(pdev, NULL);
10942
10943err_out:
10944 return rc;
10945}
10946
Eliezer Tamir25047952008-02-28 11:50:16 -080010947static int __devinit bnx2x_get_pcie_width(struct bnx2x *bp)
10948{
10949 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
10950
10951 val = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
10952 return val;
10953}
10954
10955/* return value of 1=2.5GHz 2=5GHz */
10956static int __devinit bnx2x_get_pcie_speed(struct bnx2x *bp)
10957{
10958 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
10959
10960 val = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
10961 return val;
10962}
10963
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010964static int __devinit bnx2x_init_one(struct pci_dev *pdev,
10965 const struct pci_device_id *ent)
10966{
10967 static int version_printed;
10968 struct net_device *dev = NULL;
10969 struct bnx2x *bp;
Eliezer Tamir25047952008-02-28 11:50:16 -080010970 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010971
10972 if (version_printed++ == 0)
10973 printk(KERN_INFO "%s", version);
10974
10975 /* dev zeroed in init_etherdev */
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010976 dev = alloc_etherdev_mq(sizeof(*bp), MAX_CONTEXT);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010977 if (!dev) {
10978 printk(KERN_ERR PFX "Cannot allocate net device\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010979 return -ENOMEM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010980 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010981
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010982 bp = netdev_priv(dev);
10983 bp->msglevel = debug;
10984
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010985 rc = bnx2x_init_dev(pdev, dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010986 if (rc < 0) {
10987 free_netdev(dev);
10988 return rc;
10989 }
10990
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010991 pci_set_drvdata(pdev, dev);
10992
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010993 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000010994 if (rc)
10995 goto init_one_exit;
10996
10997 rc = register_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010998 if (rc) {
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000010999 dev_err(&pdev->dev, "Cannot register net device\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011000 goto init_one_exit;
11001 }
11002
Eliezer Tamir25047952008-02-28 11:50:16 -080011003 printk(KERN_INFO "%s: %s (%c%d) PCI-E x%d %s found at mem %lx,"
Eilon Greenstein87942b42009-02-12 08:36:49 +000011004 " IRQ %d, ", dev->name, board_info[ent->driver_data].name,
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011005 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
Eliezer Tamir25047952008-02-28 11:50:16 -080011006 bnx2x_get_pcie_width(bp),
11007 (bnx2x_get_pcie_speed(bp) == 2) ? "5GHz (Gen2)" : "2.5GHz",
11008 dev->base_addr, bp->pdev->irq);
Johannes Berge1749612008-10-27 15:59:26 -070011009 printk(KERN_CONT "node addr %pM\n", dev->dev_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011010 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011011
11012init_one_exit:
11013 if (bp->regview)
11014 iounmap(bp->regview);
11015
11016 if (bp->doorbells)
11017 iounmap(bp->doorbells);
11018
11019 free_netdev(dev);
11020
11021 if (atomic_read(&pdev->enable_cnt) == 1)
11022 pci_release_regions(pdev);
11023
11024 pci_disable_device(pdev);
11025 pci_set_drvdata(pdev, NULL);
11026
11027 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011028}
11029
11030static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
11031{
11032 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080011033 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011034
Eliezer Tamir228241e2008-02-28 11:56:57 -080011035 if (!dev) {
Eliezer Tamir228241e2008-02-28 11:56:57 -080011036 printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n");
11037 return;
11038 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080011039 bp = netdev_priv(dev);
11040
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011041 unregister_netdev(dev);
11042
11043 if (bp->regview)
11044 iounmap(bp->regview);
11045
11046 if (bp->doorbells)
11047 iounmap(bp->doorbells);
11048
11049 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011050
11051 if (atomic_read(&pdev->enable_cnt) == 1)
11052 pci_release_regions(pdev);
11053
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011054 pci_disable_device(pdev);
11055 pci_set_drvdata(pdev, NULL);
11056}
11057
11058static int bnx2x_suspend(struct pci_dev *pdev, pm_message_t state)
11059{
11060 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080011061 struct bnx2x *bp;
11062
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011063 if (!dev) {
11064 printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n");
11065 return -ENODEV;
11066 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080011067 bp = netdev_priv(dev);
11068
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011069 rtnl_lock();
11070
11071 pci_save_state(pdev);
11072
11073 if (!netif_running(dev)) {
11074 rtnl_unlock();
11075 return 0;
11076 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011077
11078 netif_device_detach(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011079
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070011080 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011081
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011082 bnx2x_set_power_state(bp, pci_choose_state(pdev, state));
Eliezer Tamir228241e2008-02-28 11:56:57 -080011083
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011084 rtnl_unlock();
11085
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011086 return 0;
11087}
11088
11089static int bnx2x_resume(struct pci_dev *pdev)
11090{
11091 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080011092 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011093 int rc;
11094
Eliezer Tamir228241e2008-02-28 11:56:57 -080011095 if (!dev) {
11096 printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n");
11097 return -ENODEV;
11098 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080011099 bp = netdev_priv(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011100
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011101 rtnl_lock();
11102
Eliezer Tamir228241e2008-02-28 11:56:57 -080011103 pci_restore_state(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011104
11105 if (!netif_running(dev)) {
11106 rtnl_unlock();
11107 return 0;
11108 }
11109
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011110 bnx2x_set_power_state(bp, PCI_D0);
11111 netif_device_attach(dev);
11112
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070011113 rc = bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011114
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011115 rtnl_unlock();
11116
11117 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011118}
11119
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011120static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
11121{
11122 int i;
11123
11124 bp->state = BNX2X_STATE_ERROR;
11125
11126 bp->rx_mode = BNX2X_RX_MODE_NONE;
11127
11128 bnx2x_netif_stop(bp, 0);
11129
11130 del_timer_sync(&bp->timer);
11131 bp->stats_state = STATS_STATE_DISABLED;
11132 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
11133
11134 /* Release IRQs */
11135 bnx2x_free_irq(bp);
11136
11137 if (CHIP_IS_E1(bp)) {
11138 struct mac_configuration_cmd *config =
11139 bnx2x_sp(bp, mcast_config);
11140
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080011141 for (i = 0; i < config->hdr.length; i++)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011142 CAM_INVALIDATE(config->config_table[i]);
11143 }
11144
11145 /* Free SKBs, SGEs, TPA pool and driver internals */
11146 bnx2x_free_skbs(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +000011147 for_each_rx_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011148 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Eilon Greenstein555f6c72009-02-12 08:36:11 +000011149 for_each_rx_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +000011150 netif_napi_del(&bnx2x_fp(bp, i, napi));
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011151 bnx2x_free_mem(bp);
11152
11153 bp->state = BNX2X_STATE_CLOSED;
11154
11155 netif_carrier_off(bp->dev);
11156
11157 return 0;
11158}
11159
11160static void bnx2x_eeh_recover(struct bnx2x *bp)
11161{
11162 u32 val;
11163
11164 mutex_init(&bp->port.phy_mutex);
11165
11166 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
11167 bp->link_params.shmem_base = bp->common.shmem_base;
11168 BNX2X_DEV_INFO("shmem offset is 0x%x\n", bp->common.shmem_base);
11169
11170 if (!bp->common.shmem_base ||
11171 (bp->common.shmem_base < 0xA0000) ||
11172 (bp->common.shmem_base >= 0xC0000)) {
11173 BNX2X_DEV_INFO("MCP not active\n");
11174 bp->flags |= NO_MCP_FLAG;
11175 return;
11176 }
11177
11178 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
11179 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
11180 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
11181 BNX2X_ERR("BAD MCP validity signature\n");
11182
11183 if (!BP_NOMCP(bp)) {
11184 bp->fw_seq = (SHMEM_RD(bp, func_mb[BP_FUNC(bp)].drv_mb_header)
11185 & DRV_MSG_SEQ_NUMBER_MASK);
11186 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
11187 }
11188}
11189
Wendy Xiong493adb12008-06-23 20:36:22 -070011190/**
11191 * bnx2x_io_error_detected - called when PCI error is detected
11192 * @pdev: Pointer to PCI device
11193 * @state: The current pci connection state
11194 *
11195 * This function is called after a PCI bus error affecting
11196 * this device has been detected.
11197 */
11198static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
11199 pci_channel_state_t state)
11200{
11201 struct net_device *dev = pci_get_drvdata(pdev);
11202 struct bnx2x *bp = netdev_priv(dev);
11203
11204 rtnl_lock();
11205
11206 netif_device_detach(dev);
11207
11208 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011209 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070011210
11211 pci_disable_device(pdev);
11212
11213 rtnl_unlock();
11214
11215 /* Request a slot reset */
11216 return PCI_ERS_RESULT_NEED_RESET;
11217}
11218
11219/**
11220 * bnx2x_io_slot_reset - called after the PCI bus has been reset
11221 * @pdev: Pointer to PCI device
11222 *
11223 * Restart the card from scratch, as if from a cold-boot.
11224 */
11225static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
11226{
11227 struct net_device *dev = pci_get_drvdata(pdev);
11228 struct bnx2x *bp = netdev_priv(dev);
11229
11230 rtnl_lock();
11231
11232 if (pci_enable_device(pdev)) {
11233 dev_err(&pdev->dev,
11234 "Cannot re-enable PCI device after reset\n");
11235 rtnl_unlock();
11236 return PCI_ERS_RESULT_DISCONNECT;
11237 }
11238
11239 pci_set_master(pdev);
11240 pci_restore_state(pdev);
11241
11242 if (netif_running(dev))
11243 bnx2x_set_power_state(bp, PCI_D0);
11244
11245 rtnl_unlock();
11246
11247 return PCI_ERS_RESULT_RECOVERED;
11248}
11249
11250/**
11251 * bnx2x_io_resume - called when traffic can start flowing again
11252 * @pdev: Pointer to PCI device
11253 *
11254 * This callback is called when the error recovery driver tells us that
11255 * its OK to resume normal operation.
11256 */
11257static void bnx2x_io_resume(struct pci_dev *pdev)
11258{
11259 struct net_device *dev = pci_get_drvdata(pdev);
11260 struct bnx2x *bp = netdev_priv(dev);
11261
11262 rtnl_lock();
11263
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011264 bnx2x_eeh_recover(bp);
11265
Wendy Xiong493adb12008-06-23 20:36:22 -070011266 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011267 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070011268
11269 netif_device_attach(dev);
11270
11271 rtnl_unlock();
11272}
11273
11274static struct pci_error_handlers bnx2x_err_handler = {
11275 .error_detected = bnx2x_io_error_detected,
11276 .slot_reset = bnx2x_io_slot_reset,
11277 .resume = bnx2x_io_resume,
11278};
11279
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011280static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070011281 .name = DRV_MODULE_NAME,
11282 .id_table = bnx2x_pci_tbl,
11283 .probe = bnx2x_init_one,
11284 .remove = __devexit_p(bnx2x_remove_one),
11285 .suspend = bnx2x_suspend,
11286 .resume = bnx2x_resume,
11287 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011288};
11289
11290static int __init bnx2x_init(void)
11291{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011292 bnx2x_wq = create_singlethread_workqueue("bnx2x");
11293 if (bnx2x_wq == NULL) {
11294 printk(KERN_ERR PFX "Cannot create workqueue\n");
11295 return -ENOMEM;
11296 }
11297
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011298 return pci_register_driver(&bnx2x_pci_driver);
11299}
11300
11301static void __exit bnx2x_cleanup(void)
11302{
11303 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011304
11305 destroy_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011306}
11307
11308module_init(bnx2x_init);
11309module_exit(bnx2x_cleanup);
11310