blob: 83492b1f93b11c5e0b851300ffdb3e314eaacc9e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/init.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -07002#include <linux/kernel.h>
3#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07004#include <linux/string.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -07005#include <linux/bootmem.h>
6#include <linux/bitops.h>
7#include <linux/module.h>
8#include <linux/kgdb.h>
9#include <linux/topology.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/delay.h>
11#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/percpu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <asm/i387.h>
14#include <asm/msr.h>
15#include <asm/io.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070016#include <asm/linkage.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <asm/mmu_context.h>
Alexey Dobriyan27b07da2006-06-23 02:04:18 -070018#include <asm/mtrr.h>
Alexey Dobriyana03a3e22006-06-23 02:04:20 -070019#include <asm/mce.h>
Thomas Gleixner8d4a4302008-05-08 09:18:43 +020020#include <asm/pat.h>
H. Peter Anvinb6734c32008-08-18 17:39:32 -070021#include <asm/asm.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070022#include <asm/numa.h>
Ingo Molnarb3427972008-10-31 09:31:38 +010023#include <asm/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#ifdef CONFIG_X86_LOCAL_APIC
25#include <asm/mpspec.h>
26#include <asm/apic.h>
27#include <mach_apic.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070028#include <asm/genapic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#endif
30
Yinghai Luf0fc4af2008-09-04 20:09:00 -070031#include <asm/pda.h>
32#include <asm/pgtable.h>
33#include <asm/processor.h>
34#include <asm/desc.h>
35#include <asm/atomic.h>
36#include <asm/proto.h>
37#include <asm/sections.h>
38#include <asm/setup.h>
Alok Kataria88b094f2008-10-27 10:41:46 -070039#include <asm/hypervisor.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -070040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include "cpu.h"
42
Mike Travisc2d1cec2009-01-04 05:18:03 -080043#ifdef CONFIG_X86_64
44
45/* all of these masks are initialized in setup_cpu_local_masks() */
46cpumask_var_t cpu_callin_mask;
47cpumask_var_t cpu_callout_mask;
48cpumask_var_t cpu_initialized_mask;
49
50/* representing cpus for which sibling maps can be computed */
51cpumask_var_t cpu_sibling_setup_mask;
52
53#else /* CONFIG_X86_32 */
54
55cpumask_t cpu_callin_map;
56cpumask_t cpu_callout_map;
57cpumask_t cpu_initialized;
58cpumask_t cpu_sibling_setup_map;
59
60#endif /* CONFIG_X86_32 */
61
62
Yinghai Lu0a488a52008-09-04 21:09:47 +020063static struct cpu_dev *this_cpu __cpuinitdata;
64
Yinghai Lu950ad7f2008-09-04 20:09:01 -070065#ifdef CONFIG_X86_64
66/* We need valid kernel segments for data and code in long mode too
67 * IRET will check the segment types kkeil 2000/10/28
68 * Also sysret mandates a special GDT layout
69 */
70/* The TLS descriptors are currently at a different place compared to i386.
71 Hopefully nobody expects them at a fixed place (Wine?) */
Jeremy Fitzhardinge7a61d352007-05-02 19:27:15 +020072DEFINE_PER_CPU(struct gdt_page, gdt_page) = { .gdt = {
Yinghai Lu950ad7f2008-09-04 20:09:01 -070073 [GDT_ENTRY_KERNEL32_CS] = { { { 0x0000ffff, 0x00cf9b00 } } },
74 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00af9b00 } } },
75 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9300 } } },
76 [GDT_ENTRY_DEFAULT_USER32_CS] = { { { 0x0000ffff, 0x00cffb00 } } },
77 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff300 } } },
78 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00affb00 } } },
79} };
80#else
Eric Dumazet63cc8c72008-05-12 15:44:40 +020081DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010082 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00cf9a00 } } },
83 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9200 } } },
84 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00cffa00 } } },
85 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +020086 /*
87 * Segments used for calling PnP BIOS have byte granularity.
88 * They code segments and data segments have fixed 64k limits,
89 * the transfer segment sizes are set at run time.
90 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010091 /* 32-bit code */
92 [GDT_ENTRY_PNPBIOS_CS32] = { { { 0x0000ffff, 0x00409a00 } } },
93 /* 16-bit code */
94 [GDT_ENTRY_PNPBIOS_CS16] = { { { 0x0000ffff, 0x00009a00 } } },
95 /* 16-bit data */
96 [GDT_ENTRY_PNPBIOS_DS] = { { { 0x0000ffff, 0x00009200 } } },
97 /* 16-bit data */
98 [GDT_ENTRY_PNPBIOS_TS1] = { { { 0x00000000, 0x00009200 } } },
99 /* 16-bit data */
100 [GDT_ENTRY_PNPBIOS_TS2] = { { { 0x00000000, 0x00009200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +0200101 /*
102 * The APM segments have byte granularity and their bases
103 * are set at run time. All have 64k limits.
104 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100105 /* 32-bit code */
106 [GDT_ENTRY_APMBIOS_BASE] = { { { 0x0000ffff, 0x00409a00 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +0200107 /* 16-bit code */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100108 [GDT_ENTRY_APMBIOS_BASE+1] = { { { 0x0000ffff, 0x00009a00 } } },
109 /* data */
110 [GDT_ENTRY_APMBIOS_BASE+2] = { { { 0x0000ffff, 0x00409200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +0200111
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100112 [GDT_ENTRY_ESPFIX_SS] = { { { 0x00000000, 0x00c09200 } } },
113 [GDT_ENTRY_PERCPU] = { { { 0x00000000, 0x00000000 } } },
Jeremy Fitzhardinge7a61d352007-05-02 19:27:15 +0200114} };
Yinghai Lu950ad7f2008-09-04 20:09:01 -0700115#endif
Jeremy Fitzhardinge7a61d352007-05-02 19:27:15 +0200116EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
Rusty Russellae1ee112007-05-02 19:27:10 +0200117
Yinghai Luba51dce2008-09-04 20:09:02 -0700118#ifdef CONFIG_X86_32
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800119static int cachesize_override __cpuinitdata = -1;
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800120static int disable_x86_serial_nr __cpuinitdata = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122static int __init cachesize_setup(char *str)
123{
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100124 get_option(&str, &cachesize_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 return 1;
126}
127__setup("cachesize=", cachesize_setup);
128
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100129static int __init x86_fxsr_setup(char *s)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130{
Andi Kleen13530252008-01-30 13:33:20 +0100131 setup_clear_cpu_cap(X86_FEATURE_FXSR);
132 setup_clear_cpu_cap(X86_FEATURE_XMM);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 return 1;
134}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135__setup("nofxsr", x86_fxsr_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100137static int __init x86_sep_setup(char *s)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138{
Andi Kleen13530252008-01-30 13:33:20 +0100139 setup_clear_cpu_cap(X86_FEATURE_SEP);
Chuck Ebbert4f886512006-03-23 02:59:34 -0800140 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141}
Chuck Ebbert4f886512006-03-23 02:59:34 -0800142__setup("nosep", x86_sep_setup);
143
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144/* Standard macro to see if a specific flag is changeable */
145static inline int flag_is_changeable_p(u32 flag)
146{
147 u32 f1, f2;
148
Krzysztof Helt94f6bac2008-09-30 23:17:51 +0200149 /*
150 * Cyrix and IDT cpus allow disabling of CPUID
151 * so the code below may return different results
152 * when it is executed before and after enabling
153 * the CPUID. Add "volatile" to not allow gcc to
154 * optimize the subsequent calls to this function.
155 */
156 asm volatile ("pushfl\n\t"
157 "pushfl\n\t"
158 "popl %0\n\t"
159 "movl %0,%1\n\t"
160 "xorl %2,%0\n\t"
161 "pushl %0\n\t"
162 "popfl\n\t"
163 "pushfl\n\t"
164 "popl %0\n\t"
165 "popfl\n\t"
166 : "=&r" (f1), "=&r" (f2)
167 : "ir" (flag));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168
169 return ((f1^f2) & flag) != 0;
170}
171
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172/* Probe for the CPUID instruction */
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800173static int __cpuinit have_cpuid_p(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174{
175 return flag_is_changeable_p(X86_EFLAGS_ID);
176}
177
Yinghai Lu0a488a52008-09-04 21:09:47 +0200178static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
179{
180 if (cpu_has(c, X86_FEATURE_PN) && disable_x86_serial_nr) {
181 /* Disable processor serial number */
182 unsigned long lo, hi;
183 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
184 lo |= 0x200000;
185 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
186 printk(KERN_NOTICE "CPU serial number disabled.\n");
187 clear_cpu_cap(c, X86_FEATURE_PN);
188
189 /* Disabling the serial number may affect the cpuid level */
190 c->cpuid_level = cpuid_eax(0);
191 }
192}
193
194static int __init x86_serial_nr_setup(char *s)
195{
196 disable_x86_serial_nr = 0;
197 return 1;
198}
199__setup("serialnumber", x86_serial_nr_setup);
Yinghai Luba51dce2008-09-04 20:09:02 -0700200#else
Yinghai Lu102bbe32008-09-04 20:09:13 -0700201static inline int flag_is_changeable_p(u32 flag)
202{
203 return 1;
204}
Yinghai Luba51dce2008-09-04 20:09:02 -0700205/* Probe for the CPUID instruction */
206static inline int have_cpuid_p(void)
207{
208 return 1;
209}
Yinghai Lu102bbe32008-09-04 20:09:13 -0700210static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
211{
212}
Yinghai Luba51dce2008-09-04 20:09:02 -0700213#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214
215/*
216 * Naming convention should be: <Name> [(<Codename>)]
217 * This table only is used unless init_<vendor>() below doesn't set it;
218 * in particular, if CPUID levels 0x80000002..4 are supported, this isn't used
219 *
220 */
221
222/* Look up CPU names by table lookup. */
223static char __cpuinit *table_lookup_model(struct cpuinfo_x86 *c)
224{
225 struct cpu_model_info *info;
226
227 if (c->x86_model >= 16)
228 return NULL; /* Range check */
229
230 if (!this_cpu)
231 return NULL;
232
233 info = this_cpu->c_models;
234
235 while (info && info->family) {
236 if (info->family == c->x86)
237 return info->model_names[c->x86_model];
238 info++;
239 }
240 return NULL; /* Not found */
241}
242
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243__u32 cleared_cpu_caps[NCAPINTS] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244
Yinghai Lu9d31d352008-09-04 21:09:44 +0200245/* Current gdt points %fs at the "master" per-cpu area: after this,
246 * it's on the real one. */
247void switch_to_new_gdt(void)
248{
249 struct desc_ptr gdt_descr;
250
251 gdt_descr.address = (long)get_cpu_gdt_table(smp_processor_id());
252 gdt_descr.size = GDT_SIZE - 1;
253 load_gdt(&gdt_descr);
Yinghai Lufab334c2008-09-04 20:09:05 -0700254#ifdef CONFIG_X86_32
Yinghai Lu9d31d352008-09-04 21:09:44 +0200255 asm("mov %0, %%fs" : : "r" (__KERNEL_PERCPU) : "memory");
Yinghai Lufab334c2008-09-04 20:09:05 -0700256#endif
Yinghai Lu9d31d352008-09-04 21:09:44 +0200257}
258
Yinghai Lu10a434f2008-09-04 21:09:45 +0200259static struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260
261static void __cpuinit default_init(struct cpuinfo_x86 *c)
262{
Yinghai Lub9e67f02008-09-04 20:09:06 -0700263#ifdef CONFIG_X86_64
264 display_cacheinfo(c);
265#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266 /* Not much we can do here... */
267 /* Check if at least it has cpuid */
268 if (c->cpuid_level == -1) {
269 /* No cpuid. It must be an ancient CPU */
270 if (c->x86 == 4)
271 strcpy(c->x86_model_id, "486");
272 else if (c->x86 == 3)
273 strcpy(c->x86_model_id, "386");
274 }
Yinghai Lub9e67f02008-09-04 20:09:06 -0700275#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276}
277
278static struct cpu_dev __cpuinitdata default_cpu = {
279 .c_init = default_init,
280 .c_vendor = "Unknown",
Yinghai Lu10a434f2008-09-04 21:09:45 +0200281 .c_x86_vendor = X86_VENDOR_UNKNOWN,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283
Yinghai Lu1b05d602008-09-06 01:52:27 -0700284static void __cpuinit get_model_name(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285{
286 unsigned int *v;
287 char *p, *q;
288
Yinghai Lu3da99c92008-09-04 21:09:44 +0200289 if (c->extended_cpuid_level < 0x80000004)
Yinghai Lu1b05d602008-09-06 01:52:27 -0700290 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
292 v = (unsigned int *) c->x86_model_id;
293 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
294 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
295 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
296 c->x86_model_id[48] = 0;
297
298 /* Intel chips right-justify this string for some dumb reason;
299 undo that brain damage */
300 p = q = &c->x86_model_id[0];
301 while (*p == ' ')
302 p++;
303 if (p != q) {
304 while (*p)
305 *q++ = *p++;
306 while (q <= &c->x86_model_id[48])
307 *q++ = '\0'; /* Zero-pad the rest */
308 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309}
310
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
312{
Yinghai Lu9d31d352008-09-04 21:09:44 +0200313 unsigned int n, dummy, ebx, ecx, edx, l2size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314
Yinghai Lu3da99c92008-09-04 21:09:44 +0200315 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316
317 if (n >= 0x80000005) {
Yinghai Lu9d31d352008-09-04 21:09:44 +0200318 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
Yinghai Lu9d31d352008-09-04 21:09:44 +0200320 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
321 c->x86_cache_size = (ecx>>24) + (edx>>24);
Yinghai Lu140fc722008-09-04 20:09:07 -0700322#ifdef CONFIG_X86_64
323 /* On K8 L1 TLB is inclusive, so don't count it */
324 c->x86_tlbsize = 0;
325#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 }
327
328 if (n < 0x80000006) /* Some chips just has a large L1. */
329 return;
330
Yinghai Lu0a488a52008-09-04 21:09:47 +0200331 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 l2size = ecx >> 16;
333
Yinghai Lu140fc722008-09-04 20:09:07 -0700334#ifdef CONFIG_X86_64
335 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
336#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 /* do processor-specific cache resizing */
338 if (this_cpu->c_size_cache)
339 l2size = this_cpu->c_size_cache(c, l2size);
340
341 /* Allow user to override all this if necessary. */
342 if (cachesize_override != -1)
343 l2size = cachesize_override;
344
345 if (l2size == 0)
346 return; /* Again, no L2 cache is possible */
Yinghai Lu140fc722008-09-04 20:09:07 -0700347#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
349 c->x86_cache_size = l2size;
350
351 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
Yinghai Lu0a488a52008-09-04 21:09:47 +0200352 l2size, ecx & 0xFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353}
354
Yinghai Lu9d31d352008-09-04 21:09:44 +0200355void __cpuinit detect_ht(struct cpuinfo_x86 *c)
356{
Yinghai Lu97e4db72008-09-04 20:08:59 -0700357#ifdef CONFIG_X86_HT
Yinghai Lu0a488a52008-09-04 21:09:47 +0200358 u32 eax, ebx, ecx, edx;
359 int index_msb, core_bits;
360
361 if (!cpu_has(c, X86_FEATURE_HT))
362 return;
363
364 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
365 goto out;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200366
Yinghai Lu1cd78772008-09-04 20:09:08 -0700367 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
368 return;
369
Yinghai Lu9d31d352008-09-04 21:09:44 +0200370 cpuid(1, &eax, &ebx, &ecx, &edx);
371
Yinghai Lu9d31d352008-09-04 21:09:44 +0200372 smp_num_siblings = (ebx & 0xff0000) >> 16;
373
374 if (smp_num_siblings == 1) {
375 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
376 } else if (smp_num_siblings > 1) {
377
Mike Travis96289372008-12-31 18:08:46 -0800378 if (smp_num_siblings > nr_cpu_ids) {
Yinghai Lu9d31d352008-09-04 21:09:44 +0200379 printk(KERN_WARNING "CPU: Unsupported number of siblings %d",
380 smp_num_siblings);
381 smp_num_siblings = 1;
382 return;
383 }
384
385 index_msb = get_count_order(smp_num_siblings);
Yinghai Lu1cd78772008-09-04 20:09:08 -0700386#ifdef CONFIG_X86_64
387 c->phys_proc_id = phys_pkg_id(index_msb);
388#else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200389 c->phys_proc_id = phys_pkg_id(c->initial_apicid, index_msb);
Yinghai Lu1cd78772008-09-04 20:09:08 -0700390#endif
Yinghai Lu9d31d352008-09-04 21:09:44 +0200391
392 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
393
394 index_msb = get_count_order(smp_num_siblings);
395
396 core_bits = get_count_order(c->x86_max_cores);
397
Yinghai Lu1cd78772008-09-04 20:09:08 -0700398#ifdef CONFIG_X86_64
399 c->cpu_core_id = phys_pkg_id(index_msb) &
400 ((1 << core_bits) - 1);
401#else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200402 c->cpu_core_id = phys_pkg_id(c->initial_apicid, index_msb) &
403 ((1 << core_bits) - 1);
Yinghai Lu1cd78772008-09-04 20:09:08 -0700404#endif
Yinghai Lu0a488a52008-09-04 21:09:47 +0200405 }
Yinghai Lu9d31d352008-09-04 21:09:44 +0200406
Yinghai Lu0a488a52008-09-04 21:09:47 +0200407out:
408 if ((c->x86_max_cores * smp_num_siblings) > 1) {
409 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
410 c->phys_proc_id);
411 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
412 c->cpu_core_id);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200413 }
Yinghai Lu9d31d352008-09-04 21:09:44 +0200414#endif
Yinghai Lu97e4db72008-09-04 20:08:59 -0700415}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416
Yinghai Lu3da99c92008-09-04 21:09:44 +0200417static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418{
419 char *v = c->x86_vendor_id;
420 int i;
421 static int printed;
422
423 for (i = 0; i < X86_VENDOR_NUM; i++) {
Yinghai Lu10a434f2008-09-04 21:09:45 +0200424 if (!cpu_devs[i])
425 break;
426
427 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
428 (cpu_devs[i]->c_ident[1] &&
429 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
430 this_cpu = cpu_devs[i];
431 c->x86_vendor = this_cpu->c_x86_vendor;
432 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 }
434 }
Yinghai Lu10a434f2008-09-04 21:09:45 +0200435
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 if (!printed) {
437 printed++;
Hans Schou43603c82008-10-09 20:47:24 +0200438 printk(KERN_ERR "CPU: vendor_id '%s' unknown, using generic init.\n", v);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 printk(KERN_ERR "CPU: Your system may be unstable.\n");
440 }
Yinghai Lu10a434f2008-09-04 21:09:45 +0200441
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 c->x86_vendor = X86_VENDOR_UNKNOWN;
443 this_cpu = &default_cpu;
444}
445
Yinghai Lu9d31d352008-09-04 21:09:44 +0200446void __cpuinit cpu_detect(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 /* Get vendor name */
Harvey Harrison4a148512008-02-01 17:49:43 +0100449 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
450 (unsigned int *)&c->x86_vendor_id[0],
451 (unsigned int *)&c->x86_vendor_id[8],
452 (unsigned int *)&c->x86_vendor_id[4]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 c->x86 = 4;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200455 /* Intel-defined flags: level 0x00000001 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 if (c->cpuid_level >= 0x00000001) {
457 u32 junk, tfms, cap0, misc;
458 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200459 c->x86 = (tfms >> 8) & 0xf;
460 c->x86_model = (tfms >> 4) & 0xf;
461 c->x86_mask = tfms & 0xf;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100462 if (c->x86 == 0xf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 c->x86 += (tfms >> 20) & 0xff;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100464 if (c->x86 >= 0x6)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200465 c->x86_model += ((tfms >> 16) & 0xf) << 4;
Huang, Yingd4387bd2008-01-31 22:05:45 +0100466 if (cap0 & (1<<19)) {
Huang, Yingd4387bd2008-01-31 22:05:45 +0100467 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200468 c->x86_cache_alignment = c->x86_clflush_size;
Huang, Yingd4387bd2008-01-31 22:05:45 +0100469 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471}
Yinghai Lu3da99c92008-09-04 21:09:44 +0200472
473static void __cpuinit get_cpu_cap(struct cpuinfo_x86 *c)
Yinghai Lu093af8d2008-01-30 13:33:32 +0100474{
475 u32 tfms, xlvl;
Yinghai Lu3da99c92008-09-04 21:09:44 +0200476 u32 ebx;
Yinghai Lu093af8d2008-01-30 13:33:32 +0100477
Yinghai Lu3da99c92008-09-04 21:09:44 +0200478 /* Intel-defined flags: level 0x00000001 */
479 if (c->cpuid_level >= 0x00000001) {
480 u32 capability, excap;
481 cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
482 c->x86_capability[0] = capability;
483 c->x86_capability[4] = excap;
Yinghai Lu093af8d2008-01-30 13:33:32 +0100484 }
485
Yinghai Lu3da99c92008-09-04 21:09:44 +0200486 /* AMD-defined flags: level 0x80000001 */
487 xlvl = cpuid_eax(0x80000000);
488 c->extended_cpuid_level = xlvl;
489 if ((xlvl & 0xffff0000) == 0x80000000) {
490 if (xlvl >= 0x80000001) {
491 c->x86_capability[1] = cpuid_edx(0x80000001);
492 c->x86_capability[6] = cpuid_ecx(0x80000001);
493 }
494 }
Yinghai Lu5122c892008-09-04 20:09:09 -0700495
496#ifdef CONFIG_X86_64
Yinghai Lu5122c892008-09-04 20:09:09 -0700497 if (c->extended_cpuid_level >= 0x80000008) {
498 u32 eax = cpuid_eax(0x80000008);
499
500 c->x86_virt_bits = (eax >> 8) & 0xff;
501 c->x86_phys_bits = eax & 0xff;
502 }
503#endif
Yinghai Lue3224232008-09-06 01:52:28 -0700504
505 if (c->extended_cpuid_level >= 0x80000007)
506 c->x86_power = cpuid_edx(0x80000007);
507
Yinghai Lu093af8d2008-01-30 13:33:32 +0100508}
Yinghai Luaef93c82008-09-14 02:33:15 -0700509
510static void __cpuinit identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
511{
512#ifdef CONFIG_X86_32
513 int i;
514
515 /*
516 * First of all, decide if this is a 486 or higher
517 * It's a 486 if we can modify the AC flag
518 */
519 if (flag_is_changeable_p(X86_EFLAGS_AC))
520 c->x86 = 4;
521 else
522 c->x86 = 3;
523
524 for (i = 0; i < X86_VENDOR_NUM; i++)
525 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
526 c->x86_vendor_id[0] = 0;
527 cpu_devs[i]->c_identify(c);
528 if (c->x86_vendor_id[0]) {
529 get_cpu_vendor(c);
530 break;
531 }
532 }
533#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534}
535
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100536/*
537 * Do minimum CPU detection early.
538 * Fields really needed: vendor, cpuid_level, family, model, mask,
539 * cache alignment.
540 * The others are not touched to avoid unwanted side effects.
541 *
542 * WARNING: this function is only called on the BP. Don't add code here
543 * that is supposed to run on all CPUs.
544 */
Yinghai Lu3da99c92008-09-04 21:09:44 +0200545static void __init early_identify_cpu(struct cpuinfo_x86 *c)
Rusty Russelld7cd5612006-12-07 02:14:08 +0100546{
Yinghai Lu6627d242008-09-04 20:09:10 -0700547#ifdef CONFIG_X86_64
548 c->x86_clflush_size = 64;
549#else
Huang, Yingd4387bd2008-01-31 22:05:45 +0100550 c->x86_clflush_size = 32;
Yinghai Lu6627d242008-09-04 20:09:10 -0700551#endif
Yinghai Lu0a488a52008-09-04 21:09:47 +0200552 c->x86_cache_alignment = c->x86_clflush_size;
Rusty Russelld7cd5612006-12-07 02:14:08 +0100553
Yinghai Lu3da99c92008-09-04 21:09:44 +0200554 memset(&c->x86_capability, 0, sizeof c->x86_capability);
Yinghai Lu0a488a52008-09-04 21:09:47 +0200555 c->extended_cpuid_level = 0;
556
Yinghai Luaef93c82008-09-14 02:33:15 -0700557 if (!have_cpuid_p())
558 identify_cpu_without_cpuid(c);
559
560 /* cyrix could have cpuid enabled via c_identify()*/
Rusty Russelld7cd5612006-12-07 02:14:08 +0100561 if (!have_cpuid_p())
562 return;
563
564 cpu_detect(c);
565
Yinghai Lu3da99c92008-09-04 21:09:44 +0200566 get_cpu_vendor(c);
Andi Kleen2b16a232008-01-30 13:32:40 +0100567
Yinghai Lu3da99c92008-09-04 21:09:44 +0200568 get_cpu_cap(c);
Krzysztof Helt12cf1052008-09-04 21:09:43 +0200569
Yinghai Lu10a434f2008-09-04 21:09:45 +0200570 if (this_cpu->c_early_init)
571 this_cpu->c_early_init(c);
Yinghai Lu3da99c92008-09-04 21:09:44 +0200572
573 validate_pat_support(c);
James Bottomleybfcb4c12008-10-30 16:13:37 -0500574
Ingo Molnar1c4acdb2008-10-31 00:43:03 +0100575#ifdef CONFIG_SMP
James Bottomleybfcb4c12008-10-30 16:13:37 -0500576 c->cpu_index = boot_cpu_id;
Ingo Molnar1c4acdb2008-10-31 00:43:03 +0100577#endif
Rusty Russelld7cd5612006-12-07 02:14:08 +0100578}
579
Yinghai Lu9d31d352008-09-04 21:09:44 +0200580void __init early_cpu_init(void)
581{
Yinghai Lu10a434f2008-09-04 21:09:45 +0200582 struct cpu_dev **cdev;
583 int count = 0;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200584
Yinghai Lu10a434f2008-09-04 21:09:45 +0200585 printk("KERNEL supported cpus:\n");
586 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
587 struct cpu_dev *cpudev = *cdev;
588 unsigned int j;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200589
Yinghai Lu10a434f2008-09-04 21:09:45 +0200590 if (count >= X86_VENDOR_NUM)
591 break;
592 cpu_devs[count] = cpudev;
593 count++;
594
595 for (j = 0; j < 2; j++) {
596 if (!cpudev->c_ident[j])
597 continue;
598 printk(" %s %s\n", cpudev->c_vendor,
599 cpudev->c_ident[j]);
600 }
601 }
602
Yinghai Lu9d31d352008-09-04 21:09:44 +0200603 early_identify_cpu(&boot_cpu_data);
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800604}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700606/*
607 * The NOPL instruction is supposed to exist on all CPUs with
H. Peter Anvinba0593b2008-09-16 09:29:40 -0700608 * family >= 6; unfortunately, that's not true in practice because
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700609 * of early VIA chips and (more importantly) broken virtualizers that
H. Peter Anvinba0593b2008-09-16 09:29:40 -0700610 * are not easy to detect. In the latter case it doesn't even *fail*
611 * reliably, so probing for it doesn't even work. Disable it completely
612 * unless we can find a reliable way to detect all the broken cases.
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700613 */
614static void __cpuinit detect_nopl(struct cpuinfo_x86 *c)
615{
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700616 clear_cpu_cap(c, X86_FEATURE_NOPL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617}
618
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100619static void __cpuinit generic_identify(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620{
Yinghai Lu3da99c92008-09-04 21:09:44 +0200621 c->extended_cpuid_level = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622
Yinghai Luaef93c82008-09-14 02:33:15 -0700623 if (!have_cpuid_p())
624 identify_cpu_without_cpuid(c);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100625
Yinghai Luaef93c82008-09-14 02:33:15 -0700626 /* cyrix could have cpuid enabled via c_identify()*/
Ingo Molnara9853dd2008-09-14 14:46:58 +0200627 if (!have_cpuid_p())
Yinghai Luaef93c82008-09-14 02:33:15 -0700628 return;
629
Yinghai Lu3da99c92008-09-04 21:09:44 +0200630 cpu_detect(c);
631
632 get_cpu_vendor(c);
633
634 get_cpu_cap(c);
635
636 if (c->cpuid_level >= 0x00000001) {
637 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
Yinghai Lub89d3b32008-09-04 20:09:12 -0700638#ifdef CONFIG_X86_32
639# ifdef CONFIG_X86_HT
Yinghai Lu3da99c92008-09-04 21:09:44 +0200640 c->apicid = phys_pkg_id(c->initial_apicid, 0);
Yinghai Lub89d3b32008-09-04 20:09:12 -0700641# else
Yinghai Lu3da99c92008-09-04 21:09:44 +0200642 c->apicid = c->initial_apicid;
Yinghai Lub89d3b32008-09-04 20:09:12 -0700643# endif
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800644#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645
Yinghai Lub89d3b32008-09-04 20:09:12 -0700646#ifdef CONFIG_X86_HT
647 c->phys_proc_id = c->initial_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 }
Yinghai Lu3da99c92008-09-04 21:09:44 +0200650
Yinghai Lu1b05d602008-09-06 01:52:27 -0700651 get_model_name(c); /* Default name */
Yinghai Lu3da99c92008-09-04 21:09:44 +0200652
653 init_scattered_cpuid_features(c);
654 detect_nopl(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655}
656
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657/*
658 * This does the hard work of actually picking apart the CPU stuff...
659 */
Yinghai Lu9a250342008-06-21 03:24:00 -0700660static void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661{
662 int i;
663
664 c->loops_per_jiffy = loops_per_jiffy;
665 c->x86_cache_size = -1;
666 c->x86_vendor = X86_VENDOR_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 c->x86_model = c->x86_mask = 0; /* So far unknown... */
668 c->x86_vendor_id[0] = '\0'; /* Unset */
669 c->x86_model_id[0] = '\0'; /* Unset */
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100670 c->x86_max_cores = 1;
Yinghai Lu102bbe32008-09-04 20:09:13 -0700671 c->x86_coreid_bits = 0;
Yinghai Lu11fdd252008-09-07 17:58:50 -0700672#ifdef CONFIG_X86_64
Yinghai Lu102bbe32008-09-04 20:09:13 -0700673 c->x86_clflush_size = 64;
674#else
675 c->cpuid_level = -1; /* CPUID not detected */
Andi Kleen770d1322006-12-07 02:14:05 +0100676 c->x86_clflush_size = 32;
Yinghai Lu102bbe32008-09-04 20:09:13 -0700677#endif
678 c->x86_cache_alignment = c->x86_clflush_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 memset(&c->x86_capability, 0, sizeof c->x86_capability);
680
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 generic_identify(c);
682
Andi Kleen38985342008-01-30 13:32:49 +0100683 if (this_cpu->c_identify)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 this_cpu->c_identify(c);
685
Yinghai Lu102bbe32008-09-04 20:09:13 -0700686#ifdef CONFIG_X86_64
687 c->apicid = phys_pkg_id(0);
688#endif
689
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 /*
691 * Vendor-specific initialization. In this section we
692 * canonicalize the feature flags, meaning if there are
693 * features a certain CPU supports which CPUID doesn't
694 * tell us, CPUID claiming incorrect flags, or other bugs,
695 * we handle them here.
696 *
697 * At the end of this section, c->x86_capability better
698 * indicate the features this CPU genuinely supports!
699 */
700 if (this_cpu->c_init)
701 this_cpu->c_init(c);
702
703 /* Disable the PN if appropriate */
704 squash_the_stupid_serial_number(c);
705
706 /*
707 * The vendor-specific functions might have changed features. Now
708 * we do "generic changes."
709 */
710
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 /* If the model name is still unset, do table lookup. */
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100712 if (!c->x86_model_id[0]) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 char *p;
714 p = table_lookup_model(c);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100715 if (p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 strcpy(c->x86_model_id, p);
717 else
718 /* Last resort... */
719 sprintf(c->x86_model_id, "%02x/%02x",
Chuck Ebbert54a20f82006-03-23 02:59:36 -0800720 c->x86, c->x86_model);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 }
722
Yinghai Lu102bbe32008-09-04 20:09:13 -0700723#ifdef CONFIG_X86_64
724 detect_ht(c);
725#endif
726
Alok Kataria88b094f2008-10-27 10:41:46 -0700727 init_hypervisor(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 /*
729 * On SMP, boot_cpu_data holds the common feature set between
730 * all CPUs; so make sure that we indicate which features are
731 * common between the CPUs. The first time this routine gets
732 * executed, c == &boot_cpu_data.
733 */
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100734 if (c != &boot_cpu_data) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 /* AND the already accumulated flags with these */
Yinghai Lu9d31d352008-09-04 21:09:44 +0200736 for (i = 0; i < NCAPINTS; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
738 }
739
Andi Kleen7d851c82008-01-30 13:33:20 +0100740 /* Clear all flags overriden by options */
741 for (i = 0; i < NCAPINTS; i++)
Mikael Pettersson12c247a2008-02-24 18:27:03 +0100742 c->x86_capability[i] &= ~cleared_cpu_caps[i];
Andi Kleen7d851c82008-01-30 13:33:20 +0100743
Yinghai Lu102bbe32008-09-04 20:09:13 -0700744#ifdef CONFIG_X86_MCE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 /* Init Machine Check Exception if available. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 mcheck_init(c);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700747#endif
Andi Kleen30d432d2008-01-30 13:33:16 +0100748
749 select_idle_routine(c);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700750
751#if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
752 numa_add_cpu(smp_processor_id());
753#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200754}
Shaohua Li31ab2692005-11-07 00:58:42 -0800755
Glauber Costae04d6452008-09-22 14:35:08 -0300756#ifdef CONFIG_X86_64
757static void vgetcpu_set_mode(void)
758{
759 if (cpu_has(&boot_cpu_data, X86_FEATURE_RDTSCP))
760 vgetcpu_mode = VGETCPU_RDTSCP;
761 else
762 vgetcpu_mode = VGETCPU_LSL;
763}
764#endif
765
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200766void __init identify_boot_cpu(void)
767{
768 identify_cpu(&boot_cpu_data);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700769#ifdef CONFIG_X86_32
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200770 sysenter_setup();
Li Shaohua6fe940d2005-06-25 14:54:53 -0700771 enable_sep_cpu();
Glauber Costae04d6452008-09-22 14:35:08 -0300772#else
773 vgetcpu_set_mode();
Yinghai Lu102bbe32008-09-04 20:09:13 -0700774#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200775}
Shaohua Li3b520b22005-07-07 17:56:38 -0700776
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200777void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
778{
779 BUG_ON(c == &boot_cpu_data);
780 identify_cpu(c);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700781#ifdef CONFIG_X86_32
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200782 enable_sep_cpu();
Yinghai Lu102bbe32008-09-04 20:09:13 -0700783#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200784 mtrr_ap_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785}
786
Yinghai Lua0854a42008-09-04 21:09:46 +0200787struct msr_range {
788 unsigned min;
789 unsigned max;
790};
791
792static struct msr_range msr_range_array[] __cpuinitdata = {
793 { 0x00000000, 0x00000418},
794 { 0xc0000000, 0xc000040b},
795 { 0xc0010000, 0xc0010142},
796 { 0xc0011000, 0xc001103b},
797};
798
799static void __cpuinit print_cpu_msr(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800{
Yinghai Lua0854a42008-09-04 21:09:46 +0200801 unsigned index;
802 u64 val;
803 int i;
804 unsigned index_min, index_max;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805
Yinghai Lua0854a42008-09-04 21:09:46 +0200806 for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
807 index_min = msr_range_array[i].min;
808 index_max = msr_range_array[i].max;
809 for (index = index_min; index < index_max; index++) {
810 if (rdmsrl_amd_safe(index, &val))
811 continue;
812 printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 }
815}
Yinghai Lua0854a42008-09-04 21:09:46 +0200816
817static int show_msr __cpuinitdata;
818static __init int setup_show_msr(char *arg)
819{
820 int num;
821
822 get_option(&arg, &num);
823
824 if (num > 0)
825 show_msr = num;
826 return 1;
827}
828__setup("show_msr=", setup_show_msr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829
Andi Kleen191679f2008-01-30 13:33:21 +0100830static __init int setup_noclflush(char *arg)
831{
832 setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
833 return 1;
834}
835__setup("noclflush", setup_noclflush);
836
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800837void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838{
839 char *vendor = NULL;
840
841 if (c->x86_vendor < X86_VENDOR_NUM)
842 vendor = this_cpu->c_vendor;
843 else if (c->cpuid_level >= 0)
844 vendor = c->x86_vendor_id;
845
Yinghai Lubd32a8c2008-09-19 18:41:16 -0700846 if (vendor && !strstr(c->x86_model_id, vendor))
Yinghai Lu9d31d352008-09-04 21:09:44 +0200847 printk(KERN_CONT "%s ", vendor);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848
Yinghai Lu9d31d352008-09-04 21:09:44 +0200849 if (c->x86_model_id[0])
850 printk(KERN_CONT "%s", c->x86_model_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200852 printk(KERN_CONT "%d86", c->x86);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100854 if (c->x86_mask || c->cpuid_level >= 0)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200855 printk(KERN_CONT " stepping %02x\n", c->x86_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200857 printk(KERN_CONT "\n");
Yinghai Lua0854a42008-09-04 21:09:46 +0200858
859#ifdef CONFIG_SMP
860 if (c->cpu_index < show_msr)
861 print_cpu_msr();
862#else
863 if (show_msr)
864 print_cpu_msr();
865#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866}
867
Andi Kleenac72e782008-01-30 13:33:21 +0100868static __init int setup_disablecpuid(char *arg)
869{
870 int bit;
871 if (get_option(&arg, &bit) && bit < NCAPINTS*32)
872 setup_clear_cpu_cap(bit);
873 else
874 return 0;
875 return 1;
876}
877__setup("clearcpuid=", setup_disablecpuid);
878
Yinghai Lud5494d42008-09-04 20:09:03 -0700879#ifdef CONFIG_X86_64
880struct x8664_pda **_cpu_pda __read_mostly;
881EXPORT_SYMBOL(_cpu_pda);
882
883struct desc_ptr idt_descr = { 256 * 16 - 1, (unsigned long) idt_table };
884
Jaswinder Singh34945ed2008-12-19 22:33:52 +0530885static char boot_cpu_stack[IRQSTACKSIZE] __page_aligned_bss;
Yinghai Lud5494d42008-09-04 20:09:03 -0700886
Jan Beulich2d9cd6c2008-08-29 13:15:04 +0100887void __cpuinit pda_init(int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888{
Yinghai Lud5494d42008-09-04 20:09:03 -0700889 struct x8664_pda *pda = cpu_pda(cpu);
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100890
Yinghai Lud5494d42008-09-04 20:09:03 -0700891 /* Setup up data that may be needed in __get_free_pages early */
892 loadsegment(fs, 0);
893 loadsegment(gs, 0);
894 /* Memory clobbers used to order PDA accessed */
895 mb();
896 wrmsrl(MSR_GS_BASE, pda);
897 mb();
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100898
Yinghai Lud5494d42008-09-04 20:09:03 -0700899 pda->cpunumber = cpu;
900 pda->irqcount = -1;
901 pda->kernelstack = (unsigned long)stack_thread_info() -
902 PDA_STACKOFFSET + THREAD_SIZE;
903 pda->active_mm = &init_mm;
904 pda->mmu_state = 0;
905
906 if (cpu == 0) {
907 /* others are initialized in smpboot.c */
908 pda->pcurrent = &init_task;
909 pda->irqstackptr = boot_cpu_stack;
910 pda->irqstackptr += IRQSTACKSIZE - 64;
911 } else {
912 if (!pda->irqstackptr) {
913 pda->irqstackptr = (char *)
914 __get_free_pages(GFP_ATOMIC, IRQSTACK_ORDER);
915 if (!pda->irqstackptr)
916 panic("cannot allocate irqstack for cpu %d",
917 cpu);
918 pda->irqstackptr += IRQSTACKSIZE - 64;
919 }
920
921 if (pda->nodenumber == 0 && cpu_to_node(cpu) != NUMA_NO_NODE)
922 pda->nodenumber = cpu_to_node(cpu);
923 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924}
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +0100925
Jaswinder Singh34945ed2008-12-19 22:33:52 +0530926static char boot_exception_stacks[(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ +
927 DEBUG_STKSZ] __page_aligned_bss;
Yinghai Lud5494d42008-09-04 20:09:03 -0700928
929extern asmlinkage void ignore_sysret(void);
930
931/* May not be marked __init: used by software suspend */
932void syscall_init(void)
933{
934 /*
935 * LSTAR and STAR live in a bit strange symbiosis.
936 * They both write to the same internal register. STAR allows to
937 * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
938 */
939 wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
940 wrmsrl(MSR_LSTAR, system_call);
941 wrmsrl(MSR_CSTAR, ignore_sysret);
942
943#ifdef CONFIG_IA32_EMULATION
944 syscall32_cpu_init();
945#endif
946
947 /* Flags to clear on syscall */
948 wrmsrl(MSR_SYSCALL_MASK,
949 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|X86_EFLAGS_IOPL);
950}
951
Yinghai Lud5494d42008-09-04 20:09:03 -0700952unsigned long kernel_eflags;
953
954/*
955 * Copies of the original ist values from the tss are only accessed during
956 * debugging, no special alignment required.
957 */
958DEFINE_PER_CPU(struct orig_ist, orig_ist);
959
960#else
961
Jeremy Fitzhardinge7c3576d2007-05-02 19:27:16 +0200962/* Make sure %fs is initialized properly in idle threads */
Adrian Bunk6b2fb3c2008-02-06 01:37:55 -0800963struct pt_regs * __cpuinit idle_regs(struct pt_regs *regs)
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +0100964{
965 memset(regs, 0, sizeof(struct pt_regs));
H. Peter Anvin65ea5b02008-01-30 13:30:56 +0100966 regs->fs = __KERNEL_PERCPU;
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +0100967 return regs;
968}
Yinghai Lud5494d42008-09-04 20:09:03 -0700969#endif
Jeremy Fitzhardingec5413fb2007-05-02 19:27:16 +0200970
Rusty Russelld2cbcc42007-05-02 19:27:10 +0200971/*
972 * cpu_init() initializes state that is per-CPU. Some data is already
973 * initialized (naturally) in the bootstrap process, such as the GDT
974 * and IDT. We reload them nevertheless, this function acts as a
975 * 'CPU state barrier', nothing should get across.
Yinghai Lu1ba76582008-09-04 20:09:04 -0700976 * A lot of state is already set up in PDA init for 64 bit
Rusty Russelld2cbcc42007-05-02 19:27:10 +0200977 */
Yinghai Lu1ba76582008-09-04 20:09:04 -0700978#ifdef CONFIG_X86_64
979void __cpuinit cpu_init(void)
980{
981 int cpu = stack_smp_processor_id();
982 struct tss_struct *t = &per_cpu(init_tss, cpu);
983 struct orig_ist *orig_ist = &per_cpu(orig_ist, cpu);
984 unsigned long v;
985 char *estacks = NULL;
986 struct task_struct *me;
987 int i;
988
989 /* CPU 0 is initialised in head64.c */
990 if (cpu != 0)
991 pda_init(cpu);
992 else
993 estacks = boot_exception_stacks;
994
995 me = current;
996
Mike Travisc2d1cec2009-01-04 05:18:03 -0800997 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask))
Yinghai Lu1ba76582008-09-04 20:09:04 -0700998 panic("CPU#%d already initialized!\n", cpu);
999
1000 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1001
1002 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1003
1004 /*
1005 * Initialize the per-CPU GDT with the boot GDT,
1006 * and set up the GDT descriptor:
1007 */
1008
1009 switch_to_new_gdt();
1010 load_idt((const struct desc_ptr *)&idt_descr);
1011
1012 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1013 syscall_init();
1014
1015 wrmsrl(MSR_FS_BASE, 0);
1016 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1017 barrier();
1018
1019 check_efer();
1020 if (cpu != 0 && x2apic)
1021 enable_x2apic();
1022
1023 /*
1024 * set up and load the per-CPU TSS
1025 */
1026 if (!orig_ist->ist[0]) {
1027 static const unsigned int order[N_EXCEPTION_STACKS] = {
1028 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STACK_ORDER,
1029 [DEBUG_STACK - 1] = DEBUG_STACK_ORDER
1030 };
1031 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
1032 if (cpu) {
1033 estacks = (char *)__get_free_pages(GFP_ATOMIC, order[v]);
1034 if (!estacks)
1035 panic("Cannot allocate exception "
1036 "stack %ld %d\n", v, cpu);
1037 }
1038 estacks += PAGE_SIZE << order[v];
1039 orig_ist->ist[v] = t->x86_tss.ist[v] =
1040 (unsigned long)estacks;
1041 }
1042 }
1043
1044 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
1045 /*
1046 * <= is required because the CPU will access up to
1047 * 8 bits beyond the end of the IO permission bitmap.
1048 */
1049 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1050 t->io_bitmap[i] = ~0UL;
1051
1052 atomic_inc(&init_mm.mm_count);
1053 me->active_mm = &init_mm;
1054 if (me->mm)
1055 BUG();
1056 enter_lazy_tlb(&init_mm, me);
1057
1058 load_sp0(t, &current->thread);
1059 set_tss_desc(cpu, t);
1060 load_TR_desc();
1061 load_LDT(&init_mm.context);
1062
1063#ifdef CONFIG_KGDB
1064 /*
1065 * If the kgdb is connected no debug regs should be altered. This
1066 * is only applicable when KGDB and a KGDB I/O module are built
1067 * into the kernel and you are using early debugging with
1068 * kgdbwait. KGDB will control the kernel HW breakpoint registers.
1069 */
1070 if (kgdb_connected && arch_kgdb_ops.correct_hw_break)
1071 arch_kgdb_ops.correct_hw_break();
1072 else {
1073#endif
1074 /*
1075 * Clear all 6 debug registers:
1076 */
1077
1078 set_debugreg(0UL, 0);
1079 set_debugreg(0UL, 1);
1080 set_debugreg(0UL, 2);
1081 set_debugreg(0UL, 3);
1082 set_debugreg(0UL, 6);
1083 set_debugreg(0UL, 7);
1084#ifdef CONFIG_KGDB
1085 /* If the kgdb is connected no debug regs should be altered. */
1086 }
1087#endif
1088
1089 fpu_init();
1090
1091 raw_local_save_flags(kernel_eflags);
1092
1093 if (is_uv_system())
1094 uv_cpu_init();
1095}
1096
1097#else
1098
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001099void __cpuinit cpu_init(void)
James Bottomley9ee79a32007-01-22 09:18:31 -06001100{
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001101 int cpu = smp_processor_id();
1102 struct task_struct *curr = current;
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001103 struct tss_struct *t = &per_cpu(init_tss, cpu);
James Bottomley9ee79a32007-01-22 09:18:31 -06001104 struct thread_struct *thread = &curr->thread;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105
Mike Travisc2d1cec2009-01-04 05:18:03 -08001106 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107 printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
1108 for (;;) local_irq_enable();
1109 }
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +01001110
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1112
1113 if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
1114 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115
Zachary Amsden4d37e7e2005-09-03 15:56:38 -07001116 load_idt(&idt_descr);
Jeremy Fitzhardingec5413fb2007-05-02 19:27:16 +02001117 switch_to_new_gdt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118
1119 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 * Set up and load the per-CPU TSS and LDT
1121 */
1122 atomic_inc(&init_mm.mm_count);
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +01001123 curr->active_mm = &init_mm;
1124 if (curr->mm)
1125 BUG();
1126 enter_lazy_tlb(&init_mm, curr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127
H. Peter Anvinfaca6222008-01-30 13:31:02 +01001128 load_sp0(t, thread);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001129 set_tss_desc(cpu, t);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130 load_TR_desc();
1131 load_LDT(&init_mm.context);
1132
Matt Mackall22c4e302006-01-08 01:05:24 -08001133#ifdef CONFIG_DOUBLEFAULT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134 /* Set up doublefault TSS pointer in the GDT */
1135 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
Matt Mackall22c4e302006-01-08 01:05:24 -08001136#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137
Jeremy Fitzhardinge464d1a72007-02-13 13:26:20 +01001138 /* Clear %gs. */
1139 asm volatile ("mov %0, %%gs" : : "r" (0));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140
1141 /* Clear all 6 debug registers: */
Zachary Amsden4bb0d3e2005-09-03 15:56:36 -07001142 set_debugreg(0, 0);
1143 set_debugreg(0, 1);
1144 set_debugreg(0, 2);
1145 set_debugreg(0, 3);
1146 set_debugreg(0, 6);
1147 set_debugreg(0, 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148
1149 /*
1150 * Force FPU initialization:
1151 */
Suresh Siddhab359e8a2008-07-29 10:29:20 -07001152 if (cpu_has_xsave)
1153 current_thread_info()->status = TS_XSAVE;
1154 else
1155 current_thread_info()->status = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 clear_used_math();
1157 mxcsr_feature_mask_init();
Suresh Siddhadc1e35c2008-07-29 10:29:19 -07001158
1159 /*
1160 * Boot processor to setup the FP and extended state context info.
1161 */
James Bottomleyb3572e32008-10-30 16:00:59 -05001162 if (smp_processor_id() == boot_cpu_id)
Suresh Siddhadc1e35c2008-07-29 10:29:19 -07001163 init_thread_xstate();
1164
1165 xsave_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166}
Li Shaohuae1367da2005-06-25 14:54:56 -07001167
Yinghai Lu1ba76582008-09-04 20:09:04 -07001168
1169#endif