blob: 5f734608e571963268e9f322f078547bf3083c36 [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070069#include "xhci.h"
70
Andiry Xube88fe42010-10-14 07:22:57 -070071static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
72 struct xhci_virt_device *virt_dev,
73 struct xhci_event_cmd *event);
74
Sarah Sharp7f84eef2009-04-27 19:53:56 -070075/*
76 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
77 * address of the TRB.
78 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070079dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070080 union xhci_trb *trb)
81{
Sarah Sharp6071d832009-05-14 11:44:14 -070082 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070083
Sarah Sharp6071d832009-05-14 11:44:14 -070084 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070085 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070086 /* offset in TRBs */
87 segment_offset = trb - seg->trbs;
88 if (segment_offset > TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070089 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070090 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070091}
92
93/* Does this link TRB point to the first segment in a ring,
94 * or was the previous TRB the last TRB on the last segment in the ERST?
95 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -070096static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070097 struct xhci_segment *seg, union xhci_trb *trb)
98{
99 if (ring == xhci->event_ring)
100 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
101 (seg->next == xhci->event_ring->first_seg);
102 else
Matt Evans28ccd292011-03-29 13:40:46 +1100103 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700104}
105
106/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
107 * segment? I.e. would the updated event TRB pointer step off the end of the
108 * event seg?
109 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700110static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700111 struct xhci_segment *seg, union xhci_trb *trb)
112{
113 if (ring == xhci->event_ring)
114 return trb == &seg->trbs[TRBS_PER_SEGMENT];
115 else
Matt Evansf5960b62011-06-01 10:22:55 +1000116 return TRB_TYPE_LINK_LE32(trb->link.control);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700117}
118
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700119static int enqueue_is_link_trb(struct xhci_ring *ring)
John Youn6c12db92010-05-10 15:33:00 -0700120{
121 struct xhci_link_trb *link = &ring->enqueue->link;
Matt Evansf5960b62011-06-01 10:22:55 +1000122 return TRB_TYPE_LINK_LE32(link->control);
John Youn6c12db92010-05-10 15:33:00 -0700123}
124
Mathias Nymand134fa52013-08-30 18:25:49 +0300125union xhci_trb *xhci_find_next_enqueue(struct xhci_ring *ring)
126{
127 /* Enqueue pointer can be left pointing to the link TRB,
128 * we must handle that
129 */
130 if (TRB_TYPE_LINK_LE32(ring->enqueue->link.control))
131 return ring->enq_seg->next->trbs;
132 return ring->enqueue;
133}
134
Sarah Sharpae636742009-04-29 19:02:31 -0700135/* Updates trb to point to the next TRB in the ring, and updates seg if the next
136 * TRB is in a new segment. This does not skip over link TRBs, and it does not
137 * effect the ring dequeue or enqueue pointers.
138 */
139static void next_trb(struct xhci_hcd *xhci,
140 struct xhci_ring *ring,
141 struct xhci_segment **seg,
142 union xhci_trb **trb)
143{
144 if (last_trb(xhci, ring, *seg, *trb)) {
145 *seg = (*seg)->next;
146 *trb = ((*seg)->trbs);
147 } else {
John Youna1669b22010-08-09 13:56:11 -0700148 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700149 }
150}
151
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700152/*
153 * See Cycle bit rules. SW is the consumer for the event ring only.
154 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
155 */
Andiry Xu3b72fca2012-03-05 17:49:32 +0800156static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700157{
Sarah Sharp66e49d82009-07-27 12:03:46 -0700158 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700159
160 ring->deq_updates++;
Andiry Xub008df62012-03-05 17:49:34 +0800161
Sarah Sharp1aac2e72012-07-26 12:03:59 -0700162 /*
163 * If this is not event ring, and the dequeue pointer
164 * is not on a link TRB, there is one more usable TRB
165 */
Andiry Xub008df62012-03-05 17:49:34 +0800166 if (ring->type != TYPE_EVENT &&
167 !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
168 ring->num_trbs_free++;
Andiry Xub008df62012-03-05 17:49:34 +0800169
Sarah Sharp1aac2e72012-07-26 12:03:59 -0700170 do {
171 /*
172 * Update the dequeue pointer further if that was a link TRB or
173 * we're at the end of an event ring segment (which doesn't have
174 * link TRBS)
175 */
176 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
177 if (ring->type == TYPE_EVENT &&
178 last_trb_on_last_seg(xhci, ring,
179 ring->deq_seg, ring->dequeue)) {
180 ring->cycle_state = (ring->cycle_state ? 0 : 1);
181 }
182 ring->deq_seg = ring->deq_seg->next;
183 ring->dequeue = ring->deq_seg->trbs;
184 } else {
185 ring->dequeue++;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700186 }
Sarah Sharp1aac2e72012-07-26 12:03:59 -0700187 } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
188
Sarah Sharp66e49d82009-07-27 12:03:46 -0700189 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700190}
191
192/*
193 * See Cycle bit rules. SW is the consumer for the event ring only.
194 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
195 *
196 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
197 * chain bit is set), then set the chain bit in all the following link TRBs.
198 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
199 * have their chain bit cleared (so that each Link TRB is a separate TD).
200 *
201 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700202 * set, but other sections talk about dealing with the chain bit set. This was
203 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
204 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700205 *
206 * @more_trbs_coming: Will you enqueue more TRBs before calling
207 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700208 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700209static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +0800210 bool more_trbs_coming)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700211{
212 u32 chain;
213 union xhci_trb *next;
Sarah Sharp66e49d82009-07-27 12:03:46 -0700214 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700215
Matt Evans28ccd292011-03-29 13:40:46 +1100216 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Andiry Xub008df62012-03-05 17:49:34 +0800217 /* If this is not event ring, there is one less usable TRB */
218 if (ring->type != TYPE_EVENT &&
219 !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
220 ring->num_trbs_free--;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700221 next = ++(ring->enqueue);
222
223 ring->enq_updates++;
224 /* Update the dequeue pointer further if that was a link TRB or we're at
225 * the end of an event ring segment (which doesn't have link TRBS)
226 */
227 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800228 if (ring->type != TYPE_EVENT) {
229 /*
230 * If the caller doesn't plan on enqueueing more
231 * TDs before ringing the doorbell, then we
232 * don't want to give the link TRB to the
233 * hardware just yet. We'll give the link TRB
234 * back in prepare_ring() just before we enqueue
235 * the TD at the top of the ring.
236 */
237 if (!chain && !more_trbs_coming)
238 break;
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700239
Andiry Xu3b72fca2012-03-05 17:49:32 +0800240 /* If we're not dealing with 0.95 hardware or
241 * isoc rings on AMD 0.96 host,
242 * carry over the chain bit of the previous TRB
243 * (which may mean the chain bit is cleared).
244 */
245 if (!(ring->type == TYPE_ISOC &&
246 (xhci->quirks & XHCI_AMD_0x96_HOST))
Andiry Xu7e393a82011-09-23 14:19:54 -0700247 && !xhci_link_trb_quirk(xhci)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800248 next->link.control &=
249 cpu_to_le32(~TRB_CHAIN);
250 next->link.control |=
251 cpu_to_le32(chain);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700252 }
Andiry Xu3b72fca2012-03-05 17:49:32 +0800253 /* Give this link TRB to the hardware */
254 wmb();
255 next->link.control ^= cpu_to_le32(TRB_CYCLE);
256
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700257 /* Toggle the cycle bit after the last ring segment. */
258 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
259 ring->cycle_state = (ring->cycle_state ? 0 : 1);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700260 }
261 }
262 ring->enq_seg = ring->enq_seg->next;
263 ring->enqueue = ring->enq_seg->trbs;
264 next = ring->enqueue;
265 }
Sarah Sharp66e49d82009-07-27 12:03:46 -0700266 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700267}
268
269/*
Andiry Xu085deb12012-03-05 17:49:40 +0800270 * Check to see if there's room to enqueue num_trbs on the ring and make sure
271 * enqueue pointer will not advance into dequeue segment. See rules above.
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700272 */
Andiry Xub008df62012-03-05 17:49:34 +0800273static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700274 unsigned int num_trbs)
275{
Andiry Xu085deb12012-03-05 17:49:40 +0800276 int num_trbs_in_deq_seg;
Andiry Xub008df62012-03-05 17:49:34 +0800277
Andiry Xu085deb12012-03-05 17:49:40 +0800278 if (ring->num_trbs_free < num_trbs)
279 return 0;
280
281 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
282 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
283 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
284 return 0;
285 }
286
287 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700288}
289
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700290/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700291void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700292{
Elric Fu1976fff2012-06-27 16:30:57 +0800293 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
294 return;
295
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700296 xhci_dbg(xhci, "// Ding dong!\n");
Matthew Wilcox50d64672010-12-15 14:18:11 -0500297 xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700298 /* Flush PCI posted writes */
299 xhci_readl(xhci, &xhci->dba->doorbell[0]);
300}
301
Elric Fu28182472012-06-27 16:31:12 +0800302static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
303{
304 u64 temp_64;
305 int ret;
306
307 xhci_dbg(xhci, "Abort command ring\n");
308
309 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) {
310 xhci_dbg(xhci, "The command ring isn't running, "
311 "Have the command ring been stopped?\n");
312 return 0;
313 }
314
315 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
316 if (!(temp_64 & CMD_RING_RUNNING)) {
317 xhci_dbg(xhci, "Command ring had been stopped\n");
318 return 0;
319 }
320 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
321 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
322 &xhci->op_regs->cmd_ring);
323
324 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
325 * time the completion od all xHCI commands, including
326 * the Command Abort operation. If software doesn't see
327 * CRR negated in a timely manner (e.g. longer than 5
328 * seconds), then it should assume that the there are
329 * larger problems with the xHC and assert HCRST.
330 */
331 ret = handshake(xhci, &xhci->op_regs->cmd_ring,
332 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
333 if (ret < 0) {
334 xhci_err(xhci, "Stopped the command ring failed, "
335 "maybe the host is dead\n");
336 xhci->xhc_state |= XHCI_STATE_DYING;
337 xhci_quiesce(xhci);
338 xhci_halt(xhci);
339 return -ESHUTDOWN;
340 }
341
342 return 0;
343}
344
345static int xhci_queue_cd(struct xhci_hcd *xhci,
346 struct xhci_command *command,
347 union xhci_trb *cmd_trb)
348{
349 struct xhci_cd *cd;
350 cd = kzalloc(sizeof(struct xhci_cd), GFP_ATOMIC);
351 if (!cd)
352 return -ENOMEM;
353 INIT_LIST_HEAD(&cd->cancel_cmd_list);
354
355 cd->command = command;
356 cd->cmd_trb = cmd_trb;
357 list_add_tail(&cd->cancel_cmd_list, &xhci->cancel_cmd_list);
358
359 return 0;
360}
361
362/*
363 * Cancel the command which has issue.
364 *
365 * Some commands may hang due to waiting for acknowledgement from
366 * usb device. It is outside of the xHC's ability to control and
367 * will cause the command ring is blocked. When it occurs software
368 * should intervene to recover the command ring.
369 * See Section 4.6.1.1 and 4.6.1.2
370 */
371int xhci_cancel_cmd(struct xhci_hcd *xhci, struct xhci_command *command,
372 union xhci_trb *cmd_trb)
373{
374 int retval = 0;
375 unsigned long flags;
376
377 spin_lock_irqsave(&xhci->lock, flags);
378
379 if (xhci->xhc_state & XHCI_STATE_DYING) {
380 xhci_warn(xhci, "Abort the command ring,"
381 " but the xHCI is dead.\n");
382 retval = -ESHUTDOWN;
383 goto fail;
384 }
385
386 /* queue the cmd desriptor to cancel_cmd_list */
387 retval = xhci_queue_cd(xhci, command, cmd_trb);
388 if (retval) {
389 xhci_warn(xhci, "Queuing command descriptor failed.\n");
390 goto fail;
391 }
392
393 /* abort command ring */
394 retval = xhci_abort_cmd_ring(xhci);
395 if (retval) {
396 xhci_err(xhci, "Abort command ring failed\n");
397 if (unlikely(retval == -ESHUTDOWN)) {
398 spin_unlock_irqrestore(&xhci->lock, flags);
399 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
400 xhci_dbg(xhci, "xHCI host controller is dead.\n");
401 return retval;
402 }
403 }
404
405fail:
406 spin_unlock_irqrestore(&xhci->lock, flags);
407 return retval;
408}
409
Andiry Xube88fe42010-10-14 07:22:57 -0700410void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700411 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700412 unsigned int ep_index,
413 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700414{
Matt Evans28ccd292011-03-29 13:40:46 +1100415 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d64672010-12-15 14:18:11 -0500416 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
417 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700418
Sarah Sharpae636742009-04-29 19:02:31 -0700419 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d64672010-12-15 14:18:11 -0500420 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700421 * We don't want to restart any stream rings if there's a set dequeue
422 * pointer command pending because the device can choose to start any
423 * stream once the endpoint is on the HW schedule.
424 * FIXME - check all the stream rings for pending cancellations.
Sarah Sharpae636742009-04-29 19:02:31 -0700425 */
Matthew Wilcox50d64672010-12-15 14:18:11 -0500426 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
427 (ep_state & EP_HALTED))
428 return;
429 xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
430 /* The CPU has better things to do at this point than wait for a
431 * write-posting flush. It'll get there soon enough.
432 */
Sarah Sharpae636742009-04-29 19:02:31 -0700433}
434
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700435/* Ring the doorbell for any rings with pending URBs */
436static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
437 unsigned int slot_id,
438 unsigned int ep_index)
439{
440 unsigned int stream_id;
441 struct xhci_virt_ep *ep;
442
443 ep = &xhci->devs[slot_id]->eps[ep_index];
444
445 /* A ring has pending URBs if its TD list is not empty */
446 if (!(ep->ep_state & EP_HAS_STREAMS)) {
Oleksij Rempel00a71cc2013-07-21 15:36:19 +0200447 if (ep->ring && !(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700448 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700449 return;
450 }
451
452 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
453 stream_id++) {
454 struct xhci_stream_info *stream_info = ep->stream_info;
455 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700456 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
457 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700458 }
459}
460
Sarah Sharpae636742009-04-29 19:02:31 -0700461/*
462 * Find the segment that trb is in. Start searching in start_seg.
463 * If we must move past a segment that has a link TRB with a toggle cycle state
464 * bit set, then we will toggle the value pointed at by cycle_state.
465 */
466static struct xhci_segment *find_trb_seg(
467 struct xhci_segment *start_seg,
468 union xhci_trb *trb, int *cycle_state)
469{
470 struct xhci_segment *cur_seg = start_seg;
471 struct xhci_generic_trb *generic_trb;
472
473 while (cur_seg->trbs > trb ||
474 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
475 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000476 if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800477 *cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700478 cur_seg = cur_seg->next;
479 if (cur_seg == start_seg)
480 /* Looped over the entire list. Oops! */
Randy Dunlap326b4812010-04-19 08:53:50 -0700481 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700482 }
483 return cur_seg;
484}
485
Sarah Sharp021bff92010-07-29 22:12:20 -0700486
487static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
488 unsigned int slot_id, unsigned int ep_index,
489 unsigned int stream_id)
490{
491 struct xhci_virt_ep *ep;
492
493 ep = &xhci->devs[slot_id]->eps[ep_index];
494 /* Common case: no streams */
495 if (!(ep->ep_state & EP_HAS_STREAMS))
496 return ep->ring;
497
498 if (stream_id == 0) {
499 xhci_warn(xhci,
500 "WARN: Slot ID %u, ep index %u has streams, "
501 "but URB has no stream ID.\n",
502 slot_id, ep_index);
503 return NULL;
504 }
505
506 if (stream_id < ep->stream_info->num_streams)
507 return ep->stream_info->stream_rings[stream_id];
508
509 xhci_warn(xhci,
510 "WARN: Slot ID %u, ep index %u has "
511 "stream IDs 1 to %u allocated, "
512 "but stream ID %u is requested.\n",
513 slot_id, ep_index,
514 ep->stream_info->num_streams - 1,
515 stream_id);
516 return NULL;
517}
518
519/* Get the right ring for the given URB.
520 * If the endpoint supports streams, boundary check the URB's stream ID.
521 * If the endpoint doesn't support streams, return the singular endpoint ring.
522 */
523static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
524 struct urb *urb)
525{
526 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
527 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
528}
529
Sarah Sharpae636742009-04-29 19:02:31 -0700530/*
531 * Move the xHC's endpoint ring dequeue pointer past cur_td.
532 * Record the new state of the xHC's endpoint ring dequeue segment,
533 * dequeue pointer, and new consumer cycle state in state.
534 * Update our internal representation of the ring's dequeue pointer.
535 *
536 * We do this in three jumps:
537 * - First we update our new ring state to be the same as when the xHC stopped.
538 * - Then we traverse the ring to find the segment that contains
539 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
540 * any link TRBs with the toggle cycle bit set.
541 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
542 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100543 *
544 * Some of the uses of xhci_generic_trb are grotty, but if they're done
545 * with correct __le32 accesses they should work fine. Only users of this are
546 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700547 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700548void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700549 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700550 unsigned int stream_id, struct xhci_td *cur_td,
551 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700552{
553 struct xhci_virt_device *dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700554 struct xhci_ring *ep_ring;
Sarah Sharpae636742009-04-29 19:02:31 -0700555 struct xhci_generic_trb *trb;
John Yound115b042009-07-27 12:05:15 -0700556 struct xhci_ep_ctx *ep_ctx;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700557 dma_addr_t addr;
Sarah Sharpae636742009-04-29 19:02:31 -0700558
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700559 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
560 ep_index, stream_id);
561 if (!ep_ring) {
562 xhci_warn(xhci, "WARN can't find new dequeue state "
563 "for invalid stream ID %u.\n",
564 stream_id);
565 return;
566 }
Sarah Sharpae636742009-04-29 19:02:31 -0700567 state->new_cycle_state = 0;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700568 xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700569 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700570 dev->eps[ep_index].stopped_trb,
Sarah Sharpae636742009-04-29 19:02:31 -0700571 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800572 if (!state->new_deq_seg) {
573 WARN_ON(1);
574 return;
575 }
576
Sarah Sharpae636742009-04-29 19:02:31 -0700577 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700578 xhci_dbg(xhci, "Finding endpoint context\n");
John Yound115b042009-07-27 12:05:15 -0700579 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +1100580 state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
Sarah Sharpae636742009-04-29 19:02:31 -0700581
582 state->new_deq_ptr = cur_td->last_trb;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700583 xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700584 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
585 state->new_deq_ptr,
586 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800587 if (!state->new_deq_seg) {
588 WARN_ON(1);
589 return;
590 }
Sarah Sharpae636742009-04-29 19:02:31 -0700591
592 trb = &state->new_deq_ptr->generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000593 if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
594 (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800595 state->new_cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700596 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
597
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800598 /*
599 * If there is only one segment in a ring, find_trb_seg()'s while loop
600 * will not run, and it will return before it has a chance to see if it
601 * needs to toggle the cycle bit. It can't tell if the stalled transfer
602 * ended just before the link TRB on a one-segment ring, or if the TD
603 * wrapped around the top of the ring, because it doesn't have the TD in
604 * question. Look for the one-segment case where stalled TRB's address
605 * is greater than the new dequeue pointer address.
606 */
607 if (ep_ring->first_seg == ep_ring->first_seg->next &&
608 state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
609 state->new_cycle_state ^= 0x1;
610 xhci_dbg(xhci, "Cycle state = 0x%x\n", state->new_cycle_state);
611
Sarah Sharpae636742009-04-29 19:02:31 -0700612 /* Don't update the ring cycle state for the producer (us). */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700613 xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
614 state->new_deq_seg);
615 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
616 xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
617 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700618}
619
Sarah Sharp522989a2011-07-29 12:44:32 -0700620/* flip_cycle means flip the cycle bit of all but the first and last TRB.
621 * (The last TRB actually points to the ring enqueue pointer, which is not part
622 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
623 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700624static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Sarah Sharp522989a2011-07-29 12:44:32 -0700625 struct xhci_td *cur_td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700626{
627 struct xhci_segment *cur_seg;
628 union xhci_trb *cur_trb;
629
630 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
631 true;
632 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +1000633 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
Sarah Sharpae636742009-04-29 19:02:31 -0700634 /* Unchain any chained Link TRBs, but
635 * leave the pointers intact.
636 */
Matt Evans28ccd292011-03-29 13:40:46 +1100637 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
Sarah Sharp522989a2011-07-29 12:44:32 -0700638 /* Flip the cycle bit (link TRBs can't be the first
639 * or last TRB).
640 */
641 if (flip_cycle)
642 cur_trb->generic.field[3] ^=
643 cpu_to_le32(TRB_CYCLE);
Sarah Sharpae636742009-04-29 19:02:31 -0700644 xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700645 xhci_dbg(xhci, "Address = %p (0x%llx dma); "
646 "in seg %p (0x%llx dma)\n",
647 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700648 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700649 cur_seg,
650 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700651 } else {
652 cur_trb->generic.field[0] = 0;
653 cur_trb->generic.field[1] = 0;
654 cur_trb->generic.field[2] = 0;
655 /* Preserve only the cycle bit of this TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100656 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
Sarah Sharp522989a2011-07-29 12:44:32 -0700657 /* Flip the cycle bit except on the first or last TRB */
658 if (flip_cycle && cur_trb != cur_td->first_trb &&
659 cur_trb != cur_td->last_trb)
660 cur_trb->generic.field[3] ^=
661 cpu_to_le32(TRB_CYCLE);
Matt Evans28ccd292011-03-29 13:40:46 +1100662 cur_trb->generic.field[3] |= cpu_to_le32(
663 TRB_TYPE(TRB_TR_NOOP));
Sarah Sharp79688ac2011-12-19 16:56:04 -0800664 xhci_dbg(xhci, "TRB to noop at offset 0x%llx\n",
665 (unsigned long long)
666 xhci_trb_virt_to_dma(cur_seg, cur_trb));
Sarah Sharpae636742009-04-29 19:02:31 -0700667 }
668 if (cur_trb == cur_td->last_trb)
669 break;
670 }
671}
672
673static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700674 unsigned int ep_index, unsigned int stream_id,
675 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -0700676 union xhci_trb *deq_ptr, u32 cycle_state);
677
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700678void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700679 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700680 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700681 struct xhci_dequeue_state *deq_state)
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700682{
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700683 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
684
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700685 xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
686 "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
687 deq_state->new_deq_seg,
688 (unsigned long long)deq_state->new_deq_seg->dma,
689 deq_state->new_deq_ptr,
690 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
691 deq_state->new_cycle_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700692 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700693 deq_state->new_deq_seg,
694 deq_state->new_deq_ptr,
695 (u32) deq_state->new_cycle_state);
696 /* Stop the TD queueing code from ringing the doorbell until
697 * this command completes. The HC won't set the dequeue pointer
698 * if the ring is running, and ringing the doorbell starts the
699 * ring running.
700 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700701 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700702}
703
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700704static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700705 struct xhci_virt_ep *ep)
706{
707 ep->ep_state &= ~EP_HALT_PENDING;
708 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
709 * timer is running on another CPU, we don't decrement stop_cmds_pending
710 * (since we didn't successfully stop the watchdog timer).
711 */
712 if (del_timer(&ep->stop_cmd_timer))
713 ep->stop_cmds_pending--;
714}
715
716/* Must be called with xhci->lock held in interrupt context */
717static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
718 struct xhci_td *cur_td, int status, char *adjective)
719{
Sarah Sharp214f76f2010-10-26 11:22:02 -0700720 struct usb_hcd *hcd;
Andiry Xu8e51adc2010-07-22 15:23:31 -0700721 struct urb *urb;
722 struct urb_priv *urb_priv;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700723
Andiry Xu8e51adc2010-07-22 15:23:31 -0700724 urb = cur_td->urb;
725 urb_priv = urb->hcpriv;
726 urb_priv->td_cnt++;
Sarah Sharp214f76f2010-10-26 11:22:02 -0700727 hcd = bus_to_hcd(urb->dev->bus);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700728
Andiry Xu8e51adc2010-07-22 15:23:31 -0700729 /* Only giveback urb when this is the last td in urb */
730 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xuc41136b2011-03-22 17:08:14 +0800731 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
732 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
733 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
734 if (xhci->quirks & XHCI_AMD_PLL_FIX)
735 usb_amd_quirk_pll_enable();
736 }
737 }
Andiry Xu8e51adc2010-07-22 15:23:31 -0700738 usb_hcd_unlink_urb_from_ep(hcd, urb);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700739
740 spin_unlock(&xhci->lock);
741 usb_hcd_giveback_urb(hcd, urb, status);
742 xhci_urb_free_priv(xhci, urb_priv);
743 spin_lock(&xhci->lock);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700744 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700745}
746
Sarah Sharpae636742009-04-29 19:02:31 -0700747/*
748 * When we get a command completion for a Stop Endpoint Command, we need to
749 * unlink any cancelled TDs from the ring. There are two ways to do that:
750 *
751 * 1. If the HW was in the middle of processing the TD that needs to be
752 * cancelled, then we must move the ring's dequeue pointer past the last TRB
753 * in the TD with a Set Dequeue Pointer Command.
754 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
755 * bit cleared) so that the HW will skip over them.
756 */
757static void handle_stopped_endpoint(struct xhci_hcd *xhci,
Andiry Xube88fe42010-10-14 07:22:57 -0700758 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700759{
760 unsigned int slot_id;
761 unsigned int ep_index;
Andiry Xube88fe42010-10-14 07:22:57 -0700762 struct xhci_virt_device *virt_dev;
Sarah Sharpae636742009-04-29 19:02:31 -0700763 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700764 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -0700765 struct list_head *entry;
Randy Dunlap326b4812010-04-19 08:53:50 -0700766 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700767 struct xhci_td *last_unlinked_td;
768
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700769 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700770
Andiry Xube88fe42010-10-14 07:22:57 -0700771 if (unlikely(TRB_TO_SUSPEND_PORT(
Matt Evans28ccd292011-03-29 13:40:46 +1100772 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) {
Andiry Xube88fe42010-10-14 07:22:57 -0700773 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +1100774 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Andiry Xube88fe42010-10-14 07:22:57 -0700775 virt_dev = xhci->devs[slot_id];
776 if (virt_dev)
777 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
778 event);
779 else
780 xhci_warn(xhci, "Stop endpoint command "
781 "completion for disabled slot %u\n",
782 slot_id);
783 return;
784 }
785
Sarah Sharpae636742009-04-29 19:02:31 -0700786 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100787 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
788 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700789 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharpae636742009-04-29 19:02:31 -0700790
Sarah Sharp678539c2009-10-27 10:55:52 -0700791 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700792 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharp0714a572011-05-24 11:53:29 -0700793 ep->stopped_td = NULL;
794 ep->stopped_trb = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700795 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700796 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700797 }
Sarah Sharpae636742009-04-29 19:02:31 -0700798
799 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
800 * We have the xHCI lock, so nothing can modify this list until we drop
801 * it. We're also in the event handler, so we can't get re-interrupted
802 * if another Stop Endpoint command completes
803 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700804 list_for_each(entry, &ep->cancelled_td_list) {
Sarah Sharpae636742009-04-29 19:02:31 -0700805 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
Sarah Sharp79688ac2011-12-19 16:56:04 -0800806 xhci_dbg(xhci, "Removing canceled TD starting at 0x%llx (dma).\n",
807 (unsigned long long)xhci_trb_virt_to_dma(
808 cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700809 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
810 if (!ep_ring) {
811 /* This shouldn't happen unless a driver is mucking
812 * with the stream ID after submission. This will
813 * leave the TD on the hardware ring, and the hardware
814 * will try to execute it, and may access a buffer
815 * that has already been freed. In the best case, the
816 * hardware will execute it, and the event handler will
817 * ignore the completion event for that TD, since it was
818 * removed from the td_list for that endpoint. In
819 * short, don't muck with the stream ID after
820 * submission.
821 */
822 xhci_warn(xhci, "WARN Cancelled URB %p "
823 "has invalid stream ID %u.\n",
824 cur_td->urb,
825 cur_td->urb->stream_id);
826 goto remove_finished_td;
827 }
Sarah Sharpae636742009-04-29 19:02:31 -0700828 /*
829 * If we stopped on the TD we need to cancel, then we have to
830 * move the xHC endpoint ring dequeue pointer past this TD.
831 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700832 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700833 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
834 cur_td->urb->stream_id,
835 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700836 else
Sarah Sharp522989a2011-07-29 12:44:32 -0700837 td_to_noop(xhci, ep_ring, cur_td, false);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700838remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700839 /*
840 * The event handler won't see a completion for this TD anymore,
841 * so remove it from the endpoint ring's TD list. Keep it in
842 * the cancelled TD list for URB completion later.
843 */
Sarah Sharp585df1d2011-08-02 15:43:40 -0700844 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700845 }
846 last_unlinked_td = cur_td;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700847 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700848
849 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
850 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700851 xhci_queue_new_dequeue_state(xhci,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700852 slot_id, ep_index,
853 ep->stopped_td->urb->stream_id,
854 &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700855 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700856 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700857 /* Otherwise ring the doorbell(s) to restart queued transfers */
858 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700859 }
Sarah Sharp1624ae12010-05-06 13:40:08 -0700860 ep->stopped_td = NULL;
861 ep->stopped_trb = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700862
863 /*
864 * Drop the lock and complete the URBs in the cancelled TD list.
865 * New TDs to be cancelled might be added to the end of the list before
866 * we can complete all the URBs for the TDs we already unlinked.
867 * So stop when we've completed the URB for the last TD we unlinked.
868 */
869 do {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700870 cur_td = list_entry(ep->cancelled_td_list.next,
Sarah Sharpae636742009-04-29 19:02:31 -0700871 struct xhci_td, cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700872 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700873
874 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700875 /* Doesn't matter what we pass for status, since the core will
876 * just overwrite it (because the URB has been unlinked).
877 */
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700878 xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
Sarah Sharpae636742009-04-29 19:02:31 -0700879
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700880 /* Stop processing the cancelled list if the watchdog timer is
881 * running.
882 */
883 if (xhci->xhc_state & XHCI_STATE_DYING)
884 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700885 } while (cur_td != last_unlinked_td);
886
887 /* Return to the event handler with xhci->lock re-acquired */
888}
889
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700890/* Watchdog timer function for when a stop endpoint command fails to complete.
891 * In this case, we assume the host controller is broken or dying or dead. The
892 * host may still be completing some other events, so we have to be careful to
893 * let the event ring handler and the URB dequeueing/enqueueing functions know
894 * through xhci->state.
895 *
896 * The timer may also fire if the host takes a very long time to respond to the
897 * command, and the stop endpoint command completion handler cannot delete the
898 * timer before the timer function is called. Another endpoint cancellation may
899 * sneak in before the timer function can grab the lock, and that may queue
900 * another stop endpoint command and add the timer back. So we cannot use a
901 * simple flag to say whether there is a pending stop endpoint command for a
902 * particular endpoint.
903 *
904 * Instead we use a combination of that flag and a counter for the number of
905 * pending stop endpoint commands. If the timer is the tail end of the last
906 * stop endpoint command, and the endpoint's command is still pending, we assume
907 * the host is dying.
908 */
909void xhci_stop_endpoint_command_watchdog(unsigned long arg)
910{
911 struct xhci_hcd *xhci;
912 struct xhci_virt_ep *ep;
913 struct xhci_virt_ep *temp_ep;
914 struct xhci_ring *ring;
915 struct xhci_td *cur_td;
916 int ret, i, j;
Don Zickusf43d6232011-10-20 23:52:14 -0400917 unsigned long flags;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700918
919 ep = (struct xhci_virt_ep *) arg;
920 xhci = ep->xhci;
921
Don Zickusf43d6232011-10-20 23:52:14 -0400922 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700923
924 ep->stop_cmds_pending--;
925 if (xhci->xhc_state & XHCI_STATE_DYING) {
926 xhci_dbg(xhci, "Stop EP timer ran, but another timer marked "
927 "xHCI as DYING, exiting.\n");
Don Zickusf43d6232011-10-20 23:52:14 -0400928 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700929 return;
930 }
931 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
932 xhci_dbg(xhci, "Stop EP timer ran, but no command pending, "
933 "exiting.\n");
Don Zickusf43d6232011-10-20 23:52:14 -0400934 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700935 return;
936 }
937
938 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
939 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
940 /* Oops, HC is dead or dying or at least not responding to the stop
941 * endpoint command.
942 */
943 xhci->xhc_state |= XHCI_STATE_DYING;
944 /* Disable interrupts from the host controller and start halting it */
945 xhci_quiesce(xhci);
Don Zickusf43d6232011-10-20 23:52:14 -0400946 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700947
948 ret = xhci_halt(xhci);
949
Don Zickusf43d6232011-10-20 23:52:14 -0400950 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700951 if (ret < 0) {
952 /* This is bad; the host is not responding to commands and it's
953 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800954 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700955 * disconnect all device drivers under this host. Those
956 * disconnect() methods will wait for all URBs to be unlinked,
957 * so we must complete them.
958 */
959 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
960 xhci_warn(xhci, "Completing active URBs anyway.\n");
961 /* We could turn all TDs on the rings to no-ops. This won't
962 * help if the host has cached part of the ring, and is slow if
963 * we want to preserve the cycle bit. Skip it and hope the host
964 * doesn't touch the memory.
965 */
966 }
967 for (i = 0; i < MAX_HC_SLOTS; i++) {
968 if (!xhci->devs[i])
969 continue;
970 for (j = 0; j < 31; j++) {
971 temp_ep = &xhci->devs[i]->eps[j];
972 ring = temp_ep->ring;
973 if (!ring)
974 continue;
975 xhci_dbg(xhci, "Killing URBs for slot ID %u, "
976 "ep index %u\n", i, j);
977 while (!list_empty(&ring->td_list)) {
978 cur_td = list_first_entry(&ring->td_list,
979 struct xhci_td,
980 td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700981 list_del_init(&cur_td->td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700982 if (!list_empty(&cur_td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -0700983 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700984 xhci_giveback_urb_in_irq(xhci, cur_td,
985 -ESHUTDOWN, "killed");
986 }
987 while (!list_empty(&temp_ep->cancelled_td_list)) {
988 cur_td = list_first_entry(
989 &temp_ep->cancelled_td_list,
990 struct xhci_td,
991 cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700992 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700993 xhci_giveback_urb_in_irq(xhci, cur_td,
994 -ESHUTDOWN, "killed");
995 }
996 }
997 }
Don Zickusf43d6232011-10-20 23:52:14 -0400998 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700999 xhci_dbg(xhci, "Calling usb_hc_died()\n");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001000 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001001 xhci_dbg(xhci, "xHCI host controller is dead.\n");
1002}
1003
Andiry Xub008df62012-03-05 17:49:34 +08001004
1005static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
1006 struct xhci_virt_device *dev,
1007 struct xhci_ring *ep_ring,
1008 unsigned int ep_index)
1009{
1010 union xhci_trb *dequeue_temp;
1011 int num_trbs_free_temp;
1012 bool revert = false;
1013
1014 num_trbs_free_temp = ep_ring->num_trbs_free;
1015 dequeue_temp = ep_ring->dequeue;
1016
Sarah Sharpb62d32b2012-06-21 16:28:30 -07001017 /* If we get two back-to-back stalls, and the first stalled transfer
1018 * ends just before a link TRB, the dequeue pointer will be left on
1019 * the link TRB by the code in the while loop. So we have to update
1020 * the dequeue pointer one segment further, or we'll jump off
1021 * the segment into la-la-land.
1022 */
1023 if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
1024 ep_ring->deq_seg = ep_ring->deq_seg->next;
1025 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1026 }
1027
Andiry Xub008df62012-03-05 17:49:34 +08001028 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1029 /* We have more usable TRBs */
1030 ep_ring->num_trbs_free++;
1031 ep_ring->dequeue++;
1032 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
1033 ep_ring->dequeue)) {
1034 if (ep_ring->dequeue ==
1035 dev->eps[ep_index].queued_deq_ptr)
1036 break;
1037 ep_ring->deq_seg = ep_ring->deq_seg->next;
1038 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1039 }
1040 if (ep_ring->dequeue == dequeue_temp) {
1041 revert = true;
1042 break;
1043 }
1044 }
1045
1046 if (revert) {
1047 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1048 ep_ring->num_trbs_free = num_trbs_free_temp;
1049 }
1050}
1051
Sarah Sharpae636742009-04-29 19:02:31 -07001052/*
1053 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1054 * we need to clear the set deq pending flag in the endpoint ring state, so that
1055 * the TD queueing code can ring the doorbell again. We also need to ring the
1056 * endpoint doorbell to restart the ring, but only if there aren't more
1057 * cancellations pending.
1058 */
1059static void handle_set_deq_completion(struct xhci_hcd *xhci,
1060 struct xhci_event_cmd *event,
1061 union xhci_trb *trb)
1062{
1063 unsigned int slot_id;
1064 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001065 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -07001066 struct xhci_ring *ep_ring;
1067 struct xhci_virt_device *dev;
John Yound115b042009-07-27 12:05:15 -07001068 struct xhci_ep_ctx *ep_ctx;
1069 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -07001070
Matt Evans28ccd292011-03-29 13:40:46 +11001071 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1072 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1073 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -07001074 dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001075
1076 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1077 if (!ep_ring) {
1078 xhci_warn(xhci, "WARN Set TR deq ptr command for "
1079 "freed stream ID %u\n",
1080 stream_id);
1081 /* XXX: Harmless??? */
1082 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1083 return;
1084 }
1085
John Yound115b042009-07-27 12:05:15 -07001086 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1087 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -07001088
Matt Evans28ccd292011-03-29 13:40:46 +11001089 if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -07001090 unsigned int ep_state;
1091 unsigned int slot_state;
1092
Matt Evans28ccd292011-03-29 13:40:46 +11001093 switch (GET_COMP_CODE(le32_to_cpu(event->status))) {
Sarah Sharpae636742009-04-29 19:02:31 -07001094 case COMP_TRB_ERR:
1095 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
1096 "of stream ID configuration\n");
1097 break;
1098 case COMP_CTX_STATE:
1099 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
1100 "to incorrect slot or ep state.\n");
Matt Evans28ccd292011-03-29 13:40:46 +11001101 ep_state = le32_to_cpu(ep_ctx->ep_info);
Sarah Sharpae636742009-04-29 19:02:31 -07001102 ep_state &= EP_STATE_MASK;
Matt Evans28ccd292011-03-29 13:40:46 +11001103 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -07001104 slot_state = GET_SLOT_STATE(slot_state);
1105 xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
1106 slot_state, ep_state);
1107 break;
1108 case COMP_EBADSLT:
1109 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
1110 "slot %u was not enabled.\n", slot_id);
1111 break;
1112 default:
1113 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
1114 "completion code of %u.\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001115 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpae636742009-04-29 19:02:31 -07001116 break;
1117 }
1118 /* OK what do we do now? The endpoint state is hosed, and we
1119 * should never get to this point if the synchronization between
1120 * queueing, and endpoint state are correct. This might happen
1121 * if the device gets disconnected after we've finished
1122 * cancelling URBs, which might not be an error...
1123 */
1124 } else {
Sarah Sharp8e595a52009-07-27 12:03:31 -07001125 xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001126 le64_to_cpu(ep_ctx->deq));
Sarah Sharpbf161e82011-02-23 15:46:42 -08001127 if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
Matt Evans28ccd292011-03-29 13:40:46 +11001128 dev->eps[ep_index].queued_deq_ptr) ==
1129 (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
Sarah Sharpbf161e82011-02-23 15:46:42 -08001130 /* Update the ring's dequeue segment and dequeue pointer
1131 * to reflect the new position.
1132 */
Andiry Xub008df62012-03-05 17:49:34 +08001133 update_ring_for_set_deq_completion(xhci, dev,
1134 ep_ring, ep_index);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001135 } else {
1136 xhci_warn(xhci, "Mismatch between completed Set TR Deq "
1137 "Ptr command & xHCI internal state.\n");
1138 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1139 dev->eps[ep_index].queued_deq_seg,
1140 dev->eps[ep_index].queued_deq_ptr);
1141 }
Sarah Sharpae636742009-04-29 19:02:31 -07001142 }
1143
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001144 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -08001145 dev->eps[ep_index].queued_deq_seg = NULL;
1146 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001147 /* Restart any rings with pending URBs */
1148 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001149}
1150
Sarah Sharpa1587d92009-07-27 12:03:15 -07001151static void handle_reset_ep_completion(struct xhci_hcd *xhci,
1152 struct xhci_event_cmd *event,
1153 union xhci_trb *trb)
1154{
1155 int slot_id;
1156 unsigned int ep_index;
1157
Matt Evans28ccd292011-03-29 13:40:46 +11001158 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1159 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001160 /* This command will only fail if the endpoint wasn't halted,
1161 * but we don't care.
1162 */
1163 xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
Matt Evansf5960b62011-06-01 10:22:55 +10001164 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001165
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001166 /* HW with the reset endpoint quirk needs to have a configure endpoint
1167 * command complete before the endpoint can be used. Queue that here
1168 * because the HW can't handle two commands being queued in a row.
1169 */
1170 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1171 xhci_dbg(xhci, "Queueing configure endpoint command\n");
1172 xhci_queue_configure_endpoint(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001173 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1174 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001175 xhci_ring_cmd_db(xhci);
1176 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001177 /* Clear our internal halted state and restart the ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001178 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001179 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001180 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001181}
Sarah Sharpae636742009-04-29 19:02:31 -07001182
Elric Fuc4f132c2012-06-27 16:55:43 +08001183/* Complete the command and detele it from the devcie's command queue.
1184 */
1185static void xhci_complete_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1186 struct xhci_command *command, u32 status)
1187{
1188 command->status = status;
1189 list_del(&command->cmd_list);
1190 if (command->completion)
1191 complete(command->completion);
1192 else
1193 xhci_free_command(xhci, command);
1194}
1195
1196
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001197/* Check to see if a command in the device's command queue matches this one.
1198 * Signal the completion or free the command, and return 1. Return 0 if the
1199 * completed command isn't at the head of the command list.
1200 */
1201static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1202 struct xhci_virt_device *virt_dev,
1203 struct xhci_event_cmd *event)
1204{
1205 struct xhci_command *command;
1206
1207 if (list_empty(&virt_dev->cmd_list))
1208 return 0;
1209
1210 command = list_entry(virt_dev->cmd_list.next,
1211 struct xhci_command, cmd_list);
1212 if (xhci->cmd_ring->dequeue != command->command_trb)
1213 return 0;
1214
Elric Fuc4f132c2012-06-27 16:55:43 +08001215 xhci_complete_cmd_in_cmd_wait_list(xhci, command,
1216 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001217 return 1;
1218}
1219
Elric Fuc4f132c2012-06-27 16:55:43 +08001220/*
1221 * Finding the command trb need to be cancelled and modifying it to
1222 * NO OP command. And if the command is in device's command wait
1223 * list, finishing and freeing it.
1224 *
1225 * If we can't find the command trb, we think it had already been
1226 * executed.
1227 */
1228static void xhci_cmd_to_noop(struct xhci_hcd *xhci, struct xhci_cd *cur_cd)
1229{
1230 struct xhci_segment *cur_seg;
1231 union xhci_trb *cmd_trb;
1232 u32 cycle_state;
1233
1234 if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1235 return;
1236
1237 /* find the current segment of command ring */
1238 cur_seg = find_trb_seg(xhci->cmd_ring->first_seg,
1239 xhci->cmd_ring->dequeue, &cycle_state);
1240
Sarah Sharp325c6bf2012-10-16 13:17:43 -07001241 if (!cur_seg) {
1242 xhci_warn(xhci, "Command ring mismatch, dequeue = %p %llx (dma)\n",
1243 xhci->cmd_ring->dequeue,
1244 (unsigned long long)
1245 xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1246 xhci->cmd_ring->dequeue));
1247 xhci_debug_ring(xhci, xhci->cmd_ring);
1248 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
1249 return;
1250 }
1251
Elric Fuc4f132c2012-06-27 16:55:43 +08001252 /* find the command trb matched by cd from command ring */
1253 for (cmd_trb = xhci->cmd_ring->dequeue;
1254 cmd_trb != xhci->cmd_ring->enqueue;
1255 next_trb(xhci, xhci->cmd_ring, &cur_seg, &cmd_trb)) {
1256 /* If the trb is link trb, continue */
1257 if (TRB_TYPE_LINK_LE32(cmd_trb->generic.field[3]))
1258 continue;
1259
1260 if (cur_cd->cmd_trb == cmd_trb) {
1261
1262 /* If the command in device's command list, we should
1263 * finish it and free the command structure.
1264 */
1265 if (cur_cd->command)
1266 xhci_complete_cmd_in_cmd_wait_list(xhci,
1267 cur_cd->command, COMP_CMD_STOP);
1268
1269 /* get cycle state from the origin command trb */
1270 cycle_state = le32_to_cpu(cmd_trb->generic.field[3])
1271 & TRB_CYCLE;
1272
1273 /* modify the command trb to NO OP command */
1274 cmd_trb->generic.field[0] = 0;
1275 cmd_trb->generic.field[1] = 0;
1276 cmd_trb->generic.field[2] = 0;
1277 cmd_trb->generic.field[3] = cpu_to_le32(
1278 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1279 break;
1280 }
1281 }
1282}
1283
1284static void xhci_cancel_cmd_in_cd_list(struct xhci_hcd *xhci)
1285{
1286 struct xhci_cd *cur_cd, *next_cd;
1287
1288 if (list_empty(&xhci->cancel_cmd_list))
1289 return;
1290
1291 list_for_each_entry_safe(cur_cd, next_cd,
1292 &xhci->cancel_cmd_list, cancel_cmd_list) {
1293 xhci_cmd_to_noop(xhci, cur_cd);
1294 list_del(&cur_cd->cancel_cmd_list);
1295 kfree(cur_cd);
1296 }
1297}
1298
1299/*
1300 * traversing the cancel_cmd_list. If the command descriptor according
1301 * to cmd_trb is found, the function free it and return 1, otherwise
1302 * return 0.
1303 */
1304static int xhci_search_cmd_trb_in_cd_list(struct xhci_hcd *xhci,
1305 union xhci_trb *cmd_trb)
1306{
1307 struct xhci_cd *cur_cd, *next_cd;
1308
1309 if (list_empty(&xhci->cancel_cmd_list))
1310 return 0;
1311
1312 list_for_each_entry_safe(cur_cd, next_cd,
1313 &xhci->cancel_cmd_list, cancel_cmd_list) {
1314 if (cur_cd->cmd_trb == cmd_trb) {
1315 if (cur_cd->command)
1316 xhci_complete_cmd_in_cmd_wait_list(xhci,
1317 cur_cd->command, COMP_CMD_STOP);
1318 list_del(&cur_cd->cancel_cmd_list);
1319 kfree(cur_cd);
1320 return 1;
1321 }
1322 }
1323
1324 return 0;
1325}
1326
1327/*
1328 * If the cmd_trb_comp_code is COMP_CMD_ABORT, we just check whether the
1329 * trb pointed by the command ring dequeue pointer is the trb we want to
1330 * cancel or not. And if the cmd_trb_comp_code is COMP_CMD_STOP, we will
1331 * traverse the cancel_cmd_list to trun the all of the commands according
1332 * to command descriptor to NO-OP trb.
1333 */
1334static int handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1335 int cmd_trb_comp_code)
1336{
1337 int cur_trb_is_good = 0;
1338
1339 /* Searching the cmd trb pointed by the command ring dequeue
1340 * pointer in command descriptor list. If it is found, free it.
1341 */
1342 cur_trb_is_good = xhci_search_cmd_trb_in_cd_list(xhci,
1343 xhci->cmd_ring->dequeue);
1344
1345 if (cmd_trb_comp_code == COMP_CMD_ABORT)
1346 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1347 else if (cmd_trb_comp_code == COMP_CMD_STOP) {
1348 /* traversing the cancel_cmd_list and canceling
1349 * the command according to command descriptor
1350 */
1351 xhci_cancel_cmd_in_cd_list(xhci);
1352
1353 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1354 /*
1355 * ring command ring doorbell again to restart the
1356 * command ring
1357 */
1358 if (xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue)
1359 xhci_ring_cmd_db(xhci);
1360 }
1361 return cur_trb_is_good;
1362}
1363
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001364static void handle_cmd_completion(struct xhci_hcd *xhci,
1365 struct xhci_event_cmd *event)
1366{
Matt Evans28ccd292011-03-29 13:40:46 +11001367 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001368 u64 cmd_dma;
1369 dma_addr_t cmd_dequeue_dma;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001370 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001371 struct xhci_virt_device *virt_dev;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001372 unsigned int ep_index;
1373 struct xhci_ring *ep_ring;
1374 unsigned int ep_state;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001375
Matt Evans28ccd292011-03-29 13:40:46 +11001376 cmd_dma = le64_to_cpu(event->cmd_trb);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001377 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001378 xhci->cmd_ring->dequeue);
1379 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1380 if (cmd_dequeue_dma == 0) {
1381 xhci->error_bitmask |= 1 << 4;
1382 return;
1383 }
1384 /* Does the DMA address match our internal dequeue pointer address? */
1385 if (cmd_dma != (u64) cmd_dequeue_dma) {
1386 xhci->error_bitmask |= 1 << 5;
1387 return;
1388 }
Elric Fuc4f132c2012-06-27 16:55:43 +08001389
1390 if ((GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_CMD_ABORT) ||
1391 (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_CMD_STOP)) {
1392 /* If the return value is 0, we think the trb pointed by
1393 * command ring dequeue pointer is a good trb. The good
1394 * trb means we don't want to cancel the trb, but it have
1395 * been stopped by host. So we should handle it normally.
1396 * Otherwise, driver should invoke inc_deq() and return.
1397 */
1398 if (handle_stopped_cmd_ring(xhci,
1399 GET_COMP_CODE(le32_to_cpu(event->status)))) {
1400 inc_deq(xhci, xhci->cmd_ring);
1401 return;
1402 }
Mathias Nymanc2d27c82013-09-05 11:01:20 +03001403 /* There is no command to handle if we get a stop event when the
1404 * command ring is empty, event->cmd_trb points to the next
1405 * unset command
1406 */
1407 if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1408 return;
Elric Fuc4f132c2012-06-27 16:55:43 +08001409 }
1410
Matt Evans28ccd292011-03-29 13:40:46 +11001411 switch (le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])
1412 & TRB_TYPE_BITMASK) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001413 case TRB_TYPE(TRB_ENABLE_SLOT):
Matt Evans28ccd292011-03-29 13:40:46 +11001414 if (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_SUCCESS)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001415 xhci->slot_id = slot_id;
1416 else
1417 xhci->slot_id = 0;
1418 complete(&xhci->addr_dev);
1419 break;
1420 case TRB_TYPE(TRB_DISABLE_SLOT):
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001421 if (xhci->devs[slot_id]) {
1422 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1423 /* Delete default control endpoint resources */
1424 xhci_free_device_endpoint_resources(xhci,
1425 xhci->devs[slot_id], true);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001426 xhci_free_virt_device(xhci, slot_id);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001427 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001428 break;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001429 case TRB_TYPE(TRB_CONFIG_EP):
Sarah Sharp913a8a32009-09-04 10:53:13 -07001430 virt_dev = xhci->devs[slot_id];
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001431 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
Sarah Sharp913a8a32009-09-04 10:53:13 -07001432 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001433 /*
1434 * Configure endpoint commands can come from the USB core
1435 * configuration or alt setting changes, or because the HW
1436 * needed an extra configure endpoint command after a reset
Sarah Sharp8df75f42010-04-02 15:34:16 -07001437 * endpoint command or streams were being configured.
1438 * If the command was for a halted endpoint, the xHCI driver
1439 * is not waiting on the configure endpoint command.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001440 */
1441 ctrl_ctx = xhci_get_input_control_ctx(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001442 virt_dev->in_ctx);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001443 /* Input ctx add_flags are the endpoint index plus one */
Matt Evans28ccd292011-03-29 13:40:46 +11001444 ep_index = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags)) - 1;
Sarah Sharp06df5722009-12-03 09:44:31 -08001445 /* A usb_set_interface() call directly after clearing a halted
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001446 * condition may race on this quirky hardware. Not worth
1447 * worrying about, since this is prototype hardware. Not sure
1448 * if this will work for streams, but streams support was
1449 * untested on this prototype.
Sarah Sharp06df5722009-12-03 09:44:31 -08001450 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001451 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
Sarah Sharp06df5722009-12-03 09:44:31 -08001452 ep_index != (unsigned int) -1 &&
Matt Evans28ccd292011-03-29 13:40:46 +11001453 le32_to_cpu(ctrl_ctx->add_flags) - SLOT_FLAG ==
1454 le32_to_cpu(ctrl_ctx->drop_flags)) {
Sarah Sharp06df5722009-12-03 09:44:31 -08001455 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
1456 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
1457 if (!(ep_state & EP_HALTED))
1458 goto bandwidth_change;
1459 xhci_dbg(xhci, "Completed config ep cmd - "
1460 "last ep index = %d, state = %d\n",
1461 ep_index, ep_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001462 /* Clear internal halted state and restart ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001463 xhci->devs[slot_id]->eps[ep_index].ep_state &=
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001464 ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001465 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharp06df5722009-12-03 09:44:31 -08001466 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001467 }
Sarah Sharp06df5722009-12-03 09:44:31 -08001468bandwidth_change:
1469 xhci_dbg(xhci, "Completed config ep cmd\n");
1470 xhci->devs[slot_id]->cmd_status =
Matt Evans28ccd292011-03-29 13:40:46 +11001471 GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp06df5722009-12-03 09:44:31 -08001472 complete(&xhci->devs[slot_id]->cmd_completion);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001473 break;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001474 case TRB_TYPE(TRB_EVAL_CONTEXT):
Sarah Sharpac1c1b72009-09-04 10:53:20 -07001475 virt_dev = xhci->devs[slot_id];
1476 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1477 break;
Matt Evans28ccd292011-03-29 13:40:46 +11001478 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001479 complete(&xhci->devs[slot_id]->cmd_completion);
1480 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001481 case TRB_TYPE(TRB_ADDR_DEV):
Matt Evans28ccd292011-03-29 13:40:46 +11001482 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001483 complete(&xhci->addr_dev);
1484 break;
Sarah Sharpae636742009-04-29 19:02:31 -07001485 case TRB_TYPE(TRB_STOP_RING):
Andiry Xube88fe42010-10-14 07:22:57 -07001486 handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001487 break;
1488 case TRB_TYPE(TRB_SET_DEQ):
1489 handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
1490 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001491 case TRB_TYPE(TRB_CMD_NOOP):
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001492 break;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001493 case TRB_TYPE(TRB_RESET_EP):
1494 handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
1495 break;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001496 case TRB_TYPE(TRB_RESET_DEV):
1497 xhci_dbg(xhci, "Completed reset device command.\n");
1498 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +11001499 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001500 virt_dev = xhci->devs[slot_id];
1501 if (virt_dev)
1502 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1503 else
1504 xhci_warn(xhci, "Reset device command completion "
1505 "for disabled slot %u\n", slot_id);
1506 break;
Sarah Sharp02386342010-05-24 13:25:28 -07001507 case TRB_TYPE(TRB_NEC_GET_FW):
1508 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1509 xhci->error_bitmask |= 1 << 6;
1510 break;
1511 }
1512 xhci_dbg(xhci, "NEC firmware version %2x.%02x\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001513 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1514 NEC_FW_MINOR(le32_to_cpu(event->status)));
Sarah Sharp02386342010-05-24 13:25:28 -07001515 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001516 default:
1517 /* Skip over unknown commands on the event ring */
1518 xhci->error_bitmask |= 1 << 6;
1519 break;
1520 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08001521 inc_deq(xhci, xhci->cmd_ring);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001522}
1523
Sarah Sharp02386342010-05-24 13:25:28 -07001524static void handle_vendor_event(struct xhci_hcd *xhci,
1525 union xhci_trb *event)
1526{
1527 u32 trb_type;
1528
Matt Evans28ccd292011-03-29 13:40:46 +11001529 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001530 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1531 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1532 handle_cmd_completion(xhci, &event->event_cmd);
1533}
1534
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001535/* @port_id: the one-based port ID from the hardware (indexed from array of all
1536 * port registers -- USB 3.0 and USB 2.0).
1537 *
1538 * Returns a zero-based port number, which is suitable for indexing into each of
1539 * the split roothubs' port arrays and bus state arrays.
Sarah Sharpd0cd5d42011-11-14 17:51:39 -08001540 * Add one to it in order to call xhci_find_slot_id_by_port.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001541 */
1542static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1543 struct xhci_hcd *xhci, u32 port_id)
1544{
1545 unsigned int i;
1546 unsigned int num_similar_speed_ports = 0;
1547
1548 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1549 * and usb2_ports are 0-based indexes. Count the number of similar
1550 * speed ports, up to 1 port before this port.
1551 */
1552 for (i = 0; i < (port_id - 1); i++) {
1553 u8 port_speed = xhci->port_array[i];
1554
1555 /*
1556 * Skip ports that don't have known speeds, or have duplicate
1557 * Extended Capabilities port speed entries.
1558 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001559 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001560 continue;
1561
1562 /*
1563 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1564 * 1.1 ports are under the USB 2.0 hub. If the port speed
1565 * matches the device speed, it's a similar speed port.
1566 */
1567 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1568 num_similar_speed_ports++;
1569 }
1570 return num_similar_speed_ports;
1571}
1572
Sarah Sharp623bef92011-11-11 14:57:33 -08001573static void handle_device_notification(struct xhci_hcd *xhci,
1574 union xhci_trb *event)
1575{
1576 u32 slot_id;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001577 struct usb_device *udev;
Sarah Sharp623bef92011-11-11 14:57:33 -08001578
1579 slot_id = TRB_TO_SLOT_ID(event->generic.field[3]);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001580 if (!xhci->devs[slot_id]) {
Sarah Sharp623bef92011-11-11 14:57:33 -08001581 xhci_warn(xhci, "Device Notification event for "
1582 "unused slot %u\n", slot_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001583 return;
1584 }
1585
1586 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1587 slot_id);
1588 udev = xhci->devs[slot_id]->udev;
1589 if (udev && udev->parent)
1590 usb_wakeup_notification(udev->parent, udev->portnum);
Sarah Sharp623bef92011-11-11 14:57:33 -08001591}
1592
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001593static void handle_port_status(struct xhci_hcd *xhci,
1594 union xhci_trb *event)
1595{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001596 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001597 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001598 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001599 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001600 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001601 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001602 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001603 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001604 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001605 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001606
1607 /* Port status change events always have a successful completion code */
Matt Evans28ccd292011-03-29 13:40:46 +11001608 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001609 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1610 xhci->error_bitmask |= 1 << 8;
1611 }
Matt Evans28ccd292011-03-29 13:40:46 +11001612 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001613 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1614
Sarah Sharp518e8482010-12-15 11:56:29 -08001615 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1616 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001617 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001618 bogus_port_status = true;
Andiry Xu56192532010-10-14 07:23:00 -07001619 goto cleanup;
1620 }
1621
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001622 /* Figure out which usb_hcd this port is attached to:
1623 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1624 */
1625 major_revision = xhci->port_array[port_id - 1];
1626 if (major_revision == 0) {
1627 xhci_warn(xhci, "Event for port %u not in "
1628 "Extended Capabilities, ignoring.\n",
1629 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001630 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001631 goto cleanup;
1632 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001633 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001634 xhci_warn(xhci, "Event for port %u duplicated in"
1635 "Extended Capabilities, ignoring.\n",
1636 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001637 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001638 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001639 }
1640
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001641 /*
1642 * Hardware port IDs reported by a Port Status Change Event include USB
1643 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1644 * resume event, but we first need to translate the hardware port ID
1645 * into the index into the ports on the correct split roothub, and the
1646 * correct bus_state structure.
1647 */
1648 /* Find the right roothub. */
1649 hcd = xhci_to_hcd(xhci);
1650 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1651 hcd = xhci->shared_hcd;
1652 bus_state = &xhci->bus_state[hcd_index(hcd)];
1653 if (hcd->speed == HCD_USB3)
1654 port_array = xhci->usb3_ports;
1655 else
1656 port_array = xhci->usb2_ports;
1657 /* Find the faked port hub number */
1658 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1659 port_id);
1660
Sarah Sharp5308a912010-12-01 11:34:59 -08001661 temp = xhci_readl(xhci, port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001662 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001663 xhci_dbg(xhci, "resume root hub\n");
1664 usb_hcd_resume_root_hub(hcd);
1665 }
1666
1667 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1668 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1669
1670 temp1 = xhci_readl(xhci, &xhci->op_regs->command);
1671 if (!(temp1 & CMD_RUN)) {
1672 xhci_warn(xhci, "xHC is not running.\n");
1673 goto cleanup;
1674 }
1675
1676 if (DEV_SUPERSPEED(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001677 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001678 /* Set a flag to say the port signaled remote wakeup,
1679 * so we can tell the difference between the end of
1680 * device and host initiated resume.
1681 */
1682 bus_state->port_remote_wakeup |= 1 << faked_port_index;
Sarah Sharpd93814c2012-01-24 16:39:02 -08001683 xhci_test_and_clear_bit(xhci, port_array,
1684 faked_port_index, PORT_PLC);
Andiry Xuc9682df2011-09-23 14:19:48 -07001685 xhci_set_link_state(xhci, port_array, faked_port_index,
1686 XDEV_U0);
Sarah Sharpd93814c2012-01-24 16:39:02 -08001687 /* Need to wait until the next link state change
1688 * indicates the device is actually in U0.
1689 */
1690 bogus_port_status = true;
1691 goto cleanup;
Andiry Xu56192532010-10-14 07:23:00 -07001692 } else {
1693 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001694 bus_state->resume_done[faked_port_index] = jiffies +
Andiry Xu56192532010-10-14 07:23:00 -07001695 msecs_to_jiffies(20);
Andiry Xu296b8ce2012-04-14 02:54:30 +08001696 set_bit(faked_port_index, &bus_state->resuming_ports);
Andiry Xu56192532010-10-14 07:23:00 -07001697 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001698 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001699 /* Do the rest in GetPortStatus */
1700 }
1701 }
1702
Sarah Sharpd93814c2012-01-24 16:39:02 -08001703 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1704 DEV_SUPERSPEED(temp)) {
1705 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001706 /* We've just brought the device into U0 through either the
1707 * Resume state after a device remote wakeup, or through the
1708 * U3Exit state after a host-initiated resume. If it's a device
1709 * initiated remote wake, don't pass up the link state change,
1710 * so the roothub behavior is consistent with external
1711 * USB 3.0 hub behavior.
1712 */
Sarah Sharpd93814c2012-01-24 16:39:02 -08001713 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1714 faked_port_index + 1);
1715 if (slot_id && xhci->devs[slot_id])
1716 xhci_ring_device(xhci, slot_id);
Nickolai Zeldovich5c59de02013-01-07 22:39:31 -05001717 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001718 bus_state->port_remote_wakeup &=
1719 ~(1 << faked_port_index);
1720 xhci_test_and_clear_bit(xhci, port_array,
1721 faked_port_index, PORT_PLC);
1722 usb_wakeup_notification(hcd->self.root_hub,
1723 faked_port_index + 1);
1724 bogus_port_status = true;
1725 goto cleanup;
1726 }
Sarah Sharpd93814c2012-01-24 16:39:02 -08001727 }
1728
Andiry Xu6fd45622011-09-23 14:19:50 -07001729 if (hcd->speed != HCD_USB3)
1730 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1731 PORT_PLC);
1732
Andiry Xu56192532010-10-14 07:23:00 -07001733cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001734 /* Update event ring dequeue pointer before dropping the lock */
Andiry Xu3b72fca2012-03-05 17:49:32 +08001735 inc_deq(xhci, xhci->event_ring);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001736
Sarah Sharp386139d2011-03-24 08:02:58 -07001737 /* Don't make the USB core poll the roothub if we got a bad port status
1738 * change event. Besides, at that point we can't tell which roothub
1739 * (USB 2.0 or USB 3.0) to kick.
1740 */
1741 if (bogus_port_status)
1742 return;
1743
Sarah Sharp4ceac472012-11-27 12:30:23 -08001744 /*
1745 * xHCI port-status-change events occur when the "or" of all the
1746 * status-change bits in the portsc register changes from 0 to 1.
1747 * New status changes won't cause an event if any other change
1748 * bits are still set. When an event occurs, switch over to
1749 * polling to avoid losing status changes.
1750 */
1751 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1752 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001753 spin_unlock(&xhci->lock);
1754 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001755 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001756 spin_lock(&xhci->lock);
1757}
1758
1759/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001760 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1761 * at end_trb, which may be in another segment. If the suspect DMA address is a
1762 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1763 * returns 0.
1764 */
Sarah Sharp6648f292009-11-09 13:35:23 -08001765struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001766 union xhci_trb *start_trb,
1767 union xhci_trb *end_trb,
1768 dma_addr_t suspect_dma)
1769{
1770 dma_addr_t start_dma;
1771 dma_addr_t end_seg_dma;
1772 dma_addr_t end_trb_dma;
1773 struct xhci_segment *cur_seg;
1774
Sarah Sharp23e3be12009-04-29 19:05:20 -07001775 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001776 cur_seg = start_seg;
1777
1778 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001779 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001780 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001781 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001782 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001783 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001784 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001785 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001786
1787 if (end_trb_dma > 0) {
1788 /* The end TRB is in this segment, so suspect should be here */
1789 if (start_dma <= end_trb_dma) {
1790 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1791 return cur_seg;
1792 } else {
1793 /* Case for one segment with
1794 * a TD wrapped around to the top
1795 */
1796 if ((suspect_dma >= start_dma &&
1797 suspect_dma <= end_seg_dma) ||
1798 (suspect_dma >= cur_seg->dma &&
1799 suspect_dma <= end_trb_dma))
1800 return cur_seg;
1801 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001802 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001803 } else {
1804 /* Might still be somewhere in this segment */
1805 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1806 return cur_seg;
1807 }
1808 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001809 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001810 } while (cur_seg != start_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001811
Randy Dunlap326b4812010-04-19 08:53:50 -07001812 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001813}
1814
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001815static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1816 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001817 unsigned int stream_id,
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001818 struct xhci_td *td, union xhci_trb *event_trb)
1819{
1820 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1821 ep->ep_state |= EP_HALTED;
1822 ep->stopped_td = td;
1823 ep->stopped_trb = event_trb;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001824 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001825
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001826 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1827 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001828
1829 ep->stopped_td = NULL;
1830 ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001831 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001832
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001833 xhci_ring_cmd_db(xhci);
1834}
1835
1836/* Check if an error has halted the endpoint ring. The class driver will
1837 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1838 * However, a babble and other errors also halt the endpoint ring, and the class
1839 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1840 * Ring Dequeue Pointer command manually.
1841 */
1842static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1843 struct xhci_ep_ctx *ep_ctx,
1844 unsigned int trb_comp_code)
1845{
1846 /* TRB completion codes that may require a manual halt cleanup */
1847 if (trb_comp_code == COMP_TX_ERR ||
1848 trb_comp_code == COMP_BABBLE ||
1849 trb_comp_code == COMP_SPLIT_ERR)
1850 /* The 0.96 spec says a babbling control endpoint
1851 * is not halted. The 0.96 spec says it is. Some HW
1852 * claims to be 0.95 compliant, but it halts the control
1853 * endpoint anyway. Check if a babble halted the
1854 * endpoint.
1855 */
Matt Evansf5960b62011-06-01 10:22:55 +10001856 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1857 cpu_to_le32(EP_STATE_HALTED))
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001858 return 1;
1859
1860 return 0;
1861}
1862
Sarah Sharpb45b5062009-12-09 15:59:06 -08001863int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1864{
1865 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1866 /* Vendor defined "informational" completion code,
1867 * treat as not-an-error.
1868 */
1869 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1870 trb_comp_code);
1871 xhci_dbg(xhci, "Treating code as success.\n");
1872 return 1;
1873 }
1874 return 0;
1875}
1876
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001877/*
Andiry Xu4422da62010-07-22 15:22:55 -07001878 * Finish the td processing, remove the td from td list;
1879 * Return 1 if the urb can be given back.
1880 */
1881static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1882 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1883 struct xhci_virt_ep *ep, int *status, bool skip)
1884{
1885 struct xhci_virt_device *xdev;
1886 struct xhci_ring *ep_ring;
1887 unsigned int slot_id;
1888 int ep_index;
1889 struct urb *urb = NULL;
1890 struct xhci_ep_ctx *ep_ctx;
1891 int ret = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001892 struct urb_priv *urb_priv;
Andiry Xu4422da62010-07-22 15:22:55 -07001893 u32 trb_comp_code;
1894
Matt Evans28ccd292011-03-29 13:40:46 +11001895 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07001896 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001897 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1898 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07001899 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001900 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07001901
1902 if (skip)
1903 goto td_cleanup;
1904
1905 if (trb_comp_code == COMP_STOP_INVAL ||
1906 trb_comp_code == COMP_STOP) {
1907 /* The Endpoint Stop Command completion will take care of any
1908 * stopped TDs. A stopped TD may be restarted, so don't update
1909 * the ring dequeue pointer or take this TD off any lists yet.
1910 */
1911 ep->stopped_td = td;
1912 ep->stopped_trb = event_trb;
1913 return 0;
1914 } else {
1915 if (trb_comp_code == COMP_STALL) {
1916 /* The transfer is completed from the driver's
1917 * perspective, but we need to issue a set dequeue
1918 * command for this stalled endpoint to move the dequeue
1919 * pointer past the TD. We can't do that here because
1920 * the halt condition must be cleared first. Let the
1921 * USB class driver clear the stall later.
1922 */
1923 ep->stopped_td = td;
1924 ep->stopped_trb = event_trb;
1925 ep->stopped_stream = ep_ring->stream_id;
1926 } else if (xhci_requires_manual_halt_cleanup(xhci,
1927 ep_ctx, trb_comp_code)) {
1928 /* Other types of errors halt the endpoint, but the
1929 * class driver doesn't call usb_reset_endpoint() unless
1930 * the error is -EPIPE. Clear the halted status in the
1931 * xHCI hardware manually.
1932 */
1933 xhci_cleanup_halted_endpoint(xhci,
1934 slot_id, ep_index, ep_ring->stream_id,
1935 td, event_trb);
1936 } else {
1937 /* Update ring dequeue pointer */
1938 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08001939 inc_deq(xhci, ep_ring);
1940 inc_deq(xhci, ep_ring);
Andiry Xu4422da62010-07-22 15:22:55 -07001941 }
1942
1943td_cleanup:
1944 /* Clean up the endpoint's TD list */
1945 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001946 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07001947
1948 /* Do one last check of the actual transfer length.
1949 * If the host controller said we transferred more data than
1950 * the buffer length, urb->actual_length will be a very big
1951 * number (since it's unsigned). Play it safe and say we didn't
1952 * transfer anything.
1953 */
1954 if (urb->actual_length > urb->transfer_buffer_length) {
1955 xhci_warn(xhci, "URB transfer length is wrong, "
1956 "xHC issue? req. len = %u, "
1957 "act. len = %u\n",
1958 urb->transfer_buffer_length,
1959 urb->actual_length);
1960 urb->actual_length = 0;
1961 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1962 *status = -EREMOTEIO;
1963 else
1964 *status = 0;
1965 }
Sarah Sharp585df1d2011-08-02 15:43:40 -07001966 list_del_init(&td->td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001967 /* Was this TD slated to be cancelled but completed anyway? */
1968 if (!list_empty(&td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -07001969 list_del_init(&td->cancelled_td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001970
Andiry Xu8e51adc2010-07-22 15:23:31 -07001971 urb_priv->td_cnt++;
1972 /* Giveback the urb when all the tds are completed */
Andiry Xuc41136b2011-03-22 17:08:14 +08001973 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001974 ret = 1;
Andiry Xuc41136b2011-03-22 17:08:14 +08001975 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1976 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1977 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
1978 == 0) {
1979 if (xhci->quirks & XHCI_AMD_PLL_FIX)
1980 usb_amd_quirk_pll_enable();
1981 }
1982 }
1983 }
Andiry Xu4422da62010-07-22 15:22:55 -07001984 }
1985
1986 return ret;
1987}
1988
1989/*
Andiry Xu8af56be2010-07-22 15:23:03 -07001990 * Process control tds, update urb status and actual_length.
1991 */
1992static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1993 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1994 struct xhci_virt_ep *ep, int *status)
1995{
1996 struct xhci_virt_device *xdev;
1997 struct xhci_ring *ep_ring;
1998 unsigned int slot_id;
1999 int ep_index;
2000 struct xhci_ep_ctx *ep_ctx;
2001 u32 trb_comp_code;
2002
Matt Evans28ccd292011-03-29 13:40:46 +11002003 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07002004 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11002005 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2006 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07002007 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11002008 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07002009
Andiry Xu8af56be2010-07-22 15:23:03 -07002010 switch (trb_comp_code) {
2011 case COMP_SUCCESS:
2012 if (event_trb == ep_ring->dequeue) {
2013 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
2014 "without IOC set??\n");
2015 *status = -ESHUTDOWN;
2016 } else if (event_trb != td->last_trb) {
2017 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
2018 "without IOC set??\n");
2019 *status = -ESHUTDOWN;
2020 } else {
Andiry Xu8af56be2010-07-22 15:23:03 -07002021 *status = 0;
2022 }
2023 break;
2024 case COMP_SHORT_TX:
Andiry Xu8af56be2010-07-22 15:23:03 -07002025 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2026 *status = -EREMOTEIO;
2027 else
2028 *status = 0;
2029 break;
Sarah Sharp3abeca92011-05-05 19:08:09 -07002030 case COMP_STOP_INVAL:
2031 case COMP_STOP:
2032 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07002033 default:
2034 if (!xhci_requires_manual_halt_cleanup(xhci,
2035 ep_ctx, trb_comp_code))
2036 break;
2037 xhci_dbg(xhci, "TRB error code %u, "
2038 "halted endpoint index = %u\n",
2039 trb_comp_code, ep_index);
2040 /* else fall through */
2041 case COMP_STALL:
2042 /* Did we transfer part of the data (middle) phase? */
2043 if (event_trb != ep_ring->dequeue &&
2044 event_trb != td->last_trb)
2045 td->urb->actual_length =
Vivek Gautame18e8662013-03-21 12:06:48 +05302046 td->urb->transfer_buffer_length -
2047 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07002048 else
2049 td->urb->actual_length = 0;
2050
2051 xhci_cleanup_halted_endpoint(xhci,
2052 slot_id, ep_index, 0, td, event_trb);
2053 return finish_td(xhci, td, event_trb, event, ep, status, true);
2054 }
2055 /*
2056 * Did we transfer any data, despite the errors that might have
2057 * happened? I.e. did we get past the setup stage?
2058 */
2059 if (event_trb != ep_ring->dequeue) {
2060 /* The event was for the status stage */
2061 if (event_trb == td->last_trb) {
2062 if (td->urb->actual_length != 0) {
2063 /* Don't overwrite a previously set error code
2064 */
2065 if ((*status == -EINPROGRESS || *status == 0) &&
2066 (td->urb->transfer_flags
2067 & URB_SHORT_NOT_OK))
2068 /* Did we already see a short data
2069 * stage? */
2070 *status = -EREMOTEIO;
2071 } else {
2072 td->urb->actual_length =
2073 td->urb->transfer_buffer_length;
2074 }
2075 } else {
2076 /* Maybe the event was for the data stage? */
Sarah Sharp3abeca92011-05-05 19:08:09 -07002077 td->urb->actual_length =
2078 td->urb->transfer_buffer_length -
Vivek Gautame18e8662013-03-21 12:06:48 +05302079 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Sarah Sharp3abeca92011-05-05 19:08:09 -07002080 xhci_dbg(xhci, "Waiting for status "
2081 "stage event\n");
2082 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07002083 }
2084 }
2085
2086 return finish_td(xhci, td, event_trb, event, ep, status, false);
2087}
2088
2089/*
Andiry Xu04e51902010-07-22 15:23:39 -07002090 * Process isochronous tds, update urb packet status and actual_length.
2091 */
2092static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2093 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2094 struct xhci_virt_ep *ep, int *status)
2095{
2096 struct xhci_ring *ep_ring;
2097 struct urb_priv *urb_priv;
2098 int idx;
2099 int len = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07002100 union xhci_trb *cur_trb;
2101 struct xhci_segment *cur_seg;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002102 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07002103 u32 trb_comp_code;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002104 bool skip_td = false;
Andiry Xu04e51902010-07-22 15:23:39 -07002105
Matt Evans28ccd292011-03-29 13:40:46 +11002106 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2107 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002108 urb_priv = td->urb->hcpriv;
2109 idx = urb_priv->td_cnt;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002110 frame = &td->urb->iso_frame_desc[idx];
Andiry Xu04e51902010-07-22 15:23:39 -07002111
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002112 /* handle completion code */
2113 switch (trb_comp_code) {
2114 case COMP_SUCCESS:
Vivek Gautame18e8662013-03-21 12:06:48 +05302115 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
Sarah Sharp587c53c2012-05-08 09:22:49 -07002116 frame->status = 0;
2117 break;
2118 }
2119 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2120 trb_comp_code = COMP_SHORT_TX;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002121 case COMP_SHORT_TX:
2122 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2123 -EREMOTEIO : 0;
2124 break;
2125 case COMP_BW_OVER:
2126 frame->status = -ECOMM;
2127 skip_td = true;
2128 break;
2129 case COMP_BUFF_OVER:
2130 case COMP_BABBLE:
2131 frame->status = -EOVERFLOW;
2132 skip_td = true;
2133 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002134 case COMP_DEV_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002135 case COMP_STALL:
Hans de Goedea3cb26c2012-04-23 15:06:09 +02002136 case COMP_TX_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002137 frame->status = -EPROTO;
2138 skip_td = true;
2139 break;
2140 case COMP_STOP:
2141 case COMP_STOP_INVAL:
2142 break;
2143 default:
2144 frame->status = -1;
2145 break;
Andiry Xu04e51902010-07-22 15:23:39 -07002146 }
2147
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002148 if (trb_comp_code == COMP_SUCCESS || skip_td) {
2149 frame->actual_length = frame->length;
2150 td->urb->actual_length += frame->length;
Andiry Xu04e51902010-07-22 15:23:39 -07002151 } else {
2152 for (cur_trb = ep_ring->dequeue,
2153 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2154 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002155 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2156 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Matt Evans28ccd292011-03-29 13:40:46 +11002157 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu04e51902010-07-22 15:23:39 -07002158 }
Matt Evans28ccd292011-03-29 13:40:46 +11002159 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautame18e8662013-03-21 12:06:48 +05302160 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002161
2162 if (trb_comp_code != COMP_STOP_INVAL) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002163 frame->actual_length = len;
Andiry Xu04e51902010-07-22 15:23:39 -07002164 td->urb->actual_length += len;
2165 }
2166 }
2167
Andiry Xu04e51902010-07-22 15:23:39 -07002168 return finish_td(xhci, td, event_trb, event, ep, status, false);
2169}
2170
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002171static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2172 struct xhci_transfer_event *event,
2173 struct xhci_virt_ep *ep, int *status)
2174{
2175 struct xhci_ring *ep_ring;
2176 struct urb_priv *urb_priv;
2177 struct usb_iso_packet_descriptor *frame;
2178 int idx;
2179
Matt Evansf6975312011-06-01 13:01:01 +10002180 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002181 urb_priv = td->urb->hcpriv;
2182 idx = urb_priv->td_cnt;
2183 frame = &td->urb->iso_frame_desc[idx];
2184
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002185 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002186 frame->status = -EXDEV;
2187
2188 /* calc actual length */
2189 frame->actual_length = 0;
2190
2191 /* Update ring dequeue pointer */
2192 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002193 inc_deq(xhci, ep_ring);
2194 inc_deq(xhci, ep_ring);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002195
2196 return finish_td(xhci, td, NULL, event, ep, status, true);
2197}
2198
Andiry Xu04e51902010-07-22 15:23:39 -07002199/*
Andiry Xu22405ed2010-07-22 15:23:08 -07002200 * Process bulk and interrupt tds, update urb status and actual_length.
2201 */
2202static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2203 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2204 struct xhci_virt_ep *ep, int *status)
2205{
2206 struct xhci_ring *ep_ring;
2207 union xhci_trb *cur_trb;
2208 struct xhci_segment *cur_seg;
2209 u32 trb_comp_code;
2210
Matt Evans28ccd292011-03-29 13:40:46 +11002211 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2212 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002213
2214 switch (trb_comp_code) {
2215 case COMP_SUCCESS:
2216 /* Double check that the HW transferred everything. */
Sarah Sharp587c53c2012-05-08 09:22:49 -07002217 if (event_trb != td->last_trb ||
Vivek Gautame18e8662013-03-21 12:06:48 +05302218 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002219 xhci_warn(xhci, "WARN Successful completion "
2220 "on short TX\n");
2221 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2222 *status = -EREMOTEIO;
2223 else
2224 *status = 0;
Sarah Sharp587c53c2012-05-08 09:22:49 -07002225 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2226 trb_comp_code = COMP_SHORT_TX;
Andiry Xu22405ed2010-07-22 15:23:08 -07002227 } else {
Andiry Xu22405ed2010-07-22 15:23:08 -07002228 *status = 0;
2229 }
2230 break;
2231 case COMP_SHORT_TX:
2232 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2233 *status = -EREMOTEIO;
2234 else
2235 *status = 0;
2236 break;
2237 default:
2238 /* Others already handled above */
2239 break;
2240 }
Sarah Sharpf444ff22011-04-05 15:53:47 -07002241 if (trb_comp_code == COMP_SHORT_TX)
2242 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2243 "%d bytes untransferred\n",
2244 td->urb->ep->desc.bEndpointAddress,
2245 td->urb->transfer_buffer_length,
Vivek Gautame18e8662013-03-21 12:06:48 +05302246 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002247 /* Fast path - was this the last TRB in the TD for this URB? */
2248 if (event_trb == td->last_trb) {
Vivek Gautame18e8662013-03-21 12:06:48 +05302249 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002250 td->urb->actual_length =
2251 td->urb->transfer_buffer_length -
Vivek Gautame18e8662013-03-21 12:06:48 +05302252 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002253 if (td->urb->transfer_buffer_length <
2254 td->urb->actual_length) {
2255 xhci_warn(xhci, "HC gave bad length "
2256 "of %d bytes left\n",
Vivek Gautame18e8662013-03-21 12:06:48 +05302257 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002258 td->urb->actual_length = 0;
2259 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2260 *status = -EREMOTEIO;
2261 else
2262 *status = 0;
2263 }
2264 /* Don't overwrite a previously set error code */
2265 if (*status == -EINPROGRESS) {
2266 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2267 *status = -EREMOTEIO;
2268 else
2269 *status = 0;
2270 }
2271 } else {
2272 td->urb->actual_length =
2273 td->urb->transfer_buffer_length;
2274 /* Ignore a short packet completion if the
2275 * untransferred length was zero.
2276 */
2277 if (*status == -EREMOTEIO)
2278 *status = 0;
2279 }
2280 } else {
2281 /* Slow path - walk the list, starting from the dequeue
2282 * pointer, to get the actual length transferred.
2283 */
2284 td->urb->actual_length = 0;
2285 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2286 cur_trb != event_trb;
2287 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002288 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2289 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Andiry Xu22405ed2010-07-22 15:23:08 -07002290 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002291 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu22405ed2010-07-22 15:23:08 -07002292 }
2293 /* If the ring didn't stop on a Link or No-op TRB, add
2294 * in the actual bytes transferred from the Normal TRB
2295 */
2296 if (trb_comp_code != COMP_STOP_INVAL)
2297 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002298 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautame18e8662013-03-21 12:06:48 +05302299 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002300 }
2301
2302 return finish_td(xhci, td, event_trb, event, ep, status, false);
2303}
2304
2305/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002306 * If this function returns an error condition, it means it got a Transfer
2307 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2308 * At this point, the host controller is probably hosed and should be reset.
2309 */
2310static int handle_tx_event(struct xhci_hcd *xhci,
2311 struct xhci_transfer_event *event)
2312{
2313 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002314 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002315 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07002316 unsigned int slot_id;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002317 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07002318 struct xhci_td *td = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002319 dma_addr_t event_dma;
2320 struct xhci_segment *event_seg;
2321 union xhci_trb *event_trb;
Randy Dunlap326b4812010-04-19 08:53:50 -07002322 struct urb *urb = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002323 int status = -EINPROGRESS;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002324 struct urb_priv *urb_priv;
John Yound115b042009-07-27 12:05:15 -07002325 struct xhci_ep_ctx *ep_ctx;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002326 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002327 u32 trb_comp_code;
Andiry Xu4422da62010-07-22 15:22:55 -07002328 int ret = 0;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002329 int td_num = 0;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002330
Matt Evans28ccd292011-03-29 13:40:46 +11002331 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp82d10092009-08-07 14:04:52 -07002332 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002333 if (!xdev) {
2334 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002335 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002336 (unsigned long long) xhci_trb_virt_to_dma(
2337 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002338 xhci->event_ring->dequeue),
2339 lower_32_bits(le64_to_cpu(event->buffer)),
2340 upper_32_bits(le64_to_cpu(event->buffer)),
2341 le32_to_cpu(event->transfer_len),
2342 le32_to_cpu(event->flags));
2343 xhci_dbg(xhci, "Event ring:\n");
2344 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002345 return -ENODEV;
2346 }
2347
2348 /* Endpoint ID is 1 based, our index is zero based */
Matt Evans28ccd292011-03-29 13:40:46 +11002349 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002350 ep = &xdev->eps[ep_index];
Matt Evans28ccd292011-03-29 13:40:46 +11002351 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
John Yound115b042009-07-27 12:05:15 -07002352 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002353 if (!ep_ring ||
Matt Evans28ccd292011-03-29 13:40:46 +11002354 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2355 EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002356 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2357 "or incorrect stream ring\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002358 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002359 (unsigned long long) xhci_trb_virt_to_dma(
2360 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002361 xhci->event_ring->dequeue),
2362 lower_32_bits(le64_to_cpu(event->buffer)),
2363 upper_32_bits(le64_to_cpu(event->buffer)),
2364 le32_to_cpu(event->transfer_len),
2365 le32_to_cpu(event->flags));
2366 xhci_dbg(xhci, "Event ring:\n");
2367 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002368 return -ENODEV;
2369 }
2370
Andiry Xuc2d7b492011-09-19 16:05:12 -07002371 /* Count current td numbers if ep->skip is set */
2372 if (ep->skip) {
2373 list_for_each(tmp, &ep_ring->td_list)
2374 td_num++;
2375 }
2376
Matt Evans28ccd292011-03-29 13:40:46 +11002377 event_dma = le64_to_cpu(event->buffer);
2378 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu986a92d2010-07-22 15:23:20 -07002379 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002380 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002381 /* Skip codes that require special handling depending on
2382 * transfer type
2383 */
2384 case COMP_SUCCESS:
Vivek Gautame18e8662013-03-21 12:06:48 +05302385 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
Sarah Sharp587c53c2012-05-08 09:22:49 -07002386 break;
2387 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2388 trb_comp_code = COMP_SHORT_TX;
2389 else
2390 xhci_warn(xhci, "WARN Successful completion on short TX: "
2391 "needs XHCI_TRUST_TX_LENGTH quirk?\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002392 case COMP_SHORT_TX:
2393 break;
Sarah Sharpae636742009-04-29 19:02:31 -07002394 case COMP_STOP:
2395 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2396 break;
2397 case COMP_STOP_INVAL:
2398 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2399 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002400 case COMP_STALL:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002401 xhci_dbg(xhci, "Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002402 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07002403 status = -EPIPE;
2404 break;
2405 case COMP_TRB_ERR:
2406 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2407 status = -EILSEQ;
2408 break;
Sarah Sharpec74e402009-11-11 10:28:36 -08002409 case COMP_SPLIT_ERR:
Sarah Sharpb10de142009-04-27 19:58:50 -07002410 case COMP_TX_ERR:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002411 xhci_dbg(xhci, "Transfer error on endpoint\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002412 status = -EPROTO;
2413 break;
Sarah Sharp4a731432009-07-27 12:04:32 -07002414 case COMP_BABBLE:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002415 xhci_dbg(xhci, "Babble error on endpoint\n");
Sarah Sharp4a731432009-07-27 12:04:32 -07002416 status = -EOVERFLOW;
2417 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002418 case COMP_DB_ERR:
2419 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2420 status = -ENOSR;
2421 break;
Andiry Xu986a92d2010-07-22 15:23:20 -07002422 case COMP_BW_OVER:
2423 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2424 break;
2425 case COMP_BUFF_OVER:
2426 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2427 break;
2428 case COMP_UNDERRUN:
2429 /*
2430 * When the Isoch ring is empty, the xHC will generate
2431 * a Ring Overrun Event for IN Isoch endpoint or Ring
2432 * Underrun Event for OUT Isoch endpoint.
2433 */
2434 xhci_dbg(xhci, "underrun event on endpoint\n");
2435 if (!list_empty(&ep_ring->td_list))
2436 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2437 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002438 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2439 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002440 goto cleanup;
2441 case COMP_OVERRUN:
2442 xhci_dbg(xhci, "overrun event on endpoint\n");
2443 if (!list_empty(&ep_ring->td_list))
2444 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2445 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002446 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2447 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002448 goto cleanup;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002449 case COMP_DEV_ERR:
2450 xhci_warn(xhci, "WARN: detect an incompatible device");
2451 status = -EPROTO;
2452 break;
Andiry Xud18240d2010-07-22 15:23:25 -07002453 case COMP_MISSED_INT:
2454 /*
2455 * When encounter missed service error, one or more isoc tds
2456 * may be missed by xHC.
2457 * Set skip flag of the ep_ring; Complete the missed tds as
2458 * short transfer when process the ep_ring next time.
2459 */
2460 ep->skip = true;
2461 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2462 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07002463 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002464 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002465 status = 0;
2466 break;
2467 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002468 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2469 "busted\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002470 goto cleanup;
2471 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002472
Andiry Xud18240d2010-07-22 15:23:25 -07002473 do {
2474 /* This TRB should be in the TD at the head of this ring's
2475 * TD list.
2476 */
2477 if (list_empty(&ep_ring->td_list)) {
Sarah Sharp8aa9f562013-03-18 10:19:51 -07002478 /*
2479 * A stopped endpoint may generate an extra completion
2480 * event if the device was suspended. Don't print
2481 * warnings.
2482 */
2483 if (!(trb_comp_code == COMP_STOP ||
2484 trb_comp_code == COMP_STOP_INVAL)) {
2485 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2486 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2487 ep_index);
2488 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2489 (le32_to_cpu(event->flags) &
2490 TRB_TYPE_BITMASK)>>10);
2491 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2492 }
Andiry Xud18240d2010-07-22 15:23:25 -07002493 if (ep->skip) {
2494 ep->skip = false;
2495 xhci_dbg(xhci, "td_list is empty while skip "
2496 "flag set. Clear skip flag.\n");
2497 }
2498 ret = 0;
2499 goto cleanup;
2500 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002501
Andiry Xuc2d7b492011-09-19 16:05:12 -07002502 /* We've skipped all the TDs on the ep ring when ep->skip set */
2503 if (ep->skip && td_num == 0) {
2504 ep->skip = false;
2505 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2506 "Clear skip flag.\n");
2507 ret = 0;
2508 goto cleanup;
2509 }
2510
Andiry Xud18240d2010-07-22 15:23:25 -07002511 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002512 if (ep->skip)
2513 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002514
Andiry Xud18240d2010-07-22 15:23:25 -07002515 /* Is this a TRB in the currently executing TD? */
2516 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2517 td->last_trb, event_dma);
Alex Hee1cf4862011-06-03 15:58:25 +08002518
2519 /*
2520 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2521 * is not in the current TD pointed by ep_ring->dequeue because
2522 * that the hardware dequeue pointer still at the previous TRB
2523 * of the current TD. The previous TRB maybe a Link TD or the
2524 * last TRB of the previous TD. The command completion handle
2525 * will take care the rest.
2526 */
2527 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2528 ret = 0;
2529 goto cleanup;
2530 }
2531
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002532 if (!event_seg) {
2533 if (!ep->skip ||
2534 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002535 /* Some host controllers give a spurious
2536 * successful event after a short transfer.
2537 * Ignore it.
2538 */
2539 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2540 ep_ring->last_td_was_short) {
2541 ep_ring->last_td_was_short = false;
2542 ret = 0;
2543 goto cleanup;
2544 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002545 /* HC is busted, give up! */
2546 xhci_err(xhci,
2547 "ERROR Transfer event TRB DMA ptr not "
2548 "part of current TD\n");
2549 return -ESHUTDOWN;
2550 }
2551
2552 ret = skip_isoc_td(xhci, td, event, ep, &status);
2553 goto cleanup;
2554 }
Sarah Sharpad808332011-05-25 10:43:56 -07002555 if (trb_comp_code == COMP_SHORT_TX)
2556 ep_ring->last_td_was_short = true;
2557 else
2558 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002559
2560 if (ep->skip) {
Andiry Xud18240d2010-07-22 15:23:25 -07002561 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2562 ep->skip = false;
2563 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002564
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002565 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2566 sizeof(*event_trb)];
2567 /*
2568 * No-op TRB should not trigger interrupts.
2569 * If event_trb is a no-op TRB, it means the
2570 * corresponding TD has been cancelled. Just ignore
2571 * the TD.
2572 */
Matt Evansf5960b62011-06-01 10:22:55 +10002573 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002574 xhci_dbg(xhci,
2575 "event_trb is a no-op TRB. Skip it\n");
2576 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002577 }
2578
2579 /* Now update the urb's actual_length and give back to
2580 * the core
2581 */
2582 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2583 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2584 &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002585 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2586 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2587 &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002588 else
2589 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2590 ep, &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002591
2592cleanup:
Andiry Xud18240d2010-07-22 15:23:25 -07002593 /*
2594 * Do not update event ring dequeue pointer if ep->skip is set.
2595 * Will roll back to continue process missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002596 */
Andiry Xud18240d2010-07-22 15:23:25 -07002597 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
Andiry Xu3b72fca2012-03-05 17:49:32 +08002598 inc_deq(xhci, xhci->event_ring);
Andiry Xud18240d2010-07-22 15:23:25 -07002599 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002600
Andiry Xud18240d2010-07-22 15:23:25 -07002601 if (ret) {
2602 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002603 urb_priv = urb->hcpriv;
Andiry Xud18240d2010-07-22 15:23:25 -07002604 /* Leave the TD around for the reset endpoint function
2605 * to use(but only if it's not a control endpoint,
2606 * since we already queued the Set TR dequeue pointer
2607 * command for stalled control endpoints).
2608 */
2609 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2610 (trb_comp_code != COMP_STALL &&
2611 trb_comp_code != COMP_BABBLE))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002612 xhci_urb_free_priv(xhci, urb_priv);
Alan Stern235b6202013-01-17 10:32:16 -05002613 else
2614 kfree(urb_priv);
Andiry Xud18240d2010-07-22 15:23:25 -07002615
Sarah Sharp214f76f2010-10-26 11:22:02 -07002616 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpf444ff22011-04-05 15:53:47 -07002617 if ((urb->actual_length != urb->transfer_buffer_length &&
2618 (urb->transfer_flags &
2619 URB_SHORT_NOT_OK)) ||
Sarah Sharpfd984d22011-09-02 11:05:56 -07002620 (status != 0 &&
2621 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
Sarah Sharpf444ff22011-04-05 15:53:47 -07002622 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
2623 "expected = %x, status = %d\n",
2624 urb, urb->actual_length,
2625 urb->transfer_buffer_length,
2626 status);
Andiry Xud18240d2010-07-22 15:23:25 -07002627 spin_unlock(&xhci->lock);
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002628 /* EHCI, UHCI, and OHCI always unconditionally set the
2629 * urb->status of an isochronous endpoint to 0.
2630 */
2631 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2632 status = 0;
Sarah Sharp214f76f2010-10-26 11:22:02 -07002633 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
Andiry Xud18240d2010-07-22 15:23:25 -07002634 spin_lock(&xhci->lock);
2635 }
2636
2637 /*
2638 * If ep->skip is set, it means there are missed tds on the
2639 * endpoint ring need to take care of.
2640 * Process them as short transfer until reach the td pointed by
2641 * the event.
2642 */
2643 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2644
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002645 return 0;
2646}
2647
2648/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002649 * This function handles all OS-owned events on the event ring. It may drop
2650 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002651 * Returns >0 for "possibly more events to process" (caller should call again),
2652 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002653 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002654static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002655{
2656 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002657 int update_ptrs = 1;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002658 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002659
2660 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2661 xhci->error_bitmask |= 1 << 1;
Matt Evans9dee9a22011-03-29 13:41:02 +11002662 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002663 }
2664
2665 event = xhci->event_ring->dequeue;
2666 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002667 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2668 xhci->event_ring->cycle_state) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002669 xhci->error_bitmask |= 1 << 2;
Matt Evans9dee9a22011-03-29 13:41:02 +11002670 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002671 }
2672
Matt Evans92a3da42011-03-29 13:40:51 +11002673 /*
2674 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2675 * speculative reads of the event's flags/data below.
2676 */
2677 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002678 /* FIXME: Handle more event types. */
Matt Evans28ccd292011-03-29 13:40:46 +11002679 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002680 case TRB_TYPE(TRB_COMPLETION):
2681 handle_cmd_completion(xhci, &event->event_cmd);
2682 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002683 case TRB_TYPE(TRB_PORT_STATUS):
2684 handle_port_status(xhci, event);
2685 update_ptrs = 0;
2686 break;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002687 case TRB_TYPE(TRB_TRANSFER):
2688 ret = handle_tx_event(xhci, &event->trans_event);
2689 if (ret < 0)
2690 xhci->error_bitmask |= 1 << 9;
2691 else
2692 update_ptrs = 0;
2693 break;
Sarah Sharp623bef92011-11-11 14:57:33 -08002694 case TRB_TYPE(TRB_DEV_NOTE):
2695 handle_device_notification(xhci, event);
2696 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002697 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002698 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2699 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002700 handle_vendor_event(xhci, event);
2701 else
2702 xhci->error_bitmask |= 1 << 3;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002703 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002704 /* Any of the above functions may drop and re-acquire the lock, so check
2705 * to make sure a watchdog timer didn't mark the host as non-responsive.
2706 */
2707 if (xhci->xhc_state & XHCI_STATE_DYING) {
2708 xhci_dbg(xhci, "xHCI host dying, returning from "
2709 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002710 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002711 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002712
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002713 if (update_ptrs)
2714 /* Update SW event ring dequeue pointer */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002715 inc_deq(xhci, xhci->event_ring);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002716
Matt Evans9dee9a22011-03-29 13:41:02 +11002717 /* Are there more items on the event ring? Caller will call us again to
2718 * check.
2719 */
2720 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002721}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002722
2723/*
2724 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2725 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2726 * indicators of an event TRB error, but we check the status *first* to be safe.
2727 */
2728irqreturn_t xhci_irq(struct usb_hcd *hcd)
2729{
2730 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002731 u32 status;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002732 union xhci_trb *trb;
Sarah Sharpbda53142010-07-29 22:12:38 -07002733 u64 temp_64;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002734 union xhci_trb *event_ring_deq;
2735 dma_addr_t deq;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002736
2737 spin_lock(&xhci->lock);
2738 trb = xhci->event_ring->dequeue;
2739 /* Check if the xHC generated the interrupt, or the irq is shared */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002740 status = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002741 if (status == 0xffffffff)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002742 goto hw_died;
2743
Sarah Sharpc21599a2010-07-29 22:13:00 -07002744 if (!(status & STS_EINT)) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002745 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002746 return IRQ_NONE;
2747 }
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002748 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002749 xhci_warn(xhci, "WARNING: Host System Error\n");
2750 xhci_halt(xhci);
2751hw_died:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002752 spin_unlock(&xhci->lock);
2753 return -ESHUTDOWN;
2754 }
2755
Sarah Sharpbda53142010-07-29 22:12:38 -07002756 /*
2757 * Clear the op reg interrupt status first,
2758 * so we can receive interrupts from other MSI-X interrupters.
2759 * Write 1 to clear the interrupt status.
2760 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002761 status |= STS_EINT;
2762 xhci_writel(xhci, status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002763 /* FIXME when MSI-X is supported and there are multiple vectors */
2764 /* Clear the MSI-X event interrupt status */
2765
Felipe Balbicd704692012-02-29 16:46:23 +02002766 if (hcd->irq) {
Sarah Sharpc21599a2010-07-29 22:13:00 -07002767 u32 irq_pending;
2768 /* Acknowledge the PCI interrupt */
2769 irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
Felipe Balbi4e833c02012-03-15 16:37:08 +02002770 irq_pending |= IMAN_IP;
Sarah Sharpc21599a2010-07-29 22:13:00 -07002771 xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
2772 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002773
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002774 if (xhci->xhc_state & XHCI_STATE_DYING) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002775 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2776 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002777 /* Clear the event handler busy flag (RW1C);
2778 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002779 */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002780 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2781 xhci_write_64(xhci, temp_64 | ERST_EHB,
2782 &xhci->ir_set->erst_dequeue);
2783 spin_unlock(&xhci->lock);
2784
2785 return IRQ_HANDLED;
2786 }
2787
2788 event_ring_deq = xhci->event_ring->dequeue;
2789 /* FIXME this should be a delayed service routine
2790 * that clears the EHB.
2791 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002792 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002793
2794 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2795 /* If necessary, update the HW's version of the event ring deq ptr. */
2796 if (event_ring_deq != xhci->event_ring->dequeue) {
2797 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2798 xhci->event_ring->dequeue);
2799 if (deq == 0)
2800 xhci_warn(xhci, "WARN something wrong with SW event "
2801 "ring dequeue ptr.\n");
2802 /* Update HC event ring dequeue pointer */
2803 temp_64 &= ERST_PTR_MASK;
2804 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2805 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002806
2807 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002808 temp_64 |= ERST_EHB;
2809 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2810
Sarah Sharp9032cd52010-07-29 22:12:29 -07002811 spin_unlock(&xhci->lock);
2812
2813 return IRQ_HANDLED;
2814}
2815
2816irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd)
2817{
Alan Stern968b8222011-11-03 12:03:38 -04002818 return xhci_irq(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002819}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002820
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002821/**** Endpoint Ring Operations ****/
2822
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002823/*
2824 * Generic function for queueing a TRB on a ring.
2825 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002826 *
2827 * @more_trbs_coming: Will you enqueue more TRBs before calling
2828 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002829 */
2830static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002831 bool more_trbs_coming,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002832 u32 field1, u32 field2, u32 field3, u32 field4)
2833{
2834 struct xhci_generic_trb *trb;
2835
2836 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002837 trb->field[0] = cpu_to_le32(field1);
2838 trb->field[1] = cpu_to_le32(field2);
2839 trb->field[2] = cpu_to_le32(field3);
2840 trb->field[3] = cpu_to_le32(field4);
Andiry Xu3b72fca2012-03-05 17:49:32 +08002841 inc_enq(xhci, ring, more_trbs_coming);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002842}
2843
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002844/*
2845 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2846 * FIXME allocate segments if the ring is full.
2847 */
2848static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002849 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002850{
Andiry Xu8dfec612012-03-05 17:49:37 +08002851 unsigned int num_trbs_needed;
2852
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002853 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002854 switch (ep_state) {
2855 case EP_STATE_DISABLED:
2856 /*
2857 * USB core changed config/interfaces without notifying us,
2858 * or hardware is reporting the wrong state.
2859 */
2860 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2861 return -ENOENT;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002862 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002863 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002864 /* FIXME event handling code for error needs to clear it */
2865 /* XXX not sure if this should be -ENOENT or not */
2866 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002867 case EP_STATE_HALTED:
2868 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002869 case EP_STATE_STOPPED:
2870 case EP_STATE_RUNNING:
2871 break;
2872 default:
2873 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2874 /*
2875 * FIXME issue Configure Endpoint command to try to get the HC
2876 * back into a known state.
2877 */
2878 return -EINVAL;
2879 }
Andiry Xu8dfec612012-03-05 17:49:37 +08002880
2881 while (1) {
2882 if (room_on_ring(xhci, ep_ring, num_trbs))
2883 break;
2884
2885 if (ep_ring == xhci->cmd_ring) {
2886 xhci_err(xhci, "Do not support expand command ring\n");
2887 return -ENOMEM;
2888 }
2889
Andiry Xu8dfec612012-03-05 17:49:37 +08002890 xhci_dbg(xhci, "ERROR no room on ep ring, "
2891 "try ring expansion\n");
2892 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2893 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2894 mem_flags)) {
2895 xhci_err(xhci, "Ring expansion failed\n");
2896 return -ENOMEM;
2897 }
2898 };
John Youn6c12db92010-05-10 15:33:00 -07002899
2900 if (enqueue_is_link_trb(ep_ring)) {
2901 struct xhci_ring *ring = ep_ring;
2902 union xhci_trb *next;
John Youn6c12db92010-05-10 15:33:00 -07002903
John Youn6c12db92010-05-10 15:33:00 -07002904 next = ring->enqueue;
2905
2906 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu7e393a82011-09-23 14:19:54 -07002907 /* If we're not dealing with 0.95 hardware or isoc rings
2908 * on AMD 0.96 host, clear the chain bit.
John Youn6c12db92010-05-10 15:33:00 -07002909 */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002910 if (!xhci_link_trb_quirk(xhci) &&
2911 !(ring->type == TYPE_ISOC &&
2912 (xhci->quirks & XHCI_AMD_0x96_HOST)))
Matt Evans28ccd292011-03-29 13:40:46 +11002913 next->link.control &= cpu_to_le32(~TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002914 else
Matt Evans28ccd292011-03-29 13:40:46 +11002915 next->link.control |= cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002916
2917 wmb();
Matt Evansf5960b62011-06-01 10:22:55 +10002918 next->link.control ^= cpu_to_le32(TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07002919
2920 /* Toggle the cycle bit after the last ring segment. */
2921 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2922 ring->cycle_state = (ring->cycle_state ? 0 : 1);
John Youn6c12db92010-05-10 15:33:00 -07002923 }
2924 ring->enq_seg = ring->enq_seg->next;
2925 ring->enqueue = ring->enq_seg->trbs;
2926 next = ring->enqueue;
2927 }
2928 }
2929
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002930 return 0;
2931}
2932
Sarah Sharp23e3be12009-04-29 19:05:20 -07002933static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002934 struct xhci_virt_device *xdev,
2935 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002936 unsigned int stream_id,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002937 unsigned int num_trbs,
2938 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002939 unsigned int td_index,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002940 gfp_t mem_flags)
2941{
2942 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002943 struct urb_priv *urb_priv;
2944 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002945 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07002946 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002947
2948 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2949 if (!ep_ring) {
2950 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2951 stream_id);
2952 return -EINVAL;
2953 }
2954
2955 ret = prepare_ring(xhci, ep_ring,
Matt Evans28ccd292011-03-29 13:40:46 +11002956 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002957 num_trbs, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002958 if (ret)
2959 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002960
Andiry Xu8e51adc2010-07-22 15:23:31 -07002961 urb_priv = urb->hcpriv;
2962 td = urb_priv->td[td_index];
2963
2964 INIT_LIST_HEAD(&td->td_list);
2965 INIT_LIST_HEAD(&td->cancelled_td_list);
2966
2967 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07002968 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07002969 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002970 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002971 }
2972
Andiry Xu8e51adc2010-07-22 15:23:31 -07002973 td->urb = urb;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002974 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07002975 list_add_tail(&td->td_list, &ep_ring->td_list);
2976 td->start_seg = ep_ring->enq_seg;
2977 td->first_trb = ep_ring->enqueue;
2978
2979 urb_priv->td[td_index] = td;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002980
2981 return 0;
2982}
2983
Sarah Sharp23e3be12009-04-29 19:05:20 -07002984static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002985{
2986 int num_sgs, num_trbs, running_total, temp, i;
2987 struct scatterlist *sg;
2988
2989 sg = NULL;
Clemens Ladischbc677d52011-12-03 23:41:31 +01002990 num_sgs = urb->num_mapped_sgs;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002991 temp = urb->transfer_buffer_length;
2992
Sarah Sharp8a96c052009-04-27 19:59:19 -07002993 num_trbs = 0;
Matthew Wilcox910f8d02010-05-01 12:20:01 -06002994 for_each_sg(urb->sg, sg, num_sgs, i) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002995 unsigned int len = sg_dma_len(sg);
2996
2997 /* Scatter gather list entries may cross 64KB boundaries */
2998 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002999 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08003000 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003001 if (running_total != 0)
3002 num_trbs++;
3003
3004 /* How many more 64KB chunks to transfer, how many more TRBs? */
Paul Zimmermanbcd2fde2011-02-12 14:07:57 -08003005 while (running_total < sg_dma_len(sg) && running_total < temp) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003006 num_trbs++;
3007 running_total += TRB_MAX_BUFF_SIZE;
3008 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07003009 len = min_t(int, len, temp);
3010 temp -= len;
3011 if (temp == 0)
3012 break;
3013 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07003014 return num_trbs;
3015}
3016
Sarah Sharp23e3be12009-04-29 19:05:20 -07003017static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003018{
3019 if (num_trbs != 0)
Paul Zimmermana2490182011-02-12 14:06:44 -08003020 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003021 "TRBs, %d left\n", __func__,
3022 urb->ep->desc.bEndpointAddress, num_trbs);
3023 if (running_total != urb->transfer_buffer_length)
Paul Zimmermana2490182011-02-12 14:06:44 -08003024 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003025 "queued %#x (%d), asked for %#x (%d)\n",
3026 __func__,
3027 urb->ep->desc.bEndpointAddress,
3028 running_total, running_total,
3029 urb->transfer_buffer_length,
3030 urb->transfer_buffer_length);
3031}
3032
Sarah Sharp23e3be12009-04-29 19:05:20 -07003033static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003034 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003035 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003036{
Sarah Sharp8a96c052009-04-27 19:59:19 -07003037 /*
3038 * Pass all the TRBs to the hardware at once and make sure this write
3039 * isn't reordered.
3040 */
3041 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08003042 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11003043 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08003044 else
Matt Evans28ccd292011-03-29 13:40:46 +11003045 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07003046 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003047}
3048
Sarah Sharp624defa2009-09-02 12:14:28 -07003049/*
3050 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3051 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3052 * (comprised of sg list entries) can take several service intervals to
3053 * transmit.
3054 */
3055int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3056 struct urb *urb, int slot_id, unsigned int ep_index)
3057{
3058 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
3059 xhci->devs[slot_id]->out_ctx, ep_index);
3060 int xhci_interval;
3061 int ep_interval;
3062
Matt Evans28ccd292011-03-29 13:40:46 +11003063 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07003064 ep_interval = urb->interval;
3065 /* Convert to microframes */
3066 if (urb->dev->speed == USB_SPEED_LOW ||
3067 urb->dev->speed == USB_SPEED_FULL)
3068 ep_interval *= 8;
3069 /* FIXME change this to a warning and a suggestion to use the new API
3070 * to set the polling interval (once the API is added).
3071 */
3072 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08003073 if (printk_ratelimit())
Sarah Sharp624defa2009-09-02 12:14:28 -07003074 dev_dbg(&urb->dev->dev, "Driver uses different interval"
3075 " (%d microframe%s) than xHCI "
3076 "(%d microframe%s)\n",
3077 ep_interval,
3078 ep_interval == 1 ? "" : "s",
3079 xhci_interval,
3080 xhci_interval == 1 ? "" : "s");
3081 urb->interval = xhci_interval;
3082 /* Convert back to frames for LS/FS devices */
3083 if (urb->dev->speed == USB_SPEED_LOW ||
3084 urb->dev->speed == USB_SPEED_FULL)
3085 urb->interval /= 8;
3086 }
Dan Carpenter3fc82062012-03-28 10:30:26 +03003087 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07003088}
3089
Sarah Sharp04dd9502009-11-11 10:28:30 -08003090/*
3091 * The TD size is the number of bytes remaining in the TD (including this TRB),
3092 * right shifted by 10.
3093 * It must fit in bits 21:17, so it can't be bigger than 31.
3094 */
3095static u32 xhci_td_remainder(unsigned int remainder)
3096{
3097 u32 max = (1 << (21 - 17 + 1)) - 1;
3098
3099 if ((remainder >> 10) >= max)
3100 return max << 17;
3101 else
3102 return (remainder >> 10) << 17;
3103}
3104
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003105/*
Sarah Sharpceb58b92012-10-25 15:56:40 -07003106 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3107 * packets remaining in the TD (*not* including this TRB).
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003108 *
3109 * Total TD packet count = total_packet_count =
Sarah Sharpceb58b92012-10-25 15:56:40 -07003110 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003111 *
3112 * Packets transferred up to and including this TRB = packets_transferred =
3113 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3114 *
3115 * TD size = total_packet_count - packets_transferred
3116 *
3117 * It must fit in bits 21:17, so it can't be bigger than 31.
Sarah Sharpceb58b92012-10-25 15:56:40 -07003118 * The last TRB in a TD must have the TD size set to zero.
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003119 */
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003120static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
Sarah Sharpceb58b92012-10-25 15:56:40 -07003121 unsigned int total_packet_count, struct urb *urb,
3122 unsigned int num_trbs_left)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003123{
3124 int packets_transferred;
3125
Sarah Sharp48df4a62011-08-12 10:23:01 -07003126 /* One TRB with a zero-length data packet. */
Sarah Sharpceb58b92012-10-25 15:56:40 -07003127 if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0))
Sarah Sharp48df4a62011-08-12 10:23:01 -07003128 return 0;
3129
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003130 /* All the TRB queueing functions don't count the current TRB in
3131 * running_total.
3132 */
3133 packets_transferred = (running_total + trb_buff_len) /
Sarah Sharpd018dbb2013-01-11 13:36:35 -08003134 GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003135
Sarah Sharpceb58b92012-10-25 15:56:40 -07003136 if ((total_packet_count - packets_transferred) > 31)
3137 return 31 << 17;
3138 return (total_packet_count - packets_transferred) << 17;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003139}
3140
Sarah Sharp23e3be12009-04-29 19:05:20 -07003141static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharp8a96c052009-04-27 19:59:19 -07003142 struct urb *urb, int slot_id, unsigned int ep_index)
3143{
3144 struct xhci_ring *ep_ring;
3145 unsigned int num_trbs;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003146 struct urb_priv *urb_priv;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003147 struct xhci_td *td;
3148 struct scatterlist *sg;
3149 int num_sgs;
3150 int trb_buff_len, this_sg_len, running_total;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003151 unsigned int total_packet_count;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003152 bool first_trb;
3153 u64 addr;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003154 bool more_trbs_coming;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003155
3156 struct xhci_generic_trb *start_trb;
3157 int start_cycle;
3158
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003159 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3160 if (!ep_ring)
3161 return -EINVAL;
3162
Sarah Sharp8a96c052009-04-27 19:59:19 -07003163 num_trbs = count_sg_trbs_needed(xhci, urb);
Clemens Ladischbc677d52011-12-03 23:41:31 +01003164 num_sgs = urb->num_mapped_sgs;
Sarah Sharpceb58b92012-10-25 15:56:40 -07003165 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003166 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003167
Sarah Sharp23e3be12009-04-29 19:05:20 -07003168 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003169 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003170 num_trbs, urb, 0, mem_flags);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003171 if (trb_buff_len < 0)
3172 return trb_buff_len;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003173
3174 urb_priv = urb->hcpriv;
3175 td = urb_priv->td[0];
3176
Sarah Sharp8a96c052009-04-27 19:59:19 -07003177 /*
3178 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3179 * until we've finished creating all the other TRBs. The ring's cycle
3180 * state may change as we enqueue the other TRBs, so save it too.
3181 */
3182 start_trb = &ep_ring->enqueue->generic;
3183 start_cycle = ep_ring->cycle_state;
3184
3185 running_total = 0;
3186 /*
3187 * How much data is in the first TRB?
3188 *
3189 * There are three forces at work for TRB buffer pointers and lengths:
3190 * 1. We don't want to walk off the end of this sg-list entry buffer.
3191 * 2. The transfer length that the driver requested may be smaller than
3192 * the amount of memory allocated for this scatter-gather list.
3193 * 3. TRBs buffers can't cross 64KB boundaries.
3194 */
Matthew Wilcox910f8d02010-05-01 12:20:01 -06003195 sg = urb->sg;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003196 addr = (u64) sg_dma_address(sg);
3197 this_sg_len = sg_dma_len(sg);
Paul Zimmermana2490182011-02-12 14:06:44 -08003198 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003199 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3200 if (trb_buff_len > urb->transfer_buffer_length)
3201 trb_buff_len = urb->transfer_buffer_length;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003202
3203 first_trb = true;
3204 /* Queue the first TRB, even if it's zero-length */
3205 do {
3206 u32 field = 0;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003207 u32 length_field = 0;
Sarah Sharp04dd9502009-11-11 10:28:30 -08003208 u32 remainder = 0;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003209
3210 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003211 if (first_trb) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003212 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003213 if (start_cycle == 0)
3214 field |= 0x1;
3215 } else
Sarah Sharp8a96c052009-04-27 19:59:19 -07003216 field |= ep_ring->cycle_state;
3217
3218 /* Chain all the TRBs together; clear the chain bit in the last
3219 * TRB to indicate it's the last TRB in the chain.
3220 */
3221 if (num_trbs > 1) {
3222 field |= TRB_CHAIN;
3223 } else {
3224 /* FIXME - add check for ZERO_PACKET flag before this */
3225 td->last_trb = ep_ring->enqueue;
3226 field |= TRB_IOC;
3227 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003228
3229 /* Only set interrupt on short packet for IN endpoints */
3230 if (usb_urb_dir_in(urb))
3231 field |= TRB_ISP;
3232
Sarah Sharp8a96c052009-04-27 19:59:19 -07003233 if (TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003234 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003235 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
3236 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
3237 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
3238 (unsigned int) addr + trb_buff_len);
3239 }
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003240
3241 /* Set the TRB length, TD size, and interrupter fields. */
3242 if (xhci->hci_version < 0x100) {
3243 remainder = xhci_td_remainder(
3244 urb->transfer_buffer_length -
3245 running_total);
3246 } else {
3247 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharpceb58b92012-10-25 15:56:40 -07003248 trb_buff_len, total_packet_count, urb,
3249 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003250 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003251 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003252 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003253 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003254
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003255 if (num_trbs > 1)
3256 more_trbs_coming = true;
3257 else
3258 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003259 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003260 lower_32_bits(addr),
3261 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003262 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003263 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003264 --num_trbs;
3265 running_total += trb_buff_len;
3266
3267 /* Calculate length for next transfer --
3268 * Are we done queueing all the TRBs for this sg entry?
3269 */
3270 this_sg_len -= trb_buff_len;
3271 if (this_sg_len == 0) {
3272 --num_sgs;
3273 if (num_sgs == 0)
3274 break;
3275 sg = sg_next(sg);
3276 addr = (u64) sg_dma_address(sg);
3277 this_sg_len = sg_dma_len(sg);
3278 } else {
3279 addr += trb_buff_len;
3280 }
3281
3282 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003283 (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003284 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3285 if (running_total + trb_buff_len > urb->transfer_buffer_length)
3286 trb_buff_len =
3287 urb->transfer_buffer_length - running_total;
3288 } while (running_total < urb->transfer_buffer_length);
3289
3290 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003291 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003292 start_cycle, start_trb);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003293 return 0;
3294}
3295
Sarah Sharpb10de142009-04-27 19:58:50 -07003296/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003297int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07003298 struct urb *urb, int slot_id, unsigned int ep_index)
3299{
3300 struct xhci_ring *ep_ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003301 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07003302 struct xhci_td *td;
3303 int num_trbs;
3304 struct xhci_generic_trb *start_trb;
3305 bool first_trb;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003306 bool more_trbs_coming;
Sarah Sharpb10de142009-04-27 19:58:50 -07003307 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003308 u32 field, length_field;
Sarah Sharpb10de142009-04-27 19:58:50 -07003309
3310 int running_total, trb_buff_len, ret;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003311 unsigned int total_packet_count;
Sarah Sharpb10de142009-04-27 19:58:50 -07003312 u64 addr;
3313
Alan Sternff9c8952010-04-02 13:27:28 -04003314 if (urb->num_sgs)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003315 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
3316
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003317 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3318 if (!ep_ring)
3319 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07003320
3321 num_trbs = 0;
3322 /* How much data is (potentially) left before the 64KB boundary? */
3323 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003324 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08003325 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharpb10de142009-04-27 19:58:50 -07003326
3327 /* If there's some data on this 64KB chunk, or we have to send a
3328 * zero-length transfer, we need at least one TRB
3329 */
3330 if (running_total != 0 || urb->transfer_buffer_length == 0)
3331 num_trbs++;
3332 /* How many more 64KB chunks to transfer, how many more TRBs? */
3333 while (running_total < urb->transfer_buffer_length) {
3334 num_trbs++;
3335 running_total += TRB_MAX_BUFF_SIZE;
3336 }
3337 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
3338
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003339 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3340 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003341 num_trbs, urb, 0, mem_flags);
Sarah Sharpb10de142009-04-27 19:58:50 -07003342 if (ret < 0)
3343 return ret;
3344
Andiry Xu8e51adc2010-07-22 15:23:31 -07003345 urb_priv = urb->hcpriv;
3346 td = urb_priv->td[0];
3347
Sarah Sharpb10de142009-04-27 19:58:50 -07003348 /*
3349 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3350 * until we've finished creating all the other TRBs. The ring's cycle
3351 * state may change as we enqueue the other TRBs, so save it too.
3352 */
3353 start_trb = &ep_ring->enqueue->generic;
3354 start_cycle = ep_ring->cycle_state;
3355
3356 running_total = 0;
Sarah Sharpceb58b92012-10-25 15:56:40 -07003357 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003358 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharpb10de142009-04-27 19:58:50 -07003359 /* How much data is in the first TRB? */
3360 addr = (u64) urb->transfer_dma;
3361 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003362 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3363 if (trb_buff_len > urb->transfer_buffer_length)
Sarah Sharpb10de142009-04-27 19:58:50 -07003364 trb_buff_len = urb->transfer_buffer_length;
3365
3366 first_trb = true;
3367
3368 /* Queue the first TRB, even if it's zero-length */
3369 do {
Sarah Sharp04dd9502009-11-11 10:28:30 -08003370 u32 remainder = 0;
Sarah Sharpb10de142009-04-27 19:58:50 -07003371 field = 0;
3372
3373 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003374 if (first_trb) {
Sarah Sharpb10de142009-04-27 19:58:50 -07003375 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003376 if (start_cycle == 0)
3377 field |= 0x1;
3378 } else
Sarah Sharpb10de142009-04-27 19:58:50 -07003379 field |= ep_ring->cycle_state;
3380
3381 /* Chain all the TRBs together; clear the chain bit in the last
3382 * TRB to indicate it's the last TRB in the chain.
3383 */
3384 if (num_trbs > 1) {
3385 field |= TRB_CHAIN;
3386 } else {
3387 /* FIXME - add check for ZERO_PACKET flag before this */
3388 td->last_trb = ep_ring->enqueue;
3389 field |= TRB_IOC;
3390 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003391
3392 /* Only set interrupt on short packet for IN endpoints */
3393 if (usb_urb_dir_in(urb))
3394 field |= TRB_ISP;
3395
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003396 /* Set the TRB length, TD size, and interrupter fields. */
3397 if (xhci->hci_version < 0x100) {
3398 remainder = xhci_td_remainder(
3399 urb->transfer_buffer_length -
3400 running_total);
3401 } else {
3402 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharpceb58b92012-10-25 15:56:40 -07003403 trb_buff_len, total_packet_count, urb,
3404 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003405 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003406 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003407 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003408 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003409
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003410 if (num_trbs > 1)
3411 more_trbs_coming = true;
3412 else
3413 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003414 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003415 lower_32_bits(addr),
3416 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003417 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003418 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharpb10de142009-04-27 19:58:50 -07003419 --num_trbs;
3420 running_total += trb_buff_len;
3421
3422 /* Calculate length for next transfer */
3423 addr += trb_buff_len;
3424 trb_buff_len = urb->transfer_buffer_length - running_total;
3425 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3426 trb_buff_len = TRB_MAX_BUFF_SIZE;
3427 } while (running_total < urb->transfer_buffer_length);
3428
Sarah Sharp8a96c052009-04-27 19:59:19 -07003429 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003430 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003431 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07003432 return 0;
3433}
3434
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003435/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003436int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003437 struct urb *urb, int slot_id, unsigned int ep_index)
3438{
3439 struct xhci_ring *ep_ring;
3440 int num_trbs;
3441 int ret;
3442 struct usb_ctrlrequest *setup;
3443 struct xhci_generic_trb *start_trb;
3444 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003445 u32 field, length_field;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003446 struct urb_priv *urb_priv;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003447 struct xhci_td *td;
3448
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003449 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3450 if (!ep_ring)
3451 return -EINVAL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003452
3453 /*
3454 * Need to copy setup packet into setup TRB, so we can't use the setup
3455 * DMA address.
3456 */
3457 if (!urb->setup_packet)
3458 return -EINVAL;
3459
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003460 /* 1 TRB for setup, 1 for status */
3461 num_trbs = 2;
3462 /*
3463 * Don't need to check if we need additional event data and normal TRBs,
3464 * since data in control transfers will never get bigger than 16MB
3465 * XXX: can we get a buffer that crosses 64KB boundaries?
3466 */
3467 if (urb->transfer_buffer_length > 0)
3468 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003469 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3470 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003471 num_trbs, urb, 0, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003472 if (ret < 0)
3473 return ret;
3474
Andiry Xu8e51adc2010-07-22 15:23:31 -07003475 urb_priv = urb->hcpriv;
3476 td = urb_priv->td[0];
3477
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003478 /*
3479 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3480 * until we've finished creating all the other TRBs. The ring's cycle
3481 * state may change as we enqueue the other TRBs, so save it too.
3482 */
3483 start_trb = &ep_ring->enqueue->generic;
3484 start_cycle = ep_ring->cycle_state;
3485
3486 /* Queue setup TRB - see section 6.4.1.2.1 */
3487 /* FIXME better way to translate setup_packet into two u32 fields? */
3488 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003489 field = 0;
3490 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3491 if (start_cycle == 0)
3492 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003493
3494 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3495 if (xhci->hci_version == 0x100) {
3496 if (urb->transfer_buffer_length > 0) {
3497 if (setup->bRequestType & USB_DIR_IN)
3498 field |= TRB_TX_TYPE(TRB_DATA_IN);
3499 else
3500 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3501 }
3502 }
3503
Andiry Xu3b72fca2012-03-05 17:49:32 +08003504 queue_trb(xhci, ep_ring, true,
Matt Evans28ccd292011-03-29 13:40:46 +11003505 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3506 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3507 TRB_LEN(8) | TRB_INTR_TARGET(0),
3508 /* Immediate data in pointer */
3509 field);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003510
3511 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003512 /* Only set interrupt on short packet for IN endpoints */
3513 if (usb_urb_dir_in(urb))
3514 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3515 else
3516 field = TRB_TYPE(TRB_DATA);
3517
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003518 length_field = TRB_LEN(urb->transfer_buffer_length) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003519 xhci_td_remainder(urb->transfer_buffer_length) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003520 TRB_INTR_TARGET(0);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003521 if (urb->transfer_buffer_length > 0) {
3522 if (setup->bRequestType & USB_DIR_IN)
3523 field |= TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003524 queue_trb(xhci, ep_ring, true,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003525 lower_32_bits(urb->transfer_dma),
3526 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003527 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003528 field | ep_ring->cycle_state);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003529 }
3530
3531 /* Save the DMA address of the last TRB in the TD */
3532 td->last_trb = ep_ring->enqueue;
3533
3534 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3535 /* If the device sent data, the status stage is an OUT transfer */
3536 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3537 field = 0;
3538 else
3539 field = TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003540 queue_trb(xhci, ep_ring, false,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003541 0,
3542 0,
3543 TRB_INTR_TARGET(0),
3544 /* Event on completion */
3545 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3546
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003547 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003548 start_cycle, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003549 return 0;
3550}
3551
Andiry Xu04e51902010-07-22 15:23:39 -07003552static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3553 struct urb *urb, int i)
3554{
3555 int num_trbs = 0;
Sarah Sharp48df4a62011-08-12 10:23:01 -07003556 u64 addr, td_len;
Andiry Xu04e51902010-07-22 15:23:39 -07003557
3558 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3559 td_len = urb->iso_frame_desc[i].length;
3560
Sarah Sharp48df4a62011-08-12 10:23:01 -07003561 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3562 TRB_MAX_BUFF_SIZE);
3563 if (num_trbs == 0)
Andiry Xu04e51902010-07-22 15:23:39 -07003564 num_trbs++;
3565
Andiry Xu04e51902010-07-22 15:23:39 -07003566 return num_trbs;
3567}
3568
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003569/*
3570 * The transfer burst count field of the isochronous TRB defines the number of
3571 * bursts that are required to move all packets in this TD. Only SuperSpeed
3572 * devices can burst up to bMaxBurst number of packets per service interval.
3573 * This field is zero based, meaning a value of zero in the field means one
3574 * burst. Basically, for everything but SuperSpeed devices, this field will be
3575 * zero. Only xHCI 1.0 host controllers support this field.
3576 */
3577static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3578 struct usb_device *udev,
3579 struct urb *urb, unsigned int total_packet_count)
3580{
3581 unsigned int max_burst;
3582
3583 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3584 return 0;
3585
3586 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3587 return roundup(total_packet_count, max_burst + 1) - 1;
3588}
3589
Sarah Sharpb61d3782011-04-19 17:43:33 -07003590/*
3591 * Returns the number of packets in the last "burst" of packets. This field is
3592 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3593 * the last burst packet count is equal to the total number of packets in the
3594 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3595 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3596 * contain 1 to (bMaxBurst + 1) packets.
3597 */
3598static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3599 struct usb_device *udev,
3600 struct urb *urb, unsigned int total_packet_count)
3601{
3602 unsigned int max_burst;
3603 unsigned int residue;
3604
3605 if (xhci->hci_version < 0x100)
3606 return 0;
3607
3608 switch (udev->speed) {
3609 case USB_SPEED_SUPER:
3610 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3611 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3612 residue = total_packet_count % (max_burst + 1);
3613 /* If residue is zero, the last burst contains (max_burst + 1)
3614 * number of packets, but the TLBPC field is zero-based.
3615 */
3616 if (residue == 0)
3617 return max_burst;
3618 return residue - 1;
3619 default:
3620 if (total_packet_count == 0)
3621 return 0;
3622 return total_packet_count - 1;
3623 }
3624}
3625
Andiry Xu04e51902010-07-22 15:23:39 -07003626/* This is for isoc transfer */
3627static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3628 struct urb *urb, int slot_id, unsigned int ep_index)
3629{
3630 struct xhci_ring *ep_ring;
3631 struct urb_priv *urb_priv;
3632 struct xhci_td *td;
3633 int num_tds, trbs_per_td;
3634 struct xhci_generic_trb *start_trb;
3635 bool first_trb;
3636 int start_cycle;
3637 u32 field, length_field;
3638 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3639 u64 start_addr, addr;
3640 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003641 bool more_trbs_coming;
Andiry Xu04e51902010-07-22 15:23:39 -07003642
3643 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3644
3645 num_tds = urb->number_of_packets;
3646 if (num_tds < 1) {
3647 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3648 return -EINVAL;
3649 }
3650
Andiry Xu04e51902010-07-22 15:23:39 -07003651 start_addr = (u64) urb->transfer_dma;
3652 start_trb = &ep_ring->enqueue->generic;
3653 start_cycle = ep_ring->cycle_state;
3654
Sarah Sharp522989a2011-07-29 12:44:32 -07003655 urb_priv = urb->hcpriv;
Andiry Xu04e51902010-07-22 15:23:39 -07003656 /* Queue the first TRB, even if it's zero-length */
3657 for (i = 0; i < num_tds; i++) {
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003658 unsigned int total_packet_count;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003659 unsigned int burst_count;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003660 unsigned int residue;
Andiry Xu04e51902010-07-22 15:23:39 -07003661
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003662 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003663 running_total = 0;
3664 addr = start_addr + urb->iso_frame_desc[i].offset;
3665 td_len = urb->iso_frame_desc[i].length;
3666 td_remain_len = td_len;
Sarah Sharpceb58b92012-10-25 15:56:40 -07003667 total_packet_count = DIV_ROUND_UP(td_len,
Sarah Sharpd018dbb2013-01-11 13:36:35 -08003668 GET_MAX_PACKET(
3669 usb_endpoint_maxp(&urb->ep->desc)));
Sarah Sharp48df4a62011-08-12 10:23:01 -07003670 /* A zero-length transfer still involves at least one packet. */
3671 if (total_packet_count == 0)
3672 total_packet_count++;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003673 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3674 total_packet_count);
Sarah Sharpb61d3782011-04-19 17:43:33 -07003675 residue = xhci_get_last_burst_packet_count(xhci,
3676 urb->dev, urb, total_packet_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003677
3678 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3679
3680 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003681 urb->stream_id, trbs_per_td, urb, i, mem_flags);
Sarah Sharp522989a2011-07-29 12:44:32 -07003682 if (ret < 0) {
3683 if (i == 0)
3684 return ret;
3685 goto cleanup;
3686 }
Andiry Xu04e51902010-07-22 15:23:39 -07003687
Andiry Xu04e51902010-07-22 15:23:39 -07003688 td = urb_priv->td[i];
Andiry Xu04e51902010-07-22 15:23:39 -07003689 for (j = 0; j < trbs_per_td; j++) {
3690 u32 remainder = 0;
Sarah Sharp1757e242013-01-11 11:19:07 -08003691 field = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07003692
3693 if (first_trb) {
Sarah Sharp1757e242013-01-11 11:19:07 -08003694 field = TRB_TBC(burst_count) |
3695 TRB_TLBPC(residue);
Andiry Xu04e51902010-07-22 15:23:39 -07003696 /* Queue the isoc TRB */
3697 field |= TRB_TYPE(TRB_ISOC);
3698 /* Assume URB_ISO_ASAP is set */
3699 field |= TRB_SIA;
Andiry Xu50f7b522010-12-20 15:09:34 +08003700 if (i == 0) {
3701 if (start_cycle == 0)
3702 field |= 0x1;
3703 } else
Andiry Xu04e51902010-07-22 15:23:39 -07003704 field |= ep_ring->cycle_state;
3705 first_trb = false;
3706 } else {
3707 /* Queue other normal TRBs */
3708 field |= TRB_TYPE(TRB_NORMAL);
3709 field |= ep_ring->cycle_state;
3710 }
3711
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003712 /* Only set interrupt on short packet for IN EPs */
3713 if (usb_urb_dir_in(urb))
3714 field |= TRB_ISP;
3715
Andiry Xu04e51902010-07-22 15:23:39 -07003716 /* Chain all the TRBs together; clear the chain bit in
3717 * the last TRB to indicate it's the last TRB in the
3718 * chain.
3719 */
3720 if (j < trbs_per_td - 1) {
3721 field |= TRB_CHAIN;
Andiry Xu47cbf692010-12-20 14:49:48 +08003722 more_trbs_coming = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003723 } else {
3724 td->last_trb = ep_ring->enqueue;
3725 field |= TRB_IOC;
Sarah Sharp59b91d22012-09-19 16:27:26 -07003726 if (xhci->hci_version == 0x100 &&
3727 !(xhci->quirks &
3728 XHCI_AVOID_BEI)) {
Andiry Xuad106f22011-05-05 18:14:02 +08003729 /* Set BEI bit except for the last td */
3730 if (i < num_tds - 1)
3731 field |= TRB_BEI;
3732 }
Andiry Xu47cbf692010-12-20 14:49:48 +08003733 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003734 }
3735
3736 /* Calculate TRB length */
3737 trb_buff_len = TRB_MAX_BUFF_SIZE -
3738 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3739 if (trb_buff_len > td_remain_len)
3740 trb_buff_len = td_remain_len;
3741
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003742 /* Set the TRB length, TD size, & interrupter fields. */
3743 if (xhci->hci_version < 0x100) {
3744 remainder = xhci_td_remainder(
3745 td_len - running_total);
3746 } else {
3747 remainder = xhci_v1_0_td_remainder(
3748 running_total, trb_buff_len,
Sarah Sharpceb58b92012-10-25 15:56:40 -07003749 total_packet_count, urb,
3750 (trbs_per_td - j - 1));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003751 }
Andiry Xu04e51902010-07-22 15:23:39 -07003752 length_field = TRB_LEN(trb_buff_len) |
3753 remainder |
3754 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003755
Andiry Xu3b72fca2012-03-05 17:49:32 +08003756 queue_trb(xhci, ep_ring, more_trbs_coming,
Andiry Xu04e51902010-07-22 15:23:39 -07003757 lower_32_bits(addr),
3758 upper_32_bits(addr),
3759 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003760 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003761 running_total += trb_buff_len;
3762
3763 addr += trb_buff_len;
3764 td_remain_len -= trb_buff_len;
3765 }
3766
3767 /* Check TD length */
3768 if (running_total != td_len) {
3769 xhci_err(xhci, "ISOC TD length unmatch\n");
Andiry Xucf840552012-01-18 17:47:12 +08003770 ret = -EINVAL;
3771 goto cleanup;
Andiry Xu04e51902010-07-22 15:23:39 -07003772 }
3773 }
3774
Andiry Xuc41136b2011-03-22 17:08:14 +08003775 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3776 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3777 usb_amd_quirk_pll_disable();
3778 }
3779 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3780
Andiry Xue1eab2e2011-01-04 16:30:39 -08003781 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3782 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003783 return 0;
Sarah Sharp522989a2011-07-29 12:44:32 -07003784cleanup:
3785 /* Clean up a partially enqueued isoc transfer. */
3786
3787 for (i--; i >= 0; i--)
Sarah Sharp585df1d2011-08-02 15:43:40 -07003788 list_del_init(&urb_priv->td[i]->td_list);
Sarah Sharp522989a2011-07-29 12:44:32 -07003789
3790 /* Use the first TD as a temporary variable to turn the TDs we've queued
3791 * into No-ops with a software-owned cycle bit. That way the hardware
3792 * won't accidentally start executing bogus TDs when we partially
3793 * overwrite them. td->first_trb and td->start_seg are already set.
3794 */
3795 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3796 /* Every TRB except the first & last will have its cycle bit flipped. */
3797 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3798
3799 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3800 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3801 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3802 ep_ring->cycle_state = start_cycle;
Andiry Xub008df62012-03-05 17:49:34 +08003803 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
Sarah Sharp522989a2011-07-29 12:44:32 -07003804 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3805 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003806}
3807
3808/*
3809 * Check transfer ring to guarantee there is enough room for the urb.
3810 * Update ISO URB start_frame and interval.
3811 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3812 * update the urb->start_frame by now.
3813 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3814 */
3815int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3816 struct urb *urb, int slot_id, unsigned int ep_index)
3817{
3818 struct xhci_virt_device *xdev;
3819 struct xhci_ring *ep_ring;
3820 struct xhci_ep_ctx *ep_ctx;
3821 int start_frame;
3822 int xhci_interval;
3823 int ep_interval;
3824 int num_tds, num_trbs, i;
3825 int ret;
3826
3827 xdev = xhci->devs[slot_id];
3828 ep_ring = xdev->eps[ep_index].ring;
3829 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3830
3831 num_trbs = 0;
3832 num_tds = urb->number_of_packets;
3833 for (i = 0; i < num_tds; i++)
3834 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3835
3836 /* Check the ring to guarantee there is enough room for the whole urb.
3837 * Do not insert any td of the urb to the ring if the check failed.
3838 */
Matt Evans28ccd292011-03-29 13:40:46 +11003839 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003840 num_trbs, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07003841 if (ret)
3842 return ret;
3843
3844 start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
3845 start_frame &= 0x3fff;
3846
3847 urb->start_frame = start_frame;
3848 if (urb->dev->speed == USB_SPEED_LOW ||
3849 urb->dev->speed == USB_SPEED_FULL)
3850 urb->start_frame >>= 3;
3851
Matt Evans28ccd292011-03-29 13:40:46 +11003852 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Andiry Xu04e51902010-07-22 15:23:39 -07003853 ep_interval = urb->interval;
3854 /* Convert to microframes */
3855 if (urb->dev->speed == USB_SPEED_LOW ||
3856 urb->dev->speed == USB_SPEED_FULL)
3857 ep_interval *= 8;
3858 /* FIXME change this to a warning and a suggestion to use the new API
3859 * to set the polling interval (once the API is added).
3860 */
3861 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08003862 if (printk_ratelimit())
Andiry Xu04e51902010-07-22 15:23:39 -07003863 dev_dbg(&urb->dev->dev, "Driver uses different interval"
3864 " (%d microframe%s) than xHCI "
3865 "(%d microframe%s)\n",
3866 ep_interval,
3867 ep_interval == 1 ? "" : "s",
3868 xhci_interval,
3869 xhci_interval == 1 ? "" : "s");
3870 urb->interval = xhci_interval;
3871 /* Convert back to frames for LS/FS devices */
3872 if (urb->dev->speed == USB_SPEED_LOW ||
3873 urb->dev->speed == USB_SPEED_FULL)
3874 urb->interval /= 8;
3875 }
Andiry Xub008df62012-03-05 17:49:34 +08003876 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3877
Dan Carpenter3fc82062012-03-28 10:30:26 +03003878 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003879}
3880
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003881/**** Command Ring Operations ****/
3882
Sarah Sharp913a8a32009-09-04 10:53:13 -07003883/* Generic function for queueing a command TRB on the command ring.
3884 * Check to make sure there's room on the command ring for one command TRB.
3885 * Also check that there's room reserved for commands that must not fail.
3886 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3887 * then only check for the number of reserved spots.
3888 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3889 * because the command event handler may want to resubmit a failed command.
3890 */
3891static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3892 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003893{
Sarah Sharp913a8a32009-09-04 10:53:13 -07003894 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003895 int ret;
3896
Sarah Sharp913a8a32009-09-04 10:53:13 -07003897 if (!command_must_succeed)
3898 reserved_trbs++;
3899
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003900 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003901 reserved_trbs, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003902 if (ret < 0) {
3903 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07003904 if (command_must_succeed)
3905 xhci_err(xhci, "ERR: Reserved TRB counting for "
3906 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003907 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003908 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08003909 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3910 field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003911 return 0;
3912}
3913
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003914/* Queue a slot enable or disable request on the command ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003915int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003916{
3917 return queue_command(xhci, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003918 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003919}
3920
3921/* Queue an address device command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003922int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3923 u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003924{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003925 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3926 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003927 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
3928 false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003929}
Sarah Sharpf94e01862009-04-27 19:58:38 -07003930
Sarah Sharp02386342010-05-24 13:25:28 -07003931int xhci_queue_vendor_command(struct xhci_hcd *xhci,
3932 u32 field1, u32 field2, u32 field3, u32 field4)
3933{
3934 return queue_command(xhci, field1, field2, field3, field4, false);
3935}
3936
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003937/* Queue a reset device command TRB */
3938int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
3939{
3940 return queue_command(xhci, 0, 0, 0,
3941 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3942 false);
3943}
3944
Sarah Sharpf94e01862009-04-27 19:58:38 -07003945/* Queue a configure endpoint command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003946int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003947 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07003948{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003949 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3950 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003951 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3952 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07003953}
Sarah Sharpae636742009-04-29 19:02:31 -07003954
Sarah Sharpf2217e82009-08-07 14:04:43 -07003955/* Queue an evaluate context command TRB */
3956int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3957 u32 slot_id)
3958{
3959 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3960 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003961 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
3962 false);
Sarah Sharpf2217e82009-08-07 14:04:43 -07003963}
3964
Andiry Xube88fe42010-10-14 07:22:57 -07003965/*
3966 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3967 * activity on an endpoint that is about to be suspended.
3968 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003969int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -07003970 unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07003971{
3972 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3973 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3974 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07003975 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07003976
3977 return queue_command(xhci, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07003978 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003979}
3980
3981/* Set Transfer Ring Dequeue Pointer command.
3982 * This should not be used for endpoints that have streams enabled.
3983 */
3984static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003985 unsigned int ep_index, unsigned int stream_id,
3986 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -07003987 union xhci_trb *deq_ptr, u32 cycle_state)
3988{
3989 dma_addr_t addr;
3990 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3991 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003992 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Sarah Sharpae636742009-04-29 19:02:31 -07003993 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08003994 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07003995
Sarah Sharp23e3be12009-04-29 19:05:20 -07003996 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003997 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07003998 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07003999 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
4000 deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07004001 return 0;
4002 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08004003 ep = &xhci->devs[slot_id]->eps[ep_index];
4004 if ((ep->ep_state & SET_DEQ_PENDING)) {
4005 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4006 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
4007 return 0;
4008 }
4009 ep->queued_deq_seg = deq_seg;
4010 ep->queued_deq_ptr = deq_ptr;
Sarah Sharp8e595a52009-07-27 12:03:31 -07004011 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07004012 upper_32_bits(addr), trb_stream_id,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004013 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpae636742009-04-29 19:02:31 -07004014}
Sarah Sharpa1587d92009-07-27 12:03:15 -07004015
4016int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
4017 unsigned int ep_index)
4018{
4019 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4020 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4021 u32 type = TRB_TYPE(TRB_RESET_EP);
4022
Sarah Sharp913a8a32009-09-04 10:53:13 -07004023 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
4024 false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07004025}