blob: 62acd09cd19f56b3901b2704325bde1dc8841be3 [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
2 * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
3 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/gfp.h>
22#include <linux/bitops.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010023#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020024#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090025#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020026#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010027#include <linux/iommu.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020028#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090029#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010030#include <asm/gart.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020031#include <asm/amd_iommu_types.h>
Joerg Roedelc6da9922008-06-26 21:28:06 +020032#include <asm/amd_iommu.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020033
34#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
35
Joerg Roedel136f78a2008-07-11 17:14:27 +020036#define EXIT_LOOP_COUNT 10000000
37
Joerg Roedelb6c02712008-06-26 21:27:53 +020038static DEFINE_RWLOCK(amd_iommu_devtable_lock);
39
Joerg Roedelbd60b732008-09-11 10:24:48 +020040/* A list of preallocated protection domains */
41static LIST_HEAD(iommu_pd_list);
42static DEFINE_SPINLOCK(iommu_pd_list_lock);
43
Joerg Roedel26961ef2008-12-03 17:00:17 +010044#ifdef CONFIG_IOMMU_API
45static struct iommu_ops amd_iommu_ops;
46#endif
47
Joerg Roedel431b2a22008-07-11 17:14:22 +020048/*
49 * general struct to manage commands send to an IOMMU
50 */
Joerg Roedeld6449532008-07-11 17:14:28 +020051struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +020052 u32 data[4];
53};
54
Joerg Roedelbd0e5212008-06-26 21:27:56 +020055static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
56 struct unity_map_entry *e);
Joerg Roedele275a2a2008-12-10 18:27:25 +010057static struct dma_ops_domain *find_protection_domain(u16 devid);
58
Joerg Roedelbd0e5212008-06-26 21:27:56 +020059
Joerg Roedel7f265082008-12-12 13:50:21 +010060#ifdef CONFIG_AMD_IOMMU_STATS
61
62/*
63 * Initialization code for statistics collection
64 */
65
Joerg Roedelda49f6d2008-12-12 14:59:58 +010066DECLARE_STATS_COUNTER(compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +010067DECLARE_STATS_COUNTER(cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +010068DECLARE_STATS_COUNTER(cnt_unmap_single);
Joerg Roedeld03f0672008-12-12 15:09:48 +010069DECLARE_STATS_COUNTER(cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +010070DECLARE_STATS_COUNTER(cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +010071DECLARE_STATS_COUNTER(cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +010072DECLARE_STATS_COUNTER(cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +010073DECLARE_STATS_COUNTER(cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +010074DECLARE_STATS_COUNTER(domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +010075DECLARE_STATS_COUNTER(domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +010076DECLARE_STATS_COUNTER(alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +010077DECLARE_STATS_COUNTER(total_map_requests);
Joerg Roedelda49f6d2008-12-12 14:59:58 +010078
Joerg Roedel7f265082008-12-12 13:50:21 +010079static struct dentry *stats_dir;
80static struct dentry *de_isolate;
81static struct dentry *de_fflush;
82
83static void amd_iommu_stats_add(struct __iommu_counter *cnt)
84{
85 if (stats_dir == NULL)
86 return;
87
88 cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
89 &cnt->value);
90}
91
92static void amd_iommu_stats_init(void)
93{
94 stats_dir = debugfs_create_dir("amd-iommu", NULL);
95 if (stats_dir == NULL)
96 return;
97
98 de_isolate = debugfs_create_bool("isolation", 0444, stats_dir,
99 (u32 *)&amd_iommu_isolate);
100
101 de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
102 (u32 *)&amd_iommu_unmap_flush);
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100103
104 amd_iommu_stats_add(&compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +0100105 amd_iommu_stats_add(&cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +0100106 amd_iommu_stats_add(&cnt_unmap_single);
Joerg Roedeld03f0672008-12-12 15:09:48 +0100107 amd_iommu_stats_add(&cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +0100108 amd_iommu_stats_add(&cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +0100109 amd_iommu_stats_add(&cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +0100110 amd_iommu_stats_add(&cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +0100111 amd_iommu_stats_add(&cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100112 amd_iommu_stats_add(&domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +0100113 amd_iommu_stats_add(&domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +0100114 amd_iommu_stats_add(&alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +0100115 amd_iommu_stats_add(&total_map_requests);
Joerg Roedel7f265082008-12-12 13:50:21 +0100116}
117
118#endif
119
Joerg Roedel431b2a22008-07-11 17:14:22 +0200120/* returns !0 if the IOMMU is caching non-present entries in its TLB */
Joerg Roedel4da70b92008-06-26 21:28:01 +0200121static int iommu_has_npcache(struct amd_iommu *iommu)
122{
Joerg Roedelae9b9402008-10-30 17:43:57 +0100123 return iommu->cap & (1UL << IOMMU_CAP_NPCACHE);
Joerg Roedel4da70b92008-06-26 21:28:01 +0200124}
125
Joerg Roedel431b2a22008-07-11 17:14:22 +0200126/****************************************************************************
127 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200128 * Interrupt handling functions
129 *
130 ****************************************************************************/
131
Joerg Roedel90008ee2008-09-09 16:41:05 +0200132static void iommu_print_event(void *__evt)
133{
134 u32 *event = __evt;
135 int type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
136 int devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
137 int domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
138 int flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
139 u64 address = (u64)(((u64)event[3]) << 32) | event[2];
140
141 printk(KERN_ERR "AMD IOMMU: Event logged [");
142
143 switch (type) {
144 case EVENT_TYPE_ILL_DEV:
145 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
146 "address=0x%016llx flags=0x%04x]\n",
147 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
148 address, flags);
149 break;
150 case EVENT_TYPE_IO_FAULT:
151 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
152 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
153 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
154 domid, address, flags);
155 break;
156 case EVENT_TYPE_DEV_TAB_ERR:
157 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
158 "address=0x%016llx flags=0x%04x]\n",
159 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
160 address, flags);
161 break;
162 case EVENT_TYPE_PAGE_TAB_ERR:
163 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
164 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
165 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
166 domid, address, flags);
167 break;
168 case EVENT_TYPE_ILL_CMD:
169 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
170 break;
171 case EVENT_TYPE_CMD_HARD_ERR:
172 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
173 "flags=0x%04x]\n", address, flags);
174 break;
175 case EVENT_TYPE_IOTLB_INV_TO:
176 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
177 "address=0x%016llx]\n",
178 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
179 address);
180 break;
181 case EVENT_TYPE_INV_DEV_REQ:
182 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
183 "address=0x%016llx flags=0x%04x]\n",
184 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
185 address, flags);
186 break;
187 default:
188 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
189 }
190}
191
192static void iommu_poll_events(struct amd_iommu *iommu)
193{
194 u32 head, tail;
195 unsigned long flags;
196
197 spin_lock_irqsave(&iommu->lock, flags);
198
199 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
200 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
201
202 while (head != tail) {
203 iommu_print_event(iommu->evt_buf + head);
204 head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
205 }
206
207 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
208
209 spin_unlock_irqrestore(&iommu->lock, flags);
210}
211
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200212irqreturn_t amd_iommu_int_handler(int irq, void *data)
213{
Joerg Roedel90008ee2008-09-09 16:41:05 +0200214 struct amd_iommu *iommu;
215
216 list_for_each_entry(iommu, &amd_iommu_list, list)
217 iommu_poll_events(iommu);
218
219 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200220}
221
222/****************************************************************************
223 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200224 * IOMMU command queuing functions
225 *
226 ****************************************************************************/
227
228/*
229 * Writes the command to the IOMMUs command buffer and informs the
230 * hardware about the new command. Must be called with iommu->lock held.
231 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200232static int __iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200233{
234 u32 tail, head;
235 u8 *target;
236
237 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Jiri Kosina8a7c5ef2008-08-19 02:13:55 +0200238 target = iommu->cmd_buf + tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200239 memcpy_toio(target, cmd, sizeof(*cmd));
240 tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
241 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
242 if (tail == head)
243 return -ENOMEM;
244 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
245
246 return 0;
247}
248
Joerg Roedel431b2a22008-07-11 17:14:22 +0200249/*
250 * General queuing function for commands. Takes iommu->lock and calls
251 * __iommu_queue_command().
252 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200253static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200254{
255 unsigned long flags;
256 int ret;
257
258 spin_lock_irqsave(&iommu->lock, flags);
259 ret = __iommu_queue_command(iommu, cmd);
Joerg Roedel09ee17e2008-12-03 12:19:27 +0100260 if (!ret)
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100261 iommu->need_sync = true;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200262 spin_unlock_irqrestore(&iommu->lock, flags);
263
264 return ret;
265}
266
Joerg Roedel431b2a22008-07-11 17:14:22 +0200267/*
Joerg Roedel8d201962008-12-02 20:34:41 +0100268 * This function waits until an IOMMU has completed a completion
269 * wait command
Joerg Roedel431b2a22008-07-11 17:14:22 +0200270 */
Joerg Roedel8d201962008-12-02 20:34:41 +0100271static void __iommu_wait_for_completion(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200272{
Joerg Roedel8d201962008-12-02 20:34:41 +0100273 int ready = 0;
Joerg Roedel519c31b2008-08-14 19:55:15 +0200274 unsigned status = 0;
Joerg Roedel8d201962008-12-02 20:34:41 +0100275 unsigned long i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200276
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100277 INC_STATS_COUNTER(compl_wait);
278
Joerg Roedel136f78a2008-07-11 17:14:27 +0200279 while (!ready && (i < EXIT_LOOP_COUNT)) {
280 ++i;
Joerg Roedel519c31b2008-08-14 19:55:15 +0200281 /* wait for the bit to become one */
282 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
283 ready = status & MMIO_STATUS_COM_WAIT_INT_MASK;
Joerg Roedel136f78a2008-07-11 17:14:27 +0200284 }
285
Joerg Roedel519c31b2008-08-14 19:55:15 +0200286 /* set bit back to zero */
287 status &= ~MMIO_STATUS_COM_WAIT_INT_MASK;
288 writel(status, iommu->mmio_base + MMIO_STATUS_OFFSET);
289
Joerg Roedel84df8172008-12-17 16:36:44 +0100290 if (unlikely(i == EXIT_LOOP_COUNT))
291 panic("AMD IOMMU: Completion wait loop failed\n");
Joerg Roedel8d201962008-12-02 20:34:41 +0100292}
293
294/*
295 * This function queues a completion wait command into the command
296 * buffer of an IOMMU
297 */
298static int __iommu_completion_wait(struct amd_iommu *iommu)
299{
300 struct iommu_cmd cmd;
301
302 memset(&cmd, 0, sizeof(cmd));
303 cmd.data[0] = CMD_COMPL_WAIT_INT_MASK;
304 CMD_SET_TYPE(&cmd, CMD_COMPL_WAIT);
305
306 return __iommu_queue_command(iommu, &cmd);
307}
308
309/*
310 * This function is called whenever we need to ensure that the IOMMU has
311 * completed execution of all commands we sent. It sends a
312 * COMPLETION_WAIT command and waits for it to finish. The IOMMU informs
313 * us about that by writing a value to a physical address we pass with
314 * the command.
315 */
316static int iommu_completion_wait(struct amd_iommu *iommu)
317{
318 int ret = 0;
319 unsigned long flags;
320
321 spin_lock_irqsave(&iommu->lock, flags);
322
323 if (!iommu->need_sync)
324 goto out;
325
326 ret = __iommu_completion_wait(iommu);
327
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100328 iommu->need_sync = false;
Joerg Roedel8d201962008-12-02 20:34:41 +0100329
330 if (ret)
331 goto out;
332
333 __iommu_wait_for_completion(iommu);
Joerg Roedel84df8172008-12-17 16:36:44 +0100334
Joerg Roedel7e4f88d2008-09-17 14:19:15 +0200335out:
336 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200337
338 return 0;
339}
340
Joerg Roedel431b2a22008-07-11 17:14:22 +0200341/*
342 * Command send function for invalidating a device table entry
343 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200344static int iommu_queue_inv_dev_entry(struct amd_iommu *iommu, u16 devid)
345{
Joerg Roedeld6449532008-07-11 17:14:28 +0200346 struct iommu_cmd cmd;
Joerg Roedelee2fa742008-09-17 13:47:25 +0200347 int ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200348
349 BUG_ON(iommu == NULL);
350
351 memset(&cmd, 0, sizeof(cmd));
352 CMD_SET_TYPE(&cmd, CMD_INV_DEV_ENTRY);
353 cmd.data[0] = devid;
354
Joerg Roedelee2fa742008-09-17 13:47:25 +0200355 ret = iommu_queue_command(iommu, &cmd);
356
Joerg Roedelee2fa742008-09-17 13:47:25 +0200357 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200358}
359
Joerg Roedel237b6f32008-12-02 20:54:37 +0100360static void __iommu_build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
361 u16 domid, int pde, int s)
362{
363 memset(cmd, 0, sizeof(*cmd));
364 address &= PAGE_MASK;
365 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
366 cmd->data[1] |= domid;
367 cmd->data[2] = lower_32_bits(address);
368 cmd->data[3] = upper_32_bits(address);
369 if (s) /* size bit - we flush more than one 4kb page */
370 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
371 if (pde) /* PDE bit - we wan't flush everything not only the PTEs */
372 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
373}
374
Joerg Roedel431b2a22008-07-11 17:14:22 +0200375/*
376 * Generic command send function for invalidaing TLB entries
377 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200378static int iommu_queue_inv_iommu_pages(struct amd_iommu *iommu,
379 u64 address, u16 domid, int pde, int s)
380{
Joerg Roedeld6449532008-07-11 17:14:28 +0200381 struct iommu_cmd cmd;
Joerg Roedelee2fa742008-09-17 13:47:25 +0200382 int ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200383
Joerg Roedel237b6f32008-12-02 20:54:37 +0100384 __iommu_build_inv_iommu_pages(&cmd, address, domid, pde, s);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200385
Joerg Roedelee2fa742008-09-17 13:47:25 +0200386 ret = iommu_queue_command(iommu, &cmd);
387
Joerg Roedelee2fa742008-09-17 13:47:25 +0200388 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200389}
390
Joerg Roedel431b2a22008-07-11 17:14:22 +0200391/*
392 * TLB invalidation function which is called from the mapping functions.
393 * It invalidates a single PTE if the range to flush is within a single
394 * page. Otherwise it flushes the whole TLB of the IOMMU.
395 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200396static int iommu_flush_pages(struct amd_iommu *iommu, u16 domid,
397 u64 address, size_t size)
398{
Joerg Roedel999ba412008-07-03 19:35:08 +0200399 int s = 0;
Joerg Roedele3c449f2008-10-15 22:02:11 -0700400 unsigned pages = iommu_num_pages(address, size, PAGE_SIZE);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200401
402 address &= PAGE_MASK;
403
Joerg Roedel999ba412008-07-03 19:35:08 +0200404 if (pages > 1) {
405 /*
406 * If we have to flush more than one page, flush all
407 * TLB entries for this domain
408 */
409 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
410 s = 1;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200411 }
412
Joerg Roedel999ba412008-07-03 19:35:08 +0200413 iommu_queue_inv_iommu_pages(iommu, address, domid, 0, s);
414
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200415 return 0;
416}
Joerg Roedelb6c02712008-06-26 21:27:53 +0200417
Joerg Roedel1c655772008-09-04 18:40:05 +0200418/* Flush the whole IO/TLB for a given protection domain */
419static void iommu_flush_tlb(struct amd_iommu *iommu, u16 domid)
420{
421 u64 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
422
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100423 INC_STATS_COUNTER(domain_flush_single);
424
Joerg Roedel1c655772008-09-04 18:40:05 +0200425 iommu_queue_inv_iommu_pages(iommu, address, domid, 0, 1);
426}
427
Joerg Roedel43f49602008-12-02 21:01:12 +0100428/*
429 * This function is used to flush the IO/TLB for a given protection domain
430 * on every IOMMU in the system
431 */
432static void iommu_flush_domain(u16 domid)
433{
434 unsigned long flags;
435 struct amd_iommu *iommu;
436 struct iommu_cmd cmd;
437
Joerg Roedel18811f52008-12-12 15:48:28 +0100438 INC_STATS_COUNTER(domain_flush_all);
439
Joerg Roedel43f49602008-12-02 21:01:12 +0100440 __iommu_build_inv_iommu_pages(&cmd, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
441 domid, 1, 1);
442
443 list_for_each_entry(iommu, &amd_iommu_list, list) {
444 spin_lock_irqsave(&iommu->lock, flags);
445 __iommu_queue_command(iommu, &cmd);
446 __iommu_completion_wait(iommu);
447 __iommu_wait_for_completion(iommu);
448 spin_unlock_irqrestore(&iommu->lock, flags);
449 }
450}
Joerg Roedel43f49602008-12-02 21:01:12 +0100451
Joerg Roedel431b2a22008-07-11 17:14:22 +0200452/****************************************************************************
453 *
454 * The functions below are used the create the page table mappings for
455 * unity mapped regions.
456 *
457 ****************************************************************************/
458
459/*
460 * Generic mapping functions. It maps a physical address into a DMA
461 * address space. It allocates the page table pages if necessary.
462 * In the future it can be extended to a generic mapping function
463 * supporting all features of AMD IOMMU page tables like level skipping
464 * and full 64 bit address spaces.
465 */
Joerg Roedel38e817f2008-12-02 17:27:52 +0100466static int iommu_map_page(struct protection_domain *dom,
467 unsigned long bus_addr,
468 unsigned long phys_addr,
469 int prot)
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200470{
471 u64 __pte, *pte, *page;
472
473 bus_addr = PAGE_ALIGN(bus_addr);
Joerg Roedelbb9d4ff2008-12-04 15:59:48 +0100474 phys_addr = PAGE_ALIGN(phys_addr);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200475
476 /* only support 512GB address spaces for now */
477 if (bus_addr > IOMMU_MAP_SIZE_L3 || !(prot & IOMMU_PROT_MASK))
478 return -EINVAL;
479
480 pte = &dom->pt_root[IOMMU_PTE_L2_INDEX(bus_addr)];
481
482 if (!IOMMU_PTE_PRESENT(*pte)) {
483 page = (u64 *)get_zeroed_page(GFP_KERNEL);
484 if (!page)
485 return -ENOMEM;
486 *pte = IOMMU_L2_PDE(virt_to_phys(page));
487 }
488
489 pte = IOMMU_PTE_PAGE(*pte);
490 pte = &pte[IOMMU_PTE_L1_INDEX(bus_addr)];
491
492 if (!IOMMU_PTE_PRESENT(*pte)) {
493 page = (u64 *)get_zeroed_page(GFP_KERNEL);
494 if (!page)
495 return -ENOMEM;
496 *pte = IOMMU_L1_PDE(virt_to_phys(page));
497 }
498
499 pte = IOMMU_PTE_PAGE(*pte);
500 pte = &pte[IOMMU_PTE_L0_INDEX(bus_addr)];
501
502 if (IOMMU_PTE_PRESENT(*pte))
503 return -EBUSY;
504
505 __pte = phys_addr | IOMMU_PTE_P;
506 if (prot & IOMMU_PROT_IR)
507 __pte |= IOMMU_PTE_IR;
508 if (prot & IOMMU_PROT_IW)
509 __pte |= IOMMU_PTE_IW;
510
511 *pte = __pte;
512
513 return 0;
514}
515
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100516static void iommu_unmap_page(struct protection_domain *dom,
517 unsigned long bus_addr)
518{
519 u64 *pte;
520
521 pte = &dom->pt_root[IOMMU_PTE_L2_INDEX(bus_addr)];
522
523 if (!IOMMU_PTE_PRESENT(*pte))
524 return;
525
526 pte = IOMMU_PTE_PAGE(*pte);
527 pte = &pte[IOMMU_PTE_L1_INDEX(bus_addr)];
528
529 if (!IOMMU_PTE_PRESENT(*pte))
530 return;
531
532 pte = IOMMU_PTE_PAGE(*pte);
533 pte = &pte[IOMMU_PTE_L1_INDEX(bus_addr)];
534
535 *pte = 0;
536}
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100537
Joerg Roedel431b2a22008-07-11 17:14:22 +0200538/*
539 * This function checks if a specific unity mapping entry is needed for
540 * this specific IOMMU.
541 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200542static int iommu_for_unity_map(struct amd_iommu *iommu,
543 struct unity_map_entry *entry)
544{
545 u16 bdf, i;
546
547 for (i = entry->devid_start; i <= entry->devid_end; ++i) {
548 bdf = amd_iommu_alias_table[i];
549 if (amd_iommu_rlookup_table[bdf] == iommu)
550 return 1;
551 }
552
553 return 0;
554}
555
Joerg Roedel431b2a22008-07-11 17:14:22 +0200556/*
557 * Init the unity mappings for a specific IOMMU in the system
558 *
559 * Basically iterates over all unity mapping entries and applies them to
560 * the default domain DMA of that IOMMU if necessary.
561 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200562static int iommu_init_unity_mappings(struct amd_iommu *iommu)
563{
564 struct unity_map_entry *entry;
565 int ret;
566
567 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
568 if (!iommu_for_unity_map(iommu, entry))
569 continue;
570 ret = dma_ops_unity_map(iommu->default_dom, entry);
571 if (ret)
572 return ret;
573 }
574
575 return 0;
576}
577
Joerg Roedel431b2a22008-07-11 17:14:22 +0200578/*
579 * This function actually applies the mapping to the page table of the
580 * dma_ops domain.
581 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200582static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
583 struct unity_map_entry *e)
584{
585 u64 addr;
586 int ret;
587
588 for (addr = e->address_start; addr < e->address_end;
589 addr += PAGE_SIZE) {
Joerg Roedel38e817f2008-12-02 17:27:52 +0100590 ret = iommu_map_page(&dma_dom->domain, addr, addr, e->prot);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200591 if (ret)
592 return ret;
593 /*
594 * if unity mapping is in aperture range mark the page
595 * as allocated in the aperture
596 */
597 if (addr < dma_dom->aperture_size)
Joerg Roedelc3239562009-05-12 10:56:44 +0200598 __set_bit(addr >> PAGE_SHIFT,
599 dma_dom->aperture.bitmap);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200600 }
601
602 return 0;
603}
604
Joerg Roedel431b2a22008-07-11 17:14:22 +0200605/*
606 * Inits the unity mappings required for a specific device
607 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200608static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
609 u16 devid)
610{
611 struct unity_map_entry *e;
612 int ret;
613
614 list_for_each_entry(e, &amd_iommu_unity_map, list) {
615 if (!(devid >= e->devid_start && devid <= e->devid_end))
616 continue;
617 ret = dma_ops_unity_map(dma_dom, e);
618 if (ret)
619 return ret;
620 }
621
622 return 0;
623}
624
Joerg Roedel431b2a22008-07-11 17:14:22 +0200625/****************************************************************************
626 *
627 * The next functions belong to the address allocator for the dma_ops
628 * interface functions. They work like the allocators in the other IOMMU
629 * drivers. Its basically a bitmap which marks the allocated pages in
630 * the aperture. Maybe it could be enhanced in the future to a more
631 * efficient allocator.
632 *
633 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +0200634
Joerg Roedel431b2a22008-07-11 17:14:22 +0200635/*
636 * The address allocator core function.
637 *
638 * called with domain->lock held
639 */
Joerg Roedeld3086442008-06-26 21:27:57 +0200640static unsigned long dma_ops_alloc_addresses(struct device *dev,
641 struct dma_ops_domain *dom,
Joerg Roedel6d4f3432008-09-04 19:18:02 +0200642 unsigned int pages,
Joerg Roedel832a90c2008-09-18 15:54:23 +0200643 unsigned long align_mask,
644 u64 dma_mask)
Joerg Roedeld3086442008-06-26 21:27:57 +0200645{
FUJITA Tomonori40becd82008-09-29 00:06:36 +0900646 unsigned long limit;
Joerg Roedeld3086442008-06-26 21:27:57 +0200647 unsigned long address;
Joerg Roedeld3086442008-06-26 21:27:57 +0200648 unsigned long boundary_size;
649
650 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
651 PAGE_SIZE) >> PAGE_SHIFT;
FUJITA Tomonori40becd82008-09-29 00:06:36 +0900652 limit = iommu_device_max_index(dom->aperture_size >> PAGE_SHIFT, 0,
653 dma_mask >> PAGE_SHIFT);
Joerg Roedeld3086442008-06-26 21:27:57 +0200654
Joerg Roedel1c655772008-09-04 18:40:05 +0200655 if (dom->next_bit >= limit) {
Joerg Roedeld3086442008-06-26 21:27:57 +0200656 dom->next_bit = 0;
Joerg Roedel1c655772008-09-04 18:40:05 +0200657 dom->need_flush = true;
658 }
Joerg Roedeld3086442008-06-26 21:27:57 +0200659
Joerg Roedelc3239562009-05-12 10:56:44 +0200660 address = iommu_area_alloc(dom->aperture.bitmap, limit, dom->next_bit,
661 pages, 0 , boundary_size, align_mask);
Joerg Roedel1c655772008-09-04 18:40:05 +0200662 if (address == -1) {
Joerg Roedelc3239562009-05-12 10:56:44 +0200663 address = iommu_area_alloc(dom->aperture.bitmap, limit, 0,
664 pages, 0, boundary_size,
665 align_mask);
Joerg Roedel1c655772008-09-04 18:40:05 +0200666 dom->need_flush = true;
667 }
Joerg Roedeld3086442008-06-26 21:27:57 +0200668
669 if (likely(address != -1)) {
Joerg Roedeld3086442008-06-26 21:27:57 +0200670 dom->next_bit = address + pages;
671 address <<= PAGE_SHIFT;
672 } else
673 address = bad_dma_address;
674
675 WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
676
677 return address;
678}
679
Joerg Roedel431b2a22008-07-11 17:14:22 +0200680/*
681 * The address free function.
682 *
683 * called with domain->lock held
684 */
Joerg Roedeld3086442008-06-26 21:27:57 +0200685static void dma_ops_free_addresses(struct dma_ops_domain *dom,
686 unsigned long address,
687 unsigned int pages)
688{
689 address >>= PAGE_SHIFT;
Joerg Roedelc3239562009-05-12 10:56:44 +0200690 iommu_area_free(dom->aperture.bitmap, address, pages);
Joerg Roedel80be3082008-11-06 14:59:05 +0100691
Joerg Roedel8501c452008-11-17 19:11:46 +0100692 if (address >= dom->next_bit)
Joerg Roedel80be3082008-11-06 14:59:05 +0100693 dom->need_flush = true;
Joerg Roedeld3086442008-06-26 21:27:57 +0200694}
695
Joerg Roedel431b2a22008-07-11 17:14:22 +0200696/****************************************************************************
697 *
698 * The next functions belong to the domain allocation. A domain is
699 * allocated for every IOMMU as the default domain. If device isolation
700 * is enabled, every device get its own domain. The most important thing
701 * about domains is the page table mapping the DMA address space they
702 * contain.
703 *
704 ****************************************************************************/
705
Joerg Roedelec487d12008-06-26 21:27:58 +0200706static u16 domain_id_alloc(void)
707{
708 unsigned long flags;
709 int id;
710
711 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
712 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
713 BUG_ON(id == 0);
714 if (id > 0 && id < MAX_DOMAIN_ID)
715 __set_bit(id, amd_iommu_pd_alloc_bitmap);
716 else
717 id = 0;
718 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
719
720 return id;
721}
722
Joerg Roedela2acfb72008-12-02 18:28:53 +0100723static void domain_id_free(int id)
724{
725 unsigned long flags;
726
727 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
728 if (id > 0 && id < MAX_DOMAIN_ID)
729 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
730 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
731}
Joerg Roedela2acfb72008-12-02 18:28:53 +0100732
Joerg Roedel431b2a22008-07-11 17:14:22 +0200733/*
734 * Used to reserve address ranges in the aperture (e.g. for exclusion
735 * ranges.
736 */
Joerg Roedelec487d12008-06-26 21:27:58 +0200737static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
738 unsigned long start_page,
739 unsigned int pages)
740{
741 unsigned int last_page = dom->aperture_size >> PAGE_SHIFT;
742
743 if (start_page + pages > last_page)
744 pages = last_page - start_page;
745
Joerg Roedelc3239562009-05-12 10:56:44 +0200746 iommu_area_reserve(dom->aperture.bitmap, start_page, pages);
Joerg Roedelec487d12008-06-26 21:27:58 +0200747}
748
Joerg Roedel86db2e52008-12-02 18:20:21 +0100749static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +0200750{
751 int i, j;
752 u64 *p1, *p2, *p3;
753
Joerg Roedel86db2e52008-12-02 18:20:21 +0100754 p1 = domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +0200755
756 if (!p1)
757 return;
758
759 for (i = 0; i < 512; ++i) {
760 if (!IOMMU_PTE_PRESENT(p1[i]))
761 continue;
762
763 p2 = IOMMU_PTE_PAGE(p1[i]);
Joerg Roedel3cc3d842008-12-04 16:44:31 +0100764 for (j = 0; j < 512; ++j) {
Joerg Roedelec487d12008-06-26 21:27:58 +0200765 if (!IOMMU_PTE_PRESENT(p2[j]))
766 continue;
767 p3 = IOMMU_PTE_PAGE(p2[j]);
768 free_page((unsigned long)p3);
769 }
770
771 free_page((unsigned long)p2);
772 }
773
774 free_page((unsigned long)p1);
Joerg Roedel86db2e52008-12-02 18:20:21 +0100775
776 domain->pt_root = NULL;
Joerg Roedelec487d12008-06-26 21:27:58 +0200777}
778
Joerg Roedel431b2a22008-07-11 17:14:22 +0200779/*
780 * Free a domain, only used if something went wrong in the
781 * allocation path and we need to free an already allocated page table
782 */
Joerg Roedelec487d12008-06-26 21:27:58 +0200783static void dma_ops_domain_free(struct dma_ops_domain *dom)
784{
785 if (!dom)
786 return;
787
Joerg Roedel86db2e52008-12-02 18:20:21 +0100788 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +0200789
Joerg Roedelc3239562009-05-12 10:56:44 +0200790 free_page((unsigned long)dom->aperture.bitmap);
Joerg Roedelec487d12008-06-26 21:27:58 +0200791
792 kfree(dom);
793}
794
Joerg Roedel431b2a22008-07-11 17:14:22 +0200795/*
796 * Allocates a new protection domain usable for the dma_ops functions.
797 * It also intializes the page table and the address allocator data
798 * structures required for the dma_ops interface
799 */
Joerg Roedelec487d12008-06-26 21:27:58 +0200800static struct dma_ops_domain *dma_ops_domain_alloc(struct amd_iommu *iommu,
801 unsigned order)
802{
803 struct dma_ops_domain *dma_dom;
804 unsigned i, num_pte_pages;
805 u64 *l2_pde;
806 u64 address;
807
808 /*
809 * Currently the DMA aperture must be between 32 MB and 1GB in size
810 */
811 if ((order < 25) || (order > 30))
812 return NULL;
813
814 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
815 if (!dma_dom)
816 return NULL;
817
818 spin_lock_init(&dma_dom->domain.lock);
819
820 dma_dom->domain.id = domain_id_alloc();
821 if (dma_dom->domain.id == 0)
822 goto free_dma_dom;
823 dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
824 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100825 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +0200826 dma_dom->domain.priv = dma_dom;
827 if (!dma_dom->domain.pt_root)
828 goto free_dma_dom;
Joerg Roedelc3239562009-05-12 10:56:44 +0200829 dma_dom->aperture_size = APERTURE_RANGE_SIZE;
830 dma_dom->aperture.bitmap = (void *)get_zeroed_page(GFP_KERNEL);
831 if (!dma_dom->aperture.bitmap)
Joerg Roedelec487d12008-06-26 21:27:58 +0200832 goto free_dma_dom;
833 /*
834 * mark the first page as allocated so we never return 0 as
835 * a valid dma-address. So we can use 0 as error value
836 */
Joerg Roedelc3239562009-05-12 10:56:44 +0200837 dma_dom->aperture.bitmap[0] = 1;
Joerg Roedelec487d12008-06-26 21:27:58 +0200838 dma_dom->next_bit = 0;
839
Joerg Roedel1c655772008-09-04 18:40:05 +0200840 dma_dom->need_flush = false;
Joerg Roedelbd60b732008-09-11 10:24:48 +0200841 dma_dom->target_dev = 0xffff;
Joerg Roedel1c655772008-09-04 18:40:05 +0200842
Joerg Roedel431b2a22008-07-11 17:14:22 +0200843 /* Intialize the exclusion range if necessary */
Joerg Roedelec487d12008-06-26 21:27:58 +0200844 if (iommu->exclusion_start &&
845 iommu->exclusion_start < dma_dom->aperture_size) {
846 unsigned long startpage = iommu->exclusion_start >> PAGE_SHIFT;
Joerg Roedele3c449f2008-10-15 22:02:11 -0700847 int pages = iommu_num_pages(iommu->exclusion_start,
848 iommu->exclusion_length,
849 PAGE_SIZE);
Joerg Roedelec487d12008-06-26 21:27:58 +0200850 dma_ops_reserve_addresses(dma_dom, startpage, pages);
851 }
852
Joerg Roedel431b2a22008-07-11 17:14:22 +0200853 /*
854 * At the last step, build the page tables so we don't need to
855 * allocate page table pages in the dma_ops mapping/unmapping
Joerg Roedelc3239562009-05-12 10:56:44 +0200856 * path for the first 128MB of dma address space.
Joerg Roedel431b2a22008-07-11 17:14:22 +0200857 */
Joerg Roedelec487d12008-06-26 21:27:58 +0200858 num_pte_pages = dma_dom->aperture_size / (PAGE_SIZE * 512);
Joerg Roedelec487d12008-06-26 21:27:58 +0200859
860 l2_pde = (u64 *)get_zeroed_page(GFP_KERNEL);
861 if (l2_pde == NULL)
862 goto free_dma_dom;
863
864 dma_dom->domain.pt_root[0] = IOMMU_L2_PDE(virt_to_phys(l2_pde));
865
866 for (i = 0; i < num_pte_pages; ++i) {
Joerg Roedelc3239562009-05-12 10:56:44 +0200867 u64 **pte_page = &dma_dom->aperture.pte_pages[i];
868 *pte_page = (u64 *)get_zeroed_page(GFP_KERNEL);
869 if (!*pte_page)
Joerg Roedelec487d12008-06-26 21:27:58 +0200870 goto free_dma_dom;
Joerg Roedelc3239562009-05-12 10:56:44 +0200871 address = virt_to_phys(*pte_page);
Joerg Roedelec487d12008-06-26 21:27:58 +0200872 l2_pde[i] = IOMMU_L1_PDE(address);
873 }
874
875 return dma_dom;
876
877free_dma_dom:
878 dma_ops_domain_free(dma_dom);
879
880 return NULL;
881}
882
Joerg Roedel431b2a22008-07-11 17:14:22 +0200883/*
Joerg Roedel5b28df62008-12-02 17:49:42 +0100884 * little helper function to check whether a given protection domain is a
885 * dma_ops domain
886 */
887static bool dma_ops_domain(struct protection_domain *domain)
888{
889 return domain->flags & PD_DMA_OPS_MASK;
890}
891
892/*
Joerg Roedel431b2a22008-07-11 17:14:22 +0200893 * Find out the protection domain structure for a given PCI device. This
894 * will give us the pointer to the page table root for example.
895 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200896static struct protection_domain *domain_for_device(u16 devid)
897{
898 struct protection_domain *dom;
899 unsigned long flags;
900
901 read_lock_irqsave(&amd_iommu_devtable_lock, flags);
902 dom = amd_iommu_pd_table[devid];
903 read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
904
905 return dom;
906}
907
Joerg Roedel431b2a22008-07-11 17:14:22 +0200908/*
909 * If a device is not yet associated with a domain, this function does
910 * assigns it visible for the hardware
911 */
Joerg Roedelf1179dc2008-12-10 14:39:51 +0100912static void attach_device(struct amd_iommu *iommu,
913 struct protection_domain *domain,
914 u16 devid)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200915{
916 unsigned long flags;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200917 u64 pte_root = virt_to_phys(domain->pt_root);
918
Joerg Roedel863c74e2008-12-02 17:56:36 +0100919 domain->dev_cnt += 1;
920
Joerg Roedel38ddf412008-09-11 10:38:32 +0200921 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
922 << DEV_ENTRY_MODE_SHIFT;
923 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200924
925 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedel38ddf412008-09-11 10:38:32 +0200926 amd_iommu_dev_table[devid].data[0] = lower_32_bits(pte_root);
927 amd_iommu_dev_table[devid].data[1] = upper_32_bits(pte_root);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200928 amd_iommu_dev_table[devid].data[2] = domain->id;
929
930 amd_iommu_pd_table[devid] = domain;
931 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
932
933 iommu_queue_inv_dev_entry(iommu, devid);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200934}
935
Joerg Roedel355bf552008-12-08 12:02:41 +0100936/*
937 * Removes a device from a protection domain (unlocked)
938 */
939static void __detach_device(struct protection_domain *domain, u16 devid)
940{
941
942 /* lock domain */
943 spin_lock(&domain->lock);
944
945 /* remove domain from the lookup table */
946 amd_iommu_pd_table[devid] = NULL;
947
948 /* remove entry from the device table seen by the hardware */
949 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
950 amd_iommu_dev_table[devid].data[1] = 0;
951 amd_iommu_dev_table[devid].data[2] = 0;
952
953 /* decrease reference counter */
954 domain->dev_cnt -= 1;
955
956 /* ready */
957 spin_unlock(&domain->lock);
958}
959
960/*
961 * Removes a device from a protection domain (with devtable_lock held)
962 */
963static void detach_device(struct protection_domain *domain, u16 devid)
964{
965 unsigned long flags;
966
967 /* lock device table */
968 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
969 __detach_device(domain, devid);
970 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
971}
Joerg Roedele275a2a2008-12-10 18:27:25 +0100972
973static int device_change_notifier(struct notifier_block *nb,
974 unsigned long action, void *data)
975{
976 struct device *dev = data;
977 struct pci_dev *pdev = to_pci_dev(dev);
978 u16 devid = calc_devid(pdev->bus->number, pdev->devfn);
979 struct protection_domain *domain;
980 struct dma_ops_domain *dma_domain;
981 struct amd_iommu *iommu;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +0100982 int order = amd_iommu_aperture_order;
983 unsigned long flags;
Joerg Roedele275a2a2008-12-10 18:27:25 +0100984
985 if (devid > amd_iommu_last_bdf)
986 goto out;
987
988 devid = amd_iommu_alias_table[devid];
989
990 iommu = amd_iommu_rlookup_table[devid];
991 if (iommu == NULL)
992 goto out;
993
994 domain = domain_for_device(devid);
995
996 if (domain && !dma_ops_domain(domain))
997 WARN_ONCE(1, "AMD IOMMU WARNING: device %s already bound "
998 "to a non-dma-ops domain\n", dev_name(dev));
999
1000 switch (action) {
1001 case BUS_NOTIFY_BOUND_DRIVER:
1002 if (domain)
1003 goto out;
1004 dma_domain = find_protection_domain(devid);
1005 if (!dma_domain)
1006 dma_domain = iommu->default_dom;
1007 attach_device(iommu, &dma_domain->domain, devid);
1008 printk(KERN_INFO "AMD IOMMU: Using protection domain %d for "
1009 "device %s\n", dma_domain->domain.id, dev_name(dev));
1010 break;
1011 case BUS_NOTIFY_UNBIND_DRIVER:
1012 if (!domain)
1013 goto out;
1014 detach_device(domain, devid);
1015 break;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001016 case BUS_NOTIFY_ADD_DEVICE:
1017 /* allocate a protection domain if a device is added */
1018 dma_domain = find_protection_domain(devid);
1019 if (dma_domain)
1020 goto out;
1021 dma_domain = dma_ops_domain_alloc(iommu, order);
1022 if (!dma_domain)
1023 goto out;
1024 dma_domain->target_dev = devid;
1025
1026 spin_lock_irqsave(&iommu_pd_list_lock, flags);
1027 list_add_tail(&dma_domain->list, &iommu_pd_list);
1028 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
1029
1030 break;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001031 default:
1032 goto out;
1033 }
1034
1035 iommu_queue_inv_dev_entry(iommu, devid);
1036 iommu_completion_wait(iommu);
1037
1038out:
1039 return 0;
1040}
1041
1042struct notifier_block device_nb = {
1043 .notifier_call = device_change_notifier,
1044};
Joerg Roedel355bf552008-12-08 12:02:41 +01001045
Joerg Roedel431b2a22008-07-11 17:14:22 +02001046/*****************************************************************************
1047 *
1048 * The next functions belong to the dma_ops mapping/unmapping code.
1049 *
1050 *****************************************************************************/
1051
1052/*
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001053 * This function checks if the driver got a valid device from the caller to
1054 * avoid dereferencing invalid pointers.
1055 */
1056static bool check_device(struct device *dev)
1057{
1058 if (!dev || !dev->dma_mask)
1059 return false;
1060
1061 return true;
1062}
1063
1064/*
Joerg Roedelbd60b732008-09-11 10:24:48 +02001065 * In this function the list of preallocated protection domains is traversed to
1066 * find the domain for a specific device
1067 */
1068static struct dma_ops_domain *find_protection_domain(u16 devid)
1069{
1070 struct dma_ops_domain *entry, *ret = NULL;
1071 unsigned long flags;
1072
1073 if (list_empty(&iommu_pd_list))
1074 return NULL;
1075
1076 spin_lock_irqsave(&iommu_pd_list_lock, flags);
1077
1078 list_for_each_entry(entry, &iommu_pd_list, list) {
1079 if (entry->target_dev == devid) {
1080 ret = entry;
Joerg Roedelbd60b732008-09-11 10:24:48 +02001081 break;
1082 }
1083 }
1084
1085 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
1086
1087 return ret;
1088}
1089
1090/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001091 * In the dma_ops path we only have the struct device. This function
1092 * finds the corresponding IOMMU, the protection domain and the
1093 * requestor id for a given device.
1094 * If the device is not yet associated with a domain this is also done
1095 * in this function.
1096 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001097static int get_device_resources(struct device *dev,
1098 struct amd_iommu **iommu,
1099 struct protection_domain **domain,
1100 u16 *bdf)
1101{
1102 struct dma_ops_domain *dma_dom;
1103 struct pci_dev *pcidev;
1104 u16 _bdf;
1105
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001106 *iommu = NULL;
1107 *domain = NULL;
1108 *bdf = 0xffff;
1109
1110 if (dev->bus != &pci_bus_type)
1111 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001112
1113 pcidev = to_pci_dev(dev);
Joerg Roedeld591b0a2008-07-11 17:14:35 +02001114 _bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001115
Joerg Roedel431b2a22008-07-11 17:14:22 +02001116 /* device not translated by any IOMMU in the system? */
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001117 if (_bdf > amd_iommu_last_bdf)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001118 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001119
1120 *bdf = amd_iommu_alias_table[_bdf];
1121
1122 *iommu = amd_iommu_rlookup_table[*bdf];
1123 if (*iommu == NULL)
1124 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001125 *domain = domain_for_device(*bdf);
1126 if (*domain == NULL) {
Joerg Roedelbd60b732008-09-11 10:24:48 +02001127 dma_dom = find_protection_domain(*bdf);
1128 if (!dma_dom)
1129 dma_dom = (*iommu)->default_dom;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001130 *domain = &dma_dom->domain;
Joerg Roedelf1179dc2008-12-10 14:39:51 +01001131 attach_device(*iommu, *domain, *bdf);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001132 printk(KERN_INFO "AMD IOMMU: Using protection domain %d for "
Joerg Roedelab896722008-12-10 19:43:07 +01001133 "device %s\n", (*domain)->id, dev_name(dev));
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001134 }
1135
Joerg Roedelf91ba192008-11-25 12:56:12 +01001136 if (domain_for_device(_bdf) == NULL)
Joerg Roedelf1179dc2008-12-10 14:39:51 +01001137 attach_device(*iommu, *domain, _bdf);
Joerg Roedelf91ba192008-11-25 12:56:12 +01001138
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001139 return 1;
1140}
1141
Joerg Roedel431b2a22008-07-11 17:14:22 +02001142/*
1143 * This is the generic map function. It maps one 4kb page at paddr to
1144 * the given address in the DMA address space for the domain.
1145 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001146static dma_addr_t dma_ops_domain_map(struct amd_iommu *iommu,
1147 struct dma_ops_domain *dom,
1148 unsigned long address,
1149 phys_addr_t paddr,
1150 int direction)
1151{
1152 u64 *pte, __pte;
1153
1154 WARN_ON(address > dom->aperture_size);
1155
1156 paddr &= PAGE_MASK;
1157
Joerg Roedelc3239562009-05-12 10:56:44 +02001158 pte = dom->aperture.pte_pages[IOMMU_PTE_L1_INDEX(address)];
Joerg Roedelcb76c322008-06-26 21:28:00 +02001159 pte += IOMMU_PTE_L0_INDEX(address);
1160
1161 __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
1162
1163 if (direction == DMA_TO_DEVICE)
1164 __pte |= IOMMU_PTE_IR;
1165 else if (direction == DMA_FROM_DEVICE)
1166 __pte |= IOMMU_PTE_IW;
1167 else if (direction == DMA_BIDIRECTIONAL)
1168 __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
1169
1170 WARN_ON(*pte);
1171
1172 *pte = __pte;
1173
1174 return (dma_addr_t)address;
1175}
1176
Joerg Roedel431b2a22008-07-11 17:14:22 +02001177/*
1178 * The generic unmapping function for on page in the DMA address space.
1179 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001180static void dma_ops_domain_unmap(struct amd_iommu *iommu,
1181 struct dma_ops_domain *dom,
1182 unsigned long address)
1183{
1184 u64 *pte;
1185
1186 if (address >= dom->aperture_size)
1187 return;
1188
Joerg Roedel8ad909c2008-12-08 14:37:20 +01001189 WARN_ON(address & ~PAGE_MASK || address >= dom->aperture_size);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001190
Joerg Roedelc3239562009-05-12 10:56:44 +02001191 pte = dom->aperture.pte_pages[IOMMU_PTE_L1_INDEX(address)];
Joerg Roedelcb76c322008-06-26 21:28:00 +02001192 pte += IOMMU_PTE_L0_INDEX(address);
1193
1194 WARN_ON(!*pte);
1195
1196 *pte = 0ULL;
1197}
1198
Joerg Roedel431b2a22008-07-11 17:14:22 +02001199/*
1200 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01001201 * contiguous memory region into DMA address space. It is used by all
1202 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001203 * Must be called with the domain lock held.
1204 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001205static dma_addr_t __map_single(struct device *dev,
1206 struct amd_iommu *iommu,
1207 struct dma_ops_domain *dma_dom,
1208 phys_addr_t paddr,
1209 size_t size,
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001210 int dir,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001211 bool align,
1212 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02001213{
1214 dma_addr_t offset = paddr & ~PAGE_MASK;
1215 dma_addr_t address, start;
1216 unsigned int pages;
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001217 unsigned long align_mask = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001218 int i;
1219
Joerg Roedele3c449f2008-10-15 22:02:11 -07001220 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001221 paddr &= PAGE_MASK;
1222
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +01001223 INC_STATS_COUNTER(total_map_requests);
1224
Joerg Roedelc1858972008-12-12 15:42:39 +01001225 if (pages > 1)
1226 INC_STATS_COUNTER(cross_page);
1227
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001228 if (align)
1229 align_mask = (1UL << get_order(size)) - 1;
1230
Joerg Roedel832a90c2008-09-18 15:54:23 +02001231 address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
1232 dma_mask);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001233 if (unlikely(address == bad_dma_address))
1234 goto out;
1235
1236 start = address;
1237 for (i = 0; i < pages; ++i) {
1238 dma_ops_domain_map(iommu, dma_dom, start, paddr, dir);
1239 paddr += PAGE_SIZE;
1240 start += PAGE_SIZE;
1241 }
1242 address += offset;
1243
Joerg Roedel5774f7c2008-12-12 15:57:30 +01001244 ADD_STATS_COUNTER(alloced_io_mem, size);
1245
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001246 if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
Joerg Roedel1c655772008-09-04 18:40:05 +02001247 iommu_flush_tlb(iommu, dma_dom->domain.id);
1248 dma_dom->need_flush = false;
1249 } else if (unlikely(iommu_has_npcache(iommu)))
Joerg Roedel270cab242008-09-04 15:49:46 +02001250 iommu_flush_pages(iommu, dma_dom->domain.id, address, size);
1251
Joerg Roedelcb76c322008-06-26 21:28:00 +02001252out:
1253 return address;
1254}
1255
Joerg Roedel431b2a22008-07-11 17:14:22 +02001256/*
1257 * Does the reverse of the __map_single function. Must be called with
1258 * the domain lock held too
1259 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001260static void __unmap_single(struct amd_iommu *iommu,
1261 struct dma_ops_domain *dma_dom,
1262 dma_addr_t dma_addr,
1263 size_t size,
1264 int dir)
1265{
1266 dma_addr_t i, start;
1267 unsigned int pages;
1268
Joerg Roedelb8d99052008-12-08 14:40:26 +01001269 if ((dma_addr == bad_dma_address) ||
1270 (dma_addr + size > dma_dom->aperture_size))
Joerg Roedelcb76c322008-06-26 21:28:00 +02001271 return;
1272
Joerg Roedele3c449f2008-10-15 22:02:11 -07001273 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001274 dma_addr &= PAGE_MASK;
1275 start = dma_addr;
1276
1277 for (i = 0; i < pages; ++i) {
1278 dma_ops_domain_unmap(iommu, dma_dom, start);
1279 start += PAGE_SIZE;
1280 }
1281
Joerg Roedel5774f7c2008-12-12 15:57:30 +01001282 SUB_STATS_COUNTER(alloced_io_mem, size);
1283
Joerg Roedelcb76c322008-06-26 21:28:00 +02001284 dma_ops_free_addresses(dma_dom, dma_addr, pages);
Joerg Roedel270cab242008-09-04 15:49:46 +02001285
Joerg Roedel80be3082008-11-06 14:59:05 +01001286 if (amd_iommu_unmap_flush || dma_dom->need_flush) {
Joerg Roedel1c655772008-09-04 18:40:05 +02001287 iommu_flush_pages(iommu, dma_dom->domain.id, dma_addr, size);
Joerg Roedel80be3082008-11-06 14:59:05 +01001288 dma_dom->need_flush = false;
1289 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02001290}
1291
Joerg Roedel431b2a22008-07-11 17:14:22 +02001292/*
1293 * The exported map_single function for dma_ops.
1294 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09001295static dma_addr_t map_page(struct device *dev, struct page *page,
1296 unsigned long offset, size_t size,
1297 enum dma_data_direction dir,
1298 struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001299{
1300 unsigned long flags;
1301 struct amd_iommu *iommu;
1302 struct protection_domain *domain;
1303 u16 devid;
1304 dma_addr_t addr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001305 u64 dma_mask;
FUJITA Tomonori51491362009-01-05 23:47:25 +09001306 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001307
Joerg Roedel0f2a86f2008-12-12 15:05:16 +01001308 INC_STATS_COUNTER(cnt_map_single);
1309
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001310 if (!check_device(dev))
1311 return bad_dma_address;
1312
Joerg Roedel832a90c2008-09-18 15:54:23 +02001313 dma_mask = *dev->dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001314
1315 get_device_resources(dev, &iommu, &domain, &devid);
1316
1317 if (iommu == NULL || domain == NULL)
Joerg Roedel431b2a22008-07-11 17:14:22 +02001318 /* device not handled by any AMD IOMMU */
Joerg Roedel4da70b92008-06-26 21:28:01 +02001319 return (dma_addr_t)paddr;
1320
Joerg Roedel5b28df62008-12-02 17:49:42 +01001321 if (!dma_ops_domain(domain))
1322 return bad_dma_address;
1323
Joerg Roedel4da70b92008-06-26 21:28:01 +02001324 spin_lock_irqsave(&domain->lock, flags);
Joerg Roedel832a90c2008-09-18 15:54:23 +02001325 addr = __map_single(dev, iommu, domain->priv, paddr, size, dir, false,
1326 dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001327 if (addr == bad_dma_address)
1328 goto out;
1329
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001330 iommu_completion_wait(iommu);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001331
1332out:
1333 spin_unlock_irqrestore(&domain->lock, flags);
1334
1335 return addr;
1336}
1337
Joerg Roedel431b2a22008-07-11 17:14:22 +02001338/*
1339 * The exported unmap_single function for dma_ops.
1340 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09001341static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
1342 enum dma_data_direction dir, struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001343{
1344 unsigned long flags;
1345 struct amd_iommu *iommu;
1346 struct protection_domain *domain;
1347 u16 devid;
1348
Joerg Roedel146a6912008-12-12 15:07:12 +01001349 INC_STATS_COUNTER(cnt_unmap_single);
1350
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001351 if (!check_device(dev) ||
1352 !get_device_resources(dev, &iommu, &domain, &devid))
Joerg Roedel431b2a22008-07-11 17:14:22 +02001353 /* device not handled by any AMD IOMMU */
Joerg Roedel4da70b92008-06-26 21:28:01 +02001354 return;
1355
Joerg Roedel5b28df62008-12-02 17:49:42 +01001356 if (!dma_ops_domain(domain))
1357 return;
1358
Joerg Roedel4da70b92008-06-26 21:28:01 +02001359 spin_lock_irqsave(&domain->lock, flags);
1360
1361 __unmap_single(iommu, domain->priv, dma_addr, size, dir);
1362
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001363 iommu_completion_wait(iommu);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001364
1365 spin_unlock_irqrestore(&domain->lock, flags);
1366}
1367
Joerg Roedel431b2a22008-07-11 17:14:22 +02001368/*
1369 * This is a special map_sg function which is used if we should map a
1370 * device which is not handled by an AMD IOMMU in the system.
1371 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001372static int map_sg_no_iommu(struct device *dev, struct scatterlist *sglist,
1373 int nelems, int dir)
1374{
1375 struct scatterlist *s;
1376 int i;
1377
1378 for_each_sg(sglist, s, nelems, i) {
1379 s->dma_address = (dma_addr_t)sg_phys(s);
1380 s->dma_length = s->length;
1381 }
1382
1383 return nelems;
1384}
1385
Joerg Roedel431b2a22008-07-11 17:14:22 +02001386/*
1387 * The exported map_sg function for dma_ops (handles scatter-gather
1388 * lists).
1389 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001390static int map_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001391 int nelems, enum dma_data_direction dir,
1392 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02001393{
1394 unsigned long flags;
1395 struct amd_iommu *iommu;
1396 struct protection_domain *domain;
1397 u16 devid;
1398 int i;
1399 struct scatterlist *s;
1400 phys_addr_t paddr;
1401 int mapped_elems = 0;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001402 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001403
Joerg Roedeld03f0672008-12-12 15:09:48 +01001404 INC_STATS_COUNTER(cnt_map_sg);
1405
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001406 if (!check_device(dev))
1407 return 0;
1408
Joerg Roedel832a90c2008-09-18 15:54:23 +02001409 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001410
1411 get_device_resources(dev, &iommu, &domain, &devid);
1412
1413 if (!iommu || !domain)
1414 return map_sg_no_iommu(dev, sglist, nelems, dir);
1415
Joerg Roedel5b28df62008-12-02 17:49:42 +01001416 if (!dma_ops_domain(domain))
1417 return 0;
1418
Joerg Roedel65b050a2008-06-26 21:28:02 +02001419 spin_lock_irqsave(&domain->lock, flags);
1420
1421 for_each_sg(sglist, s, nelems, i) {
1422 paddr = sg_phys(s);
1423
1424 s->dma_address = __map_single(dev, iommu, domain->priv,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001425 paddr, s->length, dir, false,
1426 dma_mask);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001427
1428 if (s->dma_address) {
1429 s->dma_length = s->length;
1430 mapped_elems++;
1431 } else
1432 goto unmap;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001433 }
1434
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001435 iommu_completion_wait(iommu);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001436
1437out:
1438 spin_unlock_irqrestore(&domain->lock, flags);
1439
1440 return mapped_elems;
1441unmap:
1442 for_each_sg(sglist, s, mapped_elems, i) {
1443 if (s->dma_address)
1444 __unmap_single(iommu, domain->priv, s->dma_address,
1445 s->dma_length, dir);
1446 s->dma_address = s->dma_length = 0;
1447 }
1448
1449 mapped_elems = 0;
1450
1451 goto out;
1452}
1453
Joerg Roedel431b2a22008-07-11 17:14:22 +02001454/*
1455 * The exported map_sg function for dma_ops (handles scatter-gather
1456 * lists).
1457 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001458static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001459 int nelems, enum dma_data_direction dir,
1460 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02001461{
1462 unsigned long flags;
1463 struct amd_iommu *iommu;
1464 struct protection_domain *domain;
1465 struct scatterlist *s;
1466 u16 devid;
1467 int i;
1468
Joerg Roedel55877a62008-12-12 15:12:14 +01001469 INC_STATS_COUNTER(cnt_unmap_sg);
1470
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001471 if (!check_device(dev) ||
1472 !get_device_resources(dev, &iommu, &domain, &devid))
Joerg Roedel65b050a2008-06-26 21:28:02 +02001473 return;
1474
Joerg Roedel5b28df62008-12-02 17:49:42 +01001475 if (!dma_ops_domain(domain))
1476 return;
1477
Joerg Roedel65b050a2008-06-26 21:28:02 +02001478 spin_lock_irqsave(&domain->lock, flags);
1479
1480 for_each_sg(sglist, s, nelems, i) {
1481 __unmap_single(iommu, domain->priv, s->dma_address,
1482 s->dma_length, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001483 s->dma_address = s->dma_length = 0;
1484 }
1485
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001486 iommu_completion_wait(iommu);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001487
1488 spin_unlock_irqrestore(&domain->lock, flags);
1489}
1490
Joerg Roedel431b2a22008-07-11 17:14:22 +02001491/*
1492 * The exported alloc_coherent function for dma_ops.
1493 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001494static void *alloc_coherent(struct device *dev, size_t size,
1495 dma_addr_t *dma_addr, gfp_t flag)
1496{
1497 unsigned long flags;
1498 void *virt_addr;
1499 struct amd_iommu *iommu;
1500 struct protection_domain *domain;
1501 u16 devid;
1502 phys_addr_t paddr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001503 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001504
Joerg Roedelc8f0fb32008-12-12 15:14:21 +01001505 INC_STATS_COUNTER(cnt_alloc_coherent);
1506
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001507 if (!check_device(dev))
1508 return NULL;
1509
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09001510 if (!get_device_resources(dev, &iommu, &domain, &devid))
1511 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
1512
Joerg Roedelc97ac532008-09-11 10:59:15 +02001513 flag |= __GFP_ZERO;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001514 virt_addr = (void *)__get_free_pages(flag, get_order(size));
1515 if (!virt_addr)
1516 return 0;
1517
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001518 paddr = virt_to_phys(virt_addr);
1519
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001520 if (!iommu || !domain) {
1521 *dma_addr = (dma_addr_t)paddr;
1522 return virt_addr;
1523 }
1524
Joerg Roedel5b28df62008-12-02 17:49:42 +01001525 if (!dma_ops_domain(domain))
1526 goto out_free;
1527
Joerg Roedel832a90c2008-09-18 15:54:23 +02001528 if (!dma_mask)
1529 dma_mask = *dev->dma_mask;
1530
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001531 spin_lock_irqsave(&domain->lock, flags);
1532
1533 *dma_addr = __map_single(dev, iommu, domain->priv, paddr,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001534 size, DMA_BIDIRECTIONAL, true, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001535
Joerg Roedel5b28df62008-12-02 17:49:42 +01001536 if (*dma_addr == bad_dma_address)
1537 goto out_free;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001538
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001539 iommu_completion_wait(iommu);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001540
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001541 spin_unlock_irqrestore(&domain->lock, flags);
1542
1543 return virt_addr;
Joerg Roedel5b28df62008-12-02 17:49:42 +01001544
1545out_free:
1546
1547 free_pages((unsigned long)virt_addr, get_order(size));
1548
1549 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001550}
1551
Joerg Roedel431b2a22008-07-11 17:14:22 +02001552/*
1553 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001554 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001555static void free_coherent(struct device *dev, size_t size,
1556 void *virt_addr, dma_addr_t dma_addr)
1557{
1558 unsigned long flags;
1559 struct amd_iommu *iommu;
1560 struct protection_domain *domain;
1561 u16 devid;
1562
Joerg Roedel5d31ee72008-12-12 15:16:38 +01001563 INC_STATS_COUNTER(cnt_free_coherent);
1564
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001565 if (!check_device(dev))
1566 return;
1567
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001568 get_device_resources(dev, &iommu, &domain, &devid);
1569
1570 if (!iommu || !domain)
1571 goto free_mem;
1572
Joerg Roedel5b28df62008-12-02 17:49:42 +01001573 if (!dma_ops_domain(domain))
1574 goto free_mem;
1575
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001576 spin_lock_irqsave(&domain->lock, flags);
1577
1578 __unmap_single(iommu, domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001579
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001580 iommu_completion_wait(iommu);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001581
1582 spin_unlock_irqrestore(&domain->lock, flags);
1583
1584free_mem:
1585 free_pages((unsigned long)virt_addr, get_order(size));
1586}
1587
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001588/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02001589 * This function is called by the DMA layer to find out if we can handle a
1590 * particular device. It is part of the dma_ops.
1591 */
1592static int amd_iommu_dma_supported(struct device *dev, u64 mask)
1593{
1594 u16 bdf;
1595 struct pci_dev *pcidev;
1596
1597 /* No device or no PCI device */
1598 if (!dev || dev->bus != &pci_bus_type)
1599 return 0;
1600
1601 pcidev = to_pci_dev(dev);
1602
1603 bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
1604
1605 /* Out of our scope? */
1606 if (bdf > amd_iommu_last_bdf)
1607 return 0;
1608
1609 return 1;
1610}
1611
1612/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001613 * The function for pre-allocating protection domains.
1614 *
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001615 * If the driver core informs the DMA layer if a driver grabs a device
1616 * we don't need to preallocate the protection domains anymore.
1617 * For now we have to.
1618 */
Jaswinder Singh Rajput0e93dd82008-12-29 21:45:22 +05301619static void prealloc_protection_domains(void)
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001620{
1621 struct pci_dev *dev = NULL;
1622 struct dma_ops_domain *dma_dom;
1623 struct amd_iommu *iommu;
1624 int order = amd_iommu_aperture_order;
1625 u16 devid;
1626
1627 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
Joerg Roedeledcb34d2008-12-10 20:01:45 +01001628 devid = calc_devid(dev->bus->number, dev->devfn);
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001629 if (devid > amd_iommu_last_bdf)
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001630 continue;
1631 devid = amd_iommu_alias_table[devid];
1632 if (domain_for_device(devid))
1633 continue;
1634 iommu = amd_iommu_rlookup_table[devid];
1635 if (!iommu)
1636 continue;
1637 dma_dom = dma_ops_domain_alloc(iommu, order);
1638 if (!dma_dom)
1639 continue;
1640 init_unity_mappings_for_device(dma_dom, devid);
Joerg Roedelbd60b732008-09-11 10:24:48 +02001641 dma_dom->target_dev = devid;
1642
1643 list_add_tail(&dma_dom->list, &iommu_pd_list);
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001644 }
1645}
1646
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001647static struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedel6631ee92008-06-26 21:28:05 +02001648 .alloc_coherent = alloc_coherent,
1649 .free_coherent = free_coherent,
FUJITA Tomonori51491362009-01-05 23:47:25 +09001650 .map_page = map_page,
1651 .unmap_page = unmap_page,
Joerg Roedel6631ee92008-06-26 21:28:05 +02001652 .map_sg = map_sg,
1653 .unmap_sg = unmap_sg,
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02001654 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02001655};
1656
Joerg Roedel431b2a22008-07-11 17:14:22 +02001657/*
1658 * The function which clues the AMD IOMMU driver into dma_ops.
1659 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02001660int __init amd_iommu_init_dma_ops(void)
1661{
1662 struct amd_iommu *iommu;
1663 int order = amd_iommu_aperture_order;
1664 int ret;
1665
Joerg Roedel431b2a22008-07-11 17:14:22 +02001666 /*
1667 * first allocate a default protection domain for every IOMMU we
1668 * found in the system. Devices not assigned to any other
1669 * protection domain will be assigned to the default one.
1670 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02001671 list_for_each_entry(iommu, &amd_iommu_list, list) {
1672 iommu->default_dom = dma_ops_domain_alloc(iommu, order);
1673 if (iommu->default_dom == NULL)
1674 return -ENOMEM;
Joerg Roedele2dc14a2008-12-10 18:48:59 +01001675 iommu->default_dom->domain.flags |= PD_DEFAULT_MASK;
Joerg Roedel6631ee92008-06-26 21:28:05 +02001676 ret = iommu_init_unity_mappings(iommu);
1677 if (ret)
1678 goto free_domains;
1679 }
1680
Joerg Roedel431b2a22008-07-11 17:14:22 +02001681 /*
1682 * If device isolation is enabled, pre-allocate the protection
1683 * domains for each device.
1684 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02001685 if (amd_iommu_isolate)
1686 prealloc_protection_domains();
1687
1688 iommu_detected = 1;
1689 force_iommu = 1;
1690 bad_dma_address = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02001691#ifdef CONFIG_GART_IOMMU
Joerg Roedel6631ee92008-06-26 21:28:05 +02001692 gart_iommu_aperture_disabled = 1;
1693 gart_iommu_aperture = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02001694#endif
Joerg Roedel6631ee92008-06-26 21:28:05 +02001695
Joerg Roedel431b2a22008-07-11 17:14:22 +02001696 /* Make the driver finally visible to the drivers */
Joerg Roedel6631ee92008-06-26 21:28:05 +02001697 dma_ops = &amd_iommu_dma_ops;
1698
Joerg Roedel26961ef2008-12-03 17:00:17 +01001699 register_iommu(&amd_iommu_ops);
Joerg Roedel26961ef2008-12-03 17:00:17 +01001700
Joerg Roedele275a2a2008-12-10 18:27:25 +01001701 bus_register_notifier(&pci_bus_type, &device_nb);
1702
Joerg Roedel7f265082008-12-12 13:50:21 +01001703 amd_iommu_stats_init();
1704
Joerg Roedel6631ee92008-06-26 21:28:05 +02001705 return 0;
1706
1707free_domains:
1708
1709 list_for_each_entry(iommu, &amd_iommu_list, list) {
1710 if (iommu->default_dom)
1711 dma_ops_domain_free(iommu->default_dom);
1712 }
1713
1714 return ret;
1715}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01001716
1717/*****************************************************************************
1718 *
1719 * The following functions belong to the exported interface of AMD IOMMU
1720 *
1721 * This interface allows access to lower level functions of the IOMMU
1722 * like protection domain handling and assignement of devices to domains
1723 * which is not possible with the dma_ops interface.
1724 *
1725 *****************************************************************************/
1726
Joerg Roedel6d98cd82008-12-08 12:05:55 +01001727static void cleanup_domain(struct protection_domain *domain)
1728{
1729 unsigned long flags;
1730 u16 devid;
1731
1732 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1733
1734 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid)
1735 if (amd_iommu_pd_table[devid] == domain)
1736 __detach_device(domain, devid);
1737
1738 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1739}
1740
Joerg Roedelc156e342008-12-02 18:13:27 +01001741static int amd_iommu_domain_init(struct iommu_domain *dom)
1742{
1743 struct protection_domain *domain;
1744
1745 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
1746 if (!domain)
1747 return -ENOMEM;
1748
1749 spin_lock_init(&domain->lock);
1750 domain->mode = PAGE_MODE_3_LEVEL;
1751 domain->id = domain_id_alloc();
1752 if (!domain->id)
1753 goto out_free;
1754 domain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
1755 if (!domain->pt_root)
1756 goto out_free;
1757
1758 dom->priv = domain;
1759
1760 return 0;
1761
1762out_free:
1763 kfree(domain);
1764
1765 return -ENOMEM;
1766}
1767
Joerg Roedel98383fc2008-12-02 18:34:12 +01001768static void amd_iommu_domain_destroy(struct iommu_domain *dom)
1769{
1770 struct protection_domain *domain = dom->priv;
1771
1772 if (!domain)
1773 return;
1774
1775 if (domain->dev_cnt > 0)
1776 cleanup_domain(domain);
1777
1778 BUG_ON(domain->dev_cnt != 0);
1779
1780 free_pagetable(domain);
1781
1782 domain_id_free(domain->id);
1783
1784 kfree(domain);
1785
1786 dom->priv = NULL;
1787}
1788
Joerg Roedel684f2882008-12-08 12:07:44 +01001789static void amd_iommu_detach_device(struct iommu_domain *dom,
1790 struct device *dev)
1791{
1792 struct protection_domain *domain = dom->priv;
1793 struct amd_iommu *iommu;
1794 struct pci_dev *pdev;
1795 u16 devid;
1796
1797 if (dev->bus != &pci_bus_type)
1798 return;
1799
1800 pdev = to_pci_dev(dev);
1801
1802 devid = calc_devid(pdev->bus->number, pdev->devfn);
1803
1804 if (devid > 0)
1805 detach_device(domain, devid);
1806
1807 iommu = amd_iommu_rlookup_table[devid];
1808 if (!iommu)
1809 return;
1810
1811 iommu_queue_inv_dev_entry(iommu, devid);
1812 iommu_completion_wait(iommu);
1813}
1814
Joerg Roedel01106062008-12-02 19:34:11 +01001815static int amd_iommu_attach_device(struct iommu_domain *dom,
1816 struct device *dev)
1817{
1818 struct protection_domain *domain = dom->priv;
1819 struct protection_domain *old_domain;
1820 struct amd_iommu *iommu;
1821 struct pci_dev *pdev;
1822 u16 devid;
1823
1824 if (dev->bus != &pci_bus_type)
1825 return -EINVAL;
1826
1827 pdev = to_pci_dev(dev);
1828
1829 devid = calc_devid(pdev->bus->number, pdev->devfn);
1830
1831 if (devid >= amd_iommu_last_bdf ||
1832 devid != amd_iommu_alias_table[devid])
1833 return -EINVAL;
1834
1835 iommu = amd_iommu_rlookup_table[devid];
1836 if (!iommu)
1837 return -EINVAL;
1838
1839 old_domain = domain_for_device(devid);
1840 if (old_domain)
1841 return -EBUSY;
1842
1843 attach_device(iommu, domain, devid);
1844
1845 iommu_completion_wait(iommu);
1846
1847 return 0;
1848}
1849
Joerg Roedelc6229ca2008-12-02 19:48:43 +01001850static int amd_iommu_map_range(struct iommu_domain *dom,
1851 unsigned long iova, phys_addr_t paddr,
1852 size_t size, int iommu_prot)
1853{
1854 struct protection_domain *domain = dom->priv;
1855 unsigned long i, npages = iommu_num_pages(paddr, size, PAGE_SIZE);
1856 int prot = 0;
1857 int ret;
1858
1859 if (iommu_prot & IOMMU_READ)
1860 prot |= IOMMU_PROT_IR;
1861 if (iommu_prot & IOMMU_WRITE)
1862 prot |= IOMMU_PROT_IW;
1863
1864 iova &= PAGE_MASK;
1865 paddr &= PAGE_MASK;
1866
1867 for (i = 0; i < npages; ++i) {
1868 ret = iommu_map_page(domain, iova, paddr, prot);
1869 if (ret)
1870 return ret;
1871
1872 iova += PAGE_SIZE;
1873 paddr += PAGE_SIZE;
1874 }
1875
1876 return 0;
1877}
1878
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001879static void amd_iommu_unmap_range(struct iommu_domain *dom,
1880 unsigned long iova, size_t size)
1881{
1882
1883 struct protection_domain *domain = dom->priv;
1884 unsigned long i, npages = iommu_num_pages(iova, size, PAGE_SIZE);
1885
1886 iova &= PAGE_MASK;
1887
1888 for (i = 0; i < npages; ++i) {
1889 iommu_unmap_page(domain, iova);
1890 iova += PAGE_SIZE;
1891 }
1892
1893 iommu_flush_domain(domain->id);
1894}
1895
Joerg Roedel645c4c82008-12-02 20:05:50 +01001896static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
1897 unsigned long iova)
1898{
1899 struct protection_domain *domain = dom->priv;
1900 unsigned long offset = iova & ~PAGE_MASK;
1901 phys_addr_t paddr;
1902 u64 *pte;
1903
1904 pte = &domain->pt_root[IOMMU_PTE_L2_INDEX(iova)];
1905
1906 if (!IOMMU_PTE_PRESENT(*pte))
1907 return 0;
1908
1909 pte = IOMMU_PTE_PAGE(*pte);
1910 pte = &pte[IOMMU_PTE_L1_INDEX(iova)];
1911
1912 if (!IOMMU_PTE_PRESENT(*pte))
1913 return 0;
1914
1915 pte = IOMMU_PTE_PAGE(*pte);
1916 pte = &pte[IOMMU_PTE_L0_INDEX(iova)];
1917
1918 if (!IOMMU_PTE_PRESENT(*pte))
1919 return 0;
1920
1921 paddr = *pte & IOMMU_PAGE_MASK;
1922 paddr |= offset;
1923
1924 return paddr;
1925}
1926
Sheng Yangdbb9fd82009-03-18 15:33:06 +08001927static int amd_iommu_domain_has_cap(struct iommu_domain *domain,
1928 unsigned long cap)
1929{
1930 return 0;
1931}
1932
Joerg Roedel26961ef2008-12-03 17:00:17 +01001933static struct iommu_ops amd_iommu_ops = {
1934 .domain_init = amd_iommu_domain_init,
1935 .domain_destroy = amd_iommu_domain_destroy,
1936 .attach_dev = amd_iommu_attach_device,
1937 .detach_dev = amd_iommu_detach_device,
1938 .map = amd_iommu_map_range,
1939 .unmap = amd_iommu_unmap_range,
1940 .iova_to_phys = amd_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08001941 .domain_has_cap = amd_iommu_domain_has_cap,
Joerg Roedel26961ef2008-12-03 17:00:17 +01001942};
1943