| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
 | 2 |  * arch/sh/kernel/cpu/init.c | 
 | 3 |  * | 
 | 4 |  * CPU init code | 
 | 5 |  * | 
| Paul Mundt | 7dd6662 | 2009-08-15 07:43:21 +0900 | [diff] [blame] | 6 |  * Copyright (C) 2002 - 2009  Paul Mundt | 
| Richard Curnow | b638d0b | 2006-09-27 14:09:26 +0900 | [diff] [blame] | 7 |  * Copyright (C) 2003  Richard Curnow | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 |  * | 
 | 9 |  * This file is subject to the terms and conditions of the GNU General Public | 
 | 10 |  * License.  See the file "COPYING" in the main directory of this archive | 
 | 11 |  * for more details. | 
 | 12 |  */ | 
 | 13 | #include <linux/init.h> | 
 | 14 | #include <linux/kernel.h> | 
| Paul Mundt | aec5e0e | 2006-12-25 09:51:47 +0900 | [diff] [blame] | 15 | #include <linux/mm.h> | 
| Paul Mundt | cd01204 | 2007-12-10 15:50:28 +0900 | [diff] [blame] | 16 | #include <linux/log2.h> | 
| Paul Mundt | aec5e0e | 2006-12-25 09:51:47 +0900 | [diff] [blame] | 17 | #include <asm/mmu_context.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | #include <asm/processor.h> | 
 | 19 | #include <asm/uaccess.h> | 
| Paul Mundt | f3c2575 | 2006-09-27 18:36:17 +0900 | [diff] [blame] | 20 | #include <asm/page.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 21 | #include <asm/system.h> | 
 | 22 | #include <asm/cacheflush.h> | 
 | 23 | #include <asm/cache.h> | 
| Paul Mundt | cd01204 | 2007-12-10 15:50:28 +0900 | [diff] [blame] | 24 | #include <asm/elf.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 25 | #include <asm/io.h> | 
| Paul Mundt | aba1030 | 2007-09-21 18:32:32 +0900 | [diff] [blame] | 26 | #include <asm/smp.h> | 
| Paul Mundt | 49f3bfe | 2010-02-17 12:33:22 +0900 | [diff] [blame] | 27 | #include <asm/sh_bios.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 |  | 
| Paul Mundt | 0ea820c | 2010-01-13 12:51:40 +0900 | [diff] [blame] | 29 | #ifdef CONFIG_SH_FPU | 
 | 30 | #define cpu_has_fpu	1 | 
 | 31 | #else | 
 | 32 | #define cpu_has_fpu	0 | 
 | 33 | #endif | 
 | 34 |  | 
 | 35 | #ifdef CONFIG_SH_DSP | 
 | 36 | #define cpu_has_dsp	1 | 
 | 37 | #else | 
 | 38 | #define cpu_has_dsp	0 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 39 | #endif | 
 | 40 |  | 
 | 41 | /* | 
 | 42 |  * Generic wrapper for command line arguments to disable on-chip | 
 | 43 |  * peripherals (nofpu, nodsp, and so forth). | 
 | 44 |  */ | 
| Paul Mundt | 0ea820c | 2010-01-13 12:51:40 +0900 | [diff] [blame] | 45 | #define onchip_setup(x)					\ | 
| Paul Mundt | 4a6feab | 2010-04-21 12:20:42 +0900 | [diff] [blame] | 46 | static int x##_disabled __cpuinitdata = !cpu_has_##x;	\ | 
| Paul Mundt | 0ea820c | 2010-01-13 12:51:40 +0900 | [diff] [blame] | 47 | 							\ | 
| Paul Mundt | 4a6feab | 2010-04-21 12:20:42 +0900 | [diff] [blame] | 48 | static int __cpuinit x##_setup(char *opts)			\ | 
| Paul Mundt | 0ea820c | 2010-01-13 12:51:40 +0900 | [diff] [blame] | 49 | {							\ | 
 | 50 | 	x##_disabled = 1;				\ | 
 | 51 | 	return 1;					\ | 
 | 52 | }							\ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 53 | __setup("no" __stringify(x), x##_setup); | 
 | 54 |  | 
 | 55 | onchip_setup(fpu); | 
 | 56 | onchip_setup(dsp); | 
 | 57 |  | 
| Paul Mundt | 45ed285 | 2007-03-08 18:12:17 +0900 | [diff] [blame] | 58 | #ifdef CONFIG_SPECULATIVE_EXECUTION | 
 | 59 | #define CPUOPM		0xff2f0000 | 
 | 60 | #define CPUOPM_RABD	(1 << 5) | 
 | 61 |  | 
| Paul Mundt | 4a6feab | 2010-04-21 12:20:42 +0900 | [diff] [blame] | 62 | static void __cpuinit speculative_execution_init(void) | 
| Paul Mundt | 45ed285 | 2007-03-08 18:12:17 +0900 | [diff] [blame] | 63 | { | 
 | 64 | 	/* Clear RABD */ | 
| Paul Mundt | 9d56dd3 | 2010-01-26 12:58:40 +0900 | [diff] [blame] | 65 | 	__raw_writel(__raw_readl(CPUOPM) & ~CPUOPM_RABD, CPUOPM); | 
| Paul Mundt | 45ed285 | 2007-03-08 18:12:17 +0900 | [diff] [blame] | 66 |  | 
 | 67 | 	/* Flush the update */ | 
| Paul Mundt | 9d56dd3 | 2010-01-26 12:58:40 +0900 | [diff] [blame] | 68 | 	(void)__raw_readl(CPUOPM); | 
| Paul Mundt | 45ed285 | 2007-03-08 18:12:17 +0900 | [diff] [blame] | 69 | 	ctrl_barrier(); | 
 | 70 | } | 
 | 71 | #else | 
 | 72 | #define speculative_execution_init()	do { } while (0) | 
 | 73 | #endif | 
 | 74 |  | 
| Paul Mundt | 7dd6662 | 2009-08-15 07:43:21 +0900 | [diff] [blame] | 75 | #ifdef CONFIG_CPU_SH4A | 
 | 76 | #define EXPMASK			0xff2f0004 | 
 | 77 | #define EXPMASK_RTEDS		(1 << 0) | 
 | 78 | #define EXPMASK_BRDSSLP		(1 << 1) | 
 | 79 | #define EXPMASK_MMCAW		(1 << 4) | 
 | 80 |  | 
| Paul Mundt | 4a6feab | 2010-04-21 12:20:42 +0900 | [diff] [blame] | 81 | static void __cpuinit expmask_init(void) | 
| Paul Mundt | 7dd6662 | 2009-08-15 07:43:21 +0900 | [diff] [blame] | 82 | { | 
 | 83 | 	unsigned long expmask = __raw_readl(EXPMASK); | 
 | 84 |  | 
 | 85 | 	/* | 
 | 86 | 	 * Future proofing. | 
 | 87 | 	 * | 
| Paul Mundt | 6e8a0d1 | 2009-12-04 16:22:11 +0900 | [diff] [blame] | 88 | 	 * Disable support for slottable sleep instruction, non-nop | 
 | 89 | 	 * instructions in the rte delay slot, and associative writes to | 
 | 90 | 	 * the memory-mapped cache array. | 
| Paul Mundt | 7dd6662 | 2009-08-15 07:43:21 +0900 | [diff] [blame] | 91 | 	 */ | 
| Paul Mundt | 6e8a0d1 | 2009-12-04 16:22:11 +0900 | [diff] [blame] | 92 | 	expmask &= ~(EXPMASK_RTEDS | EXPMASK_BRDSSLP | EXPMASK_MMCAW); | 
| Paul Mundt | 7dd6662 | 2009-08-15 07:43:21 +0900 | [diff] [blame] | 93 |  | 
 | 94 | 	__raw_writel(expmask, EXPMASK); | 
 | 95 | 	ctrl_barrier(); | 
 | 96 | } | 
 | 97 | #else | 
 | 98 | #define expmask_init()	do { } while (0) | 
 | 99 | #endif | 
 | 100 |  | 
| Kuninori Morimoto | fab88d9 | 2009-06-02 02:49:20 +0000 | [diff] [blame] | 101 | /* 2nd-level cache init */ | 
| Paul Mundt | 2dc2f8e | 2010-01-21 16:05:25 +0900 | [diff] [blame] | 102 | void __attribute__ ((weak)) l2_cache_init(void) | 
| Kuninori Morimoto | fab88d9 | 2009-06-02 02:49:20 +0000 | [diff] [blame] | 103 | { | 
 | 104 | } | 
 | 105 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 106 | /* | 
 | 107 |  * Generic first-level cache init | 
 | 108 |  */ | 
| Paul Mundt | 27a511c | 2007-11-10 20:25:28 +0900 | [diff] [blame] | 109 | #ifdef CONFIG_SUPERH32 | 
| Paul Mundt | 2dc2f8e | 2010-01-21 16:05:25 +0900 | [diff] [blame] | 110 | static void cache_init(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 111 | { | 
 | 112 | 	unsigned long ccr, flags; | 
 | 113 |  | 
| Stuart Menefy | cbaa118 | 2007-11-30 17:06:36 +0900 | [diff] [blame] | 114 | 	jump_to_uncached(); | 
| Paul Mundt | 9d56dd3 | 2010-01-26 12:58:40 +0900 | [diff] [blame] | 115 | 	ccr = __raw_readl(CCR); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 116 |  | 
 | 117 | 	/* | 
| Richard Curnow | b638d0b | 2006-09-27 14:09:26 +0900 | [diff] [blame] | 118 | 	 * At this point we don't know whether the cache is enabled or not - a | 
 | 119 | 	 * bootloader may have enabled it.  There are at least 2 things that | 
 | 120 | 	 * could be dirty in the cache at this point: | 
 | 121 | 	 * 1. kernel command line set up by boot loader | 
 | 122 | 	 * 2. spilled registers from the prolog of this function | 
 | 123 | 	 * => before re-initialising the cache, we must do a purge of the whole | 
 | 124 | 	 * cache out to memory for safety.  As long as nothing is spilled | 
 | 125 | 	 * during the loop to lines that have already been done, this is safe. | 
 | 126 | 	 * - RPC | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 127 | 	 */ | 
 | 128 | 	if (ccr & CCR_CACHE_ENABLE) { | 
 | 129 | 		unsigned long ways, waysize, addrstart; | 
 | 130 |  | 
| Paul Mundt | 11c1965 | 2006-12-25 10:19:56 +0900 | [diff] [blame] | 131 | 		waysize = current_cpu_data.dcache.sets; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 132 |  | 
| Yoshinori Sato | 9d4436a | 2006-11-05 15:40:13 +0900 | [diff] [blame] | 133 | #ifdef CCR_CACHE_ORA | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 134 | 		/* | 
 | 135 | 		 * If the OC is already in RAM mode, we only have | 
 | 136 | 		 * half of the entries to flush.. | 
 | 137 | 		 */ | 
 | 138 | 		if (ccr & CCR_CACHE_ORA) | 
 | 139 | 			waysize >>= 1; | 
| Yoshinori Sato | 9d4436a | 2006-11-05 15:40:13 +0900 | [diff] [blame] | 140 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 141 |  | 
| Paul Mundt | 11c1965 | 2006-12-25 10:19:56 +0900 | [diff] [blame] | 142 | 		waysize <<= current_cpu_data.dcache.entry_shift; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 143 |  | 
 | 144 | #ifdef CCR_CACHE_EMODE | 
 | 145 | 		/* If EMODE is not set, we only have 1 way to flush. */ | 
 | 146 | 		if (!(ccr & CCR_CACHE_EMODE)) | 
 | 147 | 			ways = 1; | 
 | 148 | 		else | 
 | 149 | #endif | 
| Paul Mundt | 11c1965 | 2006-12-25 10:19:56 +0900 | [diff] [blame] | 150 | 			ways = current_cpu_data.dcache.ways; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 151 |  | 
 | 152 | 		addrstart = CACHE_OC_ADDRESS_ARRAY; | 
 | 153 | 		do { | 
 | 154 | 			unsigned long addr; | 
 | 155 |  | 
 | 156 | 			for (addr = addrstart; | 
 | 157 | 			     addr < addrstart + waysize; | 
| Paul Mundt | 11c1965 | 2006-12-25 10:19:56 +0900 | [diff] [blame] | 158 | 			     addr += current_cpu_data.dcache.linesz) | 
| Paul Mundt | 9d56dd3 | 2010-01-26 12:58:40 +0900 | [diff] [blame] | 159 | 				__raw_writel(0, addr); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 160 |  | 
| Paul Mundt | 11c1965 | 2006-12-25 10:19:56 +0900 | [diff] [blame] | 161 | 			addrstart += current_cpu_data.dcache.way_incr; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 162 | 		} while (--ways); | 
 | 163 | 	} | 
 | 164 |  | 
 | 165 | 	/* | 
 | 166 | 	 * Default CCR values .. enable the caches | 
 | 167 | 	 * and invalidate them immediately.. | 
 | 168 | 	 */ | 
 | 169 | 	flags = CCR_CACHE_ENABLE | CCR_CACHE_INVALIDATE; | 
 | 170 |  | 
 | 171 | #ifdef CCR_CACHE_EMODE | 
 | 172 | 	/* Force EMODE if possible */ | 
| Paul Mundt | 11c1965 | 2006-12-25 10:19:56 +0900 | [diff] [blame] | 173 | 	if (current_cpu_data.dcache.ways > 1) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 174 | 		flags |= CCR_CACHE_EMODE; | 
| Richard Curnow | b638d0b | 2006-09-27 14:09:26 +0900 | [diff] [blame] | 175 | 	else | 
 | 176 | 		flags &= ~CCR_CACHE_EMODE; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 177 | #endif | 
 | 178 |  | 
| Paul Mundt | e7bd34a | 2007-07-31 17:07:28 +0900 | [diff] [blame] | 179 | #if defined(CONFIG_CACHE_WRITETHROUGH) | 
 | 180 | 	/* Write-through */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 181 | 	flags |= CCR_CACHE_WT; | 
| Paul Mundt | e7bd34a | 2007-07-31 17:07:28 +0900 | [diff] [blame] | 182 | #elif defined(CONFIG_CACHE_WRITEBACK) | 
 | 183 | 	/* Write-back */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 184 | 	flags |= CCR_CACHE_CB; | 
| Paul Mundt | e7bd34a | 2007-07-31 17:07:28 +0900 | [diff] [blame] | 185 | #else | 
 | 186 | 	/* Off */ | 
 | 187 | 	flags &= ~CCR_CACHE_ENABLE; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 188 | #endif | 
 | 189 |  | 
| Kuninori Morimoto | fab88d9 | 2009-06-02 02:49:20 +0000 | [diff] [blame] | 190 | 	l2_cache_init(); | 
 | 191 |  | 
| Paul Mundt | 9d56dd3 | 2010-01-26 12:58:40 +0900 | [diff] [blame] | 192 | 	__raw_writel(flags, CCR); | 
| Stuart Menefy | cbaa118 | 2007-11-30 17:06:36 +0900 | [diff] [blame] | 193 | 	back_to_cached(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 194 | } | 
| Paul Mundt | 27a511c | 2007-11-10 20:25:28 +0900 | [diff] [blame] | 195 | #else | 
 | 196 | #define cache_init()	do { } while (0) | 
 | 197 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 198 |  | 
| Paul Mundt | cd01204 | 2007-12-10 15:50:28 +0900 | [diff] [blame] | 199 | #define CSHAPE(totalsize, linesize, assoc) \ | 
 | 200 | 	((totalsize & ~0xff) | (linesize << 4) | assoc) | 
 | 201 |  | 
 | 202 | #define CACHE_DESC_SHAPE(desc)	\ | 
 | 203 | 	CSHAPE((desc).way_size * (desc).ways, ilog2((desc).linesz), (desc).ways) | 
 | 204 |  | 
 | 205 | static void detect_cache_shape(void) | 
 | 206 | { | 
 | 207 | 	l1d_cache_shape = CACHE_DESC_SHAPE(current_cpu_data.dcache); | 
 | 208 |  | 
 | 209 | 	if (current_cpu_data.dcache.flags & SH_CACHE_COMBINED) | 
 | 210 | 		l1i_cache_shape = l1d_cache_shape; | 
 | 211 | 	else | 
 | 212 | 		l1i_cache_shape = CACHE_DESC_SHAPE(current_cpu_data.icache); | 
 | 213 |  | 
 | 214 | 	if (current_cpu_data.flags & CPU_HAS_L2_CACHE) | 
 | 215 | 		l2_cache_shape = CACHE_DESC_SHAPE(current_cpu_data.scache); | 
 | 216 | 	else | 
 | 217 | 		l2_cache_shape = -1; /* No S-cache */ | 
 | 218 | } | 
 | 219 |  | 
| Paul Mundt | 4a6feab | 2010-04-21 12:20:42 +0900 | [diff] [blame] | 220 | static void __cpuinit fpu_init(void) | 
| Paul Mundt | 0ea820c | 2010-01-13 12:51:40 +0900 | [diff] [blame] | 221 | { | 
 | 222 | 	/* Disable the FPU */ | 
 | 223 | 	if (fpu_disabled && (current_cpu_data.flags & CPU_HAS_FPU)) { | 
 | 224 | 		printk("FPU Disabled\n"); | 
 | 225 | 		current_cpu_data.flags &= ~CPU_HAS_FPU; | 
 | 226 | 	} | 
 | 227 |  | 
 | 228 | 	disable_fpu(); | 
 | 229 | 	clear_used_math(); | 
 | 230 | } | 
 | 231 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 232 | #ifdef CONFIG_SH_DSP | 
| Paul Mundt | 4a6feab | 2010-04-21 12:20:42 +0900 | [diff] [blame] | 233 | static void __cpuinit release_dsp(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 234 | { | 
 | 235 | 	unsigned long sr; | 
 | 236 |  | 
 | 237 | 	/* Clear SR.DSP bit */ | 
 | 238 | 	__asm__ __volatile__ ( | 
 | 239 | 		"stc\tsr, %0\n\t" | 
 | 240 | 		"and\t%1, %0\n\t" | 
 | 241 | 		"ldc\t%0, sr\n\t" | 
 | 242 | 		: "=&r" (sr) | 
 | 243 | 		: "r" (~SR_DSP) | 
 | 244 | 	); | 
 | 245 | } | 
 | 246 |  | 
| Paul Mundt | 4a6feab | 2010-04-21 12:20:42 +0900 | [diff] [blame] | 247 | static void __cpuinit dsp_init(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 248 | { | 
 | 249 | 	unsigned long sr; | 
 | 250 |  | 
 | 251 | 	/* | 
 | 252 | 	 * Set the SR.DSP bit, wait for one instruction, and then read | 
 | 253 | 	 * back the SR value. | 
 | 254 | 	 */ | 
 | 255 | 	__asm__ __volatile__ ( | 
 | 256 | 		"stc\tsr, %0\n\t" | 
 | 257 | 		"or\t%1, %0\n\t" | 
 | 258 | 		"ldc\t%0, sr\n\t" | 
 | 259 | 		"nop\n\t" | 
 | 260 | 		"stc\tsr, %0\n\t" | 
 | 261 | 		: "=&r" (sr) | 
 | 262 | 		: "r" (SR_DSP) | 
 | 263 | 	); | 
 | 264 |  | 
 | 265 | 	/* If the DSP bit is still set, this CPU has a DSP */ | 
 | 266 | 	if (sr & SR_DSP) | 
| Paul Mundt | 11c1965 | 2006-12-25 10:19:56 +0900 | [diff] [blame] | 267 | 		current_cpu_data.flags |= CPU_HAS_DSP; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 268 |  | 
| Paul Mundt | 0ea820c | 2010-01-13 12:51:40 +0900 | [diff] [blame] | 269 | 	/* Disable the DSP */ | 
 | 270 | 	if (dsp_disabled && (current_cpu_data.flags & CPU_HAS_DSP)) { | 
 | 271 | 		printk("DSP Disabled\n"); | 
 | 272 | 		current_cpu_data.flags &= ~CPU_HAS_DSP; | 
 | 273 | 	} | 
 | 274 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 275 | 	/* Now that we've determined the DSP status, clear the DSP bit. */ | 
 | 276 | 	release_dsp(); | 
 | 277 | } | 
| Paul Mundt | 0ea820c | 2010-01-13 12:51:40 +0900 | [diff] [blame] | 278 | #else | 
| Paul Mundt | 4a6feab | 2010-04-21 12:20:42 +0900 | [diff] [blame] | 279 | static inline void __cpuinit dsp_init(void) { } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 280 | #endif /* CONFIG_SH_DSP */ | 
 | 281 |  | 
 | 282 | /** | 
| Paul Mundt | 4a6feab | 2010-04-21 12:20:42 +0900 | [diff] [blame] | 283 |  * cpu_init | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 284 |  * | 
| Paul Mundt | 7025bec | 2010-01-05 19:16:35 +0900 | [diff] [blame] | 285 |  * This is our initial entry point for each CPU, and is invoked on the | 
 | 286 |  * boot CPU prior to calling start_kernel(). For SMP, a combination of | 
 | 287 |  * this and start_secondary() will bring up each processor to a ready | 
 | 288 |  * state prior to hand forking the idle loop. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 289 |  * | 
| Paul Mundt | 7025bec | 2010-01-05 19:16:35 +0900 | [diff] [blame] | 290 |  * We do all of the basic processor init here, including setting up | 
 | 291 |  * the caches, FPU, DSP, etc. By the time start_kernel() is hit (and | 
 | 292 |  * subsequently platform_setup()) things like determining the CPU | 
 | 293 |  * subtype and initial configuration will all be done. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 294 |  * | 
 | 295 |  * Each processor family is still responsible for doing its own probing | 
| Paul Mundt | a9079ca | 2010-04-21 12:01:06 +0900 | [diff] [blame] | 296 |  * and cache configuration in cpu_probe(). | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 297 |  */ | 
| Paul Mundt | 4a6feab | 2010-04-21 12:20:42 +0900 | [diff] [blame] | 298 | asmlinkage void __cpuinit cpu_init(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 299 | { | 
| Paul Mundt | aba1030 | 2007-09-21 18:32:32 +0900 | [diff] [blame] | 300 | 	current_thread_info()->cpu = hard_smp_processor_id(); | 
 | 301 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 302 | 	/* First, probe the CPU */ | 
| Paul Mundt | a9079ca | 2010-04-21 12:01:06 +0900 | [diff] [blame] | 303 | 	cpu_probe(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 304 |  | 
| Paul Mundt | ffe1b4e | 2007-03-12 16:15:22 +0900 | [diff] [blame] | 305 | 	if (current_cpu_data.type == CPU_SH_NONE) | 
 | 306 | 		panic("Unknown CPU"); | 
 | 307 |  | 
| Paul Mundt | 27a511c | 2007-11-10 20:25:28 +0900 | [diff] [blame] | 308 | 	/* First setup the rest of the I-cache info */ | 
 | 309 | 	current_cpu_data.icache.entry_mask = current_cpu_data.icache.way_incr - | 
 | 310 | 				      current_cpu_data.icache.linesz; | 
 | 311 |  | 
 | 312 | 	current_cpu_data.icache.way_size = current_cpu_data.icache.sets * | 
 | 313 | 				    current_cpu_data.icache.linesz; | 
 | 314 |  | 
 | 315 | 	/* And the D-cache too */ | 
 | 316 | 	current_cpu_data.dcache.entry_mask = current_cpu_data.dcache.way_incr - | 
 | 317 | 				      current_cpu_data.dcache.linesz; | 
 | 318 |  | 
 | 319 | 	current_cpu_data.dcache.way_size = current_cpu_data.dcache.sets * | 
 | 320 | 				    current_cpu_data.dcache.linesz; | 
 | 321 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 322 | 	/* Init the cache */ | 
 | 323 | 	cache_init(); | 
 | 324 |  | 
| Paul Mundt | cd01204 | 2007-12-10 15:50:28 +0900 | [diff] [blame] | 325 | 	if (raw_smp_processor_id() == 0) { | 
| Paul Mundt | aba1030 | 2007-09-21 18:32:32 +0900 | [diff] [blame] | 326 | 		shm_align_mask = max_t(unsigned long, | 
 | 327 | 				       current_cpu_data.dcache.way_size - 1, | 
 | 328 | 				       PAGE_SIZE - 1); | 
| Paul Mundt | f3c2575 | 2006-09-27 18:36:17 +0900 | [diff] [blame] | 329 |  | 
| Paul Mundt | cd01204 | 2007-12-10 15:50:28 +0900 | [diff] [blame] | 330 | 		/* Boot CPU sets the cache shape */ | 
 | 331 | 		detect_cache_shape(); | 
 | 332 | 	} | 
 | 333 |  | 
| Paul Mundt | 0ea820c | 2010-01-13 12:51:40 +0900 | [diff] [blame] | 334 | 	fpu_init(); | 
 | 335 | 	dsp_init(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 336 |  | 
| Paul Mundt | aec5e0e | 2006-12-25 09:51:47 +0900 | [diff] [blame] | 337 | 	/* | 
 | 338 | 	 * Initialize the per-CPU ASID cache very early, since the | 
 | 339 | 	 * TLB flushing routines depend on this being setup. | 
 | 340 | 	 */ | 
 | 341 | 	current_cpu_data.asid_cache = NO_CONTEXT; | 
 | 342 |  | 
| Paul Mundt | 2f98492 | 2010-10-26 14:44:58 +0900 | [diff] [blame] | 343 | 	current_cpu_data.phys_bits = __in_29bit_mode() ? 29 : 32; | 
 | 344 |  | 
| Paul Mundt | 45ed285 | 2007-03-08 18:12:17 +0900 | [diff] [blame] | 345 | 	speculative_execution_init(); | 
| Paul Mundt | 7dd6662 | 2009-08-15 07:43:21 +0900 | [diff] [blame] | 346 | 	expmask_init(); | 
| Paul Mundt | 0ea820c | 2010-01-13 12:51:40 +0900 | [diff] [blame] | 347 |  | 
| Paul Mundt | 49f3bfe | 2010-02-17 12:33:22 +0900 | [diff] [blame] | 348 | 	/* Do the rest of the boot processor setup */ | 
 | 349 | 	if (raw_smp_processor_id() == 0) { | 
 | 350 | 		/* Save off the BIOS VBR, if there is one */ | 
 | 351 | 		sh_bios_vbr_init(); | 
 | 352 |  | 
 | 353 | 		/* | 
 | 354 | 		 * Setup VBR for boot CPU. Secondary CPUs do this through | 
 | 355 | 		 * start_secondary(). | 
 | 356 | 		 */ | 
 | 357 | 		per_cpu_trap_init(); | 
 | 358 |  | 
 | 359 | 		/* | 
 | 360 | 		 * Boot processor to setup the FP and extended state | 
 | 361 | 		 * context info. | 
 | 362 | 		 */ | 
| Paul Mundt | 0ea820c | 2010-01-13 12:51:40 +0900 | [diff] [blame] | 363 | 		init_thread_xstate(); | 
| Paul Mundt | 49f3bfe | 2010-02-17 12:33:22 +0900 | [diff] [blame] | 364 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 365 | } |