blob: b6b53447b1b47d6a9b9f4af6fdf62f7a72d91ffa [file] [log] [blame]
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +01001/*
2 * arch/arm/mach-ep93xx/clock.c
3 * Clock control for Cirrus EP93xx chips.
4 *
5 * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or (at
10 * your option) any later version.
11 */
12
13#include <linux/kernel.h>
14#include <linux/clk.h>
15#include <linux/err.h>
Lennert Buytenhek51dd2492007-02-04 22:45:33 +010016#include <linux/module.h>
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010017#include <linux/string.h>
Russell Kingfced80c2008-09-06 12:10:45 +010018#include <linux/io.h>
Russell Kingae696fd2008-11-30 17:11:49 +000019
20#include <asm/clkdev.h>
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010021#include <asm/div64.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010022#include <mach/hardware.h>
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010023
Hartley Sweetenff05c032009-05-07 18:41:47 +010024
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010025struct clk {
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010026 unsigned long rate;
27 int users;
Hartley Sweetenff05c032009-05-07 18:41:47 +010028 int sw_locked;
Hartley Sweetenc3e3bad2009-07-06 17:40:53 +010029 void __iomem *enable_reg;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010030 u32 enable_mask;
Hartley Sweetenff05c032009-05-07 18:41:47 +010031
32 unsigned long (*get_rate)(struct clk *clk);
Hartley Sweeten701fac82009-06-30 23:06:43 +010033 int (*set_rate)(struct clk *clk, unsigned long rate);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010034};
35
Hartley Sweetenff05c032009-05-07 18:41:47 +010036
37static unsigned long get_uart_rate(struct clk *clk);
38
Hartley Sweeten701fac82009-06-30 23:06:43 +010039static int set_keytchclk_rate(struct clk *clk, unsigned long rate);
40
Hartley Sweetenff05c032009-05-07 18:41:47 +010041
42static struct clk clk_uart1 = {
43 .sw_locked = 1,
Hartley Sweeten02239f02009-07-08 02:00:49 +010044 .enable_reg = EP93XX_SYSCON_DEVCFG,
45 .enable_mask = EP93XX_SYSCON_DEVCFG_U1EN,
Hartley Sweetenff05c032009-05-07 18:41:47 +010046 .get_rate = get_uart_rate,
47};
48static struct clk clk_uart2 = {
49 .sw_locked = 1,
Hartley Sweeten02239f02009-07-08 02:00:49 +010050 .enable_reg = EP93XX_SYSCON_DEVCFG,
51 .enable_mask = EP93XX_SYSCON_DEVCFG_U2EN,
Hartley Sweetenff05c032009-05-07 18:41:47 +010052 .get_rate = get_uart_rate,
53};
54static struct clk clk_uart3 = {
55 .sw_locked = 1,
Hartley Sweeten02239f02009-07-08 02:00:49 +010056 .enable_reg = EP93XX_SYSCON_DEVCFG,
57 .enable_mask = EP93XX_SYSCON_DEVCFG_U3EN,
Hartley Sweetenff05c032009-05-07 18:41:47 +010058 .get_rate = get_uart_rate,
Russell Kinged519de2007-04-22 12:30:41 +010059};
Russell Kingae696fd2008-11-30 17:11:49 +000060static struct clk clk_pll1;
61static struct clk clk_f;
62static struct clk clk_h;
63static struct clk clk_p;
64static struct clk clk_pll2;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010065static struct clk clk_usb_host = {
Hartley Sweeten40702432009-05-28 20:07:03 +010066 .enable_reg = EP93XX_SYSCON_PWRCNT,
67 .enable_mask = EP93XX_SYSCON_PWRCNT_USH_EN,
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010068};
Hartley Sweeten701fac82009-06-30 23:06:43 +010069static struct clk clk_keypad = {
70 .sw_locked = 1,
71 .enable_reg = EP93XX_SYSCON_KEYTCHCLKDIV,
72 .enable_mask = EP93XX_SYSCON_KEYTCHCLKDIV_KEN,
73 .set_rate = set_keytchclk_rate,
74};
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010075
Ryan Mallon1c8daab2009-02-25 22:22:38 +010076/* DMA Clocks */
77static struct clk clk_m2p0 = {
Hartley Sweeten40702432009-05-28 20:07:03 +010078 .enable_reg = EP93XX_SYSCON_PWRCNT,
79 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P0,
Ryan Mallon1c8daab2009-02-25 22:22:38 +010080};
81static struct clk clk_m2p1 = {
Hartley Sweeten40702432009-05-28 20:07:03 +010082 .enable_reg = EP93XX_SYSCON_PWRCNT,
83 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P1,
Ryan Mallon1c8daab2009-02-25 22:22:38 +010084};
85static struct clk clk_m2p2 = {
Hartley Sweeten40702432009-05-28 20:07:03 +010086 .enable_reg = EP93XX_SYSCON_PWRCNT,
87 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P2,
Ryan Mallon1c8daab2009-02-25 22:22:38 +010088};
89static struct clk clk_m2p3 = {
Hartley Sweeten40702432009-05-28 20:07:03 +010090 .enable_reg = EP93XX_SYSCON_PWRCNT,
91 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P3,
Ryan Mallon1c8daab2009-02-25 22:22:38 +010092};
93static struct clk clk_m2p4 = {
Hartley Sweeten40702432009-05-28 20:07:03 +010094 .enable_reg = EP93XX_SYSCON_PWRCNT,
95 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P4,
Ryan Mallon1c8daab2009-02-25 22:22:38 +010096};
97static struct clk clk_m2p5 = {
Hartley Sweeten40702432009-05-28 20:07:03 +010098 .enable_reg = EP93XX_SYSCON_PWRCNT,
99 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P5,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100100};
101static struct clk clk_m2p6 = {
Hartley Sweeten40702432009-05-28 20:07:03 +0100102 .enable_reg = EP93XX_SYSCON_PWRCNT,
103 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P6,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100104};
105static struct clk clk_m2p7 = {
Hartley Sweeten40702432009-05-28 20:07:03 +0100106 .enable_reg = EP93XX_SYSCON_PWRCNT,
107 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P7,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100108};
109static struct clk clk_m2p8 = {
Hartley Sweeten40702432009-05-28 20:07:03 +0100110 .enable_reg = EP93XX_SYSCON_PWRCNT,
111 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P8,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100112};
113static struct clk clk_m2p9 = {
Hartley Sweeten40702432009-05-28 20:07:03 +0100114 .enable_reg = EP93XX_SYSCON_PWRCNT,
115 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P9,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100116};
117static struct clk clk_m2m0 = {
Hartley Sweeten40702432009-05-28 20:07:03 +0100118 .enable_reg = EP93XX_SYSCON_PWRCNT,
119 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2M0,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100120};
121static struct clk clk_m2m1 = {
Hartley Sweeten40702432009-05-28 20:07:03 +0100122 .enable_reg = EP93XX_SYSCON_PWRCNT,
123 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2M1,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100124};
125
Russell Kingae696fd2008-11-30 17:11:49 +0000126#define INIT_CK(dev,con,ck) \
127 { .dev_id = dev, .con_id = con, .clk = ck }
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100128
Russell Kingae696fd2008-11-30 17:11:49 +0000129static struct clk_lookup clocks[] = {
Hartley Sweeten701fac82009-06-30 23:06:43 +0100130 INIT_CK("apb:uart1", NULL, &clk_uart1),
131 INIT_CK("apb:uart2", NULL, &clk_uart2),
132 INIT_CK("apb:uart3", NULL, &clk_uart3),
133 INIT_CK(NULL, "pll1", &clk_pll1),
134 INIT_CK(NULL, "fclk", &clk_f),
135 INIT_CK(NULL, "hclk", &clk_h),
136 INIT_CK(NULL, "pclk", &clk_p),
137 INIT_CK(NULL, "pll2", &clk_pll2),
138 INIT_CK("ep93xx-ohci", NULL, &clk_usb_host),
139 INIT_CK("ep93xx-keypad", NULL, &clk_keypad),
140 INIT_CK(NULL, "m2p0", &clk_m2p0),
141 INIT_CK(NULL, "m2p1", &clk_m2p1),
142 INIT_CK(NULL, "m2p2", &clk_m2p2),
143 INIT_CK(NULL, "m2p3", &clk_m2p3),
144 INIT_CK(NULL, "m2p4", &clk_m2p4),
145 INIT_CK(NULL, "m2p5", &clk_m2p5),
146 INIT_CK(NULL, "m2p6", &clk_m2p6),
147 INIT_CK(NULL, "m2p7", &clk_m2p7),
148 INIT_CK(NULL, "m2p8", &clk_m2p8),
149 INIT_CK(NULL, "m2p9", &clk_m2p9),
150 INIT_CK(NULL, "m2m0", &clk_m2m0),
151 INIT_CK(NULL, "m2m1", &clk_m2m1),
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100152};
153
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100154
155int clk_enable(struct clk *clk)
156{
157 if (!clk->users++ && clk->enable_reg) {
158 u32 value;
159
160 value = __raw_readl(clk->enable_reg);
Hartley Sweeten02239f02009-07-08 02:00:49 +0100161 value |= clk->enable_mask;
Hartley Sweetenff05c032009-05-07 18:41:47 +0100162 if (clk->sw_locked)
Hartley Sweeten02239f02009-07-08 02:00:49 +0100163 ep93xx_syscon_swlocked_write(value, clk->enable_reg);
164 else
165 __raw_writel(value, clk->enable_reg);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100166 }
167
168 return 0;
169}
Dmitry Baryshkov0c5d5b72008-07-10 14:44:23 +0100170EXPORT_SYMBOL(clk_enable);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100171
172void clk_disable(struct clk *clk)
173{
174 if (!--clk->users && clk->enable_reg) {
175 u32 value;
176
177 value = __raw_readl(clk->enable_reg);
Hartley Sweeten02239f02009-07-08 02:00:49 +0100178 value &= ~clk->enable_mask;
Hartley Sweetenff05c032009-05-07 18:41:47 +0100179 if (clk->sw_locked)
Hartley Sweeten02239f02009-07-08 02:00:49 +0100180 ep93xx_syscon_swlocked_write(value, clk->enable_reg);
181 else
182 __raw_writel(value, clk->enable_reg);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100183 }
184}
Dmitry Baryshkov0c5d5b72008-07-10 14:44:23 +0100185EXPORT_SYMBOL(clk_disable);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100186
Hartley Sweetenff05c032009-05-07 18:41:47 +0100187static unsigned long get_uart_rate(struct clk *clk)
188{
189 u32 value;
190
Matthias Kaehlckeca8cbc82009-06-11 19:57:34 +0100191 value = __raw_readl(EP93XX_SYSCON_PWRCNT);
192 if (value & EP93XX_SYSCON_PWRCNT_UARTBAUD)
Hartley Sweetenff05c032009-05-07 18:41:47 +0100193 return EP93XX_EXT_CLK_RATE;
194 else
195 return EP93XX_EXT_CLK_RATE / 2;
196}
197
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100198unsigned long clk_get_rate(struct clk *clk)
199{
Hartley Sweetenff05c032009-05-07 18:41:47 +0100200 if (clk->get_rate)
201 return clk->get_rate(clk);
202
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100203 return clk->rate;
204}
Dmitry Baryshkov0c5d5b72008-07-10 14:44:23 +0100205EXPORT_SYMBOL(clk_get_rate);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100206
Hartley Sweeten701fac82009-06-30 23:06:43 +0100207static int set_keytchclk_rate(struct clk *clk, unsigned long rate)
208{
209 u32 val;
210 u32 div_bit;
211
212 val = __raw_readl(clk->enable_reg);
213
214 /*
215 * The Key Matrix and ADC clocks are configured using the same
216 * System Controller register. The clock used will be either
217 * 1/4 or 1/16 the external clock rate depending on the
218 * EP93XX_SYSCON_KEYTCHCLKDIV_KDIV/EP93XX_SYSCON_KEYTCHCLKDIV_ADIV
219 * bit being set or cleared.
220 */
221 div_bit = clk->enable_mask >> 15;
222
223 if (rate == EP93XX_KEYTCHCLK_DIV4)
224 val |= div_bit;
225 else if (rate == EP93XX_KEYTCHCLK_DIV16)
226 val &= ~div_bit;
227 else
228 return -EINVAL;
229
230 ep93xx_syscon_swlocked_write(val, clk->enable_reg);
231 clk->rate = rate;
232 return 0;
233}
234
235int clk_set_rate(struct clk *clk, unsigned long rate)
236{
237 if (clk->set_rate)
238 return clk->set_rate(clk, rate);
239
240 return -EINVAL;
241}
242EXPORT_SYMBOL(clk_set_rate);
243
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100244
245static char fclk_divisors[] = { 1, 2, 4, 8, 16, 1, 1, 1 };
246static char hclk_divisors[] = { 1, 2, 4, 5, 6, 8, 16, 32 };
247static char pclk_divisors[] = { 1, 2, 4, 8 };
248
249/*
250 * PLL rate = 14.7456 MHz * (X1FBD + 1) * (X2FBD + 1) / (X2IPD + 1) / 2^PS
251 */
252static unsigned long calc_pll_rate(u32 config_word)
253{
254 unsigned long long rate;
255 int i;
256
Hartley Sweetenff05c032009-05-07 18:41:47 +0100257 rate = EP93XX_EXT_CLK_RATE;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100258 rate *= ((config_word >> 11) & 0x1f) + 1; /* X1FBD */
259 rate *= ((config_word >> 5) & 0x3f) + 1; /* X2FBD */
260 do_div(rate, (config_word & 0x1f) + 1); /* X2IPD */
261 for (i = 0; i < ((config_word >> 16) & 3); i++) /* PS */
262 rate >>= 1;
263
264 return (unsigned long)rate;
265}
266
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100267static void __init ep93xx_dma_clock_init(void)
268{
269 clk_m2p0.rate = clk_h.rate;
270 clk_m2p1.rate = clk_h.rate;
271 clk_m2p2.rate = clk_h.rate;
272 clk_m2p3.rate = clk_h.rate;
273 clk_m2p4.rate = clk_h.rate;
274 clk_m2p5.rate = clk_h.rate;
275 clk_m2p6.rate = clk_h.rate;
276 clk_m2p7.rate = clk_h.rate;
277 clk_m2p8.rate = clk_h.rate;
278 clk_m2p9.rate = clk_h.rate;
279 clk_m2m0.rate = clk_h.rate;
280 clk_m2m1.rate = clk_h.rate;
281}
282
Lennert Buytenhek51dd2492007-02-04 22:45:33 +0100283static int __init ep93xx_clock_init(void)
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100284{
285 u32 value;
Russell Kingae696fd2008-11-30 17:11:49 +0000286 int i;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100287
288 value = __raw_readl(EP93XX_SYSCON_CLOCK_SET1);
289 if (!(value & 0x00800000)) { /* PLL1 bypassed? */
Hartley Sweetenff05c032009-05-07 18:41:47 +0100290 clk_pll1.rate = EP93XX_EXT_CLK_RATE;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100291 } else {
292 clk_pll1.rate = calc_pll_rate(value);
293 }
294 clk_f.rate = clk_pll1.rate / fclk_divisors[(value >> 25) & 0x7];
295 clk_h.rate = clk_pll1.rate / hclk_divisors[(value >> 20) & 0x7];
296 clk_p.rate = clk_h.rate / pclk_divisors[(value >> 18) & 0x3];
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100297 ep93xx_dma_clock_init();
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100298
299 value = __raw_readl(EP93XX_SYSCON_CLOCK_SET2);
300 if (!(value & 0x00080000)) { /* PLL2 bypassed? */
Hartley Sweetenff05c032009-05-07 18:41:47 +0100301 clk_pll2.rate = EP93XX_EXT_CLK_RATE;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100302 } else if (value & 0x00040000) { /* PLL2 enabled? */
303 clk_pll2.rate = calc_pll_rate(value);
304 } else {
305 clk_pll2.rate = 0;
306 }
307 clk_usb_host.rate = clk_pll2.rate / (((value >> 28) & 0xf) + 1);
308
309 printk(KERN_INFO "ep93xx: PLL1 running at %ld MHz, PLL2 at %ld MHz\n",
310 clk_pll1.rate / 1000000, clk_pll2.rate / 1000000);
311 printk(KERN_INFO "ep93xx: FCLK %ld MHz, HCLK %ld MHz, PCLK %ld MHz\n",
312 clk_f.rate / 1000000, clk_h.rate / 1000000,
313 clk_p.rate / 1000000);
Lennert Buytenhek51dd2492007-02-04 22:45:33 +0100314
Russell Kingae696fd2008-11-30 17:11:49 +0000315 for (i = 0; i < ARRAY_SIZE(clocks); i++)
316 clkdev_add(&clocks[i]);
Lennert Buytenhek51dd2492007-02-04 22:45:33 +0100317 return 0;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100318}
Lennert Buytenhek51dd2492007-02-04 22:45:33 +0100319arch_initcall(ep93xx_clock_init);