blob: 474a15a29dec2c663437fc0bff6623465b4eb837 [file] [log] [blame]
Magnus Damm97991652011-04-29 02:28:08 +09001/*
2 * sh7372 Power management support
3 *
4 * Copyright (C) 2011 Magnus Damm
5 *
6 * This file is subject to the terms and conditions of the GNU General Public
7 * License. See the file "COPYING" in the main directory of this archive
8 * for more details.
9 */
10
11#include <linux/pm.h>
12#include <linux/suspend.h>
Magnus Damm082a8ca2011-04-29 02:39:32 +090013#include <linux/cpuidle.h>
Magnus Damm97991652011-04-29 02:28:08 +090014#include <linux/module.h>
15#include <linux/list.h>
16#include <linux/err.h>
17#include <linux/slab.h>
Rafael J. Wysockie3e01092011-07-01 22:13:56 +020018#include <linux/pm_runtime.h>
19#include <linux/platform_device.h>
20#include <linux/delay.h>
Magnus Damm97991652011-04-29 02:28:08 +090021#include <asm/system.h>
22#include <asm/io.h>
23#include <asm/tlbflush.h>
24#include <mach/common.h>
Rafael J. Wysockie3e01092011-07-01 22:13:56 +020025#include <mach/sh7372.h>
Magnus Damm97991652011-04-29 02:28:08 +090026
27#define SMFRAM 0xe6a70000
28#define SYSTBCR 0xe6150024
29#define SBAR 0xe6180020
30#define APARMBAREA 0xe6f10020
31
Rafael J. Wysockie3e01092011-07-01 22:13:56 +020032#define SPDCR 0xe6180008
33#define SWUCR 0xe6180014
34#define PSTR 0xe6180080
35
36#define PSTR_RETRIES 100
37#define PSTR_DELAY_US 10
38
39#ifdef CONFIG_PM
40
41static int pd_power_down(struct generic_pm_domain *genpd)
42{
43 struct sh7372_pm_domain *sh7372_pd = to_sh7372_pd(genpd);
44 unsigned int mask = 1 << sh7372_pd->bit_shift;
45
46 if (__raw_readl(PSTR) & mask) {
47 unsigned int retry_count;
48
49 __raw_writel(mask, SPDCR);
50
51 for (retry_count = PSTR_RETRIES; retry_count; retry_count--) {
52 if (!(__raw_readl(SPDCR) & mask))
53 break;
54 cpu_relax();
55 }
56 }
57
58 pr_debug("sh7372 power domain down 0x%08x -> PSTR = 0x%08x\n",
59 mask, __raw_readl(PSTR));
60
61 return 0;
62}
63
64static int pd_power_up(struct generic_pm_domain *genpd)
65{
66 struct sh7372_pm_domain *sh7372_pd = to_sh7372_pd(genpd);
67 unsigned int mask = 1 << sh7372_pd->bit_shift;
68 unsigned int retry_count;
69 int ret = 0;
70
71 if (__raw_readl(PSTR) & mask)
72 goto out;
73
74 __raw_writel(mask, SWUCR);
75
76 for (retry_count = 2 * PSTR_RETRIES; retry_count; retry_count--) {
77 if (!(__raw_readl(SWUCR) & mask))
78 goto out;
79 if (retry_count > PSTR_RETRIES)
80 udelay(PSTR_DELAY_US);
81 else
82 cpu_relax();
83 }
84 if (__raw_readl(SWUCR) & mask)
85 ret = -EIO;
86
87 out:
88 pr_debug("sh7372 power domain up 0x%08x -> PSTR = 0x%08x\n",
89 mask, __raw_readl(PSTR));
90
91 return ret;
92}
93
94static bool pd_active_wakeup(struct device *dev)
95{
96 return true;
97}
98
99void sh7372_init_pm_domain(struct sh7372_pm_domain *sh7372_pd)
100{
101 struct generic_pm_domain *genpd = &sh7372_pd->genpd;
102
103 pm_genpd_init(genpd, NULL, false);
104 genpd->stop_device = pm_clk_suspend;
105 genpd->start_device = pm_clk_resume;
106 genpd->active_wakeup = pd_active_wakeup;
107 genpd->power_off = pd_power_down;
108 genpd->power_on = pd_power_up;
109 pd_power_up(&sh7372_pd->genpd);
110}
111
112void sh7372_add_device_to_domain(struct sh7372_pm_domain *sh7372_pd,
113 struct platform_device *pdev)
114{
115 struct device *dev = &pdev->dev;
116
117 if (!dev->power.subsys_data) {
118 pm_clk_init(dev);
119 pm_clk_add(dev, NULL);
120 }
121 pm_genpd_add_device(&sh7372_pd->genpd, dev);
122}
123
124struct sh7372_pm_domain sh7372_a4lc = {
125 .bit_shift = 1,
126};
127
Magnus Damm33afebf2011-07-01 22:14:45 +0200128struct sh7372_pm_domain sh7372_a3rv = {
129 .bit_shift = 6,
130};
131
Magnus Damm082517a2011-07-01 22:14:53 +0200132struct sh7372_pm_domain sh7372_a3ri = {
133 .bit_shift = 8,
134};
135
Magnus Dammc47586b2011-07-01 22:15:01 +0200136struct sh7372_pm_domain sh7372_a3sg = {
137 .bit_shift = 13,
138};
139
Rafael J. Wysockie3e01092011-07-01 22:13:56 +0200140#endif /* CONFIG_PM */
141
Paul Mundt66ad1292011-05-25 11:22:58 +0900142static void sh7372_enter_core_standby(void)
Magnus Damm97991652011-04-29 02:28:08 +0900143{
144 void __iomem *smfram = (void __iomem *)SMFRAM;
145
146 __raw_writel(0, APARMBAREA); /* translate 4k */
147 __raw_writel(__pa(sh7372_cpu_resume), SBAR); /* set reset vector */
148 __raw_writel(0x10, SYSTBCR); /* enable core standby */
149
150 __raw_writel(0, smfram + 0x3c); /* clear page table address */
151
152 sh7372_cpu_suspend();
153 cpu_init();
154
155 /* if page table address is non-NULL then we have been powered down */
156 if (__raw_readl(smfram + 0x3c)) {
157 __raw_writel(__raw_readl(smfram + 0x40),
158 __va(__raw_readl(smfram + 0x3c)));
159
160 flush_tlb_all();
161 set_cr(__raw_readl(smfram + 0x38));
162 }
163
164 __raw_writel(0, SYSTBCR); /* disable core standby */
165 __raw_writel(0, SBAR); /* disable reset vector translation */
166}
167
Magnus Damm082a8ca2011-04-29 02:39:32 +0900168#ifdef CONFIG_CPU_IDLE
169static void sh7372_cpuidle_setup(struct cpuidle_device *dev)
170{
171 struct cpuidle_state *state;
172 int i = dev->state_count;
173
174 state = &dev->states[i];
175 snprintf(state->name, CPUIDLE_NAME_LEN, "C2");
176 strncpy(state->desc, "Core Standby Mode", CPUIDLE_DESC_LEN);
177 state->exit_latency = 10;
178 state->target_residency = 20 + 10;
179 state->power_usage = 1; /* perhaps not */
180 state->flags = 0;
181 state->flags |= CPUIDLE_FLAG_TIME_VALID;
182 shmobile_cpuidle_modes[i] = sh7372_enter_core_standby;
183
184 dev->state_count = i + 1;
185}
186
187static void sh7372_cpuidle_init(void)
188{
189 shmobile_cpuidle_setup = sh7372_cpuidle_setup;
190}
191#else
192static void sh7372_cpuidle_init(void) {}
193#endif
194
195#ifdef CONFIG_SUSPEND
Magnus Damm97991652011-04-29 02:28:08 +0900196static int sh7372_enter_suspend(suspend_state_t suspend_state)
197{
198 sh7372_enter_core_standby();
199 return 0;
200}
201
202static void sh7372_suspend_init(void)
203{
204 shmobile_suspend_ops.enter = sh7372_enter_suspend;
205}
206#else
207static void sh7372_suspend_init(void) {}
208#endif
209
210#define DBGREG1 0xe6100020
211#define DBGREG9 0xe6100040
212
213void __init sh7372_pm_init(void)
214{
215 /* enable DBG hardware block to kick SYSC */
216 __raw_writel(0x0000a500, DBGREG9);
217 __raw_writel(0x0000a501, DBGREG9);
218 __raw_writel(0x00000000, DBGREG1);
219
220 sh7372_suspend_init();
Magnus Damm082a8ca2011-04-29 02:39:32 +0900221 sh7372_cpuidle_init();
Magnus Damm97991652011-04-29 02:28:08 +0900222}