blob: 2ca68a2ace84c370ac86aac624dfe8970d3a55a1 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
16#include <linux/regulator/machine.h>
17#include <linux/regulator/consumer.h>
Deepak Kotur12301a72011-11-09 18:30:29 -080018#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <mach/irqs.h>
20#include <mach/dma.h>
21#include <asm/mach/mmc.h>
22#include <asm/clkdev.h>
23#include <linux/msm_kgsl.h>
24#include <linux/msm_rotator.h>
25#include <mach/msm_hsusb.h>
26#include "footswitch.h"
27#include "clock.h"
28#include "clock-rpm.h"
29#include "clock-voter.h"
30#include "devices.h"
31#include "devices-msm8x60.h"
32#include <linux/dma-mapping.h>
33#include <linux/irq.h>
34#include <linux/clk.h>
35#include <asm/hardware/gic.h>
36#include <asm/mach-types.h>
37#include <asm/clkdev.h>
38#include <mach/msm_serial_hs_lite.h>
39#include <mach/msm_bus.h>
40#include <mach/msm_bus_board.h>
41#include <mach/socinfo.h>
42#include <mach/msm_memtypes.h>
43#include <mach/msm_tsif.h>
44#include <mach/scm-io.h>
45#ifdef CONFIG_MSM_DSPS
46#include <mach/msm_dsps.h>
47#endif
48#include <linux/android_pmem.h>
49#include <linux/gpio.h>
50#include <linux/delay.h>
51#include <mach/mdm.h>
52#include <mach/rpm.h>
53#include <mach/board.h>
Lei Zhou01366a42011-08-19 13:12:00 -040054#include <sound/apr_audio.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070055#include "rpm_stats.h"
56#include "mpm.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070057#include "msm_watchdog.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070058
59/* Address of GSBI blocks */
60#define MSM_GSBI1_PHYS 0x16000000
61#define MSM_GSBI2_PHYS 0x16100000
62#define MSM_GSBI3_PHYS 0x16200000
63#define MSM_GSBI4_PHYS 0x16300000
64#define MSM_GSBI5_PHYS 0x16400000
65#define MSM_GSBI6_PHYS 0x16500000
66#define MSM_GSBI7_PHYS 0x16600000
67#define MSM_GSBI8_PHYS 0x19800000
68#define MSM_GSBI9_PHYS 0x19900000
69#define MSM_GSBI10_PHYS 0x19A00000
70#define MSM_GSBI11_PHYS 0x19B00000
71#define MSM_GSBI12_PHYS 0x19C00000
72
73/* GSBI QUPe devices */
74#define MSM_GSBI1_QUP_PHYS 0x16080000
75#define MSM_GSBI2_QUP_PHYS 0x16180000
76#define MSM_GSBI3_QUP_PHYS 0x16280000
77#define MSM_GSBI4_QUP_PHYS 0x16380000
78#define MSM_GSBI5_QUP_PHYS 0x16480000
79#define MSM_GSBI6_QUP_PHYS 0x16580000
80#define MSM_GSBI7_QUP_PHYS 0x16680000
81#define MSM_GSBI8_QUP_PHYS 0x19880000
82#define MSM_GSBI9_QUP_PHYS 0x19980000
83#define MSM_GSBI10_QUP_PHYS 0x19A80000
84#define MSM_GSBI11_QUP_PHYS 0x19B80000
85#define MSM_GSBI12_QUP_PHYS 0x19C80000
86
87/* GSBI UART devices */
88#define MSM_UART1DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
89#define INT_UART1DM_IRQ GSBI6_UARTDM_IRQ
90#define INT_UART2DM_IRQ GSBI12_UARTDM_IRQ
91#define MSM_UART2DM_PHYS 0x19C40000
92#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
93#define INT_UART3DM_IRQ GSBI3_UARTDM_IRQ
94#define TCSR_BASE_PHYS 0x16b00000
95
96/* PRNG device */
97#define MSM_PRNG_PHYS 0x16C00000
98#define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
99#define INT_UART9DM_IRQ GSBI9_UARTDM_IRQ
100
101static void charm_ap2mdm_kpdpwr_on(void)
102{
103 gpio_direction_output(AP2MDM_PMIC_RESET_N, 0);
Laura Abbotteda23372011-08-17 09:25:56 -0700104 gpio_direction_output(AP2MDM_KPDPWR_N, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700105}
106
107static void charm_ap2mdm_kpdpwr_off(void)
108{
109 int i;
110
111 gpio_direction_output(AP2MDM_ERRFATAL, 1);
112
113 for (i = 20; i > 0; i--) {
114 if (gpio_get_value(MDM2AP_STATUS) == 0)
115 break;
116 msleep(100);
117 }
118 gpio_direction_output(AP2MDM_ERRFATAL, 0);
119
120 if (i == 0) {
121 pr_err("%s: MDM2AP_STATUS never went low. Doing a hard reset \
122 of the charm modem.\n", __func__);
123 gpio_direction_output(AP2MDM_PMIC_RESET_N, 1);
124 /*
125 * Currently, there is a debounce timer on the charm PMIC. It is
126 * necessary to hold the AP2MDM_PMIC_RESET low for ~3.5 seconds
127 * for the reset to fully take place. Sleep here to ensure the
128 * reset has occured before the function exits.
129 */
130 msleep(4000);
131 gpio_direction_output(AP2MDM_PMIC_RESET_N, 0);
132 }
133}
134
135static struct resource charm_resources[] = {
136 /* MDM2AP_ERRFATAL */
137 {
138 .start = MSM_GPIO_TO_INT(MDM2AP_ERRFATAL),
139 .end = MSM_GPIO_TO_INT(MDM2AP_ERRFATAL),
140 .flags = IORESOURCE_IRQ,
141 },
142 /* MDM2AP_STATUS */
143 {
144 .start = MSM_GPIO_TO_INT(MDM2AP_STATUS),
145 .end = MSM_GPIO_TO_INT(MDM2AP_STATUS),
146 .flags = IORESOURCE_IRQ,
147 }
148};
149
150static struct charm_platform_data mdm_platform_data = {
151 .charm_modem_on = charm_ap2mdm_kpdpwr_on,
152 .charm_modem_off = charm_ap2mdm_kpdpwr_off,
153};
154
155struct platform_device msm_charm_modem = {
156 .name = "charm_modem",
157 .id = -1,
158 .num_resources = ARRAY_SIZE(charm_resources),
159 .resource = charm_resources,
160 .dev = {
161 .platform_data = &mdm_platform_data,
162 },
163};
164
165#ifdef CONFIG_MSM_DSPS
166#define GSBI12_DEV (&msm_dsps_device.dev)
167#else
168#define GSBI12_DEV (&msm_gsbi12_qup_i2c_device.dev)
169#endif
170
171void __init msm8x60_init_irq(void)
172{
173 unsigned int i;
174
175 msm_mpm_irq_extn_init();
176 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE, (void *)MSM_QGIC_CPU_BASE);
177
178 /* Edge trigger PPIs except AVS_SVICINT and AVS_SVICINTSWDONE */
179 writel(0xFFFFD7FF, MSM_QGIC_DIST_BASE + GIC_DIST_CONFIG + 4);
180
181 /* FIXME: Not installing AVS_SVICINT and AVS_SVICINTSWDONE yet
182 * as they are configured as level, which does not play nice with
183 * handle_percpu_irq.
184 */
185 for (i = GIC_PPI_START; i < GIC_SPI_START; i++) {
186 if (i != AVS_SVICINT && i != AVS_SVICINTSWDONE)
187 irq_set_handler(i, handle_percpu_irq);
188 }
189}
190
191static struct resource msm_uart1_dm_resources[] = {
192 {
193 .start = MSM_UART1DM_PHYS,
194 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
195 .flags = IORESOURCE_MEM,
196 },
197 {
198 .start = INT_UART1DM_IRQ,
199 .end = INT_UART1DM_IRQ,
200 .flags = IORESOURCE_IRQ,
201 },
202 {
203 /* GSBI6 is UARTDM1 */
204 .start = MSM_GSBI6_PHYS,
205 .end = MSM_GSBI6_PHYS + 4 - 1,
206 .name = "gsbi_resource",
207 .flags = IORESOURCE_MEM,
208 },
209 {
210 .start = DMOV_HSUART1_TX_CHAN,
211 .end = DMOV_HSUART1_RX_CHAN,
212 .name = "uartdm_channels",
213 .flags = IORESOURCE_DMA,
214 },
215 {
216 .start = DMOV_HSUART1_TX_CRCI,
217 .end = DMOV_HSUART1_RX_CRCI,
218 .name = "uartdm_crci",
219 .flags = IORESOURCE_DMA,
220 },
221};
222
223static u64 msm_uart_dm1_dma_mask = DMA_BIT_MASK(32);
224
225struct platform_device msm_device_uart_dm1 = {
226 .name = "msm_serial_hs",
227 .id = 0,
228 .num_resources = ARRAY_SIZE(msm_uart1_dm_resources),
229 .resource = msm_uart1_dm_resources,
230 .dev = {
231 .dma_mask = &msm_uart_dm1_dma_mask,
232 .coherent_dma_mask = DMA_BIT_MASK(32),
233 },
234};
235
236static struct resource msm_uart3_dm_resources[] = {
237 {
238 .start = MSM_UART3DM_PHYS,
239 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
240 .name = "uartdm_resource",
241 .flags = IORESOURCE_MEM,
242 },
243 {
244 .start = INT_UART3DM_IRQ,
245 .end = INT_UART3DM_IRQ,
246 .flags = IORESOURCE_IRQ,
247 },
248 {
249 .start = MSM_GSBI3_PHYS,
250 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
251 .name = "gsbi_resource",
252 .flags = IORESOURCE_MEM,
253 },
254};
255
256struct platform_device msm_device_uart_dm3 = {
257 .name = "msm_serial_hsl",
258 .id = 2,
259 .num_resources = ARRAY_SIZE(msm_uart3_dm_resources),
260 .resource = msm_uart3_dm_resources,
261};
262
263static struct resource msm_uart12_dm_resources[] = {
264 {
265 .start = MSM_UART2DM_PHYS,
266 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
267 .name = "uartdm_resource",
268 .flags = IORESOURCE_MEM,
269 },
270 {
271 .start = INT_UART2DM_IRQ,
272 .end = INT_UART2DM_IRQ,
273 .flags = IORESOURCE_IRQ,
274 },
275 {
276 /* GSBI 12 is UARTDM2 */
277 .start = MSM_GSBI12_PHYS,
278 .end = MSM_GSBI12_PHYS + PAGE_SIZE - 1,
279 .name = "gsbi_resource",
280 .flags = IORESOURCE_MEM,
281 },
282};
283
284struct platform_device msm_device_uart_dm12 = {
285 .name = "msm_serial_hsl",
286 .id = 0,
287 .num_resources = ARRAY_SIZE(msm_uart12_dm_resources),
288 .resource = msm_uart12_dm_resources,
289};
290
291#ifdef CONFIG_MSM_GSBI9_UART
292static struct msm_serial_hslite_platform_data uart_gsbi9_pdata = {
293 .config_gpio = 1,
294 .uart_tx_gpio = 67,
295 .uart_rx_gpio = 66,
296};
297
298static struct resource msm_uart_gsbi9_resources[] = {
299 {
300 .start = MSM_UART9DM_PHYS,
301 .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
302 .name = "uartdm_resource",
303 .flags = IORESOURCE_MEM,
304 },
305 {
306 .start = INT_UART9DM_IRQ,
307 .end = INT_UART9DM_IRQ,
308 .flags = IORESOURCE_IRQ,
309 },
310 {
311 /* GSBI 9 is UART_GSBI9 */
312 .start = MSM_GSBI9_PHYS,
313 .end = MSM_GSBI9_PHYS + PAGE_SIZE - 1,
314 .name = "gsbi_resource",
315 .flags = IORESOURCE_MEM,
316 },
317};
318struct platform_device *msm_device_uart_gsbi9;
319struct platform_device *msm_add_gsbi9_uart(void)
320{
321 return platform_device_register_resndata(NULL, "msm_serial_hsl",
322 1, msm_uart_gsbi9_resources,
323 ARRAY_SIZE(msm_uart_gsbi9_resources),
324 &uart_gsbi9_pdata,
325 sizeof(uart_gsbi9_pdata));
326}
327#endif
328
329static struct resource gsbi3_qup_i2c_resources[] = {
330 {
331 .name = "qup_phys_addr",
332 .start = MSM_GSBI3_QUP_PHYS,
333 .end = MSM_GSBI3_QUP_PHYS + SZ_4K - 1,
334 .flags = IORESOURCE_MEM,
335 },
336 {
337 .name = "gsbi_qup_i2c_addr",
338 .start = MSM_GSBI3_PHYS,
339 .end = MSM_GSBI3_PHYS + 4 - 1,
340 .flags = IORESOURCE_MEM,
341 },
342 {
343 .name = "qup_err_intr",
344 .start = GSBI3_QUP_IRQ,
345 .end = GSBI3_QUP_IRQ,
346 .flags = IORESOURCE_IRQ,
347 },
348 {
349 .name = "i2c_clk",
350 .start = 44,
351 .end = 44,
352 .flags = IORESOURCE_IO,
353 },
354 {
355 .name = "i2c_sda",
356 .start = 43,
357 .end = 43,
358 .flags = IORESOURCE_IO,
359 },
360};
361
362static struct resource gsbi4_qup_i2c_resources[] = {
363 {
364 .name = "qup_phys_addr",
365 .start = MSM_GSBI4_QUP_PHYS,
366 .end = MSM_GSBI4_QUP_PHYS + SZ_4K - 1,
367 .flags = IORESOURCE_MEM,
368 },
369 {
370 .name = "gsbi_qup_i2c_addr",
371 .start = MSM_GSBI4_PHYS,
372 .end = MSM_GSBI4_PHYS + 4 - 1,
373 .flags = IORESOURCE_MEM,
374 },
375 {
376 .name = "qup_err_intr",
377 .start = GSBI4_QUP_IRQ,
378 .end = GSBI4_QUP_IRQ,
379 .flags = IORESOURCE_IRQ,
380 },
381};
382
383static struct resource gsbi7_qup_i2c_resources[] = {
384 {
385 .name = "qup_phys_addr",
386 .start = MSM_GSBI7_QUP_PHYS,
387 .end = MSM_GSBI7_QUP_PHYS + SZ_4K - 1,
388 .flags = IORESOURCE_MEM,
389 },
390 {
391 .name = "gsbi_qup_i2c_addr",
392 .start = MSM_GSBI7_PHYS,
393 .end = MSM_GSBI7_PHYS + 4 - 1,
394 .flags = IORESOURCE_MEM,
395 },
396 {
397 .name = "qup_err_intr",
398 .start = GSBI7_QUP_IRQ,
399 .end = GSBI7_QUP_IRQ,
400 .flags = IORESOURCE_IRQ,
401 },
402 {
403 .name = "i2c_clk",
404 .start = 60,
405 .end = 60,
406 .flags = IORESOURCE_IO,
407 },
408 {
409 .name = "i2c_sda",
410 .start = 59,
411 .end = 59,
412 .flags = IORESOURCE_IO,
413 },
414};
415
416static struct resource gsbi8_qup_i2c_resources[] = {
417 {
418 .name = "qup_phys_addr",
419 .start = MSM_GSBI8_QUP_PHYS,
420 .end = MSM_GSBI8_QUP_PHYS + SZ_4K - 1,
421 .flags = IORESOURCE_MEM,
422 },
423 {
424 .name = "gsbi_qup_i2c_addr",
425 .start = MSM_GSBI8_PHYS,
426 .end = MSM_GSBI8_PHYS + 4 - 1,
427 .flags = IORESOURCE_MEM,
428 },
429 {
430 .name = "qup_err_intr",
431 .start = GSBI8_QUP_IRQ,
432 .end = GSBI8_QUP_IRQ,
433 .flags = IORESOURCE_IRQ,
434 },
435};
436
437static struct resource gsbi9_qup_i2c_resources[] = {
438 {
439 .name = "qup_phys_addr",
440 .start = MSM_GSBI9_QUP_PHYS,
441 .end = MSM_GSBI9_QUP_PHYS + SZ_4K - 1,
442 .flags = IORESOURCE_MEM,
443 },
444 {
445 .name = "gsbi_qup_i2c_addr",
446 .start = MSM_GSBI9_PHYS,
447 .end = MSM_GSBI9_PHYS + 4 - 1,
448 .flags = IORESOURCE_MEM,
449 },
450 {
451 .name = "qup_err_intr",
452 .start = GSBI9_QUP_IRQ,
453 .end = GSBI9_QUP_IRQ,
454 .flags = IORESOURCE_IRQ,
455 },
456};
457
458static struct resource gsbi12_qup_i2c_resources[] = {
459 {
460 .name = "qup_phys_addr",
461 .start = MSM_GSBI12_QUP_PHYS,
462 .end = MSM_GSBI12_QUP_PHYS + SZ_4K - 1,
463 .flags = IORESOURCE_MEM,
464 },
465 {
466 .name = "gsbi_qup_i2c_addr",
467 .start = MSM_GSBI12_PHYS,
468 .end = MSM_GSBI12_PHYS + 4 - 1,
469 .flags = IORESOURCE_MEM,
470 },
471 {
472 .name = "qup_err_intr",
473 .start = GSBI12_QUP_IRQ,
474 .end = GSBI12_QUP_IRQ,
475 .flags = IORESOURCE_IRQ,
476 },
477};
478
479#ifdef CONFIG_MSM_BUS_SCALING
480static struct msm_bus_vectors grp3d_init_vectors[] = {
481 {
482 .src = MSM_BUS_MASTER_GRAPHICS_3D,
483 .dst = MSM_BUS_SLAVE_EBI_CH0,
484 .ab = 0,
485 .ib = 0,
486 },
487};
488
Lucille Sylvester293217d2011-08-19 17:50:52 -0600489static struct msm_bus_vectors grp3d_low_vectors[] = {
490 {
491 .src = MSM_BUS_MASTER_GRAPHICS_3D,
492 .dst = MSM_BUS_SLAVE_EBI_CH0,
493 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700494 .ib = KGSL_CONVERT_TO_MBPS(990),
Lucille Sylvester293217d2011-08-19 17:50:52 -0600495 },
496};
497
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700498static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
499 {
500 .src = MSM_BUS_MASTER_GRAPHICS_3D,
501 .dst = MSM_BUS_SLAVE_EBI_CH0,
502 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700503 .ib = KGSL_CONVERT_TO_MBPS(1300),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700504 },
505};
506
507static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
508 {
509 .src = MSM_BUS_MASTER_GRAPHICS_3D,
510 .dst = MSM_BUS_SLAVE_EBI_CH0,
511 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700512 .ib = KGSL_CONVERT_TO_MBPS(2008),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700513 },
514};
515
516static struct msm_bus_vectors grp3d_max_vectors[] = {
517 {
518 .src = MSM_BUS_MASTER_GRAPHICS_3D,
519 .dst = MSM_BUS_SLAVE_EBI_CH0,
520 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700521 .ib = KGSL_CONVERT_TO_MBPS(2484),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700522 },
523};
524
525static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
526 {
527 ARRAY_SIZE(grp3d_init_vectors),
528 grp3d_init_vectors,
529 },
530 {
Lucille Sylvester293217d2011-08-19 17:50:52 -0600531 ARRAY_SIZE(grp3d_low_vectors),
Suman Tatirajuc87f58c2011-10-14 10:58:37 -0700532 grp3d_low_vectors,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600533 },
534 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700535 ARRAY_SIZE(grp3d_nominal_low_vectors),
536 grp3d_nominal_low_vectors,
537 },
538 {
539 ARRAY_SIZE(grp3d_nominal_high_vectors),
540 grp3d_nominal_high_vectors,
541 },
542 {
543 ARRAY_SIZE(grp3d_max_vectors),
544 grp3d_max_vectors,
545 },
546};
547
548static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
549 grp3d_bus_scale_usecases,
550 ARRAY_SIZE(grp3d_bus_scale_usecases),
551 .name = "grp3d",
552};
553
554static struct msm_bus_vectors grp2d0_init_vectors[] = {
555 {
556 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
557 .dst = MSM_BUS_SLAVE_EBI_CH0,
558 .ab = 0,
559 .ib = 0,
560 },
561};
562
563static struct msm_bus_vectors grp2d0_max_vectors[] = {
564 {
565 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
566 .dst = MSM_BUS_SLAVE_EBI_CH0,
567 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700568 .ib = KGSL_CONVERT_TO_MBPS(990),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700569 },
570};
571
572static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
573 {
574 ARRAY_SIZE(grp2d0_init_vectors),
575 grp2d0_init_vectors,
576 },
577 {
578 ARRAY_SIZE(grp2d0_max_vectors),
579 grp2d0_max_vectors,
580 },
581};
582
583static struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
584 grp2d0_bus_scale_usecases,
585 ARRAY_SIZE(grp2d0_bus_scale_usecases),
586 .name = "grp2d0",
587};
588
589static struct msm_bus_vectors grp2d1_init_vectors[] = {
590 {
591 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
592 .dst = MSM_BUS_SLAVE_EBI_CH0,
593 .ab = 0,
594 .ib = 0,
595 },
596};
597
598static struct msm_bus_vectors grp2d1_max_vectors[] = {
599 {
600 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
601 .dst = MSM_BUS_SLAVE_EBI_CH0,
602 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700603 .ib = KGSL_CONVERT_TO_MBPS(990),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700604 },
605};
606
607static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
608 {
609 ARRAY_SIZE(grp2d1_init_vectors),
610 grp2d1_init_vectors,
611 },
612 {
613 ARRAY_SIZE(grp2d1_max_vectors),
614 grp2d1_max_vectors,
615 },
616};
617
618static struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
619 grp2d1_bus_scale_usecases,
620 ARRAY_SIZE(grp2d1_bus_scale_usecases),
621 .name = "grp2d1",
622};
623#endif
624
625#ifdef CONFIG_HW_RANDOM_MSM
626static struct resource rng_resources = {
627 .flags = IORESOURCE_MEM,
628 .start = MSM_PRNG_PHYS,
629 .end = MSM_PRNG_PHYS + SZ_512 - 1,
630};
631
632struct platform_device msm_device_rng = {
633 .name = "msm_rng",
634 .id = 0,
635 .num_resources = 1,
636 .resource = &rng_resources,
637};
638#endif
639
640static struct resource kgsl_3d0_resources[] = {
641 {
642 .name = KGSL_3D0_REG_MEMORY,
643 .start = 0x04300000, /* GFX3D address */
644 .end = 0x0431ffff,
645 .flags = IORESOURCE_MEM,
646 },
647 {
648 .name = KGSL_3D0_IRQ,
649 .start = GFX3D_IRQ,
650 .end = GFX3D_IRQ,
651 .flags = IORESOURCE_IRQ,
652 },
653};
654
655static struct kgsl_device_platform_data kgsl_3d0_pdata = {
656 .pwr_data = {
657 .pwrlevel = {
658 {
659 .gpu_freq = 266667000,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600660 .bus_freq = 4,
Lucille Sylvester596d4c22011-10-19 18:04:01 -0600661 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700662 },
663 {
664 .gpu_freq = 228571000,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600665 .bus_freq = 3,
Lucille Sylvester596d4c22011-10-19 18:04:01 -0600666 .io_fraction = 33,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700667 },
668 {
669 .gpu_freq = 200000000,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600670 .bus_freq = 2,
Lucille Sylvester596d4c22011-10-19 18:04:01 -0600671 .io_fraction = 100,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600672 },
673 {
674 .gpu_freq = 177778000,
Lucille Sylvester596d4c22011-10-19 18:04:01 -0600675 .bus_freq = 1,
676 .io_fraction = 100,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700677 },
678 {
679 .gpu_freq = 27000000,
680 .bus_freq = 0,
681 },
682 },
683 .init_level = 0,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600684 .num_levels = 5,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700685 .set_grp_async = NULL,
686 .idle_timeout = HZ/5,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700687 .nap_allowed = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700688 },
689 .clk = {
690 .name = {
Matt Wagantall9dc01632011-08-17 18:55:04 -0700691 .clk = "core_clk",
692 .pclk = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700693 },
694#ifdef CONFIG_MSM_BUS_SCALING
695 .bus_scale_table = &grp3d_bus_scale_pdata,
696#endif
697 },
698 .imem_clk_name = {
699 .clk = NULL,
Matt Wagantall9dc01632011-08-17 18:55:04 -0700700 .pclk = "mem_iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700701 },
702};
703
704struct platform_device msm_kgsl_3d0 = {
705 .name = "kgsl-3d0",
706 .id = 0,
707 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
708 .resource = kgsl_3d0_resources,
709 .dev = {
710 .platform_data = &kgsl_3d0_pdata,
711 },
712};
713
714static struct resource kgsl_2d0_resources[] = {
715 {
716 .name = KGSL_2D0_REG_MEMORY,
717 .start = 0x04100000, /* Z180 base address */
718 .end = 0x04100FFF,
719 .flags = IORESOURCE_MEM,
720 },
721 {
722 .name = KGSL_2D0_IRQ,
723 .start = GFX2D0_IRQ,
724 .end = GFX2D0_IRQ,
725 .flags = IORESOURCE_IRQ,
726 },
727};
728
729static struct kgsl_device_platform_data kgsl_2d0_pdata = {
730 .pwr_data = {
731 .pwrlevel = {
732 {
733 .gpu_freq = 200000000,
734 .bus_freq = 1,
735 },
736 {
737 .gpu_freq = 200000000,
738 .bus_freq = 0,
739 },
740 },
741 .init_level = 0,
742 .num_levels = 2,
743 .set_grp_async = NULL,
744 .idle_timeout = HZ/10,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700745 .nap_allowed = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700746 },
747 .clk = {
748 .name = {
749 /* note: 2d clocks disabled on v1 */
Matt Wagantall9dc01632011-08-17 18:55:04 -0700750 .clk = "core_clk",
751 .pclk = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700752 },
753#ifdef CONFIG_MSM_BUS_SCALING
754 .bus_scale_table = &grp2d0_bus_scale_pdata,
755#endif
756 },
757};
758
759struct platform_device msm_kgsl_2d0 = {
760 .name = "kgsl-2d0",
761 .id = 0,
762 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
763 .resource = kgsl_2d0_resources,
764 .dev = {
765 .platform_data = &kgsl_2d0_pdata,
766 },
767};
768
769static struct resource kgsl_2d1_resources[] = {
770 {
771 .name = KGSL_2D1_REG_MEMORY,
772 .start = 0x04200000, /* Z180 device 1 base address */
773 .end = 0x04200FFF,
774 .flags = IORESOURCE_MEM,
775 },
776 {
777 .name = KGSL_2D1_IRQ,
778 .start = GFX2D1_IRQ,
779 .end = GFX2D1_IRQ,
780 .flags = IORESOURCE_IRQ,
781 },
782};
783
784static struct kgsl_device_platform_data kgsl_2d1_pdata = {
785 .pwr_data = {
786 .pwrlevel = {
787 {
788 .gpu_freq = 200000000,
789 .bus_freq = 1,
790 },
791 {
792 .gpu_freq = 200000000,
793 .bus_freq = 0,
794 },
795 },
796 .init_level = 0,
797 .num_levels = 2,
798 .set_grp_async = NULL,
799 .idle_timeout = HZ/10,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700800 .nap_allowed = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700801 },
802 .clk = {
803 .name = {
804 .clk = "gfx2d1_clk",
805 .pclk = "gfx2d1_pclk",
806 },
807#ifdef CONFIG_MSM_BUS_SCALING
808 .bus_scale_table = &grp2d1_bus_scale_pdata,
809#endif
810 },
811};
812
813struct platform_device msm_kgsl_2d1 = {
814 .name = "kgsl-2d1",
815 .id = 1,
816 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
817 .resource = kgsl_2d1_resources,
818 .dev = {
819 .platform_data = &kgsl_2d1_pdata,
820 },
821};
822
823/*
824 * this a software workaround for not having two distinct board
825 * files for 8660v1 and 8660v2. 8660v1 has a faulty 2d clock, and
826 * this workaround detects the cpu version to tell if the kernel is on a
827 * 8660v1, and should disable the 2d core. it is called from the board file
828 */
829void __init msm8x60_check_2d_hardware(void)
830{
831 if ((SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 1) &&
832 (SOCINFO_VERSION_MINOR(socinfo_get_version()) == 0)) {
833 printk(KERN_WARNING "kgsl: 2D cores disabled on 8660v1\n");
834 kgsl_2d0_pdata.clk.name.clk = NULL;
835 kgsl_2d1_pdata.clk.name.clk = NULL;
836 }
837}
838
839/* Use GSBI3 QUP for /dev/i2c-0 */
840struct platform_device msm_gsbi3_qup_i2c_device = {
841 .name = "qup_i2c",
842 .id = MSM_GSBI3_QUP_I2C_BUS_ID,
843 .num_resources = ARRAY_SIZE(gsbi3_qup_i2c_resources),
844 .resource = gsbi3_qup_i2c_resources,
845};
846
847/* Use GSBI4 QUP for /dev/i2c-1 */
848struct platform_device msm_gsbi4_qup_i2c_device = {
849 .name = "qup_i2c",
850 .id = MSM_GSBI4_QUP_I2C_BUS_ID,
851 .num_resources = ARRAY_SIZE(gsbi4_qup_i2c_resources),
852 .resource = gsbi4_qup_i2c_resources,
853};
854
855/* Use GSBI8 QUP for /dev/i2c-3 */
856struct platform_device msm_gsbi8_qup_i2c_device = {
857 .name = "qup_i2c",
858 .id = MSM_GSBI8_QUP_I2C_BUS_ID,
859 .num_resources = ARRAY_SIZE(gsbi8_qup_i2c_resources),
860 .resource = gsbi8_qup_i2c_resources,
861};
862
863/* Use GSBI9 QUP for /dev/i2c-2 */
864struct platform_device msm_gsbi9_qup_i2c_device = {
865 .name = "qup_i2c",
866 .id = MSM_GSBI9_QUP_I2C_BUS_ID,
867 .num_resources = ARRAY_SIZE(gsbi9_qup_i2c_resources),
868 .resource = gsbi9_qup_i2c_resources,
869};
870
871/* Use GSBI7 QUP for /dev/i2c-4 (Marimba) */
872struct platform_device msm_gsbi7_qup_i2c_device = {
873 .name = "qup_i2c",
874 .id = MSM_GSBI7_QUP_I2C_BUS_ID,
875 .num_resources = ARRAY_SIZE(gsbi7_qup_i2c_resources),
876 .resource = gsbi7_qup_i2c_resources,
877};
878
879/* Use GSBI12 QUP for /dev/i2c-5 (Sensors) */
880struct platform_device msm_gsbi12_qup_i2c_device = {
881 .name = "qup_i2c",
882 .id = MSM_GSBI12_QUP_I2C_BUS_ID,
883 .num_resources = ARRAY_SIZE(gsbi12_qup_i2c_resources),
884 .resource = gsbi12_qup_i2c_resources,
885};
886
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530887#ifdef CONFIG_MSM_SSBI
888#define MSM_SSBI_PMIC1_PHYS 0x00500000
889static struct resource resources_ssbi_pmic1_resource[] = {
890 {
891 .start = MSM_SSBI_PMIC1_PHYS,
892 .end = MSM_SSBI_PMIC1_PHYS + SZ_4K - 1,
893 .flags = IORESOURCE_MEM,
894 },
895};
896
897struct platform_device msm_device_ssbi_pmic1 = {
898 .name = "msm_ssbi",
899 .id = 0,
900 .resource = resources_ssbi_pmic1_resource,
901 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1_resource),
902};
Anirudh Ghayalc49157f2011-11-09 14:49:59 +0530903
904#define MSM_SSBI2_PMIC2B_PHYS 0x00C00000
905static struct resource resources_ssbi_pmic2_resource[] = {
906 {
907 .start = MSM_SSBI2_PMIC2B_PHYS,
908 .end = MSM_SSBI2_PMIC2B_PHYS + SZ_4K - 1,
909 .flags = IORESOURCE_MEM,
910 },
911};
912
913struct platform_device msm_device_ssbi_pmic2 = {
914 .name = "msm_ssbi",
915 .id = 1,
916 .resource = resources_ssbi_pmic2_resource,
917 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2_resource),
918};
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530919#endif
920
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700921#ifdef CONFIG_I2C_SSBI
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700922/* 8901 PMIC SSBI on /dev/i2c-7 */
923#define MSM_SSBI2_PMIC2B_PHYS 0x00C00000
924static struct resource msm_ssbi2_resources[] = {
925 {
926 .name = "ssbi_base",
927 .start = MSM_SSBI2_PMIC2B_PHYS,
928 .end = MSM_SSBI2_PMIC2B_PHYS + SZ_4K - 1,
929 .flags = IORESOURCE_MEM,
930 },
931};
932
933struct platform_device msm_device_ssbi2 = {
934 .name = "i2c_ssbi",
935 .id = MSM_SSBI2_I2C_BUS_ID,
936 .num_resources = ARRAY_SIZE(msm_ssbi2_resources),
937 .resource = msm_ssbi2_resources,
938};
939
940/* CODEC SSBI on /dev/i2c-8 */
941#define MSM_SSBI3_PHYS 0x18700000
942static struct resource msm_ssbi3_resources[] = {
943 {
944 .name = "ssbi_base",
945 .start = MSM_SSBI3_PHYS,
946 .end = MSM_SSBI3_PHYS + SZ_4K - 1,
947 .flags = IORESOURCE_MEM,
948 },
949};
950
951struct platform_device msm_device_ssbi3 = {
952 .name = "i2c_ssbi",
953 .id = MSM_SSBI3_I2C_BUS_ID,
954 .num_resources = ARRAY_SIZE(msm_ssbi3_resources),
955 .resource = msm_ssbi3_resources,
956};
957#endif /* CONFIG_I2C_SSBI */
958
959static struct resource gsbi1_qup_spi_resources[] = {
960 {
961 .name = "spi_base",
962 .start = MSM_GSBI1_QUP_PHYS,
963 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
964 .flags = IORESOURCE_MEM,
965 },
966 {
967 .name = "gsbi_base",
968 .start = MSM_GSBI1_PHYS,
969 .end = MSM_GSBI1_PHYS + 4 - 1,
970 .flags = IORESOURCE_MEM,
971 },
972 {
973 .name = "spi_irq_in",
974 .start = GSBI1_QUP_IRQ,
975 .end = GSBI1_QUP_IRQ,
976 .flags = IORESOURCE_IRQ,
977 },
978 {
979 .name = "spidm_channels",
980 .start = 5,
981 .end = 6,
982 .flags = IORESOURCE_DMA,
983 },
984 {
985 .name = "spidm_crci",
986 .start = 8,
987 .end = 7,
988 .flags = IORESOURCE_DMA,
989 },
990 {
991 .name = "spi_clk",
992 .start = 36,
993 .end = 36,
994 .flags = IORESOURCE_IO,
995 },
996 {
997 .name = "spi_cs",
998 .start = 35,
999 .end = 35,
1000 .flags = IORESOURCE_IO,
1001 },
1002 {
1003 .name = "spi_miso",
1004 .start = 34,
1005 .end = 34,
1006 .flags = IORESOURCE_IO,
1007 },
1008 {
1009 .name = "spi_mosi",
1010 .start = 33,
1011 .end = 33,
1012 .flags = IORESOURCE_IO,
1013 },
1014};
1015
1016/* Use GSBI1 QUP for SPI-0 */
1017struct platform_device msm_gsbi1_qup_spi_device = {
1018 .name = "spi_qsd",
1019 .id = 0,
1020 .num_resources = ARRAY_SIZE(gsbi1_qup_spi_resources),
1021 .resource = gsbi1_qup_spi_resources,
1022};
1023
1024
1025static struct resource gsbi10_qup_spi_resources[] = {
1026 {
1027 .name = "spi_base",
1028 .start = MSM_GSBI10_QUP_PHYS,
1029 .end = MSM_GSBI10_QUP_PHYS + SZ_4K - 1,
1030 .flags = IORESOURCE_MEM,
1031 },
1032 {
1033 .name = "gsbi_base",
1034 .start = MSM_GSBI10_PHYS,
1035 .end = MSM_GSBI10_PHYS + 4 - 1,
1036 .flags = IORESOURCE_MEM,
1037 },
1038 {
1039 .name = "spi_irq_in",
1040 .start = GSBI10_QUP_IRQ,
1041 .end = GSBI10_QUP_IRQ,
1042 .flags = IORESOURCE_IRQ,
1043 },
1044 {
1045 .name = "spi_clk",
1046 .start = 73,
1047 .end = 73,
1048 .flags = IORESOURCE_IO,
1049 },
1050 {
1051 .name = "spi_cs",
1052 .start = 72,
1053 .end = 72,
1054 .flags = IORESOURCE_IO,
1055 },
1056 {
1057 .name = "spi_mosi",
1058 .start = 70,
1059 .end = 70,
1060 .flags = IORESOURCE_IO,
1061 },
1062};
1063
1064/* Use GSBI10 QUP for SPI-1 */
1065struct platform_device msm_gsbi10_qup_spi_device = {
1066 .name = "spi_qsd",
1067 .id = 1,
1068 .num_resources = ARRAY_SIZE(gsbi10_qup_spi_resources),
1069 .resource = gsbi10_qup_spi_resources,
1070};
1071#define MSM_SDC1_BASE 0x12400000
1072#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1073#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1074#define MSM_SDC2_BASE 0x12140000
1075#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1076#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1077#define MSM_SDC3_BASE 0x12180000
1078#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1079#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1080#define MSM_SDC4_BASE 0x121C0000
1081#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1082#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1083#define MSM_SDC5_BASE 0x12200000
1084#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
1085#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
1086
1087static struct resource resources_sdc1[] = {
1088 {
1089 .start = MSM_SDC1_BASE,
1090 .end = MSM_SDC1_DML_BASE - 1,
1091 .flags = IORESOURCE_MEM,
1092 },
1093 {
1094 .start = SDC1_IRQ_0,
1095 .end = SDC1_IRQ_0,
1096 .flags = IORESOURCE_IRQ,
1097 },
1098#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1099 {
1100 .name = "sdcc_dml_addr",
1101 .start = MSM_SDC1_DML_BASE,
1102 .end = MSM_SDC1_BAM_BASE - 1,
1103 .flags = IORESOURCE_MEM,
1104 },
1105 {
1106 .name = "sdcc_bam_addr",
1107 .start = MSM_SDC1_BAM_BASE,
1108 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1109 .flags = IORESOURCE_MEM,
1110 },
1111 {
1112 .name = "sdcc_bam_irq",
1113 .start = SDC1_BAM_IRQ,
1114 .end = SDC1_BAM_IRQ,
1115 .flags = IORESOURCE_IRQ,
1116 },
1117#else
1118 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001119 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001120 .start = DMOV_SDC1_CHAN,
1121 .end = DMOV_SDC1_CHAN,
1122 .flags = IORESOURCE_DMA,
1123 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001124 {
1125 .name = "sdcc_dma_crci",
1126 .start = DMOV_SDC1_CRCI,
1127 .end = DMOV_SDC1_CRCI,
1128 .flags = IORESOURCE_DMA,
1129 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001130#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1131};
1132
1133static struct resource resources_sdc2[] = {
1134 {
1135 .start = MSM_SDC2_BASE,
1136 .end = MSM_SDC2_DML_BASE - 1,
1137 .flags = IORESOURCE_MEM,
1138 },
1139 {
1140 .start = SDC2_IRQ_0,
1141 .end = SDC2_IRQ_0,
1142 .flags = IORESOURCE_IRQ,
1143 },
1144#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1145 {
1146 .name = "sdcc_dml_addr",
1147 .start = MSM_SDC2_DML_BASE,
1148 .end = MSM_SDC2_BAM_BASE - 1,
1149 .flags = IORESOURCE_MEM,
1150 },
1151 {
1152 .name = "sdcc_bam_addr",
1153 .start = MSM_SDC2_BAM_BASE,
1154 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1155 .flags = IORESOURCE_MEM,
1156 },
1157 {
1158 .name = "sdcc_bam_irq",
1159 .start = SDC2_BAM_IRQ,
1160 .end = SDC2_BAM_IRQ,
1161 .flags = IORESOURCE_IRQ,
1162 },
1163#else
1164 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001165 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001166 .start = DMOV_SDC2_CHAN,
1167 .end = DMOV_SDC2_CHAN,
1168 .flags = IORESOURCE_DMA,
1169 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001170 {
1171 .name = "sdcc_dma_crci",
1172 .start = DMOV_SDC2_CRCI,
1173 .end = DMOV_SDC2_CRCI,
1174 .flags = IORESOURCE_DMA,
1175 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001176#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1177};
1178
1179static struct resource resources_sdc3[] = {
1180 {
1181 .start = MSM_SDC3_BASE,
1182 .end = MSM_SDC3_DML_BASE - 1,
1183 .flags = IORESOURCE_MEM,
1184 },
1185 {
1186 .start = SDC3_IRQ_0,
1187 .end = SDC3_IRQ_0,
1188 .flags = IORESOURCE_IRQ,
1189 },
1190#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1191 {
1192 .name = "sdcc_dml_addr",
1193 .start = MSM_SDC3_DML_BASE,
1194 .end = MSM_SDC3_BAM_BASE - 1,
1195 .flags = IORESOURCE_MEM,
1196 },
1197 {
1198 .name = "sdcc_bam_addr",
1199 .start = MSM_SDC3_BAM_BASE,
1200 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1201 .flags = IORESOURCE_MEM,
1202 },
1203 {
1204 .name = "sdcc_bam_irq",
1205 .start = SDC3_BAM_IRQ,
1206 .end = SDC3_BAM_IRQ,
1207 .flags = IORESOURCE_IRQ,
1208 },
1209#else
1210 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001211 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001212 .start = DMOV_SDC3_CHAN,
1213 .end = DMOV_SDC3_CHAN,
1214 .flags = IORESOURCE_DMA,
1215 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001216 {
1217 .name = "sdcc_dma_crci",
1218 .start = DMOV_SDC3_CRCI,
1219 .end = DMOV_SDC3_CRCI,
1220 .flags = IORESOURCE_DMA,
1221 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001222#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1223};
1224
1225static struct resource resources_sdc4[] = {
1226 {
1227 .start = MSM_SDC4_BASE,
1228 .end = MSM_SDC4_DML_BASE - 1,
1229 .flags = IORESOURCE_MEM,
1230 },
1231 {
1232 .start = SDC4_IRQ_0,
1233 .end = SDC4_IRQ_0,
1234 .flags = IORESOURCE_IRQ,
1235 },
1236#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1237 {
1238 .name = "sdcc_dml_addr",
1239 .start = MSM_SDC4_DML_BASE,
1240 .end = MSM_SDC4_BAM_BASE - 1,
1241 .flags = IORESOURCE_MEM,
1242 },
1243 {
1244 .name = "sdcc_bam_addr",
1245 .start = MSM_SDC4_BAM_BASE,
1246 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1247 .flags = IORESOURCE_MEM,
1248 },
1249 {
1250 .name = "sdcc_bam_irq",
1251 .start = SDC4_BAM_IRQ,
1252 .end = SDC4_BAM_IRQ,
1253 .flags = IORESOURCE_IRQ,
1254 },
1255#else
1256 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001257 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001258 .start = DMOV_SDC4_CHAN,
1259 .end = DMOV_SDC4_CHAN,
1260 .flags = IORESOURCE_DMA,
1261 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001262 {
1263 .name = "sdcc_dma_crci",
1264 .start = DMOV_SDC4_CRCI,
1265 .end = DMOV_SDC4_CRCI,
1266 .flags = IORESOURCE_DMA,
1267 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001268#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1269};
1270
1271static struct resource resources_sdc5[] = {
1272 {
1273 .start = MSM_SDC5_BASE,
1274 .end = MSM_SDC5_DML_BASE - 1,
1275 .flags = IORESOURCE_MEM,
1276 },
1277 {
1278 .start = SDC5_IRQ_0,
1279 .end = SDC5_IRQ_0,
1280 .flags = IORESOURCE_IRQ,
1281 },
1282#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1283 {
1284 .name = "sdcc_dml_addr",
1285 .start = MSM_SDC5_DML_BASE,
1286 .end = MSM_SDC5_BAM_BASE - 1,
1287 .flags = IORESOURCE_MEM,
1288 },
1289 {
1290 .name = "sdcc_bam_addr",
1291 .start = MSM_SDC5_BAM_BASE,
1292 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
1293 .flags = IORESOURCE_MEM,
1294 },
1295 {
1296 .name = "sdcc_bam_irq",
1297 .start = SDC5_BAM_IRQ,
1298 .end = SDC5_BAM_IRQ,
1299 .flags = IORESOURCE_IRQ,
1300 },
1301#else
1302 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001303 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001304 .start = DMOV_SDC5_CHAN,
1305 .end = DMOV_SDC5_CHAN,
1306 .flags = IORESOURCE_DMA,
1307 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001308 {
1309 .name = "sdcc_dma_crci",
1310 .start = DMOV_SDC5_CRCI,
1311 .end = DMOV_SDC5_CRCI,
1312 .flags = IORESOURCE_DMA,
1313 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001314#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1315};
1316
1317struct platform_device msm_device_sdc1 = {
1318 .name = "msm_sdcc",
1319 .id = 1,
1320 .num_resources = ARRAY_SIZE(resources_sdc1),
1321 .resource = resources_sdc1,
1322 .dev = {
1323 .coherent_dma_mask = 0xffffffff,
1324 },
1325};
1326
1327struct platform_device msm_device_sdc2 = {
1328 .name = "msm_sdcc",
1329 .id = 2,
1330 .num_resources = ARRAY_SIZE(resources_sdc2),
1331 .resource = resources_sdc2,
1332 .dev = {
1333 .coherent_dma_mask = 0xffffffff,
1334 },
1335};
1336
1337struct platform_device msm_device_sdc3 = {
1338 .name = "msm_sdcc",
1339 .id = 3,
1340 .num_resources = ARRAY_SIZE(resources_sdc3),
1341 .resource = resources_sdc3,
1342 .dev = {
1343 .coherent_dma_mask = 0xffffffff,
1344 },
1345};
1346
1347struct platform_device msm_device_sdc4 = {
1348 .name = "msm_sdcc",
1349 .id = 4,
1350 .num_resources = ARRAY_SIZE(resources_sdc4),
1351 .resource = resources_sdc4,
1352 .dev = {
1353 .coherent_dma_mask = 0xffffffff,
1354 },
1355};
1356
1357struct platform_device msm_device_sdc5 = {
1358 .name = "msm_sdcc",
1359 .id = 5,
1360 .num_resources = ARRAY_SIZE(resources_sdc5),
1361 .resource = resources_sdc5,
1362 .dev = {
1363 .coherent_dma_mask = 0xffffffff,
1364 },
1365};
1366
1367static struct platform_device *msm_sdcc_devices[] __initdata = {
1368 &msm_device_sdc1,
1369 &msm_device_sdc2,
1370 &msm_device_sdc3,
1371 &msm_device_sdc4,
1372 &msm_device_sdc5,
1373};
1374
1375int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1376{
1377 struct platform_device *pdev;
1378
1379 if (controller < 1 || controller > 5)
1380 return -EINVAL;
1381
1382 pdev = msm_sdcc_devices[controller-1];
1383 pdev->dev.platform_data = plat;
1384 return platform_device_register(pdev);
1385}
1386
1387#define MIPI_DSI_HW_BASE 0x04700000
1388#define ROTATOR_HW_BASE 0x04E00000
1389#define TVENC_HW_BASE 0x04F00000
1390#define MDP_HW_BASE 0x05100000
1391
1392static struct resource msm_mipi_dsi_resources[] = {
1393 {
1394 .name = "mipi_dsi",
1395 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001396 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001397 .flags = IORESOURCE_MEM,
1398 },
1399 {
1400 .start = DSI_IRQ,
1401 .end = DSI_IRQ,
1402 .flags = IORESOURCE_IRQ,
1403 },
1404};
1405
1406static struct platform_device msm_mipi_dsi_device = {
1407 .name = "mipi_dsi",
1408 .id = 1,
1409 .num_resources = ARRAY_SIZE(msm_mipi_dsi_resources),
1410 .resource = msm_mipi_dsi_resources,
1411};
1412
1413static struct resource msm_mdp_resources[] = {
1414 {
1415 .name = "mdp",
1416 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001417 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001418 .flags = IORESOURCE_MEM,
1419 },
1420 {
1421 .start = INT_MDP,
1422 .end = INT_MDP,
1423 .flags = IORESOURCE_IRQ,
1424 },
1425};
1426
1427static struct platform_device msm_mdp_device = {
1428 .name = "mdp",
1429 .id = 0,
1430 .num_resources = ARRAY_SIZE(msm_mdp_resources),
1431 .resource = msm_mdp_resources,
1432};
1433#ifdef CONFIG_MSM_ROTATOR
1434static struct resource resources_msm_rotator[] = {
1435 {
1436 .start = 0x04E00000,
1437 .end = 0x04F00000 - 1,
1438 .flags = IORESOURCE_MEM,
1439 },
1440 {
1441 .start = ROT_IRQ,
1442 .end = ROT_IRQ,
1443 .flags = IORESOURCE_IRQ,
1444 },
1445};
1446
1447static struct msm_rot_clocks rotator_clocks[] = {
1448 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001449 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001450 .clk_type = ROTATOR_CORE_CLK,
1451 .clk_rate = 160 * 1000 * 1000,
1452 },
1453 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001454 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001455 .clk_type = ROTATOR_PCLK,
1456 .clk_rate = 0,
1457 },
1458};
1459
1460static struct msm_rotator_platform_data rotator_pdata = {
1461 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
1462 .hardware_version_number = 0x01010307,
1463 .rotator_clks = rotator_clocks,
1464 .regulator_name = "fs_rot",
1465};
1466
1467struct platform_device msm_rotator_device = {
1468 .name = "msm_rotator",
1469 .id = 0,
1470 .num_resources = ARRAY_SIZE(resources_msm_rotator),
1471 .resource = resources_msm_rotator,
1472 .dev = {
1473 .platform_data = &rotator_pdata,
1474 },
1475};
1476#endif
1477
1478
1479/* Sensors DSPS platform data */
1480#ifdef CONFIG_MSM_DSPS
1481
1482#define PPSS_REG_PHYS_BASE 0x12080000
1483
1484#define MHZ (1000*1000)
1485
Wentao Xu7a1c9302011-09-19 17:57:43 -04001486#define TCSR_GSBI_IRQ_MUX_SEL 0x0044
1487
1488#define GSBI_IRQ_MUX_SEL_MASK 0xF
1489#define GSBI_IRQ_MUX_SEL_DSPS 0xB
1490
1491static void dsps_init1(struct msm_dsps_platform_data *data)
1492{
1493 int val;
1494
1495 /* route GSBI12 interrutps to DSPS */
1496 val = secure_readl(MSM_TCSR_BASE + TCSR_GSBI_IRQ_MUX_SEL);
1497 val &= ~GSBI_IRQ_MUX_SEL_MASK;
1498 val |= GSBI_IRQ_MUX_SEL_DSPS;
1499 secure_writel(val, MSM_TCSR_BASE + TCSR_GSBI_IRQ_MUX_SEL);
1500}
1501
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001502static struct dsps_clk_info dsps_clks[] = {
1503 {
1504 .name = "ppss_pclk",
1505 .rate = 0, /* no rate just on/off */
1506 },
1507 {
Matt Wagantalld86d6832011-08-17 14:06:55 -07001508 .name = "mem_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001509 .rate = 0, /* no rate just on/off */
1510 },
1511 {
1512 .name = "gsbi_qup_clk",
1513 .rate = 24 * MHZ, /* See clk_tbl_gsbi_qup[] */
1514 },
1515 {
1516 .name = "dfab_dsps_clk",
1517 .rate = 64 * MHZ, /* Same rate as USB. */
1518 }
1519};
1520
1521static struct dsps_regulator_info dsps_regs[] = {
1522 {
1523 .name = "8058_l5",
1524 .volt = 2850000, /* in uV */
1525 },
1526 {
1527 .name = "8058_s3",
1528 .volt = 1800000, /* in uV */
1529 }
1530};
1531
1532/*
1533 * Note: GPIOs field is intialized in run-time at the function
1534 * msm8x60_init_dsps().
1535 */
1536
1537struct msm_dsps_platform_data msm_dsps_pdata = {
1538 .clks = dsps_clks,
1539 .clks_num = ARRAY_SIZE(dsps_clks),
1540 .gpios = NULL,
1541 .gpios_num = 0,
1542 .regs = dsps_regs,
1543 .regs_num = ARRAY_SIZE(dsps_regs),
Wentao Xu7a1c9302011-09-19 17:57:43 -04001544 .init = dsps_init1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001545 .signature = DSPS_SIGNATURE,
1546};
1547
1548static struct resource msm_dsps_resources[] = {
1549 {
1550 .start = PPSS_REG_PHYS_BASE,
1551 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
1552 .name = "ppss_reg",
1553 .flags = IORESOURCE_MEM,
1554 },
1555};
1556
1557struct platform_device msm_dsps_device = {
1558 .name = "msm_dsps",
1559 .id = 0,
1560 .num_resources = ARRAY_SIZE(msm_dsps_resources),
1561 .resource = msm_dsps_resources,
1562 .dev.platform_data = &msm_dsps_pdata,
1563};
1564
1565#endif /* CONFIG_MSM_DSPS */
1566
1567#ifdef CONFIG_FB_MSM_TVOUT
1568static struct resource msm_tvenc_resources[] = {
1569 {
1570 .name = "tvenc",
1571 .start = TVENC_HW_BASE,
1572 .end = TVENC_HW_BASE + PAGE_SIZE - 1,
1573 .flags = IORESOURCE_MEM,
1574 }
1575};
1576
1577static struct resource tvout_device_resources[] = {
1578 {
1579 .name = "tvout_device_irq",
1580 .start = TV_ENC_IRQ,
1581 .end = TV_ENC_IRQ,
1582 .flags = IORESOURCE_IRQ,
1583 },
1584};
1585#endif
1586static void __init msm_register_device(struct platform_device *pdev, void *data)
1587{
1588 int ret;
1589
1590 pdev->dev.platform_data = data;
1591
1592 ret = platform_device_register(pdev);
1593 if (ret)
1594 dev_err(&pdev->dev,
1595 "%s: platform_device_register() failed = %d\n",
1596 __func__, ret);
1597}
1598
1599static struct platform_device msm_lcdc_device = {
1600 .name = "lcdc",
1601 .id = 0,
1602};
1603
1604#ifdef CONFIG_FB_MSM_TVOUT
1605static struct platform_device msm_tvenc_device = {
1606 .name = "tvenc",
1607 .id = 0,
1608 .num_resources = ARRAY_SIZE(msm_tvenc_resources),
1609 .resource = msm_tvenc_resources,
1610};
1611
1612static struct platform_device msm_tvout_device = {
1613 .name = "tvout_device",
1614 .id = 0,
1615 .num_resources = ARRAY_SIZE(tvout_device_resources),
1616 .resource = tvout_device_resources,
1617};
1618#endif
1619
1620#ifdef CONFIG_MSM_BUS_SCALING
1621static struct platform_device msm_dtv_device = {
1622 .name = "dtv",
1623 .id = 0,
1624};
1625#endif
1626
1627void __init msm_fb_register_device(char *name, void *data)
1628{
1629 if (!strncmp(name, "mdp", 3))
1630 msm_register_device(&msm_mdp_device, data);
1631 else if (!strncmp(name, "lcdc", 4))
1632 msm_register_device(&msm_lcdc_device, data);
1633 else if (!strncmp(name, "mipi_dsi", 8))
1634 msm_register_device(&msm_mipi_dsi_device, data);
1635#ifdef CONFIG_FB_MSM_TVOUT
1636 else if (!strncmp(name, "tvenc", 5))
1637 msm_register_device(&msm_tvenc_device, data);
1638 else if (!strncmp(name, "tvout_device", 12))
1639 msm_register_device(&msm_tvout_device, data);
1640#endif
1641#ifdef CONFIG_MSM_BUS_SCALING
1642 else if (!strncmp(name, "dtv", 3))
1643 msm_register_device(&msm_dtv_device, data);
1644#endif
1645 else
1646 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
1647}
1648
1649static struct resource resources_otg[] = {
1650 {
1651 .start = 0x12500000,
1652 .end = 0x12500000 + SZ_1K - 1,
1653 .flags = IORESOURCE_MEM,
1654 },
1655 {
1656 .start = USB1_HS_IRQ,
1657 .end = USB1_HS_IRQ,
1658 .flags = IORESOURCE_IRQ,
1659 },
1660};
1661
1662struct platform_device msm_device_otg = {
1663 .name = "msm_otg",
1664 .id = -1,
1665 .num_resources = ARRAY_SIZE(resources_otg),
1666 .resource = resources_otg,
1667};
1668
1669static u64 dma_mask = 0xffffffffULL;
1670struct platform_device msm_device_gadget_peripheral = {
1671 .name = "msm_hsusb",
1672 .id = -1,
1673 .dev = {
1674 .dma_mask = &dma_mask,
1675 .coherent_dma_mask = 0xffffffffULL,
1676 },
1677};
1678#ifdef CONFIG_USB_EHCI_MSM_72K
1679static struct resource resources_hsusb_host[] = {
1680 {
1681 .start = 0x12500000,
1682 .end = 0x12500000 + SZ_1K - 1,
1683 .flags = IORESOURCE_MEM,
1684 },
1685 {
1686 .start = USB1_HS_IRQ,
1687 .end = USB1_HS_IRQ,
1688 .flags = IORESOURCE_IRQ,
1689 },
1690};
1691
1692struct platform_device msm_device_hsusb_host = {
1693 .name = "msm_hsusb_host",
1694 .id = 0,
1695 .num_resources = ARRAY_SIZE(resources_hsusb_host),
1696 .resource = resources_hsusb_host,
1697 .dev = {
1698 .dma_mask = &dma_mask,
1699 .coherent_dma_mask = 0xffffffffULL,
1700 },
1701};
1702
1703static struct platform_device *msm_host_devices[] = {
1704 &msm_device_hsusb_host,
1705};
1706
1707int msm_add_host(unsigned int host, struct msm_usb_host_platform_data *plat)
1708{
1709 struct platform_device *pdev;
1710
1711 pdev = msm_host_devices[host];
1712 if (!pdev)
1713 return -ENODEV;
1714 pdev->dev.platform_data = plat;
1715 return platform_device_register(pdev);
1716}
1717#endif
1718
1719#define MSM_TSIF0_PHYS (0x18200000)
1720#define MSM_TSIF1_PHYS (0x18201000)
1721#define MSM_TSIF_SIZE (0x200)
1722#define TCSR_ADM_0_A_CRCI_MUX_SEL 0x0070
1723
1724#define TSIF_0_CLK GPIO_CFG(93, 1, GPIO_CFG_INPUT, \
1725 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1726#define TSIF_0_EN GPIO_CFG(94, 1, GPIO_CFG_INPUT, \
1727 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1728#define TSIF_0_DATA GPIO_CFG(95, 1, GPIO_CFG_INPUT, \
1729 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1730#define TSIF_0_SYNC GPIO_CFG(96, 1, GPIO_CFG_INPUT, \
1731 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1732#define TSIF_1_CLK GPIO_CFG(97, 1, GPIO_CFG_INPUT, \
1733 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1734#define TSIF_1_EN GPIO_CFG(98, 1, GPIO_CFG_INPUT, \
1735 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1736#define TSIF_1_DATA GPIO_CFG(99, 1, GPIO_CFG_INPUT, \
1737 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1738#define TSIF_1_SYNC GPIO_CFG(100, 1, GPIO_CFG_INPUT, \
1739 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1740
1741static const struct msm_gpio tsif0_gpios[] = {
1742 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
1743 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
1744 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
1745 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
1746};
1747
1748static const struct msm_gpio tsif1_gpios[] = {
1749 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
1750 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
1751 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
1752 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
1753};
1754
1755static void tsif_release(struct device *dev)
1756{
1757}
1758
1759static void tsif_init1(struct msm_tsif_platform_data *data)
1760{
1761 int val;
1762
1763 /* configure mux to use correct tsif instance */
1764 val = secure_readl(MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1765 val |= 0x80000000;
1766 secure_writel(val, MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1767}
1768
1769struct msm_tsif_platform_data tsif1_platform_data = {
1770 .num_gpios = ARRAY_SIZE(tsif1_gpios),
1771 .gpios = tsif1_gpios,
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001772 .tsif_pclk = "iface_clk",
1773 .tsif_ref_clk = "ref_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001774 .init = tsif_init1
1775};
1776
1777struct resource tsif1_resources[] = {
1778 [0] = {
1779 .flags = IORESOURCE_IRQ,
1780 .start = TSIF2_IRQ,
1781 .end = TSIF2_IRQ,
1782 },
1783 [1] = {
1784 .flags = IORESOURCE_MEM,
1785 .start = MSM_TSIF1_PHYS,
1786 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
1787 },
1788 [2] = {
1789 .flags = IORESOURCE_DMA,
1790 .start = DMOV_TSIF_CHAN,
1791 .end = DMOV_TSIF_CRCI,
1792 },
1793};
1794
1795static void tsif_init0(struct msm_tsif_platform_data *data)
1796{
1797 int val;
1798
1799 /* configure mux to use correct tsif instance */
1800 val = secure_readl(MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1801 val &= 0x7FFFFFFF;
1802 secure_writel(val, MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1803}
1804
1805struct msm_tsif_platform_data tsif0_platform_data = {
1806 .num_gpios = ARRAY_SIZE(tsif0_gpios),
1807 .gpios = tsif0_gpios,
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001808 .tsif_pclk = "iface_clk",
1809 .tsif_ref_clk = "ref_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001810 .init = tsif_init0
1811};
1812struct resource tsif0_resources[] = {
1813 [0] = {
1814 .flags = IORESOURCE_IRQ,
1815 .start = TSIF1_IRQ,
1816 .end = TSIF1_IRQ,
1817 },
1818 [1] = {
1819 .flags = IORESOURCE_MEM,
1820 .start = MSM_TSIF0_PHYS,
1821 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
1822 },
1823 [2] = {
1824 .flags = IORESOURCE_DMA,
1825 .start = DMOV_TSIF_CHAN,
1826 .end = DMOV_TSIF_CRCI,
1827 },
1828};
1829
1830struct platform_device msm_device_tsif[2] = {
1831 {
1832 .name = "msm_tsif",
1833 .id = 0,
1834 .num_resources = ARRAY_SIZE(tsif0_resources),
1835 .resource = tsif0_resources,
1836 .dev = {
1837 .release = tsif_release,
1838 .platform_data = &tsif0_platform_data
1839 },
1840 },
1841 {
1842 .name = "msm_tsif",
1843 .id = 1,
1844 .num_resources = ARRAY_SIZE(tsif1_resources),
1845 .resource = tsif1_resources,
1846 .dev = {
1847 .release = tsif_release,
1848 .platform_data = &tsif1_platform_data
1849 },
1850 }
1851};
1852
1853struct platform_device msm_device_smd = {
1854 .name = "msm_smd",
1855 .id = -1,
1856};
1857
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001858static struct msm_watchdog_pdata msm_watchdog_pdata = {
1859 .pet_time = 10000,
1860 .bark_time = 11000,
1861 .has_secure = true,
1862};
1863
1864struct platform_device msm8660_device_watchdog = {
1865 .name = "msm_watchdog",
1866 .id = -1,
1867 .dev = {
1868 .platform_data = &msm_watchdog_pdata,
1869 },
1870};
1871
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001872static struct resource msm_dmov_resource_adm0[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001873 {
1874 .start = INT_ADM0_AARM,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001875 .flags = IORESOURCE_IRQ,
1876 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001877 {
1878 .start = 0x18320000,
1879 .end = 0x18320000 + SZ_1M - 1,
1880 .flags = IORESOURCE_MEM,
1881 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001882};
1883
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001884static struct resource msm_dmov_resource_adm1[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001885 {
1886 .start = INT_ADM1_AARM,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001887 .flags = IORESOURCE_IRQ,
1888 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001889 {
1890 .start = 0x18420000,
1891 .end = 0x18420000 + SZ_1M - 1,
1892 .flags = IORESOURCE_MEM,
1893 },
1894};
1895
1896static struct msm_dmov_pdata msm_dmov_pdata_adm0 = {
1897 .sd = 1,
1898 .sd_size = 0x800,
1899};
1900
1901static struct msm_dmov_pdata msm_dmov_pdata_adm1 = {
1902 .sd = 1,
1903 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001904};
1905
1906struct platform_device msm_device_dmov_adm0 = {
1907 .name = "msm_dmov",
1908 .id = 0,
1909 .resource = msm_dmov_resource_adm0,
1910 .num_resources = ARRAY_SIZE(msm_dmov_resource_adm0),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001911 .dev = {
1912 .platform_data = &msm_dmov_pdata_adm0,
1913 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001914};
1915
1916struct platform_device msm_device_dmov_adm1 = {
1917 .name = "msm_dmov",
1918 .id = 1,
1919 .resource = msm_dmov_resource_adm1,
1920 .num_resources = ARRAY_SIZE(msm_dmov_resource_adm1),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001921 .dev = {
1922 .platform_data = &msm_dmov_pdata_adm1,
1923 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001924};
1925
1926/* MSM Video core device */
1927#ifdef CONFIG_MSM_BUS_SCALING
1928static struct msm_bus_vectors vidc_init_vectors[] = {
1929 {
1930 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1931 .dst = MSM_BUS_SLAVE_SMI,
1932 .ab = 0,
1933 .ib = 0,
1934 },
1935 {
1936 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1937 .dst = MSM_BUS_SLAVE_SMI,
1938 .ab = 0,
1939 .ib = 0,
1940 },
1941 {
1942 .src = MSM_BUS_MASTER_AMPSS_M0,
1943 .dst = MSM_BUS_SLAVE_EBI_CH0,
1944 .ab = 0,
1945 .ib = 0,
1946 },
1947 {
1948 .src = MSM_BUS_MASTER_AMPSS_M0,
1949 .dst = MSM_BUS_SLAVE_SMI,
1950 .ab = 0,
1951 .ib = 0,
1952 },
1953};
1954static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
1955 {
1956 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1957 .dst = MSM_BUS_SLAVE_SMI,
1958 .ab = 54525952,
1959 .ib = 436207616,
1960 },
1961 {
1962 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1963 .dst = MSM_BUS_SLAVE_SMI,
1964 .ab = 72351744,
1965 .ib = 289406976,
1966 },
1967 {
1968 .src = MSM_BUS_MASTER_AMPSS_M0,
1969 .dst = MSM_BUS_SLAVE_EBI_CH0,
1970 .ab = 500000,
1971 .ib = 1000000,
1972 },
1973 {
1974 .src = MSM_BUS_MASTER_AMPSS_M0,
1975 .dst = MSM_BUS_SLAVE_SMI,
1976 .ab = 500000,
1977 .ib = 1000000,
1978 },
1979};
1980static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
1981 {
1982 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1983 .dst = MSM_BUS_SLAVE_SMI,
1984 .ab = 40894464,
1985 .ib = 327155712,
1986 },
1987 {
1988 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1989 .dst = MSM_BUS_SLAVE_SMI,
1990 .ab = 48234496,
1991 .ib = 192937984,
1992 },
1993 {
1994 .src = MSM_BUS_MASTER_AMPSS_M0,
1995 .dst = MSM_BUS_SLAVE_EBI_CH0,
1996 .ab = 500000,
1997 .ib = 2000000,
1998 },
1999 {
2000 .src = MSM_BUS_MASTER_AMPSS_M0,
2001 .dst = MSM_BUS_SLAVE_SMI,
2002 .ab = 500000,
2003 .ib = 2000000,
2004 },
2005};
2006static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
2007 {
2008 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2009 .dst = MSM_BUS_SLAVE_SMI,
2010 .ab = 163577856,
2011 .ib = 1308622848,
2012 },
2013 {
2014 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2015 .dst = MSM_BUS_SLAVE_SMI,
2016 .ab = 219152384,
2017 .ib = 876609536,
2018 },
2019 {
2020 .src = MSM_BUS_MASTER_AMPSS_M0,
2021 .dst = MSM_BUS_SLAVE_EBI_CH0,
2022 .ab = 1750000,
2023 .ib = 3500000,
2024 },
2025 {
2026 .src = MSM_BUS_MASTER_AMPSS_M0,
2027 .dst = MSM_BUS_SLAVE_SMI,
2028 .ab = 1750000,
2029 .ib = 3500000,
2030 },
2031};
2032static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
2033 {
2034 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2035 .dst = MSM_BUS_SLAVE_SMI,
2036 .ab = 121634816,
2037 .ib = 973078528,
2038 },
2039 {
2040 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2041 .dst = MSM_BUS_SLAVE_SMI,
2042 .ab = 155189248,
2043 .ib = 620756992,
2044 },
2045 {
2046 .src = MSM_BUS_MASTER_AMPSS_M0,
2047 .dst = MSM_BUS_SLAVE_EBI_CH0,
2048 .ab = 1750000,
2049 .ib = 7000000,
2050 },
2051 {
2052 .src = MSM_BUS_MASTER_AMPSS_M0,
2053 .dst = MSM_BUS_SLAVE_SMI,
2054 .ab = 1750000,
2055 .ib = 7000000,
2056 },
2057};
2058static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
2059 {
2060 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2061 .dst = MSM_BUS_SLAVE_SMI,
2062 .ab = 372244480,
2063 .ib = 1861222400,
2064 },
2065 {
2066 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2067 .dst = MSM_BUS_SLAVE_SMI,
2068 .ab = 501219328,
2069 .ib = 2004877312,
2070 },
2071 {
2072 .src = MSM_BUS_MASTER_AMPSS_M0,
2073 .dst = MSM_BUS_SLAVE_EBI_CH0,
2074 .ab = 2500000,
2075 .ib = 5000000,
2076 },
2077 {
2078 .src = MSM_BUS_MASTER_AMPSS_M0,
2079 .dst = MSM_BUS_SLAVE_SMI,
2080 .ab = 2500000,
2081 .ib = 5000000,
2082 },
2083};
2084static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
2085 {
2086 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2087 .dst = MSM_BUS_SLAVE_SMI,
2088 .ab = 222298112,
2089 .ib = 1778384896,
2090 },
2091 {
2092 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2093 .dst = MSM_BUS_SLAVE_SMI,
2094 .ab = 330301440,
2095 .ib = 1321205760,
2096 },
2097 {
2098 .src = MSM_BUS_MASTER_AMPSS_M0,
2099 .dst = MSM_BUS_SLAVE_EBI_CH0,
2100 .ab = 2500000,
2101 .ib = 700000000,
2102 },
2103 {
2104 .src = MSM_BUS_MASTER_AMPSS_M0,
2105 .dst = MSM_BUS_SLAVE_SMI,
2106 .ab = 2500000,
2107 .ib = 10000000,
2108 },
2109};
2110
2111static struct msm_bus_paths vidc_bus_client_config[] = {
2112 {
2113 ARRAY_SIZE(vidc_init_vectors),
2114 vidc_init_vectors,
2115 },
2116 {
2117 ARRAY_SIZE(vidc_venc_vga_vectors),
2118 vidc_venc_vga_vectors,
2119 },
2120 {
2121 ARRAY_SIZE(vidc_vdec_vga_vectors),
2122 vidc_vdec_vga_vectors,
2123 },
2124 {
2125 ARRAY_SIZE(vidc_venc_720p_vectors),
2126 vidc_venc_720p_vectors,
2127 },
2128 {
2129 ARRAY_SIZE(vidc_vdec_720p_vectors),
2130 vidc_vdec_720p_vectors,
2131 },
2132 {
2133 ARRAY_SIZE(vidc_venc_1080p_vectors),
2134 vidc_venc_1080p_vectors,
2135 },
2136 {
2137 ARRAY_SIZE(vidc_vdec_1080p_vectors),
2138 vidc_vdec_1080p_vectors,
2139 },
2140};
2141
2142static struct msm_bus_scale_pdata vidc_bus_client_data = {
2143 vidc_bus_client_config,
2144 ARRAY_SIZE(vidc_bus_client_config),
2145 .name = "vidc",
2146};
2147
2148#endif
2149
2150#define MSM_VIDC_BASE_PHYS 0x04400000
2151#define MSM_VIDC_BASE_SIZE 0x00100000
2152
2153static struct resource msm_device_vidc_resources[] = {
2154 {
2155 .start = MSM_VIDC_BASE_PHYS,
2156 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
2157 .flags = IORESOURCE_MEM,
2158 },
2159 {
2160 .start = VCODEC_IRQ,
2161 .end = VCODEC_IRQ,
2162 .flags = IORESOURCE_IRQ,
2163 },
2164};
2165
2166struct msm_vidc_platform_data vidc_platform_data = {
2167#ifdef CONFIG_MSM_BUS_SCALING
2168 .vidc_bus_client_pdata = &vidc_bus_client_data,
2169#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -07002170#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Deepak Kotur12301a72011-11-09 18:30:29 -08002171 .memtype = ION_HEAP_SMI_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -07002172 .enable_ion = 1,
2173#else
Deepak Kotur12301a72011-11-09 18:30:29 -08002174 .memtype = MEMTYPE_SMI_KERNEL,
Deepak Koturcb4f6722011-10-31 14:06:57 -07002175 .enable_ion = 0,
2176#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002177};
2178
2179struct platform_device msm_device_vidc = {
2180 .name = "msm_vidc",
2181 .id = 0,
2182 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
2183 .resource = msm_device_vidc_resources,
2184 .dev = {
2185 .platform_data = &vidc_platform_data,
2186 },
2187};
2188
2189#if defined(CONFIG_MSM_RPM_STATS_LOG)
2190static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
2191 .phys_addr_base = 0x00107E04,
2192 .phys_size = SZ_8K,
2193};
2194
2195struct platform_device msm_rpm_stat_device = {
2196 .name = "msm_rpm_stat",
2197 .id = -1,
2198 .dev = {
2199 .platform_data = &msm_rpm_stat_pdata,
2200 },
2201};
2202#endif
2203
2204#ifdef CONFIG_MSM_MPM
2205static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] = {
2206 [1] = MSM_GPIO_TO_INT(61),
2207 [4] = MSM_GPIO_TO_INT(87),
2208 [5] = MSM_GPIO_TO_INT(88),
2209 [6] = MSM_GPIO_TO_INT(89),
2210 [7] = MSM_GPIO_TO_INT(90),
2211 [8] = MSM_GPIO_TO_INT(91),
2212 [9] = MSM_GPIO_TO_INT(34),
2213 [10] = MSM_GPIO_TO_INT(38),
2214 [11] = MSM_GPIO_TO_INT(42),
2215 [12] = MSM_GPIO_TO_INT(46),
2216 [13] = MSM_GPIO_TO_INT(50),
2217 [14] = MSM_GPIO_TO_INT(54),
2218 [15] = MSM_GPIO_TO_INT(58),
2219 [16] = MSM_GPIO_TO_INT(63),
2220 [17] = MSM_GPIO_TO_INT(160),
2221 [18] = MSM_GPIO_TO_INT(162),
2222 [19] = MSM_GPIO_TO_INT(144),
2223 [20] = MSM_GPIO_TO_INT(146),
2224 [25] = USB1_HS_IRQ,
2225 [26] = TV_ENC_IRQ,
2226 [27] = HDMI_IRQ,
2227 [29] = MSM_GPIO_TO_INT(123),
2228 [30] = MSM_GPIO_TO_INT(172),
2229 [31] = MSM_GPIO_TO_INT(99),
2230 [32] = MSM_GPIO_TO_INT(96),
2231 [33] = MSM_GPIO_TO_INT(67),
2232 [34] = MSM_GPIO_TO_INT(71),
2233 [35] = MSM_GPIO_TO_INT(105),
2234 [36] = MSM_GPIO_TO_INT(117),
2235 [37] = MSM_GPIO_TO_INT(29),
2236 [38] = MSM_GPIO_TO_INT(30),
2237 [39] = MSM_GPIO_TO_INT(31),
2238 [40] = MSM_GPIO_TO_INT(37),
2239 [41] = MSM_GPIO_TO_INT(40),
2240 [42] = MSM_GPIO_TO_INT(41),
2241 [43] = MSM_GPIO_TO_INT(45),
2242 [44] = MSM_GPIO_TO_INT(51),
2243 [45] = MSM_GPIO_TO_INT(52),
2244 [46] = MSM_GPIO_TO_INT(57),
2245 [47] = MSM_GPIO_TO_INT(73),
2246 [48] = MSM_GPIO_TO_INT(93),
2247 [49] = MSM_GPIO_TO_INT(94),
2248 [50] = MSM_GPIO_TO_INT(103),
2249 [51] = MSM_GPIO_TO_INT(104),
2250 [52] = MSM_GPIO_TO_INT(106),
2251 [53] = MSM_GPIO_TO_INT(115),
2252 [54] = MSM_GPIO_TO_INT(124),
2253 [55] = MSM_GPIO_TO_INT(125),
2254 [56] = MSM_GPIO_TO_INT(126),
2255 [57] = MSM_GPIO_TO_INT(127),
2256 [58] = MSM_GPIO_TO_INT(128),
2257 [59] = MSM_GPIO_TO_INT(129),
2258};
2259
2260static uint16_t msm_mpm_bypassed_apps_irqs[] = {
2261 TLMM_MSM_SUMMARY_IRQ,
2262 RPM_SCSS_CPU0_GP_HIGH_IRQ,
2263 RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
2264 RPM_SCSS_CPU0_GP_LOW_IRQ,
2265 RPM_SCSS_CPU0_WAKE_UP_IRQ,
2266 RPM_SCSS_CPU1_GP_HIGH_IRQ,
2267 RPM_SCSS_CPU1_GP_MEDIUM_IRQ,
2268 RPM_SCSS_CPU1_GP_LOW_IRQ,
2269 RPM_SCSS_CPU1_WAKE_UP_IRQ,
2270 MARM_SCSS_GP_IRQ_0,
2271 MARM_SCSS_GP_IRQ_1,
2272 MARM_SCSS_GP_IRQ_2,
2273 MARM_SCSS_GP_IRQ_3,
2274 MARM_SCSS_GP_IRQ_4,
2275 MARM_SCSS_GP_IRQ_5,
2276 MARM_SCSS_GP_IRQ_6,
2277 MARM_SCSS_GP_IRQ_7,
2278 MARM_SCSS_GP_IRQ_8,
2279 MARM_SCSS_GP_IRQ_9,
2280 LPASS_SCSS_GP_LOW_IRQ,
2281 LPASS_SCSS_GP_MEDIUM_IRQ,
2282 LPASS_SCSS_GP_HIGH_IRQ,
2283 SDC4_IRQ_0,
2284 SPS_MTI_31,
2285};
2286
2287struct msm_mpm_device_data msm_mpm_dev_data = {
2288 .irqs_m2a = msm_mpm_irqs_m2a,
2289 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2290 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2291 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2292 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2293 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2294 .mpm_apps_ipc_reg = MSM_GCC_BASE + 0x008,
2295 .mpm_apps_ipc_val = BIT(1),
2296 .mpm_ipc_irq = RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
2297
2298};
2299#endif
2300
2301
2302#ifdef CONFIG_MSM_BUS_SCALING
2303struct platform_device msm_bus_sys_fabric = {
2304 .name = "msm_bus_fabric",
2305 .id = MSM_BUS_FAB_SYSTEM,
2306};
2307struct platform_device msm_bus_apps_fabric = {
2308 .name = "msm_bus_fabric",
2309 .id = MSM_BUS_FAB_APPSS,
2310};
2311struct platform_device msm_bus_mm_fabric = {
2312 .name = "msm_bus_fabric",
2313 .id = MSM_BUS_FAB_MMSS,
2314};
2315struct platform_device msm_bus_sys_fpb = {
2316 .name = "msm_bus_fabric",
2317 .id = MSM_BUS_FAB_SYSTEM_FPB,
2318};
2319struct platform_device msm_bus_cpss_fpb = {
2320 .name = "msm_bus_fabric",
2321 .id = MSM_BUS_FAB_CPSS_FPB,
2322};
2323#endif
2324
Lei Zhou01366a42011-08-19 13:12:00 -04002325#ifdef CONFIG_SND_SOC_MSM8660_APQ
2326struct platform_device msm_pcm = {
2327 .name = "msm-pcm-dsp",
2328 .id = -1,
2329};
2330
2331struct platform_device msm_pcm_routing = {
2332 .name = "msm-pcm-routing",
2333 .id = -1,
2334};
2335
2336struct platform_device msm_cpudai0 = {
2337 .name = "msm-dai-q6",
2338 .id = PRIMARY_I2S_RX,
2339};
2340
2341struct platform_device msm_cpudai1 = {
2342 .name = "msm-dai-q6",
2343 .id = PRIMARY_I2S_TX,
2344};
2345
2346struct platform_device msm_cpudai_hdmi_rx = {
2347 .name = "msm-dai-q6",
2348 .id = HDMI_RX,
2349};
2350
2351struct platform_device msm_cpudai_bt_rx = {
2352 .name = "msm-dai-q6",
2353 .id = INT_BT_SCO_RX,
2354};
2355
2356struct platform_device msm_cpudai_bt_tx = {
2357 .name = "msm-dai-q6",
2358 .id = INT_BT_SCO_TX,
2359};
2360
2361struct platform_device msm_cpudai_fm_rx = {
2362 .name = "msm-dai-q6",
2363 .id = INT_FM_RX,
2364};
2365
2366struct platform_device msm_cpudai_fm_tx = {
2367 .name = "msm-dai-q6",
2368 .id = INT_FM_TX,
2369};
2370
2371struct platform_device msm_cpu_fe = {
2372 .name = "msm-dai-fe",
2373 .id = -1,
2374};
2375
2376struct platform_device msm_stub_codec = {
2377 .name = "msm-stub-codec",
2378 .id = 1,
2379};
2380
2381struct platform_device msm_voice = {
2382 .name = "msm-pcm-voice",
2383 .id = -1,
2384};
2385
2386struct platform_device msm_voip = {
2387 .name = "msm-voip-dsp",
2388 .id = -1,
2389};
2390
2391struct platform_device msm_lpa_pcm = {
2392 .name = "msm-pcm-lpa",
2393 .id = -1,
2394};
2395
2396struct platform_device msm_pcm_hostless = {
2397 .name = "msm-pcm-hostless",
2398 .id = -1,
2399};
2400#endif
2401
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002402struct platform_device asoc_msm_pcm = {
2403 .name = "msm-dsp-audio",
2404 .id = 0,
2405};
2406
2407struct platform_device asoc_msm_dai0 = {
2408 .name = "msm-codec-dai",
2409 .id = 0,
2410};
2411
2412struct platform_device asoc_msm_dai1 = {
2413 .name = "msm-cpu-dai",
2414 .id = 0,
2415};
2416
2417#if defined (CONFIG_MSM_8x60_VOIP)
2418struct platform_device asoc_msm_mvs = {
2419 .name = "msm-mvs-audio",
2420 .id = 0,
2421};
2422
2423struct platform_device asoc_mvs_dai0 = {
2424 .name = "mvs-codec-dai",
2425 .id = 0,
2426};
2427
2428struct platform_device asoc_mvs_dai1 = {
2429 .name = "mvs-cpu-dai",
2430 .id = 0,
2431};
2432#endif
2433
2434struct platform_device *msm_footswitch_devices[] = {
2435 FS_8X60(FS_IJPEG, "fs_ijpeg"),
2436 FS_8X60(FS_MDP, "fs_mdp"),
2437 FS_8X60(FS_ROT, "fs_rot"),
2438 FS_8X60(FS_VED, "fs_ved"),
2439 FS_8X60(FS_VFE, "fs_vfe"),
2440 FS_8X60(FS_VPE, "fs_vpe"),
2441 FS_8X60(FS_GFX3D, "fs_gfx3d"),
2442 FS_8X60(FS_GFX2D0, "fs_gfx2d0"),
2443 FS_8X60(FS_GFX2D1, "fs_gfx2d1"),
2444};
2445unsigned msm_num_footswitch_devices = ARRAY_SIZE(msm_footswitch_devices);
2446
2447#ifdef CONFIG_MSM_RPM
2448struct msm_rpm_map_data rpm_map_data[] __initdata = {
2449 MSM_RPM_MAP(TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2450 MSM_RPM_MAP(TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2451 MSM_RPM_MAP(TRIGGER_SET_FROM, TRIGGER_SET, 1),
2452 MSM_RPM_MAP(TRIGGER_SET_TO, TRIGGER_SET, 1),
2453 MSM_RPM_MAP(TRIGGER_SET_TRIGGER, TRIGGER_SET, 1),
2454 MSM_RPM_MAP(TRIGGER_CLEAR_FROM, TRIGGER_CLEAR, 1),
2455 MSM_RPM_MAP(TRIGGER_CLEAR_TO, TRIGGER_CLEAR, 1),
2456 MSM_RPM_MAP(TRIGGER_CLEAR_TRIGGER, TRIGGER_CLEAR, 1),
2457
2458 MSM_RPM_MAP(CXO_CLK, CXO_CLK, 1),
2459 MSM_RPM_MAP(PXO_CLK, PXO_CLK, 1),
2460 MSM_RPM_MAP(PLL_4, PLL_4, 1),
2461 MSM_RPM_MAP(APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2462 MSM_RPM_MAP(SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2463 MSM_RPM_MAP(MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2464 MSM_RPM_MAP(DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2465 MSM_RPM_MAP(SFPB_CLK, SFPB_CLK, 1),
2466 MSM_RPM_MAP(CFPB_CLK, CFPB_CLK, 1),
2467 MSM_RPM_MAP(MMFPB_CLK, MMFPB_CLK, 1),
2468 MSM_RPM_MAP(SMI_CLK, SMI_CLK, 1),
2469 MSM_RPM_MAP(EBI1_CLK, EBI1_CLK, 1),
2470
2471 MSM_RPM_MAP(APPS_L2_CACHE_CTL, APPS_L2_CACHE_CTL, 1),
2472
2473 MSM_RPM_MAP(APPS_FABRIC_HALT_0, APPS_FABRIC_HALT, 2),
2474 MSM_RPM_MAP(APPS_FABRIC_CLOCK_MODE_0, APPS_FABRIC_CLOCK_MODE, 3),
2475 MSM_RPM_MAP(APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 6),
2476
2477 MSM_RPM_MAP(SYSTEM_FABRIC_HALT_0, SYSTEM_FABRIC_HALT, 2),
2478 MSM_RPM_MAP(SYSTEM_FABRIC_CLOCK_MODE_0, SYSTEM_FABRIC_CLOCK_MODE, 3),
2479 MSM_RPM_MAP(SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 22),
2480
2481 MSM_RPM_MAP(MM_FABRIC_HALT_0, MM_FABRIC_HALT, 2),
2482 MSM_RPM_MAP(MM_FABRIC_CLOCK_MODE_0, MM_FABRIC_CLOCK_MODE, 3),
2483 MSM_RPM_MAP(MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
2484
2485 MSM_RPM_MAP(SMPS0B_0, SMPS0B, 2),
2486 MSM_RPM_MAP(SMPS1B_0, SMPS1B, 2),
2487 MSM_RPM_MAP(SMPS2B_0, SMPS2B, 2),
2488 MSM_RPM_MAP(SMPS3B_0, SMPS3B, 2),
2489 MSM_RPM_MAP(SMPS4B_0, SMPS4B, 2),
2490 MSM_RPM_MAP(LDO0B_0, LDO0B, 2),
2491 MSM_RPM_MAP(LDO1B_0, LDO1B, 2),
2492 MSM_RPM_MAP(LDO2B_0, LDO2B, 2),
2493 MSM_RPM_MAP(LDO3B_0, LDO3B, 2),
2494 MSM_RPM_MAP(LDO4B_0, LDO4B, 2),
2495 MSM_RPM_MAP(LDO5B_0, LDO5B, 2),
2496 MSM_RPM_MAP(LDO6B_0, LDO6B, 2),
2497 MSM_RPM_MAP(LVS0B, LVS0B, 1),
2498 MSM_RPM_MAP(LVS1B, LVS1B, 1),
2499 MSM_RPM_MAP(LVS2B, LVS2B, 1),
2500 MSM_RPM_MAP(LVS3B, LVS3B, 1),
2501 MSM_RPM_MAP(MVS, MVS, 1),
2502
2503 MSM_RPM_MAP(SMPS0_0, SMPS0, 2),
2504 MSM_RPM_MAP(SMPS1_0, SMPS1, 2),
2505 MSM_RPM_MAP(SMPS2_0, SMPS2, 2),
2506 MSM_RPM_MAP(SMPS3_0, SMPS3, 2),
2507 MSM_RPM_MAP(SMPS4_0, SMPS4, 2),
2508 MSM_RPM_MAP(LDO0_0, LDO0, 2),
2509 MSM_RPM_MAP(LDO1_0, LDO1, 2),
2510 MSM_RPM_MAP(LDO2_0, LDO2, 2),
2511 MSM_RPM_MAP(LDO3_0, LDO3, 2),
2512 MSM_RPM_MAP(LDO4_0, LDO4, 2),
2513 MSM_RPM_MAP(LDO5_0, LDO5, 2),
2514 MSM_RPM_MAP(LDO6_0, LDO6, 2),
2515 MSM_RPM_MAP(LDO7_0, LDO7, 2),
2516 MSM_RPM_MAP(LDO8_0, LDO8, 2),
2517 MSM_RPM_MAP(LDO9_0, LDO9, 2),
2518 MSM_RPM_MAP(LDO10_0, LDO10, 2),
2519 MSM_RPM_MAP(LDO11_0, LDO11, 2),
2520 MSM_RPM_MAP(LDO12_0, LDO12, 2),
2521 MSM_RPM_MAP(LDO13_0, LDO13, 2),
2522 MSM_RPM_MAP(LDO14_0, LDO14, 2),
2523 MSM_RPM_MAP(LDO15_0, LDO15, 2),
2524 MSM_RPM_MAP(LDO16_0, LDO16, 2),
2525 MSM_RPM_MAP(LDO17_0, LDO17, 2),
2526 MSM_RPM_MAP(LDO18_0, LDO18, 2),
2527 MSM_RPM_MAP(LDO19_0, LDO19, 2),
2528 MSM_RPM_MAP(LDO20_0, LDO20, 2),
2529 MSM_RPM_MAP(LDO21_0, LDO21, 2),
2530 MSM_RPM_MAP(LDO22_0, LDO22, 2),
2531 MSM_RPM_MAP(LDO23_0, LDO23, 2),
2532 MSM_RPM_MAP(LDO24_0, LDO24, 2),
2533 MSM_RPM_MAP(LDO25_0, LDO25, 2),
2534 MSM_RPM_MAP(LVS0, LVS0, 1),
2535 MSM_RPM_MAP(LVS1, LVS1, 1),
2536 MSM_RPM_MAP(NCP_0, NCP, 2),
2537
2538 MSM_RPM_MAP(CXO_BUFFERS, CXO_BUFFERS, 1),
2539};
2540unsigned int rpm_map_data_size = ARRAY_SIZE(rpm_map_data);
2541
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06002542struct platform_device msm_rpm_device = {
2543 .name = "msm_rpm",
2544 .id = -1,
2545};
2546
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002547#endif