| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
 | 2 |  *  sata_nv.c - NVIDIA nForce SATA | 
 | 3 |  * | 
 | 4 |  *  Copyright 2004 NVIDIA Corp.  All rights reserved. | 
 | 5 |  *  Copyright 2004 Andrew Chew | 
 | 6 |  * | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 |  * | 
| Jeff Garzik | aa7e16d | 2005-08-29 15:12:56 -0400 | [diff] [blame] | 8 |  *  This program is free software; you can redistribute it and/or modify | 
 | 9 |  *  it under the terms of the GNU General Public License as published by | 
 | 10 |  *  the Free Software Foundation; either version 2, or (at your option) | 
 | 11 |  *  any later version. | 
 | 12 |  * | 
 | 13 |  *  This program is distributed in the hope that it will be useful, | 
 | 14 |  *  but WITHOUT ANY WARRANTY; without even the implied warranty of | 
 | 15 |  *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the | 
 | 16 |  *  GNU General Public License for more details. | 
 | 17 |  * | 
 | 18 |  *  You should have received a copy of the GNU General Public License | 
 | 19 |  *  along with this program; see the file COPYING.  If not, write to | 
 | 20 |  *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 21 |  * | 
| Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 22 |  * | 
 | 23 |  *  libata documentation is available via 'make {ps|pdf}docs', | 
 | 24 |  *  as Documentation/DocBook/libata.* | 
 | 25 |  * | 
 | 26 |  *  No hardware documentation available outside of NVIDIA. | 
 | 27 |  *  This driver programs the NVIDIA SATA controller in a similar | 
 | 28 |  *  fashion as with other PCI IDE BMDMA controllers, with a few | 
 | 29 |  *  NV-specific details such as register offsets, SATA phy location, | 
 | 30 |  *  hotplug info, etc. | 
 | 31 |  * | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 32 |  *  CK804/MCP04 controllers support an alternate programming interface | 
 | 33 |  *  similar to the ADMA specification (with some modifications). | 
 | 34 |  *  This allows the use of NCQ. Non-DMA-mapped ATA commands are still | 
 | 35 |  *  sent through the legacy interface. | 
 | 36 |  * | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 |  */ | 
 | 38 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 39 | #include <linux/kernel.h> | 
 | 40 | #include <linux/module.h> | 
| Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 41 | #include <linux/gfp.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 42 | #include <linux/pci.h> | 
 | 43 | #include <linux/init.h> | 
 | 44 | #include <linux/blkdev.h> | 
 | 45 | #include <linux/delay.h> | 
 | 46 | #include <linux/interrupt.h> | 
| Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 47 | #include <linux/device.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 48 | #include <scsi/scsi_host.h> | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 49 | #include <scsi/scsi_device.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 50 | #include <linux/libata.h> | 
 | 51 |  | 
 | 52 | #define DRV_NAME			"sata_nv" | 
| Jeff Garzik | 2a3103c | 2007-08-31 04:54:06 -0400 | [diff] [blame] | 53 | #define DRV_VERSION			"3.5" | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 54 |  | 
 | 55 | #define NV_ADMA_DMA_BOUNDARY		0xffffffffUL | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 56 |  | 
| Jeff Garzik | 10ad05d | 2006-03-22 23:50:50 -0500 | [diff] [blame] | 57 | enum { | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 58 | 	NV_MMIO_BAR			= 5, | 
 | 59 |  | 
| Jeff Garzik | 10ad05d | 2006-03-22 23:50:50 -0500 | [diff] [blame] | 60 | 	NV_PORTS			= 2, | 
| Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 61 | 	NV_PIO_MASK			= ATA_PIO4, | 
 | 62 | 	NV_MWDMA_MASK			= ATA_MWDMA2, | 
 | 63 | 	NV_UDMA_MASK			= ATA_UDMA6, | 
| Jeff Garzik | 10ad05d | 2006-03-22 23:50:50 -0500 | [diff] [blame] | 64 | 	NV_PORT0_SCR_REG_OFFSET		= 0x00, | 
 | 65 | 	NV_PORT1_SCR_REG_OFFSET		= 0x40, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 66 |  | 
| Tejun Heo | 27e4b27 | 2006-06-17 15:49:55 +0900 | [diff] [blame] | 67 | 	/* INT_STATUS/ENABLE */ | 
| Jeff Garzik | 10ad05d | 2006-03-22 23:50:50 -0500 | [diff] [blame] | 68 | 	NV_INT_STATUS			= 0x10, | 
| Jeff Garzik | 10ad05d | 2006-03-22 23:50:50 -0500 | [diff] [blame] | 69 | 	NV_INT_ENABLE			= 0x11, | 
| Tejun Heo | 27e4b27 | 2006-06-17 15:49:55 +0900 | [diff] [blame] | 70 | 	NV_INT_STATUS_CK804		= 0x440, | 
| Jeff Garzik | 10ad05d | 2006-03-22 23:50:50 -0500 | [diff] [blame] | 71 | 	NV_INT_ENABLE_CK804		= 0x441, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 72 |  | 
| Tejun Heo | 27e4b27 | 2006-06-17 15:49:55 +0900 | [diff] [blame] | 73 | 	/* INT_STATUS/ENABLE bits */ | 
 | 74 | 	NV_INT_DEV			= 0x01, | 
 | 75 | 	NV_INT_PM			= 0x02, | 
 | 76 | 	NV_INT_ADDED			= 0x04, | 
 | 77 | 	NV_INT_REMOVED			= 0x08, | 
 | 78 |  | 
 | 79 | 	NV_INT_PORT_SHIFT		= 4,	/* each port occupies 4 bits */ | 
 | 80 |  | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 81 | 	NV_INT_ALL			= 0x0f, | 
| Tejun Heo | 5a44eff | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 82 | 	NV_INT_MASK			= NV_INT_DEV | | 
 | 83 | 					  NV_INT_ADDED | NV_INT_REMOVED, | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 84 |  | 
| Tejun Heo | 27e4b27 | 2006-06-17 15:49:55 +0900 | [diff] [blame] | 85 | 	/* INT_CONFIG */ | 
| Jeff Garzik | 10ad05d | 2006-03-22 23:50:50 -0500 | [diff] [blame] | 86 | 	NV_INT_CONFIG			= 0x12, | 
 | 87 | 	NV_INT_CONFIG_METHD		= 0x01, // 0 = INT, 1 = SMI | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 88 |  | 
| Jeff Garzik | 10ad05d | 2006-03-22 23:50:50 -0500 | [diff] [blame] | 89 | 	// For PCI config register 20 | 
 | 90 | 	NV_MCP_SATA_CFG_20		= 0x50, | 
 | 91 | 	NV_MCP_SATA_CFG_20_SATA_SPACE_EN = 0x04, | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 92 | 	NV_MCP_SATA_CFG_20_PORT0_EN	= (1 << 17), | 
 | 93 | 	NV_MCP_SATA_CFG_20_PORT1_EN	= (1 << 16), | 
 | 94 | 	NV_MCP_SATA_CFG_20_PORT0_PWB_EN	= (1 << 14), | 
 | 95 | 	NV_MCP_SATA_CFG_20_PORT1_PWB_EN	= (1 << 12), | 
 | 96 |  | 
 | 97 | 	NV_ADMA_MAX_CPBS		= 32, | 
 | 98 | 	NV_ADMA_CPB_SZ			= 128, | 
 | 99 | 	NV_ADMA_APRD_SZ			= 16, | 
 | 100 | 	NV_ADMA_SGTBL_LEN		= (1024 - NV_ADMA_CPB_SZ) / | 
 | 101 | 					   NV_ADMA_APRD_SZ, | 
 | 102 | 	NV_ADMA_SGTBL_TOTAL_LEN		= NV_ADMA_SGTBL_LEN + 5, | 
 | 103 | 	NV_ADMA_SGTBL_SZ                = NV_ADMA_SGTBL_LEN * NV_ADMA_APRD_SZ, | 
 | 104 | 	NV_ADMA_PORT_PRIV_DMA_SZ        = NV_ADMA_MAX_CPBS * | 
 | 105 | 					   (NV_ADMA_CPB_SZ + NV_ADMA_SGTBL_SZ), | 
 | 106 |  | 
 | 107 | 	/* BAR5 offset to ADMA general registers */ | 
 | 108 | 	NV_ADMA_GEN			= 0x400, | 
 | 109 | 	NV_ADMA_GEN_CTL			= 0x00, | 
 | 110 | 	NV_ADMA_NOTIFIER_CLEAR		= 0x30, | 
 | 111 |  | 
 | 112 | 	/* BAR5 offset to ADMA ports */ | 
 | 113 | 	NV_ADMA_PORT			= 0x480, | 
 | 114 |  | 
 | 115 | 	/* size of ADMA port register space  */ | 
 | 116 | 	NV_ADMA_PORT_SIZE		= 0x100, | 
 | 117 |  | 
 | 118 | 	/* ADMA port registers */ | 
 | 119 | 	NV_ADMA_CTL			= 0x40, | 
 | 120 | 	NV_ADMA_CPB_COUNT		= 0x42, | 
 | 121 | 	NV_ADMA_NEXT_CPB_IDX		= 0x43, | 
 | 122 | 	NV_ADMA_STAT			= 0x44, | 
 | 123 | 	NV_ADMA_CPB_BASE_LOW		= 0x48, | 
 | 124 | 	NV_ADMA_CPB_BASE_HIGH		= 0x4C, | 
 | 125 | 	NV_ADMA_APPEND			= 0x50, | 
 | 126 | 	NV_ADMA_NOTIFIER		= 0x68, | 
 | 127 | 	NV_ADMA_NOTIFIER_ERROR		= 0x6C, | 
 | 128 |  | 
 | 129 | 	/* NV_ADMA_CTL register bits */ | 
 | 130 | 	NV_ADMA_CTL_HOTPLUG_IEN		= (1 << 0), | 
 | 131 | 	NV_ADMA_CTL_CHANNEL_RESET	= (1 << 5), | 
 | 132 | 	NV_ADMA_CTL_GO			= (1 << 7), | 
 | 133 | 	NV_ADMA_CTL_AIEN		= (1 << 8), | 
 | 134 | 	NV_ADMA_CTL_READ_NON_COHERENT	= (1 << 11), | 
 | 135 | 	NV_ADMA_CTL_WRITE_NON_COHERENT	= (1 << 12), | 
 | 136 |  | 
 | 137 | 	/* CPB response flag bits */ | 
 | 138 | 	NV_CPB_RESP_DONE		= (1 << 0), | 
 | 139 | 	NV_CPB_RESP_ATA_ERR		= (1 << 3), | 
 | 140 | 	NV_CPB_RESP_CMD_ERR		= (1 << 4), | 
 | 141 | 	NV_CPB_RESP_CPB_ERR		= (1 << 7), | 
 | 142 |  | 
 | 143 | 	/* CPB control flag bits */ | 
 | 144 | 	NV_CPB_CTL_CPB_VALID		= (1 << 0), | 
 | 145 | 	NV_CPB_CTL_QUEUE		= (1 << 1), | 
 | 146 | 	NV_CPB_CTL_APRD_VALID		= (1 << 2), | 
 | 147 | 	NV_CPB_CTL_IEN			= (1 << 3), | 
 | 148 | 	NV_CPB_CTL_FPDMA		= (1 << 4), | 
 | 149 |  | 
 | 150 | 	/* APRD flags */ | 
 | 151 | 	NV_APRD_WRITE			= (1 << 1), | 
 | 152 | 	NV_APRD_END			= (1 << 2), | 
 | 153 | 	NV_APRD_CONT			= (1 << 3), | 
 | 154 |  | 
 | 155 | 	/* NV_ADMA_STAT flags */ | 
 | 156 | 	NV_ADMA_STAT_TIMEOUT		= (1 << 0), | 
 | 157 | 	NV_ADMA_STAT_HOTUNPLUG		= (1 << 1), | 
 | 158 | 	NV_ADMA_STAT_HOTPLUG		= (1 << 2), | 
 | 159 | 	NV_ADMA_STAT_CPBERR		= (1 << 4), | 
 | 160 | 	NV_ADMA_STAT_SERROR		= (1 << 5), | 
 | 161 | 	NV_ADMA_STAT_CMD_COMPLETE	= (1 << 6), | 
 | 162 | 	NV_ADMA_STAT_IDLE		= (1 << 8), | 
 | 163 | 	NV_ADMA_STAT_LEGACY		= (1 << 9), | 
 | 164 | 	NV_ADMA_STAT_STOPPED		= (1 << 10), | 
 | 165 | 	NV_ADMA_STAT_DONE		= (1 << 12), | 
 | 166 | 	NV_ADMA_STAT_ERR		= NV_ADMA_STAT_CPBERR | | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 167 | 					  NV_ADMA_STAT_TIMEOUT, | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 168 |  | 
 | 169 | 	/* port flags */ | 
 | 170 | 	NV_ADMA_PORT_REGISTER_MODE	= (1 << 0), | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 171 | 	NV_ADMA_ATAPI_SETUP_COMPLETE	= (1 << 1), | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 172 |  | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 173 | 	/* MCP55 reg offset */ | 
 | 174 | 	NV_CTL_MCP55			= 0x400, | 
 | 175 | 	NV_INT_STATUS_MCP55		= 0x440, | 
 | 176 | 	NV_INT_ENABLE_MCP55		= 0x444, | 
 | 177 | 	NV_NCQ_REG_MCP55		= 0x448, | 
 | 178 |  | 
 | 179 | 	/* MCP55 */ | 
 | 180 | 	NV_INT_ALL_MCP55		= 0xffff, | 
 | 181 | 	NV_INT_PORT_SHIFT_MCP55		= 16,	/* each port occupies 16 bits */ | 
 | 182 | 	NV_INT_MASK_MCP55		= NV_INT_ALL_MCP55 & 0xfffd, | 
 | 183 |  | 
 | 184 | 	/* SWNCQ ENABLE BITS*/ | 
 | 185 | 	NV_CTL_PRI_SWNCQ		= 0x02, | 
 | 186 | 	NV_CTL_SEC_SWNCQ		= 0x04, | 
 | 187 |  | 
 | 188 | 	/* SW NCQ status bits*/ | 
 | 189 | 	NV_SWNCQ_IRQ_DEV		= (1 << 0), | 
 | 190 | 	NV_SWNCQ_IRQ_PM			= (1 << 1), | 
 | 191 | 	NV_SWNCQ_IRQ_ADDED		= (1 << 2), | 
 | 192 | 	NV_SWNCQ_IRQ_REMOVED		= (1 << 3), | 
 | 193 |  | 
 | 194 | 	NV_SWNCQ_IRQ_BACKOUT		= (1 << 4), | 
 | 195 | 	NV_SWNCQ_IRQ_SDBFIS		= (1 << 5), | 
 | 196 | 	NV_SWNCQ_IRQ_DHREGFIS		= (1 << 6), | 
 | 197 | 	NV_SWNCQ_IRQ_DMASETUP		= (1 << 7), | 
 | 198 |  | 
 | 199 | 	NV_SWNCQ_IRQ_HOTPLUG		= NV_SWNCQ_IRQ_ADDED | | 
 | 200 | 					  NV_SWNCQ_IRQ_REMOVED, | 
 | 201 |  | 
| Jeff Garzik | 10ad05d | 2006-03-22 23:50:50 -0500 | [diff] [blame] | 202 | }; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 203 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 204 | /* ADMA Physical Region Descriptor - one SG segment */ | 
 | 205 | struct nv_adma_prd { | 
 | 206 | 	__le64			addr; | 
 | 207 | 	__le32			len; | 
 | 208 | 	u8			flags; | 
 | 209 | 	u8			packet_len; | 
 | 210 | 	__le16			reserved; | 
 | 211 | }; | 
 | 212 |  | 
 | 213 | enum nv_adma_regbits { | 
 | 214 | 	CMDEND	= (1 << 15),		/* end of command list */ | 
 | 215 | 	WNB	= (1 << 14),		/* wait-not-BSY */ | 
 | 216 | 	IGN	= (1 << 13),		/* ignore this entry */ | 
 | 217 | 	CS1n	= (1 << (4 + 8)),	/* std. PATA signals follow... */ | 
 | 218 | 	DA2	= (1 << (2 + 8)), | 
 | 219 | 	DA1	= (1 << (1 + 8)), | 
 | 220 | 	DA0	= (1 << (0 + 8)), | 
 | 221 | }; | 
 | 222 |  | 
 | 223 | /* ADMA Command Parameter Block | 
 | 224 |    The first 5 SG segments are stored inside the Command Parameter Block itself. | 
 | 225 |    If there are more than 5 segments the remainder are stored in a separate | 
 | 226 |    memory area indicated by next_aprd. */ | 
 | 227 | struct nv_adma_cpb { | 
 | 228 | 	u8			resp_flags;    /* 0 */ | 
 | 229 | 	u8			reserved1;     /* 1 */ | 
 | 230 | 	u8			ctl_flags;     /* 2 */ | 
 | 231 | 	/* len is length of taskfile in 64 bit words */ | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 232 | 	u8			len;		/* 3  */ | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 233 | 	u8			tag;           /* 4 */ | 
 | 234 | 	u8			next_cpb_idx;  /* 5 */ | 
 | 235 | 	__le16			reserved2;     /* 6-7 */ | 
 | 236 | 	__le16			tf[12];        /* 8-31 */ | 
 | 237 | 	struct nv_adma_prd	aprd[5];       /* 32-111 */ | 
 | 238 | 	__le64			next_aprd;     /* 112-119 */ | 
 | 239 | 	__le64			reserved3;     /* 120-127 */ | 
 | 240 | }; | 
 | 241 |  | 
 | 242 |  | 
 | 243 | struct nv_adma_port_priv { | 
 | 244 | 	struct nv_adma_cpb	*cpb; | 
 | 245 | 	dma_addr_t		cpb_dma; | 
 | 246 | 	struct nv_adma_prd	*aprd; | 
 | 247 | 	dma_addr_t		aprd_dma; | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 248 | 	void __iomem		*ctl_block; | 
 | 249 | 	void __iomem		*gen_block; | 
 | 250 | 	void __iomem		*notifier_clear_block; | 
| Robert Hancock | 8959d30 | 2008-02-04 19:39:02 -0600 | [diff] [blame] | 251 | 	u64			adma_dma_mask; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 252 | 	u8			flags; | 
| Robert Hancock | 5e5c74a | 2007-02-19 18:42:30 -0600 | [diff] [blame] | 253 | 	int			last_issue_ncq; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 254 | }; | 
 | 255 |  | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 256 | struct nv_host_priv { | 
 | 257 | 	unsigned long		type; | 
 | 258 | }; | 
 | 259 |  | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 260 | struct defer_queue { | 
 | 261 | 	u32		defer_bits; | 
 | 262 | 	unsigned int	head; | 
 | 263 | 	unsigned int	tail; | 
 | 264 | 	unsigned int	tag[ATA_MAX_QUEUE]; | 
 | 265 | }; | 
 | 266 |  | 
 | 267 | enum ncq_saw_flag_list { | 
 | 268 | 	ncq_saw_d2h	= (1U << 0), | 
 | 269 | 	ncq_saw_dmas	= (1U << 1), | 
 | 270 | 	ncq_saw_sdb	= (1U << 2), | 
 | 271 | 	ncq_saw_backout	= (1U << 3), | 
 | 272 | }; | 
 | 273 |  | 
 | 274 | struct nv_swncq_port_priv { | 
| Tejun Heo | f60d701 | 2010-05-10 21:41:41 +0200 | [diff] [blame] | 275 | 	struct ata_bmdma_prd *prd;	 /* our SG list */ | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 276 | 	dma_addr_t	prd_dma; /* and its DMA mapping */ | 
 | 277 | 	void __iomem	*sactive_block; | 
 | 278 | 	void __iomem	*irq_block; | 
 | 279 | 	void __iomem	*tag_block; | 
 | 280 | 	u32		qc_active; | 
 | 281 |  | 
 | 282 | 	unsigned int	last_issue_tag; | 
 | 283 |  | 
 | 284 | 	/* fifo circular queue to store deferral command */ | 
 | 285 | 	struct defer_queue defer_queue; | 
 | 286 |  | 
 | 287 | 	/* for NCQ interrupt analysis */ | 
 | 288 | 	u32		dhfis_bits; | 
 | 289 | 	u32		dmafis_bits; | 
 | 290 | 	u32		sdbfis_bits; | 
 | 291 |  | 
 | 292 | 	unsigned int	ncq_flags; | 
 | 293 | }; | 
 | 294 |  | 
 | 295 |  | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 296 | #define NV_ADMA_CHECK_INTR(GCTL, PORT) ((GCTL) & (1 << (19 + (12 * (PORT))))) | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 297 |  | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 298 | static int nv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent); | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 299 | #ifdef CONFIG_PM | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 300 | static int nv_pci_device_resume(struct pci_dev *pdev); | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 301 | #endif | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 302 | static void nv_ck804_host_stop(struct ata_host *host); | 
| David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 303 | static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance); | 
 | 304 | static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance); | 
 | 305 | static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance); | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 306 | static int nv_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val); | 
 | 307 | static int nv_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 308 |  | 
| Tejun Heo | 7f4774b | 2009-06-10 16:29:07 +0900 | [diff] [blame] | 309 | static int nv_hardreset(struct ata_link *link, unsigned int *class, | 
 | 310 | 			unsigned long deadline); | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 311 | static void nv_nf2_freeze(struct ata_port *ap); | 
 | 312 | static void nv_nf2_thaw(struct ata_port *ap); | 
 | 313 | static void nv_ck804_freeze(struct ata_port *ap); | 
 | 314 | static void nv_ck804_thaw(struct ata_port *ap); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 315 | static int nv_adma_slave_config(struct scsi_device *sdev); | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 316 | static int nv_adma_check_atapi_dma(struct ata_queued_cmd *qc); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 317 | static void nv_adma_qc_prep(struct ata_queued_cmd *qc); | 
 | 318 | static unsigned int nv_adma_qc_issue(struct ata_queued_cmd *qc); | 
 | 319 | static irqreturn_t nv_adma_interrupt(int irq, void *dev_instance); | 
 | 320 | static void nv_adma_irq_clear(struct ata_port *ap); | 
 | 321 | static int nv_adma_port_start(struct ata_port *ap); | 
 | 322 | static void nv_adma_port_stop(struct ata_port *ap); | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 323 | #ifdef CONFIG_PM | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 324 | static int nv_adma_port_suspend(struct ata_port *ap, pm_message_t mesg); | 
 | 325 | static int nv_adma_port_resume(struct ata_port *ap); | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 326 | #endif | 
| Robert Hancock | 53014e2 | 2007-05-05 15:36:36 -0600 | [diff] [blame] | 327 | static void nv_adma_freeze(struct ata_port *ap); | 
 | 328 | static void nv_adma_thaw(struct ata_port *ap); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 329 | static void nv_adma_error_handler(struct ata_port *ap); | 
 | 330 | static void nv_adma_host_stop(struct ata_host *host); | 
| Robert Hancock | f5ecac2 | 2007-02-20 21:49:10 -0600 | [diff] [blame] | 331 | static void nv_adma_post_internal_cmd(struct ata_queued_cmd *qc); | 
| Robert Hancock | f2fb344 | 2007-03-26 21:43:36 -0800 | [diff] [blame] | 332 | static void nv_adma_tf_read(struct ata_port *ap, struct ata_taskfile *tf); | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 333 |  | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 334 | static void nv_mcp55_thaw(struct ata_port *ap); | 
 | 335 | static void nv_mcp55_freeze(struct ata_port *ap); | 
 | 336 | static void nv_swncq_error_handler(struct ata_port *ap); | 
 | 337 | static int nv_swncq_slave_config(struct scsi_device *sdev); | 
 | 338 | static int nv_swncq_port_start(struct ata_port *ap); | 
 | 339 | static void nv_swncq_qc_prep(struct ata_queued_cmd *qc); | 
 | 340 | static void nv_swncq_fill_sg(struct ata_queued_cmd *qc); | 
 | 341 | static unsigned int nv_swncq_qc_issue(struct ata_queued_cmd *qc); | 
 | 342 | static void nv_swncq_irq_clear(struct ata_port *ap, u16 fis); | 
 | 343 | static irqreturn_t nv_swncq_interrupt(int irq, void *dev_instance); | 
 | 344 | #ifdef CONFIG_PM | 
 | 345 | static int nv_swncq_port_suspend(struct ata_port *ap, pm_message_t mesg); | 
 | 346 | static int nv_swncq_port_resume(struct ata_port *ap); | 
 | 347 | #endif | 
 | 348 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 349 | enum nv_host_type | 
 | 350 | { | 
 | 351 | 	GENERIC, | 
 | 352 | 	NFORCE2, | 
| Tejun Heo | 27e4b27 | 2006-06-17 15:49:55 +0900 | [diff] [blame] | 353 | 	NFORCE3 = NFORCE2,	/* NF2 == NF3 as far as sata_nv is concerned */ | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 354 | 	CK804, | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 355 | 	ADMA, | 
| Tejun Heo | 2d77570 | 2009-01-25 11:29:38 +0900 | [diff] [blame] | 356 | 	MCP5x, | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 357 | 	SWNCQ, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 358 | }; | 
 | 359 |  | 
| Jeff Garzik | 3b7d697 | 2005-11-10 11:04:11 -0500 | [diff] [blame] | 360 | static const struct pci_device_id nv_pci_tbl[] = { | 
| Jeff Garzik | 54bb3a9 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 361 | 	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA), NFORCE2 }, | 
 | 362 | 	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA), NFORCE3 }, | 
 | 363 | 	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2), NFORCE3 }, | 
 | 364 | 	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA), CK804 }, | 
 | 365 | 	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA2), CK804 }, | 
 | 366 | 	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA), CK804 }, | 
 | 367 | 	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA2), CK804 }, | 
| Tejun Heo | 2d77570 | 2009-01-25 11:29:38 +0900 | [diff] [blame] | 368 | 	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA), MCP5x }, | 
 | 369 | 	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA2), MCP5x }, | 
 | 370 | 	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA), MCP5x }, | 
 | 371 | 	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA2), MCP5x }, | 
| Kuan Luo | e2e031e | 2007-10-25 02:14:17 -0400 | [diff] [blame] | 372 | 	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA), GENERIC }, | 
 | 373 | 	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA2), GENERIC }, | 
 | 374 | 	{ PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA3), GENERIC }, | 
| Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 375 |  | 
 | 376 | 	{ } /* terminate list */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 377 | }; | 
 | 378 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 379 | static struct pci_driver nv_pci_driver = { | 
 | 380 | 	.name			= DRV_NAME, | 
 | 381 | 	.id_table		= nv_pci_tbl, | 
 | 382 | 	.probe			= nv_init_one, | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 383 | #ifdef CONFIG_PM | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 384 | 	.suspend		= ata_pci_device_suspend, | 
 | 385 | 	.resume			= nv_pci_device_resume, | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 386 | #endif | 
| Tejun Heo | 1daf9ce | 2007-05-17 13:13:57 +0200 | [diff] [blame] | 387 | 	.remove			= ata_pci_remove_one, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 388 | }; | 
 | 389 |  | 
| Jeff Garzik | 193515d | 2005-11-07 00:59:37 -0500 | [diff] [blame] | 390 | static struct scsi_host_template nv_sht = { | 
| Tejun Heo | 68d1d07 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 391 | 	ATA_BMDMA_SHT(DRV_NAME), | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 392 | }; | 
 | 393 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 394 | static struct scsi_host_template nv_adma_sht = { | 
| Tejun Heo | 68d1d07 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 395 | 	ATA_NCQ_SHT(DRV_NAME), | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 396 | 	.can_queue		= NV_ADMA_MAX_CPBS, | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 397 | 	.sg_tablesize		= NV_ADMA_SGTBL_TOTAL_LEN, | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 398 | 	.dma_boundary		= NV_ADMA_DMA_BOUNDARY, | 
 | 399 | 	.slave_configure	= nv_adma_slave_config, | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 400 | }; | 
 | 401 |  | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 402 | static struct scsi_host_template nv_swncq_sht = { | 
| Tejun Heo | 68d1d07 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 403 | 	ATA_NCQ_SHT(DRV_NAME), | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 404 | 	.can_queue		= ATA_MAX_QUEUE, | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 405 | 	.sg_tablesize		= LIBATA_MAX_PRD, | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 406 | 	.dma_boundary		= ATA_DMA_BOUNDARY, | 
 | 407 | 	.slave_configure	= nv_swncq_slave_config, | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 408 | }; | 
 | 409 |  | 
| Tejun Heo | 7f4774b | 2009-06-10 16:29:07 +0900 | [diff] [blame] | 410 | /* | 
 | 411 |  * NV SATA controllers have various different problems with hardreset | 
 | 412 |  * protocol depending on the specific controller and device. | 
 | 413 |  * | 
 | 414 |  * GENERIC: | 
 | 415 |  * | 
 | 416 |  *  bko11195 reports that link doesn't come online after hardreset on | 
 | 417 |  *  generic nv's and there have been several other similar reports on | 
 | 418 |  *  linux-ide. | 
 | 419 |  * | 
 | 420 |  *  bko12351#c23 reports that warmplug on MCP61 doesn't work with | 
 | 421 |  *  softreset. | 
 | 422 |  * | 
 | 423 |  * NF2/3: | 
 | 424 |  * | 
 | 425 |  *  bko3352 reports nf2/3 controllers can't determine device signature | 
 | 426 |  *  reliably after hardreset.  The following thread reports detection | 
 | 427 |  *  failure on cold boot with the standard debouncing timing. | 
 | 428 |  * | 
 | 429 |  *  http://thread.gmane.org/gmane.linux.ide/34098 | 
 | 430 |  * | 
 | 431 |  *  bko12176 reports that hardreset fails to bring up the link during | 
 | 432 |  *  boot on nf2. | 
 | 433 |  * | 
 | 434 |  * CK804: | 
 | 435 |  * | 
 | 436 |  *  For initial probing after boot and hot plugging, hardreset mostly | 
 | 437 |  *  works fine on CK804 but curiously, reprobing on the initial port | 
 | 438 |  *  by rescanning or rmmod/insmod fails to acquire the initial D2H Reg | 
 | 439 |  *  FIS in somewhat undeterministic way. | 
 | 440 |  * | 
 | 441 |  * SWNCQ: | 
 | 442 |  * | 
 | 443 |  *  bko12351 reports that when SWNCQ is enabled, for hotplug to work, | 
 | 444 |  *  hardreset should be used and hardreset can't report proper | 
 | 445 |  *  signature, which suggests that mcp5x is closer to nf2 as long as | 
 | 446 |  *  reset quirkiness is concerned. | 
 | 447 |  * | 
 | 448 |  *  bko12703 reports that boot probing fails for intel SSD with | 
 | 449 |  *  hardreset.  Link fails to come online.  Softreset works fine. | 
 | 450 |  * | 
 | 451 |  * The failures are varied but the following patterns seem true for | 
 | 452 |  * all flavors. | 
 | 453 |  * | 
 | 454 |  * - Softreset during boot always works. | 
 | 455 |  * | 
 | 456 |  * - Hardreset during boot sometimes fails to bring up the link on | 
 | 457 |  *   certain comibnations and device signature acquisition is | 
 | 458 |  *   unreliable. | 
 | 459 |  * | 
 | 460 |  * - Hardreset is often necessary after hotplug. | 
 | 461 |  * | 
 | 462 |  * So, preferring softreset for boot probing and error handling (as | 
 | 463 |  * hardreset might bring down the link) but using hardreset for | 
 | 464 |  * post-boot probing should work around the above issues in most | 
 | 465 |  * cases.  Define nv_hardreset() which only kicks in for post-boot | 
 | 466 |  * probing and use it for all variants. | 
 | 467 |  */ | 
 | 468 | static struct ata_port_operations nv_generic_ops = { | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 469 | 	.inherits		= &ata_bmdma_port_ops, | 
| Alan Cox | c96f173 | 2009-03-24 10:23:46 +0000 | [diff] [blame] | 470 | 	.lost_interrupt		= ATA_OP_NULL, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 471 | 	.scr_read		= nv_scr_read, | 
 | 472 | 	.scr_write		= nv_scr_write, | 
| Tejun Heo | 7f4774b | 2009-06-10 16:29:07 +0900 | [diff] [blame] | 473 | 	.hardreset		= nv_hardreset, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 474 | }; | 
 | 475 |  | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 476 | static struct ata_port_operations nv_nf2_ops = { | 
| Tejun Heo | 7dac745 | 2009-02-12 10:34:32 +0900 | [diff] [blame] | 477 | 	.inherits		= &nv_generic_ops, | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 478 | 	.freeze			= nv_nf2_freeze, | 
 | 479 | 	.thaw			= nv_nf2_thaw, | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 480 | }; | 
 | 481 |  | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 482 | static struct ata_port_operations nv_ck804_ops = { | 
| Tejun Heo | 7f4774b | 2009-06-10 16:29:07 +0900 | [diff] [blame] | 483 | 	.inherits		= &nv_generic_ops, | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 484 | 	.freeze			= nv_ck804_freeze, | 
 | 485 | 	.thaw			= nv_ck804_thaw, | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 486 | 	.host_stop		= nv_ck804_host_stop, | 
 | 487 | }; | 
 | 488 |  | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 489 | static struct ata_port_operations nv_adma_ops = { | 
| Tejun Heo | 3c32428 | 2008-11-03 12:37:49 +0900 | [diff] [blame] | 490 | 	.inherits		= &nv_ck804_ops, | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 491 |  | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 492 | 	.check_atapi_dma	= nv_adma_check_atapi_dma, | 
| Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 493 | 	.sff_tf_read		= nv_adma_tf_read, | 
| Tejun Heo | 31cc23b | 2007-09-23 13:14:12 +0900 | [diff] [blame] | 494 | 	.qc_defer		= ata_std_qc_defer, | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 495 | 	.qc_prep		= nv_adma_qc_prep, | 
 | 496 | 	.qc_issue		= nv_adma_qc_issue, | 
| Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 497 | 	.sff_irq_clear		= nv_adma_irq_clear, | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 498 |  | 
| Robert Hancock | 53014e2 | 2007-05-05 15:36:36 -0600 | [diff] [blame] | 499 | 	.freeze			= nv_adma_freeze, | 
 | 500 | 	.thaw			= nv_adma_thaw, | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 501 | 	.error_handler		= nv_adma_error_handler, | 
| Robert Hancock | f5ecac2 | 2007-02-20 21:49:10 -0600 | [diff] [blame] | 502 | 	.post_internal_cmd	= nv_adma_post_internal_cmd, | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 503 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 504 | 	.port_start		= nv_adma_port_start, | 
 | 505 | 	.port_stop		= nv_adma_port_stop, | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 506 | #ifdef CONFIG_PM | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 507 | 	.port_suspend		= nv_adma_port_suspend, | 
 | 508 | 	.port_resume		= nv_adma_port_resume, | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 509 | #endif | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 510 | 	.host_stop		= nv_adma_host_stop, | 
 | 511 | }; | 
 | 512 |  | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 513 | static struct ata_port_operations nv_swncq_ops = { | 
| Tejun Heo | 7f4774b | 2009-06-10 16:29:07 +0900 | [diff] [blame] | 514 | 	.inherits		= &nv_generic_ops, | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 515 |  | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 516 | 	.qc_defer		= ata_std_qc_defer, | 
 | 517 | 	.qc_prep		= nv_swncq_qc_prep, | 
 | 518 | 	.qc_issue		= nv_swncq_qc_issue, | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 519 |  | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 520 | 	.freeze			= nv_mcp55_freeze, | 
 | 521 | 	.thaw			= nv_mcp55_thaw, | 
 | 522 | 	.error_handler		= nv_swncq_error_handler, | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 523 |  | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 524 | #ifdef CONFIG_PM | 
 | 525 | 	.port_suspend		= nv_swncq_port_suspend, | 
 | 526 | 	.port_resume		= nv_swncq_port_resume, | 
 | 527 | #endif | 
 | 528 | 	.port_start		= nv_swncq_port_start, | 
 | 529 | }; | 
 | 530 |  | 
| Tejun Heo | 9594719 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 531 | struct nv_pi_priv { | 
 | 532 | 	irq_handler_t			irq_handler; | 
 | 533 | 	struct scsi_host_template	*sht; | 
 | 534 | }; | 
 | 535 |  | 
 | 536 | #define NV_PI_PRIV(_irq_handler, _sht) \ | 
 | 537 | 	&(struct nv_pi_priv){ .irq_handler = _irq_handler, .sht = _sht } | 
 | 538 |  | 
| Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 539 | static const struct ata_port_info nv_port_info[] = { | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 540 | 	/* generic */ | 
 | 541 | 	{ | 
| Sergei Shtylyov | 9cbe056 | 2011-02-04 22:05:48 +0300 | [diff] [blame] | 542 | 		.flags		= ATA_FLAG_SATA, | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 543 | 		.pio_mask	= NV_PIO_MASK, | 
 | 544 | 		.mwdma_mask	= NV_MWDMA_MASK, | 
 | 545 | 		.udma_mask	= NV_UDMA_MASK, | 
 | 546 | 		.port_ops	= &nv_generic_ops, | 
| Tejun Heo | 9594719 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 547 | 		.private_data	= NV_PI_PRIV(nv_generic_interrupt, &nv_sht), | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 548 | 	}, | 
 | 549 | 	/* nforce2/3 */ | 
 | 550 | 	{ | 
| Sergei Shtylyov | 9cbe056 | 2011-02-04 22:05:48 +0300 | [diff] [blame] | 551 | 		.flags		= ATA_FLAG_SATA, | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 552 | 		.pio_mask	= NV_PIO_MASK, | 
 | 553 | 		.mwdma_mask	= NV_MWDMA_MASK, | 
 | 554 | 		.udma_mask	= NV_UDMA_MASK, | 
 | 555 | 		.port_ops	= &nv_nf2_ops, | 
| Tejun Heo | 9594719 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 556 | 		.private_data	= NV_PI_PRIV(nv_nf2_interrupt, &nv_sht), | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 557 | 	}, | 
 | 558 | 	/* ck804 */ | 
 | 559 | 	{ | 
| Sergei Shtylyov | 9cbe056 | 2011-02-04 22:05:48 +0300 | [diff] [blame] | 560 | 		.flags		= ATA_FLAG_SATA, | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 561 | 		.pio_mask	= NV_PIO_MASK, | 
 | 562 | 		.mwdma_mask	= NV_MWDMA_MASK, | 
 | 563 | 		.udma_mask	= NV_UDMA_MASK, | 
 | 564 | 		.port_ops	= &nv_ck804_ops, | 
| Tejun Heo | 9594719 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 565 | 		.private_data	= NV_PI_PRIV(nv_ck804_interrupt, &nv_sht), | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 566 | 	}, | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 567 | 	/* ADMA */ | 
 | 568 | 	{ | 
| Sergei Shtylyov | 9cbe056 | 2011-02-04 22:05:48 +0300 | [diff] [blame] | 569 | 		.flags		= ATA_FLAG_SATA | ATA_FLAG_NCQ, | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 570 | 		.pio_mask	= NV_PIO_MASK, | 
 | 571 | 		.mwdma_mask	= NV_MWDMA_MASK, | 
 | 572 | 		.udma_mask	= NV_UDMA_MASK, | 
 | 573 | 		.port_ops	= &nv_adma_ops, | 
| Tejun Heo | 9594719 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 574 | 		.private_data	= NV_PI_PRIV(nv_adma_interrupt, &nv_adma_sht), | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 575 | 	}, | 
| Tejun Heo | 2d77570 | 2009-01-25 11:29:38 +0900 | [diff] [blame] | 576 | 	/* MCP5x */ | 
 | 577 | 	{ | 
| Sergei Shtylyov | 9cbe056 | 2011-02-04 22:05:48 +0300 | [diff] [blame] | 578 | 		.flags		= ATA_FLAG_SATA, | 
| Tejun Heo | 2d77570 | 2009-01-25 11:29:38 +0900 | [diff] [blame] | 579 | 		.pio_mask	= NV_PIO_MASK, | 
 | 580 | 		.mwdma_mask	= NV_MWDMA_MASK, | 
 | 581 | 		.udma_mask	= NV_UDMA_MASK, | 
| Tejun Heo | 7f4774b | 2009-06-10 16:29:07 +0900 | [diff] [blame] | 582 | 		.port_ops	= &nv_generic_ops, | 
| Tejun Heo | 2d77570 | 2009-01-25 11:29:38 +0900 | [diff] [blame] | 583 | 		.private_data	= NV_PI_PRIV(nv_generic_interrupt, &nv_sht), | 
 | 584 | 	}, | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 585 | 	/* SWNCQ */ | 
 | 586 | 	{ | 
| Sergei Shtylyov | 9cbe056 | 2011-02-04 22:05:48 +0300 | [diff] [blame] | 587 | 		.flags	        = ATA_FLAG_SATA | ATA_FLAG_NCQ, | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 588 | 		.pio_mask	= NV_PIO_MASK, | 
 | 589 | 		.mwdma_mask	= NV_MWDMA_MASK, | 
 | 590 | 		.udma_mask	= NV_UDMA_MASK, | 
 | 591 | 		.port_ops	= &nv_swncq_ops, | 
| Tejun Heo | 9594719 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 592 | 		.private_data	= NV_PI_PRIV(nv_swncq_interrupt, &nv_swncq_sht), | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 593 | 	}, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 594 | }; | 
 | 595 |  | 
 | 596 | MODULE_AUTHOR("NVIDIA"); | 
 | 597 | MODULE_DESCRIPTION("low-level driver for NVIDIA nForce SATA controller"); | 
 | 598 | MODULE_LICENSE("GPL"); | 
 | 599 | MODULE_DEVICE_TABLE(pci, nv_pci_tbl); | 
 | 600 | MODULE_VERSION(DRV_VERSION); | 
 | 601 |  | 
| Rusty Russell | 90ab5ee | 2012-01-13 09:32:20 +1030 | [diff] [blame] | 602 | static bool adma_enabled; | 
 | 603 | static bool swncq_enabled = 1; | 
 | 604 | static bool msi_enabled; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 605 |  | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 606 | static void nv_adma_register_mode(struct ata_port *ap) | 
 | 607 | { | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 608 | 	struct nv_adma_port_priv *pp = ap->private_data; | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 609 | 	void __iomem *mmio = pp->ctl_block; | 
| Robert Hancock | a2cfe81 | 2007-02-05 16:26:03 -0800 | [diff] [blame] | 610 | 	u16 tmp, status; | 
 | 611 | 	int count = 0; | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 612 |  | 
 | 613 | 	if (pp->flags & NV_ADMA_PORT_REGISTER_MODE) | 
 | 614 | 		return; | 
 | 615 |  | 
| Robert Hancock | a2cfe81 | 2007-02-05 16:26:03 -0800 | [diff] [blame] | 616 | 	status = readw(mmio + NV_ADMA_STAT); | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 617 | 	while (!(status & NV_ADMA_STAT_IDLE) && count < 20) { | 
| Robert Hancock | a2cfe81 | 2007-02-05 16:26:03 -0800 | [diff] [blame] | 618 | 		ndelay(50); | 
 | 619 | 		status = readw(mmio + NV_ADMA_STAT); | 
 | 620 | 		count++; | 
 | 621 | 	} | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 622 | 	if (count == 20) | 
| Joe Perches | a9a79df | 2011-04-15 15:51:59 -0700 | [diff] [blame] | 623 | 		ata_port_warn(ap, "timeout waiting for ADMA IDLE, stat=0x%hx\n", | 
 | 624 | 			      status); | 
| Robert Hancock | a2cfe81 | 2007-02-05 16:26:03 -0800 | [diff] [blame] | 625 |  | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 626 | 	tmp = readw(mmio + NV_ADMA_CTL); | 
 | 627 | 	writew(tmp & ~NV_ADMA_CTL_GO, mmio + NV_ADMA_CTL); | 
 | 628 |  | 
| Robert Hancock | a2cfe81 | 2007-02-05 16:26:03 -0800 | [diff] [blame] | 629 | 	count = 0; | 
 | 630 | 	status = readw(mmio + NV_ADMA_STAT); | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 631 | 	while (!(status & NV_ADMA_STAT_LEGACY) && count < 20) { | 
| Robert Hancock | a2cfe81 | 2007-02-05 16:26:03 -0800 | [diff] [blame] | 632 | 		ndelay(50); | 
 | 633 | 		status = readw(mmio + NV_ADMA_STAT); | 
 | 634 | 		count++; | 
 | 635 | 	} | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 636 | 	if (count == 20) | 
| Joe Perches | a9a79df | 2011-04-15 15:51:59 -0700 | [diff] [blame] | 637 | 		ata_port_warn(ap, | 
 | 638 | 			      "timeout waiting for ADMA LEGACY, stat=0x%hx\n", | 
 | 639 | 			      status); | 
| Robert Hancock | a2cfe81 | 2007-02-05 16:26:03 -0800 | [diff] [blame] | 640 |  | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 641 | 	pp->flags |= NV_ADMA_PORT_REGISTER_MODE; | 
 | 642 | } | 
 | 643 |  | 
 | 644 | static void nv_adma_mode(struct ata_port *ap) | 
 | 645 | { | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 646 | 	struct nv_adma_port_priv *pp = ap->private_data; | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 647 | 	void __iomem *mmio = pp->ctl_block; | 
| Robert Hancock | a2cfe81 | 2007-02-05 16:26:03 -0800 | [diff] [blame] | 648 | 	u16 tmp, status; | 
 | 649 | 	int count = 0; | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 650 |  | 
 | 651 | 	if (!(pp->flags & NV_ADMA_PORT_REGISTER_MODE)) | 
 | 652 | 		return; | 
| Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 653 |  | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 654 | 	WARN_ON(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE); | 
 | 655 |  | 
 | 656 | 	tmp = readw(mmio + NV_ADMA_CTL); | 
 | 657 | 	writew(tmp | NV_ADMA_CTL_GO, mmio + NV_ADMA_CTL); | 
 | 658 |  | 
| Robert Hancock | a2cfe81 | 2007-02-05 16:26:03 -0800 | [diff] [blame] | 659 | 	status = readw(mmio + NV_ADMA_STAT); | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 660 | 	while (((status & NV_ADMA_STAT_LEGACY) || | 
| Robert Hancock | a2cfe81 | 2007-02-05 16:26:03 -0800 | [diff] [blame] | 661 | 	      !(status & NV_ADMA_STAT_IDLE)) && count < 20) { | 
 | 662 | 		ndelay(50); | 
 | 663 | 		status = readw(mmio + NV_ADMA_STAT); | 
 | 664 | 		count++; | 
 | 665 | 	} | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 666 | 	if (count == 20) | 
| Joe Perches | a9a79df | 2011-04-15 15:51:59 -0700 | [diff] [blame] | 667 | 		ata_port_warn(ap, | 
| Robert Hancock | a2cfe81 | 2007-02-05 16:26:03 -0800 | [diff] [blame] | 668 | 			"timeout waiting for ADMA LEGACY clear and IDLE, stat=0x%hx\n", | 
 | 669 | 			status); | 
 | 670 |  | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 671 | 	pp->flags &= ~NV_ADMA_PORT_REGISTER_MODE; | 
 | 672 | } | 
 | 673 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 674 | static int nv_adma_slave_config(struct scsi_device *sdev) | 
 | 675 | { | 
 | 676 | 	struct ata_port *ap = ata_shost_to_port(sdev->host); | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 677 | 	struct nv_adma_port_priv *pp = ap->private_data; | 
| Robert Hancock | 8959d30 | 2008-02-04 19:39:02 -0600 | [diff] [blame] | 678 | 	struct nv_adma_port_priv *port0, *port1; | 
 | 679 | 	struct scsi_device *sdev0, *sdev1; | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 680 | 	struct pci_dev *pdev = to_pci_dev(ap->host->dev); | 
| Robert Hancock | 8959d30 | 2008-02-04 19:39:02 -0600 | [diff] [blame] | 681 | 	unsigned long segment_boundary, flags; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 682 | 	unsigned short sg_tablesize; | 
 | 683 | 	int rc; | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 684 | 	int adma_enable; | 
 | 685 | 	u32 current_reg, new_reg, config_mask; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 686 |  | 
 | 687 | 	rc = ata_scsi_slave_config(sdev); | 
 | 688 |  | 
 | 689 | 	if (sdev->id >= ATA_MAX_DEVICES || sdev->channel || sdev->lun) | 
 | 690 | 		/* Not a proper libata device, ignore */ | 
 | 691 | 		return rc; | 
 | 692 |  | 
| Robert Hancock | 8959d30 | 2008-02-04 19:39:02 -0600 | [diff] [blame] | 693 | 	spin_lock_irqsave(ap->lock, flags); | 
 | 694 |  | 
| Tejun Heo | 9af5c9c | 2007-08-06 18:36:22 +0900 | [diff] [blame] | 695 | 	if (ap->link.device[sdev->id].class == ATA_DEV_ATAPI) { | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 696 | 		/* | 
 | 697 | 		 * NVIDIA reports that ADMA mode does not support ATAPI commands. | 
 | 698 | 		 * Therefore ATAPI commands are sent through the legacy interface. | 
 | 699 | 		 * However, the legacy interface only supports 32-bit DMA. | 
 | 700 | 		 * Restrict DMA parameters as required by the legacy interface | 
 | 701 | 		 * when an ATAPI device is connected. | 
 | 702 | 		 */ | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 703 | 		segment_boundary = ATA_DMA_BOUNDARY; | 
 | 704 | 		/* Subtract 1 since an extra entry may be needed for padding, see | 
 | 705 | 		   libata-scsi.c */ | 
 | 706 | 		sg_tablesize = LIBATA_MAX_PRD - 1; | 
| Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 707 |  | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 708 | 		/* Since the legacy DMA engine is in use, we need to disable ADMA | 
 | 709 | 		   on the port. */ | 
 | 710 | 		adma_enable = 0; | 
 | 711 | 		nv_adma_register_mode(ap); | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 712 | 	} else { | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 713 | 		segment_boundary = NV_ADMA_DMA_BOUNDARY; | 
 | 714 | 		sg_tablesize = NV_ADMA_SGTBL_TOTAL_LEN; | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 715 | 		adma_enable = 1; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 716 | 	} | 
| Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 717 |  | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 718 | 	pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, ¤t_reg); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 719 |  | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 720 | 	if (ap->port_no == 1) | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 721 | 		config_mask = NV_MCP_SATA_CFG_20_PORT1_EN | | 
 | 722 | 			      NV_MCP_SATA_CFG_20_PORT1_PWB_EN; | 
 | 723 | 	else | 
 | 724 | 		config_mask = NV_MCP_SATA_CFG_20_PORT0_EN | | 
 | 725 | 			      NV_MCP_SATA_CFG_20_PORT0_PWB_EN; | 
| Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 726 |  | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 727 | 	if (adma_enable) { | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 728 | 		new_reg = current_reg | config_mask; | 
 | 729 | 		pp->flags &= ~NV_ADMA_ATAPI_SETUP_COMPLETE; | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 730 | 	} else { | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 731 | 		new_reg = current_reg & ~config_mask; | 
 | 732 | 		pp->flags |= NV_ADMA_ATAPI_SETUP_COMPLETE; | 
 | 733 | 	} | 
| Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 734 |  | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 735 | 	if (current_reg != new_reg) | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 736 | 		pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, new_reg); | 
| Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 737 |  | 
| Robert Hancock | 8959d30 | 2008-02-04 19:39:02 -0600 | [diff] [blame] | 738 | 	port0 = ap->host->ports[0]->private_data; | 
 | 739 | 	port1 = ap->host->ports[1]->private_data; | 
 | 740 | 	sdev0 = ap->host->ports[0]->link.device[0].sdev; | 
 | 741 | 	sdev1 = ap->host->ports[1]->link.device[0].sdev; | 
 | 742 | 	if ((port0->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) || | 
 | 743 | 	    (port1->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)) { | 
 | 744 | 		/** We have to set the DMA mask to 32-bit if either port is in | 
 | 745 | 		    ATAPI mode, since they are on the same PCI device which is | 
 | 746 | 		    used for DMA mapping. If we set the mask we also need to set | 
 | 747 | 		    the bounce limit on both ports to ensure that the block | 
 | 748 | 		    layer doesn't feed addresses that cause DMA mapping to | 
 | 749 | 		    choke. If either SCSI device is not allocated yet, it's OK | 
 | 750 | 		    since that port will discover its correct setting when it | 
 | 751 | 		    does get allocated. | 
 | 752 | 		    Note: Setting 32-bit mask should not fail. */ | 
 | 753 | 		if (sdev0) | 
 | 754 | 			blk_queue_bounce_limit(sdev0->request_queue, | 
 | 755 | 					       ATA_DMA_MASK); | 
 | 756 | 		if (sdev1) | 
 | 757 | 			blk_queue_bounce_limit(sdev1->request_queue, | 
 | 758 | 					       ATA_DMA_MASK); | 
 | 759 |  | 
 | 760 | 		pci_set_dma_mask(pdev, ATA_DMA_MASK); | 
 | 761 | 	} else { | 
 | 762 | 		/** This shouldn't fail as it was set to this value before */ | 
 | 763 | 		pci_set_dma_mask(pdev, pp->adma_dma_mask); | 
 | 764 | 		if (sdev0) | 
 | 765 | 			blk_queue_bounce_limit(sdev0->request_queue, | 
 | 766 | 					       pp->adma_dma_mask); | 
 | 767 | 		if (sdev1) | 
 | 768 | 			blk_queue_bounce_limit(sdev1->request_queue, | 
 | 769 | 					       pp->adma_dma_mask); | 
 | 770 | 	} | 
 | 771 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 772 | 	blk_queue_segment_boundary(sdev->request_queue, segment_boundary); | 
| Martin K. Petersen | 8a78362 | 2010-02-26 00:20:39 -0500 | [diff] [blame] | 773 | 	blk_queue_max_segments(sdev->request_queue, sg_tablesize); | 
| Joe Perches | a9a79df | 2011-04-15 15:51:59 -0700 | [diff] [blame] | 774 | 	ata_port_info(ap, | 
 | 775 | 		      "DMA mask 0x%llX, segment boundary 0x%lX, hw segs %hu\n", | 
 | 776 | 		      (unsigned long long)*ap->host->dev->dma_mask, | 
 | 777 | 		      segment_boundary, sg_tablesize); | 
| Robert Hancock | 8959d30 | 2008-02-04 19:39:02 -0600 | [diff] [blame] | 778 |  | 
 | 779 | 	spin_unlock_irqrestore(ap->lock, flags); | 
 | 780 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 781 | 	return rc; | 
 | 782 | } | 
 | 783 |  | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 784 | static int nv_adma_check_atapi_dma(struct ata_queued_cmd *qc) | 
 | 785 | { | 
 | 786 | 	struct nv_adma_port_priv *pp = qc->ap->private_data; | 
 | 787 | 	return !(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE); | 
 | 788 | } | 
 | 789 |  | 
| Robert Hancock | f2fb344 | 2007-03-26 21:43:36 -0800 | [diff] [blame] | 790 | static void nv_adma_tf_read(struct ata_port *ap, struct ata_taskfile *tf) | 
 | 791 | { | 
| Robert Hancock | 3f3debd | 2007-11-25 16:59:36 -0600 | [diff] [blame] | 792 | 	/* Other than when internal or pass-through commands are executed, | 
 | 793 | 	   the only time this function will be called in ADMA mode will be | 
 | 794 | 	   if a command fails. In the failure case we don't care about going | 
 | 795 | 	   into register mode with ADMA commands pending, as the commands will | 
 | 796 | 	   all shortly be aborted anyway. We assume that NCQ commands are not | 
 | 797 | 	   issued via passthrough, which is the only way that switching into | 
 | 798 | 	   ADMA mode could abort outstanding commands. */ | 
| Robert Hancock | f2fb344 | 2007-03-26 21:43:36 -0800 | [diff] [blame] | 799 | 	nv_adma_register_mode(ap); | 
 | 800 |  | 
| Tejun Heo | 9363c38 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 801 | 	ata_sff_tf_read(ap, tf); | 
| Robert Hancock | f2fb344 | 2007-03-26 21:43:36 -0800 | [diff] [blame] | 802 | } | 
 | 803 |  | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 804 | static unsigned int nv_adma_tf_to_cpb(struct ata_taskfile *tf, __le16 *cpb) | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 805 | { | 
 | 806 | 	unsigned int idx = 0; | 
 | 807 |  | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 808 | 	if (tf->flags & ATA_TFLAG_ISADDR) { | 
| Robert Hancock | ac3d6b8 | 2007-02-19 19:02:46 -0600 | [diff] [blame] | 809 | 		if (tf->flags & ATA_TFLAG_LBA48) { | 
 | 810 | 			cpb[idx++] = cpu_to_le16((ATA_REG_ERR   << 8) | tf->hob_feature | WNB); | 
 | 811 | 			cpb[idx++] = cpu_to_le16((ATA_REG_NSECT << 8) | tf->hob_nsect); | 
 | 812 | 			cpb[idx++] = cpu_to_le16((ATA_REG_LBAL  << 8) | tf->hob_lbal); | 
 | 813 | 			cpb[idx++] = cpu_to_le16((ATA_REG_LBAM  << 8) | tf->hob_lbam); | 
 | 814 | 			cpb[idx++] = cpu_to_le16((ATA_REG_LBAH  << 8) | tf->hob_lbah); | 
 | 815 | 			cpb[idx++] = cpu_to_le16((ATA_REG_ERR    << 8) | tf->feature); | 
 | 816 | 		} else | 
 | 817 | 			cpb[idx++] = cpu_to_le16((ATA_REG_ERR    << 8) | tf->feature | WNB); | 
| Jeff Garzik | a84471f | 2007-02-26 05:51:33 -0500 | [diff] [blame] | 818 |  | 
| Robert Hancock | ac3d6b8 | 2007-02-19 19:02:46 -0600 | [diff] [blame] | 819 | 		cpb[idx++] = cpu_to_le16((ATA_REG_NSECT  << 8) | tf->nsect); | 
 | 820 | 		cpb[idx++] = cpu_to_le16((ATA_REG_LBAL   << 8) | tf->lbal); | 
 | 821 | 		cpb[idx++] = cpu_to_le16((ATA_REG_LBAM   << 8) | tf->lbam); | 
 | 822 | 		cpb[idx++] = cpu_to_le16((ATA_REG_LBAH   << 8) | tf->lbah); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 823 | 	} | 
| Jeff Garzik | a84471f | 2007-02-26 05:51:33 -0500 | [diff] [blame] | 824 |  | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 825 | 	if (tf->flags & ATA_TFLAG_DEVICE) | 
| Robert Hancock | ac3d6b8 | 2007-02-19 19:02:46 -0600 | [diff] [blame] | 826 | 		cpb[idx++] = cpu_to_le16((ATA_REG_DEVICE << 8) | tf->device); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 827 |  | 
 | 828 | 	cpb[idx++] = cpu_to_le16((ATA_REG_CMD    << 8) | tf->command | CMDEND); | 
| Jeff Garzik | a84471f | 2007-02-26 05:51:33 -0500 | [diff] [blame] | 829 |  | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 830 | 	while (idx < 12) | 
| Robert Hancock | ac3d6b8 | 2007-02-19 19:02:46 -0600 | [diff] [blame] | 831 | 		cpb[idx++] = cpu_to_le16(IGN); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 832 |  | 
 | 833 | 	return idx; | 
 | 834 | } | 
 | 835 |  | 
| Robert Hancock | 5bd28a4 | 2007-02-05 16:26:01 -0800 | [diff] [blame] | 836 | static int nv_adma_check_cpb(struct ata_port *ap, int cpb_num, int force_err) | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 837 | { | 
 | 838 | 	struct nv_adma_port_priv *pp = ap->private_data; | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 839 | 	u8 flags = pp->cpb[cpb_num].resp_flags; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 840 |  | 
 | 841 | 	VPRINTK("CPB %d, flags=0x%x\n", cpb_num, flags); | 
 | 842 |  | 
| Robert Hancock | 5bd28a4 | 2007-02-05 16:26:01 -0800 | [diff] [blame] | 843 | 	if (unlikely((force_err || | 
 | 844 | 		     flags & (NV_CPB_RESP_ATA_ERR | | 
 | 845 | 			      NV_CPB_RESP_CMD_ERR | | 
 | 846 | 			      NV_CPB_RESP_CPB_ERR)))) { | 
| Tejun Heo | 9af5c9c | 2007-08-06 18:36:22 +0900 | [diff] [blame] | 847 | 		struct ata_eh_info *ehi = &ap->link.eh_info; | 
| Robert Hancock | 5bd28a4 | 2007-02-05 16:26:01 -0800 | [diff] [blame] | 848 | 		int freeze = 0; | 
 | 849 |  | 
 | 850 | 		ata_ehi_clear_desc(ehi); | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 851 | 		__ata_ehi_push_desc(ehi, "CPB resp_flags 0x%x: ", flags); | 
| Robert Hancock | 5bd28a4 | 2007-02-05 16:26:01 -0800 | [diff] [blame] | 852 | 		if (flags & NV_CPB_RESP_ATA_ERR) { | 
| Tejun Heo | b64bbc3 | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 853 | 			ata_ehi_push_desc(ehi, "ATA error"); | 
| Robert Hancock | 5bd28a4 | 2007-02-05 16:26:01 -0800 | [diff] [blame] | 854 | 			ehi->err_mask |= AC_ERR_DEV; | 
 | 855 | 		} else if (flags & NV_CPB_RESP_CMD_ERR) { | 
| Tejun Heo | b64bbc3 | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 856 | 			ata_ehi_push_desc(ehi, "CMD error"); | 
| Robert Hancock | 5bd28a4 | 2007-02-05 16:26:01 -0800 | [diff] [blame] | 857 | 			ehi->err_mask |= AC_ERR_DEV; | 
 | 858 | 		} else if (flags & NV_CPB_RESP_CPB_ERR) { | 
| Tejun Heo | b64bbc3 | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 859 | 			ata_ehi_push_desc(ehi, "CPB error"); | 
| Robert Hancock | 5bd28a4 | 2007-02-05 16:26:01 -0800 | [diff] [blame] | 860 | 			ehi->err_mask |= AC_ERR_SYSTEM; | 
 | 861 | 			freeze = 1; | 
 | 862 | 		} else { | 
 | 863 | 			/* notifier error, but no error in CPB flags? */ | 
| Tejun Heo | b64bbc3 | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 864 | 			ata_ehi_push_desc(ehi, "unknown"); | 
| Robert Hancock | 5bd28a4 | 2007-02-05 16:26:01 -0800 | [diff] [blame] | 865 | 			ehi->err_mask |= AC_ERR_OTHER; | 
 | 866 | 			freeze = 1; | 
 | 867 | 		} | 
 | 868 | 		/* Kill all commands. EH will determine what actually failed. */ | 
 | 869 | 		if (freeze) | 
 | 870 | 			ata_port_freeze(ap); | 
 | 871 | 		else | 
 | 872 | 			ata_port_abort(ap); | 
| Tejun Heo | 1aadf5c | 2010-06-25 15:03:34 +0200 | [diff] [blame] | 873 | 		return -1; | 
| Robert Hancock | 5bd28a4 | 2007-02-05 16:26:01 -0800 | [diff] [blame] | 874 | 	} | 
 | 875 |  | 
| Tejun Heo | 1aadf5c | 2010-06-25 15:03:34 +0200 | [diff] [blame] | 876 | 	if (likely(flags & NV_CPB_RESP_DONE)) | 
 | 877 | 		return 1; | 
| Robert Hancock | 5bd28a4 | 2007-02-05 16:26:01 -0800 | [diff] [blame] | 878 | 	return 0; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 879 | } | 
 | 880 |  | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 881 | static int nv_host_intr(struct ata_port *ap, u8 irq_stat) | 
 | 882 | { | 
| Tejun Heo | 9af5c9c | 2007-08-06 18:36:22 +0900 | [diff] [blame] | 883 | 	struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag); | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 884 |  | 
 | 885 | 	/* freeze if hotplugged */ | 
 | 886 | 	if (unlikely(irq_stat & (NV_INT_ADDED | NV_INT_REMOVED))) { | 
 | 887 | 		ata_port_freeze(ap); | 
 | 888 | 		return 1; | 
 | 889 | 	} | 
 | 890 |  | 
 | 891 | 	/* bail out if not our interrupt */ | 
 | 892 | 	if (!(irq_stat & NV_INT_DEV)) | 
 | 893 | 		return 0; | 
 | 894 |  | 
 | 895 | 	/* DEV interrupt w/ no active qc? */ | 
 | 896 | 	if (unlikely(!qc || (qc->tf.flags & ATA_TFLAG_POLLING))) { | 
| Tejun Heo | 9363c38 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 897 | 		ata_sff_check_status(ap); | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 898 | 		return 1; | 
 | 899 | 	} | 
 | 900 |  | 
 | 901 | 	/* handle interrupt */ | 
| Tejun Heo | c3b2889 | 2010-05-19 22:10:21 +0200 | [diff] [blame] | 902 | 	return ata_bmdma_port_intr(ap, qc); | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 903 | } | 
 | 904 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 905 | static irqreturn_t nv_adma_interrupt(int irq, void *dev_instance) | 
 | 906 | { | 
 | 907 | 	struct ata_host *host = dev_instance; | 
 | 908 | 	int i, handled = 0; | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 909 | 	u32 notifier_clears[2]; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 910 |  | 
 | 911 | 	spin_lock(&host->lock); | 
 | 912 |  | 
 | 913 | 	for (i = 0; i < host->n_ports; i++) { | 
 | 914 | 		struct ata_port *ap = host->ports[i]; | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 915 | 		struct nv_adma_port_priv *pp = ap->private_data; | 
 | 916 | 		void __iomem *mmio = pp->ctl_block; | 
 | 917 | 		u16 status; | 
 | 918 | 		u32 gen_ctl; | 
 | 919 | 		u32 notifier, notifier_error; | 
 | 920 |  | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 921 | 		notifier_clears[i] = 0; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 922 |  | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 923 | 		/* if ADMA is disabled, use standard ata interrupt handler */ | 
 | 924 | 		if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) { | 
 | 925 | 			u8 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804) | 
 | 926 | 				>> (NV_INT_PORT_SHIFT * i); | 
 | 927 | 			handled += nv_host_intr(ap, irq_stat); | 
 | 928 | 			continue; | 
 | 929 | 		} | 
| Jeff Garzik | a617c09 | 2007-05-21 20:14:23 -0400 | [diff] [blame] | 930 |  | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 931 | 		/* if in ATA register mode, check for standard interrupts */ | 
 | 932 | 		if (pp->flags & NV_ADMA_PORT_REGISTER_MODE) { | 
 | 933 | 			u8 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804) | 
 | 934 | 				>> (NV_INT_PORT_SHIFT * i); | 
 | 935 | 			if (ata_tag_valid(ap->link.active_tag)) | 
 | 936 | 				/** NV_INT_DEV indication seems unreliable | 
 | 937 | 				    at times at least in ADMA mode. Force it | 
 | 938 | 				    on always when a command is active, to | 
 | 939 | 				    prevent losing interrupts. */ | 
 | 940 | 				irq_stat |= NV_INT_DEV; | 
 | 941 | 			handled += nv_host_intr(ap, irq_stat); | 
 | 942 | 		} | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 943 |  | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 944 | 		notifier = readl(mmio + NV_ADMA_NOTIFIER); | 
 | 945 | 		notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR); | 
 | 946 | 		notifier_clears[i] = notifier | notifier_error; | 
 | 947 |  | 
 | 948 | 		gen_ctl = readl(pp->gen_block + NV_ADMA_GEN_CTL); | 
 | 949 |  | 
 | 950 | 		if (!NV_ADMA_CHECK_INTR(gen_ctl, ap->port_no) && !notifier && | 
 | 951 | 		    !notifier_error) | 
 | 952 | 			/* Nothing to do */ | 
 | 953 | 			continue; | 
 | 954 |  | 
 | 955 | 		status = readw(mmio + NV_ADMA_STAT); | 
 | 956 |  | 
 | 957 | 		/* | 
 | 958 | 		 * Clear status. Ensure the controller sees the | 
 | 959 | 		 * clearing before we start looking at any of the CPB | 
 | 960 | 		 * statuses, so that any CPB completions after this | 
 | 961 | 		 * point in the handler will raise another interrupt. | 
 | 962 | 		 */ | 
 | 963 | 		writew(status, mmio + NV_ADMA_STAT); | 
 | 964 | 		readw(mmio + NV_ADMA_STAT); /* flush posted write */ | 
 | 965 | 		rmb(); | 
 | 966 |  | 
 | 967 | 		handled++; /* irq handled if we got here */ | 
 | 968 |  | 
 | 969 | 		/* freeze if hotplugged or controller error */ | 
 | 970 | 		if (unlikely(status & (NV_ADMA_STAT_HOTPLUG | | 
 | 971 | 				       NV_ADMA_STAT_HOTUNPLUG | | 
 | 972 | 				       NV_ADMA_STAT_TIMEOUT | | 
 | 973 | 				       NV_ADMA_STAT_SERROR))) { | 
 | 974 | 			struct ata_eh_info *ehi = &ap->link.eh_info; | 
 | 975 |  | 
 | 976 | 			ata_ehi_clear_desc(ehi); | 
 | 977 | 			__ata_ehi_push_desc(ehi, "ADMA status 0x%08x: ", status); | 
 | 978 | 			if (status & NV_ADMA_STAT_TIMEOUT) { | 
 | 979 | 				ehi->err_mask |= AC_ERR_SYSTEM; | 
 | 980 | 				ata_ehi_push_desc(ehi, "timeout"); | 
 | 981 | 			} else if (status & NV_ADMA_STAT_HOTPLUG) { | 
 | 982 | 				ata_ehi_hotplugged(ehi); | 
 | 983 | 				ata_ehi_push_desc(ehi, "hotplug"); | 
 | 984 | 			} else if (status & NV_ADMA_STAT_HOTUNPLUG) { | 
 | 985 | 				ata_ehi_hotplugged(ehi); | 
 | 986 | 				ata_ehi_push_desc(ehi, "hot unplug"); | 
 | 987 | 			} else if (status & NV_ADMA_STAT_SERROR) { | 
 | 988 | 				/* let EH analyze SError and figure out cause */ | 
 | 989 | 				ata_ehi_push_desc(ehi, "SError"); | 
 | 990 | 			} else | 
 | 991 | 				ata_ehi_push_desc(ehi, "unknown"); | 
 | 992 | 			ata_port_freeze(ap); | 
 | 993 | 			continue; | 
 | 994 | 		} | 
 | 995 |  | 
 | 996 | 		if (status & (NV_ADMA_STAT_DONE | | 
 | 997 | 			      NV_ADMA_STAT_CPBERR | | 
 | 998 | 			      NV_ADMA_STAT_CMD_COMPLETE)) { | 
 | 999 | 			u32 check_commands = notifier_clears[i]; | 
| Tejun Heo | 1aadf5c | 2010-06-25 15:03:34 +0200 | [diff] [blame] | 1000 | 			u32 done_mask = 0; | 
| Tejun Heo | 752e386 | 2010-06-25 15:02:59 +0200 | [diff] [blame] | 1001 | 			int pos, rc; | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 1002 |  | 
 | 1003 | 			if (status & NV_ADMA_STAT_CPBERR) { | 
 | 1004 | 				/* check all active commands */ | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 1005 | 				if (ata_tag_valid(ap->link.active_tag)) | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 1006 | 					check_commands = 1 << | 
 | 1007 | 						ap->link.active_tag; | 
 | 1008 | 				else | 
 | 1009 | 					check_commands = ap->link.sactive; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1010 | 			} | 
 | 1011 |  | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 1012 | 			/* check CPBs for completed commands */ | 
| Tejun Heo | 752e386 | 2010-06-25 15:02:59 +0200 | [diff] [blame] | 1013 | 			while ((pos = ffs(check_commands))) { | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 1014 | 				pos--; | 
| Tejun Heo | 752e386 | 2010-06-25 15:02:59 +0200 | [diff] [blame] | 1015 | 				rc = nv_adma_check_cpb(ap, pos, | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1016 | 						notifier_error & (1 << pos)); | 
| Tejun Heo | 1aadf5c | 2010-06-25 15:03:34 +0200 | [diff] [blame] | 1017 | 				if (rc > 0) | 
 | 1018 | 					done_mask |= 1 << pos; | 
 | 1019 | 				else if (unlikely(rc < 0)) | 
| Tejun Heo | 752e386 | 2010-06-25 15:02:59 +0200 | [diff] [blame] | 1020 | 					check_commands = 0; | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 1021 | 				check_commands &= ~(1 << pos); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1022 | 			} | 
| Tejun Heo | 1aadf5c | 2010-06-25 15:03:34 +0200 | [diff] [blame] | 1023 | 			ata_qc_complete_multiple(ap, ap->qc_active ^ done_mask); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1024 | 		} | 
 | 1025 | 	} | 
| Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 1026 |  | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 1027 | 	if (notifier_clears[0] || notifier_clears[1]) { | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 1028 | 		/* Note: Both notifier clear registers must be written | 
 | 1029 | 		   if either is set, even if one is zero, according to NVIDIA. */ | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1030 | 		struct nv_adma_port_priv *pp = host->ports[0]->private_data; | 
 | 1031 | 		writel(notifier_clears[0], pp->notifier_clear_block); | 
 | 1032 | 		pp = host->ports[1]->private_data; | 
 | 1033 | 		writel(notifier_clears[1], pp->notifier_clear_block); | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 1034 | 	} | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1035 |  | 
 | 1036 | 	spin_unlock(&host->lock); | 
 | 1037 |  | 
 | 1038 | 	return IRQ_RETVAL(handled); | 
 | 1039 | } | 
 | 1040 |  | 
| Robert Hancock | 53014e2 | 2007-05-05 15:36:36 -0600 | [diff] [blame] | 1041 | static void nv_adma_freeze(struct ata_port *ap) | 
 | 1042 | { | 
 | 1043 | 	struct nv_adma_port_priv *pp = ap->private_data; | 
 | 1044 | 	void __iomem *mmio = pp->ctl_block; | 
 | 1045 | 	u16 tmp; | 
 | 1046 |  | 
 | 1047 | 	nv_ck804_freeze(ap); | 
 | 1048 |  | 
 | 1049 | 	if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) | 
 | 1050 | 		return; | 
 | 1051 |  | 
 | 1052 | 	/* clear any outstanding CK804 notifications */ | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 1053 | 	writeb(NV_INT_ALL << (ap->port_no * NV_INT_PORT_SHIFT), | 
| Robert Hancock | 53014e2 | 2007-05-05 15:36:36 -0600 | [diff] [blame] | 1054 | 		ap->host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804); | 
 | 1055 |  | 
 | 1056 | 	/* Disable interrupt */ | 
 | 1057 | 	tmp = readw(mmio + NV_ADMA_CTL); | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 1058 | 	writew(tmp & ~(NV_ADMA_CTL_AIEN | NV_ADMA_CTL_HOTPLUG_IEN), | 
| Robert Hancock | 53014e2 | 2007-05-05 15:36:36 -0600 | [diff] [blame] | 1059 | 		mmio + NV_ADMA_CTL); | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1060 | 	readw(mmio + NV_ADMA_CTL);	/* flush posted write */ | 
| Robert Hancock | 53014e2 | 2007-05-05 15:36:36 -0600 | [diff] [blame] | 1061 | } | 
 | 1062 |  | 
 | 1063 | static void nv_adma_thaw(struct ata_port *ap) | 
 | 1064 | { | 
 | 1065 | 	struct nv_adma_port_priv *pp = ap->private_data; | 
 | 1066 | 	void __iomem *mmio = pp->ctl_block; | 
 | 1067 | 	u16 tmp; | 
 | 1068 |  | 
 | 1069 | 	nv_ck804_thaw(ap); | 
 | 1070 |  | 
 | 1071 | 	if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) | 
 | 1072 | 		return; | 
 | 1073 |  | 
 | 1074 | 	/* Enable interrupt */ | 
 | 1075 | 	tmp = readw(mmio + NV_ADMA_CTL); | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 1076 | 	writew(tmp | (NV_ADMA_CTL_AIEN | NV_ADMA_CTL_HOTPLUG_IEN), | 
| Robert Hancock | 53014e2 | 2007-05-05 15:36:36 -0600 | [diff] [blame] | 1077 | 		mmio + NV_ADMA_CTL); | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1078 | 	readw(mmio + NV_ADMA_CTL);	/* flush posted write */ | 
| Robert Hancock | 53014e2 | 2007-05-05 15:36:36 -0600 | [diff] [blame] | 1079 | } | 
 | 1080 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1081 | static void nv_adma_irq_clear(struct ata_port *ap) | 
 | 1082 | { | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1083 | 	struct nv_adma_port_priv *pp = ap->private_data; | 
 | 1084 | 	void __iomem *mmio = pp->ctl_block; | 
| Robert Hancock | 53014e2 | 2007-05-05 15:36:36 -0600 | [diff] [blame] | 1085 | 	u32 notifier_clears[2]; | 
 | 1086 |  | 
 | 1087 | 	if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) { | 
| Tejun Heo | 37f65b8 | 2010-05-19 22:10:20 +0200 | [diff] [blame] | 1088 | 		ata_bmdma_irq_clear(ap); | 
| Robert Hancock | 53014e2 | 2007-05-05 15:36:36 -0600 | [diff] [blame] | 1089 | 		return; | 
 | 1090 | 	} | 
 | 1091 |  | 
 | 1092 | 	/* clear any outstanding CK804 notifications */ | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 1093 | 	writeb(NV_INT_ALL << (ap->port_no * NV_INT_PORT_SHIFT), | 
| Robert Hancock | 53014e2 | 2007-05-05 15:36:36 -0600 | [diff] [blame] | 1094 | 		ap->host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1095 |  | 
 | 1096 | 	/* clear ADMA status */ | 
| Robert Hancock | 53014e2 | 2007-05-05 15:36:36 -0600 | [diff] [blame] | 1097 | 	writew(0xffff, mmio + NV_ADMA_STAT); | 
| Jeff Garzik | a617c09 | 2007-05-21 20:14:23 -0400 | [diff] [blame] | 1098 |  | 
| Robert Hancock | 53014e2 | 2007-05-05 15:36:36 -0600 | [diff] [blame] | 1099 | 	/* clear notifiers - note both ports need to be written with | 
 | 1100 | 	   something even though we are only clearing on one */ | 
 | 1101 | 	if (ap->port_no == 0) { | 
 | 1102 | 		notifier_clears[0] = 0xFFFFFFFF; | 
 | 1103 | 		notifier_clears[1] = 0; | 
 | 1104 | 	} else { | 
 | 1105 | 		notifier_clears[0] = 0; | 
 | 1106 | 		notifier_clears[1] = 0xFFFFFFFF; | 
 | 1107 | 	} | 
 | 1108 | 	pp = ap->host->ports[0]->private_data; | 
 | 1109 | 	writel(notifier_clears[0], pp->notifier_clear_block); | 
 | 1110 | 	pp = ap->host->ports[1]->private_data; | 
 | 1111 | 	writel(notifier_clears[1], pp->notifier_clear_block); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1112 | } | 
 | 1113 |  | 
| Robert Hancock | f5ecac2 | 2007-02-20 21:49:10 -0600 | [diff] [blame] | 1114 | static void nv_adma_post_internal_cmd(struct ata_queued_cmd *qc) | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1115 | { | 
| Robert Hancock | f5ecac2 | 2007-02-20 21:49:10 -0600 | [diff] [blame] | 1116 | 	struct nv_adma_port_priv *pp = qc->ap->private_data; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1117 |  | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 1118 | 	if (pp->flags & NV_ADMA_PORT_REGISTER_MODE) | 
| Tejun Heo | fe06e5f | 2010-05-10 21:41:39 +0200 | [diff] [blame] | 1119 | 		ata_bmdma_post_internal_cmd(qc); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1120 | } | 
 | 1121 |  | 
 | 1122 | static int nv_adma_port_start(struct ata_port *ap) | 
 | 1123 | { | 
 | 1124 | 	struct device *dev = ap->host->dev; | 
 | 1125 | 	struct nv_adma_port_priv *pp; | 
 | 1126 | 	int rc; | 
 | 1127 | 	void *mem; | 
 | 1128 | 	dma_addr_t mem_dma; | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1129 | 	void __iomem *mmio; | 
| Robert Hancock | 8959d30 | 2008-02-04 19:39:02 -0600 | [diff] [blame] | 1130 | 	struct pci_dev *pdev = to_pci_dev(dev); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1131 | 	u16 tmp; | 
 | 1132 |  | 
 | 1133 | 	VPRINTK("ENTER\n"); | 
 | 1134 |  | 
| Robert Hancock | 8959d30 | 2008-02-04 19:39:02 -0600 | [diff] [blame] | 1135 | 	/* Ensure DMA mask is set to 32-bit before allocating legacy PRD and | 
 | 1136 | 	   pad buffers */ | 
 | 1137 | 	rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); | 
 | 1138 | 	if (rc) | 
 | 1139 | 		return rc; | 
 | 1140 | 	rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); | 
 | 1141 | 	if (rc) | 
 | 1142 | 		return rc; | 
 | 1143 |  | 
| Tejun Heo | c708765 | 2010-05-10 21:41:34 +0200 | [diff] [blame] | 1144 | 	/* we might fallback to bmdma, allocate bmdma resources */ | 
 | 1145 | 	rc = ata_bmdma_port_start(ap); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1146 | 	if (rc) | 
 | 1147 | 		return rc; | 
 | 1148 |  | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1149 | 	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); | 
 | 1150 | 	if (!pp) | 
 | 1151 | 		return -ENOMEM; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1152 |  | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1153 | 	mmio = ap->host->iomap[NV_MMIO_BAR] + NV_ADMA_PORT + | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1154 | 	       ap->port_no * NV_ADMA_PORT_SIZE; | 
 | 1155 | 	pp->ctl_block = mmio; | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1156 | 	pp->gen_block = ap->host->iomap[NV_MMIO_BAR] + NV_ADMA_GEN; | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1157 | 	pp->notifier_clear_block = pp->gen_block + | 
 | 1158 | 	       NV_ADMA_NOTIFIER_CLEAR + (4 * ap->port_no); | 
 | 1159 |  | 
| Robert Hancock | 8959d30 | 2008-02-04 19:39:02 -0600 | [diff] [blame] | 1160 | 	/* Now that the legacy PRD and padding buffer are allocated we can | 
 | 1161 | 	   safely raise the DMA mask to allocate the CPB/APRD table. | 
 | 1162 | 	   These are allowed to fail since we store the value that ends up | 
 | 1163 | 	   being used to set as the bounce limit in slave_config later if | 
 | 1164 | 	   needed. */ | 
 | 1165 | 	pci_set_dma_mask(pdev, DMA_BIT_MASK(64)); | 
 | 1166 | 	pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)); | 
 | 1167 | 	pp->adma_dma_mask = *dev->dma_mask; | 
 | 1168 |  | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1169 | 	mem = dmam_alloc_coherent(dev, NV_ADMA_PORT_PRIV_DMA_SZ, | 
 | 1170 | 				  &mem_dma, GFP_KERNEL); | 
 | 1171 | 	if (!mem) | 
 | 1172 | 		return -ENOMEM; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1173 | 	memset(mem, 0, NV_ADMA_PORT_PRIV_DMA_SZ); | 
 | 1174 |  | 
 | 1175 | 	/* | 
 | 1176 | 	 * First item in chunk of DMA memory: | 
 | 1177 | 	 * 128-byte command parameter block (CPB) | 
 | 1178 | 	 * one for each command tag | 
 | 1179 | 	 */ | 
 | 1180 | 	pp->cpb     = mem; | 
 | 1181 | 	pp->cpb_dma = mem_dma; | 
 | 1182 |  | 
 | 1183 | 	writel(mem_dma & 0xFFFFFFFF, 	mmio + NV_ADMA_CPB_BASE_LOW); | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1184 | 	writel((mem_dma >> 16) >> 16,	mmio + NV_ADMA_CPB_BASE_HIGH); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1185 |  | 
 | 1186 | 	mem     += NV_ADMA_MAX_CPBS * NV_ADMA_CPB_SZ; | 
 | 1187 | 	mem_dma += NV_ADMA_MAX_CPBS * NV_ADMA_CPB_SZ; | 
 | 1188 |  | 
 | 1189 | 	/* | 
 | 1190 | 	 * Second item: block of ADMA_SGTBL_LEN s/g entries | 
 | 1191 | 	 */ | 
 | 1192 | 	pp->aprd = mem; | 
 | 1193 | 	pp->aprd_dma = mem_dma; | 
 | 1194 |  | 
 | 1195 | 	ap->private_data = pp; | 
 | 1196 |  | 
 | 1197 | 	/* clear any outstanding interrupt conditions */ | 
 | 1198 | 	writew(0xffff, mmio + NV_ADMA_STAT); | 
 | 1199 |  | 
 | 1200 | 	/* initialize port variables */ | 
 | 1201 | 	pp->flags = NV_ADMA_PORT_REGISTER_MODE; | 
 | 1202 |  | 
 | 1203 | 	/* clear CPB fetch count */ | 
 | 1204 | 	writew(0, mmio + NV_ADMA_CPB_COUNT); | 
 | 1205 |  | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1206 | 	/* clear GO for register mode, enable interrupt */ | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1207 | 	tmp = readw(mmio + NV_ADMA_CTL); | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1208 | 	writew((tmp & ~NV_ADMA_CTL_GO) | NV_ADMA_CTL_AIEN | | 
 | 1209 | 		NV_ADMA_CTL_HOTPLUG_IEN, mmio + NV_ADMA_CTL); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1210 |  | 
 | 1211 | 	tmp = readw(mmio + NV_ADMA_CTL); | 
 | 1212 | 	writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL); | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1213 | 	readw(mmio + NV_ADMA_CTL);	/* flush posted write */ | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1214 | 	udelay(1); | 
 | 1215 | 	writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL); | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1216 | 	readw(mmio + NV_ADMA_CTL);	/* flush posted write */ | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1217 |  | 
 | 1218 | 	return 0; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1219 | } | 
 | 1220 |  | 
 | 1221 | static void nv_adma_port_stop(struct ata_port *ap) | 
 | 1222 | { | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1223 | 	struct nv_adma_port_priv *pp = ap->private_data; | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1224 | 	void __iomem *mmio = pp->ctl_block; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1225 |  | 
 | 1226 | 	VPRINTK("ENTER\n"); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1227 | 	writew(0, mmio + NV_ADMA_CTL); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1228 | } | 
 | 1229 |  | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 1230 | #ifdef CONFIG_PM | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1231 | static int nv_adma_port_suspend(struct ata_port *ap, pm_message_t mesg) | 
 | 1232 | { | 
 | 1233 | 	struct nv_adma_port_priv *pp = ap->private_data; | 
 | 1234 | 	void __iomem *mmio = pp->ctl_block; | 
 | 1235 |  | 
 | 1236 | 	/* Go to register mode - clears GO */ | 
 | 1237 | 	nv_adma_register_mode(ap); | 
 | 1238 |  | 
 | 1239 | 	/* clear CPB fetch count */ | 
 | 1240 | 	writew(0, mmio + NV_ADMA_CPB_COUNT); | 
 | 1241 |  | 
 | 1242 | 	/* disable interrupt, shut down port */ | 
 | 1243 | 	writew(0, mmio + NV_ADMA_CTL); | 
 | 1244 |  | 
 | 1245 | 	return 0; | 
 | 1246 | } | 
 | 1247 |  | 
 | 1248 | static int nv_adma_port_resume(struct ata_port *ap) | 
 | 1249 | { | 
 | 1250 | 	struct nv_adma_port_priv *pp = ap->private_data; | 
 | 1251 | 	void __iomem *mmio = pp->ctl_block; | 
 | 1252 | 	u16 tmp; | 
 | 1253 |  | 
 | 1254 | 	/* set CPB block location */ | 
 | 1255 | 	writel(pp->cpb_dma & 0xFFFFFFFF, 	mmio + NV_ADMA_CPB_BASE_LOW); | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1256 | 	writel((pp->cpb_dma >> 16) >> 16,	mmio + NV_ADMA_CPB_BASE_HIGH); | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1257 |  | 
 | 1258 | 	/* clear any outstanding interrupt conditions */ | 
 | 1259 | 	writew(0xffff, mmio + NV_ADMA_STAT); | 
 | 1260 |  | 
 | 1261 | 	/* initialize port variables */ | 
 | 1262 | 	pp->flags |= NV_ADMA_PORT_REGISTER_MODE; | 
 | 1263 |  | 
 | 1264 | 	/* clear CPB fetch count */ | 
 | 1265 | 	writew(0, mmio + NV_ADMA_CPB_COUNT); | 
 | 1266 |  | 
 | 1267 | 	/* clear GO for register mode, enable interrupt */ | 
 | 1268 | 	tmp = readw(mmio + NV_ADMA_CTL); | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1269 | 	writew((tmp & ~NV_ADMA_CTL_GO) | NV_ADMA_CTL_AIEN | | 
 | 1270 | 		NV_ADMA_CTL_HOTPLUG_IEN, mmio + NV_ADMA_CTL); | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1271 |  | 
 | 1272 | 	tmp = readw(mmio + NV_ADMA_CTL); | 
 | 1273 | 	writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL); | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1274 | 	readw(mmio + NV_ADMA_CTL);	/* flush posted write */ | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1275 | 	udelay(1); | 
 | 1276 | 	writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL); | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1277 | 	readw(mmio + NV_ADMA_CTL);	/* flush posted write */ | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1278 |  | 
 | 1279 | 	return 0; | 
 | 1280 | } | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 1281 | #endif | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1282 |  | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1283 | static void nv_adma_setup_port(struct ata_port *ap) | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1284 | { | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1285 | 	void __iomem *mmio = ap->host->iomap[NV_MMIO_BAR]; | 
 | 1286 | 	struct ata_ioports *ioport = &ap->ioaddr; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1287 |  | 
 | 1288 | 	VPRINTK("ENTER\n"); | 
 | 1289 |  | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1290 | 	mmio += NV_ADMA_PORT + ap->port_no * NV_ADMA_PORT_SIZE; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1291 |  | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1292 | 	ioport->cmd_addr	= mmio; | 
 | 1293 | 	ioport->data_addr	= mmio + (ATA_REG_DATA * 4); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1294 | 	ioport->error_addr	= | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1295 | 	ioport->feature_addr	= mmio + (ATA_REG_ERR * 4); | 
 | 1296 | 	ioport->nsect_addr	= mmio + (ATA_REG_NSECT * 4); | 
 | 1297 | 	ioport->lbal_addr	= mmio + (ATA_REG_LBAL * 4); | 
 | 1298 | 	ioport->lbam_addr	= mmio + (ATA_REG_LBAM * 4); | 
 | 1299 | 	ioport->lbah_addr	= mmio + (ATA_REG_LBAH * 4); | 
 | 1300 | 	ioport->device_addr	= mmio + (ATA_REG_DEVICE * 4); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1301 | 	ioport->status_addr	= | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1302 | 	ioport->command_addr	= mmio + (ATA_REG_STATUS * 4); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1303 | 	ioport->altstatus_addr	= | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1304 | 	ioport->ctl_addr	= mmio + 0x20; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1305 | } | 
 | 1306 |  | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1307 | static int nv_adma_host_init(struct ata_host *host) | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1308 | { | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1309 | 	struct pci_dev *pdev = to_pci_dev(host->dev); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1310 | 	unsigned int i; | 
 | 1311 | 	u32 tmp32; | 
 | 1312 |  | 
 | 1313 | 	VPRINTK("ENTER\n"); | 
 | 1314 |  | 
 | 1315 | 	/* enable ADMA on the ports */ | 
 | 1316 | 	pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32); | 
 | 1317 | 	tmp32 |= NV_MCP_SATA_CFG_20_PORT0_EN | | 
 | 1318 | 		 NV_MCP_SATA_CFG_20_PORT0_PWB_EN | | 
 | 1319 | 		 NV_MCP_SATA_CFG_20_PORT1_EN | | 
 | 1320 | 		 NV_MCP_SATA_CFG_20_PORT1_PWB_EN; | 
 | 1321 |  | 
 | 1322 | 	pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32); | 
 | 1323 |  | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1324 | 	for (i = 0; i < host->n_ports; i++) | 
 | 1325 | 		nv_adma_setup_port(host->ports[i]); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1326 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1327 | 	return 0; | 
 | 1328 | } | 
 | 1329 |  | 
 | 1330 | static void nv_adma_fill_aprd(struct ata_queued_cmd *qc, | 
 | 1331 | 			      struct scatterlist *sg, | 
 | 1332 | 			      int idx, | 
 | 1333 | 			      struct nv_adma_prd *aprd) | 
 | 1334 | { | 
| Robert Hancock | 41949ed | 2007-02-19 19:02:27 -0600 | [diff] [blame] | 1335 | 	u8 flags = 0; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1336 | 	if (qc->tf.flags & ATA_TFLAG_WRITE) | 
 | 1337 | 		flags |= NV_APRD_WRITE; | 
 | 1338 | 	if (idx == qc->n_elem - 1) | 
 | 1339 | 		flags |= NV_APRD_END; | 
 | 1340 | 	else if (idx != 4) | 
 | 1341 | 		flags |= NV_APRD_CONT; | 
 | 1342 |  | 
 | 1343 | 	aprd->addr  = cpu_to_le64(((u64)sg_dma_address(sg))); | 
 | 1344 | 	aprd->len   = cpu_to_le32(((u32)sg_dma_len(sg))); /* len in bytes */ | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 1345 | 	aprd->flags = flags; | 
| Robert Hancock | 41949ed | 2007-02-19 19:02:27 -0600 | [diff] [blame] | 1346 | 	aprd->packet_len = 0; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1347 | } | 
 | 1348 |  | 
 | 1349 | static void nv_adma_fill_sg(struct ata_queued_cmd *qc, struct nv_adma_cpb *cpb) | 
 | 1350 | { | 
 | 1351 | 	struct nv_adma_port_priv *pp = qc->ap->private_data; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1352 | 	struct nv_adma_prd *aprd; | 
 | 1353 | 	struct scatterlist *sg; | 
| Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 1354 | 	unsigned int si; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1355 |  | 
 | 1356 | 	VPRINTK("ENTER\n"); | 
 | 1357 |  | 
| Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 1358 | 	for_each_sg(qc->sg, sg, qc->n_elem, si) { | 
 | 1359 | 		aprd = (si < 5) ? &cpb->aprd[si] : | 
 | 1360 | 			       &pp->aprd[NV_ADMA_SGTBL_LEN * qc->tag + (si-5)]; | 
 | 1361 | 		nv_adma_fill_aprd(qc, sg, si, aprd); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1362 | 	} | 
| Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 1363 | 	if (si > 5) | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1364 | 		cpb->next_aprd = cpu_to_le64(((u64)(pp->aprd_dma + NV_ADMA_SGTBL_SZ * qc->tag))); | 
| Robert Hancock | 41949ed | 2007-02-19 19:02:27 -0600 | [diff] [blame] | 1365 | 	else | 
 | 1366 | 		cpb->next_aprd = cpu_to_le64(0); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1367 | } | 
 | 1368 |  | 
| Robert Hancock | 382a665 | 2007-02-05 16:26:02 -0800 | [diff] [blame] | 1369 | static int nv_adma_use_reg_mode(struct ata_queued_cmd *qc) | 
 | 1370 | { | 
 | 1371 | 	struct nv_adma_port_priv *pp = qc->ap->private_data; | 
 | 1372 |  | 
 | 1373 | 	/* ADMA engine can only be used for non-ATAPI DMA commands, | 
| Robert Hancock | 3f3debd | 2007-11-25 16:59:36 -0600 | [diff] [blame] | 1374 | 	   or interrupt-driven no-data commands. */ | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 1375 | 	if ((pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) || | 
| Robert Hancock | 3f3debd | 2007-11-25 16:59:36 -0600 | [diff] [blame] | 1376 | 	   (qc->tf.flags & ATA_TFLAG_POLLING)) | 
| Robert Hancock | 382a665 | 2007-02-05 16:26:02 -0800 | [diff] [blame] | 1377 | 		return 1; | 
 | 1378 |  | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 1379 | 	if ((qc->flags & ATA_QCFLAG_DMAMAP) || | 
| Robert Hancock | 382a665 | 2007-02-05 16:26:02 -0800 | [diff] [blame] | 1380 | 	   (qc->tf.protocol == ATA_PROT_NODATA)) | 
 | 1381 | 		return 0; | 
 | 1382 |  | 
 | 1383 | 	return 1; | 
 | 1384 | } | 
 | 1385 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1386 | static void nv_adma_qc_prep(struct ata_queued_cmd *qc) | 
 | 1387 | { | 
 | 1388 | 	struct nv_adma_port_priv *pp = qc->ap->private_data; | 
 | 1389 | 	struct nv_adma_cpb *cpb = &pp->cpb[qc->tag]; | 
 | 1390 | 	u8 ctl_flags = NV_CPB_CTL_CPB_VALID | | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1391 | 		       NV_CPB_CTL_IEN; | 
 | 1392 |  | 
| Robert Hancock | 382a665 | 2007-02-05 16:26:02 -0800 | [diff] [blame] | 1393 | 	if (nv_adma_use_reg_mode(qc)) { | 
| Robert Hancock | 3f3debd | 2007-11-25 16:59:36 -0600 | [diff] [blame] | 1394 | 		BUG_ON(!(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) && | 
 | 1395 | 			(qc->flags & ATA_QCFLAG_DMAMAP)); | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 1396 | 		nv_adma_register_mode(qc->ap); | 
| Tejun Heo | f47451c | 2010-05-10 21:41:40 +0200 | [diff] [blame] | 1397 | 		ata_bmdma_qc_prep(qc); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1398 | 		return; | 
 | 1399 | 	} | 
 | 1400 |  | 
| Robert Hancock | 41949ed | 2007-02-19 19:02:27 -0600 | [diff] [blame] | 1401 | 	cpb->resp_flags = NV_CPB_RESP_DONE; | 
 | 1402 | 	wmb(); | 
 | 1403 | 	cpb->ctl_flags = 0; | 
 | 1404 | 	wmb(); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1405 |  | 
 | 1406 | 	cpb->len		= 3; | 
 | 1407 | 	cpb->tag		= qc->tag; | 
 | 1408 | 	cpb->next_cpb_idx	= 0; | 
 | 1409 |  | 
 | 1410 | 	/* turn on NCQ flags for NCQ commands */ | 
 | 1411 | 	if (qc->tf.protocol == ATA_PROT_NCQ) | 
 | 1412 | 		ctl_flags |= NV_CPB_CTL_QUEUE | NV_CPB_CTL_FPDMA; | 
 | 1413 |  | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1414 | 	VPRINTK("qc->flags = 0x%lx\n", qc->flags); | 
 | 1415 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1416 | 	nv_adma_tf_to_cpb(&qc->tf, cpb->tf); | 
 | 1417 |  | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 1418 | 	if (qc->flags & ATA_QCFLAG_DMAMAP) { | 
| Robert Hancock | 382a665 | 2007-02-05 16:26:02 -0800 | [diff] [blame] | 1419 | 		nv_adma_fill_sg(qc, cpb); | 
 | 1420 | 		ctl_flags |= NV_CPB_CTL_APRD_VALID; | 
 | 1421 | 	} else | 
 | 1422 | 		memset(&cpb->aprd[0], 0, sizeof(struct nv_adma_prd) * 5); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1423 |  | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1424 | 	/* Be paranoid and don't let the device see NV_CPB_CTL_CPB_VALID | 
 | 1425 | 	   until we are finished filling in all of the contents */ | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1426 | 	wmb(); | 
 | 1427 | 	cpb->ctl_flags = ctl_flags; | 
| Robert Hancock | 41949ed | 2007-02-19 19:02:27 -0600 | [diff] [blame] | 1428 | 	wmb(); | 
 | 1429 | 	cpb->resp_flags = 0; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1430 | } | 
 | 1431 |  | 
 | 1432 | static unsigned int nv_adma_qc_issue(struct ata_queued_cmd *qc) | 
 | 1433 | { | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 1434 | 	struct nv_adma_port_priv *pp = qc->ap->private_data; | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1435 | 	void __iomem *mmio = pp->ctl_block; | 
| Robert Hancock | 5e5c74a | 2007-02-19 18:42:30 -0600 | [diff] [blame] | 1436 | 	int curr_ncq = (qc->tf.protocol == ATA_PROT_NCQ); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1437 |  | 
 | 1438 | 	VPRINTK("ENTER\n"); | 
 | 1439 |  | 
| Robert Hancock | 3f3debd | 2007-11-25 16:59:36 -0600 | [diff] [blame] | 1440 | 	/* We can't handle result taskfile with NCQ commands, since | 
 | 1441 | 	   retrieving the taskfile switches us out of ADMA mode and would abort | 
 | 1442 | 	   existing commands. */ | 
 | 1443 | 	if (unlikely(qc->tf.protocol == ATA_PROT_NCQ && | 
 | 1444 | 		     (qc->flags & ATA_QCFLAG_RESULT_TF))) { | 
| Joe Perches | a9a79df | 2011-04-15 15:51:59 -0700 | [diff] [blame] | 1445 | 		ata_dev_err(qc->dev, "NCQ w/ RESULT_TF not allowed\n"); | 
| Robert Hancock | 3f3debd | 2007-11-25 16:59:36 -0600 | [diff] [blame] | 1446 | 		return AC_ERR_SYSTEM; | 
 | 1447 | 	} | 
 | 1448 |  | 
| Robert Hancock | 382a665 | 2007-02-05 16:26:02 -0800 | [diff] [blame] | 1449 | 	if (nv_adma_use_reg_mode(qc)) { | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1450 | 		/* use ATA register mode */ | 
| Robert Hancock | 382a665 | 2007-02-05 16:26:02 -0800 | [diff] [blame] | 1451 | 		VPRINTK("using ATA register mode: 0x%lx\n", qc->flags); | 
| Robert Hancock | 3f3debd | 2007-11-25 16:59:36 -0600 | [diff] [blame] | 1452 | 		BUG_ON(!(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) && | 
 | 1453 | 			(qc->flags & ATA_QCFLAG_DMAMAP)); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1454 | 		nv_adma_register_mode(qc->ap); | 
| Tejun Heo | 360ff78 | 2010-05-10 21:41:42 +0200 | [diff] [blame] | 1455 | 		return ata_bmdma_qc_issue(qc); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1456 | 	} else | 
 | 1457 | 		nv_adma_mode(qc->ap); | 
 | 1458 |  | 
 | 1459 | 	/* write append register, command tag in lower 8 bits | 
 | 1460 | 	   and (number of cpbs to append -1) in top 8 bits */ | 
 | 1461 | 	wmb(); | 
| Robert Hancock | 5e5c74a | 2007-02-19 18:42:30 -0600 | [diff] [blame] | 1462 |  | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 1463 | 	if (curr_ncq != pp->last_issue_ncq) { | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1464 | 		/* Seems to need some delay before switching between NCQ and | 
 | 1465 | 		   non-NCQ commands, else we get command timeouts and such. */ | 
| Robert Hancock | 5e5c74a | 2007-02-19 18:42:30 -0600 | [diff] [blame] | 1466 | 		udelay(20); | 
 | 1467 | 		pp->last_issue_ncq = curr_ncq; | 
 | 1468 | 	} | 
 | 1469 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1470 | 	writew(qc->tag, mmio + NV_ADMA_APPEND); | 
 | 1471 |  | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1472 | 	DPRINTK("Issued tag %u\n", qc->tag); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1473 |  | 
 | 1474 | 	return 0; | 
 | 1475 | } | 
 | 1476 |  | 
| David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 1477 | static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1478 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1479 | 	struct ata_host *host = dev_instance; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1480 | 	unsigned int i; | 
 | 1481 | 	unsigned int handled = 0; | 
 | 1482 | 	unsigned long flags; | 
 | 1483 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1484 | 	spin_lock_irqsave(&host->lock, flags); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1485 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1486 | 	for (i = 0; i < host->n_ports; i++) { | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 1487 | 		struct ata_port *ap = host->ports[i]; | 
 | 1488 | 		struct ata_queued_cmd *qc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1489 |  | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 1490 | 		qc = ata_qc_from_tag(ap, ap->link.active_tag); | 
 | 1491 | 		if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING))) { | 
| Tejun Heo | c3b2889 | 2010-05-19 22:10:21 +0200 | [diff] [blame] | 1492 | 			handled += ata_bmdma_port_intr(ap, qc); | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 1493 | 		} else { | 
 | 1494 | 			/* | 
 | 1495 | 			 * No request pending?  Clear interrupt status | 
 | 1496 | 			 * anyway, in case there's one pending. | 
 | 1497 | 			 */ | 
 | 1498 | 			ap->ops->sff_check_status(ap); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1499 | 		} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1500 | 	} | 
 | 1501 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1502 | 	spin_unlock_irqrestore(&host->lock, flags); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1503 |  | 
 | 1504 | 	return IRQ_RETVAL(handled); | 
 | 1505 | } | 
 | 1506 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1507 | static irqreturn_t nv_do_interrupt(struct ata_host *host, u8 irq_stat) | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1508 | { | 
 | 1509 | 	int i, handled = 0; | 
 | 1510 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1511 | 	for (i = 0; i < host->n_ports; i++) { | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 1512 | 		handled += nv_host_intr(host->ports[i], irq_stat); | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1513 | 		irq_stat >>= NV_INT_PORT_SHIFT; | 
 | 1514 | 	} | 
 | 1515 |  | 
 | 1516 | 	return IRQ_RETVAL(handled); | 
 | 1517 | } | 
 | 1518 |  | 
| David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 1519 | static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance) | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1520 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1521 | 	struct ata_host *host = dev_instance; | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1522 | 	u8 irq_stat; | 
 | 1523 | 	irqreturn_t ret; | 
 | 1524 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1525 | 	spin_lock(&host->lock); | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1526 | 	irq_stat = ioread8(host->ports[0]->ioaddr.scr_addr + NV_INT_STATUS); | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1527 | 	ret = nv_do_interrupt(host, irq_stat); | 
 | 1528 | 	spin_unlock(&host->lock); | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1529 |  | 
 | 1530 | 	return ret; | 
 | 1531 | } | 
 | 1532 |  | 
| David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 1533 | static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance) | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1534 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1535 | 	struct ata_host *host = dev_instance; | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1536 | 	u8 irq_stat; | 
 | 1537 | 	irqreturn_t ret; | 
 | 1538 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1539 | 	spin_lock(&host->lock); | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1540 | 	irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804); | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1541 | 	ret = nv_do_interrupt(host, irq_stat); | 
 | 1542 | 	spin_unlock(&host->lock); | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1543 |  | 
 | 1544 | 	return ret; | 
 | 1545 | } | 
 | 1546 |  | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 1547 | static int nv_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1548 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1549 | 	if (sc_reg > SCR_CONTROL) | 
| Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 1550 | 		return -EINVAL; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1551 |  | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 1552 | 	*val = ioread32(link->ap->ioaddr.scr_addr + (sc_reg * 4)); | 
| Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 1553 | 	return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1554 | } | 
 | 1555 |  | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 1556 | static int nv_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1557 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1558 | 	if (sc_reg > SCR_CONTROL) | 
| Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 1559 | 		return -EINVAL; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1560 |  | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 1561 | 	iowrite32(val, link->ap->ioaddr.scr_addr + (sc_reg * 4)); | 
| Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 1562 | 	return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1563 | } | 
 | 1564 |  | 
| Tejun Heo | 7f4774b | 2009-06-10 16:29:07 +0900 | [diff] [blame] | 1565 | static int nv_hardreset(struct ata_link *link, unsigned int *class, | 
 | 1566 | 			unsigned long deadline) | 
| Tejun Heo | e8caa3c | 2009-01-25 11:25:22 +0900 | [diff] [blame] | 1567 | { | 
| Tejun Heo | 7f4774b | 2009-06-10 16:29:07 +0900 | [diff] [blame] | 1568 | 	struct ata_eh_context *ehc = &link->eh_context; | 
| Tejun Heo | e8caa3c | 2009-01-25 11:25:22 +0900 | [diff] [blame] | 1569 |  | 
| Tejun Heo | 7f4774b | 2009-06-10 16:29:07 +0900 | [diff] [blame] | 1570 | 	/* Do hardreset iff it's post-boot probing, please read the | 
 | 1571 | 	 * comment above port ops for details. | 
 | 1572 | 	 */ | 
 | 1573 | 	if (!(link->ap->pflags & ATA_PFLAG_LOADING) && | 
 | 1574 | 	    !ata_dev_enabled(link->device)) | 
 | 1575 | 		sata_link_hardreset(link, sata_deb_timing_hotplug, deadline, | 
 | 1576 | 				    NULL, NULL); | 
| Tejun Heo | 6489e32 | 2009-10-14 11:18:28 +0900 | [diff] [blame] | 1577 | 	else { | 
 | 1578 | 		const unsigned long *timing = sata_ehc_deb_timing(ehc); | 
 | 1579 | 		int rc; | 
 | 1580 |  | 
 | 1581 | 		if (!(ehc->i.flags & ATA_EHI_QUIET)) | 
| Joe Perches | a9a79df | 2011-04-15 15:51:59 -0700 | [diff] [blame] | 1582 | 			ata_link_info(link, | 
 | 1583 | 				      "nv: skipping hardreset on occupied port\n"); | 
| Tejun Heo | 6489e32 | 2009-10-14 11:18:28 +0900 | [diff] [blame] | 1584 |  | 
 | 1585 | 		/* make sure the link is online */ | 
 | 1586 | 		rc = sata_link_resume(link, timing, deadline); | 
 | 1587 | 		/* whine about phy resume failure but proceed */ | 
 | 1588 | 		if (rc && rc != -EOPNOTSUPP) | 
| Joe Perches | a9a79df | 2011-04-15 15:51:59 -0700 | [diff] [blame] | 1589 | 			ata_link_warn(link, "failed to resume link (errno=%d)\n", | 
 | 1590 | 				      rc); | 
| Tejun Heo | 6489e32 | 2009-10-14 11:18:28 +0900 | [diff] [blame] | 1591 | 	} | 
| Tejun Heo | 7f4774b | 2009-06-10 16:29:07 +0900 | [diff] [blame] | 1592 |  | 
 | 1593 | 	/* device signature acquisition is unreliable */ | 
 | 1594 | 	return -EAGAIN; | 
| Tejun Heo | e8caa3c | 2009-01-25 11:25:22 +0900 | [diff] [blame] | 1595 | } | 
 | 1596 |  | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1597 | static void nv_nf2_freeze(struct ata_port *ap) | 
 | 1598 | { | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1599 | 	void __iomem *scr_addr = ap->host->ports[0]->ioaddr.scr_addr; | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1600 | 	int shift = ap->port_no * NV_INT_PORT_SHIFT; | 
 | 1601 | 	u8 mask; | 
 | 1602 |  | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1603 | 	mask = ioread8(scr_addr + NV_INT_ENABLE); | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1604 | 	mask &= ~(NV_INT_ALL << shift); | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1605 | 	iowrite8(mask, scr_addr + NV_INT_ENABLE); | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1606 | } | 
 | 1607 |  | 
 | 1608 | static void nv_nf2_thaw(struct ata_port *ap) | 
 | 1609 | { | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1610 | 	void __iomem *scr_addr = ap->host->ports[0]->ioaddr.scr_addr; | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1611 | 	int shift = ap->port_no * NV_INT_PORT_SHIFT; | 
 | 1612 | 	u8 mask; | 
 | 1613 |  | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1614 | 	iowrite8(NV_INT_ALL << shift, scr_addr + NV_INT_STATUS); | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1615 |  | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1616 | 	mask = ioread8(scr_addr + NV_INT_ENABLE); | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1617 | 	mask |= (NV_INT_MASK << shift); | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1618 | 	iowrite8(mask, scr_addr + NV_INT_ENABLE); | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1619 | } | 
 | 1620 |  | 
 | 1621 | static void nv_ck804_freeze(struct ata_port *ap) | 
 | 1622 | { | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1623 | 	void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR]; | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1624 | 	int shift = ap->port_no * NV_INT_PORT_SHIFT; | 
 | 1625 | 	u8 mask; | 
 | 1626 |  | 
 | 1627 | 	mask = readb(mmio_base + NV_INT_ENABLE_CK804); | 
 | 1628 | 	mask &= ~(NV_INT_ALL << shift); | 
 | 1629 | 	writeb(mask, mmio_base + NV_INT_ENABLE_CK804); | 
 | 1630 | } | 
 | 1631 |  | 
 | 1632 | static void nv_ck804_thaw(struct ata_port *ap) | 
 | 1633 | { | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1634 | 	void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR]; | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1635 | 	int shift = ap->port_no * NV_INT_PORT_SHIFT; | 
 | 1636 | 	u8 mask; | 
 | 1637 |  | 
 | 1638 | 	writeb(NV_INT_ALL << shift, mmio_base + NV_INT_STATUS_CK804); | 
 | 1639 |  | 
 | 1640 | 	mask = readb(mmio_base + NV_INT_ENABLE_CK804); | 
 | 1641 | 	mask |= (NV_INT_MASK << shift); | 
 | 1642 | 	writeb(mask, mmio_base + NV_INT_ENABLE_CK804); | 
 | 1643 | } | 
 | 1644 |  | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 1645 | static void nv_mcp55_freeze(struct ata_port *ap) | 
 | 1646 | { | 
 | 1647 | 	void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR]; | 
 | 1648 | 	int shift = ap->port_no * NV_INT_PORT_SHIFT_MCP55; | 
 | 1649 | 	u32 mask; | 
 | 1650 |  | 
 | 1651 | 	writel(NV_INT_ALL_MCP55 << shift, mmio_base + NV_INT_STATUS_MCP55); | 
 | 1652 |  | 
 | 1653 | 	mask = readl(mmio_base + NV_INT_ENABLE_MCP55); | 
 | 1654 | 	mask &= ~(NV_INT_ALL_MCP55 << shift); | 
 | 1655 | 	writel(mask, mmio_base + NV_INT_ENABLE_MCP55); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 1656 | } | 
 | 1657 |  | 
 | 1658 | static void nv_mcp55_thaw(struct ata_port *ap) | 
 | 1659 | { | 
 | 1660 | 	void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR]; | 
 | 1661 | 	int shift = ap->port_no * NV_INT_PORT_SHIFT_MCP55; | 
 | 1662 | 	u32 mask; | 
 | 1663 |  | 
 | 1664 | 	writel(NV_INT_ALL_MCP55 << shift, mmio_base + NV_INT_STATUS_MCP55); | 
 | 1665 |  | 
 | 1666 | 	mask = readl(mmio_base + NV_INT_ENABLE_MCP55); | 
 | 1667 | 	mask |= (NV_INT_MASK_MCP55 << shift); | 
 | 1668 | 	writel(mask, mmio_base + NV_INT_ENABLE_MCP55); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 1669 | } | 
 | 1670 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1671 | static void nv_adma_error_handler(struct ata_port *ap) | 
 | 1672 | { | 
 | 1673 | 	struct nv_adma_port_priv *pp = ap->private_data; | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 1674 | 	if (!(pp->flags & NV_ADMA_PORT_REGISTER_MODE)) { | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1675 | 		void __iomem *mmio = pp->ctl_block; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1676 | 		int i; | 
 | 1677 | 		u16 tmp; | 
| Jeff Garzik | a84471f | 2007-02-26 05:51:33 -0500 | [diff] [blame] | 1678 |  | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 1679 | 		if (ata_tag_valid(ap->link.active_tag) || ap->link.sactive) { | 
| Robert Hancock | 2cb2785 | 2007-02-11 18:34:44 -0600 | [diff] [blame] | 1680 | 			u32 notifier = readl(mmio + NV_ADMA_NOTIFIER); | 
 | 1681 | 			u32 notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR); | 
 | 1682 | 			u32 gen_ctl = readl(pp->gen_block + NV_ADMA_GEN_CTL); | 
 | 1683 | 			u32 status = readw(mmio + NV_ADMA_STAT); | 
| Robert Hancock | 08af741 | 2007-02-19 19:01:59 -0600 | [diff] [blame] | 1684 | 			u8 cpb_count = readb(mmio + NV_ADMA_CPB_COUNT); | 
 | 1685 | 			u8 next_cpb_idx = readb(mmio + NV_ADMA_NEXT_CPB_IDX); | 
| Robert Hancock | 2cb2785 | 2007-02-11 18:34:44 -0600 | [diff] [blame] | 1686 |  | 
| Joe Perches | a9a79df | 2011-04-15 15:51:59 -0700 | [diff] [blame] | 1687 | 			ata_port_err(ap, | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1688 | 				"EH in ADMA mode, notifier 0x%X " | 
| Robert Hancock | 08af741 | 2007-02-19 19:01:59 -0600 | [diff] [blame] | 1689 | 				"notifier_error 0x%X gen_ctl 0x%X status 0x%X " | 
 | 1690 | 				"next cpb count 0x%X next cpb idx 0x%x\n", | 
 | 1691 | 				notifier, notifier_error, gen_ctl, status, | 
 | 1692 | 				cpb_count, next_cpb_idx); | 
| Robert Hancock | 2cb2785 | 2007-02-11 18:34:44 -0600 | [diff] [blame] | 1693 |  | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 1694 | 			for (i = 0; i < NV_ADMA_MAX_CPBS; i++) { | 
| Robert Hancock | 2cb2785 | 2007-02-11 18:34:44 -0600 | [diff] [blame] | 1695 | 				struct nv_adma_cpb *cpb = &pp->cpb[i]; | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 1696 | 				if ((ata_tag_valid(ap->link.active_tag) && i == ap->link.active_tag) || | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1697 | 				    ap->link.sactive & (1 << i)) | 
| Joe Perches | a9a79df | 2011-04-15 15:51:59 -0700 | [diff] [blame] | 1698 | 					ata_port_err(ap, | 
| Robert Hancock | 2cb2785 | 2007-02-11 18:34:44 -0600 | [diff] [blame] | 1699 | 						"CPB %d: ctl_flags 0x%x, resp_flags 0x%x\n", | 
 | 1700 | 						i, cpb->ctl_flags, cpb->resp_flags); | 
 | 1701 | 			} | 
 | 1702 | 		} | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1703 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1704 | 		/* Push us back into port register mode for error handling. */ | 
 | 1705 | 		nv_adma_register_mode(ap); | 
 | 1706 |  | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1707 | 		/* Mark all of the CPBs as invalid to prevent them from | 
 | 1708 | 		   being executed */ | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 1709 | 		for (i = 0; i < NV_ADMA_MAX_CPBS; i++) | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1710 | 			pp->cpb[i].ctl_flags &= ~NV_CPB_CTL_CPB_VALID; | 
 | 1711 |  | 
 | 1712 | 		/* clear CPB fetch count */ | 
 | 1713 | 		writew(0, mmio + NV_ADMA_CPB_COUNT); | 
 | 1714 |  | 
 | 1715 | 		/* Reset channel */ | 
 | 1716 | 		tmp = readw(mmio + NV_ADMA_CTL); | 
 | 1717 | 		writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL); | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 1718 | 		readw(mmio + NV_ADMA_CTL);	/* flush posted write */ | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1719 | 		udelay(1); | 
 | 1720 | 		writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL); | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 1721 | 		readw(mmio + NV_ADMA_CTL);	/* flush posted write */ | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1722 | 	} | 
 | 1723 |  | 
| Tejun Heo | fe06e5f | 2010-05-10 21:41:39 +0200 | [diff] [blame] | 1724 | 	ata_bmdma_error_handler(ap); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1725 | } | 
 | 1726 |  | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 1727 | static void nv_swncq_qc_to_dq(struct ata_port *ap, struct ata_queued_cmd *qc) | 
 | 1728 | { | 
 | 1729 | 	struct nv_swncq_port_priv *pp = ap->private_data; | 
 | 1730 | 	struct defer_queue *dq = &pp->defer_queue; | 
 | 1731 |  | 
 | 1732 | 	/* queue is full */ | 
 | 1733 | 	WARN_ON(dq->tail - dq->head == ATA_MAX_QUEUE); | 
 | 1734 | 	dq->defer_bits |= (1 << qc->tag); | 
 | 1735 | 	dq->tag[dq->tail++ & (ATA_MAX_QUEUE - 1)] = qc->tag; | 
 | 1736 | } | 
 | 1737 |  | 
 | 1738 | static struct ata_queued_cmd *nv_swncq_qc_from_dq(struct ata_port *ap) | 
 | 1739 | { | 
 | 1740 | 	struct nv_swncq_port_priv *pp = ap->private_data; | 
 | 1741 | 	struct defer_queue *dq = &pp->defer_queue; | 
 | 1742 | 	unsigned int tag; | 
 | 1743 |  | 
 | 1744 | 	if (dq->head == dq->tail)	/* null queue */ | 
 | 1745 | 		return NULL; | 
 | 1746 |  | 
 | 1747 | 	tag = dq->tag[dq->head & (ATA_MAX_QUEUE - 1)]; | 
 | 1748 | 	dq->tag[dq->head++ & (ATA_MAX_QUEUE - 1)] = ATA_TAG_POISON; | 
 | 1749 | 	WARN_ON(!(dq->defer_bits & (1 << tag))); | 
 | 1750 | 	dq->defer_bits &= ~(1 << tag); | 
 | 1751 |  | 
 | 1752 | 	return ata_qc_from_tag(ap, tag); | 
 | 1753 | } | 
 | 1754 |  | 
 | 1755 | static void nv_swncq_fis_reinit(struct ata_port *ap) | 
 | 1756 | { | 
 | 1757 | 	struct nv_swncq_port_priv *pp = ap->private_data; | 
 | 1758 |  | 
 | 1759 | 	pp->dhfis_bits = 0; | 
 | 1760 | 	pp->dmafis_bits = 0; | 
 | 1761 | 	pp->sdbfis_bits = 0; | 
 | 1762 | 	pp->ncq_flags = 0; | 
 | 1763 | } | 
 | 1764 |  | 
 | 1765 | static void nv_swncq_pp_reinit(struct ata_port *ap) | 
 | 1766 | { | 
 | 1767 | 	struct nv_swncq_port_priv *pp = ap->private_data; | 
 | 1768 | 	struct defer_queue *dq = &pp->defer_queue; | 
 | 1769 |  | 
 | 1770 | 	dq->head = 0; | 
 | 1771 | 	dq->tail = 0; | 
 | 1772 | 	dq->defer_bits = 0; | 
 | 1773 | 	pp->qc_active = 0; | 
 | 1774 | 	pp->last_issue_tag = ATA_TAG_POISON; | 
 | 1775 | 	nv_swncq_fis_reinit(ap); | 
 | 1776 | } | 
 | 1777 |  | 
 | 1778 | static void nv_swncq_irq_clear(struct ata_port *ap, u16 fis) | 
 | 1779 | { | 
 | 1780 | 	struct nv_swncq_port_priv *pp = ap->private_data; | 
 | 1781 |  | 
 | 1782 | 	writew(fis, pp->irq_block); | 
 | 1783 | } | 
 | 1784 |  | 
 | 1785 | static void __ata_bmdma_stop(struct ata_port *ap) | 
 | 1786 | { | 
 | 1787 | 	struct ata_queued_cmd qc; | 
 | 1788 |  | 
 | 1789 | 	qc.ap = ap; | 
 | 1790 | 	ata_bmdma_stop(&qc); | 
 | 1791 | } | 
 | 1792 |  | 
 | 1793 | static void nv_swncq_ncq_stop(struct ata_port *ap) | 
 | 1794 | { | 
 | 1795 | 	struct nv_swncq_port_priv *pp = ap->private_data; | 
 | 1796 | 	unsigned int i; | 
 | 1797 | 	u32 sactive; | 
 | 1798 | 	u32 done_mask; | 
 | 1799 |  | 
| Joe Perches | a9a79df | 2011-04-15 15:51:59 -0700 | [diff] [blame] | 1800 | 	ata_port_err(ap, "EH in SWNCQ mode,QC:qc_active 0x%X sactive 0x%X\n", | 
 | 1801 | 		     ap->qc_active, ap->link.sactive); | 
 | 1802 | 	ata_port_err(ap, | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 1803 | 		"SWNCQ:qc_active 0x%X defer_bits 0x%X last_issue_tag 0x%x\n  " | 
 | 1804 | 		"dhfis 0x%X dmafis 0x%X sdbfis 0x%X\n", | 
 | 1805 | 		pp->qc_active, pp->defer_queue.defer_bits, pp->last_issue_tag, | 
 | 1806 | 		pp->dhfis_bits, pp->dmafis_bits, pp->sdbfis_bits); | 
 | 1807 |  | 
| Joe Perches | a9a79df | 2011-04-15 15:51:59 -0700 | [diff] [blame] | 1808 | 	ata_port_err(ap, "ATA_REG 0x%X ERR_REG 0x%X\n", | 
 | 1809 | 		     ap->ops->sff_check_status(ap), | 
 | 1810 | 		     ioread8(ap->ioaddr.error_addr)); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 1811 |  | 
 | 1812 | 	sactive = readl(pp->sactive_block); | 
 | 1813 | 	done_mask = pp->qc_active ^ sactive; | 
 | 1814 |  | 
| Joe Perches | a9a79df | 2011-04-15 15:51:59 -0700 | [diff] [blame] | 1815 | 	ata_port_err(ap, "tag : dhfis dmafis sdbfis sactive\n"); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 1816 | 	for (i = 0; i < ATA_MAX_QUEUE; i++) { | 
 | 1817 | 		u8 err = 0; | 
 | 1818 | 		if (pp->qc_active & (1 << i)) | 
 | 1819 | 			err = 0; | 
 | 1820 | 		else if (done_mask & (1 << i)) | 
 | 1821 | 			err = 1; | 
 | 1822 | 		else | 
 | 1823 | 			continue; | 
 | 1824 |  | 
| Joe Perches | a9a79df | 2011-04-15 15:51:59 -0700 | [diff] [blame] | 1825 | 		ata_port_err(ap, | 
 | 1826 | 			     "tag 0x%x: %01x %01x %01x %01x %s\n", i, | 
 | 1827 | 			     (pp->dhfis_bits >> i) & 0x1, | 
 | 1828 | 			     (pp->dmafis_bits >> i) & 0x1, | 
 | 1829 | 			     (pp->sdbfis_bits >> i) & 0x1, | 
 | 1830 | 			     (sactive >> i) & 0x1, | 
 | 1831 | 			     (err ? "error! tag doesn't exit" : " ")); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 1832 | 	} | 
 | 1833 |  | 
 | 1834 | 	nv_swncq_pp_reinit(ap); | 
| Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 1835 | 	ap->ops->sff_irq_clear(ap); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 1836 | 	__ata_bmdma_stop(ap); | 
 | 1837 | 	nv_swncq_irq_clear(ap, 0xffff); | 
 | 1838 | } | 
 | 1839 |  | 
 | 1840 | static void nv_swncq_error_handler(struct ata_port *ap) | 
 | 1841 | { | 
 | 1842 | 	struct ata_eh_context *ehc = &ap->link.eh_context; | 
 | 1843 |  | 
 | 1844 | 	if (ap->link.sactive) { | 
 | 1845 | 		nv_swncq_ncq_stop(ap); | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 1846 | 		ehc->i.action |= ATA_EH_RESET; | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 1847 | 	} | 
 | 1848 |  | 
| Tejun Heo | fe06e5f | 2010-05-10 21:41:39 +0200 | [diff] [blame] | 1849 | 	ata_bmdma_error_handler(ap); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 1850 | } | 
 | 1851 |  | 
 | 1852 | #ifdef CONFIG_PM | 
 | 1853 | static int nv_swncq_port_suspend(struct ata_port *ap, pm_message_t mesg) | 
 | 1854 | { | 
 | 1855 | 	void __iomem *mmio = ap->host->iomap[NV_MMIO_BAR]; | 
 | 1856 | 	u32 tmp; | 
 | 1857 |  | 
 | 1858 | 	/* clear irq */ | 
 | 1859 | 	writel(~0, mmio + NV_INT_STATUS_MCP55); | 
 | 1860 |  | 
 | 1861 | 	/* disable irq */ | 
 | 1862 | 	writel(0, mmio + NV_INT_ENABLE_MCP55); | 
 | 1863 |  | 
 | 1864 | 	/* disable swncq */ | 
 | 1865 | 	tmp = readl(mmio + NV_CTL_MCP55); | 
 | 1866 | 	tmp &= ~(NV_CTL_PRI_SWNCQ | NV_CTL_SEC_SWNCQ); | 
 | 1867 | 	writel(tmp, mmio + NV_CTL_MCP55); | 
 | 1868 |  | 
 | 1869 | 	return 0; | 
 | 1870 | } | 
 | 1871 |  | 
 | 1872 | static int nv_swncq_port_resume(struct ata_port *ap) | 
 | 1873 | { | 
 | 1874 | 	void __iomem *mmio = ap->host->iomap[NV_MMIO_BAR]; | 
 | 1875 | 	u32 tmp; | 
 | 1876 |  | 
 | 1877 | 	/* clear irq */ | 
 | 1878 | 	writel(~0, mmio + NV_INT_STATUS_MCP55); | 
 | 1879 |  | 
 | 1880 | 	/* enable irq */ | 
 | 1881 | 	writel(0x00fd00fd, mmio + NV_INT_ENABLE_MCP55); | 
 | 1882 |  | 
 | 1883 | 	/* enable swncq */ | 
 | 1884 | 	tmp = readl(mmio + NV_CTL_MCP55); | 
 | 1885 | 	writel(tmp | NV_CTL_PRI_SWNCQ | NV_CTL_SEC_SWNCQ, mmio + NV_CTL_MCP55); | 
 | 1886 |  | 
 | 1887 | 	return 0; | 
 | 1888 | } | 
 | 1889 | #endif | 
 | 1890 |  | 
 | 1891 | static void nv_swncq_host_init(struct ata_host *host) | 
 | 1892 | { | 
 | 1893 | 	u32 tmp; | 
 | 1894 | 	void __iomem *mmio = host->iomap[NV_MMIO_BAR]; | 
 | 1895 | 	struct pci_dev *pdev = to_pci_dev(host->dev); | 
 | 1896 | 	u8 regval; | 
 | 1897 |  | 
 | 1898 | 	/* disable  ECO 398 */ | 
 | 1899 | 	pci_read_config_byte(pdev, 0x7f, ®val); | 
 | 1900 | 	regval &= ~(1 << 7); | 
 | 1901 | 	pci_write_config_byte(pdev, 0x7f, regval); | 
 | 1902 |  | 
 | 1903 | 	/* enable swncq */ | 
 | 1904 | 	tmp = readl(mmio + NV_CTL_MCP55); | 
 | 1905 | 	VPRINTK("HOST_CTL:0x%X\n", tmp); | 
 | 1906 | 	writel(tmp | NV_CTL_PRI_SWNCQ | NV_CTL_SEC_SWNCQ, mmio + NV_CTL_MCP55); | 
 | 1907 |  | 
 | 1908 | 	/* enable irq intr */ | 
 | 1909 | 	tmp = readl(mmio + NV_INT_ENABLE_MCP55); | 
 | 1910 | 	VPRINTK("HOST_ENABLE:0x%X\n", tmp); | 
 | 1911 | 	writel(tmp | 0x00fd00fd, mmio + NV_INT_ENABLE_MCP55); | 
 | 1912 |  | 
 | 1913 | 	/*  clear port irq */ | 
 | 1914 | 	writel(~0x0, mmio + NV_INT_STATUS_MCP55); | 
 | 1915 | } | 
 | 1916 |  | 
 | 1917 | static int nv_swncq_slave_config(struct scsi_device *sdev) | 
 | 1918 | { | 
 | 1919 | 	struct ata_port *ap = ata_shost_to_port(sdev->host); | 
 | 1920 | 	struct pci_dev *pdev = to_pci_dev(ap->host->dev); | 
 | 1921 | 	struct ata_device *dev; | 
 | 1922 | 	int rc; | 
 | 1923 | 	u8 rev; | 
 | 1924 | 	u8 check_maxtor = 0; | 
 | 1925 | 	unsigned char model_num[ATA_ID_PROD_LEN + 1]; | 
 | 1926 |  | 
 | 1927 | 	rc = ata_scsi_slave_config(sdev); | 
 | 1928 | 	if (sdev->id >= ATA_MAX_DEVICES || sdev->channel || sdev->lun) | 
 | 1929 | 		/* Not a proper libata device, ignore */ | 
 | 1930 | 		return rc; | 
 | 1931 |  | 
 | 1932 | 	dev = &ap->link.device[sdev->id]; | 
 | 1933 | 	if (!(ap->flags & ATA_FLAG_NCQ) || dev->class == ATA_DEV_ATAPI) | 
 | 1934 | 		return rc; | 
 | 1935 |  | 
 | 1936 | 	/* if MCP51 and Maxtor, then disable ncq */ | 
 | 1937 | 	if (pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA || | 
 | 1938 | 		pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA2) | 
 | 1939 | 		check_maxtor = 1; | 
 | 1940 |  | 
 | 1941 | 	/* if MCP55 and rev <= a2 and Maxtor, then disable ncq */ | 
 | 1942 | 	if (pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA || | 
 | 1943 | 		pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA2) { | 
 | 1944 | 		pci_read_config_byte(pdev, 0x8, &rev); | 
 | 1945 | 		if (rev <= 0xa2) | 
 | 1946 | 			check_maxtor = 1; | 
 | 1947 | 	} | 
 | 1948 |  | 
 | 1949 | 	if (!check_maxtor) | 
 | 1950 | 		return rc; | 
 | 1951 |  | 
 | 1952 | 	ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num)); | 
 | 1953 |  | 
 | 1954 | 	if (strncmp(model_num, "Maxtor", 6) == 0) { | 
| Mike Christie | e881a17 | 2009-10-15 17:46:39 -0700 | [diff] [blame] | 1955 | 		ata_scsi_change_queue_depth(sdev, 1, SCSI_QDEPTH_DEFAULT); | 
| Joe Perches | a9a79df | 2011-04-15 15:51:59 -0700 | [diff] [blame] | 1956 | 		ata_dev_notice(dev, "Disabling SWNCQ mode (depth %x)\n", | 
 | 1957 | 			       sdev->queue_depth); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 1958 | 	} | 
 | 1959 |  | 
 | 1960 | 	return rc; | 
 | 1961 | } | 
 | 1962 |  | 
 | 1963 | static int nv_swncq_port_start(struct ata_port *ap) | 
 | 1964 | { | 
 | 1965 | 	struct device *dev = ap->host->dev; | 
 | 1966 | 	void __iomem *mmio = ap->host->iomap[NV_MMIO_BAR]; | 
 | 1967 | 	struct nv_swncq_port_priv *pp; | 
 | 1968 | 	int rc; | 
 | 1969 |  | 
| Tejun Heo | c708765 | 2010-05-10 21:41:34 +0200 | [diff] [blame] | 1970 | 	/* we might fallback to bmdma, allocate bmdma resources */ | 
 | 1971 | 	rc = ata_bmdma_port_start(ap); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 1972 | 	if (rc) | 
 | 1973 | 		return rc; | 
 | 1974 |  | 
 | 1975 | 	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); | 
 | 1976 | 	if (!pp) | 
 | 1977 | 		return -ENOMEM; | 
 | 1978 |  | 
 | 1979 | 	pp->prd = dmam_alloc_coherent(dev, ATA_PRD_TBL_SZ * ATA_MAX_QUEUE, | 
 | 1980 | 				      &pp->prd_dma, GFP_KERNEL); | 
 | 1981 | 	if (!pp->prd) | 
 | 1982 | 		return -ENOMEM; | 
 | 1983 | 	memset(pp->prd, 0, ATA_PRD_TBL_SZ * ATA_MAX_QUEUE); | 
 | 1984 |  | 
 | 1985 | 	ap->private_data = pp; | 
 | 1986 | 	pp->sactive_block = ap->ioaddr.scr_addr + 4 * SCR_ACTIVE; | 
 | 1987 | 	pp->irq_block = mmio + NV_INT_STATUS_MCP55 + ap->port_no * 2; | 
 | 1988 | 	pp->tag_block = mmio + NV_NCQ_REG_MCP55 + ap->port_no * 2; | 
 | 1989 |  | 
 | 1990 | 	return 0; | 
 | 1991 | } | 
 | 1992 |  | 
 | 1993 | static void nv_swncq_qc_prep(struct ata_queued_cmd *qc) | 
 | 1994 | { | 
 | 1995 | 	if (qc->tf.protocol != ATA_PROT_NCQ) { | 
| Tejun Heo | f47451c | 2010-05-10 21:41:40 +0200 | [diff] [blame] | 1996 | 		ata_bmdma_qc_prep(qc); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 1997 | 		return; | 
 | 1998 | 	} | 
 | 1999 |  | 
 | 2000 | 	if (!(qc->flags & ATA_QCFLAG_DMAMAP)) | 
 | 2001 | 		return; | 
 | 2002 |  | 
 | 2003 | 	nv_swncq_fill_sg(qc); | 
 | 2004 | } | 
 | 2005 |  | 
 | 2006 | static void nv_swncq_fill_sg(struct ata_queued_cmd *qc) | 
 | 2007 | { | 
 | 2008 | 	struct ata_port *ap = qc->ap; | 
 | 2009 | 	struct scatterlist *sg; | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2010 | 	struct nv_swncq_port_priv *pp = ap->private_data; | 
| Tejun Heo | f60d701 | 2010-05-10 21:41:41 +0200 | [diff] [blame] | 2011 | 	struct ata_bmdma_prd *prd; | 
| Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 2012 | 	unsigned int si, idx; | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2013 |  | 
 | 2014 | 	prd = pp->prd + ATA_MAX_PRD * qc->tag; | 
 | 2015 |  | 
 | 2016 | 	idx = 0; | 
| Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 2017 | 	for_each_sg(qc->sg, sg, qc->n_elem, si) { | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2018 | 		u32 addr, offset; | 
 | 2019 | 		u32 sg_len, len; | 
 | 2020 |  | 
 | 2021 | 		addr = (u32)sg_dma_address(sg); | 
 | 2022 | 		sg_len = sg_dma_len(sg); | 
 | 2023 |  | 
 | 2024 | 		while (sg_len) { | 
 | 2025 | 			offset = addr & 0xffff; | 
 | 2026 | 			len = sg_len; | 
 | 2027 | 			if ((offset + sg_len) > 0x10000) | 
 | 2028 | 				len = 0x10000 - offset; | 
 | 2029 |  | 
 | 2030 | 			prd[idx].addr = cpu_to_le32(addr); | 
 | 2031 | 			prd[idx].flags_len = cpu_to_le32(len & 0xffff); | 
 | 2032 |  | 
 | 2033 | 			idx++; | 
 | 2034 | 			sg_len -= len; | 
 | 2035 | 			addr += len; | 
 | 2036 | 		} | 
 | 2037 | 	} | 
 | 2038 |  | 
| Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 2039 | 	prd[idx - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2040 | } | 
 | 2041 |  | 
 | 2042 | static unsigned int nv_swncq_issue_atacmd(struct ata_port *ap, | 
 | 2043 | 					  struct ata_queued_cmd *qc) | 
 | 2044 | { | 
 | 2045 | 	struct nv_swncq_port_priv *pp = ap->private_data; | 
 | 2046 |  | 
 | 2047 | 	if (qc == NULL) | 
 | 2048 | 		return 0; | 
 | 2049 |  | 
 | 2050 | 	DPRINTK("Enter\n"); | 
 | 2051 |  | 
 | 2052 | 	writel((1 << qc->tag), pp->sactive_block); | 
 | 2053 | 	pp->last_issue_tag = qc->tag; | 
 | 2054 | 	pp->dhfis_bits &= ~(1 << qc->tag); | 
 | 2055 | 	pp->dmafis_bits &= ~(1 << qc->tag); | 
 | 2056 | 	pp->qc_active |= (0x1 << qc->tag); | 
 | 2057 |  | 
| Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 2058 | 	ap->ops->sff_tf_load(ap, &qc->tf);	 /* load tf registers */ | 
 | 2059 | 	ap->ops->sff_exec_command(ap, &qc->tf); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2060 |  | 
 | 2061 | 	DPRINTK("Issued tag %u\n", qc->tag); | 
 | 2062 |  | 
 | 2063 | 	return 0; | 
 | 2064 | } | 
 | 2065 |  | 
 | 2066 | static unsigned int nv_swncq_qc_issue(struct ata_queued_cmd *qc) | 
 | 2067 | { | 
 | 2068 | 	struct ata_port *ap = qc->ap; | 
 | 2069 | 	struct nv_swncq_port_priv *pp = ap->private_data; | 
 | 2070 |  | 
 | 2071 | 	if (qc->tf.protocol != ATA_PROT_NCQ) | 
| Tejun Heo | 360ff78 | 2010-05-10 21:41:42 +0200 | [diff] [blame] | 2072 | 		return ata_bmdma_qc_issue(qc); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2073 |  | 
 | 2074 | 	DPRINTK("Enter\n"); | 
 | 2075 |  | 
 | 2076 | 	if (!pp->qc_active) | 
 | 2077 | 		nv_swncq_issue_atacmd(ap, qc); | 
 | 2078 | 	else | 
 | 2079 | 		nv_swncq_qc_to_dq(ap, qc);	/* add qc to defer queue */ | 
 | 2080 |  | 
 | 2081 | 	return 0; | 
 | 2082 | } | 
 | 2083 |  | 
 | 2084 | static void nv_swncq_hotplug(struct ata_port *ap, u32 fis) | 
 | 2085 | { | 
 | 2086 | 	u32 serror; | 
 | 2087 | 	struct ata_eh_info *ehi = &ap->link.eh_info; | 
 | 2088 |  | 
 | 2089 | 	ata_ehi_clear_desc(ehi); | 
 | 2090 |  | 
 | 2091 | 	/* AHCI needs SError cleared; otherwise, it might lock up */ | 
 | 2092 | 	sata_scr_read(&ap->link, SCR_ERROR, &serror); | 
 | 2093 | 	sata_scr_write(&ap->link, SCR_ERROR, serror); | 
 | 2094 |  | 
 | 2095 | 	/* analyze @irq_stat */ | 
 | 2096 | 	if (fis & NV_SWNCQ_IRQ_ADDED) | 
 | 2097 | 		ata_ehi_push_desc(ehi, "hot plug"); | 
 | 2098 | 	else if (fis & NV_SWNCQ_IRQ_REMOVED) | 
 | 2099 | 		ata_ehi_push_desc(ehi, "hot unplug"); | 
 | 2100 |  | 
 | 2101 | 	ata_ehi_hotplugged(ehi); | 
 | 2102 |  | 
 | 2103 | 	/* okay, let's hand over to EH */ | 
 | 2104 | 	ehi->serror |= serror; | 
 | 2105 |  | 
 | 2106 | 	ata_port_freeze(ap); | 
 | 2107 | } | 
 | 2108 |  | 
 | 2109 | static int nv_swncq_sdbfis(struct ata_port *ap) | 
 | 2110 | { | 
 | 2111 | 	struct ata_queued_cmd *qc; | 
 | 2112 | 	struct nv_swncq_port_priv *pp = ap->private_data; | 
 | 2113 | 	struct ata_eh_info *ehi = &ap->link.eh_info; | 
 | 2114 | 	u32 sactive; | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2115 | 	u32 done_mask; | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2116 | 	u8 host_stat; | 
 | 2117 | 	u8 lack_dhfis = 0; | 
 | 2118 |  | 
 | 2119 | 	host_stat = ap->ops->bmdma_status(ap); | 
 | 2120 | 	if (unlikely(host_stat & ATA_DMA_ERR)) { | 
| Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 2121 | 		/* error when transferring data to/from memory */ | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2122 | 		ata_ehi_clear_desc(ehi); | 
 | 2123 | 		ata_ehi_push_desc(ehi, "BMDMA stat 0x%x", host_stat); | 
 | 2124 | 		ehi->err_mask |= AC_ERR_HOST_BUS; | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 2125 | 		ehi->action |= ATA_EH_RESET; | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2126 | 		return -EINVAL; | 
 | 2127 | 	} | 
 | 2128 |  | 
| Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 2129 | 	ap->ops->sff_irq_clear(ap); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2130 | 	__ata_bmdma_stop(ap); | 
 | 2131 |  | 
 | 2132 | 	sactive = readl(pp->sactive_block); | 
 | 2133 | 	done_mask = pp->qc_active ^ sactive; | 
 | 2134 |  | 
| Tejun Heo | 1aadf5c | 2010-06-25 15:03:34 +0200 | [diff] [blame] | 2135 | 	pp->qc_active &= ~done_mask; | 
 | 2136 | 	pp->dhfis_bits &= ~done_mask; | 
 | 2137 | 	pp->dmafis_bits &= ~done_mask; | 
 | 2138 | 	pp->sdbfis_bits |= done_mask; | 
 | 2139 | 	ata_qc_complete_multiple(ap, ap->qc_active ^ done_mask); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2140 |  | 
 | 2141 | 	if (!ap->qc_active) { | 
 | 2142 | 		DPRINTK("over\n"); | 
 | 2143 | 		nv_swncq_pp_reinit(ap); | 
| Tejun Heo | 752e386 | 2010-06-25 15:02:59 +0200 | [diff] [blame] | 2144 | 		return 0; | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2145 | 	} | 
 | 2146 |  | 
 | 2147 | 	if (pp->qc_active & pp->dhfis_bits) | 
| Tejun Heo | 752e386 | 2010-06-25 15:02:59 +0200 | [diff] [blame] | 2148 | 		return 0; | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2149 |  | 
 | 2150 | 	if ((pp->ncq_flags & ncq_saw_backout) || | 
 | 2151 | 	    (pp->qc_active ^ pp->dhfis_bits)) | 
| Tejun Heo | 752e386 | 2010-06-25 15:02:59 +0200 | [diff] [blame] | 2152 | 		/* if the controller can't get a device to host register FIS, | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2153 | 		 * The driver needs to reissue the new command. | 
 | 2154 | 		 */ | 
 | 2155 | 		lack_dhfis = 1; | 
 | 2156 |  | 
 | 2157 | 	DPRINTK("id 0x%x QC: qc_active 0x%x," | 
 | 2158 | 		"SWNCQ:qc_active 0x%X defer_bits %X " | 
 | 2159 | 		"dhfis 0x%X dmafis 0x%X last_issue_tag %x\n", | 
 | 2160 | 		ap->print_id, ap->qc_active, pp->qc_active, | 
 | 2161 | 		pp->defer_queue.defer_bits, pp->dhfis_bits, | 
 | 2162 | 		pp->dmafis_bits, pp->last_issue_tag); | 
 | 2163 |  | 
 | 2164 | 	nv_swncq_fis_reinit(ap); | 
 | 2165 |  | 
 | 2166 | 	if (lack_dhfis) { | 
 | 2167 | 		qc = ata_qc_from_tag(ap, pp->last_issue_tag); | 
 | 2168 | 		nv_swncq_issue_atacmd(ap, qc); | 
| Tejun Heo | 752e386 | 2010-06-25 15:02:59 +0200 | [diff] [blame] | 2169 | 		return 0; | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2170 | 	} | 
 | 2171 |  | 
 | 2172 | 	if (pp->defer_queue.defer_bits) { | 
 | 2173 | 		/* send deferral queue command */ | 
 | 2174 | 		qc = nv_swncq_qc_from_dq(ap); | 
 | 2175 | 		WARN_ON(qc == NULL); | 
 | 2176 | 		nv_swncq_issue_atacmd(ap, qc); | 
 | 2177 | 	} | 
 | 2178 |  | 
| Tejun Heo | 752e386 | 2010-06-25 15:02:59 +0200 | [diff] [blame] | 2179 | 	return 0; | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2180 | } | 
 | 2181 |  | 
 | 2182 | static inline u32 nv_swncq_tag(struct ata_port *ap) | 
 | 2183 | { | 
 | 2184 | 	struct nv_swncq_port_priv *pp = ap->private_data; | 
 | 2185 | 	u32 tag; | 
 | 2186 |  | 
 | 2187 | 	tag = readb(pp->tag_block) >> 2; | 
 | 2188 | 	return (tag & 0x1f); | 
 | 2189 | } | 
 | 2190 |  | 
| Tejun Heo | 752e386 | 2010-06-25 15:02:59 +0200 | [diff] [blame] | 2191 | static void nv_swncq_dmafis(struct ata_port *ap) | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2192 | { | 
 | 2193 | 	struct ata_queued_cmd *qc; | 
 | 2194 | 	unsigned int rw; | 
 | 2195 | 	u8 dmactl; | 
 | 2196 | 	u32 tag; | 
 | 2197 | 	struct nv_swncq_port_priv *pp = ap->private_data; | 
 | 2198 |  | 
 | 2199 | 	__ata_bmdma_stop(ap); | 
 | 2200 | 	tag = nv_swncq_tag(ap); | 
 | 2201 |  | 
 | 2202 | 	DPRINTK("dma setup tag 0x%x\n", tag); | 
 | 2203 | 	qc = ata_qc_from_tag(ap, tag); | 
 | 2204 |  | 
 | 2205 | 	if (unlikely(!qc)) | 
| Tejun Heo | 752e386 | 2010-06-25 15:02:59 +0200 | [diff] [blame] | 2206 | 		return; | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2207 |  | 
 | 2208 | 	rw = qc->tf.flags & ATA_TFLAG_WRITE; | 
 | 2209 |  | 
 | 2210 | 	/* load PRD table addr. */ | 
 | 2211 | 	iowrite32(pp->prd_dma + ATA_PRD_TBL_SZ * qc->tag, | 
 | 2212 | 		  ap->ioaddr.bmdma_addr + ATA_DMA_TABLE_OFS); | 
 | 2213 |  | 
 | 2214 | 	/* specify data direction, triple-check start bit is clear */ | 
 | 2215 | 	dmactl = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD); | 
 | 2216 | 	dmactl &= ~ATA_DMA_WR; | 
 | 2217 | 	if (!rw) | 
 | 2218 | 		dmactl |= ATA_DMA_WR; | 
 | 2219 |  | 
 | 2220 | 	iowrite8(dmactl | ATA_DMA_START, ap->ioaddr.bmdma_addr + ATA_DMA_CMD); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2221 | } | 
 | 2222 |  | 
 | 2223 | static void nv_swncq_host_interrupt(struct ata_port *ap, u16 fis) | 
 | 2224 | { | 
 | 2225 | 	struct nv_swncq_port_priv *pp = ap->private_data; | 
 | 2226 | 	struct ata_queued_cmd *qc; | 
 | 2227 | 	struct ata_eh_info *ehi = &ap->link.eh_info; | 
 | 2228 | 	u32 serror; | 
 | 2229 | 	u8 ata_stat; | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2230 |  | 
| Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 2231 | 	ata_stat = ap->ops->sff_check_status(ap); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2232 | 	nv_swncq_irq_clear(ap, fis); | 
 | 2233 | 	if (!fis) | 
 | 2234 | 		return; | 
 | 2235 |  | 
 | 2236 | 	if (ap->pflags & ATA_PFLAG_FROZEN) | 
 | 2237 | 		return; | 
 | 2238 |  | 
 | 2239 | 	if (fis & NV_SWNCQ_IRQ_HOTPLUG) { | 
 | 2240 | 		nv_swncq_hotplug(ap, fis); | 
 | 2241 | 		return; | 
 | 2242 | 	} | 
 | 2243 |  | 
 | 2244 | 	if (!pp->qc_active) | 
 | 2245 | 		return; | 
 | 2246 |  | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 2247 | 	if (ap->ops->scr_read(&ap->link, SCR_ERROR, &serror)) | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2248 | 		return; | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 2249 | 	ap->ops->scr_write(&ap->link, SCR_ERROR, serror); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2250 |  | 
 | 2251 | 	if (ata_stat & ATA_ERR) { | 
 | 2252 | 		ata_ehi_clear_desc(ehi); | 
 | 2253 | 		ata_ehi_push_desc(ehi, "Ata error. fis:0x%X", fis); | 
 | 2254 | 		ehi->err_mask |= AC_ERR_DEV; | 
 | 2255 | 		ehi->serror |= serror; | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 2256 | 		ehi->action |= ATA_EH_RESET; | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2257 | 		ata_port_freeze(ap); | 
 | 2258 | 		return; | 
 | 2259 | 	} | 
 | 2260 |  | 
 | 2261 | 	if (fis & NV_SWNCQ_IRQ_BACKOUT) { | 
 | 2262 | 		/* If the IRQ is backout, driver must issue | 
 | 2263 | 		 * the new command again some time later. | 
 | 2264 | 		 */ | 
 | 2265 | 		pp->ncq_flags |= ncq_saw_backout; | 
 | 2266 | 	} | 
 | 2267 |  | 
 | 2268 | 	if (fis & NV_SWNCQ_IRQ_SDBFIS) { | 
 | 2269 | 		pp->ncq_flags |= ncq_saw_sdb; | 
 | 2270 | 		DPRINTK("id 0x%x SWNCQ: qc_active 0x%X " | 
 | 2271 | 			"dhfis 0x%X dmafis 0x%X sactive 0x%X\n", | 
 | 2272 | 			ap->print_id, pp->qc_active, pp->dhfis_bits, | 
 | 2273 | 			pp->dmafis_bits, readl(pp->sactive_block)); | 
| Tejun Heo | 752e386 | 2010-06-25 15:02:59 +0200 | [diff] [blame] | 2274 | 		if (nv_swncq_sdbfis(ap) < 0) | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2275 | 			goto irq_error; | 
 | 2276 | 	} | 
 | 2277 |  | 
 | 2278 | 	if (fis & NV_SWNCQ_IRQ_DHREGFIS) { | 
 | 2279 | 		/* The interrupt indicates the new command | 
 | 2280 | 		 * was transmitted correctly to the drive. | 
 | 2281 | 		 */ | 
 | 2282 | 		pp->dhfis_bits |= (0x1 << pp->last_issue_tag); | 
 | 2283 | 		pp->ncq_flags |= ncq_saw_d2h; | 
 | 2284 | 		if (pp->ncq_flags & (ncq_saw_sdb | ncq_saw_backout)) { | 
 | 2285 | 			ata_ehi_push_desc(ehi, "illegal fis transaction"); | 
 | 2286 | 			ehi->err_mask |= AC_ERR_HSM; | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 2287 | 			ehi->action |= ATA_EH_RESET; | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2288 | 			goto irq_error; | 
 | 2289 | 		} | 
 | 2290 |  | 
 | 2291 | 		if (!(fis & NV_SWNCQ_IRQ_DMASETUP) && | 
 | 2292 | 		    !(pp->ncq_flags & ncq_saw_dmas)) { | 
| Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 2293 | 			ata_stat = ap->ops->sff_check_status(ap); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2294 | 			if (ata_stat & ATA_BUSY) | 
 | 2295 | 				goto irq_exit; | 
 | 2296 |  | 
 | 2297 | 			if (pp->defer_queue.defer_bits) { | 
 | 2298 | 				DPRINTK("send next command\n"); | 
 | 2299 | 				qc = nv_swncq_qc_from_dq(ap); | 
 | 2300 | 				nv_swncq_issue_atacmd(ap, qc); | 
 | 2301 | 			} | 
 | 2302 | 		} | 
 | 2303 | 	} | 
 | 2304 |  | 
 | 2305 | 	if (fis & NV_SWNCQ_IRQ_DMASETUP) { | 
 | 2306 | 		/* program the dma controller with appropriate PRD buffers | 
 | 2307 | 		 * and start the DMA transfer for requested command. | 
 | 2308 | 		 */ | 
 | 2309 | 		pp->dmafis_bits |= (0x1 << nv_swncq_tag(ap)); | 
 | 2310 | 		pp->ncq_flags |= ncq_saw_dmas; | 
| Tejun Heo | 752e386 | 2010-06-25 15:02:59 +0200 | [diff] [blame] | 2311 | 		nv_swncq_dmafis(ap); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2312 | 	} | 
 | 2313 |  | 
 | 2314 | irq_exit: | 
 | 2315 | 	return; | 
 | 2316 | irq_error: | 
 | 2317 | 	ata_ehi_push_desc(ehi, "fis:0x%x", fis); | 
 | 2318 | 	ata_port_freeze(ap); | 
 | 2319 | 	return; | 
 | 2320 | } | 
 | 2321 |  | 
 | 2322 | static irqreturn_t nv_swncq_interrupt(int irq, void *dev_instance) | 
 | 2323 | { | 
 | 2324 | 	struct ata_host *host = dev_instance; | 
 | 2325 | 	unsigned int i; | 
 | 2326 | 	unsigned int handled = 0; | 
 | 2327 | 	unsigned long flags; | 
 | 2328 | 	u32 irq_stat; | 
 | 2329 |  | 
 | 2330 | 	spin_lock_irqsave(&host->lock, flags); | 
 | 2331 |  | 
 | 2332 | 	irq_stat = readl(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_MCP55); | 
 | 2333 |  | 
 | 2334 | 	for (i = 0; i < host->n_ports; i++) { | 
 | 2335 | 		struct ata_port *ap = host->ports[i]; | 
 | 2336 |  | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 2337 | 		if (ap->link.sactive) { | 
 | 2338 | 			nv_swncq_host_interrupt(ap, (u16)irq_stat); | 
 | 2339 | 			handled = 1; | 
 | 2340 | 		} else { | 
 | 2341 | 			if (irq_stat)	/* reserve Hotplug */ | 
 | 2342 | 				nv_swncq_irq_clear(ap, 0xfff0); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2343 |  | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 2344 | 			handled += nv_host_intr(ap, (u8)irq_stat); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2345 | 		} | 
 | 2346 | 		irq_stat >>= NV_INT_PORT_SHIFT_MCP55; | 
 | 2347 | 	} | 
 | 2348 |  | 
 | 2349 | 	spin_unlock_irqrestore(&host->lock, flags); | 
 | 2350 |  | 
 | 2351 | 	return IRQ_RETVAL(handled); | 
 | 2352 | } | 
 | 2353 |  | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 2354 | static int nv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2355 | { | 
| Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 2356 | 	const struct ata_port_info *ppi[] = { NULL, NULL }; | 
| Tejun Heo | 9594719 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 2357 | 	struct nv_pi_priv *ipriv; | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2358 | 	struct ata_host *host; | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2359 | 	struct nv_host_priv *hpriv; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2360 | 	int rc; | 
 | 2361 | 	u32 bar; | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 2362 | 	void __iomem *base; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 2363 | 	unsigned long type = ent->driver_data; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2364 |  | 
 | 2365 |         // Make sure this is a SATA controller by counting the number of bars | 
 | 2366 |         // (NVIDIA SATA controllers will always have six bars).  Otherwise, | 
 | 2367 |         // it's an IDE controller and we ignore it. | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 2368 | 	for (bar = 0; bar < 6; bar++) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2369 | 		if (pci_resource_start(pdev, bar) == 0) | 
 | 2370 | 			return -ENODEV; | 
 | 2371 |  | 
| Joe Perches | 06296a1 | 2011-04-15 15:52:00 -0700 | [diff] [blame] | 2372 | 	ata_print_version_once(&pdev->dev, DRV_VERSION); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2373 |  | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2374 | 	rc = pcim_enable_device(pdev); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2375 | 	if (rc) | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2376 | 		return rc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2377 |  | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2378 | 	/* determine type and allocate host */ | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2379 | 	if (type == CK804 && adma_enabled) { | 
| Joe Perches | a44fec1 | 2011-04-15 15:51:58 -0700 | [diff] [blame] | 2380 | 		dev_notice(&pdev->dev, "Using ADMA mode\n"); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 2381 | 		type = ADMA; | 
| Tejun Heo | 2d77570 | 2009-01-25 11:29:38 +0900 | [diff] [blame] | 2382 | 	} else if (type == MCP5x && swncq_enabled) { | 
| Joe Perches | a44fec1 | 2011-04-15 15:51:58 -0700 | [diff] [blame] | 2383 | 		dev_notice(&pdev->dev, "Using SWNCQ mode\n"); | 
| Tejun Heo | 2d77570 | 2009-01-25 11:29:38 +0900 | [diff] [blame] | 2384 | 		type = SWNCQ; | 
| Jeff Garzik | 360737a | 2007-10-29 06:49:24 -0400 | [diff] [blame] | 2385 | 	} | 
 | 2386 |  | 
| Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 2387 | 	ppi[0] = &nv_port_info[type]; | 
| Tejun Heo | 9594719 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 2388 | 	ipriv = ppi[0]->private_data; | 
| Tejun Heo | 1c5afdf | 2010-05-19 22:10:22 +0200 | [diff] [blame] | 2389 | 	rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host); | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2390 | 	if (rc) | 
 | 2391 | 		return rc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2392 |  | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2393 | 	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2394 | 	if (!hpriv) | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2395 | 		return -ENOMEM; | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2396 | 	hpriv->type = type; | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2397 | 	host->private_data = hpriv; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2398 |  | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2399 | 	/* request and iomap NV_MMIO_BAR */ | 
 | 2400 | 	rc = pcim_iomap_regions(pdev, 1 << NV_MMIO_BAR, DRV_NAME); | 
 | 2401 | 	if (rc) | 
 | 2402 | 		return rc; | 
 | 2403 |  | 
 | 2404 | 	/* configure SCR access */ | 
 | 2405 | 	base = host->iomap[NV_MMIO_BAR]; | 
 | 2406 | 	host->ports[0]->ioaddr.scr_addr = base + NV_PORT0_SCR_REG_OFFSET; | 
 | 2407 | 	host->ports[1]->ioaddr.scr_addr = base + NV_PORT1_SCR_REG_OFFSET; | 
| Jeff Garzik | 02cbd92 | 2006-03-22 23:59:46 -0500 | [diff] [blame] | 2408 |  | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 2409 | 	/* enable SATA space for CK804 */ | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 2410 | 	if (type >= CK804) { | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 2411 | 		u8 regval; | 
 | 2412 |  | 
 | 2413 | 		pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, ®val); | 
 | 2414 | 		regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN; | 
 | 2415 | 		pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval); | 
 | 2416 | 	} | 
 | 2417 |  | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2418 | 	/* init ADMA */ | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 2419 | 	if (type == ADMA) { | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2420 | 		rc = nv_adma_host_init(host); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 2421 | 		if (rc) | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2422 | 			return rc; | 
| Jeff Garzik | 360737a | 2007-10-29 06:49:24 -0400 | [diff] [blame] | 2423 | 	} else if (type == SWNCQ) | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2424 | 		nv_swncq_host_init(host); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 2425 |  | 
| Tony Vroon | 51c8949 | 2009-08-06 00:50:09 +0100 | [diff] [blame] | 2426 | 	if (msi_enabled) { | 
| Joe Perches | a44fec1 | 2011-04-15 15:51:58 -0700 | [diff] [blame] | 2427 | 		dev_notice(&pdev->dev, "Using MSI\n"); | 
| Tony Vroon | 51c8949 | 2009-08-06 00:50:09 +0100 | [diff] [blame] | 2428 | 		pci_enable_msi(pdev); | 
 | 2429 | 	} | 
 | 2430 |  | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2431 | 	pci_set_master(pdev); | 
| Tejun Heo | 95cc2c7 | 2010-05-14 11:48:50 +0200 | [diff] [blame] | 2432 | 	return ata_pci_sff_activate_host(host, ipriv->irq_handler, ipriv->sht); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2433 | } | 
 | 2434 |  | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 2435 | #ifdef CONFIG_PM | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2436 | static int nv_pci_device_resume(struct pci_dev *pdev) | 
 | 2437 | { | 
 | 2438 | 	struct ata_host *host = dev_get_drvdata(&pdev->dev); | 
 | 2439 | 	struct nv_host_priv *hpriv = host->private_data; | 
| Robert Hancock | ce053fa | 2007-02-05 16:26:04 -0800 | [diff] [blame] | 2440 | 	int rc; | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2441 |  | 
| Robert Hancock | ce053fa | 2007-02-05 16:26:04 -0800 | [diff] [blame] | 2442 | 	rc = ata_pci_device_do_resume(pdev); | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 2443 | 	if (rc) | 
| Robert Hancock | ce053fa | 2007-02-05 16:26:04 -0800 | [diff] [blame] | 2444 | 		return rc; | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2445 |  | 
 | 2446 | 	if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) { | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 2447 | 		if (hpriv->type >= CK804) { | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2448 | 			u8 regval; | 
 | 2449 |  | 
 | 2450 | 			pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, ®val); | 
 | 2451 | 			regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN; | 
 | 2452 | 			pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval); | 
 | 2453 | 		} | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 2454 | 		if (hpriv->type == ADMA) { | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2455 | 			u32 tmp32; | 
 | 2456 | 			struct nv_adma_port_priv *pp; | 
 | 2457 | 			/* enable/disable ADMA on the ports appropriately */ | 
 | 2458 | 			pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32); | 
 | 2459 |  | 
 | 2460 | 			pp = host->ports[0]->private_data; | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 2461 | 			if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2462 | 				tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT0_EN | | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 2463 | 					   NV_MCP_SATA_CFG_20_PORT0_PWB_EN); | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2464 | 			else | 
 | 2465 | 				tmp32 |=  (NV_MCP_SATA_CFG_20_PORT0_EN | | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 2466 | 					   NV_MCP_SATA_CFG_20_PORT0_PWB_EN); | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2467 | 			pp = host->ports[1]->private_data; | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 2468 | 			if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2469 | 				tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT1_EN | | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 2470 | 					   NV_MCP_SATA_CFG_20_PORT1_PWB_EN); | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2471 | 			else | 
 | 2472 | 				tmp32 |=  (NV_MCP_SATA_CFG_20_PORT1_EN | | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 2473 | 					   NV_MCP_SATA_CFG_20_PORT1_PWB_EN); | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2474 |  | 
 | 2475 | 			pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32); | 
 | 2476 | 		} | 
 | 2477 | 	} | 
 | 2478 |  | 
 | 2479 | 	ata_host_resume(host); | 
 | 2480 |  | 
 | 2481 | 	return 0; | 
 | 2482 | } | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 2483 | #endif | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2484 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 2485 | static void nv_ck804_host_stop(struct ata_host *host) | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 2486 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 2487 | 	struct pci_dev *pdev = to_pci_dev(host->dev); | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 2488 | 	u8 regval; | 
 | 2489 |  | 
 | 2490 | 	/* disable SATA space for CK804 */ | 
 | 2491 | 	pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, ®val); | 
 | 2492 | 	regval &= ~NV_MCP_SATA_CFG_20_SATA_SPACE_EN; | 
 | 2493 | 	pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval); | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 2494 | } | 
 | 2495 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 2496 | static void nv_adma_host_stop(struct ata_host *host) | 
 | 2497 | { | 
 | 2498 | 	struct pci_dev *pdev = to_pci_dev(host->dev); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 2499 | 	u32 tmp32; | 
 | 2500 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 2501 | 	/* disable ADMA on the ports */ | 
 | 2502 | 	pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32); | 
 | 2503 | 	tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT0_EN | | 
 | 2504 | 		   NV_MCP_SATA_CFG_20_PORT0_PWB_EN | | 
 | 2505 | 		   NV_MCP_SATA_CFG_20_PORT1_EN | | 
 | 2506 | 		   NV_MCP_SATA_CFG_20_PORT1_PWB_EN); | 
 | 2507 |  | 
 | 2508 | 	pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32); | 
 | 2509 |  | 
 | 2510 | 	nv_ck804_host_stop(host); | 
 | 2511 | } | 
 | 2512 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2513 | static int __init nv_init(void) | 
 | 2514 | { | 
| Pavel Roskin | b788719 | 2006-08-10 18:13:18 +0900 | [diff] [blame] | 2515 | 	return pci_register_driver(&nv_pci_driver); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2516 | } | 
 | 2517 |  | 
 | 2518 | static void __exit nv_exit(void) | 
 | 2519 | { | 
 | 2520 | 	pci_unregister_driver(&nv_pci_driver); | 
 | 2521 | } | 
 | 2522 |  | 
 | 2523 | module_init(nv_init); | 
 | 2524 | module_exit(nv_exit); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 2525 | module_param_named(adma, adma_enabled, bool, 0444); | 
| Brandon Ehle | 55f784c | 2009-03-01 00:02:49 -0800 | [diff] [blame] | 2526 | MODULE_PARM_DESC(adma, "Enable use of ADMA (Default: false)"); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2527 | module_param_named(swncq, swncq_enabled, bool, 0444); | 
| Zoltan Boszormenyi | d21279f | 2008-03-28 14:33:46 -0700 | [diff] [blame] | 2528 | MODULE_PARM_DESC(swncq, "Enable use of SWNCQ (Default: true)"); | 
| Tony Vroon | 51c8949 | 2009-08-06 00:50:09 +0100 | [diff] [blame] | 2529 | module_param_named(msi, msi_enabled, bool, 0444); | 
 | 2530 | MODULE_PARM_DESC(msi, "Enable use of MSI (Default: false)"); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2531 |  |