blob: fe01764517e91ab56aba0c053272f7c57493daa9 [file] [log] [blame]
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -07001/* Copyright (c) 2002,2007-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13#include <linux/firmware.h>
14#include <linux/slab.h>
15#include <linux/sched.h>
16#include <linux/log2.h>
17
18#include "kgsl.h"
19#include "kgsl_sharedmem.h"
20#include "kgsl_cffdump.h"
21
22#include "adreno.h"
23#include "adreno_pm4types.h"
24#include "adreno_ringbuffer.h"
Jeremy Gebbend0ab6ad2012-04-06 11:13:35 -060025#include "adreno_debugfs.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070026
Jeremy Gebbeneebc4612011-08-31 10:15:21 -070027#include "a2xx_reg.h"
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070028#include "a3xx_reg.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070029
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070030#define GSL_RB_NOP_SIZEDWORDS 2
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070031
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070032void adreno_ringbuffer_submit(struct adreno_ringbuffer *rb)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070033{
34 BUG_ON(rb->wptr == 0);
35
Lucille Sylvester958dc942011-09-06 18:19:49 -060036 /* Let the pwrscale policy know that new commands have
37 been submitted. */
38 kgsl_pwrscale_busy(rb->device);
39
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040 /*synchronize memory before informing the hardware of the
41 *new commands.
42 */
43 mb();
44
45 adreno_regwrite(rb->device, REG_CP_RB_WPTR, rb->wptr);
46}
47
Carter Cooper6dd94c82011-10-13 14:43:53 -060048static void
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070049adreno_ringbuffer_waitspace(struct adreno_ringbuffer *rb, unsigned int numcmds,
50 int wptr_ahead)
51{
52 int nopcount;
53 unsigned int freecmds;
54 unsigned int *cmds;
55 uint cmds_gpu;
56
57 /* if wptr ahead, fill the remaining with NOPs */
58 if (wptr_ahead) {
59 /* -1 for header */
60 nopcount = rb->sizedwords - rb->wptr - 1;
61
62 cmds = (unsigned int *)rb->buffer_desc.hostptr + rb->wptr;
63 cmds_gpu = rb->buffer_desc.gpuaddr + sizeof(uint)*rb->wptr;
64
Jordan Crouse084427d2011-07-28 08:37:58 -060065 GSL_RB_WRITE(cmds, cmds_gpu, cp_nop_packet(nopcount));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070066
67 /* Make sure that rptr is not 0 before submitting
68 * commands at the end of ringbuffer. We do not
69 * want the rptr and wptr to become equal when
70 * the ringbuffer is not empty */
71 do {
72 GSL_RB_GET_READPTR(rb, &rb->rptr);
73 } while (!rb->rptr);
74
75 rb->wptr++;
76
77 adreno_ringbuffer_submit(rb);
78
79 rb->wptr = 0;
80 }
81
82 /* wait for space in ringbuffer */
83 do {
84 GSL_RB_GET_READPTR(rb, &rb->rptr);
85
86 freecmds = rb->rptr - rb->wptr;
87
88 } while ((freecmds != 0) && (freecmds <= numcmds));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070089}
90
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070091unsigned int *adreno_ringbuffer_allocspace(struct adreno_ringbuffer *rb,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070092 unsigned int numcmds)
93{
94 unsigned int *ptr = NULL;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070095
96 BUG_ON(numcmds >= rb->sizedwords);
97
98 GSL_RB_GET_READPTR(rb, &rb->rptr);
99 /* check for available space */
100 if (rb->wptr >= rb->rptr) {
101 /* wptr ahead or equal to rptr */
102 /* reserve dwords for nop packet */
103 if ((rb->wptr + numcmds) > (rb->sizedwords -
104 GSL_RB_NOP_SIZEDWORDS))
Carter Cooper6dd94c82011-10-13 14:43:53 -0600105 adreno_ringbuffer_waitspace(rb, numcmds, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700106 } else {
107 /* wptr behind rptr */
108 if ((rb->wptr + numcmds) >= rb->rptr)
Carter Cooper6dd94c82011-10-13 14:43:53 -0600109 adreno_ringbuffer_waitspace(rb, numcmds, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700110 /* check for remaining space */
111 /* reserve dwords for nop packet */
112 if ((rb->wptr + numcmds) > (rb->sizedwords -
113 GSL_RB_NOP_SIZEDWORDS))
Carter Cooper6dd94c82011-10-13 14:43:53 -0600114 adreno_ringbuffer_waitspace(rb, numcmds, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700115 }
116
Carter Cooper6dd94c82011-10-13 14:43:53 -0600117 ptr = (unsigned int *)rb->buffer_desc.hostptr + rb->wptr;
118 rb->wptr += numcmds;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700119
120 return ptr;
121}
122
123static int _load_firmware(struct kgsl_device *device, const char *fwfile,
124 void **data, int *len)
125{
126 const struct firmware *fw = NULL;
127 int ret;
128
129 ret = request_firmware(&fw, fwfile, device->dev);
130
131 if (ret) {
132 KGSL_DRV_ERR(device, "request_firmware(%s) failed: %d\n",
133 fwfile, ret);
134 return ret;
135 }
136
137 *data = kmalloc(fw->size, GFP_KERNEL);
138
139 if (*data) {
140 memcpy(*data, fw->data, fw->size);
141 *len = fw->size;
142 } else
143 KGSL_MEM_ERR(device, "kmalloc(%d) failed\n", fw->size);
144
145 release_firmware(fw);
146 return (*data != NULL) ? 0 : -ENOMEM;
147}
148
149static int adreno_ringbuffer_load_pm4_ucode(struct kgsl_device *device)
150{
151 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700152 int i, ret = 0;
153
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700154 if (adreno_dev->pm4_fw == NULL) {
155 int len;
Jordan Crouse505df9c2011-07-28 08:37:59 -0600156 void *ptr;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700157
Jordan Crouse505df9c2011-07-28 08:37:59 -0600158 ret = _load_firmware(device, adreno_dev->pm4_fwfile,
159 &ptr, &len);
160
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700161 if (ret)
162 goto err;
163
164 /* PM4 size is 3 dword aligned plus 1 dword of version */
165 if (len % ((sizeof(uint32_t) * 3)) != sizeof(uint32_t)) {
166 KGSL_DRV_ERR(device, "Bad firmware size: %d\n", len);
167 ret = -EINVAL;
Jeremy Gebben79acee62011-08-08 16:44:07 -0600168 kfree(ptr);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700169 goto err;
170 }
171
172 adreno_dev->pm4_fw_size = len / sizeof(uint32_t);
173 adreno_dev->pm4_fw = ptr;
174 }
175
176 KGSL_DRV_INFO(device, "loading pm4 ucode version: %d\n",
177 adreno_dev->pm4_fw[0]);
178
179 adreno_regwrite(device, REG_CP_DEBUG, 0x02000000);
180 adreno_regwrite(device, REG_CP_ME_RAM_WADDR, 0);
181 for (i = 1; i < adreno_dev->pm4_fw_size; i++)
182 adreno_regwrite(device, REG_CP_ME_RAM_DATA,
183 adreno_dev->pm4_fw[i]);
184err:
185 return ret;
186}
187
188static int adreno_ringbuffer_load_pfp_ucode(struct kgsl_device *device)
189{
190 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700191 int i, ret = 0;
192
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700193 if (adreno_dev->pfp_fw == NULL) {
194 int len;
Jordan Crouse505df9c2011-07-28 08:37:59 -0600195 void *ptr;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700196
Jordan Crouse505df9c2011-07-28 08:37:59 -0600197 ret = _load_firmware(device, adreno_dev->pfp_fwfile,
198 &ptr, &len);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700199 if (ret)
200 goto err;
201
202 /* PFP size shold be dword aligned */
203 if (len % sizeof(uint32_t) != 0) {
204 KGSL_DRV_ERR(device, "Bad firmware size: %d\n", len);
205 ret = -EINVAL;
Jeremy Gebben79acee62011-08-08 16:44:07 -0600206 kfree(ptr);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700207 goto err;
208 }
209
210 adreno_dev->pfp_fw_size = len / sizeof(uint32_t);
211 adreno_dev->pfp_fw = ptr;
212 }
213
214 KGSL_DRV_INFO(device, "loading pfp ucode version: %d\n",
215 adreno_dev->pfp_fw[0]);
216
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700217 adreno_regwrite(device, adreno_dev->gpudev->reg_cp_pfp_ucode_addr, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700218 for (i = 1; i < adreno_dev->pfp_fw_size; i++)
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700219 adreno_regwrite(device,
220 adreno_dev->gpudev->reg_cp_pfp_ucode_data,
221 adreno_dev->pfp_fw[i]);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700222err:
223 return ret;
224}
225
226int adreno_ringbuffer_start(struct adreno_ringbuffer *rb, unsigned int init_ram)
227{
228 int status;
229 /*cp_rb_cntl_u cp_rb_cntl; */
230 union reg_cp_rb_cntl cp_rb_cntl;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700231 unsigned int rb_cntl;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700232 struct kgsl_device *device = rb->device;
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700233 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700234
235 if (rb->flags & KGSL_FLAGS_STARTED)
236 return 0;
237
238 if (init_ram) {
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700239 rb->timestamp[KGSL_MEMSTORE_GLOBAL] = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700240 GSL_RB_INIT_TIMESTAMP(rb);
241 }
242
243 kgsl_sharedmem_set(&rb->memptrs_desc, 0, 0,
244 sizeof(struct kgsl_rbmemptrs));
245
246 kgsl_sharedmem_set(&rb->buffer_desc, 0, 0xAA,
247 (rb->sizedwords << 2));
248
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700249 if (adreno_is_a2xx(adreno_dev)) {
250 adreno_regwrite(device, REG_CP_RB_WPTR_BASE,
251 (rb->memptrs_desc.gpuaddr
252 + GSL_RB_MEMPTRS_WPTRPOLL_OFFSET));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700253
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700254 /* setup WPTR delay */
255 adreno_regwrite(device, REG_CP_RB_WPTR_DELAY,
256 0 /*0x70000010 */);
257 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700258
259 /*setup REG_CP_RB_CNTL */
260 adreno_regread(device, REG_CP_RB_CNTL, &rb_cntl);
261 cp_rb_cntl.val = rb_cntl;
262
263 /*
264 * The size of the ringbuffer in the hardware is the log2
265 * representation of the size in quadwords (sizedwords / 2)
266 */
267 cp_rb_cntl.f.rb_bufsz = ilog2(rb->sizedwords >> 1);
268
269 /*
270 * Specify the quadwords to read before updating mem RPTR.
271 * Like above, pass the log2 representation of the blocksize
272 * in quadwords.
273 */
274 cp_rb_cntl.f.rb_blksz = ilog2(KGSL_RB_BLKSIZE >> 3);
275
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700276 if (adreno_is_a2xx(adreno_dev)) {
277 /* WPTR polling */
278 cp_rb_cntl.f.rb_poll_en = GSL_RB_CNTL_POLL_EN;
279 }
280
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700281 /* mem RPTR writebacks */
282 cp_rb_cntl.f.rb_no_update = GSL_RB_CNTL_NO_UPDATE;
283
284 adreno_regwrite(device, REG_CP_RB_CNTL, cp_rb_cntl.val);
285
286 adreno_regwrite(device, REG_CP_RB_BASE, rb->buffer_desc.gpuaddr);
287
288 adreno_regwrite(device, REG_CP_RB_RPTR_ADDR,
289 rb->memptrs_desc.gpuaddr +
290 GSL_RB_MEMPTRS_RPTR_OFFSET);
291
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700292 if (adreno_is_a3xx(adreno_dev)) {
293 /* enable access protection to privileged registers */
294 adreno_regwrite(device, A3XX_CP_PROTECT_CTRL, 0x00000007);
295
296 /* RBBM registers */
297 adreno_regwrite(device, A3XX_CP_PROTECT_REG_0, 0x63000040);
298 adreno_regwrite(device, A3XX_CP_PROTECT_REG_1, 0x62000080);
299 adreno_regwrite(device, A3XX_CP_PROTECT_REG_2, 0x600000CC);
300 adreno_regwrite(device, A3XX_CP_PROTECT_REG_3, 0x60000108);
301 adreno_regwrite(device, A3XX_CP_PROTECT_REG_4, 0x64000140);
302 adreno_regwrite(device, A3XX_CP_PROTECT_REG_5, 0x66000400);
303
304 /* CP registers */
305 adreno_regwrite(device, A3XX_CP_PROTECT_REG_6, 0x65000700);
306 adreno_regwrite(device, A3XX_CP_PROTECT_REG_7, 0x610007D8);
307 adreno_regwrite(device, A3XX_CP_PROTECT_REG_8, 0x620007E0);
308 adreno_regwrite(device, A3XX_CP_PROTECT_REG_9, 0x61001178);
309 adreno_regwrite(device, A3XX_CP_PROTECT_REG_A, 0x64001180);
310
311 /* RB registers */
312 adreno_regwrite(device, A3XX_CP_PROTECT_REG_B, 0x60003300);
313
314 /* VBIF registers */
315 adreno_regwrite(device, A3XX_CP_PROTECT_REG_C, 0x6B00C000);
316 }
317
318 if (adreno_is_a2xx(adreno_dev)) {
319 /* explicitly clear all cp interrupts */
320 adreno_regwrite(device, REG_CP_INT_ACK, 0xFFFFFFFF);
321 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700322
323 /* setup scratch/timestamp */
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700324 adreno_regwrite(device, REG_SCRATCH_ADDR, device->memstore.gpuaddr +
325 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
326 soptimestamp));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700327
328 adreno_regwrite(device, REG_SCRATCH_UMSK,
329 GSL_RB_MEMPTRS_SCRATCH_MASK);
330
331 /* load the CP ucode */
332
333 status = adreno_ringbuffer_load_pm4_ucode(device);
334 if (status != 0)
335 return status;
336
337 /* load the prefetch parser ucode */
338 status = adreno_ringbuffer_load_pfp_ucode(device);
339 if (status != 0)
340 return status;
341
Kevin Matlagee8d35862012-04-26 12:58:15 -0600342 if (adreno_is_a305(adreno_dev) || adreno_is_a320(adreno_dev))
343 adreno_regwrite(device, REG_CP_QUEUE_THRESHOLDS, 0x000F0602);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700344
345 rb->rptr = 0;
346 rb->wptr = 0;
347
348 /* clear ME_HALT to start micro engine */
349 adreno_regwrite(device, REG_CP_ME_CNTL, 0);
350
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700351 /* ME init is GPU specific, so jump into the sub-function */
352 adreno_dev->gpudev->rb_init(adreno_dev, rb);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700353
354 /* idle device to validate ME INIT */
355 status = adreno_idle(device, KGSL_TIMEOUT_DEFAULT);
356
357 if (status == 0)
358 rb->flags |= KGSL_FLAGS_STARTED;
359
360 return status;
361}
362
Carter Cooper6dd94c82011-10-13 14:43:53 -0600363void adreno_ringbuffer_stop(struct adreno_ringbuffer *rb)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700364{
365 if (rb->flags & KGSL_FLAGS_STARTED) {
366 /* ME_HALT */
367 adreno_regwrite(rb->device, REG_CP_ME_CNTL, 0x10000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700368 rb->flags &= ~KGSL_FLAGS_STARTED;
369 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700370}
371
372int adreno_ringbuffer_init(struct kgsl_device *device)
373{
374 int status;
375 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
376 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
377
378 rb->device = device;
379 /*
380 * It is silly to convert this to words and then back to bytes
381 * immediately below, but most of the rest of the code deals
382 * in words, so we might as well only do the math once
383 */
384 rb->sizedwords = KGSL_RB_SIZE >> 2;
385
386 /* allocate memory for ringbuffer */
387 status = kgsl_allocate_contiguous(&rb->buffer_desc,
388 (rb->sizedwords << 2));
389
390 if (status != 0) {
391 adreno_ringbuffer_close(rb);
392 return status;
393 }
394
395 /* allocate memory for polling and timestamps */
396 /* This really can be at 4 byte alignment boundry but for using MMU
397 * we need to make it at page boundary */
398 status = kgsl_allocate_contiguous(&rb->memptrs_desc,
399 sizeof(struct kgsl_rbmemptrs));
400
401 if (status != 0) {
402 adreno_ringbuffer_close(rb);
403 return status;
404 }
405
406 /* overlay structure on memptrs memory */
407 rb->memptrs = (struct kgsl_rbmemptrs *) rb->memptrs_desc.hostptr;
408
409 return 0;
410}
411
Carter Cooper6dd94c82011-10-13 14:43:53 -0600412void adreno_ringbuffer_close(struct adreno_ringbuffer *rb)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700413{
414 struct adreno_device *adreno_dev = ADRENO_DEVICE(rb->device);
415
416 kgsl_sharedmem_free(&rb->buffer_desc);
417 kgsl_sharedmem_free(&rb->memptrs_desc);
418
419 kfree(adreno_dev->pfp_fw);
420 kfree(adreno_dev->pm4_fw);
421
422 adreno_dev->pfp_fw = NULL;
423 adreno_dev->pm4_fw = NULL;
424
425 memset(rb, 0, sizeof(struct adreno_ringbuffer));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700426}
427
428static uint32_t
429adreno_ringbuffer_addcmds(struct adreno_ringbuffer *rb,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700430 struct adreno_context *context,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700431 unsigned int flags, unsigned int *cmds,
432 int sizedwords)
433{
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700434 struct adreno_device *adreno_dev = ADRENO_DEVICE(rb->device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700435 unsigned int *ringcmds;
436 unsigned int timestamp;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700437 unsigned int total_sizedwords = sizedwords;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700438 unsigned int i;
439 unsigned int rcmd_gpu;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700440 unsigned int context_id = KGSL_MEMSTORE_GLOBAL;
441 unsigned int gpuaddr = rb->device->memstore.gpuaddr;
442
443 if (context != NULL) {
444 /*
445 * if the context was not created with per context timestamp
446 * support, we must use the global timestamp since issueibcmds
447 * will be returning that one.
448 */
449 if (context->flags & CTXT_FLAGS_PER_CONTEXT_TS)
450 context_id = context->id;
451 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700452
453 /* reserve space to temporarily turn off protected mode
454 * error checking if needed
455 */
456 total_sizedwords += flags & KGSL_CMD_FLAGS_PMODE ? 4 : 0;
457 total_sizedwords += !(flags & KGSL_CMD_FLAGS_NO_TS_CMP) ? 7 : 0;
458 total_sizedwords += !(flags & KGSL_CMD_FLAGS_NOT_KERNEL_CMD) ? 2 : 0;
459
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700460 if (adreno_is_a3xx(adreno_dev))
461 total_sizedwords += 7;
462
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700463 total_sizedwords += 2; /* scratchpad ts for recovery */
464 if (context) {
465 total_sizedwords += 3; /* sop timestamp */
466 total_sizedwords += 4; /* eop timestamp */
Rajesh Kemisettic5699302012-04-21 21:09:05 +0530467 total_sizedwords += 3; /* global timestamp without cache
468 * flush for non-zero context */
469 } else {
470 total_sizedwords += 4; /* global timestamp for recovery*/
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700471 }
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700472
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700473 ringcmds = adreno_ringbuffer_allocspace(rb, total_sizedwords);
474 rcmd_gpu = rb->buffer_desc.gpuaddr
475 + sizeof(uint)*(rb->wptr-total_sizedwords);
476
477 if (!(flags & KGSL_CMD_FLAGS_NOT_KERNEL_CMD)) {
Jordan Crouse084427d2011-07-28 08:37:58 -0600478 GSL_RB_WRITE(ringcmds, rcmd_gpu, cp_nop_packet(1));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700479 GSL_RB_WRITE(ringcmds, rcmd_gpu, KGSL_CMD_IDENTIFIER);
480 }
481 if (flags & KGSL_CMD_FLAGS_PMODE) {
482 /* disable protected mode error checking */
483 GSL_RB_WRITE(ringcmds, rcmd_gpu,
Jordan Crouse084427d2011-07-28 08:37:58 -0600484 cp_type3_packet(CP_SET_PROTECTED_MODE, 1));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700485 GSL_RB_WRITE(ringcmds, rcmd_gpu, 0);
486 }
487
488 for (i = 0; i < sizedwords; i++) {
489 GSL_RB_WRITE(ringcmds, rcmd_gpu, *cmds);
490 cmds++;
491 }
492
493 if (flags & KGSL_CMD_FLAGS_PMODE) {
494 /* re-enable protected mode error checking */
495 GSL_RB_WRITE(ringcmds, rcmd_gpu,
Jordan Crouse084427d2011-07-28 08:37:58 -0600496 cp_type3_packet(CP_SET_PROTECTED_MODE, 1));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700497 GSL_RB_WRITE(ringcmds, rcmd_gpu, 1);
498 }
499
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700500 /* always increment the global timestamp. once. */
501 rb->timestamp[KGSL_MEMSTORE_GLOBAL]++;
502 if (context) {
503 if (context_id == KGSL_MEMSTORE_GLOBAL)
504 rb->timestamp[context_id] =
505 rb->timestamp[KGSL_MEMSTORE_GLOBAL];
506 else
507 rb->timestamp[context_id]++;
508 }
509 timestamp = rb->timestamp[context_id];
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700510
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700511 /* scratchpad ts for recovery */
Jordan Crouse084427d2011-07-28 08:37:58 -0600512 GSL_RB_WRITE(ringcmds, rcmd_gpu, cp_type0_packet(REG_CP_TIMESTAMP, 1));
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700513 GSL_RB_WRITE(ringcmds, rcmd_gpu, rb->timestamp[KGSL_MEMSTORE_GLOBAL]);
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700514
515 if (adreno_is_a3xx(adreno_dev)) {
516 /*
517 * FLush HLSQ lazy updates to make sure there are no
518 * rsources pending for indirect loads after the timestamp
519 */
520
521 GSL_RB_WRITE(ringcmds, rcmd_gpu,
522 cp_type3_packet(CP_EVENT_WRITE, 1));
523 GSL_RB_WRITE(ringcmds, rcmd_gpu, 0x07); /* HLSQ_FLUSH */
524 GSL_RB_WRITE(ringcmds, rcmd_gpu,
525 cp_type3_packet(CP_WAIT_FOR_IDLE, 1));
526 GSL_RB_WRITE(ringcmds, rcmd_gpu, 0x00);
527 }
528
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700529 if (context) {
530 /* start-of-pipeline timestamp */
531 GSL_RB_WRITE(ringcmds, rcmd_gpu,
532 cp_type3_packet(CP_MEM_WRITE, 2));
533 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
534 KGSL_MEMSTORE_OFFSET(context->id, soptimestamp)));
535 GSL_RB_WRITE(ringcmds, rcmd_gpu, timestamp);
536
537 /* end-of-pipeline timestamp */
538 GSL_RB_WRITE(ringcmds, rcmd_gpu,
539 cp_type3_packet(CP_EVENT_WRITE, 3));
540 GSL_RB_WRITE(ringcmds, rcmd_gpu, CACHE_FLUSH_TS);
541 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
542 KGSL_MEMSTORE_OFFSET(context->id, eoptimestamp)));
543 GSL_RB_WRITE(ringcmds, rcmd_gpu, timestamp);
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700544
Rajesh Kemisettic5699302012-04-21 21:09:05 +0530545 GSL_RB_WRITE(ringcmds, rcmd_gpu,
546 cp_type3_packet(CP_MEM_WRITE, 2));
547 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
548 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
549 eoptimestamp)));
550 GSL_RB_WRITE(ringcmds, rcmd_gpu,
551 rb->timestamp[KGSL_MEMSTORE_GLOBAL]);
552 } else {
553 GSL_RB_WRITE(ringcmds, rcmd_gpu,
554 cp_type3_packet(CP_EVENT_WRITE, 3));
555 GSL_RB_WRITE(ringcmds, rcmd_gpu, CACHE_FLUSH_TS);
556 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
557 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
558 eoptimestamp)));
559 GSL_RB_WRITE(ringcmds, rcmd_gpu,
560 rb->timestamp[KGSL_MEMSTORE_GLOBAL]);
561 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700562
563 if (!(flags & KGSL_CMD_FLAGS_NO_TS_CMP)) {
564 /* Conditional execution based on memory values */
565 GSL_RB_WRITE(ringcmds, rcmd_gpu,
Jordan Crouse084427d2011-07-28 08:37:58 -0600566 cp_type3_packet(CP_COND_EXEC, 4));
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700567 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
568 KGSL_MEMSTORE_OFFSET(
569 context_id, ts_cmp_enable)) >> 2);
570 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
571 KGSL_MEMSTORE_OFFSET(
572 context_id, ref_wait_ts)) >> 2);
573 GSL_RB_WRITE(ringcmds, rcmd_gpu, timestamp);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700574 /* # of conditional command DWORDs */
575 GSL_RB_WRITE(ringcmds, rcmd_gpu, 2);
576 GSL_RB_WRITE(ringcmds, rcmd_gpu,
Jordan Crouse084427d2011-07-28 08:37:58 -0600577 cp_type3_packet(CP_INTERRUPT, 1));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700578 GSL_RB_WRITE(ringcmds, rcmd_gpu, CP_INT_CNTL__RB_INT_MASK);
579 }
580
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700581 if (adreno_is_a3xx(adreno_dev)) {
582 /* Dummy set-constant to trigger context rollover */
583 GSL_RB_WRITE(ringcmds, rcmd_gpu,
584 cp_type3_packet(CP_SET_CONSTANT, 2));
585 GSL_RB_WRITE(ringcmds, rcmd_gpu,
586 (0x4<<16)|(A3XX_HLSQ_CL_KERNEL_GROUP_X_REG - 0x2000));
587 GSL_RB_WRITE(ringcmds, rcmd_gpu, 0);
588 }
589
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700590 adreno_ringbuffer_submit(rb);
591
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700592 return timestamp;
593}
594
595void
596adreno_ringbuffer_issuecmds(struct kgsl_device *device,
597 unsigned int flags,
598 unsigned int *cmds,
599 int sizedwords)
600{
601 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
602 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
603
604 if (device->state & KGSL_STATE_HUNG)
605 return;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700606 adreno_ringbuffer_addcmds(rb, NULL, flags, cmds, sizedwords);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700607}
608
Jeremy Gebbend0ab6ad2012-04-06 11:13:35 -0600609static bool _parse_ibs(struct kgsl_device_private *dev_priv, uint gpuaddr,
610 int sizedwords);
611
612static bool
613_handle_type3(struct kgsl_device_private *dev_priv, uint *hostaddr)
614{
615 unsigned int opcode = cp_type3_opcode(*hostaddr);
616 switch (opcode) {
617 case CP_INDIRECT_BUFFER_PFD:
618 case CP_INDIRECT_BUFFER_PFE:
619 case CP_COND_INDIRECT_BUFFER_PFE:
620 case CP_COND_INDIRECT_BUFFER_PFD:
621 return _parse_ibs(dev_priv, hostaddr[1], hostaddr[2]);
622 case CP_NOP:
623 case CP_WAIT_FOR_IDLE:
624 case CP_WAIT_REG_MEM:
625 case CP_WAIT_REG_EQ:
626 case CP_WAT_REG_GTE:
627 case CP_WAIT_UNTIL_READ:
628 case CP_WAIT_IB_PFD_COMPLETE:
629 case CP_REG_RMW:
630 case CP_REG_TO_MEM:
631 case CP_MEM_WRITE:
632 case CP_MEM_WRITE_CNTR:
633 case CP_COND_EXEC:
634 case CP_COND_WRITE:
635 case CP_EVENT_WRITE:
636 case CP_EVENT_WRITE_SHD:
637 case CP_EVENT_WRITE_CFL:
638 case CP_EVENT_WRITE_ZPD:
639 case CP_DRAW_INDX:
640 case CP_DRAW_INDX_2:
641 case CP_DRAW_INDX_BIN:
642 case CP_DRAW_INDX_2_BIN:
643 case CP_VIZ_QUERY:
644 case CP_SET_STATE:
645 case CP_SET_CONSTANT:
646 case CP_IM_LOAD:
647 case CP_IM_LOAD_IMMEDIATE:
648 case CP_LOAD_CONSTANT_CONTEXT:
649 case CP_INVALIDATE_STATE:
650 case CP_SET_SHADER_BASES:
651 case CP_SET_BIN_MASK:
652 case CP_SET_BIN_SELECT:
653 case CP_SET_BIN_BASE_OFFSET:
654 case CP_SET_BIN_DATA:
655 case CP_CONTEXT_UPDATE:
656 case CP_INTERRUPT:
657 case CP_IM_STORE:
658 case CP_LOAD_STATE:
659 break;
660 /* these shouldn't come from userspace */
661 case CP_ME_INIT:
662 case CP_SET_PROTECTED_MODE:
663 default:
664 KGSL_CMD_ERR(dev_priv->device, "bad CP opcode %0x\n", opcode);
665 return false;
666 break;
667 }
668
669 return true;
670}
671
672static bool
673_handle_type0(struct kgsl_device_private *dev_priv, uint *hostaddr)
674{
675 unsigned int reg = type0_pkt_offset(*hostaddr);
676 unsigned int cnt = type0_pkt_size(*hostaddr);
677 if (reg < 0x0192 || (reg + cnt) >= 0x8000) {
678 KGSL_CMD_ERR(dev_priv->device, "bad type0 reg: 0x%0x cnt: %d\n",
679 reg, cnt);
680 return false;
681 }
682 return true;
683}
684
685/*
686 * Traverse IBs and dump them to test vector. Detect swap by inspecting
687 * register writes, keeping note of the current state, and dump
688 * framebuffer config to test vector
689 */
690static bool _parse_ibs(struct kgsl_device_private *dev_priv,
691 uint gpuaddr, int sizedwords)
692{
693 static uint level; /* recursion level */
694 bool ret = false;
695 uint *hostaddr, *hoststart;
696 int dwords_left = sizedwords; /* dwords left in the current command
697 buffer */
698 struct kgsl_mem_entry *entry;
699
700 spin_lock(&dev_priv->process_priv->mem_lock);
701 entry = kgsl_sharedmem_find_region(dev_priv->process_priv,
702 gpuaddr, sizedwords * sizeof(uint));
703 spin_unlock(&dev_priv->process_priv->mem_lock);
704 if (entry == NULL) {
705 KGSL_CMD_ERR(dev_priv->device,
706 "no mapping for gpuaddr: 0x%08x\n", gpuaddr);
707 return false;
708 }
709
710 hostaddr = (uint *)kgsl_gpuaddr_to_vaddr(&entry->memdesc, gpuaddr);
711 if (hostaddr == NULL) {
712 KGSL_CMD_ERR(dev_priv->device,
713 "no mapping for gpuaddr: 0x%08x\n", gpuaddr);
714 return false;
715 }
716
717 hoststart = hostaddr;
718
719 level++;
720
721 KGSL_CMD_INFO(dev_priv->device, "ib: gpuaddr:0x%08x, wc:%d, hptr:%p\n",
722 gpuaddr, sizedwords, hostaddr);
723
724 mb();
725 while (dwords_left > 0) {
726 bool cur_ret = true;
727 int count = 0; /* dword count including packet header */
728
729 switch (*hostaddr >> 30) {
730 case 0x0: /* type-0 */
731 count = (*hostaddr >> 16)+2;
732 cur_ret = _handle_type0(dev_priv, hostaddr);
733 break;
734 case 0x1: /* type-1 */
735 count = 2;
736 break;
737 case 0x3: /* type-3 */
738 count = ((*hostaddr >> 16) & 0x3fff) + 2;
739 cur_ret = _handle_type3(dev_priv, hostaddr);
740 break;
741 default:
742 KGSL_CMD_ERR(dev_priv->device, "unexpected type: "
743 "type:%d, word:0x%08x @ 0x%p, gpu:0x%08x\n",
744 *hostaddr >> 30, *hostaddr, hostaddr,
745 gpuaddr+4*(sizedwords-dwords_left));
746 cur_ret = false;
747 count = dwords_left;
748 break;
749 }
750
751 if (!cur_ret) {
752 KGSL_CMD_ERR(dev_priv->device,
753 "bad sub-type: #:%d/%d, v:0x%08x"
754 " @ 0x%p[gb:0x%08x], level:%d\n",
755 sizedwords-dwords_left, sizedwords, *hostaddr,
756 hostaddr, gpuaddr+4*(sizedwords-dwords_left),
757 level);
758
759 if (ADRENO_DEVICE(dev_priv->device)->ib_check_level
760 >= 2)
761 print_hex_dump(KERN_ERR,
762 level == 1 ? "IB1:" : "IB2:",
763 DUMP_PREFIX_OFFSET, 32, 4, hoststart,
764 sizedwords*4, 0);
765 goto done;
766 }
767
768 /* jump to next packet */
769 dwords_left -= count;
770 hostaddr += count;
771 if (dwords_left < 0) {
772 KGSL_CMD_ERR(dev_priv->device,
773 "bad count: c:%d, #:%d/%d, "
774 "v:0x%08x @ 0x%p[gb:0x%08x], level:%d\n",
775 count, sizedwords-(dwords_left+count),
776 sizedwords, *(hostaddr-count), hostaddr-count,
777 gpuaddr+4*(sizedwords-(dwords_left+count)),
778 level);
779 if (ADRENO_DEVICE(dev_priv->device)->ib_check_level
780 >= 2)
781 print_hex_dump(KERN_ERR,
782 level == 1 ? "IB1:" : "IB2:",
783 DUMP_PREFIX_OFFSET, 32, 4, hoststart,
784 sizedwords*4, 0);
785 goto done;
786 }
787 }
788
789 ret = true;
790done:
791 if (!ret)
792 KGSL_DRV_ERR(dev_priv->device,
793 "parsing failed: gpuaddr:0x%08x, "
794 "host:0x%p, wc:%d\n", gpuaddr, hoststart, sizedwords);
795
796 level--;
797
798 return ret;
799}
800
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700801int
802adreno_ringbuffer_issueibcmds(struct kgsl_device_private *dev_priv,
803 struct kgsl_context *context,
804 struct kgsl_ibdesc *ibdesc,
805 unsigned int numibs,
806 uint32_t *timestamp,
807 unsigned int flags)
808{
809 struct kgsl_device *device = dev_priv->device;
810 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
811 unsigned int *link;
812 unsigned int *cmds;
813 unsigned int i;
Jeremy Gebben3c127f52011-08-08 17:04:11 -0600814 struct adreno_context *drawctxt;
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -0700815 unsigned int start_index = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700816
817 if (device->state & KGSL_STATE_HUNG)
818 return -EBUSY;
819 if (!(adreno_dev->ringbuffer.flags & KGSL_FLAGS_STARTED) ||
Jeremy Gebben3c127f52011-08-08 17:04:11 -0600820 context == NULL || ibdesc == 0 || numibs == 0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700821 return -EINVAL;
822
Jeremy Gebben3c127f52011-08-08 17:04:11 -0600823 drawctxt = context->devctxt;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700824
825 if (drawctxt->flags & CTXT_FLAGS_GPU_HANG) {
826 KGSL_CTXT_WARN(device, "Context %p caused a gpu hang.."
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700827 " will not accept commands for context %d\n",
828 drawctxt, drawctxt->id);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700829 return -EDEADLK;
830 }
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -0600831
832 cmds = link = kzalloc(sizeof(unsigned int) * (numibs * 3 + 4),
833 GFP_KERNEL);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700834 if (!link) {
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -0600835 KGSL_CORE_ERR("kzalloc(%d) failed\n",
836 sizeof(unsigned int) * (numibs * 3 + 4));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700837 return -ENOMEM;
838 }
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -0700839
840 /*When preamble is enabled, the preamble buffer with state restoration
841 commands are stored in the first node of the IB chain. We can skip that
842 if a context switch hasn't occured */
843
844 if (drawctxt->flags & CTXT_FLAGS_PREAMBLE &&
845 adreno_dev->drawctxt_active == drawctxt)
846 start_index = 1;
847
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -0600848 if (!start_index) {
849 *cmds++ = cp_nop_packet(1);
850 *cmds++ = KGSL_START_OF_IB_IDENTIFIER;
851 } else {
852 *cmds++ = cp_nop_packet(4);
853 *cmds++ = KGSL_START_OF_IB_IDENTIFIER;
854 *cmds++ = CP_HDR_INDIRECT_BUFFER_PFD;
855 *cmds++ = ibdesc[0].gpuaddr;
856 *cmds++ = ibdesc[0].sizedwords;
857 }
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -0700858 for (i = start_index; i < numibs; i++) {
Jeremy Gebbend0ab6ad2012-04-06 11:13:35 -0600859 if (unlikely(adreno_dev->ib_check_level >= 1 &&
860 !_parse_ibs(dev_priv, ibdesc[i].gpuaddr,
861 ibdesc[i].sizedwords))) {
862 kfree(link);
863 return -EINVAL;
864 }
Jordan Crouse084427d2011-07-28 08:37:58 -0600865 *cmds++ = CP_HDR_INDIRECT_BUFFER_PFD;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700866 *cmds++ = ibdesc[i].gpuaddr;
867 *cmds++ = ibdesc[i].sizedwords;
868 }
869
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -0600870 *cmds++ = cp_nop_packet(1);
871 *cmds++ = KGSL_END_OF_IB_IDENTIFIER;
872
Shubhraprakash Das1c528262012-04-26 17:38:13 -0600873 kgsl_setstate(&device->mmu,
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600874 kgsl_mmu_pt_get_flags(device->mmu.hwpagetable,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700875 device->id));
876
877 adreno_drawctxt_switch(adreno_dev, drawctxt, flags);
878
879 *timestamp = adreno_ringbuffer_addcmds(&adreno_dev->ringbuffer,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700880 drawctxt,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700881 KGSL_CMD_FLAGS_NOT_KERNEL_CMD,
882 &link[0], (cmds - link));
883
884 KGSL_CMD_INFO(device, "ctxt %d g %08x numibs %d ts %d\n",
885 context->id, (unsigned int)ibdesc, numibs, *timestamp);
886
887 kfree(link);
888
889#ifdef CONFIG_MSM_KGSL_CFF_DUMP
890 /*
891 * insert wait for idle after every IB1
892 * this is conservative but works reliably and is ok
893 * even for performance simulations
894 */
895 adreno_idle(device, KGSL_TIMEOUT_DEFAULT);
896#endif
897
898 return 0;
899}
900
901int adreno_ringbuffer_extract(struct adreno_ringbuffer *rb,
902 unsigned int *temp_rb_buffer,
903 int *rb_size)
904{
905 struct kgsl_device *device = rb->device;
906 unsigned int rb_rptr;
907 unsigned int retired_timestamp;
908 unsigned int temp_idx = 0;
909 unsigned int value;
910 unsigned int val1;
911 unsigned int val2;
912 unsigned int val3;
913 unsigned int copy_rb_contents = 0;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700914 struct kgsl_context *context;
915 unsigned int context_id;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700916
917 GSL_RB_GET_READPTR(rb, &rb->rptr);
918
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700919 /* current_context is the context that is presently active in the
920 * GPU, i.e the context in which the hang is caused */
921 kgsl_sharedmem_readl(&device->memstore, &context_id,
922 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
923 current_context));
924 KGSL_DRV_ERR(device, "Last context id: %d\n", context_id);
925 context = idr_find(&device->context_idr, context_id);
926 if (context == NULL) {
927 KGSL_DRV_ERR(device,
928 "GPU recovery from hang not possible because last"
929 " context id is invalid.\n");
930 return -EINVAL;
931 }
932 retired_timestamp = device->ftbl->readtimestamp(device, context,
933 KGSL_TIMESTAMP_RETIRED);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700934 KGSL_DRV_ERR(device, "GPU successfully executed till ts: %x\n",
935 retired_timestamp);
936 /*
937 * We need to go back in history by 4 dwords from the current location
938 * of read pointer as 4 dwords are read to match the end of a command.
939 * Also, take care of wrap around when moving back
940 */
941 if (rb->rptr >= 4)
942 rb_rptr = (rb->rptr - 4) * sizeof(unsigned int);
943 else
944 rb_rptr = rb->buffer_desc.size -
945 ((4 - rb->rptr) * sizeof(unsigned int));
946 /* Read the rb contents going backwards to locate end of last
947 * sucessfully executed command */
948 while ((rb_rptr / sizeof(unsigned int)) != rb->wptr) {
949 kgsl_sharedmem_readl(&rb->buffer_desc, &value, rb_rptr);
950 if (value == retired_timestamp) {
951 rb_rptr = adreno_ringbuffer_inc_wrapped(rb_rptr,
952 rb->buffer_desc.size);
953 kgsl_sharedmem_readl(&rb->buffer_desc, &val1, rb_rptr);
954 rb_rptr = adreno_ringbuffer_inc_wrapped(rb_rptr,
955 rb->buffer_desc.size);
956 kgsl_sharedmem_readl(&rb->buffer_desc, &val2, rb_rptr);
957 rb_rptr = adreno_ringbuffer_inc_wrapped(rb_rptr,
958 rb->buffer_desc.size);
959 kgsl_sharedmem_readl(&rb->buffer_desc, &val3, rb_rptr);
960 /* match the pattern found at the end of a command */
961 if ((val1 == 2 &&
Jordan Crouse084427d2011-07-28 08:37:58 -0600962 val2 == cp_type3_packet(CP_INTERRUPT, 1)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700963 && val3 == CP_INT_CNTL__RB_INT_MASK) ||
Jordan Crouse084427d2011-07-28 08:37:58 -0600964 (val1 == cp_type3_packet(CP_EVENT_WRITE, 3)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700965 && val2 == CACHE_FLUSH_TS &&
966 val3 == (rb->device->memstore.gpuaddr +
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700967 KGSL_MEMSTORE_OFFSET(context_id,
968 eoptimestamp)))) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700969 rb_rptr = adreno_ringbuffer_inc_wrapped(rb_rptr,
970 rb->buffer_desc.size);
971 KGSL_DRV_ERR(device,
972 "Found end of last executed "
973 "command at offset: %x\n",
974 rb_rptr / sizeof(unsigned int));
975 break;
976 } else {
977 if (rb_rptr < (3 * sizeof(unsigned int)))
978 rb_rptr = rb->buffer_desc.size -
979 (3 * sizeof(unsigned int))
980 + rb_rptr;
981 else
982 rb_rptr -= (3 * sizeof(unsigned int));
983 }
984 }
985
986 if (rb_rptr == 0)
987 rb_rptr = rb->buffer_desc.size - sizeof(unsigned int);
988 else
989 rb_rptr -= sizeof(unsigned int);
990 }
991
992 if ((rb_rptr / sizeof(unsigned int)) == rb->wptr) {
993 KGSL_DRV_ERR(device,
994 "GPU recovery from hang not possible because last"
995 " successful timestamp is overwritten\n");
996 return -EINVAL;
997 }
998 /* rb_rptr is now pointing to the first dword of the command following
999 * the last sucessfully executed command sequence. Assumption is that
1000 * GPU is hung in the command sequence pointed by rb_rptr */
1001 /* make sure the GPU is not hung in a command submitted by kgsl
1002 * itself */
1003 kgsl_sharedmem_readl(&rb->buffer_desc, &val1, rb_rptr);
1004 kgsl_sharedmem_readl(&rb->buffer_desc, &val2,
1005 adreno_ringbuffer_inc_wrapped(rb_rptr,
1006 rb->buffer_desc.size));
Jordan Crouse084427d2011-07-28 08:37:58 -06001007 if (val1 == cp_nop_packet(1) && val2 == KGSL_CMD_IDENTIFIER) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001008 KGSL_DRV_ERR(device,
1009 "GPU recovery from hang not possible because "
1010 "of hang in kgsl command\n");
1011 return -EINVAL;
1012 }
1013
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001014 while ((rb_rptr / sizeof(unsigned int)) != rb->wptr) {
1015 kgsl_sharedmem_readl(&rb->buffer_desc, &value, rb_rptr);
1016 rb_rptr = adreno_ringbuffer_inc_wrapped(rb_rptr,
1017 rb->buffer_desc.size);
1018 /* check for context switch indicator */
1019 if (value == KGSL_CONTEXT_TO_MEM_IDENTIFIER) {
1020 kgsl_sharedmem_readl(&rb->buffer_desc, &value, rb_rptr);
1021 rb_rptr = adreno_ringbuffer_inc_wrapped(rb_rptr,
1022 rb->buffer_desc.size);
Jordan Crouse084427d2011-07-28 08:37:58 -06001023 BUG_ON(value != cp_type3_packet(CP_MEM_WRITE, 2));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001024 kgsl_sharedmem_readl(&rb->buffer_desc, &val1, rb_rptr);
1025 rb_rptr = adreno_ringbuffer_inc_wrapped(rb_rptr,
1026 rb->buffer_desc.size);
1027 BUG_ON(val1 != (device->memstore.gpuaddr +
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001028 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
1029 current_context)));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001030 kgsl_sharedmem_readl(&rb->buffer_desc, &value, rb_rptr);
1031 rb_rptr = adreno_ringbuffer_inc_wrapped(rb_rptr,
1032 rb->buffer_desc.size);
Jordan Crousea400d8d2012-03-16 14:53:39 -06001033
1034 /*
1035 * If other context switches were already lost and
1036 * and the current context is the one that is hanging,
1037 * then we cannot recover. Print an error message
1038 * and leave.
1039 */
1040
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001041 if ((copy_rb_contents == 0) && (value == context_id)) {
Jordan Crousea400d8d2012-03-16 14:53:39 -06001042 KGSL_DRV_ERR(device, "GPU recovery could not "
1043 "find the previous context\n");
1044 return -EINVAL;
1045 }
1046
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001047 /*
1048 * If we were copying the commands and got to this point
1049 * then we need to remove the 3 commands that appear
1050 * before KGSL_CONTEXT_TO_MEM_IDENTIFIER
1051 */
1052 if (temp_idx)
1053 temp_idx -= 3;
1054 /* if context switches to a context that did not cause
1055 * hang then start saving the rb contents as those
1056 * commands can be executed */
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001057 if (value != context_id) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001058 copy_rb_contents = 1;
Jordan Crouse084427d2011-07-28 08:37:58 -06001059 temp_rb_buffer[temp_idx++] = cp_nop_packet(1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001060 temp_rb_buffer[temp_idx++] =
1061 KGSL_CMD_IDENTIFIER;
Jordan Crouse084427d2011-07-28 08:37:58 -06001062 temp_rb_buffer[temp_idx++] = cp_nop_packet(1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001063 temp_rb_buffer[temp_idx++] =
1064 KGSL_CONTEXT_TO_MEM_IDENTIFIER;
1065 temp_rb_buffer[temp_idx++] =
Jordan Crouse084427d2011-07-28 08:37:58 -06001066 cp_type3_packet(CP_MEM_WRITE, 2);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001067 temp_rb_buffer[temp_idx++] = val1;
1068 temp_rb_buffer[temp_idx++] = value;
1069 } else {
1070 copy_rb_contents = 0;
1071 }
1072 } else if (copy_rb_contents)
1073 temp_rb_buffer[temp_idx++] = value;
1074 }
1075
1076 *rb_size = temp_idx;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001077 return 0;
1078}
1079
1080void
1081adreno_ringbuffer_restore(struct adreno_ringbuffer *rb, unsigned int *rb_buff,
1082 int num_rb_contents)
1083{
1084 int i;
1085 unsigned int *ringcmds;
1086 unsigned int rcmd_gpu;
1087
1088 if (!num_rb_contents)
1089 return;
1090
1091 if (num_rb_contents > (rb->buffer_desc.size - rb->wptr)) {
1092 adreno_regwrite(rb->device, REG_CP_RB_RPTR, 0);
1093 rb->rptr = 0;
1094 BUG_ON(num_rb_contents > rb->buffer_desc.size);
1095 }
1096 ringcmds = (unsigned int *)rb->buffer_desc.hostptr + rb->wptr;
1097 rcmd_gpu = rb->buffer_desc.gpuaddr + sizeof(unsigned int) * rb->wptr;
1098 for (i = 0; i < num_rb_contents; i++)
1099 GSL_RB_WRITE(ringcmds, rcmd_gpu, rb_buff[i]);
1100 rb->wptr += num_rb_contents;
1101 adreno_ringbuffer_submit(rb);
1102}