blob: af421f6b72b097f7b95f7e00f9d64bb20694cd09 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
28#include <linux/clk.h>
29#include <linux/io.h>
30#include <linux/jiffies.h>
31#include <linux/seq_file.h>
32#include <linux/delay.h>
33#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030034#include <linux/hardirq.h>
archit tanejaaffe3602011-02-23 08:41:03 +000035#include <linux/interrupt.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030037#include <linux/pm_runtime.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020038
39#include <plat/sram.h>
40#include <plat/clock.h>
41
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020043
44#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053045#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053046#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020047
48/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000049#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020050
Tomi Valkeinen80c39712009-11-12 11:41:42 +020051#define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
52 DISPC_IRQ_OCP_ERR | \
53 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
54 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
55 DISPC_IRQ_SYNC_LOST | \
56 DISPC_IRQ_SYNC_LOST_DIGIT)
57
58#define DISPC_MAX_NR_ISRS 8
59
60struct omap_dispc_isr_data {
61 omap_dispc_isr_t isr;
62 void *arg;
63 u32 mask;
64};
65
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +020066struct dispc_h_coef {
67 s8 hc4;
68 s8 hc3;
69 u8 hc2;
70 s8 hc1;
71 s8 hc0;
72};
73
74struct dispc_v_coef {
75 s8 vc22;
76 s8 vc2;
77 u8 vc1;
78 s8 vc0;
79 s8 vc00;
80};
81
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030082enum omap_burst_size {
83 BURST_SIZE_X2 = 0,
84 BURST_SIZE_X4 = 1,
85 BURST_SIZE_X8 = 2,
86};
87
Tomi Valkeinen80c39712009-11-12 11:41:42 +020088#define REG_GET(idx, start, end) \
89 FLD_GET(dispc_read_reg(idx), start, end)
90
91#define REG_FLD_MOD(idx, val, start, end) \
92 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
93
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +020094struct dispc_irq_stats {
95 unsigned long last_reset;
96 unsigned irq_count;
97 unsigned irqs[32];
98};
99
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200100static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000101 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200102 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300103
104 int ctx_loss_cnt;
105
archit tanejaaffe3602011-02-23 08:41:03 +0000106 int irq;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300107 struct clk *dss_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200108
109 u32 fifo_size[3];
110
111 spinlock_t irq_lock;
112 u32 irq_error_mask;
113 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
114 u32 error_irqs;
115 struct work_struct error_work;
116
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300117 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200118 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200119
120#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
121 spinlock_t irq_stats_lock;
122 struct dispc_irq_stats irq_stats;
123#endif
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200124} dispc;
125
Amber Jain0d66cbb2011-05-19 19:47:54 +0530126enum omap_color_component {
127 /* used for all color formats for OMAP3 and earlier
128 * and for RGB and Y color component on OMAP4
129 */
130 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
131 /* used for UV component for
132 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
133 * color formats on OMAP4
134 */
135 DISPC_COLOR_COMPONENT_UV = 1 << 1,
136};
137
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200138static void _omap_dispc_set_irqs(void);
139
Archit Taneja55978cc2011-05-06 11:45:51 +0530140static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200141{
Archit Taneja55978cc2011-05-06 11:45:51 +0530142 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200143}
144
Archit Taneja55978cc2011-05-06 11:45:51 +0530145static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200146{
Archit Taneja55978cc2011-05-06 11:45:51 +0530147 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200148}
149
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300150static int dispc_get_ctx_loss_count(void)
151{
152 struct device *dev = &dispc.pdev->dev;
153 struct omap_display_platform_data *pdata = dev->platform_data;
154 struct omap_dss_board_info *board_data = pdata->board_data;
155 int cnt;
156
157 if (!board_data->get_context_loss_count)
158 return -ENOENT;
159
160 cnt = board_data->get_context_loss_count(dev);
161
162 WARN_ONCE(cnt < 0, "get_context_loss_count failed: %d\n", cnt);
163
164 return cnt;
165}
166
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200167#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530168 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200169#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530170 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200171
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300172static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200173{
Archit Tanejac6104b82011-08-05 19:06:02 +0530174 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200175
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300176 DSSDBG("dispc_save_context\n");
177
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200178 SR(IRQENABLE);
179 SR(CONTROL);
180 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200181 SR(LINE_NUMBER);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300182 if (dss_has_feature(FEAT_GLOBAL_ALPHA))
183 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000184 if (dss_has_feature(FEAT_MGR_LCD2)) {
185 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000186 SR(CONFIG2);
187 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200188
Archit Tanejac6104b82011-08-05 19:06:02 +0530189 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
190 SR(DEFAULT_COLOR(i));
191 SR(TRANS_COLOR(i));
192 SR(SIZE_MGR(i));
193 if (i == OMAP_DSS_CHANNEL_DIGIT)
194 continue;
195 SR(TIMING_H(i));
196 SR(TIMING_V(i));
197 SR(POL_FREQ(i));
198 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200199
Archit Tanejac6104b82011-08-05 19:06:02 +0530200 SR(DATA_CYCLE1(i));
201 SR(DATA_CYCLE2(i));
202 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200203
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300204 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530205 SR(CPR_COEF_R(i));
206 SR(CPR_COEF_G(i));
207 SR(CPR_COEF_B(i));
208 }
209 }
210
211 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
212 SR(OVL_BA0(i));
213 SR(OVL_BA1(i));
214 SR(OVL_POSITION(i));
215 SR(OVL_SIZE(i));
216 SR(OVL_ATTRIBUTES(i));
217 SR(OVL_FIFO_THRESHOLD(i));
218 SR(OVL_ROW_INC(i));
219 SR(OVL_PIXEL_INC(i));
220 if (dss_has_feature(FEAT_PRELOAD))
221 SR(OVL_PRELOAD(i));
222 if (i == OMAP_DSS_GFX) {
223 SR(OVL_WINDOW_SKIP(i));
224 SR(OVL_TABLE_BA(i));
225 continue;
226 }
227 SR(OVL_FIR(i));
228 SR(OVL_PICTURE_SIZE(i));
229 SR(OVL_ACCU0(i));
230 SR(OVL_ACCU1(i));
231
232 for (j = 0; j < 8; j++)
233 SR(OVL_FIR_COEF_H(i, j));
234
235 for (j = 0; j < 8; j++)
236 SR(OVL_FIR_COEF_HV(i, j));
237
238 for (j = 0; j < 5; j++)
239 SR(OVL_CONV_COEF(i, j));
240
241 if (dss_has_feature(FEAT_FIR_COEF_V)) {
242 for (j = 0; j < 8; j++)
243 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300244 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000245
Archit Tanejac6104b82011-08-05 19:06:02 +0530246 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
247 SR(OVL_BA0_UV(i));
248 SR(OVL_BA1_UV(i));
249 SR(OVL_FIR2(i));
250 SR(OVL_ACCU2_0(i));
251 SR(OVL_ACCU2_1(i));
252
253 for (j = 0; j < 8; j++)
254 SR(OVL_FIR_COEF_H2(i, j));
255
256 for (j = 0; j < 8; j++)
257 SR(OVL_FIR_COEF_HV2(i, j));
258
259 for (j = 0; j < 8; j++)
260 SR(OVL_FIR_COEF_V2(i, j));
261 }
262 if (dss_has_feature(FEAT_ATTR2))
263 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000264 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200265
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600266 if (dss_has_feature(FEAT_CORE_CLK_DIV))
267 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300268
269 dispc.ctx_loss_cnt = dispc_get_ctx_loss_count();
270 dispc.ctx_valid = true;
271
272 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200273}
274
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300275static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200276{
Archit Tanejac6104b82011-08-05 19:06:02 +0530277 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300278
279 DSSDBG("dispc_restore_context\n");
280
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300281 if (!dispc.ctx_valid)
282 return;
283
284 ctx = dispc_get_ctx_loss_count();
285
286 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
287 return;
288
289 DSSDBG("ctx_loss_count: saved %d, current %d\n",
290 dispc.ctx_loss_cnt, ctx);
291
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200292 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200293 /*RR(CONTROL);*/
294 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200295 RR(LINE_NUMBER);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300296 if (dss_has_feature(FEAT_GLOBAL_ALPHA))
297 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530298 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000299 RR(CONFIG2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200300
Archit Tanejac6104b82011-08-05 19:06:02 +0530301 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
302 RR(DEFAULT_COLOR(i));
303 RR(TRANS_COLOR(i));
304 RR(SIZE_MGR(i));
305 if (i == OMAP_DSS_CHANNEL_DIGIT)
306 continue;
307 RR(TIMING_H(i));
308 RR(TIMING_V(i));
309 RR(POL_FREQ(i));
310 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530311
Archit Tanejac6104b82011-08-05 19:06:02 +0530312 RR(DATA_CYCLE1(i));
313 RR(DATA_CYCLE2(i));
314 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000315
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300316 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530317 RR(CPR_COEF_R(i));
318 RR(CPR_COEF_G(i));
319 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300320 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000321 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200322
Archit Tanejac6104b82011-08-05 19:06:02 +0530323 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
324 RR(OVL_BA0(i));
325 RR(OVL_BA1(i));
326 RR(OVL_POSITION(i));
327 RR(OVL_SIZE(i));
328 RR(OVL_ATTRIBUTES(i));
329 RR(OVL_FIFO_THRESHOLD(i));
330 RR(OVL_ROW_INC(i));
331 RR(OVL_PIXEL_INC(i));
332 if (dss_has_feature(FEAT_PRELOAD))
333 RR(OVL_PRELOAD(i));
334 if (i == OMAP_DSS_GFX) {
335 RR(OVL_WINDOW_SKIP(i));
336 RR(OVL_TABLE_BA(i));
337 continue;
338 }
339 RR(OVL_FIR(i));
340 RR(OVL_PICTURE_SIZE(i));
341 RR(OVL_ACCU0(i));
342 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200343
Archit Tanejac6104b82011-08-05 19:06:02 +0530344 for (j = 0; j < 8; j++)
345 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200346
Archit Tanejac6104b82011-08-05 19:06:02 +0530347 for (j = 0; j < 8; j++)
348 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200349
Archit Tanejac6104b82011-08-05 19:06:02 +0530350 for (j = 0; j < 5; j++)
351 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200352
Archit Tanejac6104b82011-08-05 19:06:02 +0530353 if (dss_has_feature(FEAT_FIR_COEF_V)) {
354 for (j = 0; j < 8; j++)
355 RR(OVL_FIR_COEF_V(i, j));
356 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200357
Archit Tanejac6104b82011-08-05 19:06:02 +0530358 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
359 RR(OVL_BA0_UV(i));
360 RR(OVL_BA1_UV(i));
361 RR(OVL_FIR2(i));
362 RR(OVL_ACCU2_0(i));
363 RR(OVL_ACCU2_1(i));
364
365 for (j = 0; j < 8; j++)
366 RR(OVL_FIR_COEF_H2(i, j));
367
368 for (j = 0; j < 8; j++)
369 RR(OVL_FIR_COEF_HV2(i, j));
370
371 for (j = 0; j < 8; j++)
372 RR(OVL_FIR_COEF_V2(i, j));
373 }
374 if (dss_has_feature(FEAT_ATTR2))
375 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300376 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200377
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600378 if (dss_has_feature(FEAT_CORE_CLK_DIV))
379 RR(DIVISOR);
380
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200381 /* enable last, because LCD & DIGIT enable are here */
382 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000383 if (dss_has_feature(FEAT_MGR_LCD2))
384 RR(CONTROL2);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200385 /* clear spurious SYNC_LOST_DIGIT interrupts */
386 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
387
388 /*
389 * enable last so IRQs won't trigger before
390 * the context is fully restored
391 */
392 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300393
394 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200395}
396
397#undef SR
398#undef RR
399
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300400int dispc_runtime_get(void)
401{
402 int r;
403
404 DSSDBG("dispc_runtime_get\n");
405
406 r = pm_runtime_get_sync(&dispc.pdev->dev);
407 WARN_ON(r < 0);
408 return r < 0 ? r : 0;
409}
410
411void dispc_runtime_put(void)
412{
413 int r;
414
415 DSSDBG("dispc_runtime_put\n");
416
417 r = pm_runtime_put(&dispc.pdev->dev);
418 WARN_ON(r < 0);
419}
420
421
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200422bool dispc_go_busy(enum omap_channel channel)
423{
424 int bit;
425
Sumit Semwal2a205f32010-12-02 11:27:12 +0000426 if (channel == OMAP_DSS_CHANNEL_LCD ||
427 channel == OMAP_DSS_CHANNEL_LCD2)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200428 bit = 5; /* GOLCD */
429 else
430 bit = 6; /* GODIGIT */
431
Sumit Semwal2a205f32010-12-02 11:27:12 +0000432 if (channel == OMAP_DSS_CHANNEL_LCD2)
433 return REG_GET(DISPC_CONTROL2, bit, bit) == 1;
434 else
435 return REG_GET(DISPC_CONTROL, bit, bit) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200436}
437
438void dispc_go(enum omap_channel channel)
439{
440 int bit;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000441 bool enable_bit, go_bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200442
Sumit Semwal2a205f32010-12-02 11:27:12 +0000443 if (channel == OMAP_DSS_CHANNEL_LCD ||
444 channel == OMAP_DSS_CHANNEL_LCD2)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200445 bit = 0; /* LCDENABLE */
446 else
447 bit = 1; /* DIGITALENABLE */
448
449 /* if the channel is not enabled, we don't need GO */
Sumit Semwal2a205f32010-12-02 11:27:12 +0000450 if (channel == OMAP_DSS_CHANNEL_LCD2)
451 enable_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
452 else
453 enable_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
454
455 if (!enable_bit)
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300456 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200457
Sumit Semwal2a205f32010-12-02 11:27:12 +0000458 if (channel == OMAP_DSS_CHANNEL_LCD ||
459 channel == OMAP_DSS_CHANNEL_LCD2)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200460 bit = 5; /* GOLCD */
461 else
462 bit = 6; /* GODIGIT */
463
Sumit Semwal2a205f32010-12-02 11:27:12 +0000464 if (channel == OMAP_DSS_CHANNEL_LCD2)
465 go_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
466 else
467 go_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
468
469 if (go_bit) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200470 DSSERR("GO bit not down for channel %d\n", channel);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300471 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200472 }
473
Sumit Semwal2a205f32010-12-02 11:27:12 +0000474 DSSDBG("GO %s\n", channel == OMAP_DSS_CHANNEL_LCD ? "LCD" :
475 (channel == OMAP_DSS_CHANNEL_LCD2 ? "LCD2" : "DIGIT"));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200476
Sumit Semwal2a205f32010-12-02 11:27:12 +0000477 if (channel == OMAP_DSS_CHANNEL_LCD2)
478 REG_FLD_MOD(DISPC_CONTROL2, 1, bit, bit);
479 else
480 REG_FLD_MOD(DISPC_CONTROL, 1, bit, bit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200481}
482
483static void _dispc_write_firh_reg(enum omap_plane plane, int reg, u32 value)
484{
Archit Taneja9b372c22011-05-06 11:45:49 +0530485 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200486}
487
488static void _dispc_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
489{
Archit Taneja9b372c22011-05-06 11:45:49 +0530490 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200491}
492
493static void _dispc_write_firv_reg(enum omap_plane plane, int reg, u32 value)
494{
Archit Taneja9b372c22011-05-06 11:45:49 +0530495 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200496}
497
Amber Jainab5ca072011-05-19 19:47:53 +0530498static void _dispc_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
499{
500 BUG_ON(plane == OMAP_DSS_GFX);
501
502 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
503}
504
505static void _dispc_write_firhv2_reg(enum omap_plane plane, int reg, u32 value)
506{
507 BUG_ON(plane == OMAP_DSS_GFX);
508
509 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
510}
511
512static void _dispc_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
513{
514 BUG_ON(plane == OMAP_DSS_GFX);
515
516 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
517}
518
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200519static void _dispc_set_scale_coef(enum omap_plane plane, int hscaleup,
Amber Jain0d66cbb2011-05-19 19:47:54 +0530520 int vscaleup, int five_taps,
521 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200522{
523 /* Coefficients for horizontal up-sampling */
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200524 static const struct dispc_h_coef coef_hup[8] = {
525 { 0, 0, 128, 0, 0 },
526 { -1, 13, 124, -8, 0 },
527 { -2, 30, 112, -11, -1 },
528 { -5, 51, 95, -11, -2 },
529 { 0, -9, 73, 73, -9 },
530 { -2, -11, 95, 51, -5 },
531 { -1, -11, 112, 30, -2 },
532 { 0, -8, 124, 13, -1 },
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200533 };
534
535 /* Coefficients for vertical up-sampling */
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200536 static const struct dispc_v_coef coef_vup_3tap[8] = {
537 { 0, 0, 128, 0, 0 },
538 { 0, 3, 123, 2, 0 },
539 { 0, 12, 111, 5, 0 },
540 { 0, 32, 89, 7, 0 },
541 { 0, 0, 64, 64, 0 },
542 { 0, 7, 89, 32, 0 },
543 { 0, 5, 111, 12, 0 },
544 { 0, 2, 123, 3, 0 },
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200545 };
546
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200547 static const struct dispc_v_coef coef_vup_5tap[8] = {
548 { 0, 0, 128, 0, 0 },
549 { -1, 13, 124, -8, 0 },
550 { -2, 30, 112, -11, -1 },
551 { -5, 51, 95, -11, -2 },
552 { 0, -9, 73, 73, -9 },
553 { -2, -11, 95, 51, -5 },
554 { -1, -11, 112, 30, -2 },
555 { 0, -8, 124, 13, -1 },
556 };
557
558 /* Coefficients for horizontal down-sampling */
559 static const struct dispc_h_coef coef_hdown[8] = {
560 { 0, 36, 56, 36, 0 },
561 { 4, 40, 55, 31, -2 },
562 { 8, 44, 54, 27, -5 },
563 { 12, 48, 53, 22, -7 },
564 { -9, 17, 52, 51, 17 },
565 { -7, 22, 53, 48, 12 },
566 { -5, 27, 54, 44, 8 },
567 { -2, 31, 55, 40, 4 },
568 };
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200569
570 /* Coefficients for vertical down-sampling */
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200571 static const struct dispc_v_coef coef_vdown_3tap[8] = {
572 { 0, 36, 56, 36, 0 },
573 { 0, 40, 57, 31, 0 },
574 { 0, 45, 56, 27, 0 },
575 { 0, 50, 55, 23, 0 },
576 { 0, 18, 55, 55, 0 },
577 { 0, 23, 55, 50, 0 },
578 { 0, 27, 56, 45, 0 },
579 { 0, 31, 57, 40, 0 },
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200580 };
581
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200582 static const struct dispc_v_coef coef_vdown_5tap[8] = {
583 { 0, 36, 56, 36, 0 },
584 { 4, 40, 55, 31, -2 },
585 { 8, 44, 54, 27, -5 },
586 { 12, 48, 53, 22, -7 },
587 { -9, 17, 52, 51, 17 },
588 { -7, 22, 53, 48, 12 },
589 { -5, 27, 54, 44, 8 },
590 { -2, 31, 55, 40, 4 },
591 };
592
593 const struct dispc_h_coef *h_coef;
594 const struct dispc_v_coef *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200595 int i;
596
597 if (hscaleup)
598 h_coef = coef_hup;
599 else
600 h_coef = coef_hdown;
601
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200602 if (vscaleup)
603 v_coef = five_taps ? coef_vup_5tap : coef_vup_3tap;
604 else
605 v_coef = five_taps ? coef_vdown_5tap : coef_vdown_3tap;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200606
607 for (i = 0; i < 8; i++) {
608 u32 h, hv;
609
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200610 h = FLD_VAL(h_coef[i].hc0, 7, 0)
611 | FLD_VAL(h_coef[i].hc1, 15, 8)
612 | FLD_VAL(h_coef[i].hc2, 23, 16)
613 | FLD_VAL(h_coef[i].hc3, 31, 24);
614 hv = FLD_VAL(h_coef[i].hc4, 7, 0)
615 | FLD_VAL(v_coef[i].vc0, 15, 8)
616 | FLD_VAL(v_coef[i].vc1, 23, 16)
617 | FLD_VAL(v_coef[i].vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200618
Amber Jain0d66cbb2011-05-19 19:47:54 +0530619 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
620 _dispc_write_firh_reg(plane, i, h);
621 _dispc_write_firhv_reg(plane, i, hv);
622 } else {
623 _dispc_write_firh2_reg(plane, i, h);
624 _dispc_write_firhv2_reg(plane, i, hv);
625 }
626
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200627 }
628
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200629 if (five_taps) {
630 for (i = 0; i < 8; i++) {
631 u32 v;
632 v = FLD_VAL(v_coef[i].vc00, 7, 0)
633 | FLD_VAL(v_coef[i].vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530634 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
635 _dispc_write_firv_reg(plane, i, v);
636 else
637 _dispc_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200638 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200639 }
640}
641
642static void _dispc_setup_color_conv_coef(void)
643{
644 const struct color_conv_coef {
645 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
646 int full_range;
647 } ctbl_bt601_5 = {
648 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
649 };
650
651 const struct color_conv_coef *ct;
652
653#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
654
655 ct = &ctbl_bt601_5;
656
Archit Taneja9b372c22011-05-06 11:45:49 +0530657 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 0),
658 CVAL(ct->rcr, ct->ry));
659 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 1),
660 CVAL(ct->gy, ct->rcb));
661 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 2),
662 CVAL(ct->gcb, ct->gcr));
663 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 3),
664 CVAL(ct->bcr, ct->by));
665 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 4),
666 CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200667
Archit Taneja9b372c22011-05-06 11:45:49 +0530668 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 0),
669 CVAL(ct->rcr, ct->ry));
670 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 1),
671 CVAL(ct->gy, ct->rcb));
672 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 2),
673 CVAL(ct->gcb, ct->gcr));
674 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 3),
675 CVAL(ct->bcr, ct->by));
676 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 4),
677 CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200678
679#undef CVAL
680
Archit Taneja9b372c22011-05-06 11:45:49 +0530681 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(OMAP_DSS_VIDEO1),
682 ct->full_range, 11, 11);
683 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(OMAP_DSS_VIDEO2),
684 ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200685}
686
687
688static void _dispc_set_plane_ba0(enum omap_plane plane, u32 paddr)
689{
Archit Taneja9b372c22011-05-06 11:45:49 +0530690 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200691}
692
693static void _dispc_set_plane_ba1(enum omap_plane plane, u32 paddr)
694{
Archit Taneja9b372c22011-05-06 11:45:49 +0530695 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200696}
697
Amber Jainab5ca072011-05-19 19:47:53 +0530698static void _dispc_set_plane_ba0_uv(enum omap_plane plane, u32 paddr)
699{
700 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
701}
702
703static void _dispc_set_plane_ba1_uv(enum omap_plane plane, u32 paddr)
704{
705 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
706}
707
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200708static void _dispc_set_plane_pos(enum omap_plane plane, int x, int y)
709{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200710 u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530711
712 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200713}
714
715static void _dispc_set_pic_size(enum omap_plane plane, int width, int height)
716{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200717 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530718
719 if (plane == OMAP_DSS_GFX)
720 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
721 else
722 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200723}
724
725static void _dispc_set_vid_size(enum omap_plane plane, int width, int height)
726{
727 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200728
729 BUG_ON(plane == OMAP_DSS_GFX);
730
731 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530732
733 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200734}
735
Rajkumar Nfd28a392010-11-04 12:28:42 +0100736static void _dispc_set_pre_mult_alpha(enum omap_plane plane, bool enable)
737{
738 if (!dss_has_feature(FEAT_PRE_MULT_ALPHA))
739 return;
740
741 if (!dss_has_feature(FEAT_GLOBAL_ALPHA_VID1) &&
742 plane == OMAP_DSS_VIDEO1)
743 return;
744
Archit Taneja9b372c22011-05-06 11:45:49 +0530745 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100746}
747
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200748static void _dispc_setup_global_alpha(enum omap_plane plane, u8 global_alpha)
749{
Archit Tanejaa0acb552010-09-15 19:20:00 +0530750 if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200751 return;
752
Rajkumar Nfd28a392010-11-04 12:28:42 +0100753 if (!dss_has_feature(FEAT_GLOBAL_ALPHA_VID1) &&
754 plane == OMAP_DSS_VIDEO1)
755 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530756
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200757 if (plane == OMAP_DSS_GFX)
758 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, 7, 0);
759 else if (plane == OMAP_DSS_VIDEO2)
760 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, 23, 16);
761}
762
763static void _dispc_set_pix_inc(enum omap_plane plane, s32 inc)
764{
Archit Taneja9b372c22011-05-06 11:45:49 +0530765 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200766}
767
768static void _dispc_set_row_inc(enum omap_plane plane, s32 inc)
769{
Archit Taneja9b372c22011-05-06 11:45:49 +0530770 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200771}
772
773static void _dispc_set_color_mode(enum omap_plane plane,
774 enum omap_color_mode color_mode)
775{
776 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530777 if (plane != OMAP_DSS_GFX) {
778 switch (color_mode) {
779 case OMAP_DSS_COLOR_NV12:
780 m = 0x0; break;
781 case OMAP_DSS_COLOR_RGB12U:
782 m = 0x1; break;
783 case OMAP_DSS_COLOR_RGBA16:
784 m = 0x2; break;
785 case OMAP_DSS_COLOR_RGBX16:
786 m = 0x4; break;
787 case OMAP_DSS_COLOR_ARGB16:
788 m = 0x5; break;
789 case OMAP_DSS_COLOR_RGB16:
790 m = 0x6; break;
791 case OMAP_DSS_COLOR_ARGB16_1555:
792 m = 0x7; break;
793 case OMAP_DSS_COLOR_RGB24U:
794 m = 0x8; break;
795 case OMAP_DSS_COLOR_RGB24P:
796 m = 0x9; break;
797 case OMAP_DSS_COLOR_YUV2:
798 m = 0xa; break;
799 case OMAP_DSS_COLOR_UYVY:
800 m = 0xb; break;
801 case OMAP_DSS_COLOR_ARGB32:
802 m = 0xc; break;
803 case OMAP_DSS_COLOR_RGBA32:
804 m = 0xd; break;
805 case OMAP_DSS_COLOR_RGBX32:
806 m = 0xe; break;
807 case OMAP_DSS_COLOR_XRGB16_1555:
808 m = 0xf; break;
809 default:
810 BUG(); break;
811 }
812 } else {
813 switch (color_mode) {
814 case OMAP_DSS_COLOR_CLUT1:
815 m = 0x0; break;
816 case OMAP_DSS_COLOR_CLUT2:
817 m = 0x1; break;
818 case OMAP_DSS_COLOR_CLUT4:
819 m = 0x2; break;
820 case OMAP_DSS_COLOR_CLUT8:
821 m = 0x3; break;
822 case OMAP_DSS_COLOR_RGB12U:
823 m = 0x4; break;
824 case OMAP_DSS_COLOR_ARGB16:
825 m = 0x5; break;
826 case OMAP_DSS_COLOR_RGB16:
827 m = 0x6; break;
828 case OMAP_DSS_COLOR_ARGB16_1555:
829 m = 0x7; break;
830 case OMAP_DSS_COLOR_RGB24U:
831 m = 0x8; break;
832 case OMAP_DSS_COLOR_RGB24P:
833 m = 0x9; break;
834 case OMAP_DSS_COLOR_YUV2:
835 m = 0xa; break;
836 case OMAP_DSS_COLOR_UYVY:
837 m = 0xb; break;
838 case OMAP_DSS_COLOR_ARGB32:
839 m = 0xc; break;
840 case OMAP_DSS_COLOR_RGBA32:
841 m = 0xd; break;
842 case OMAP_DSS_COLOR_RGBX32:
843 m = 0xe; break;
844 case OMAP_DSS_COLOR_XRGB16_1555:
845 m = 0xf; break;
846 default:
847 BUG(); break;
848 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200849 }
850
Archit Taneja9b372c22011-05-06 11:45:49 +0530851 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200852}
853
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300854void dispc_set_channel_out(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200855 enum omap_channel channel)
856{
857 int shift;
858 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000859 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200860
861 switch (plane) {
862 case OMAP_DSS_GFX:
863 shift = 8;
864 break;
865 case OMAP_DSS_VIDEO1:
866 case OMAP_DSS_VIDEO2:
867 shift = 16;
868 break;
869 default:
870 BUG();
871 return;
872 }
873
Archit Taneja9b372c22011-05-06 11:45:49 +0530874 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000875 if (dss_has_feature(FEAT_MGR_LCD2)) {
876 switch (channel) {
877 case OMAP_DSS_CHANNEL_LCD:
878 chan = 0;
879 chan2 = 0;
880 break;
881 case OMAP_DSS_CHANNEL_DIGIT:
882 chan = 1;
883 chan2 = 0;
884 break;
885 case OMAP_DSS_CHANNEL_LCD2:
886 chan = 0;
887 chan2 = 1;
888 break;
889 default:
890 BUG();
891 }
892
893 val = FLD_MOD(val, chan, shift, shift);
894 val = FLD_MOD(val, chan2, 31, 30);
895 } else {
896 val = FLD_MOD(val, channel, shift, shift);
897 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530898 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200899}
900
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300901static void dispc_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200902 enum omap_burst_size burst_size)
903{
904 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200905
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200906 switch (plane) {
907 case OMAP_DSS_GFX:
908 shift = 6;
909 break;
910 case OMAP_DSS_VIDEO1:
911 case OMAP_DSS_VIDEO2:
912 shift = 14;
913 break;
914 default:
915 BUG();
916 return;
917 }
918
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300919 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200920}
921
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300922static void dispc_configure_burst_sizes(void)
923{
924 int i;
925 const int burst_size = BURST_SIZE_X8;
926
927 /* Configure burst size always to maximum size */
928 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
929 dispc_set_burst_size(i, burst_size);
930}
931
932u32 dispc_get_burst_size(enum omap_plane plane)
933{
934 unsigned unit = dss_feat_get_burst_size_unit();
935 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
936 return unit * 8;
937}
938
Mythri P Kd3862612011-03-11 18:02:49 +0530939void dispc_enable_gamma_table(bool enable)
940{
941 /*
942 * This is partially implemented to support only disabling of
943 * the gamma table.
944 */
945 if (enable) {
946 DSSWARN("Gamma table enabling for TV not yet supported");
947 return;
948 }
949
950 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
951}
952
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300953void dispc_enable_cpr(enum omap_channel channel, bool enable)
954{
955 u16 reg;
956
957 if (channel == OMAP_DSS_CHANNEL_LCD)
958 reg = DISPC_CONFIG;
959 else if (channel == OMAP_DSS_CHANNEL_LCD2)
960 reg = DISPC_CONFIG2;
961 else
962 return;
963
964 REG_FLD_MOD(reg, enable, 15, 15);
965}
966
967void dispc_set_cpr_coef(enum omap_channel channel,
968 struct omap_dss_cpr_coefs *coefs)
969{
970 u32 coef_r, coef_g, coef_b;
971
972 if (channel != OMAP_DSS_CHANNEL_LCD && channel != OMAP_DSS_CHANNEL_LCD2)
973 return;
974
975 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
976 FLD_VAL(coefs->rb, 9, 0);
977 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
978 FLD_VAL(coefs->gb, 9, 0);
979 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
980 FLD_VAL(coefs->bb, 9, 0);
981
982 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
983 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
984 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
985}
986
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200987static void _dispc_set_vid_color_conv(enum omap_plane plane, bool enable)
988{
989 u32 val;
990
991 BUG_ON(plane == OMAP_DSS_GFX);
992
Archit Taneja9b372c22011-05-06 11:45:49 +0530993 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200994 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +0530995 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200996}
997
998void dispc_enable_replication(enum omap_plane plane, bool enable)
999{
1000 int bit;
1001
1002 if (plane == OMAP_DSS_GFX)
1003 bit = 5;
1004 else
1005 bit = 10;
1006
Archit Taneja9b372c22011-05-06 11:45:49 +05301007 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001008}
1009
Sumit Semwal64ba4f72010-12-02 11:27:10 +00001010void dispc_set_lcd_size(enum omap_channel channel, u16 width, u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001011{
1012 u32 val;
1013 BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
1014 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +05301015 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001016}
1017
1018void dispc_set_digit_size(u16 width, u16 height)
1019{
1020 u32 val;
1021 BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
1022 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +05301023 dispc_write_reg(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001024}
1025
1026static void dispc_read_plane_fifo_sizes(void)
1027{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001028 u32 size;
1029 int plane;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301030 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001031 u32 unit;
1032
1033 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001034
Archit Tanejaa0acb552010-09-15 19:20:00 +05301035 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001036
Archit Tanejaa0acb552010-09-15 19:20:00 +05301037 for (plane = 0; plane < ARRAY_SIZE(dispc.fifo_size); ++plane) {
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001038 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(plane), start, end);
1039 size *= unit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001040 dispc.fifo_size[plane] = size;
1041 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001042}
1043
1044u32 dispc_get_plane_fifo_size(enum omap_plane plane)
1045{
1046 return dispc.fifo_size[plane];
1047}
1048
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001049void dispc_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001050{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301051 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001052 u32 unit;
1053
1054 unit = dss_feat_get_buffer_size_unit();
1055
1056 WARN_ON(low % unit != 0);
1057 WARN_ON(high % unit != 0);
1058
1059 low /= unit;
1060 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301061
Archit Taneja9b372c22011-05-06 11:45:49 +05301062 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1063 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1064
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001065 DSSDBG("fifo(%d) low/high old %u/%u, new %u/%u\n",
1066 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301067 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1068 lo_start, lo_end),
1069 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1070 hi_start, hi_end),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001071 low, high);
1072
Archit Taneja9b372c22011-05-06 11:45:49 +05301073 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301074 FLD_VAL(high, hi_start, hi_end) |
1075 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001076}
1077
1078void dispc_enable_fifomerge(bool enable)
1079{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001080 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1081 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001082}
1083
Amber Jain0d66cbb2011-05-19 19:47:54 +05301084static void _dispc_set_fir(enum omap_plane plane,
1085 int hinc, int vinc,
1086 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001087{
1088 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001089
Amber Jain0d66cbb2011-05-19 19:47:54 +05301090 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1091 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301092
Amber Jain0d66cbb2011-05-19 19:47:54 +05301093 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1094 &hinc_start, &hinc_end);
1095 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1096 &vinc_start, &vinc_end);
1097 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1098 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301099
Amber Jain0d66cbb2011-05-19 19:47:54 +05301100 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1101 } else {
1102 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1103 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1104 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001105}
1106
1107static void _dispc_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
1108{
1109 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301110 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001111
Archit Taneja87a74842011-03-02 11:19:50 +05301112 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1113 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1114
1115 val = FLD_VAL(vaccu, vert_start, vert_end) |
1116 FLD_VAL(haccu, hor_start, hor_end);
1117
Archit Taneja9b372c22011-05-06 11:45:49 +05301118 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001119}
1120
1121static void _dispc_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
1122{
1123 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301124 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001125
Archit Taneja87a74842011-03-02 11:19:50 +05301126 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1127 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1128
1129 val = FLD_VAL(vaccu, vert_start, vert_end) |
1130 FLD_VAL(haccu, hor_start, hor_end);
1131
Archit Taneja9b372c22011-05-06 11:45:49 +05301132 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001133}
1134
Amber Jainab5ca072011-05-19 19:47:53 +05301135static void _dispc_set_vid_accu2_0(enum omap_plane plane, int haccu, int vaccu)
1136{
1137 u32 val;
1138
1139 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1140 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1141}
1142
1143static void _dispc_set_vid_accu2_1(enum omap_plane plane, int haccu, int vaccu)
1144{
1145 u32 val;
1146
1147 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1148 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1149}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001150
Amber Jain0d66cbb2011-05-19 19:47:54 +05301151static void _dispc_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001152 u16 orig_width, u16 orig_height,
1153 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301154 bool five_taps, u8 rotation,
1155 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001156{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301157 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001158 int hscaleup, vscaleup;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001159
1160 hscaleup = orig_width <= out_width;
1161 vscaleup = orig_height <= out_height;
1162
Amber Jain0d66cbb2011-05-19 19:47:54 +05301163 _dispc_set_scale_coef(plane, hscaleup, vscaleup, five_taps, color_comp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001164
Amber Jained14a3c2011-05-19 19:47:51 +05301165 fir_hinc = 1024 * orig_width / out_width;
1166 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001167
Amber Jain0d66cbb2011-05-19 19:47:54 +05301168 _dispc_set_fir(plane, fir_hinc, fir_vinc, color_comp);
1169}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001170
Amber Jain0d66cbb2011-05-19 19:47:54 +05301171static void _dispc_set_scaling_common(enum omap_plane plane,
1172 u16 orig_width, u16 orig_height,
1173 u16 out_width, u16 out_height,
1174 bool ilace, bool five_taps,
1175 bool fieldmode, enum omap_color_mode color_mode,
1176 u8 rotation)
1177{
1178 int accu0 = 0;
1179 int accu1 = 0;
1180 u32 l;
1181
1182 _dispc_set_scale_param(plane, orig_width, orig_height,
1183 out_width, out_height, five_taps,
1184 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301185 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001186
Archit Taneja87a74842011-03-02 11:19:50 +05301187 /* RESIZEENABLE and VERTICALTAPS */
1188 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301189 l |= (orig_width != out_width) ? (1 << 5) : 0;
1190 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001191 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301192
1193 /* VRESIZECONF and HRESIZECONF */
1194 if (dss_has_feature(FEAT_RESIZECONF)) {
1195 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301196 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1197 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301198 }
1199
1200 /* LINEBUFFERSPLIT */
1201 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1202 l &= ~(0x1 << 22);
1203 l |= five_taps ? (1 << 22) : 0;
1204 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001205
Archit Taneja9b372c22011-05-06 11:45:49 +05301206 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001207
1208 /*
1209 * field 0 = even field = bottom field
1210 * field 1 = odd field = top field
1211 */
1212 if (ilace && !fieldmode) {
1213 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301214 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001215 if (accu0 >= 1024/2) {
1216 accu1 = 1024/2;
1217 accu0 -= accu1;
1218 }
1219 }
1220
1221 _dispc_set_vid_accu0(plane, 0, accu0);
1222 _dispc_set_vid_accu1(plane, 0, accu1);
1223}
1224
Amber Jain0d66cbb2011-05-19 19:47:54 +05301225static void _dispc_set_scaling_uv(enum omap_plane plane,
1226 u16 orig_width, u16 orig_height,
1227 u16 out_width, u16 out_height,
1228 bool ilace, bool five_taps,
1229 bool fieldmode, enum omap_color_mode color_mode,
1230 u8 rotation)
1231{
1232 int scale_x = out_width != orig_width;
1233 int scale_y = out_height != orig_height;
1234
1235 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1236 return;
1237 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1238 color_mode != OMAP_DSS_COLOR_UYVY &&
1239 color_mode != OMAP_DSS_COLOR_NV12)) {
1240 /* reset chroma resampling for RGB formats */
1241 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1242 return;
1243 }
1244 switch (color_mode) {
1245 case OMAP_DSS_COLOR_NV12:
1246 /* UV is subsampled by 2 vertically*/
1247 orig_height >>= 1;
1248 /* UV is subsampled by 2 horz.*/
1249 orig_width >>= 1;
1250 break;
1251 case OMAP_DSS_COLOR_YUV2:
1252 case OMAP_DSS_COLOR_UYVY:
1253 /*For YUV422 with 90/270 rotation,
1254 *we don't upsample chroma
1255 */
1256 if (rotation == OMAP_DSS_ROT_0 ||
1257 rotation == OMAP_DSS_ROT_180)
1258 /* UV is subsampled by 2 hrz*/
1259 orig_width >>= 1;
1260 /* must use FIR for YUV422 if rotated */
1261 if (rotation != OMAP_DSS_ROT_0)
1262 scale_x = scale_y = true;
1263 break;
1264 default:
1265 BUG();
1266 }
1267
1268 if (out_width != orig_width)
1269 scale_x = true;
1270 if (out_height != orig_height)
1271 scale_y = true;
1272
1273 _dispc_set_scale_param(plane, orig_width, orig_height,
1274 out_width, out_height, five_taps,
1275 rotation, DISPC_COLOR_COMPONENT_UV);
1276
1277 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1278 (scale_x || scale_y) ? 1 : 0, 8, 8);
1279 /* set H scaling */
1280 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1281 /* set V scaling */
1282 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
1283
1284 _dispc_set_vid_accu2_0(plane, 0x80, 0);
1285 _dispc_set_vid_accu2_1(plane, 0x80, 0);
1286}
1287
1288static void _dispc_set_scaling(enum omap_plane plane,
1289 u16 orig_width, u16 orig_height,
1290 u16 out_width, u16 out_height,
1291 bool ilace, bool five_taps,
1292 bool fieldmode, enum omap_color_mode color_mode,
1293 u8 rotation)
1294{
1295 BUG_ON(plane == OMAP_DSS_GFX);
1296
1297 _dispc_set_scaling_common(plane,
1298 orig_width, orig_height,
1299 out_width, out_height,
1300 ilace, five_taps,
1301 fieldmode, color_mode,
1302 rotation);
1303
1304 _dispc_set_scaling_uv(plane,
1305 orig_width, orig_height,
1306 out_width, out_height,
1307 ilace, five_taps,
1308 fieldmode, color_mode,
1309 rotation);
1310}
1311
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001312static void _dispc_set_rotation_attrs(enum omap_plane plane, u8 rotation,
1313 bool mirroring, enum omap_color_mode color_mode)
1314{
Archit Taneja87a74842011-03-02 11:19:50 +05301315 bool row_repeat = false;
1316 int vidrot = 0;
1317
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001318 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1319 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001320
1321 if (mirroring) {
1322 switch (rotation) {
1323 case OMAP_DSS_ROT_0:
1324 vidrot = 2;
1325 break;
1326 case OMAP_DSS_ROT_90:
1327 vidrot = 1;
1328 break;
1329 case OMAP_DSS_ROT_180:
1330 vidrot = 0;
1331 break;
1332 case OMAP_DSS_ROT_270:
1333 vidrot = 3;
1334 break;
1335 }
1336 } else {
1337 switch (rotation) {
1338 case OMAP_DSS_ROT_0:
1339 vidrot = 0;
1340 break;
1341 case OMAP_DSS_ROT_90:
1342 vidrot = 1;
1343 break;
1344 case OMAP_DSS_ROT_180:
1345 vidrot = 2;
1346 break;
1347 case OMAP_DSS_ROT_270:
1348 vidrot = 3;
1349 break;
1350 }
1351 }
1352
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001353 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301354 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001355 else
Archit Taneja87a74842011-03-02 11:19:50 +05301356 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001357 }
Archit Taneja87a74842011-03-02 11:19:50 +05301358
Archit Taneja9b372c22011-05-06 11:45:49 +05301359 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301360 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301361 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1362 row_repeat ? 1 : 0, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001363}
1364
1365static int color_mode_to_bpp(enum omap_color_mode color_mode)
1366{
1367 switch (color_mode) {
1368 case OMAP_DSS_COLOR_CLUT1:
1369 return 1;
1370 case OMAP_DSS_COLOR_CLUT2:
1371 return 2;
1372 case OMAP_DSS_COLOR_CLUT4:
1373 return 4;
1374 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301375 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001376 return 8;
1377 case OMAP_DSS_COLOR_RGB12U:
1378 case OMAP_DSS_COLOR_RGB16:
1379 case OMAP_DSS_COLOR_ARGB16:
1380 case OMAP_DSS_COLOR_YUV2:
1381 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301382 case OMAP_DSS_COLOR_RGBA16:
1383 case OMAP_DSS_COLOR_RGBX16:
1384 case OMAP_DSS_COLOR_ARGB16_1555:
1385 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001386 return 16;
1387 case OMAP_DSS_COLOR_RGB24P:
1388 return 24;
1389 case OMAP_DSS_COLOR_RGB24U:
1390 case OMAP_DSS_COLOR_ARGB32:
1391 case OMAP_DSS_COLOR_RGBA32:
1392 case OMAP_DSS_COLOR_RGBX32:
1393 return 32;
1394 default:
1395 BUG();
1396 }
1397}
1398
1399static s32 pixinc(int pixels, u8 ps)
1400{
1401 if (pixels == 1)
1402 return 1;
1403 else if (pixels > 1)
1404 return 1 + (pixels - 1) * ps;
1405 else if (pixels < 0)
1406 return 1 - (-pixels + 1) * ps;
1407 else
1408 BUG();
1409}
1410
1411static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1412 u16 screen_width,
1413 u16 width, u16 height,
1414 enum omap_color_mode color_mode, bool fieldmode,
1415 unsigned int field_offset,
1416 unsigned *offset0, unsigned *offset1,
1417 s32 *row_inc, s32 *pix_inc)
1418{
1419 u8 ps;
1420
1421 /* FIXME CLUT formats */
1422 switch (color_mode) {
1423 case OMAP_DSS_COLOR_CLUT1:
1424 case OMAP_DSS_COLOR_CLUT2:
1425 case OMAP_DSS_COLOR_CLUT4:
1426 case OMAP_DSS_COLOR_CLUT8:
1427 BUG();
1428 return;
1429 case OMAP_DSS_COLOR_YUV2:
1430 case OMAP_DSS_COLOR_UYVY:
1431 ps = 4;
1432 break;
1433 default:
1434 ps = color_mode_to_bpp(color_mode) / 8;
1435 break;
1436 }
1437
1438 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1439 width, height);
1440
1441 /*
1442 * field 0 = even field = bottom field
1443 * field 1 = odd field = top field
1444 */
1445 switch (rotation + mirror * 4) {
1446 case OMAP_DSS_ROT_0:
1447 case OMAP_DSS_ROT_180:
1448 /*
1449 * If the pixel format is YUV or UYVY divide the width
1450 * of the image by 2 for 0 and 180 degree rotation.
1451 */
1452 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1453 color_mode == OMAP_DSS_COLOR_UYVY)
1454 width = width >> 1;
1455 case OMAP_DSS_ROT_90:
1456 case OMAP_DSS_ROT_270:
1457 *offset1 = 0;
1458 if (field_offset)
1459 *offset0 = field_offset * screen_width * ps;
1460 else
1461 *offset0 = 0;
1462
1463 *row_inc = pixinc(1 + (screen_width - width) +
1464 (fieldmode ? screen_width : 0),
1465 ps);
1466 *pix_inc = pixinc(1, ps);
1467 break;
1468
1469 case OMAP_DSS_ROT_0 + 4:
1470 case OMAP_DSS_ROT_180 + 4:
1471 /* If the pixel format is YUV or UYVY divide the width
1472 * of the image by 2 for 0 degree and 180 degree
1473 */
1474 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1475 color_mode == OMAP_DSS_COLOR_UYVY)
1476 width = width >> 1;
1477 case OMAP_DSS_ROT_90 + 4:
1478 case OMAP_DSS_ROT_270 + 4:
1479 *offset1 = 0;
1480 if (field_offset)
1481 *offset0 = field_offset * screen_width * ps;
1482 else
1483 *offset0 = 0;
1484 *row_inc = pixinc(1 - (screen_width + width) -
1485 (fieldmode ? screen_width : 0),
1486 ps);
1487 *pix_inc = pixinc(1, ps);
1488 break;
1489
1490 default:
1491 BUG();
1492 }
1493}
1494
1495static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1496 u16 screen_width,
1497 u16 width, u16 height,
1498 enum omap_color_mode color_mode, bool fieldmode,
1499 unsigned int field_offset,
1500 unsigned *offset0, unsigned *offset1,
1501 s32 *row_inc, s32 *pix_inc)
1502{
1503 u8 ps;
1504 u16 fbw, fbh;
1505
1506 /* FIXME CLUT formats */
1507 switch (color_mode) {
1508 case OMAP_DSS_COLOR_CLUT1:
1509 case OMAP_DSS_COLOR_CLUT2:
1510 case OMAP_DSS_COLOR_CLUT4:
1511 case OMAP_DSS_COLOR_CLUT8:
1512 BUG();
1513 return;
1514 default:
1515 ps = color_mode_to_bpp(color_mode) / 8;
1516 break;
1517 }
1518
1519 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1520 width, height);
1521
1522 /* width & height are overlay sizes, convert to fb sizes */
1523
1524 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1525 fbw = width;
1526 fbh = height;
1527 } else {
1528 fbw = height;
1529 fbh = width;
1530 }
1531
1532 /*
1533 * field 0 = even field = bottom field
1534 * field 1 = odd field = top field
1535 */
1536 switch (rotation + mirror * 4) {
1537 case OMAP_DSS_ROT_0:
1538 *offset1 = 0;
1539 if (field_offset)
1540 *offset0 = *offset1 + field_offset * screen_width * ps;
1541 else
1542 *offset0 = *offset1;
1543 *row_inc = pixinc(1 + (screen_width - fbw) +
1544 (fieldmode ? screen_width : 0),
1545 ps);
1546 *pix_inc = pixinc(1, ps);
1547 break;
1548 case OMAP_DSS_ROT_90:
1549 *offset1 = screen_width * (fbh - 1) * ps;
1550 if (field_offset)
1551 *offset0 = *offset1 + field_offset * ps;
1552 else
1553 *offset0 = *offset1;
1554 *row_inc = pixinc(screen_width * (fbh - 1) + 1 +
1555 (fieldmode ? 1 : 0), ps);
1556 *pix_inc = pixinc(-screen_width, ps);
1557 break;
1558 case OMAP_DSS_ROT_180:
1559 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1560 if (field_offset)
1561 *offset0 = *offset1 - field_offset * screen_width * ps;
1562 else
1563 *offset0 = *offset1;
1564 *row_inc = pixinc(-1 -
1565 (screen_width - fbw) -
1566 (fieldmode ? screen_width : 0),
1567 ps);
1568 *pix_inc = pixinc(-1, ps);
1569 break;
1570 case OMAP_DSS_ROT_270:
1571 *offset1 = (fbw - 1) * ps;
1572 if (field_offset)
1573 *offset0 = *offset1 - field_offset * ps;
1574 else
1575 *offset0 = *offset1;
1576 *row_inc = pixinc(-screen_width * (fbh - 1) - 1 -
1577 (fieldmode ? 1 : 0), ps);
1578 *pix_inc = pixinc(screen_width, ps);
1579 break;
1580
1581 /* mirroring */
1582 case OMAP_DSS_ROT_0 + 4:
1583 *offset1 = (fbw - 1) * ps;
1584 if (field_offset)
1585 *offset0 = *offset1 + field_offset * screen_width * ps;
1586 else
1587 *offset0 = *offset1;
1588 *row_inc = pixinc(screen_width * 2 - 1 +
1589 (fieldmode ? screen_width : 0),
1590 ps);
1591 *pix_inc = pixinc(-1, ps);
1592 break;
1593
1594 case OMAP_DSS_ROT_90 + 4:
1595 *offset1 = 0;
1596 if (field_offset)
1597 *offset0 = *offset1 + field_offset * ps;
1598 else
1599 *offset0 = *offset1;
1600 *row_inc = pixinc(-screen_width * (fbh - 1) + 1 +
1601 (fieldmode ? 1 : 0),
1602 ps);
1603 *pix_inc = pixinc(screen_width, ps);
1604 break;
1605
1606 case OMAP_DSS_ROT_180 + 4:
1607 *offset1 = screen_width * (fbh - 1) * ps;
1608 if (field_offset)
1609 *offset0 = *offset1 - field_offset * screen_width * ps;
1610 else
1611 *offset0 = *offset1;
1612 *row_inc = pixinc(1 - screen_width * 2 -
1613 (fieldmode ? screen_width : 0),
1614 ps);
1615 *pix_inc = pixinc(1, ps);
1616 break;
1617
1618 case OMAP_DSS_ROT_270 + 4:
1619 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1620 if (field_offset)
1621 *offset0 = *offset1 - field_offset * ps;
1622 else
1623 *offset0 = *offset1;
1624 *row_inc = pixinc(screen_width * (fbh - 1) - 1 -
1625 (fieldmode ? 1 : 0),
1626 ps);
1627 *pix_inc = pixinc(-screen_width, ps);
1628 break;
1629
1630 default:
1631 BUG();
1632 }
1633}
1634
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001635static unsigned long calc_fclk_five_taps(enum omap_channel channel, u16 width,
1636 u16 height, u16 out_width, u16 out_height,
1637 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001638{
1639 u32 fclk = 0;
1640 /* FIXME venc pclk? */
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001641 u64 tmp, pclk = dispc_pclk_rate(channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001642
1643 if (height > out_height) {
1644 /* FIXME get real display PPL */
1645 unsigned int ppl = 800;
1646
1647 tmp = pclk * height * out_width;
1648 do_div(tmp, 2 * out_height * ppl);
1649 fclk = tmp;
1650
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02001651 if (height > 2 * out_height) {
1652 if (ppl == out_width)
1653 return 0;
1654
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001655 tmp = pclk * (height - 2 * out_height) * out_width;
1656 do_div(tmp, 2 * out_height * (ppl - out_width));
1657 fclk = max(fclk, (u32) tmp);
1658 }
1659 }
1660
1661 if (width > out_width) {
1662 tmp = pclk * width;
1663 do_div(tmp, out_width);
1664 fclk = max(fclk, (u32) tmp);
1665
1666 if (color_mode == OMAP_DSS_COLOR_RGB24U)
1667 fclk <<= 1;
1668 }
1669
1670 return fclk;
1671}
1672
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001673static unsigned long calc_fclk(enum omap_channel channel, u16 width,
1674 u16 height, u16 out_width, u16 out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001675{
1676 unsigned int hf, vf;
1677
1678 /*
1679 * FIXME how to determine the 'A' factor
1680 * for the no downscaling case ?
1681 */
1682
1683 if (width > 3 * out_width)
1684 hf = 4;
1685 else if (width > 2 * out_width)
1686 hf = 3;
1687 else if (width > out_width)
1688 hf = 2;
1689 else
1690 hf = 1;
1691
1692 if (height > out_height)
1693 vf = 2;
1694 else
1695 vf = 1;
1696
1697 /* FIXME venc pclk? */
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001698 return dispc_pclk_rate(channel) * vf * hf;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001699}
1700
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001701int dispc_setup_plane(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001702 u32 paddr, u16 screen_width,
1703 u16 pos_x, u16 pos_y,
1704 u16 width, u16 height,
1705 u16 out_width, u16 out_height,
1706 enum omap_color_mode color_mode,
1707 bool ilace,
1708 enum omap_dss_rotation_type rotation_type,
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001709 u8 rotation, bool mirror,
Sumit Semwal18faa1b2010-12-02 11:27:14 +00001710 u8 global_alpha, u8 pre_mult_alpha,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301711 enum omap_channel channel, u32 puv_addr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001712{
1713 const int maxdownscale = cpu_is_omap34xx() ? 4 : 2;
1714 bool five_taps = 0;
1715 bool fieldmode = 0;
1716 int cconv = 0;
1717 unsigned offset0, offset1;
1718 s32 row_inc;
1719 s32 pix_inc;
1720 u16 frame_height = height;
1721 unsigned int field_offset = 0;
1722
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001723 DSSDBG("dispc_setup_plane %d, pa %x, sw %d, %d,%d, %dx%d -> "
1724 "%dx%d, ilace %d, cmode %x, rot %d, mir %d chan %d\n",
1725 plane, paddr, screen_width, pos_x, pos_y,
1726 width, height,
1727 out_width, out_height,
1728 ilace, color_mode,
1729 rotation, mirror, channel);
1730
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001731 if (paddr == 0)
1732 return -EINVAL;
1733
1734 if (ilace && height == out_height)
1735 fieldmode = 1;
1736
1737 if (ilace) {
1738 if (fieldmode)
1739 height /= 2;
1740 pos_y /= 2;
1741 out_height /= 2;
1742
1743 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
1744 "out_height %d\n",
1745 height, pos_y, out_height);
1746 }
1747
Archit Taneja8dad2ab2010-11-25 17:58:10 +05301748 if (!dss_feat_color_mode_supported(plane, color_mode))
1749 return -EINVAL;
1750
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001751 if (plane == OMAP_DSS_GFX) {
1752 if (width != out_width || height != out_height)
1753 return -EINVAL;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001754 } else {
1755 /* video plane */
1756
1757 unsigned long fclk = 0;
1758
1759 if (out_width < width / maxdownscale ||
1760 out_width > width * 8)
1761 return -EINVAL;
1762
1763 if (out_height < height / maxdownscale ||
1764 out_height > height * 8)
1765 return -EINVAL;
1766
Archit Taneja8dad2ab2010-11-25 17:58:10 +05301767 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
Amber Jain0d66cbb2011-05-19 19:47:54 +05301768 color_mode == OMAP_DSS_COLOR_UYVY ||
1769 color_mode == OMAP_DSS_COLOR_NV12)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001770 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001771
1772 /* Must use 5-tap filter? */
1773 five_taps = height > out_height * 2;
1774
1775 if (!five_taps) {
Sumit Semwal18faa1b2010-12-02 11:27:14 +00001776 fclk = calc_fclk(channel, width, height, out_width,
1777 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001778
1779 /* Try 5-tap filter if 3-tap fclk is too high */
1780 if (cpu_is_omap34xx() && height > out_height &&
1781 fclk > dispc_fclk_rate())
1782 five_taps = true;
1783 }
1784
1785 if (width > (2048 >> five_taps)) {
1786 DSSERR("failed to set up scaling, fclk too low\n");
1787 return -EINVAL;
1788 }
1789
1790 if (five_taps)
Sumit Semwal18faa1b2010-12-02 11:27:14 +00001791 fclk = calc_fclk_five_taps(channel, width, height,
1792 out_width, out_height, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001793
1794 DSSDBG("required fclk rate = %lu Hz\n", fclk);
1795 DSSDBG("current fclk rate = %lu Hz\n", dispc_fclk_rate());
1796
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02001797 if (!fclk || fclk > dispc_fclk_rate()) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001798 DSSERR("failed to set up scaling, "
1799 "required fclk rate = %lu Hz, "
1800 "current fclk rate = %lu Hz\n",
1801 fclk, dispc_fclk_rate());
1802 return -EINVAL;
1803 }
1804 }
1805
1806 if (ilace && !fieldmode) {
1807 /*
1808 * when downscaling the bottom field may have to start several
1809 * source lines below the top field. Unfortunately ACCUI
1810 * registers will only hold the fractional part of the offset
1811 * so the integer part must be added to the base address of the
1812 * bottom field.
1813 */
1814 if (!height || height == out_height)
1815 field_offset = 0;
1816 else
1817 field_offset = height / out_height / 2;
1818 }
1819
1820 /* Fields are independent but interleaved in memory. */
1821 if (fieldmode)
1822 field_offset = 1;
1823
1824 if (rotation_type == OMAP_DSS_ROT_DMA)
1825 calc_dma_rotation_offset(rotation, mirror,
1826 screen_width, width, frame_height, color_mode,
1827 fieldmode, field_offset,
1828 &offset0, &offset1, &row_inc, &pix_inc);
1829 else
1830 calc_vrfb_rotation_offset(rotation, mirror,
1831 screen_width, width, frame_height, color_mode,
1832 fieldmode, field_offset,
1833 &offset0, &offset1, &row_inc, &pix_inc);
1834
1835 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
1836 offset0, offset1, row_inc, pix_inc);
1837
1838 _dispc_set_color_mode(plane, color_mode);
1839
1840 _dispc_set_plane_ba0(plane, paddr + offset0);
1841 _dispc_set_plane_ba1(plane, paddr + offset1);
1842
Amber Jain0d66cbb2011-05-19 19:47:54 +05301843 if (OMAP_DSS_COLOR_NV12 == color_mode) {
1844 _dispc_set_plane_ba0_uv(plane, puv_addr + offset0);
1845 _dispc_set_plane_ba1_uv(plane, puv_addr + offset1);
1846 }
1847
1848
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001849 _dispc_set_row_inc(plane, row_inc);
1850 _dispc_set_pix_inc(plane, pix_inc);
1851
1852 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, width, height,
1853 out_width, out_height);
1854
1855 _dispc_set_plane_pos(plane, pos_x, pos_y);
1856
1857 _dispc_set_pic_size(plane, width, height);
1858
1859 if (plane != OMAP_DSS_GFX) {
1860 _dispc_set_scaling(plane, width, height,
1861 out_width, out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301862 ilace, five_taps, fieldmode,
1863 color_mode, rotation);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001864 _dispc_set_vid_size(plane, out_width, out_height);
1865 _dispc_set_vid_color_conv(plane, cconv);
1866 }
1867
1868 _dispc_set_rotation_attrs(plane, rotation, mirror, color_mode);
1869
Rajkumar Nfd28a392010-11-04 12:28:42 +01001870 _dispc_set_pre_mult_alpha(plane, pre_mult_alpha);
1871 _dispc_setup_global_alpha(plane, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001872
1873 return 0;
1874}
1875
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001876int dispc_enable_plane(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001877{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001878 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
1879
Archit Taneja9b372c22011-05-06 11:45:49 +05301880 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001881
1882 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001883}
1884
1885static void dispc_disable_isr(void *data, u32 mask)
1886{
1887 struct completion *compl = data;
1888 complete(compl);
1889}
1890
Sumit Semwal2a205f32010-12-02 11:27:12 +00001891static void _enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001892{
Sumit Semwal2a205f32010-12-02 11:27:12 +00001893 if (channel == OMAP_DSS_CHANNEL_LCD2)
1894 REG_FLD_MOD(DISPC_CONTROL2, enable ? 1 : 0, 0, 0);
1895 else
1896 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 0, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001897}
1898
Sumit Semwal2a205f32010-12-02 11:27:12 +00001899static void dispc_enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001900{
1901 struct completion frame_done_completion;
1902 bool is_on;
1903 int r;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001904 u32 irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001905
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001906 /* When we disable LCD output, we need to wait until frame is done.
1907 * Otherwise the DSS is still working, and turning off the clocks
1908 * prevents DSS from going to OFF mode */
Sumit Semwal2a205f32010-12-02 11:27:12 +00001909 is_on = channel == OMAP_DSS_CHANNEL_LCD2 ?
1910 REG_GET(DISPC_CONTROL2, 0, 0) :
1911 REG_GET(DISPC_CONTROL, 0, 0);
1912
1913 irq = channel == OMAP_DSS_CHANNEL_LCD2 ? DISPC_IRQ_FRAMEDONE2 :
1914 DISPC_IRQ_FRAMEDONE;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001915
1916 if (!enable && is_on) {
1917 init_completion(&frame_done_completion);
1918
1919 r = omap_dispc_register_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00001920 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001921
1922 if (r)
1923 DSSERR("failed to register FRAMEDONE isr\n");
1924 }
1925
Sumit Semwal2a205f32010-12-02 11:27:12 +00001926 _enable_lcd_out(channel, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001927
1928 if (!enable && is_on) {
1929 if (!wait_for_completion_timeout(&frame_done_completion,
1930 msecs_to_jiffies(100)))
1931 DSSERR("timeout waiting for FRAME DONE\n");
1932
1933 r = omap_dispc_unregister_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00001934 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001935
1936 if (r)
1937 DSSERR("failed to unregister FRAMEDONE isr\n");
1938 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001939}
1940
1941static void _enable_digit_out(bool enable)
1942{
1943 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
1944}
1945
Tomi Valkeinena2faee82010-01-08 17:14:53 +02001946static void dispc_enable_digit_out(bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001947{
1948 struct completion frame_done_completion;
1949 int r;
1950
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001951 if (REG_GET(DISPC_CONTROL, 1, 1) == enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001952 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001953
1954 if (enable) {
1955 unsigned long flags;
1956 /* When we enable digit output, we'll get an extra digit
1957 * sync lost interrupt, that we need to ignore */
1958 spin_lock_irqsave(&dispc.irq_lock, flags);
1959 dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
1960 _omap_dispc_set_irqs();
1961 spin_unlock_irqrestore(&dispc.irq_lock, flags);
1962 }
1963
1964 /* When we disable digit output, we need to wait until fields are done.
1965 * Otherwise the DSS is still working, and turning off the clocks
1966 * prevents DSS from going to OFF mode. And when enabling, we need to
1967 * wait for the extra sync losts */
1968 init_completion(&frame_done_completion);
1969
1970 r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
1971 DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD);
1972 if (r)
1973 DSSERR("failed to register EVSYNC isr\n");
1974
1975 _enable_digit_out(enable);
1976
1977 /* XXX I understand from TRM that we should only wait for the
1978 * current field to complete. But it seems we have to wait
1979 * for both fields */
1980 if (!wait_for_completion_timeout(&frame_done_completion,
1981 msecs_to_jiffies(100)))
1982 DSSERR("timeout waiting for EVSYNC\n");
1983
1984 if (!wait_for_completion_timeout(&frame_done_completion,
1985 msecs_to_jiffies(100)))
1986 DSSERR("timeout waiting for EVSYNC\n");
1987
1988 r = omap_dispc_unregister_isr(dispc_disable_isr,
1989 &frame_done_completion,
1990 DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD);
1991 if (r)
1992 DSSERR("failed to unregister EVSYNC isr\n");
1993
1994 if (enable) {
1995 unsigned long flags;
1996 spin_lock_irqsave(&dispc.irq_lock, flags);
1997 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001998 if (dss_has_feature(FEAT_MGR_LCD2))
1999 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002000 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
2001 _omap_dispc_set_irqs();
2002 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2003 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002004}
2005
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002006bool dispc_is_channel_enabled(enum omap_channel channel)
2007{
2008 if (channel == OMAP_DSS_CHANNEL_LCD)
2009 return !!REG_GET(DISPC_CONTROL, 0, 0);
2010 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
2011 return !!REG_GET(DISPC_CONTROL, 1, 1);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002012 else if (channel == OMAP_DSS_CHANNEL_LCD2)
2013 return !!REG_GET(DISPC_CONTROL2, 0, 0);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002014 else
2015 BUG();
2016}
2017
2018void dispc_enable_channel(enum omap_channel channel, bool enable)
2019{
Sumit Semwal2a205f32010-12-02 11:27:12 +00002020 if (channel == OMAP_DSS_CHANNEL_LCD ||
2021 channel == OMAP_DSS_CHANNEL_LCD2)
2022 dispc_enable_lcd_out(channel, enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002023 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
2024 dispc_enable_digit_out(enable);
2025 else
2026 BUG();
2027}
2028
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002029void dispc_lcd_enable_signal_polarity(bool act_high)
2030{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002031 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2032 return;
2033
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002034 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002035}
2036
2037void dispc_lcd_enable_signal(bool enable)
2038{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002039 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2040 return;
2041
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002042 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002043}
2044
2045void dispc_pck_free_enable(bool enable)
2046{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002047 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2048 return;
2049
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002050 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002051}
2052
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002053void dispc_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002054{
Sumit Semwal2a205f32010-12-02 11:27:12 +00002055 if (channel == OMAP_DSS_CHANNEL_LCD2)
2056 REG_FLD_MOD(DISPC_CONFIG2, enable ? 1 : 0, 16, 16);
2057 else
2058 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 16, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002059}
2060
2061
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002062void dispc_set_lcd_display_type(enum omap_channel channel,
2063 enum omap_lcd_display_type type)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002064{
2065 int mode;
2066
2067 switch (type) {
2068 case OMAP_DSS_LCD_DISPLAY_STN:
2069 mode = 0;
2070 break;
2071
2072 case OMAP_DSS_LCD_DISPLAY_TFT:
2073 mode = 1;
2074 break;
2075
2076 default:
2077 BUG();
2078 return;
2079 }
2080
Sumit Semwal2a205f32010-12-02 11:27:12 +00002081 if (channel == OMAP_DSS_CHANNEL_LCD2)
2082 REG_FLD_MOD(DISPC_CONTROL2, mode, 3, 3);
2083 else
2084 REG_FLD_MOD(DISPC_CONTROL, mode, 3, 3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002085}
2086
2087void dispc_set_loadmode(enum omap_dss_load_mode mode)
2088{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002089 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002090}
2091
2092
2093void dispc_set_default_color(enum omap_channel channel, u32 color)
2094{
Sumit Semwal8613b002010-12-02 11:27:09 +00002095 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002096}
2097
2098u32 dispc_get_default_color(enum omap_channel channel)
2099{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002100 u32 l;
2101
2102 BUG_ON(channel != OMAP_DSS_CHANNEL_DIGIT &&
Sumit Semwal2a205f32010-12-02 11:27:12 +00002103 channel != OMAP_DSS_CHANNEL_LCD &&
2104 channel != OMAP_DSS_CHANNEL_LCD2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002105
Sumit Semwal8613b002010-12-02 11:27:09 +00002106 l = dispc_read_reg(DISPC_DEFAULT_COLOR(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002107
2108 return l;
2109}
2110
2111void dispc_set_trans_key(enum omap_channel ch,
2112 enum omap_dss_trans_key_type type,
2113 u32 trans_key)
2114{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002115 if (ch == OMAP_DSS_CHANNEL_LCD)
2116 REG_FLD_MOD(DISPC_CONFIG, type, 11, 11);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002117 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002118 REG_FLD_MOD(DISPC_CONFIG, type, 13, 13);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002119 else /* OMAP_DSS_CHANNEL_LCD2 */
2120 REG_FLD_MOD(DISPC_CONFIG2, type, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002121
Sumit Semwal8613b002010-12-02 11:27:09 +00002122 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002123}
2124
2125void dispc_get_trans_key(enum omap_channel ch,
2126 enum omap_dss_trans_key_type *type,
2127 u32 *trans_key)
2128{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002129 if (type) {
2130 if (ch == OMAP_DSS_CHANNEL_LCD)
2131 *type = REG_GET(DISPC_CONFIG, 11, 11);
2132 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
2133 *type = REG_GET(DISPC_CONFIG, 13, 13);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002134 else if (ch == OMAP_DSS_CHANNEL_LCD2)
2135 *type = REG_GET(DISPC_CONFIG2, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002136 else
2137 BUG();
2138 }
2139
2140 if (trans_key)
Sumit Semwal8613b002010-12-02 11:27:09 +00002141 *trans_key = dispc_read_reg(DISPC_TRANS_COLOR(ch));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002142}
2143
2144void dispc_enable_trans_key(enum omap_channel ch, bool enable)
2145{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002146 if (ch == OMAP_DSS_CHANNEL_LCD)
2147 REG_FLD_MOD(DISPC_CONFIG, enable, 10, 10);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002148 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002149 REG_FLD_MOD(DISPC_CONFIG, enable, 12, 12);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002150 else /* OMAP_DSS_CHANNEL_LCD2 */
2151 REG_FLD_MOD(DISPC_CONFIG2, enable, 10, 10);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002152}
2153void dispc_enable_alpha_blending(enum omap_channel ch, bool enable)
2154{
Archit Tanejaa0acb552010-09-15 19:20:00 +05302155 if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002156 return;
2157
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002158 if (ch == OMAP_DSS_CHANNEL_LCD)
2159 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002160 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002161 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002162 else /* OMAP_DSS_CHANNEL_LCD2 */
2163 REG_FLD_MOD(DISPC_CONFIG2, enable, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002164}
2165bool dispc_alpha_blending_enabled(enum omap_channel ch)
2166{
2167 bool enabled;
2168
Archit Tanejaa0acb552010-09-15 19:20:00 +05302169 if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002170 return false;
2171
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002172 if (ch == OMAP_DSS_CHANNEL_LCD)
2173 enabled = REG_GET(DISPC_CONFIG, 18, 18);
2174 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Archit Taneja712247a2010-11-08 12:56:21 +01002175 enabled = REG_GET(DISPC_CONFIG, 19, 19);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002176 else if (ch == OMAP_DSS_CHANNEL_LCD2)
2177 enabled = REG_GET(DISPC_CONFIG2, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002178 else
2179 BUG();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002180
2181 return enabled;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002182}
2183
2184
2185bool dispc_trans_key_enabled(enum omap_channel ch)
2186{
2187 bool enabled;
2188
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002189 if (ch == OMAP_DSS_CHANNEL_LCD)
2190 enabled = REG_GET(DISPC_CONFIG, 10, 10);
2191 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
2192 enabled = REG_GET(DISPC_CONFIG, 12, 12);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002193 else if (ch == OMAP_DSS_CHANNEL_LCD2)
2194 enabled = REG_GET(DISPC_CONFIG2, 10, 10);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002195 else
2196 BUG();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002197
2198 return enabled;
2199}
2200
2201
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002202void dispc_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002203{
2204 int code;
2205
2206 switch (data_lines) {
2207 case 12:
2208 code = 0;
2209 break;
2210 case 16:
2211 code = 1;
2212 break;
2213 case 18:
2214 code = 2;
2215 break;
2216 case 24:
2217 code = 3;
2218 break;
2219 default:
2220 BUG();
2221 return;
2222 }
2223
Sumit Semwal2a205f32010-12-02 11:27:12 +00002224 if (channel == OMAP_DSS_CHANNEL_LCD2)
2225 REG_FLD_MOD(DISPC_CONTROL2, code, 9, 8);
2226 else
2227 REG_FLD_MOD(DISPC_CONTROL, code, 9, 8);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002228}
2229
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002230void dispc_set_parallel_interface_mode(enum omap_channel channel,
2231 enum omap_parallel_interface_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002232{
2233 u32 l;
2234 int stallmode;
2235 int gpout0 = 1;
2236 int gpout1;
2237
2238 switch (mode) {
2239 case OMAP_DSS_PARALLELMODE_BYPASS:
2240 stallmode = 0;
2241 gpout1 = 1;
2242 break;
2243
2244 case OMAP_DSS_PARALLELMODE_RFBI:
2245 stallmode = 1;
2246 gpout1 = 0;
2247 break;
2248
2249 case OMAP_DSS_PARALLELMODE_DSI:
2250 stallmode = 1;
2251 gpout1 = 1;
2252 break;
2253
2254 default:
2255 BUG();
2256 return;
2257 }
2258
Sumit Semwal2a205f32010-12-02 11:27:12 +00002259 if (channel == OMAP_DSS_CHANNEL_LCD2) {
2260 l = dispc_read_reg(DISPC_CONTROL2);
2261 l = FLD_MOD(l, stallmode, 11, 11);
2262 dispc_write_reg(DISPC_CONTROL2, l);
2263 } else {
2264 l = dispc_read_reg(DISPC_CONTROL);
2265 l = FLD_MOD(l, stallmode, 11, 11);
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002266 l = FLD_MOD(l, gpout0, 15, 15);
2267 l = FLD_MOD(l, gpout1, 16, 16);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002268 dispc_write_reg(DISPC_CONTROL, l);
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002269 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002270}
2271
2272static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2273 int vsw, int vfp, int vbp)
2274{
2275 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2276 if (hsw < 1 || hsw > 64 ||
2277 hfp < 1 || hfp > 256 ||
2278 hbp < 1 || hbp > 256 ||
2279 vsw < 1 || vsw > 64 ||
2280 vfp < 0 || vfp > 255 ||
2281 vbp < 0 || vbp > 255)
2282 return false;
2283 } else {
2284 if (hsw < 1 || hsw > 256 ||
2285 hfp < 1 || hfp > 4096 ||
2286 hbp < 1 || hbp > 4096 ||
2287 vsw < 1 || vsw > 256 ||
2288 vfp < 0 || vfp > 4095 ||
2289 vbp < 0 || vbp > 4095)
2290 return false;
2291 }
2292
2293 return true;
2294}
2295
2296bool dispc_lcd_timings_ok(struct omap_video_timings *timings)
2297{
2298 return _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2299 timings->hbp, timings->vsw,
2300 timings->vfp, timings->vbp);
2301}
2302
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002303static void _dispc_set_lcd_timings(enum omap_channel channel, int hsw,
2304 int hfp, int hbp, int vsw, int vfp, int vbp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002305{
2306 u32 timing_h, timing_v;
2307
2308 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2309 timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) |
2310 FLD_VAL(hbp-1, 27, 20);
2311
2312 timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) |
2313 FLD_VAL(vbp, 27, 20);
2314 } else {
2315 timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) |
2316 FLD_VAL(hbp-1, 31, 20);
2317
2318 timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) |
2319 FLD_VAL(vbp, 31, 20);
2320 }
2321
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002322 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2323 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002324}
2325
2326/* change name to mode? */
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002327void dispc_set_lcd_timings(enum omap_channel channel,
2328 struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002329{
2330 unsigned xtot, ytot;
2331 unsigned long ht, vt;
2332
2333 if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2334 timings->hbp, timings->vsw,
2335 timings->vfp, timings->vbp))
2336 BUG();
2337
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002338 _dispc_set_lcd_timings(channel, timings->hsw, timings->hfp,
2339 timings->hbp, timings->vsw, timings->vfp,
2340 timings->vbp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002341
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002342 dispc_set_lcd_size(channel, timings->x_res, timings->y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002343
2344 xtot = timings->x_res + timings->hfp + timings->hsw + timings->hbp;
2345 ytot = timings->y_res + timings->vfp + timings->vsw + timings->vbp;
2346
2347 ht = (timings->pixel_clock * 1000) / xtot;
2348 vt = (timings->pixel_clock * 1000) / xtot / ytot;
2349
Sumit Semwal2a205f32010-12-02 11:27:12 +00002350 DSSDBG("channel %d xres %u yres %u\n", channel, timings->x_res,
2351 timings->y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002352 DSSDBG("pck %u\n", timings->pixel_clock);
2353 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
2354 timings->hsw, timings->hfp, timings->hbp,
2355 timings->vsw, timings->vfp, timings->vbp);
2356
2357 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
2358}
2359
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002360static void dispc_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
2361 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002362{
2363 BUG_ON(lck_div < 1);
2364 BUG_ON(pck_div < 2);
2365
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002366 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002367 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002368}
2369
Sumit Semwal2a205f32010-12-02 11:27:12 +00002370static void dispc_get_lcd_divisor(enum omap_channel channel, int *lck_div,
2371 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002372{
2373 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002374 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002375 *lck_div = FLD_GET(l, 23, 16);
2376 *pck_div = FLD_GET(l, 7, 0);
2377}
2378
2379unsigned long dispc_fclk_rate(void)
2380{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302381 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002382 unsigned long r = 0;
2383
Taneja, Archit66534e82011-03-08 05:50:34 -06002384 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302385 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002386 r = clk_get_rate(dispc.dss_clk);
Taneja, Archit66534e82011-03-08 05:50:34 -06002387 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302388 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302389 dsidev = dsi_get_dsidev_from_id(0);
2390 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06002391 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302392 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2393 dsidev = dsi_get_dsidev_from_id(1);
2394 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2395 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06002396 default:
2397 BUG();
2398 }
2399
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002400 return r;
2401}
2402
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002403unsigned long dispc_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002404{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302405 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002406 int lcd;
2407 unsigned long r;
2408 u32 l;
2409
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002410 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002411
2412 lcd = FLD_GET(l, 23, 16);
2413
Taneja, Architea751592011-03-08 05:50:35 -06002414 switch (dss_get_lcd_clk_source(channel)) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302415 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002416 r = clk_get_rate(dispc.dss_clk);
Taneja, Architea751592011-03-08 05:50:35 -06002417 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302418 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302419 dsidev = dsi_get_dsidev_from_id(0);
2420 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -06002421 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302422 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2423 dsidev = dsi_get_dsidev_from_id(1);
2424 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2425 break;
Taneja, Architea751592011-03-08 05:50:35 -06002426 default:
2427 BUG();
2428 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002429
2430 return r / lcd;
2431}
2432
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002433unsigned long dispc_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002434{
Taneja, Architea751592011-03-08 05:50:35 -06002435 int pcd;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002436 unsigned long r;
2437 u32 l;
2438
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002439 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002440
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002441 pcd = FLD_GET(l, 7, 0);
2442
Taneja, Architea751592011-03-08 05:50:35 -06002443 r = dispc_lclk_rate(channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002444
Taneja, Architea751592011-03-08 05:50:35 -06002445 return r / pcd;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002446}
2447
2448void dispc_dump_clocks(struct seq_file *s)
2449{
2450 int lcd, pcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002451 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05302452 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
2453 enum omap_dss_clk_source lcd_clk_src;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002454
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002455 if (dispc_runtime_get())
2456 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002457
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002458 seq_printf(s, "- DISPC -\n");
2459
Archit Taneja067a57e2011-03-02 11:57:25 +05302460 seq_printf(s, "dispc fclk source = %s (%s)\n",
2461 dss_get_generic_clk_source_name(dispc_clk_src),
2462 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002463
2464 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00002465
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002466 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
2467 seq_printf(s, "- DISPC-CORE-CLK -\n");
2468 l = dispc_read_reg(DISPC_DIVISOR);
2469 lcd = FLD_GET(l, 23, 16);
2470
2471 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
2472 (dispc_fclk_rate()/lcd), lcd);
2473 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00002474 seq_printf(s, "- LCD1 -\n");
2475
Taneja, Architea751592011-03-08 05:50:35 -06002476 lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD);
2477
2478 seq_printf(s, "lcd1_clk source = %s (%s)\n",
2479 dss_get_generic_clk_source_name(lcd_clk_src),
2480 dss_feat_get_clk_source_name(lcd_clk_src));
2481
Sumit Semwal2a205f32010-12-02 11:27:12 +00002482 dispc_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD, &lcd, &pcd);
2483
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002484 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
2485 dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD), lcd);
2486 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
2487 dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD), pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002488 if (dss_has_feature(FEAT_MGR_LCD2)) {
2489 seq_printf(s, "- LCD2 -\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002490
Taneja, Architea751592011-03-08 05:50:35 -06002491 lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD2);
2492
2493 seq_printf(s, "lcd2_clk source = %s (%s)\n",
2494 dss_get_generic_clk_source_name(lcd_clk_src),
2495 dss_feat_get_clk_source_name(lcd_clk_src));
2496
Sumit Semwal2a205f32010-12-02 11:27:12 +00002497 dispc_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD2, &lcd, &pcd);
2498
2499 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
2500 dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD2), lcd);
2501 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
2502 dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD2), pcd);
2503 }
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002504
2505 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002506}
2507
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002508#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
2509void dispc_dump_irqs(struct seq_file *s)
2510{
2511 unsigned long flags;
2512 struct dispc_irq_stats stats;
2513
2514 spin_lock_irqsave(&dispc.irq_stats_lock, flags);
2515
2516 stats = dispc.irq_stats;
2517 memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
2518 dispc.irq_stats.last_reset = jiffies;
2519
2520 spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
2521
2522 seq_printf(s, "period %u ms\n",
2523 jiffies_to_msecs(jiffies - stats.last_reset));
2524
2525 seq_printf(s, "irqs %d\n", stats.irq_count);
2526#define PIS(x) \
2527 seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
2528
2529 PIS(FRAMEDONE);
2530 PIS(VSYNC);
2531 PIS(EVSYNC_EVEN);
2532 PIS(EVSYNC_ODD);
2533 PIS(ACBIAS_COUNT_STAT);
2534 PIS(PROG_LINE_NUM);
2535 PIS(GFX_FIFO_UNDERFLOW);
2536 PIS(GFX_END_WIN);
2537 PIS(PAL_GAMMA_MASK);
2538 PIS(OCP_ERR);
2539 PIS(VID1_FIFO_UNDERFLOW);
2540 PIS(VID1_END_WIN);
2541 PIS(VID2_FIFO_UNDERFLOW);
2542 PIS(VID2_END_WIN);
2543 PIS(SYNC_LOST);
2544 PIS(SYNC_LOST_DIGIT);
2545 PIS(WAKEUP);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002546 if (dss_has_feature(FEAT_MGR_LCD2)) {
2547 PIS(FRAMEDONE2);
2548 PIS(VSYNC2);
2549 PIS(ACBIAS_COUNT_STAT2);
2550 PIS(SYNC_LOST2);
2551 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002552#undef PIS
2553}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002554#endif
2555
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002556void dispc_dump_regs(struct seq_file *s)
2557{
Archit Taneja4dd2da12011-08-05 19:06:01 +05302558 int i, j;
2559 const char *mgr_names[] = {
2560 [OMAP_DSS_CHANNEL_LCD] = "LCD",
2561 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
2562 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
2563 };
2564 const char *ovl_names[] = {
2565 [OMAP_DSS_GFX] = "GFX",
2566 [OMAP_DSS_VIDEO1] = "VID1",
2567 [OMAP_DSS_VIDEO2] = "VID2",
2568 };
2569 const char **p_names;
2570
Archit Taneja9b372c22011-05-06 11:45:49 +05302571#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002572
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002573 if (dispc_runtime_get())
2574 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002575
Archit Taneja5010be82011-08-05 19:06:00 +05302576 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002577 DUMPREG(DISPC_REVISION);
2578 DUMPREG(DISPC_SYSCONFIG);
2579 DUMPREG(DISPC_SYSSTATUS);
2580 DUMPREG(DISPC_IRQSTATUS);
2581 DUMPREG(DISPC_IRQENABLE);
2582 DUMPREG(DISPC_CONTROL);
2583 DUMPREG(DISPC_CONFIG);
2584 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002585 DUMPREG(DISPC_LINE_STATUS);
2586 DUMPREG(DISPC_LINE_NUMBER);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002587 if (dss_has_feature(FEAT_GLOBAL_ALPHA))
2588 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002589 if (dss_has_feature(FEAT_MGR_LCD2)) {
2590 DUMPREG(DISPC_CONTROL2);
2591 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002592 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002593
Archit Taneja5010be82011-08-05 19:06:00 +05302594#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002595
Archit Taneja5010be82011-08-05 19:06:00 +05302596#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05302597#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
2598 48 - strlen(#r) - strlen(p_names[i]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05302599 dispc_read_reg(DISPC_REG(i, r)))
2600
Archit Taneja4dd2da12011-08-05 19:06:01 +05302601 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05302602
Archit Taneja4dd2da12011-08-05 19:06:01 +05302603 /* DISPC channel specific registers */
2604 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
2605 DUMPREG(i, DISPC_DEFAULT_COLOR);
2606 DUMPREG(i, DISPC_TRANS_COLOR);
2607 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002608
Archit Taneja4dd2da12011-08-05 19:06:01 +05302609 if (i == OMAP_DSS_CHANNEL_DIGIT)
2610 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05302611
Archit Taneja4dd2da12011-08-05 19:06:01 +05302612 DUMPREG(i, DISPC_DEFAULT_COLOR);
2613 DUMPREG(i, DISPC_TRANS_COLOR);
2614 DUMPREG(i, DISPC_TIMING_H);
2615 DUMPREG(i, DISPC_TIMING_V);
2616 DUMPREG(i, DISPC_POL_FREQ);
2617 DUMPREG(i, DISPC_DIVISORo);
2618 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05302619
Archit Taneja4dd2da12011-08-05 19:06:01 +05302620 DUMPREG(i, DISPC_DATA_CYCLE1);
2621 DUMPREG(i, DISPC_DATA_CYCLE2);
2622 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002623
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002624 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05302625 DUMPREG(i, DISPC_CPR_COEF_R);
2626 DUMPREG(i, DISPC_CPR_COEF_G);
2627 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002628 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00002629 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002630
Archit Taneja4dd2da12011-08-05 19:06:01 +05302631 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002632
Archit Taneja4dd2da12011-08-05 19:06:01 +05302633 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
2634 DUMPREG(i, DISPC_OVL_BA0);
2635 DUMPREG(i, DISPC_OVL_BA1);
2636 DUMPREG(i, DISPC_OVL_POSITION);
2637 DUMPREG(i, DISPC_OVL_SIZE);
2638 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
2639 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
2640 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
2641 DUMPREG(i, DISPC_OVL_ROW_INC);
2642 DUMPREG(i, DISPC_OVL_PIXEL_INC);
2643 if (dss_has_feature(FEAT_PRELOAD))
2644 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002645
Archit Taneja4dd2da12011-08-05 19:06:01 +05302646 if (i == OMAP_DSS_GFX) {
2647 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
2648 DUMPREG(i, DISPC_OVL_TABLE_BA);
2649 continue;
2650 }
2651
2652 DUMPREG(i, DISPC_OVL_FIR);
2653 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
2654 DUMPREG(i, DISPC_OVL_ACCU0);
2655 DUMPREG(i, DISPC_OVL_ACCU1);
2656 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
2657 DUMPREG(i, DISPC_OVL_BA0_UV);
2658 DUMPREG(i, DISPC_OVL_BA1_UV);
2659 DUMPREG(i, DISPC_OVL_FIR2);
2660 DUMPREG(i, DISPC_OVL_ACCU2_0);
2661 DUMPREG(i, DISPC_OVL_ACCU2_1);
2662 }
2663 if (dss_has_feature(FEAT_ATTR2))
2664 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
2665 if (dss_has_feature(FEAT_PRELOAD))
2666 DUMPREG(i, DISPC_OVL_PRELOAD);
Archit Taneja5010be82011-08-05 19:06:00 +05302667 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002668
Archit Taneja5010be82011-08-05 19:06:00 +05302669#undef DISPC_REG
2670#undef DUMPREG
2671
2672#define DISPC_REG(plane, name, i) name(plane, i)
2673#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05302674 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
2675 46 - strlen(#name) - strlen(p_names[plane]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05302676 dispc_read_reg(DISPC_REG(plane, name, i)))
2677
Archit Taneja4dd2da12011-08-05 19:06:01 +05302678 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05302679
Archit Taneja4dd2da12011-08-05 19:06:01 +05302680 /* start from OMAP_DSS_VIDEO1 */
2681 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
2682 for (j = 0; j < 8; j++)
2683 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05302684
Archit Taneja4dd2da12011-08-05 19:06:01 +05302685 for (j = 0; j < 8; j++)
2686 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05302687
Archit Taneja4dd2da12011-08-05 19:06:01 +05302688 for (j = 0; j < 5; j++)
2689 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002690
Archit Taneja4dd2da12011-08-05 19:06:01 +05302691 if (dss_has_feature(FEAT_FIR_COEF_V)) {
2692 for (j = 0; j < 8; j++)
2693 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
2694 }
Amber Jainab5ca072011-05-19 19:47:53 +05302695
Archit Taneja4dd2da12011-08-05 19:06:01 +05302696 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
2697 for (j = 0; j < 8; j++)
2698 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05302699
Archit Taneja4dd2da12011-08-05 19:06:01 +05302700 for (j = 0; j < 8; j++)
2701 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05302702
Archit Taneja4dd2da12011-08-05 19:06:01 +05302703 for (j = 0; j < 8; j++)
2704 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
2705 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002706 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002707
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002708 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05302709
2710#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002711#undef DUMPREG
2712}
2713
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002714static void _dispc_set_pol_freq(enum omap_channel channel, bool onoff, bool rf,
2715 bool ieo, bool ipc, bool ihs, bool ivs, u8 acbi, u8 acb)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002716{
2717 u32 l = 0;
2718
2719 DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d acbi %d acb %d\n",
2720 onoff, rf, ieo, ipc, ihs, ivs, acbi, acb);
2721
2722 l |= FLD_VAL(onoff, 17, 17);
2723 l |= FLD_VAL(rf, 16, 16);
2724 l |= FLD_VAL(ieo, 15, 15);
2725 l |= FLD_VAL(ipc, 14, 14);
2726 l |= FLD_VAL(ihs, 13, 13);
2727 l |= FLD_VAL(ivs, 12, 12);
2728 l |= FLD_VAL(acbi, 11, 8);
2729 l |= FLD_VAL(acb, 7, 0);
2730
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002731 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002732}
2733
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002734void dispc_set_pol_freq(enum omap_channel channel,
2735 enum omap_panel_config config, u8 acbi, u8 acb)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002736{
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002737 _dispc_set_pol_freq(channel, (config & OMAP_DSS_LCD_ONOFF) != 0,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002738 (config & OMAP_DSS_LCD_RF) != 0,
2739 (config & OMAP_DSS_LCD_IEO) != 0,
2740 (config & OMAP_DSS_LCD_IPC) != 0,
2741 (config & OMAP_DSS_LCD_IHS) != 0,
2742 (config & OMAP_DSS_LCD_IVS) != 0,
2743 acbi, acb);
2744}
2745
2746/* with fck as input clock rate, find dispc dividers that produce req_pck */
2747void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
2748 struct dispc_clock_info *cinfo)
2749{
2750 u16 pcd_min = is_tft ? 2 : 3;
2751 unsigned long best_pck;
2752 u16 best_ld, cur_ld;
2753 u16 best_pd, cur_pd;
2754
2755 best_pck = 0;
2756 best_ld = 0;
2757 best_pd = 0;
2758
2759 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
2760 unsigned long lck = fck / cur_ld;
2761
2762 for (cur_pd = pcd_min; cur_pd <= 255; ++cur_pd) {
2763 unsigned long pck = lck / cur_pd;
2764 long old_delta = abs(best_pck - req_pck);
2765 long new_delta = abs(pck - req_pck);
2766
2767 if (best_pck == 0 || new_delta < old_delta) {
2768 best_pck = pck;
2769 best_ld = cur_ld;
2770 best_pd = cur_pd;
2771
2772 if (pck == req_pck)
2773 goto found;
2774 }
2775
2776 if (pck < req_pck)
2777 break;
2778 }
2779
2780 if (lck / pcd_min < req_pck)
2781 break;
2782 }
2783
2784found:
2785 cinfo->lck_div = best_ld;
2786 cinfo->pck_div = best_pd;
2787 cinfo->lck = fck / cinfo->lck_div;
2788 cinfo->pck = cinfo->lck / cinfo->pck_div;
2789}
2790
2791/* calculate clock rates using dividers in cinfo */
2792int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
2793 struct dispc_clock_info *cinfo)
2794{
2795 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
2796 return -EINVAL;
2797 if (cinfo->pck_div < 2 || cinfo->pck_div > 255)
2798 return -EINVAL;
2799
2800 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
2801 cinfo->pck = cinfo->lck / cinfo->pck_div;
2802
2803 return 0;
2804}
2805
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002806int dispc_set_clock_div(enum omap_channel channel,
2807 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002808{
2809 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
2810 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
2811
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002812 dispc_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002813
2814 return 0;
2815}
2816
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002817int dispc_get_clock_div(enum omap_channel channel,
2818 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002819{
2820 unsigned long fck;
2821
2822 fck = dispc_fclk_rate();
2823
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002824 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
2825 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002826
2827 cinfo->lck = fck / cinfo->lck_div;
2828 cinfo->pck = cinfo->lck / cinfo->pck_div;
2829
2830 return 0;
2831}
2832
2833/* dispc.irq_lock has to be locked by the caller */
2834static void _omap_dispc_set_irqs(void)
2835{
2836 u32 mask;
2837 u32 old_mask;
2838 int i;
2839 struct omap_dispc_isr_data *isr_data;
2840
2841 mask = dispc.irq_error_mask;
2842
2843 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2844 isr_data = &dispc.registered_isr[i];
2845
2846 if (isr_data->isr == NULL)
2847 continue;
2848
2849 mask |= isr_data->mask;
2850 }
2851
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002852 old_mask = dispc_read_reg(DISPC_IRQENABLE);
2853 /* clear the irqstatus for newly enabled irqs */
2854 dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
2855
2856 dispc_write_reg(DISPC_IRQENABLE, mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002857}
2858
2859int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
2860{
2861 int i;
2862 int ret;
2863 unsigned long flags;
2864 struct omap_dispc_isr_data *isr_data;
2865
2866 if (isr == NULL)
2867 return -EINVAL;
2868
2869 spin_lock_irqsave(&dispc.irq_lock, flags);
2870
2871 /* check for duplicate entry */
2872 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2873 isr_data = &dispc.registered_isr[i];
2874 if (isr_data->isr == isr && isr_data->arg == arg &&
2875 isr_data->mask == mask) {
2876 ret = -EINVAL;
2877 goto err;
2878 }
2879 }
2880
2881 isr_data = NULL;
2882 ret = -EBUSY;
2883
2884 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2885 isr_data = &dispc.registered_isr[i];
2886
2887 if (isr_data->isr != NULL)
2888 continue;
2889
2890 isr_data->isr = isr;
2891 isr_data->arg = arg;
2892 isr_data->mask = mask;
2893 ret = 0;
2894
2895 break;
2896 }
2897
Tomi Valkeinenb9cb0982011-03-04 18:19:54 +02002898 if (ret)
2899 goto err;
2900
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002901 _omap_dispc_set_irqs();
2902
2903 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2904
2905 return 0;
2906err:
2907 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2908
2909 return ret;
2910}
2911EXPORT_SYMBOL(omap_dispc_register_isr);
2912
2913int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
2914{
2915 int i;
2916 unsigned long flags;
2917 int ret = -EINVAL;
2918 struct omap_dispc_isr_data *isr_data;
2919
2920 spin_lock_irqsave(&dispc.irq_lock, flags);
2921
2922 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2923 isr_data = &dispc.registered_isr[i];
2924 if (isr_data->isr != isr || isr_data->arg != arg ||
2925 isr_data->mask != mask)
2926 continue;
2927
2928 /* found the correct isr */
2929
2930 isr_data->isr = NULL;
2931 isr_data->arg = NULL;
2932 isr_data->mask = 0;
2933
2934 ret = 0;
2935 break;
2936 }
2937
2938 if (ret == 0)
2939 _omap_dispc_set_irqs();
2940
2941 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2942
2943 return ret;
2944}
2945EXPORT_SYMBOL(omap_dispc_unregister_isr);
2946
2947#ifdef DEBUG
2948static void print_irq_status(u32 status)
2949{
2950 if ((status & dispc.irq_error_mask) == 0)
2951 return;
2952
2953 printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
2954
2955#define PIS(x) \
2956 if (status & DISPC_IRQ_##x) \
2957 printk(#x " ");
2958 PIS(GFX_FIFO_UNDERFLOW);
2959 PIS(OCP_ERR);
2960 PIS(VID1_FIFO_UNDERFLOW);
2961 PIS(VID2_FIFO_UNDERFLOW);
2962 PIS(SYNC_LOST);
2963 PIS(SYNC_LOST_DIGIT);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002964 if (dss_has_feature(FEAT_MGR_LCD2))
2965 PIS(SYNC_LOST2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002966#undef PIS
2967
2968 printk("\n");
2969}
2970#endif
2971
2972/* Called from dss.c. Note that we don't touch clocks here,
2973 * but we presume they are on because we got an IRQ. However,
2974 * an irq handler may turn the clocks off, so we may not have
2975 * clock later in the function. */
archit tanejaaffe3602011-02-23 08:41:03 +00002976static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002977{
2978 int i;
archit tanejaaffe3602011-02-23 08:41:03 +00002979 u32 irqstatus, irqenable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002980 u32 handledirqs = 0;
2981 u32 unhandled_errors;
2982 struct omap_dispc_isr_data *isr_data;
2983 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
2984
2985 spin_lock(&dispc.irq_lock);
2986
2987 irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
archit tanejaaffe3602011-02-23 08:41:03 +00002988 irqenable = dispc_read_reg(DISPC_IRQENABLE);
2989
2990 /* IRQ is not for us */
2991 if (!(irqstatus & irqenable)) {
2992 spin_unlock(&dispc.irq_lock);
2993 return IRQ_NONE;
2994 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002995
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002996#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
2997 spin_lock(&dispc.irq_stats_lock);
2998 dispc.irq_stats.irq_count++;
2999 dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
3000 spin_unlock(&dispc.irq_stats_lock);
3001#endif
3002
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003003#ifdef DEBUG
3004 if (dss_debug)
3005 print_irq_status(irqstatus);
3006#endif
3007 /* Ack the interrupt. Do it here before clocks are possibly turned
3008 * off */
3009 dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
3010 /* flush posted write */
3011 dispc_read_reg(DISPC_IRQSTATUS);
3012
3013 /* make a copy and unlock, so that isrs can unregister
3014 * themselves */
3015 memcpy(registered_isr, dispc.registered_isr,
3016 sizeof(registered_isr));
3017
3018 spin_unlock(&dispc.irq_lock);
3019
3020 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3021 isr_data = &registered_isr[i];
3022
3023 if (!isr_data->isr)
3024 continue;
3025
3026 if (isr_data->mask & irqstatus) {
3027 isr_data->isr(isr_data->arg, irqstatus);
3028 handledirqs |= isr_data->mask;
3029 }
3030 }
3031
3032 spin_lock(&dispc.irq_lock);
3033
3034 unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
3035
3036 if (unhandled_errors) {
3037 dispc.error_irqs |= unhandled_errors;
3038
3039 dispc.irq_error_mask &= ~unhandled_errors;
3040 _omap_dispc_set_irqs();
3041
3042 schedule_work(&dispc.error_work);
3043 }
3044
3045 spin_unlock(&dispc.irq_lock);
archit tanejaaffe3602011-02-23 08:41:03 +00003046
3047 return IRQ_HANDLED;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003048}
3049
3050static void dispc_error_worker(struct work_struct *work)
3051{
3052 int i;
3053 u32 errors;
3054 unsigned long flags;
3055
3056 spin_lock_irqsave(&dispc.irq_lock, flags);
3057 errors = dispc.error_irqs;
3058 dispc.error_irqs = 0;
3059 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3060
Dima Zavin13eae1f2011-06-27 10:31:05 -07003061 dispc_runtime_get();
3062
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003063 if (errors & DISPC_IRQ_GFX_FIFO_UNDERFLOW) {
3064 DSSERR("GFX_FIFO_UNDERFLOW, disabling GFX\n");
3065 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3066 struct omap_overlay *ovl;
3067 ovl = omap_dss_get_overlay(i);
3068
3069 if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
3070 continue;
3071
3072 if (ovl->id == 0) {
3073 dispc_enable_plane(ovl->id, 0);
3074 dispc_go(ovl->manager->id);
3075 mdelay(50);
3076 break;
3077 }
3078 }
3079 }
3080
3081 if (errors & DISPC_IRQ_VID1_FIFO_UNDERFLOW) {
3082 DSSERR("VID1_FIFO_UNDERFLOW, disabling VID1\n");
3083 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3084 struct omap_overlay *ovl;
3085 ovl = omap_dss_get_overlay(i);
3086
3087 if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
3088 continue;
3089
3090 if (ovl->id == 1) {
3091 dispc_enable_plane(ovl->id, 0);
3092 dispc_go(ovl->manager->id);
3093 mdelay(50);
3094 break;
3095 }
3096 }
3097 }
3098
3099 if (errors & DISPC_IRQ_VID2_FIFO_UNDERFLOW) {
3100 DSSERR("VID2_FIFO_UNDERFLOW, disabling VID2\n");
3101 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3102 struct omap_overlay *ovl;
3103 ovl = omap_dss_get_overlay(i);
3104
3105 if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
3106 continue;
3107
3108 if (ovl->id == 2) {
3109 dispc_enable_plane(ovl->id, 0);
3110 dispc_go(ovl->manager->id);
3111 mdelay(50);
3112 break;
3113 }
3114 }
3115 }
3116
3117 if (errors & DISPC_IRQ_SYNC_LOST) {
3118 struct omap_overlay_manager *manager = NULL;
3119 bool enable = false;
3120
3121 DSSERR("SYNC_LOST, disabling LCD\n");
3122
3123 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3124 struct omap_overlay_manager *mgr;
3125 mgr = omap_dss_get_overlay_manager(i);
3126
3127 if (mgr->id == OMAP_DSS_CHANNEL_LCD) {
3128 manager = mgr;
3129 enable = mgr->device->state ==
3130 OMAP_DSS_DISPLAY_ACTIVE;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003131 mgr->device->driver->disable(mgr->device);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003132 break;
3133 }
3134 }
3135
3136 if (manager) {
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003137 struct omap_dss_device *dssdev = manager->device;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003138 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3139 struct omap_overlay *ovl;
3140 ovl = omap_dss_get_overlay(i);
3141
3142 if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
3143 continue;
3144
3145 if (ovl->id != 0 && ovl->manager == manager)
3146 dispc_enable_plane(ovl->id, 0);
3147 }
3148
3149 dispc_go(manager->id);
3150 mdelay(50);
3151 if (enable)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003152 dssdev->driver->enable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003153 }
3154 }
3155
3156 if (errors & DISPC_IRQ_SYNC_LOST_DIGIT) {
3157 struct omap_overlay_manager *manager = NULL;
3158 bool enable = false;
3159
3160 DSSERR("SYNC_LOST_DIGIT, disabling TV\n");
3161
3162 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3163 struct omap_overlay_manager *mgr;
3164 mgr = omap_dss_get_overlay_manager(i);
3165
3166 if (mgr->id == OMAP_DSS_CHANNEL_DIGIT) {
3167 manager = mgr;
3168 enable = mgr->device->state ==
3169 OMAP_DSS_DISPLAY_ACTIVE;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003170 mgr->device->driver->disable(mgr->device);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003171 break;
3172 }
3173 }
3174
3175 if (manager) {
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003176 struct omap_dss_device *dssdev = manager->device;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003177 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3178 struct omap_overlay *ovl;
3179 ovl = omap_dss_get_overlay(i);
3180
3181 if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
3182 continue;
3183
3184 if (ovl->id != 0 && ovl->manager == manager)
3185 dispc_enable_plane(ovl->id, 0);
3186 }
3187
3188 dispc_go(manager->id);
3189 mdelay(50);
3190 if (enable)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003191 dssdev->driver->enable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003192 }
3193 }
3194
Sumit Semwal2a205f32010-12-02 11:27:12 +00003195 if (errors & DISPC_IRQ_SYNC_LOST2) {
3196 struct omap_overlay_manager *manager = NULL;
3197 bool enable = false;
3198
3199 DSSERR("SYNC_LOST for LCD2, disabling LCD2\n");
3200
3201 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3202 struct omap_overlay_manager *mgr;
3203 mgr = omap_dss_get_overlay_manager(i);
3204
3205 if (mgr->id == OMAP_DSS_CHANNEL_LCD2) {
3206 manager = mgr;
3207 enable = mgr->device->state ==
3208 OMAP_DSS_DISPLAY_ACTIVE;
3209 mgr->device->driver->disable(mgr->device);
3210 break;
3211 }
3212 }
3213
3214 if (manager) {
3215 struct omap_dss_device *dssdev = manager->device;
3216 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3217 struct omap_overlay *ovl;
3218 ovl = omap_dss_get_overlay(i);
3219
3220 if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
3221 continue;
3222
3223 if (ovl->id != 0 && ovl->manager == manager)
3224 dispc_enable_plane(ovl->id, 0);
3225 }
3226
3227 dispc_go(manager->id);
3228 mdelay(50);
3229 if (enable)
3230 dssdev->driver->enable(dssdev);
3231 }
3232 }
3233
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003234 if (errors & DISPC_IRQ_OCP_ERR) {
3235 DSSERR("OCP_ERR\n");
3236 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3237 struct omap_overlay_manager *mgr;
3238 mgr = omap_dss_get_overlay_manager(i);
3239
3240 if (mgr->caps & OMAP_DSS_OVL_CAP_DISPC)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003241 mgr->device->driver->disable(mgr->device);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003242 }
3243 }
3244
3245 spin_lock_irqsave(&dispc.irq_lock, flags);
3246 dispc.irq_error_mask |= errors;
3247 _omap_dispc_set_irqs();
3248 spin_unlock_irqrestore(&dispc.irq_lock, flags);
Dima Zavin13eae1f2011-06-27 10:31:05 -07003249
3250 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003251}
3252
3253int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
3254{
3255 void dispc_irq_wait_handler(void *data, u32 mask)
3256 {
3257 complete((struct completion *)data);
3258 }
3259
3260 int r;
3261 DECLARE_COMPLETION_ONSTACK(completion);
3262
3263 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3264 irqmask);
3265
3266 if (r)
3267 return r;
3268
3269 timeout = wait_for_completion_timeout(&completion, timeout);
3270
3271 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3272
3273 if (timeout == 0)
3274 return -ETIMEDOUT;
3275
3276 if (timeout == -ERESTARTSYS)
3277 return -ERESTARTSYS;
3278
3279 return 0;
3280}
3281
3282int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
3283 unsigned long timeout)
3284{
3285 void dispc_irq_wait_handler(void *data, u32 mask)
3286 {
3287 complete((struct completion *)data);
3288 }
3289
3290 int r;
3291 DECLARE_COMPLETION_ONSTACK(completion);
3292
3293 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3294 irqmask);
3295
3296 if (r)
3297 return r;
3298
3299 timeout = wait_for_completion_interruptible_timeout(&completion,
3300 timeout);
3301
3302 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3303
3304 if (timeout == 0)
3305 return -ETIMEDOUT;
3306
3307 if (timeout == -ERESTARTSYS)
3308 return -ERESTARTSYS;
3309
3310 return 0;
3311}
3312
3313#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
3314void dispc_fake_vsync_irq(void)
3315{
3316 u32 irqstatus = DISPC_IRQ_VSYNC;
3317 int i;
3318
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003319 WARN_ON(!in_interrupt());
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003320
3321 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3322 struct omap_dispc_isr_data *isr_data;
3323 isr_data = &dispc.registered_isr[i];
3324
3325 if (!isr_data->isr)
3326 continue;
3327
3328 if (isr_data->mask & irqstatus)
3329 isr_data->isr(isr_data->arg, irqstatus);
3330 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003331}
3332#endif
3333
3334static void _omap_dispc_initialize_irq(void)
3335{
3336 unsigned long flags;
3337
3338 spin_lock_irqsave(&dispc.irq_lock, flags);
3339
3340 memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
3341
3342 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00003343 if (dss_has_feature(FEAT_MGR_LCD2))
3344 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003345
3346 /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
3347 * so clear it */
3348 dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
3349
3350 _omap_dispc_set_irqs();
3351
3352 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3353}
3354
3355void dispc_enable_sidle(void)
3356{
3357 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3358}
3359
3360void dispc_disable_sidle(void)
3361{
3362 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3363}
3364
3365static void _omap_dispc_initial_config(void)
3366{
3367 u32 l;
3368
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003369 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3370 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3371 l = dispc_read_reg(DISPC_DIVISOR);
3372 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3373 l = FLD_MOD(l, 1, 0, 0);
3374 l = FLD_MOD(l, 1, 23, 16);
3375 dispc_write_reg(DISPC_DIVISOR, l);
3376 }
3377
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003378 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003379 if (dss_has_feature(FEAT_FUNCGATED))
3380 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003381
3382 /* L3 firewall setting: enable access to OCM RAM */
3383 /* XXX this should be somewhere in plat-omap */
3384 if (cpu_is_omap24xx())
3385 __raw_writel(0x402000b0, OMAP2_L3_IO_ADDRESS(0x680050a0));
3386
3387 _dispc_setup_color_conv_coef();
3388
3389 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3390
3391 dispc_read_plane_fifo_sizes();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003392
3393 dispc_configure_burst_sizes();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003394}
3395
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003396/* DISPC HW IP initialisation */
3397static int omap_dispchw_probe(struct platform_device *pdev)
3398{
3399 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003400 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003401 struct resource *dispc_mem;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003402 struct clk *clk;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003403
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003404 dispc.pdev = pdev;
3405
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003406 clk = clk_get(&pdev->dev, "fck");
3407 if (IS_ERR(clk)) {
3408 DSSERR("can't get fck\n");
3409 r = PTR_ERR(clk);
3410 goto err_get_clk;
3411 }
3412
3413 dispc.dss_clk = clk;
3414
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003415 spin_lock_init(&dispc.irq_lock);
3416
3417#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3418 spin_lock_init(&dispc.irq_stats_lock);
3419 dispc.irq_stats.last_reset = jiffies;
3420#endif
3421
3422 INIT_WORK(&dispc.error_work, dispc_error_worker);
3423
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003424 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3425 if (!dispc_mem) {
3426 DSSERR("can't get IORESOURCE_MEM DISPC\n");
archit tanejaaffe3602011-02-23 08:41:03 +00003427 r = -EINVAL;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003428 goto err_ioremap;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003429 }
3430 dispc.base = ioremap(dispc_mem->start, resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003431 if (!dispc.base) {
3432 DSSERR("can't ioremap DISPC\n");
archit tanejaaffe3602011-02-23 08:41:03 +00003433 r = -ENOMEM;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003434 goto err_ioremap;
archit tanejaaffe3602011-02-23 08:41:03 +00003435 }
3436 dispc.irq = platform_get_irq(dispc.pdev, 0);
3437 if (dispc.irq < 0) {
3438 DSSERR("platform_get_irq failed\n");
3439 r = -ENODEV;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003440 goto err_irq;
archit tanejaaffe3602011-02-23 08:41:03 +00003441 }
3442
3443 r = request_irq(dispc.irq, omap_dispc_irq_handler, IRQF_SHARED,
3444 "OMAP DISPC", dispc.pdev);
3445 if (r < 0) {
3446 DSSERR("request_irq failed\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003447 goto err_irq;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003448 }
3449
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003450 pm_runtime_enable(&pdev->dev);
3451
3452 r = dispc_runtime_get();
3453 if (r)
3454 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003455
3456 _omap_dispc_initial_config();
3457
3458 _omap_dispc_initialize_irq();
3459
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003460 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003461 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003462 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3463
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003464 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003465
3466 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003467
3468err_runtime_get:
3469 pm_runtime_disable(&pdev->dev);
3470 free_irq(dispc.irq, dispc.pdev);
3471err_irq:
archit tanejaaffe3602011-02-23 08:41:03 +00003472 iounmap(dispc.base);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003473err_ioremap:
3474 clk_put(dispc.dss_clk);
3475err_get_clk:
archit tanejaaffe3602011-02-23 08:41:03 +00003476 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003477}
3478
3479static int omap_dispchw_remove(struct platform_device *pdev)
3480{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003481 pm_runtime_disable(&pdev->dev);
3482
3483 clk_put(dispc.dss_clk);
3484
archit tanejaaffe3602011-02-23 08:41:03 +00003485 free_irq(dispc.irq, dispc.pdev);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003486 iounmap(dispc.base);
3487 return 0;
3488}
3489
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003490static int dispc_runtime_suspend(struct device *dev)
3491{
3492 dispc_save_context();
3493 clk_disable(dispc.dss_clk);
3494 dss_runtime_put();
3495
3496 return 0;
3497}
3498
3499static int dispc_runtime_resume(struct device *dev)
3500{
3501 int r;
3502
3503 r = dss_runtime_get();
3504 if (r < 0)
3505 return r;
3506
3507 clk_enable(dispc.dss_clk);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03003508 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003509
3510 return 0;
3511}
3512
3513static const struct dev_pm_ops dispc_pm_ops = {
3514 .runtime_suspend = dispc_runtime_suspend,
3515 .runtime_resume = dispc_runtime_resume,
3516};
3517
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003518static struct platform_driver omap_dispchw_driver = {
3519 .probe = omap_dispchw_probe,
3520 .remove = omap_dispchw_remove,
3521 .driver = {
3522 .name = "omapdss_dispc",
3523 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003524 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003525 },
3526};
3527
3528int dispc_init_platform_driver(void)
3529{
3530 return platform_driver_register(&omap_dispchw_driver);
3531}
3532
3533void dispc_uninit_platform_driver(void)
3534{
3535 return platform_driver_unregister(&omap_dispchw_driver);
3536}