blob: 5fd0cd020af58e3f2fa5c3753be3098e710ba109 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Ralf Baechle36ccf1c2006-02-14 21:04:54 +00006 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
11 * Copyright (C) 2000, 01 MIPS Technologies, Inc.
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010012 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 */
Ralf Baechle8e8a52e2007-05-31 14:00:19 +010014#include <linux/bug.h>
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010015#include <linux/compiler.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/init.h>
17#include <linux/mm.h>
18#include <linux/module.h>
19#include <linux/sched.h>
20#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/spinlock.h>
22#include <linux/kallsyms.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000023#include <linux/bootmem.h>
Maxime Bizond4fd1982006-07-20 18:52:02 +020024#include <linux/interrupt.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010025#include <linux/ptrace.h>
Jason Wessel88547002008-07-29 15:58:53 -050026#include <linux/kgdb.h>
27#include <linux/kdebug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
29#include <asm/bootinfo.h>
30#include <asm/branch.h>
31#include <asm/break.h>
32#include <asm/cpu.h>
Ralf Baechlee50c0a82005-05-31 11:49:19 +000033#include <asm/dsp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/fpu.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000035#include <asm/mipsregs.h>
36#include <asm/mipsmtregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/module.h>
38#include <asm/pgtable.h>
39#include <asm/ptrace.h>
40#include <asm/sections.h>
41#include <asm/system.h>
42#include <asm/tlbdebug.h>
43#include <asm/traps.h>
44#include <asm/uaccess.h>
45#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <asm/types.h>
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +090047#include <asm/stacktrace.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090049extern void check_wait(void);
50extern asmlinkage void r4k_wait(void);
51extern asmlinkage void rollback_handle_int(void);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010052extern asmlinkage void handle_int(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070053extern asmlinkage void handle_tlbm(void);
54extern asmlinkage void handle_tlbl(void);
55extern asmlinkage void handle_tlbs(void);
56extern asmlinkage void handle_adel(void);
57extern asmlinkage void handle_ades(void);
58extern asmlinkage void handle_ibe(void);
59extern asmlinkage void handle_dbe(void);
60extern asmlinkage void handle_sys(void);
61extern asmlinkage void handle_bp(void);
62extern asmlinkage void handle_ri(void);
Atsushi Nemoto5b104962006-09-11 17:50:29 +090063extern asmlinkage void handle_ri_rdhwr_vivt(void);
64extern asmlinkage void handle_ri_rdhwr(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070065extern asmlinkage void handle_cpu(void);
66extern asmlinkage void handle_ov(void);
67extern asmlinkage void handle_tr(void);
68extern asmlinkage void handle_fpe(void);
69extern asmlinkage void handle_mdmx(void);
70extern asmlinkage void handle_watch(void);
Ralf Baechle340ee4b2005-08-17 17:44:08 +000071extern asmlinkage void handle_mt(void);
Ralf Baechlee50c0a82005-05-31 11:49:19 +000072extern asmlinkage void handle_dsp(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070073extern asmlinkage void handle_mcheck(void);
74extern asmlinkage void handle_reserved(void);
75
Ralf Baechle12616ed2005-10-18 10:26:46 +010076extern int fpu_emulator_cop1Handler(struct pt_regs *xcp,
Atsushi Nemotoe04582b2006-10-09 00:10:01 +090077 struct mips_fpu_struct *ctx, int has_fpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
79void (*board_be_init)(void);
80int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
Ralf Baechlee01402b2005-07-14 15:57:16 +000081void (*board_nmi_handler_setup)(void);
82void (*board_ejtag_handler_setup)(void);
83void (*board_bind_eic_interrupt)(int irq, int regset);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Franck Bui-Huu4d157d52006-08-03 09:29:21 +020086static void show_raw_backtrace(unsigned long reg29)
Atsushi Nemotoe889d782006-07-25 23:51:36 +090087{
Ralf Baechle39b8d522008-04-28 17:14:26 +010088 unsigned long *sp = (unsigned long *)(reg29 & ~3);
Atsushi Nemotoe889d782006-07-25 23:51:36 +090089 unsigned long addr;
90
91 printk("Call Trace:");
92#ifdef CONFIG_KALLSYMS
93 printk("\n");
94#endif
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +020095 while (!kstack_end(sp)) {
96 unsigned long __user *p =
97 (unsigned long __user *)(unsigned long)sp++;
98 if (__get_user(addr, p)) {
99 printk(" (Bad stack address)");
100 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100101 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200102 if (__kernel_text_address(addr))
103 print_ip_sym(addr);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900104 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200105 printk("\n");
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900106}
107
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900108#ifdef CONFIG_KALLSYMS
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900109int raw_show_trace;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900110static int __init set_raw_show_trace(char *str)
111{
112 raw_show_trace = 1;
113 return 1;
114}
115__setup("raw_show_trace", set_raw_show_trace);
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900116#endif
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200117
Ralf Baechleeae23f22007-10-14 23:27:21 +0100118static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900119{
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200120 unsigned long sp = regs->regs[29];
121 unsigned long ra = regs->regs[31];
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900122 unsigned long pc = regs->cp0_epc;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900123
124 if (raw_show_trace || !__kernel_text_address(pc)) {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200125 show_raw_backtrace(sp);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900126 return;
127 }
128 printk("Call Trace:\n");
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200129 do {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200130 print_ip_sym(pc);
Atsushi Nemoto19246002006-09-29 18:02:51 +0900131 pc = unwind_stack(task, &sp, pc, &ra);
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200132 } while (pc);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900133 printk("\n");
134}
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900135
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136/*
137 * This routine abuses get_user()/put_user() to reference pointers
138 * with at least a bit of error checking ...
139 */
Ralf Baechleeae23f22007-10-14 23:27:21 +0100140static void show_stacktrace(struct task_struct *task,
141 const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142{
143 const int field = 2 * sizeof(unsigned long);
144 long stackdata;
145 int i;
Atsushi Nemoto5e0373b2007-07-13 23:02:42 +0900146 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147
148 printk("Stack :");
149 i = 0;
150 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
151 if (i && ((i % (64 / field)) == 0))
152 printk("\n ");
153 if (i > 39) {
154 printk(" ...");
155 break;
156 }
157
158 if (__get_user(stackdata, sp++)) {
159 printk(" (Bad stack address)");
160 break;
161 }
162
163 printk(" %0*lx", field, stackdata);
164 i++;
165 }
166 printk("\n");
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200167 show_backtrace(task, regs);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900168}
169
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900170void show_stack(struct task_struct *task, unsigned long *sp)
171{
172 struct pt_regs regs;
173 if (sp) {
174 regs.regs[29] = (unsigned long)sp;
175 regs.regs[31] = 0;
176 regs.cp0_epc = 0;
177 } else {
178 if (task && task != current) {
179 regs.regs[29] = task->thread.reg29;
180 regs.regs[31] = 0;
181 regs.cp0_epc = task->thread.reg31;
182 } else {
183 prepare_frametrace(&regs);
184 }
185 }
186 show_stacktrace(task, &regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187}
188
189/*
190 * The architecture-independent dump_stack generator
191 */
192void dump_stack(void)
193{
Franck Bui-Huu1666a6f2006-08-03 09:29:19 +0200194 struct pt_regs regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195
Franck Bui-Huu1666a6f2006-08-03 09:29:19 +0200196 prepare_frametrace(&regs);
197 show_backtrace(current, &regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198}
199
200EXPORT_SYMBOL(dump_stack);
201
Atsushi Nemotoe1bb8282007-07-13 23:51:46 +0900202static void show_code(unsigned int __user *pc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203{
204 long i;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100205 unsigned short __user *pc16 = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206
207 printk("\nCode:");
208
Ralf Baechle39b8d522008-04-28 17:14:26 +0100209 if ((unsigned long)pc & 1)
210 pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 for(i = -3 ; i < 6 ; i++) {
212 unsigned int insn;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100213 if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 printk(" (Bad address in epc)\n");
215 break;
216 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100217 printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 }
219}
220
Ralf Baechleeae23f22007-10-14 23:27:21 +0100221static void __show_regs(const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222{
223 const int field = 2 * sizeof(unsigned long);
224 unsigned int cause = regs->cp0_cause;
225 int i;
226
227 printk("Cpu %d\n", smp_processor_id());
228
229 /*
230 * Saved main processor registers
231 */
232 for (i = 0; i < 32; ) {
233 if ((i % 4) == 0)
234 printk("$%2d :", i);
235 if (i == 0)
236 printk(" %0*lx", field, 0UL);
237 else if (i == 26 || i == 27)
238 printk(" %*s", field, "");
239 else
240 printk(" %0*lx", field, regs->regs[i]);
241
242 i++;
243 if ((i % 4) == 0)
244 printk("\n");
245 }
246
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100247#ifdef CONFIG_CPU_HAS_SMARTMIPS
248 printk("Acx : %0*lx\n", field, regs->acx);
249#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 printk("Hi : %0*lx\n", field, regs->hi);
251 printk("Lo : %0*lx\n", field, regs->lo);
252
253 /*
254 * Saved cp0 registers
255 */
Ralf Baechleb012cff2008-07-15 18:44:33 +0100256 printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
257 (void *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 printk(" %s\n", print_tainted());
Ralf Baechleb012cff2008-07-15 18:44:33 +0100259 printk("ra : %0*lx %pS\n", field, regs->regs[31],
260 (void *) regs->regs[31]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261
262 printk("Status: %08x ", (uint32_t) regs->cp0_status);
263
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000264 if (current_cpu_data.isa_level == MIPS_CPU_ISA_I) {
265 if (regs->cp0_status & ST0_KUO)
266 printk("KUo ");
267 if (regs->cp0_status & ST0_IEO)
268 printk("IEo ");
269 if (regs->cp0_status & ST0_KUP)
270 printk("KUp ");
271 if (regs->cp0_status & ST0_IEP)
272 printk("IEp ");
273 if (regs->cp0_status & ST0_KUC)
274 printk("KUc ");
275 if (regs->cp0_status & ST0_IEC)
276 printk("IEc ");
277 } else {
278 if (regs->cp0_status & ST0_KX)
279 printk("KX ");
280 if (regs->cp0_status & ST0_SX)
281 printk("SX ");
282 if (regs->cp0_status & ST0_UX)
283 printk("UX ");
284 switch (regs->cp0_status & ST0_KSU) {
285 case KSU_USER:
286 printk("USER ");
287 break;
288 case KSU_SUPERVISOR:
289 printk("SUPERVISOR ");
290 break;
291 case KSU_KERNEL:
292 printk("KERNEL ");
293 break;
294 default:
295 printk("BAD_MODE ");
296 break;
297 }
298 if (regs->cp0_status & ST0_ERL)
299 printk("ERL ");
300 if (regs->cp0_status & ST0_EXL)
301 printk("EXL ");
302 if (regs->cp0_status & ST0_IE)
303 printk("IE ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 printk("\n");
306
307 printk("Cause : %08x\n", cause);
308
309 cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
310 if (1 <= cause && cause <= 5)
311 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
312
Ralf Baechle9966db252007-10-11 23:46:17 +0100313 printk("PrId : %08x (%s)\n", read_c0_prid(),
314 cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315}
316
Ralf Baechleeae23f22007-10-14 23:27:21 +0100317/*
318 * FIXME: really the generic show_regs should take a const pointer argument.
319 */
320void show_regs(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321{
Ralf Baechleeae23f22007-10-14 23:27:21 +0100322 __show_regs((struct pt_regs *)regs);
323}
324
325void show_registers(const struct pt_regs *regs)
326{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100327 const int field = 2 * sizeof(unsigned long);
328
Ralf Baechleeae23f22007-10-14 23:27:21 +0100329 __show_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 print_modules();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100331 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
332 current->comm, current->pid, current_thread_info(), current,
333 field, current_thread_info()->tp_value);
334 if (cpu_has_userlocal) {
335 unsigned long tls;
336
337 tls = read_c0_userlocal();
338 if (tls != current_thread_info()->tp_value)
339 printk("*HwTLS: %0*lx\n", field, tls);
340 }
341
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900342 show_stacktrace(current, regs);
Atsushi Nemotoe1bb8282007-07-13 23:51:46 +0900343 show_code((unsigned int __user *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 printk("\n");
345}
346
347static DEFINE_SPINLOCK(die_lock);
348
Ralf Baechleeae23f22007-10-14 23:27:21 +0100349void __noreturn die(const char * str, const struct pt_regs * regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350{
351 static int die_counter;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100352#ifdef CONFIG_MIPS_MT_SMTC
353 unsigned long dvpret = dvpe();
354#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
356 console_verbose();
357 spin_lock_irq(&die_lock);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100358 bust_spinlocks(1);
359#ifdef CONFIG_MIPS_MT_SMTC
360 mips_mt_regdump(dvpret);
361#endif /* CONFIG_MIPS_MT_SMTC */
Ralf Baechle178086c2005-10-13 17:07:54 +0100362 printk("%s[#%d]:\n", str, ++die_counter);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 show_registers(regs);
Pavel Emelianovbcdcd8e2007-07-17 04:03:42 -0700364 add_taint(TAINT_DIE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365 spin_unlock_irq(&die_lock);
Maxime Bizond4fd1982006-07-20 18:52:02 +0200366
367 if (in_interrupt())
368 panic("Fatal exception in interrupt");
369
370 if (panic_on_oops) {
371 printk(KERN_EMERG "Fatal exception: panic in 5 seconds\n");
372 ssleep(5);
373 panic("Fatal exception");
374 }
375
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 do_exit(SIGSEGV);
377}
378
Thomas Bogendoerfer05106172008-08-04 19:44:34 +0200379extern struct exception_table_entry __start___dbe_table[];
380extern struct exception_table_entry __stop___dbe_table[];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381
Ralf Baechleb6dcec92007-02-18 15:57:09 +0000382__asm__(
383" .section __dbe_table, \"a\"\n"
384" .previous \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
386/* Given an address, look for it in the exception tables. */
387static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
388{
389 const struct exception_table_entry *e;
390
391 e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
392 if (!e)
393 e = search_module_dbetables(addr);
394 return e;
395}
396
397asmlinkage void do_be(struct pt_regs *regs)
398{
399 const int field = 2 * sizeof(unsigned long);
400 const struct exception_table_entry *fixup = NULL;
401 int data = regs->cp0_cause & 4;
402 int action = MIPS_BE_FATAL;
403
404 /* XXX For now. Fixme, this searches the wrong table ... */
405 if (data && !user_mode(regs))
406 fixup = search_dbe_tables(exception_epc(regs));
407
408 if (fixup)
409 action = MIPS_BE_FIXUP;
410
411 if (board_be_handler)
Atsushi Nemoto28fc5822007-07-13 01:49:49 +0900412 action = board_be_handler(regs, fixup != NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
414 switch (action) {
415 case MIPS_BE_DISCARD:
416 return;
417 case MIPS_BE_FIXUP:
418 if (fixup) {
419 regs->cp0_epc = fixup->nextinsn;
420 return;
421 }
422 break;
423 default:
424 break;
425 }
426
427 /*
428 * Assume it would be too dangerous to continue ...
429 */
430 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
431 data ? "Data" : "Instruction",
432 field, regs->cp0_epc, field, regs->regs[31]);
Jason Wessel88547002008-07-29 15:58:53 -0500433 if (notify_die(DIE_OOPS, "bus error", regs, SIGBUS, 0, 0)
434 == NOTIFY_STOP)
435 return;
436
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 die_if_kernel("Oops", regs);
438 force_sig(SIGBUS, current);
439}
440
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441/*
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100442 * ll/sc, rdhwr, sync emulation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 */
444
445#define OPCODE 0xfc000000
446#define BASE 0x03e00000
447#define RT 0x001f0000
448#define OFFSET 0x0000ffff
449#define LL 0xc0000000
450#define SC 0xe0000000
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100451#define SPEC0 0x00000000
Ralf Baechle3c370262005-04-13 17:43:59 +0000452#define SPEC3 0x7c000000
453#define RD 0x0000f800
454#define FUNC 0x0000003f
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100455#define SYNC 0x0000000f
Ralf Baechle3c370262005-04-13 17:43:59 +0000456#define RDHWR 0x0000003b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457
458/*
459 * The ll_bit is cleared by r*_switch.S
460 */
461
462unsigned long ll_bit;
463
464static struct task_struct *ll_task = NULL;
465
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100466static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000468 unsigned long value, __user *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470
471 /*
472 * analyse the ll instruction that just caused a ri exception
473 * and put the referenced address to addr.
474 */
475
476 /* sign extend offset */
477 offset = opcode & OFFSET;
478 offset <<= 16;
479 offset >>= 16;
480
Ralf Baechlefe00f942005-03-01 19:22:29 +0000481 vaddr = (unsigned long __user *)
482 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100484 if ((unsigned long)vaddr & 3)
485 return SIGBUS;
486 if (get_user(value, vaddr))
487 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
489 preempt_disable();
490
491 if (ll_task == NULL || ll_task == current) {
492 ll_bit = 1;
493 } else {
494 ll_bit = 0;
495 }
496 ll_task = current;
497
498 preempt_enable();
499
500 regs->regs[(opcode & RT) >> 16] = value;
501
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100502 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503}
504
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100505static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000507 unsigned long __user *vaddr;
508 unsigned long reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510
511 /*
512 * analyse the sc instruction that just caused a ri exception
513 * and put the referenced address to addr.
514 */
515
516 /* sign extend offset */
517 offset = opcode & OFFSET;
518 offset <<= 16;
519 offset >>= 16;
520
Ralf Baechlefe00f942005-03-01 19:22:29 +0000521 vaddr = (unsigned long __user *)
522 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 reg = (opcode & RT) >> 16;
524
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100525 if ((unsigned long)vaddr & 3)
526 return SIGBUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527
528 preempt_disable();
529
530 if (ll_bit == 0 || ll_task != current) {
531 regs->regs[reg] = 0;
532 preempt_enable();
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100533 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534 }
535
536 preempt_enable();
537
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100538 if (put_user(regs->regs[reg], vaddr))
539 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540
541 regs->regs[reg] = 1;
542
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100543 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544}
545
546/*
547 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
548 * opcodes are supposed to result in coprocessor unusable exceptions if
549 * executed on ll/sc-less processors. That's the theory. In practice a
550 * few processors such as NEC's VR4100 throw reserved instruction exceptions
551 * instead, so we're doing the emulation thing in both exception handlers.
552 */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100553static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100555 if ((opcode & OPCODE) == LL)
556 return simulate_ll(regs, opcode);
557 if ((opcode & OPCODE) == SC)
558 return simulate_sc(regs, opcode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100560 return -1; /* Must be something else ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561}
562
Ralf Baechle3c370262005-04-13 17:43:59 +0000563/*
564 * Simulate trapping 'rdhwr' instructions to provide user accessible
Chris Dearman1f5826b2006-05-08 18:02:16 +0100565 * registers not implemented in hardware.
Ralf Baechle3c370262005-04-13 17:43:59 +0000566 */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100567static int simulate_rdhwr(struct pt_regs *regs, unsigned int opcode)
Ralf Baechle3c370262005-04-13 17:43:59 +0000568{
Al Virodc8f6022006-01-12 01:06:07 -0800569 struct thread_info *ti = task_thread_info(current);
Ralf Baechle3c370262005-04-13 17:43:59 +0000570
571 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
572 int rd = (opcode & RD) >> 11;
573 int rt = (opcode & RT) >> 16;
574 switch (rd) {
Chris Dearman1f5826b2006-05-08 18:02:16 +0100575 case 0: /* CPU number */
576 regs->regs[rt] = smp_processor_id();
577 return 0;
578 case 1: /* SYNCI length */
579 regs->regs[rt] = min(current_cpu_data.dcache.linesz,
580 current_cpu_data.icache.linesz);
581 return 0;
582 case 2: /* Read count register */
583 regs->regs[rt] = read_c0_count();
584 return 0;
585 case 3: /* Count register resolution */
586 switch (current_cpu_data.cputype) {
587 case CPU_20KC:
588 case CPU_25KF:
589 regs->regs[rt] = 1;
590 break;
Ralf Baechle3c370262005-04-13 17:43:59 +0000591 default:
Chris Dearman1f5826b2006-05-08 18:02:16 +0100592 regs->regs[rt] = 2;
593 }
594 return 0;
595 case 29:
596 regs->regs[rt] = ti->tp_value;
597 return 0;
598 default:
599 return -1;
Ralf Baechle3c370262005-04-13 17:43:59 +0000600 }
601 }
602
Daniel Jacobowitz56ebd512005-11-26 22:34:41 -0500603 /* Not ours. */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100604 return -1;
605}
Ralf Baechlee5679882006-11-30 01:14:47 +0000606
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100607static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
608{
609 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC)
610 return 0;
611
612 return -1; /* Must be something else ... */
Ralf Baechle3c370262005-04-13 17:43:59 +0000613}
614
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615asmlinkage void do_ov(struct pt_regs *regs)
616{
617 siginfo_t info;
618
Ralf Baechle36ccf1c2006-02-14 21:04:54 +0000619 die_if_kernel("Integer overflow", regs);
620
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 info.si_code = FPE_INTOVF;
622 info.si_signo = SIGFPE;
623 info.si_errno = 0;
Ralf Baechlefe00f942005-03-01 19:22:29 +0000624 info.si_addr = (void __user *) regs->cp0_epc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 force_sig_info(SIGFPE, &info, current);
626}
627
628/*
629 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
630 */
631asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
632{
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100633 siginfo_t info;
634
Jason Wessel88547002008-07-29 15:58:53 -0500635 if (notify_die(DIE_FP, "FP exception", regs, SIGFPE, 0, 0)
636 == NOTIFY_STOP)
637 return;
Chris Dearman57725f92006-06-30 23:35:28 +0100638 die_if_kernel("FP exception in kernel code", regs);
639
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 if (fcr31 & FPU_CSR_UNI_X) {
641 int sig;
642
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 /*
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000644 * Unimplemented operation exception. If we've got the full
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 * software emulator on-board, let's use it...
646 *
647 * Force FPU to dump state into task/thread context. We're
648 * moving a lot of data here for what is probably a single
649 * instruction, but the alternative is to pre-decode the FP
650 * register operands before invoking the emulator, which seems
651 * a bit extreme for what should be an infrequent event.
652 */
Ralf Baechlecd21dfc2005-04-28 13:39:10 +0000653 /* Ensure 'resume' not overwrite saved fp context again. */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900654 lose_fpu(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655
656 /* Run the emulator */
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100657 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658
659 /*
660 * We can't allow the emulated instruction to leave any of
661 * the cause bit set in $fcr31.
662 */
Atsushi Nemotoeae89072006-05-16 01:26:03 +0900663 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664
665 /* Restore the hardware register state */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900666 own_fpu(1); /* Using the FPU again. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667
668 /* If something went wrong, signal */
669 if (sig)
670 force_sig(sig, current);
671
672 return;
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100673 } else if (fcr31 & FPU_CSR_INV_X)
674 info.si_code = FPE_FLTINV;
675 else if (fcr31 & FPU_CSR_DIV_X)
676 info.si_code = FPE_FLTDIV;
677 else if (fcr31 & FPU_CSR_OVF_X)
678 info.si_code = FPE_FLTOVF;
679 else if (fcr31 & FPU_CSR_UDF_X)
680 info.si_code = FPE_FLTUND;
681 else if (fcr31 & FPU_CSR_INE_X)
682 info.si_code = FPE_FLTRES;
683 else
684 info.si_code = __SI_FAULT;
685 info.si_signo = SIGFPE;
686 info.si_errno = 0;
687 info.si_addr = (void __user *) regs->cp0_epc;
688 force_sig_info(SIGFPE, &info, current);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689}
690
Ralf Baechledf270052008-04-20 16:28:54 +0100691static void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
692 const char *str)
693{
694 siginfo_t info;
695 char b[40];
696
Jason Wessel88547002008-07-29 15:58:53 -0500697 if (notify_die(DIE_TRAP, str, regs, code, 0, 0) == NOTIFY_STOP)
698 return;
699
Ralf Baechledf270052008-04-20 16:28:54 +0100700 /*
701 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
702 * insns, even for trap and break codes that indicate arithmetic
703 * failures. Weird ...
704 * But should we continue the brokenness??? --macro
705 */
706 switch (code) {
707 case BRK_OVERFLOW:
708 case BRK_DIVZERO:
709 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
710 die_if_kernel(b, regs);
711 if (code == BRK_DIVZERO)
712 info.si_code = FPE_INTDIV;
713 else
714 info.si_code = FPE_INTOVF;
715 info.si_signo = SIGFPE;
716 info.si_errno = 0;
717 info.si_addr = (void __user *) regs->cp0_epc;
718 force_sig_info(SIGFPE, &info, current);
719 break;
720 case BRK_BUG:
721 die_if_kernel("Kernel bug detected", regs);
722 force_sig(SIGTRAP, current);
723 break;
724 default:
725 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
726 die_if_kernel(b, regs);
727 force_sig(SIGTRAP, current);
728 }
729}
730
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731asmlinkage void do_bp(struct pt_regs *regs)
732{
733 unsigned int opcode, bcode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734
Atsushi Nemotoba755f82007-04-12 20:02:54 +0900735 if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
Ralf Baechlee5679882006-11-30 01:14:47 +0000736 goto out_sigsegv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737
738 /*
739 * There is the ancient bug in the MIPS assemblers that the break
740 * code starts left to bit 16 instead to bit 6 in the opcode.
741 * Gas is bug-compatible, but not always, grrr...
742 * We handle both cases with a simple heuristics. --macro
743 */
744 bcode = ((opcode >> 6) & ((1 << 20) - 1));
Ralf Baechledf270052008-04-20 16:28:54 +0100745 if (bcode >= (1 << 10))
746 bcode >>= 10;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747
Ralf Baechledf270052008-04-20 16:28:54 +0100748 do_trap_or_bp(regs, bcode, "Break");
Atsushi Nemoto90fccb12007-02-06 16:02:21 +0900749 return;
Ralf Baechlee5679882006-11-30 01:14:47 +0000750
751out_sigsegv:
752 force_sig(SIGSEGV, current);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753}
754
755asmlinkage void do_tr(struct pt_regs *regs)
756{
757 unsigned int opcode, tcode = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758
Atsushi Nemotoba755f82007-04-12 20:02:54 +0900759 if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
Ralf Baechlee5679882006-11-30 01:14:47 +0000760 goto out_sigsegv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761
762 /* Immediate versions don't provide a code. */
763 if (!(opcode & OPCODE))
764 tcode = ((opcode >> 6) & ((1 << 10) - 1));
765
Ralf Baechledf270052008-04-20 16:28:54 +0100766 do_trap_or_bp(regs, tcode, "Trap");
Atsushi Nemoto90fccb12007-02-06 16:02:21 +0900767 return;
Ralf Baechlee5679882006-11-30 01:14:47 +0000768
769out_sigsegv:
770 force_sig(SIGSEGV, current);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771}
772
773asmlinkage void do_ri(struct pt_regs *regs)
774{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100775 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
776 unsigned long old_epc = regs->cp0_epc;
777 unsigned int opcode = 0;
778 int status = -1;
779
Jason Wessel88547002008-07-29 15:58:53 -0500780 if (notify_die(DIE_RI, "RI Fault", regs, SIGSEGV, 0, 0)
781 == NOTIFY_STOP)
782 return;
783
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 die_if_kernel("Reserved instruction in kernel code", regs);
785
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100786 if (unlikely(compute_return_epc(regs) < 0))
Ralf Baechle3c370262005-04-13 17:43:59 +0000787 return;
788
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100789 if (unlikely(get_user(opcode, epc) < 0))
790 status = SIGSEGV;
791
792 if (!cpu_has_llsc && status < 0)
793 status = simulate_llsc(regs, opcode);
794
795 if (status < 0)
796 status = simulate_rdhwr(regs, opcode);
797
798 if (status < 0)
799 status = simulate_sync(regs, opcode);
800
801 if (status < 0)
802 status = SIGILL;
803
804 if (unlikely(status > 0)) {
805 regs->cp0_epc = old_epc; /* Undo skip-over. */
806 force_sig(status, current);
807 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808}
809
Ralf Baechled223a862007-07-10 17:33:02 +0100810/*
811 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
812 * emulated more than some threshold number of instructions, force migration to
813 * a "CPU" that has FP support.
814 */
815static void mt_ase_fp_affinity(void)
816{
817#ifdef CONFIG_MIPS_MT_FPAFF
818 if (mt_fpemul_threshold > 0 &&
819 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
820 /*
821 * If there's no FPU present, or if the application has already
822 * restricted the allowed set to exclude any CPUs with FPUs,
823 * we'll skip the procedure.
824 */
825 if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
826 cpumask_t tmask;
827
828 cpus_and(tmask, current->thread.user_cpus_allowed,
829 mt_fpu_cpumask);
830 set_cpus_allowed(current, tmask);
Ralf Baechle293c5bd2007-07-25 16:19:33 +0100831 set_thread_flag(TIF_FPUBOUND);
Ralf Baechled223a862007-07-10 17:33:02 +0100832 }
833 }
834#endif /* CONFIG_MIPS_MT_FPAFF */
835}
836
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837asmlinkage void do_cpu(struct pt_regs *regs)
838{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100839 unsigned int __user *epc;
840 unsigned long old_epc;
841 unsigned int opcode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 unsigned int cpid;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100843 int status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844
Atsushi Nemoto53231802007-04-14 02:37:26 +0900845 die_if_kernel("do_cpu invoked from kernel context!", regs);
846
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
848
849 switch (cpid) {
850 case 0:
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100851 epc = (unsigned int __user *)exception_epc(regs);
852 old_epc = regs->cp0_epc;
853 opcode = 0;
854 status = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100856 if (unlikely(compute_return_epc(regs) < 0))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 return;
Ralf Baechle3c370262005-04-13 17:43:59 +0000858
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100859 if (unlikely(get_user(opcode, epc) < 0))
860 status = SIGSEGV;
861
862 if (!cpu_has_llsc && status < 0)
863 status = simulate_llsc(regs, opcode);
864
865 if (status < 0)
866 status = simulate_rdhwr(regs, opcode);
867
868 if (status < 0)
869 status = SIGILL;
870
871 if (unlikely(status > 0)) {
872 regs->cp0_epc = old_epc; /* Undo skip-over. */
873 force_sig(status, current);
874 }
875
876 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877
878 case 1:
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900879 if (used_math()) /* Using the FPU again. */
880 own_fpu(1);
881 else { /* First time FPU user. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882 init_fpu();
883 set_used_math();
884 }
885
Atsushi Nemoto53231802007-04-14 02:37:26 +0900886 if (!raw_cpu_has_fpu) {
Atsushi Nemotoe04582b2006-10-09 00:10:01 +0900887 int sig;
Atsushi Nemotoe04582b2006-10-09 00:10:01 +0900888 sig = fpu_emulator_cop1Handler(regs,
889 &current->thread.fpu, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890 if (sig)
891 force_sig(sig, current);
Ralf Baechled223a862007-07-10 17:33:02 +0100892 else
893 mt_ase_fp_affinity();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 }
895
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 return;
897
898 case 2:
899 case 3:
900 break;
901 }
902
903 force_sig(SIGILL, current);
904}
905
906asmlinkage void do_mdmx(struct pt_regs *regs)
907{
908 force_sig(SIGILL, current);
909}
910
911asmlinkage void do_watch(struct pt_regs *regs)
912{
913 /*
914 * We use the watch exception where available to detect stack
915 * overflows.
916 */
917 dump_tlb_all();
918 show_regs(regs);
919 panic("Caught WATCH exception - probably caused by stack overflow.");
920}
921
922asmlinkage void do_mcheck(struct pt_regs *regs)
923{
Ralf Baechlecac4bcb2006-05-24 16:51:02 +0100924 const int field = 2 * sizeof(unsigned long);
925 int multi_match = regs->cp0_status & ST0_TS;
926
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927 show_regs(regs);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +0100928
929 if (multi_match) {
930 printk("Index : %0x\n", read_c0_index());
931 printk("Pagemask: %0x\n", read_c0_pagemask());
932 printk("EntryHi : %0*lx\n", field, read_c0_entryhi());
933 printk("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
934 printk("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
935 printk("\n");
936 dump_tlb_all();
937 }
938
Atsushi Nemotoe1bb8282007-07-13 23:51:46 +0900939 show_code((unsigned int __user *) regs->cp0_epc);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +0100940
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941 /*
942 * Some chips may have other causes of machine check (e.g. SB1
943 * graduation timer)
944 */
945 panic("Caught Machine Check exception - %scaused by multiple "
946 "matching entries in the TLB.",
Ralf Baechlecac4bcb2006-05-24 16:51:02 +0100947 (multi_match) ? "" : "not ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948}
949
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000950asmlinkage void do_mt(struct pt_regs *regs)
951{
Ralf Baechle41c594a2006-04-05 09:45:45 +0100952 int subcode;
953
Ralf Baechle41c594a2006-04-05 09:45:45 +0100954 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
955 >> VPECONTROL_EXCPT_SHIFT;
956 switch (subcode) {
957 case 0:
Chris Dearmane35a5e32006-06-30 14:19:45 +0100958 printk(KERN_DEBUG "Thread Underflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +0100959 break;
960 case 1:
Chris Dearmane35a5e32006-06-30 14:19:45 +0100961 printk(KERN_DEBUG "Thread Overflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +0100962 break;
963 case 2:
Chris Dearmane35a5e32006-06-30 14:19:45 +0100964 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +0100965 break;
966 case 3:
Chris Dearmane35a5e32006-06-30 14:19:45 +0100967 printk(KERN_DEBUG "Gating Storage Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +0100968 break;
969 case 4:
Chris Dearmane35a5e32006-06-30 14:19:45 +0100970 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +0100971 break;
972 case 5:
Chris Dearmane35a5e32006-06-30 14:19:45 +0100973 printk(KERN_DEBUG "Gating Storage Schedulier Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +0100974 break;
975 default:
Chris Dearmane35a5e32006-06-30 14:19:45 +0100976 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
Ralf Baechle41c594a2006-04-05 09:45:45 +0100977 subcode);
978 break;
979 }
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000980 die_if_kernel("MIPS MT Thread exception in kernel", regs);
981
982 force_sig(SIGILL, current);
983}
984
985
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000986asmlinkage void do_dsp(struct pt_regs *regs)
987{
988 if (cpu_has_dsp)
989 panic("Unexpected DSP exception\n");
990
991 force_sig(SIGILL, current);
992}
993
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994asmlinkage void do_reserved(struct pt_regs *regs)
995{
996 /*
997 * Game over - no way to handle this if it ever occurs. Most probably
998 * caused by a new unknown cpu type or after another deadly
999 * hard/software error.
1000 */
1001 show_regs(regs);
1002 panic("Caught reserved exception %ld - should not happen.",
1003 (regs->cp0_cause & 0x7f) >> 2);
1004}
1005
Ralf Baechle39b8d522008-04-28 17:14:26 +01001006static int __initdata l1parity = 1;
1007static int __init nol1parity(char *s)
1008{
1009 l1parity = 0;
1010 return 1;
1011}
1012__setup("nol1par", nol1parity);
1013static int __initdata l2parity = 1;
1014static int __init nol2parity(char *s)
1015{
1016 l2parity = 0;
1017 return 1;
1018}
1019__setup("nol2par", nol2parity);
1020
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021/*
1022 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1023 * it different ways.
1024 */
1025static inline void parity_protection_init(void)
1026{
Ralf Baechle10cc3522007-10-11 23:46:15 +01001027 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001029 case CPU_34K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001030 case CPU_74K:
1031 case CPU_1004K:
1032 {
1033#define ERRCTL_PE 0x80000000
1034#define ERRCTL_L2P 0x00800000
1035 unsigned long errctl;
1036 unsigned int l1parity_present, l2parity_present;
1037
1038 errctl = read_c0_ecc();
1039 errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
1040
1041 /* probe L1 parity support */
1042 write_c0_ecc(errctl | ERRCTL_PE);
1043 back_to_back_c0_hazard();
1044 l1parity_present = (read_c0_ecc() & ERRCTL_PE);
1045
1046 /* probe L2 parity support */
1047 write_c0_ecc(errctl|ERRCTL_L2P);
1048 back_to_back_c0_hazard();
1049 l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
1050
1051 if (l1parity_present && l2parity_present) {
1052 if (l1parity)
1053 errctl |= ERRCTL_PE;
1054 if (l1parity ^ l2parity)
1055 errctl |= ERRCTL_L2P;
1056 } else if (l1parity_present) {
1057 if (l1parity)
1058 errctl |= ERRCTL_PE;
1059 } else if (l2parity_present) {
1060 if (l2parity)
1061 errctl |= ERRCTL_L2P;
1062 } else {
1063 /* No parity available */
1064 }
1065
1066 printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
1067
1068 write_c0_ecc(errctl);
1069 back_to_back_c0_hazard();
1070 errctl = read_c0_ecc();
1071 printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
1072
1073 if (l1parity_present)
1074 printk(KERN_INFO "Cache parity protection %sabled\n",
1075 (errctl & ERRCTL_PE) ? "en" : "dis");
1076
1077 if (l2parity_present) {
1078 if (l1parity_present && l1parity)
1079 errctl ^= ERRCTL_L2P;
1080 printk(KERN_INFO "L2 cache parity protection %sabled\n",
1081 (errctl & ERRCTL_L2P) ? "en" : "dis");
1082 }
1083 }
1084 break;
1085
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086 case CPU_5KC:
Ralf Baechle14f18b72005-03-01 18:15:08 +00001087 write_c0_ecc(0x80000000);
1088 back_to_back_c0_hazard();
1089 /* Set the PE bit (bit 31) in the c0_errctl register. */
1090 printk(KERN_INFO "Cache parity protection %sabled\n",
1091 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092 break;
1093 case CPU_20KC:
1094 case CPU_25KF:
1095 /* Clear the DE bit (bit 16) in the c0_status register. */
1096 printk(KERN_INFO "Enable cache parity protection for "
1097 "MIPS 20KC/25KF CPUs.\n");
1098 clear_c0_status(ST0_DE);
1099 break;
1100 default:
1101 break;
1102 }
1103}
1104
1105asmlinkage void cache_parity_error(void)
1106{
1107 const int field = 2 * sizeof(unsigned long);
1108 unsigned int reg_val;
1109
1110 /* For the moment, report the problem and hang. */
1111 printk("Cache error exception:\n");
1112 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1113 reg_val = read_c0_cacheerr();
1114 printk("c0_cacheerr == %08x\n", reg_val);
1115
1116 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1117 reg_val & (1<<30) ? "secondary" : "primary",
1118 reg_val & (1<<31) ? "data" : "insn");
1119 printk("Error bits: %s%s%s%s%s%s%s\n",
1120 reg_val & (1<<29) ? "ED " : "",
1121 reg_val & (1<<28) ? "ET " : "",
1122 reg_val & (1<<26) ? "EE " : "",
1123 reg_val & (1<<25) ? "EB " : "",
1124 reg_val & (1<<24) ? "EI " : "",
1125 reg_val & (1<<23) ? "E1 " : "",
1126 reg_val & (1<<22) ? "E0 " : "");
1127 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1128
Ralf Baechleec917c22005-10-07 16:58:15 +01001129#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130 if (reg_val & (1<<22))
1131 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1132
1133 if (reg_val & (1<<23))
1134 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1135#endif
1136
1137 panic("Can't handle the cache error!");
1138}
1139
1140/*
1141 * SDBBP EJTAG debug exception handler.
1142 * We skip the instruction and return to the next instruction.
1143 */
1144void ejtag_exception_handler(struct pt_regs *regs)
1145{
1146 const int field = 2 * sizeof(unsigned long);
1147 unsigned long depc, old_epc;
1148 unsigned int debug;
1149
Chris Dearman70ae6122006-06-30 12:32:37 +01001150 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151 depc = read_c0_depc();
1152 debug = read_c0_debug();
Chris Dearman70ae6122006-06-30 12:32:37 +01001153 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154 if (debug & 0x80000000) {
1155 /*
1156 * In branch delay slot.
1157 * We cheat a little bit here and use EPC to calculate the
1158 * debug return address (DEPC). EPC is restored after the
1159 * calculation.
1160 */
1161 old_epc = regs->cp0_epc;
1162 regs->cp0_epc = depc;
1163 __compute_return_epc(regs);
1164 depc = regs->cp0_epc;
1165 regs->cp0_epc = old_epc;
1166 } else
1167 depc += 4;
1168 write_c0_depc(depc);
1169
1170#if 0
Chris Dearman70ae6122006-06-30 12:32:37 +01001171 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172 write_c0_debug(debug | 0x100);
1173#endif
1174}
1175
1176/*
1177 * NMI exception handler.
1178 */
Thiemo Seufer34412c72007-08-20 23:43:49 +01001179NORET_TYPE void ATTRIB_NORET nmi_exception_handler(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180{
Ralf Baechle41c594a2006-04-05 09:45:45 +01001181 bust_spinlocks(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182 printk("NMI taken!!!!\n");
1183 die("NMI", regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184}
1185
Ralf Baechlee01402b2005-07-14 15:57:16 +00001186#define VECTORSPACING 0x100 /* for EI/VI mode */
1187
1188unsigned long ebase;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189unsigned long exception_handlers[32];
Ralf Baechlee01402b2005-07-14 15:57:16 +00001190unsigned long vi_handlers[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191
1192/*
1193 * As a side effect of the way this is implemented we're limited
1194 * to interrupt handlers in the address range from
1195 * KSEG0 <= x < KSEG0 + 256mb on the Nevada. Oh well ...
1196 */
1197void *set_except_vector(int n, void *addr)
1198{
1199 unsigned long handler = (unsigned long) addr;
1200 unsigned long old_handler = exception_handlers[n];
1201
1202 exception_handlers[n] = handler;
1203 if (n == 0 && cpu_has_divec) {
Ralf Baechleec70f652007-10-11 23:46:03 +01001204 *(u32 *)(ebase + 0x200) = 0x08000000 |
1205 (0x03ffffff & (handler >> 2));
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001206 local_flush_icache_range(ebase + 0x200, ebase + 0x204);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207 }
1208 return (void *)old_handler;
1209}
1210
Atsushi Nemoto6ba07e52007-05-21 23:45:38 +09001211static asmlinkage void do_default_vi(void)
1212{
1213 show_regs(get_irq_regs());
1214 panic("Caught unexpected vectored interrupt.");
1215}
1216
Ralf Baechleef300e42007-05-06 18:31:18 +01001217static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001218{
1219 unsigned long handler;
1220 unsigned long old_handler = vi_handlers[n];
Ralf Baechlef6771db2007-11-08 18:02:29 +00001221 int srssets = current_cpu_data.srsets;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001222 u32 *w;
1223 unsigned char *b;
1224
1225 if (!cpu_has_veic && !cpu_has_vint)
1226 BUG();
1227
1228 if (addr == NULL) {
1229 handler = (unsigned long) do_default_vi;
1230 srs = 0;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001231 } else
Ralf Baechlee01402b2005-07-14 15:57:16 +00001232 handler = (unsigned long) addr;
1233 vi_handlers[n] = (unsigned long) addr;
1234
1235 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1236
Ralf Baechlef6771db2007-11-08 18:02:29 +00001237 if (srs >= srssets)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001238 panic("Shadow register set %d not supported", srs);
1239
1240 if (cpu_has_veic) {
1241 if (board_bind_eic_interrupt)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001242 board_bind_eic_interrupt(n, srs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001243 } else if (cpu_has_vint) {
Ralf Baechlee01402b2005-07-14 15:57:16 +00001244 /* SRSMap is only defined if shadow sets are implemented */
Ralf Baechlef6771db2007-11-08 18:02:29 +00001245 if (srssets > 1)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001246 change_c0_srsmap(0xf << n*4, srs << n*4);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001247 }
1248
1249 if (srs == 0) {
1250 /*
1251 * If no shadow set is selected then use the default handler
1252 * that does normal register saving and a standard interrupt exit
1253 */
1254
1255 extern char except_vec_vi, except_vec_vi_lui;
1256 extern char except_vec_vi_ori, except_vec_vi_end;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001257 extern char rollback_except_vec_vi;
1258 char *vec_start = (cpu_wait == r4k_wait) ?
1259 &rollback_except_vec_vi : &except_vec_vi;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001260#ifdef CONFIG_MIPS_MT_SMTC
1261 /*
1262 * We need to provide the SMTC vectored interrupt handler
1263 * not only with the address of the handler, but with the
1264 * Status.IM bit to be masked before going there.
1265 */
1266 extern char except_vec_vi_mori;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001267 const int mori_offset = &except_vec_vi_mori - vec_start;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001268#endif /* CONFIG_MIPS_MT_SMTC */
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001269 const int handler_len = &except_vec_vi_end - vec_start;
1270 const int lui_offset = &except_vec_vi_lui - vec_start;
1271 const int ori_offset = &except_vec_vi_ori - vec_start;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001272
1273 if (handler_len > VECTORSPACING) {
1274 /*
1275 * Sigh... panicing won't help as the console
1276 * is probably not configured :(
1277 */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001278 panic("VECTORSPACING too small");
Ralf Baechlee01402b2005-07-14 15:57:16 +00001279 }
1280
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001281 memcpy(b, vec_start, handler_len);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001282#ifdef CONFIG_MIPS_MT_SMTC
Ralf Baechle8e8a52e2007-05-31 14:00:19 +01001283 BUG_ON(n > 7); /* Vector index %d exceeds SMTC maximum. */
1284
Ralf Baechle41c594a2006-04-05 09:45:45 +01001285 w = (u32 *)(b + mori_offset);
1286 *w = (*w & 0xffff0000) | (0x100 << n);
1287#endif /* CONFIG_MIPS_MT_SMTC */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001288 w = (u32 *)(b + lui_offset);
1289 *w = (*w & 0xffff0000) | (((u32)handler >> 16) & 0xffff);
1290 w = (u32 *)(b + ori_offset);
1291 *w = (*w & 0xffff0000) | ((u32)handler & 0xffff);
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001292 local_flush_icache_range((unsigned long)b,
1293 (unsigned long)(b+handler_len));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001294 }
1295 else {
1296 /*
1297 * In other cases jump directly to the interrupt handler
1298 *
1299 * It is the handlers responsibility to save registers if required
1300 * (eg hi/lo) and return from the exception using "eret"
1301 */
1302 w = (u32 *)b;
1303 *w++ = 0x08000000 | (((u32)handler >> 2) & 0x03fffff); /* j handler */
1304 *w = 0;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001305 local_flush_icache_range((unsigned long)b,
1306 (unsigned long)(b+8));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001307 }
1308
1309 return (void *)old_handler;
1310}
1311
Ralf Baechleef300e42007-05-06 18:31:18 +01001312void *set_vi_handler(int n, vi_handler_t addr)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001313{
Ralf Baechleff3eab22006-03-29 14:12:58 +01001314 return set_vi_srs_handler(n, addr, 0);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001315}
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01001316
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317/*
1318 * This is used by native signal handling
1319 */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +09001320asmlinkage int (*save_fp_context)(struct sigcontext __user *sc);
1321asmlinkage int (*restore_fp_context)(struct sigcontext __user *sc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322
Atsushi Nemoto53dc8022007-03-10 01:07:45 +09001323extern asmlinkage int _save_fp_context(struct sigcontext __user *sc);
1324extern asmlinkage int _restore_fp_context(struct sigcontext __user *sc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325
Atsushi Nemoto53dc8022007-03-10 01:07:45 +09001326extern asmlinkage int fpu_emulator_save_context(struct sigcontext __user *sc);
1327extern asmlinkage int fpu_emulator_restore_context(struct sigcontext __user *sc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328
Ralf Baechle41c594a2006-04-05 09:45:45 +01001329#ifdef CONFIG_SMP
Atsushi Nemoto53dc8022007-03-10 01:07:45 +09001330static int smp_save_fp_context(struct sigcontext __user *sc)
Ralf Baechle41c594a2006-04-05 09:45:45 +01001331{
Atsushi Nemoto53dc8022007-03-10 01:07:45 +09001332 return raw_cpu_has_fpu
Ralf Baechle41c594a2006-04-05 09:45:45 +01001333 ? _save_fp_context(sc)
1334 : fpu_emulator_save_context(sc);
1335}
1336
Atsushi Nemoto53dc8022007-03-10 01:07:45 +09001337static int smp_restore_fp_context(struct sigcontext __user *sc)
Ralf Baechle41c594a2006-04-05 09:45:45 +01001338{
Atsushi Nemoto53dc8022007-03-10 01:07:45 +09001339 return raw_cpu_has_fpu
Ralf Baechle41c594a2006-04-05 09:45:45 +01001340 ? _restore_fp_context(sc)
1341 : fpu_emulator_restore_context(sc);
1342}
1343#endif
1344
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345static inline void signal_init(void)
1346{
Ralf Baechle41c594a2006-04-05 09:45:45 +01001347#ifdef CONFIG_SMP
1348 /* For now just do the cpu_has_fpu check when the functions are invoked */
1349 save_fp_context = smp_save_fp_context;
1350 restore_fp_context = smp_restore_fp_context;
1351#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352 if (cpu_has_fpu) {
1353 save_fp_context = _save_fp_context;
1354 restore_fp_context = _restore_fp_context;
1355 } else {
1356 save_fp_context = fpu_emulator_save_context;
1357 restore_fp_context = fpu_emulator_restore_context;
1358 }
Ralf Baechle41c594a2006-04-05 09:45:45 +01001359#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360}
1361
1362#ifdef CONFIG_MIPS32_COMPAT
1363
1364/*
1365 * This is used by 32-bit signal stuff on the 64-bit kernel
1366 */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +09001367asmlinkage int (*save_fp_context32)(struct sigcontext32 __user *sc);
1368asmlinkage int (*restore_fp_context32)(struct sigcontext32 __user *sc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369
Atsushi Nemoto53dc8022007-03-10 01:07:45 +09001370extern asmlinkage int _save_fp_context32(struct sigcontext32 __user *sc);
1371extern asmlinkage int _restore_fp_context32(struct sigcontext32 __user *sc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372
Atsushi Nemoto53dc8022007-03-10 01:07:45 +09001373extern asmlinkage int fpu_emulator_save_context32(struct sigcontext32 __user *sc);
1374extern asmlinkage int fpu_emulator_restore_context32(struct sigcontext32 __user *sc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375
1376static inline void signal32_init(void)
1377{
1378 if (cpu_has_fpu) {
1379 save_fp_context32 = _save_fp_context32;
1380 restore_fp_context32 = _restore_fp_context32;
1381 } else {
1382 save_fp_context32 = fpu_emulator_save_context32;
1383 restore_fp_context32 = fpu_emulator_restore_context32;
1384 }
1385}
1386#endif
1387
1388extern void cpu_cache_init(void);
1389extern void tlb_init(void);
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001390extern void flush_tlb_handlers(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391
Ralf Baechle42f77542007-10-18 17:48:11 +01001392/*
1393 * Timer interrupt
1394 */
1395int cp0_compare_irq;
1396
1397/*
1398 * Performance counter IRQ or -1 if shared with timer
1399 */
1400int cp0_perfcount_irq;
1401EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
1402
Chris Dearmanbdc94eb2007-10-03 10:43:56 +01001403static int __cpuinitdata noulri;
1404
1405static int __init ulri_disable(char *s)
1406{
1407 pr_info("Disabling ulri\n");
1408 noulri = 1;
1409
1410 return 1;
1411}
1412__setup("noulri", ulri_disable);
1413
Ralf Baechle234fcd12008-03-08 09:56:28 +00001414void __cpuinit per_cpu_trap_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415{
1416 unsigned int cpu = smp_processor_id();
1417 unsigned int status_set = ST0_CU0;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001418#ifdef CONFIG_MIPS_MT_SMTC
1419 int secondaryTC = 0;
1420 int bootTC = (cpu == 0);
1421
1422 /*
1423 * Only do per_cpu_trap_init() for first TC of Each VPE.
1424 * Note that this hack assumes that the SMTC init code
1425 * assigns TCs consecutively and in ascending order.
1426 */
1427
1428 if (((read_c0_tcbind() & TCBIND_CURTC) != 0) &&
1429 ((read_c0_tcbind() & TCBIND_CURVPE) == cpu_data[cpu - 1].vpe_id))
1430 secondaryTC = 1;
1431#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432
1433 /*
1434 * Disable coprocessors and select 32-bit or 64-bit addressing
1435 * and the 16/32 or 32/32 FPR register model. Reset the BEV
1436 * flag that some firmware may have left set and the TS bit (for
1437 * IP27). Set XX for ISA IV code to work.
1438 */
Ralf Baechle875d43e2005-09-03 15:56:16 -07001439#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
1441#endif
1442 if (current_cpu_data.isa_level == MIPS_CPU_ISA_IV)
1443 status_set |= ST0_XX;
Chris Dearmanbbaf2382007-12-13 22:42:19 +00001444 if (cpu_has_dsp)
1445 status_set |= ST0_MX;
1446
Ralf Baechleb38c7392006-02-07 01:20:43 +00001447 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448 status_set);
1449
Ralf Baechlea3692022007-07-10 17:33:02 +01001450 if (cpu_has_mips_r2) {
1451 unsigned int enable = 0x0000000f;
1452
Chris Dearmanbdc94eb2007-10-03 10:43:56 +01001453 if (!noulri && cpu_has_userlocal)
Ralf Baechlea3692022007-07-10 17:33:02 +01001454 enable |= (1 << 29);
1455
1456 write_c0_hwrena(enable);
1457 }
Ralf Baechlee01402b2005-07-14 15:57:16 +00001458
Ralf Baechle41c594a2006-04-05 09:45:45 +01001459#ifdef CONFIG_MIPS_MT_SMTC
1460 if (!secondaryTC) {
1461#endif /* CONFIG_MIPS_MT_SMTC */
1462
Ralf Baechlee01402b2005-07-14 15:57:16 +00001463 if (cpu_has_veic || cpu_has_vint) {
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001464 write_c0_ebase(ebase);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001465 /* Setting vector spacing enables EI/VI mode */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001466 change_c0_intctl(0x3e0, VECTORSPACING);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001467 }
Ralf Baechled03d0a52005-08-17 13:44:26 +00001468 if (cpu_has_divec) {
1469 if (cpu_has_mipsmt) {
1470 unsigned int vpflags = dvpe();
1471 set_c0_cause(CAUSEF_IV);
1472 evpe(vpflags);
1473 } else
1474 set_c0_cause(CAUSEF_IV);
1475 }
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01001476
1477 /*
1478 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
1479 *
1480 * o read IntCtl.IPTI to determine the timer interrupt
1481 * o read IntCtl.IPPCI to determine the performance counter interrupt
1482 */
1483 if (cpu_has_mips_r2) {
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001484 cp0_compare_irq = (read_c0_intctl() >> 29) & 7;
1485 cp0_perfcount_irq = (read_c0_intctl() >> 26) & 7;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01001486 if (cp0_perfcount_irq == cp0_compare_irq)
1487 cp0_perfcount_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01001488 } else {
1489 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01001490 cp0_perfcount_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01001491 }
1492
Ralf Baechle41c594a2006-04-05 09:45:45 +01001493#ifdef CONFIG_MIPS_MT_SMTC
1494 }
1495#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496
1497 cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
1498 TLBMISS_HANDLER_SETUP();
1499
1500 atomic_inc(&init_mm.mm_count);
1501 current->active_mm = &init_mm;
1502 BUG_ON(current->mm);
1503 enter_lazy_tlb(&init_mm, current);
1504
Ralf Baechle41c594a2006-04-05 09:45:45 +01001505#ifdef CONFIG_MIPS_MT_SMTC
1506 if (bootTC) {
1507#endif /* CONFIG_MIPS_MT_SMTC */
1508 cpu_cache_init();
1509 tlb_init();
1510#ifdef CONFIG_MIPS_MT_SMTC
Ralf Baechle6a058882007-05-31 14:03:45 +01001511 } else if (!secondaryTC) {
1512 /*
1513 * First TC in non-boot VPE must do subset of tlb_init()
1514 * for MMU countrol registers.
1515 */
1516 write_c0_pagemask(PM_DEFAULT_MASK);
1517 write_c0_wired(0);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001518 }
1519#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520}
1521
Ralf Baechlee01402b2005-07-14 15:57:16 +00001522/* Install CPU exception handler */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001523void __init set_handler(unsigned long offset, void *addr, unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001524{
1525 memcpy((void *)(ebase + offset), addr, size);
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001526 local_flush_icache_range(ebase + offset, ebase + offset + size);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001527}
1528
Ralf Baechle234fcd12008-03-08 09:56:28 +00001529static char panic_null_cerr[] __cpuinitdata =
Ralf Baechle641e97f2007-10-11 23:46:05 +01001530 "Trying to set NULL cache error exception handler";
1531
Ralf Baechlee01402b2005-07-14 15:57:16 +00001532/* Install uncached CPU exception handler */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001533void __cpuinit set_uncached_handler(unsigned long offset, void *addr,
1534 unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001535{
1536#ifdef CONFIG_32BIT
1537 unsigned long uncached_ebase = KSEG1ADDR(ebase);
1538#endif
1539#ifdef CONFIG_64BIT
1540 unsigned long uncached_ebase = TO_UNCAC(ebase);
1541#endif
1542
Ralf Baechle641e97f2007-10-11 23:46:05 +01001543 if (!addr)
1544 panic(panic_null_cerr);
1545
Ralf Baechlee01402b2005-07-14 15:57:16 +00001546 memcpy((void *)(uncached_ebase + offset), addr, size);
1547}
1548
Atsushi Nemoto5b104962006-09-11 17:50:29 +09001549static int __initdata rdhwr_noopt;
1550static int __init set_rdhwr_noopt(char *str)
1551{
1552 rdhwr_noopt = 1;
1553 return 1;
1554}
1555
1556__setup("rdhwr_noopt", set_rdhwr_noopt);
1557
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558void __init trap_init(void)
1559{
1560 extern char except_vec3_generic, except_vec3_r4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561 extern char except_vec4;
1562 unsigned long i;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001563 int rollback;
1564
1565 check_wait();
1566 rollback = (cpu_wait == r4k_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567
Jason Wessel88547002008-07-29 15:58:53 -05001568#if defined(CONFIG_KGDB)
1569 if (kgdb_early_setup)
1570 return; /* Already done */
1571#endif
1572
Ralf Baechlee01402b2005-07-14 15:57:16 +00001573 if (cpu_has_veic || cpu_has_vint)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001574 ebase = (unsigned long) alloc_bootmem_low_pages(0x200 + VECTORSPACING*64);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001575 else
1576 ebase = CAC_BASE;
1577
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578 per_cpu_trap_init();
1579
1580 /*
1581 * Copy the generic exception handlers to their final destination.
1582 * This will be overriden later as suitable for a particular
1583 * configuration.
1584 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001585 set_handler(0x180, &except_vec3_generic, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586
1587 /*
1588 * Setup default vectors
1589 */
1590 for (i = 0; i <= 31; i++)
1591 set_except_vector(i, handle_reserved);
1592
1593 /*
1594 * Copy the EJTAG debug exception vector handler code to it's final
1595 * destination.
1596 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001597 if (cpu_has_ejtag && board_ejtag_handler_setup)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001598 board_ejtag_handler_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599
1600 /*
1601 * Only some CPUs have the watch exceptions.
1602 */
1603 if (cpu_has_watch)
1604 set_except_vector(23, handle_watch);
1605
1606 /*
Ralf Baechlee01402b2005-07-14 15:57:16 +00001607 * Initialise interrupt handlers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001609 if (cpu_has_veic || cpu_has_vint) {
1610 int nvec = cpu_has_veic ? 64 : 8;
1611 for (i = 0; i < nvec; i++)
Ralf Baechleff3eab22006-03-29 14:12:58 +01001612 set_vi_handler(i, NULL);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001613 }
1614 else if (cpu_has_divec)
1615 set_handler(0x200, &except_vec4, 0x8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616
1617 /*
1618 * Some CPUs can enable/disable for cache parity detection, but does
1619 * it different ways.
1620 */
1621 parity_protection_init();
1622
1623 /*
1624 * The Data Bus Errors / Instruction Bus Errors are signaled
1625 * by external hardware. Therefore these two exceptions
1626 * may have board specific handlers.
1627 */
1628 if (board_be_init)
1629 board_be_init();
1630
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001631 set_except_vector(0, rollback ? rollback_handle_int : handle_int);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632 set_except_vector(1, handle_tlbm);
1633 set_except_vector(2, handle_tlbl);
1634 set_except_vector(3, handle_tlbs);
1635
1636 set_except_vector(4, handle_adel);
1637 set_except_vector(5, handle_ades);
1638
1639 set_except_vector(6, handle_ibe);
1640 set_except_vector(7, handle_dbe);
1641
1642 set_except_vector(8, handle_sys);
1643 set_except_vector(9, handle_bp);
Atsushi Nemoto5b104962006-09-11 17:50:29 +09001644 set_except_vector(10, rdhwr_noopt ? handle_ri :
1645 (cpu_has_vtag_icache ?
1646 handle_ri_rdhwr_vivt : handle_ri_rdhwr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647 set_except_vector(11, handle_cpu);
1648 set_except_vector(12, handle_ov);
1649 set_except_vector(13, handle_tr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650
Ralf Baechle10cc3522007-10-11 23:46:15 +01001651 if (current_cpu_type() == CPU_R6000 ||
1652 current_cpu_type() == CPU_R6000A) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653 /*
1654 * The R6000 is the only R-series CPU that features a machine
1655 * check exception (similar to the R4000 cache error) and
1656 * unaligned ldc1/sdc1 exception. The handlers have not been
1657 * written yet. Well, anyway there is no R6000 machine on the
1658 * current list of targets for Linux/MIPS.
1659 * (Duh, crap, there is someone with a triple R6k machine)
1660 */
1661 //set_except_vector(14, handle_mc);
1662 //set_except_vector(15, handle_ndc);
1663 }
1664
Ralf Baechlee01402b2005-07-14 15:57:16 +00001665
1666 if (board_nmi_handler_setup)
1667 board_nmi_handler_setup();
1668
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001669 if (cpu_has_fpu && !cpu_has_nofpuex)
1670 set_except_vector(15, handle_fpe);
1671
1672 set_except_vector(22, handle_mdmx);
1673
1674 if (cpu_has_mcheck)
1675 set_except_vector(24, handle_mcheck);
1676
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001677 if (cpu_has_mipsmt)
1678 set_except_vector(25, handle_mt);
1679
Chris Dearmanacaec422007-05-24 22:30:18 +01001680 set_except_vector(26, handle_dsp);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001681
1682 if (cpu_has_vce)
1683 /* Special exception: R4[04]00 uses also the divec space. */
1684 memcpy((void *)(CAC_BASE + 0x180), &except_vec3_r4000, 0x100);
1685 else if (cpu_has_4kex)
1686 memcpy((void *)(CAC_BASE + 0x180), &except_vec3_generic, 0x80);
1687 else
1688 memcpy((void *)(CAC_BASE + 0x080), &except_vec3_generic, 0x80);
1689
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690 signal_init();
1691#ifdef CONFIG_MIPS32_COMPAT
1692 signal32_init();
1693#endif
1694
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001695 local_flush_icache_range(ebase, ebase + 0x400);
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001696 flush_tlb_handlers();
Thomas Bogendoerfer05106172008-08-04 19:44:34 +02001697
1698 sort_extable(__start___dbe_table, __stop___dbe_table);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699}