blob: 812ebf66b52536506e1bbcc96a9132ab75ef185d [file] [log] [blame]
Deepak Verma587c98e2013-02-01 22:47:49 +05301/* Copyright (c) 2011-2013, The Linux Foundation. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Mitchel Humpherys7e93a652012-09-06 11:36:08 -070018#include <linux/msm_ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/gpio.h>
Pratik Patel1746b8f2012-06-02 21:11:41 -070020#include <linux/coresight.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070021#include <asm/clkdev.h>
Jordan Crouse914de9b2012-07-09 13:49:46 -060022#include <mach/kgsl.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070023#include <linux/android_pmem.h>
24#include <mach/irqs-8960.h>
Mayank Rana9f51f582011-08-04 18:35:59 +053025#include <mach/dma.h>
26#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070027#include <mach/board.h>
28#include <mach/msm_iomap.h>
29#include <mach/msm_hsusb.h>
30#include <mach/msm_sps.h>
31#include <mach/rpm.h>
32#include <mach/msm_bus_board.h>
33#include <mach/msm_memtypes.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070034#include <mach/msm_smd.h>
Lucille Sylvester6e362412011-12-09 16:21:42 -070035#include <mach/msm_dcvs.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070036#include <mach/msm_rtb.h>
Laura Abbott2ae8f362012-04-12 11:03:04 -070037#include <mach/msm_cache_dump.h>
Matt Wagantalld55b90f2012-02-23 23:27:44 -080038#include <mach/clk-provider.h>
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -070039#include <sound/msm-dai-q6.h>
40#include <sound/apr_audio.h>
Joel Nidera1261942011-09-12 16:30:09 +030041#include <mach/msm_tsif.h>
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070042#include <mach/msm_serial_hs_lite.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070043#include "clock.h"
44#include "devices.h"
45#include "devices-msm8x60.h"
46#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070047#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060048#include "rpm_log.h"
Praveen Chidambaram7a712232011-10-28 13:39:45 -060049#include "rpm_stats.h"
Stephen Boydeb819882011-08-29 14:46:30 -070050#include "pil-q6v4.h"
51#include "scm-pas.h"
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070052#include <mach/msm_dcvs.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070053#include <mach/iommu_domains.h>
Arun Menond4837f62012-08-20 15:25:50 -070054#include <mach/socinfo.h>
Anji Jonnala4bf6c0c2013-04-16 17:07:52 +053055#include "pm.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070056
57#ifdef CONFIG_MSM_MPM
Subhash Jadavani909e04f2012-04-12 10:52:50 +053058#include <mach/mpm.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070059#endif
60#ifdef CONFIG_MSM_DSPS
61#include <mach/msm_dsps.h>
62#endif
63
64
65/* Address of GSBI blocks */
66#define MSM_GSBI1_PHYS 0x16000000
67#define MSM_GSBI2_PHYS 0x16100000
68#define MSM_GSBI3_PHYS 0x16200000
69#define MSM_GSBI4_PHYS 0x16300000
70#define MSM_GSBI5_PHYS 0x16400000
71#define MSM_GSBI6_PHYS 0x16500000
72#define MSM_GSBI7_PHYS 0x16600000
73#define MSM_GSBI8_PHYS 0x1A000000
74#define MSM_GSBI9_PHYS 0x1A100000
75#define MSM_GSBI10_PHYS 0x1A200000
76#define MSM_GSBI11_PHYS 0x12440000
77#define MSM_GSBI12_PHYS 0x12480000
78
Saket Saurabhc6cdc292013-02-13 10:54:53 +053079/* GSBI UART devices */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070080#define MSM_UART2DM_PHYS (MSM_GSBI2_PHYS + 0x40000)
81#define MSM_UART5DM_PHYS (MSM_GSBI5_PHYS + 0x40000)
Mayank Rana9f51f582011-08-04 18:35:59 +053082#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070083#define MSM_UART8DM_PHYS (MSM_GSBI8_PHYS + 0x40000)
Mayank Ranae009c922012-03-22 03:02:06 +053084#define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
Saket Saurabhc6cdc292013-02-13 10:54:53 +053085#define MSM_UART10DM_PHYS (MSM_GSBI10_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070086
87/* GSBI QUP devices */
88#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
89#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
90#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
91#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
92#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
93#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
94#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
95#define MSM_GSBI8_QUP_PHYS (MSM_GSBI8_PHYS + 0x80000)
96#define MSM_GSBI9_QUP_PHYS (MSM_GSBI9_PHYS + 0x80000)
97#define MSM_GSBI10_QUP_PHYS (MSM_GSBI10_PHYS + 0x80000)
98#define MSM_GSBI11_QUP_PHYS (MSM_GSBI11_PHYS + 0x20000)
99#define MSM_GSBI12_QUP_PHYS (MSM_GSBI12_PHYS + 0x20000)
100#define MSM_QUP_SIZE SZ_4K
101
102#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
103#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
104#define MSM_PMIC_SSBI_SIZE SZ_4K
105
Stepan Moskovchenkobe5b45a2011-10-17 19:33:34 -0700106#define MSM8960_HSUSB_PHYS 0x12500000
107#define MSM8960_HSUSB_SIZE SZ_4K
Anji Jonnala2a8bd312012-11-01 13:11:42 +0530108#define MSM8960_RPM_MASTER_STATS_BASE 0x10BB00
Stepan Moskovchenkobe5b45a2011-10-17 19:33:34 -0700109
Anji Jonnalae84292b2012-09-21 13:34:44 +0530110#define MSM8960_PC_CNTR_PHYS (MSM8960_IMEM_PHYS + 0x664)
111#define MSM8960_PC_CNTR_SIZE 0x40
112
113static struct resource msm8960_resources_pccntr[] = {
114 {
115 .start = MSM8960_PC_CNTR_PHYS,
116 .end = MSM8960_PC_CNTR_PHYS + MSM8960_PC_CNTR_SIZE,
117 .flags = IORESOURCE_MEM,
118 },
119};
120
121struct platform_device msm8960_pc_cntr = {
122 .name = "pc-cntr",
123 .id = -1,
124 .num_resources = ARRAY_SIZE(msm8960_resources_pccntr),
125 .resource = msm8960_resources_pccntr,
126};
127
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700128static struct resource resources_otg[] = {
129 {
130 .start = MSM8960_HSUSB_PHYS,
131 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
132 .flags = IORESOURCE_MEM,
133 },
134 {
135 .start = USB1_HS_IRQ,
136 .end = USB1_HS_IRQ,
137 .flags = IORESOURCE_IRQ,
138 },
139};
140
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700141struct platform_device msm8960_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700142 .name = "msm_otg",
143 .id = -1,
144 .num_resources = ARRAY_SIZE(resources_otg),
145 .resource = resources_otg,
146 .dev = {
147 .coherent_dma_mask = 0xffffffff,
148 },
149};
150
151static struct resource resources_hsusb[] = {
152 {
153 .start = MSM8960_HSUSB_PHYS,
154 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
155 .flags = IORESOURCE_MEM,
156 },
157 {
158 .start = USB1_HS_IRQ,
159 .end = USB1_HS_IRQ,
160 .flags = IORESOURCE_IRQ,
161 },
162};
163
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700164struct platform_device msm8960_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700165 .name = "msm_hsusb",
166 .id = -1,
167 .num_resources = ARRAY_SIZE(resources_hsusb),
168 .resource = resources_hsusb,
169 .dev = {
170 .coherent_dma_mask = 0xffffffff,
171 },
172};
173
174static struct resource resources_hsusb_host[] = {
175 {
176 .start = MSM8960_HSUSB_PHYS,
177 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE - 1,
178 .flags = IORESOURCE_MEM,
179 },
180 {
181 .start = USB1_HS_IRQ,
182 .end = USB1_HS_IRQ,
183 .flags = IORESOURCE_IRQ,
184 },
185};
186
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530187static u64 dma_mask = DMA_BIT_MASK(32);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700188struct platform_device msm_device_hsusb_host = {
189 .name = "msm_hsusb_host",
190 .id = -1,
191 .num_resources = ARRAY_SIZE(resources_hsusb_host),
192 .resource = resources_hsusb_host,
193 .dev = {
194 .dma_mask = &dma_mask,
195 .coherent_dma_mask = 0xffffffff,
196 },
197};
198
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530199static struct resource resources_hsic_host[] = {
200 {
Stepan Moskovchenko8e06ae62011-10-17 18:01:29 -0700201 .start = 0x12520000,
202 .end = 0x12520000 + SZ_4K - 1,
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530203 .flags = IORESOURCE_MEM,
204 },
205 {
206 .start = USB_HSIC_IRQ,
207 .end = USB_HSIC_IRQ,
208 .flags = IORESOURCE_IRQ,
209 },
Vamsi Krishna34f01582011-12-14 19:54:42 -0800210 {
211 .start = MSM_GPIO_TO_INT(69),
212 .end = MSM_GPIO_TO_INT(69),
213 .name = "peripheral_status_irq",
214 .flags = IORESOURCE_IRQ,
215 },
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530216};
217
218struct platform_device msm_device_hsic_host = {
219 .name = "msm_hsic_host",
220 .id = -1,
221 .num_resources = ARRAY_SIZE(resources_hsic_host),
222 .resource = resources_hsic_host,
223 .dev = {
224 .dma_mask = &dma_mask,
225 .coherent_dma_mask = DMA_BIT_MASK(32),
226 },
227};
228
Matt Wagantallbf430eb2012-03-22 11:45:49 -0700229struct platform_device msm8960_device_acpuclk = {
230 .name = "acpuclk-8960",
231 .id = -1,
232};
233
Patrick Daly6578e0c2012-07-19 18:50:02 -0700234struct platform_device msm8960ab_device_acpuclk = {
235 .name = "acpuclk-8960ab",
236 .id = -1,
237};
238
Mona Hossain11c03ac2011-10-26 12:42:10 -0700239#define SHARED_IMEM_TZ_BASE 0x2a03f720
240static struct resource tzlog_resources[] = {
241 {
242 .start = SHARED_IMEM_TZ_BASE,
243 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
244 .flags = IORESOURCE_MEM,
245 },
246};
247
248struct platform_device msm_device_tz_log = {
249 .name = "tz_log",
250 .id = 0,
251 .num_resources = ARRAY_SIZE(tzlog_resources),
252 .resource = tzlog_resources,
253};
254
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700255static struct resource resources_uart_gsbi2[] = {
256 {
257 .start = MSM8960_GSBI2_UARTDM_IRQ,
258 .end = MSM8960_GSBI2_UARTDM_IRQ,
259 .flags = IORESOURCE_IRQ,
260 },
261 {
262 .start = MSM_UART2DM_PHYS,
263 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
264 .name = "uartdm_resource",
265 .flags = IORESOURCE_MEM,
266 },
267 {
268 .start = MSM_GSBI2_PHYS,
269 .end = MSM_GSBI2_PHYS + PAGE_SIZE - 1,
270 .name = "gsbi_resource",
271 .flags = IORESOURCE_MEM,
272 },
273};
274
275struct platform_device msm8960_device_uart_gsbi2 = {
276 .name = "msm_serial_hsl",
277 .id = 0,
278 .num_resources = ARRAY_SIZE(resources_uart_gsbi2),
279 .resource = resources_uart_gsbi2,
280};
Mayank Rana9f51f582011-08-04 18:35:59 +0530281/* GSBI 6 used into UARTDM Mode */
282static struct resource msm_uart_dm6_resources[] = {
283 {
284 .start = MSM_UART6DM_PHYS,
285 .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1,
286 .name = "uartdm_resource",
287 .flags = IORESOURCE_MEM,
288 },
289 {
290 .start = GSBI6_UARTDM_IRQ,
291 .end = GSBI6_UARTDM_IRQ,
292 .flags = IORESOURCE_IRQ,
293 },
294 {
295 .start = MSM_GSBI6_PHYS,
296 .end = MSM_GSBI6_PHYS + 4 - 1,
297 .name = "gsbi_resource",
298 .flags = IORESOURCE_MEM,
299 },
300 {
301 .start = DMOV_HSUART_GSBI6_TX_CHAN,
302 .end = DMOV_HSUART_GSBI6_RX_CHAN,
303 .name = "uartdm_channels",
304 .flags = IORESOURCE_DMA,
305 },
306 {
307 .start = DMOV_HSUART_GSBI6_TX_CRCI,
308 .end = DMOV_HSUART_GSBI6_RX_CRCI,
309 .name = "uartdm_crci",
310 .flags = IORESOURCE_DMA,
311 },
312};
313static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32);
314struct platform_device msm_device_uart_dm6 = {
315 .name = "msm_serial_hs",
316 .id = 0,
317 .num_resources = ARRAY_SIZE(msm_uart_dm6_resources),
318 .resource = msm_uart_dm6_resources,
319 .dev = {
320 .dma_mask = &msm_uart_dm6_dma_mask,
321 .coherent_dma_mask = DMA_BIT_MASK(32),
322 },
323};
Mayank Rana1f02d952012-07-04 19:11:20 +0530324
325/* GSBI 8 used into UARTDM Mode */
326static struct resource msm_uart_dm8_resources[] = {
327 {
328 .start = MSM_UART8DM_PHYS,
329 .end = MSM_UART8DM_PHYS + PAGE_SIZE - 1,
330 .name = "uartdm_resource",
331 .flags = IORESOURCE_MEM,
332 },
333 {
334 .start = GSBI8_UARTDM_IRQ,
335 .end = GSBI8_UARTDM_IRQ,
336 .flags = IORESOURCE_IRQ,
337 },
338 {
339 .start = MSM_GSBI8_PHYS,
340 .end = MSM_GSBI8_PHYS + 4 - 1,
341 .name = "gsbi_resource",
342 .flags = IORESOURCE_MEM,
343 },
344 {
345 .start = DMOV_HSUART_GSBI8_TX_CHAN,
346 .end = DMOV_HSUART_GSBI8_RX_CHAN,
347 .name = "uartdm_channels",
348 .flags = IORESOURCE_DMA,
349 },
350 {
351 .start = DMOV_HSUART_GSBI8_TX_CRCI,
352 .end = DMOV_HSUART_GSBI8_RX_CRCI,
353 .name = "uartdm_crci",
354 .flags = IORESOURCE_DMA,
355 },
356};
357
358static u64 msm_uart_dm8_dma_mask = DMA_BIT_MASK(32);
359struct platform_device msm_device_uart_dm8 = {
360 .name = "msm_serial_hs",
361 .id = 2,
362 .num_resources = ARRAY_SIZE(msm_uart_dm8_resources),
363 .resource = msm_uart_dm8_resources,
364 .dev = {
365 .dma_mask = &msm_uart_dm8_dma_mask,
366 .coherent_dma_mask = DMA_BIT_MASK(32),
367 },
368};
369
Mayank Ranae009c922012-03-22 03:02:06 +0530370/*
371 * GSBI 9 used into UARTDM Mode
372 * For 8960 Fusion 2.2 Primary IPC
373 */
374static struct resource msm_uart_dm9_resources[] = {
375 {
376 .start = MSM_UART9DM_PHYS,
377 .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
378 .name = "uartdm_resource",
379 .flags = IORESOURCE_MEM,
380 },
381 {
382 .start = GSBI9_UARTDM_IRQ,
383 .end = GSBI9_UARTDM_IRQ,
384 .flags = IORESOURCE_IRQ,
385 },
386 {
387 .start = MSM_GSBI9_PHYS,
388 .end = MSM_GSBI9_PHYS + 4 - 1,
389 .name = "gsbi_resource",
390 .flags = IORESOURCE_MEM,
391 },
392 {
393 .start = DMOV_HSUART_GSBI9_TX_CHAN,
394 .end = DMOV_HSUART_GSBI9_RX_CHAN,
395 .name = "uartdm_channels",
396 .flags = IORESOURCE_DMA,
397 },
398 {
399 .start = DMOV_HSUART_GSBI9_TX_CRCI,
400 .end = DMOV_HSUART_GSBI9_RX_CRCI,
401 .name = "uartdm_crci",
402 .flags = IORESOURCE_DMA,
403 },
404};
405static u64 msm_uart_dm9_dma_mask = DMA_BIT_MASK(32);
406struct platform_device msm_device_uart_dm9 = {
407 .name = "msm_serial_hs",
408 .id = 1,
409 .num_resources = ARRAY_SIZE(msm_uart_dm9_resources),
410 .resource = msm_uart_dm9_resources,
411 .dev = {
412 .dma_mask = &msm_uart_dm9_dma_mask,
413 .coherent_dma_mask = DMA_BIT_MASK(32),
414 },
415};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700416
Saket Saurabhc6cdc292013-02-13 10:54:53 +0530417/* GSBI10 used for serial console on 8930 SGLTE*/
418static struct msm_serial_hslite_platform_data uart_gsbi10_pdata;
419
420static struct resource resources_uart_gsbi10[] = {
421 {
422 .start = GSBI10_UARTDM_IRQ,
423 .end = GSBI10_UARTDM_IRQ,
424 .flags = IORESOURCE_IRQ,
425 },
426 {
427 .start = MSM_UART10DM_PHYS,
428 .end = MSM_UART10DM_PHYS + PAGE_SIZE - 1,
429 .name = "uartdm_resource",
430 .flags = IORESOURCE_MEM,
431 },
432 {
433 .start = MSM_GSBI10_PHYS,
434 .end = MSM_GSBI10_PHYS + PAGE_SIZE - 1,
435 .name = "gsbi_resource",
436 .flags = IORESOURCE_MEM,
437 },
438};
439
440struct platform_device msm8930_device_uart_gsbi10 = {
441 .name = "msm_serial_hsl",
442 .id = 1,
443 .num_resources = ARRAY_SIZE(resources_uart_gsbi10),
444 .resource = resources_uart_gsbi10,
445 .dev.platform_data = &uart_gsbi10_pdata,
446};
447
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700448static struct resource resources_uart_gsbi5[] = {
449 {
450 .start = GSBI5_UARTDM_IRQ,
451 .end = GSBI5_UARTDM_IRQ,
452 .flags = IORESOURCE_IRQ,
453 },
454 {
455 .start = MSM_UART5DM_PHYS,
456 .end = MSM_UART5DM_PHYS + PAGE_SIZE - 1,
457 .name = "uartdm_resource",
458 .flags = IORESOURCE_MEM,
459 },
460 {
461 .start = MSM_GSBI5_PHYS,
462 .end = MSM_GSBI5_PHYS + PAGE_SIZE - 1,
463 .name = "gsbi_resource",
464 .flags = IORESOURCE_MEM,
465 },
466};
467
468struct platform_device msm8960_device_uart_gsbi5 = {
469 .name = "msm_serial_hsl",
470 .id = 0,
471 .num_resources = ARRAY_SIZE(resources_uart_gsbi5),
472 .resource = resources_uart_gsbi5,
473};
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -0700474
475static struct msm_serial_hslite_platform_data uart_gsbi8_pdata = {
476 .line = 0,
477};
478
479static struct resource resources_uart_gsbi8[] = {
480 {
481 .start = GSBI8_UARTDM_IRQ,
482 .end = GSBI8_UARTDM_IRQ,
483 .flags = IORESOURCE_IRQ,
484 },
485 {
486 .start = MSM_UART8DM_PHYS,
487 .end = MSM_UART8DM_PHYS + PAGE_SIZE - 1,
488 .name = "uartdm_resource",
489 .flags = IORESOURCE_MEM,
490 },
491 {
492 .start = MSM_GSBI8_PHYS,
493 .end = MSM_GSBI8_PHYS + PAGE_SIZE - 1,
494 .name = "gsbi_resource",
495 .flags = IORESOURCE_MEM,
496 },
497};
498
499struct platform_device msm8960_device_uart_gsbi8 = {
500 .name = "msm_serial_hsl",
501 .id = 1,
502 .num_resources = ARRAY_SIZE(resources_uart_gsbi8),
503 .resource = resources_uart_gsbi8,
504 .dev.platform_data = &uart_gsbi8_pdata,
505};
506
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700507/* MSM Video core device */
508#ifdef CONFIG_MSM_BUS_SCALING
509static struct msm_bus_vectors vidc_init_vectors[] = {
510 {
511 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
512 .dst = MSM_BUS_SLAVE_EBI_CH0,
513 .ab = 0,
514 .ib = 0,
515 },
516 {
517 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
518 .dst = MSM_BUS_SLAVE_EBI_CH0,
519 .ab = 0,
520 .ib = 0,
521 },
522 {
523 .src = MSM_BUS_MASTER_AMPSS_M0,
524 .dst = MSM_BUS_SLAVE_EBI_CH0,
525 .ab = 0,
526 .ib = 0,
527 },
528 {
529 .src = MSM_BUS_MASTER_AMPSS_M0,
530 .dst = MSM_BUS_SLAVE_EBI_CH0,
531 .ab = 0,
532 .ib = 0,
533 },
534};
535static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
536 {
537 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
538 .dst = MSM_BUS_SLAVE_EBI_CH0,
539 .ab = 54525952,
540 .ib = 436207616,
541 },
542 {
543 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
544 .dst = MSM_BUS_SLAVE_EBI_CH0,
545 .ab = 72351744,
546 .ib = 289406976,
547 },
548 {
549 .src = MSM_BUS_MASTER_AMPSS_M0,
550 .dst = MSM_BUS_SLAVE_EBI_CH0,
551 .ab = 500000,
552 .ib = 1000000,
553 },
554 {
555 .src = MSM_BUS_MASTER_AMPSS_M0,
556 .dst = MSM_BUS_SLAVE_EBI_CH0,
557 .ab = 500000,
558 .ib = 1000000,
559 },
560};
561static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
562 {
563 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
564 .dst = MSM_BUS_SLAVE_EBI_CH0,
565 .ab = 40894464,
566 .ib = 327155712,
567 },
568 {
569 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
570 .dst = MSM_BUS_SLAVE_EBI_CH0,
571 .ab = 48234496,
572 .ib = 192937984,
573 },
574 {
575 .src = MSM_BUS_MASTER_AMPSS_M0,
576 .dst = MSM_BUS_SLAVE_EBI_CH0,
577 .ab = 500000,
578 .ib = 2000000,
579 },
580 {
581 .src = MSM_BUS_MASTER_AMPSS_M0,
582 .dst = MSM_BUS_SLAVE_EBI_CH0,
583 .ab = 500000,
584 .ib = 2000000,
585 },
586};
587static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
588 {
589 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
590 .dst = MSM_BUS_SLAVE_EBI_CH0,
591 .ab = 163577856,
592 .ib = 1308622848,
593 },
594 {
595 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
596 .dst = MSM_BUS_SLAVE_EBI_CH0,
597 .ab = 219152384,
598 .ib = 876609536,
599 },
600 {
601 .src = MSM_BUS_MASTER_AMPSS_M0,
602 .dst = MSM_BUS_SLAVE_EBI_CH0,
603 .ab = 1750000,
604 .ib = 3500000,
605 },
606 {
607 .src = MSM_BUS_MASTER_AMPSS_M0,
608 .dst = MSM_BUS_SLAVE_EBI_CH0,
609 .ab = 1750000,
610 .ib = 3500000,
611 },
612};
613static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
614 {
615 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
616 .dst = MSM_BUS_SLAVE_EBI_CH0,
617 .ab = 121634816,
618 .ib = 973078528,
619 },
620 {
621 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
622 .dst = MSM_BUS_SLAVE_EBI_CH0,
623 .ab = 155189248,
624 .ib = 620756992,
625 },
626 {
627 .src = MSM_BUS_MASTER_AMPSS_M0,
628 .dst = MSM_BUS_SLAVE_EBI_CH0,
629 .ab = 1750000,
630 .ib = 7000000,
631 },
632 {
633 .src = MSM_BUS_MASTER_AMPSS_M0,
634 .dst = MSM_BUS_SLAVE_EBI_CH0,
635 .ab = 1750000,
636 .ib = 7000000,
637 },
638};
639static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
640 {
641 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
642 .dst = MSM_BUS_SLAVE_EBI_CH0,
643 .ab = 372244480,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700644 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700645 },
646 {
647 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
648 .dst = MSM_BUS_SLAVE_EBI_CH0,
649 .ab = 501219328,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700650 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700651 },
652 {
653 .src = MSM_BUS_MASTER_AMPSS_M0,
654 .dst = MSM_BUS_SLAVE_EBI_CH0,
655 .ab = 2500000,
656 .ib = 5000000,
657 },
658 {
659 .src = MSM_BUS_MASTER_AMPSS_M0,
660 .dst = MSM_BUS_SLAVE_EBI_CH0,
661 .ab = 2500000,
662 .ib = 5000000,
663 },
664};
665static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
666 {
667 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
668 .dst = MSM_BUS_SLAVE_EBI_CH0,
669 .ab = 222298112,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700670 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700671 },
672 {
673 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
674 .dst = MSM_BUS_SLAVE_EBI_CH0,
675 .ab = 330301440,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700676 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700677 },
678 {
679 .src = MSM_BUS_MASTER_AMPSS_M0,
680 .dst = MSM_BUS_SLAVE_EBI_CH0,
681 .ab = 2500000,
682 .ib = 700000000,
683 },
684 {
685 .src = MSM_BUS_MASTER_AMPSS_M0,
686 .dst = MSM_BUS_SLAVE_EBI_CH0,
687 .ab = 2500000,
688 .ib = 10000000,
689 },
690};
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700691static struct msm_bus_vectors vidc_venc_1080p_turbo_vectors[] = {
692 {
693 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
694 .dst = MSM_BUS_SLAVE_EBI_CH0,
695 .ab = 222298112,
696 .ib = 3522000000U,
697 },
698 {
699 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
700 .dst = MSM_BUS_SLAVE_EBI_CH0,
701 .ab = 330301440,
702 .ib = 3522000000U,
703 },
704 {
705 .src = MSM_BUS_MASTER_AMPSS_M0,
706 .dst = MSM_BUS_SLAVE_EBI_CH0,
707 .ab = 2500000,
708 .ib = 700000000,
709 },
710 {
711 .src = MSM_BUS_MASTER_AMPSS_M0,
712 .dst = MSM_BUS_SLAVE_EBI_CH0,
713 .ab = 2500000,
714 .ib = 10000000,
715 },
716};
717static struct msm_bus_vectors vidc_vdec_1080p_turbo_vectors[] = {
718 {
719 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
720 .dst = MSM_BUS_SLAVE_EBI_CH0,
721 .ab = 222298112,
722 .ib = 3522000000U,
723 },
724 {
725 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
726 .dst = MSM_BUS_SLAVE_EBI_CH0,
727 .ab = 330301440,
728 .ib = 3522000000U,
729 },
730 {
731 .src = MSM_BUS_MASTER_AMPSS_M0,
732 .dst = MSM_BUS_SLAVE_EBI_CH0,
733 .ab = 2500000,
734 .ib = 700000000,
735 },
736 {
737 .src = MSM_BUS_MASTER_AMPSS_M0,
738 .dst = MSM_BUS_SLAVE_EBI_CH0,
739 .ab = 2500000,
740 .ib = 10000000,
741 },
742};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700743
744static struct msm_bus_paths vidc_bus_client_config[] = {
745 {
746 ARRAY_SIZE(vidc_init_vectors),
747 vidc_init_vectors,
748 },
749 {
750 ARRAY_SIZE(vidc_venc_vga_vectors),
751 vidc_venc_vga_vectors,
752 },
753 {
754 ARRAY_SIZE(vidc_vdec_vga_vectors),
755 vidc_vdec_vga_vectors,
756 },
757 {
758 ARRAY_SIZE(vidc_venc_720p_vectors),
759 vidc_venc_720p_vectors,
760 },
761 {
762 ARRAY_SIZE(vidc_vdec_720p_vectors),
763 vidc_vdec_720p_vectors,
764 },
765 {
766 ARRAY_SIZE(vidc_venc_1080p_vectors),
767 vidc_venc_1080p_vectors,
768 },
769 {
770 ARRAY_SIZE(vidc_vdec_1080p_vectors),
771 vidc_vdec_1080p_vectors,
772 },
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700773 {
774 ARRAY_SIZE(vidc_venc_1080p_turbo_vectors),
Arun Menond4837f62012-08-20 15:25:50 -0700775 vidc_venc_1080p_turbo_vectors,
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700776 },
777 {
778 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
779 vidc_vdec_1080p_turbo_vectors,
780 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700781};
782
783static struct msm_bus_scale_pdata vidc_bus_client_data = {
784 vidc_bus_client_config,
785 ARRAY_SIZE(vidc_bus_client_config),
786 .name = "vidc",
787};
Arun Menond4837f62012-08-20 15:25:50 -0700788
789static struct msm_bus_vectors vidc_pro_init_vectors[] = {
790 {
791 .src = MSM_BUS_MASTER_VIDEO_ENC,
792 .dst = MSM_BUS_SLAVE_EBI_CH0,
793 .ab = 0,
794 .ib = 0,
795 },
796 {
797 .src = MSM_BUS_MASTER_VIDEO_DEC,
798 .dst = MSM_BUS_SLAVE_EBI_CH0,
799 .ab = 0,
800 .ib = 0,
801 },
802 {
803 .src = MSM_BUS_MASTER_AMPSS_M0,
804 .dst = MSM_BUS_SLAVE_EBI_CH0,
805 .ab = 0,
806 .ib = 0,
807 },
808 {
809 .src = MSM_BUS_MASTER_AMPSS_M0,
810 .dst = MSM_BUS_SLAVE_EBI_CH0,
811 .ab = 0,
812 .ib = 0,
813 },
814};
815static struct msm_bus_vectors vidc_pro_venc_vga_vectors[] = {
816 {
817 .src = MSM_BUS_MASTER_VIDEO_ENC,
818 .dst = MSM_BUS_SLAVE_EBI_CH0,
819 .ab = 54525952,
820 .ib = 436207616,
821 },
822 {
823 .src = MSM_BUS_MASTER_VIDEO_DEC,
824 .dst = MSM_BUS_SLAVE_EBI_CH0,
825 .ab = 72351744,
826 .ib = 289406976,
827 },
828 {
829 .src = MSM_BUS_MASTER_AMPSS_M0,
830 .dst = MSM_BUS_SLAVE_EBI_CH0,
831 .ab = 500000,
832 .ib = 1000000,
833 },
834 {
835 .src = MSM_BUS_MASTER_AMPSS_M0,
836 .dst = MSM_BUS_SLAVE_EBI_CH0,
837 .ab = 500000,
838 .ib = 1000000,
839 },
840};
841static struct msm_bus_vectors vidc_pro_vdec_vga_vectors[] = {
842 {
843 .src = MSM_BUS_MASTER_VIDEO_ENC,
844 .dst = MSM_BUS_SLAVE_EBI_CH0,
845 .ab = 40894464,
846 .ib = 327155712,
847 },
848 {
849 .src = MSM_BUS_MASTER_VIDEO_DEC,
850 .dst = MSM_BUS_SLAVE_EBI_CH0,
851 .ab = 48234496,
852 .ib = 192937984,
853 },
854 {
855 .src = MSM_BUS_MASTER_AMPSS_M0,
856 .dst = MSM_BUS_SLAVE_EBI_CH0,
857 .ab = 500000,
858 .ib = 2000000,
859 },
860 {
861 .src = MSM_BUS_MASTER_AMPSS_M0,
862 .dst = MSM_BUS_SLAVE_EBI_CH0,
863 .ab = 500000,
864 .ib = 2000000,
865 },
866};
867static struct msm_bus_vectors vidc_pro_venc_720p_vectors[] = {
868 {
869 .src = MSM_BUS_MASTER_VIDEO_ENC,
870 .dst = MSM_BUS_SLAVE_EBI_CH0,
871 .ab = 163577856,
872 .ib = 1308622848,
873 },
874 {
875 .src = MSM_BUS_MASTER_VIDEO_DEC,
876 .dst = MSM_BUS_SLAVE_EBI_CH0,
877 .ab = 219152384,
878 .ib = 876609536,
879 },
880 {
881 .src = MSM_BUS_MASTER_AMPSS_M0,
882 .dst = MSM_BUS_SLAVE_EBI_CH0,
883 .ab = 1750000,
884 .ib = 3500000,
885 },
886 {
887 .src = MSM_BUS_MASTER_AMPSS_M0,
888 .dst = MSM_BUS_SLAVE_EBI_CH0,
889 .ab = 1750000,
890 .ib = 3500000,
891 },
892};
893static struct msm_bus_vectors vidc_pro_vdec_720p_vectors[] = {
894 {
895 .src = MSM_BUS_MASTER_VIDEO_ENC,
896 .dst = MSM_BUS_SLAVE_EBI_CH0,
897 .ab = 121634816,
898 .ib = 973078528,
899 },
900 {
901 .src = MSM_BUS_MASTER_VIDEO_DEC,
902 .dst = MSM_BUS_SLAVE_EBI_CH0,
903 .ab = 155189248,
904 .ib = 620756992,
905 },
906 {
907 .src = MSM_BUS_MASTER_AMPSS_M0,
908 .dst = MSM_BUS_SLAVE_EBI_CH0,
909 .ab = 1750000,
910 .ib = 7000000,
911 },
912 {
913 .src = MSM_BUS_MASTER_AMPSS_M0,
914 .dst = MSM_BUS_SLAVE_EBI_CH0,
915 .ab = 1750000,
916 .ib = 7000000,
917 },
918};
919static struct msm_bus_vectors vidc_pro_venc_1080p_vectors[] = {
920 {
921 .src = MSM_BUS_MASTER_VIDEO_ENC,
922 .dst = MSM_BUS_SLAVE_EBI_CH0,
923 .ab = 372244480,
924 .ib = 2560000000U,
925 },
926 {
927 .src = MSM_BUS_MASTER_VIDEO_DEC,
928 .dst = MSM_BUS_SLAVE_EBI_CH0,
929 .ab = 501219328,
930 .ib = 2560000000U,
931 },
932 {
933 .src = MSM_BUS_MASTER_AMPSS_M0,
934 .dst = MSM_BUS_SLAVE_EBI_CH0,
935 .ab = 2500000,
936 .ib = 5000000,
937 },
938 {
939 .src = MSM_BUS_MASTER_AMPSS_M0,
940 .dst = MSM_BUS_SLAVE_EBI_CH0,
941 .ab = 2500000,
942 .ib = 5000000,
943 },
944};
945static struct msm_bus_vectors vidc_pro_vdec_1080p_vectors[] = {
946 {
947 .src = MSM_BUS_MASTER_VIDEO_ENC,
948 .dst = MSM_BUS_SLAVE_EBI_CH0,
949 .ab = 222298112,
950 .ib = 2560000000U,
951 },
952 {
953 .src = MSM_BUS_MASTER_VIDEO_DEC,
954 .dst = MSM_BUS_SLAVE_EBI_CH0,
955 .ab = 330301440,
956 .ib = 2560000000U,
957 },
958 {
959 .src = MSM_BUS_MASTER_AMPSS_M0,
960 .dst = MSM_BUS_SLAVE_EBI_CH0,
961 .ab = 2500000,
962 .ib = 700000000,
963 },
964 {
965 .src = MSM_BUS_MASTER_AMPSS_M0,
966 .dst = MSM_BUS_SLAVE_EBI_CH0,
967 .ab = 2500000,
968 .ib = 10000000,
969 },
970};
971static struct msm_bus_vectors vidc_pro_venc_1080p_turbo_vectors[] = {
972 {
973 .src = MSM_BUS_MASTER_VIDEO_ENC,
974 .dst = MSM_BUS_SLAVE_EBI_CH0,
975 .ab = 222298112,
976 .ib = 3522000000U,
977 },
978 {
979 .src = MSM_BUS_MASTER_VIDEO_DEC,
980 .dst = MSM_BUS_SLAVE_EBI_CH0,
981 .ab = 330301440,
982 .ib = 3522000000U,
983 },
984 {
985 .src = MSM_BUS_MASTER_AMPSS_M0,
986 .dst = MSM_BUS_SLAVE_EBI_CH0,
987 .ab = 2500000,
988 .ib = 700000000,
989 },
990 {
991 .src = MSM_BUS_MASTER_AMPSS_M0,
992 .dst = MSM_BUS_SLAVE_EBI_CH0,
993 .ab = 2500000,
994 .ib = 10000000,
995 },
996};
997static struct msm_bus_vectors vidc_pro_vdec_1080p_turbo_vectors[] = {
998 {
999 .src = MSM_BUS_MASTER_VIDEO_ENC,
1000 .dst = MSM_BUS_SLAVE_EBI_CH0,
1001 .ab = 222298112,
1002 .ib = 3522000000U,
1003 },
1004 {
1005 .src = MSM_BUS_MASTER_VIDEO_DEC,
1006 .dst = MSM_BUS_SLAVE_EBI_CH0,
1007 .ab = 330301440,
1008 .ib = 3522000000U,
1009 },
1010 {
1011 .src = MSM_BUS_MASTER_AMPSS_M0,
1012 .dst = MSM_BUS_SLAVE_EBI_CH0,
1013 .ab = 2500000,
1014 .ib = 700000000,
1015 },
1016 {
1017 .src = MSM_BUS_MASTER_AMPSS_M0,
1018 .dst = MSM_BUS_SLAVE_EBI_CH0,
1019 .ab = 2500000,
1020 .ib = 10000000,
1021 },
1022};
1023
1024static struct msm_bus_paths vidc_pro_bus_client_config[] = {
1025 {
1026 ARRAY_SIZE(vidc_pro_init_vectors),
1027 vidc_pro_init_vectors,
1028 },
1029 {
1030 ARRAY_SIZE(vidc_pro_venc_vga_vectors),
1031 vidc_pro_venc_vga_vectors,
1032 },
1033 {
1034 ARRAY_SIZE(vidc_pro_vdec_vga_vectors),
1035 vidc_pro_vdec_vga_vectors,
1036 },
1037 {
1038 ARRAY_SIZE(vidc_pro_venc_720p_vectors),
1039 vidc_pro_venc_720p_vectors,
1040 },
1041 {
1042 ARRAY_SIZE(vidc_pro_vdec_720p_vectors),
1043 vidc_pro_vdec_720p_vectors,
1044 },
1045 {
1046 ARRAY_SIZE(vidc_pro_venc_1080p_vectors),
1047 vidc_pro_venc_1080p_vectors,
1048 },
1049 {
1050 ARRAY_SIZE(vidc_pro_vdec_1080p_vectors),
1051 vidc_pro_vdec_1080p_vectors,
1052 },
1053 {
1054 ARRAY_SIZE(vidc_pro_venc_1080p_turbo_vectors),
1055 vidc_pro_venc_1080p_turbo_vectors,
1056 },
1057 {
1058 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
1059 vidc_pro_vdec_1080p_turbo_vectors,
1060 },
1061};
1062
1063static struct msm_bus_scale_pdata vidc_pro_bus_client_data = {
1064 vidc_pro_bus_client_config,
1065 ARRAY_SIZE(vidc_bus_client_config),
1066 .name = "vidc",
1067};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001068#endif
1069
Mona Hossain9c430e32011-07-27 11:04:47 -07001070#ifdef CONFIG_HW_RANDOM_MSM
1071/* PRNG device */
1072#define MSM_PRNG_PHYS 0x1A500000
1073static struct resource rng_resources = {
1074 .flags = IORESOURCE_MEM,
1075 .start = MSM_PRNG_PHYS,
1076 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1077};
1078
1079struct platform_device msm_device_rng = {
1080 .name = "msm_rng",
1081 .id = 0,
1082 .num_resources = 1,
1083 .resource = &rng_resources,
1084};
1085#endif
1086
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001087#define MSM_VIDC_BASE_PHYS 0x04400000
1088#define MSM_VIDC_BASE_SIZE 0x00100000
1089
1090static struct resource msm_device_vidc_resources[] = {
1091 {
1092 .start = MSM_VIDC_BASE_PHYS,
1093 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
1094 .flags = IORESOURCE_MEM,
1095 },
1096 {
1097 .start = VCODEC_IRQ,
1098 .end = VCODEC_IRQ,
1099 .flags = IORESOURCE_IRQ,
1100 },
1101};
1102
1103struct msm_vidc_platform_data vidc_platform_data = {
1104#ifdef CONFIG_MSM_BUS_SCALING
1105 .vidc_bus_client_pdata = &vidc_bus_client_data,
1106#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -07001107#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Olav Hauganb5be7992011-11-18 14:29:02 -08001108 .memtype = ION_CP_MM_HEAP_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -07001109 .enable_ion = 1,
Deepak kotur5f10b272012-03-15 22:01:39 -07001110 .cp_enabled = 1,
Deepak Koturcb4f6722011-10-31 14:06:57 -07001111#else
Deepak Kotur12301a72011-11-09 18:30:29 -08001112 .memtype = MEMTYPE_EBI1,
Deepak Koturcb4f6722011-10-31 14:06:57 -07001113 .enable_ion = 0,
1114#endif
Deepika Pepakayalabebc7622011-12-01 15:13:43 -08001115 .disable_dmx = 0,
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +05301116 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -08001117 .cont_mode_dpb_count = 18,
Riaz Rahaman84f8c682012-05-30 13:32:10 +05301118 .fw_addr = 0x9fe00000,
Deepak Verma587c98e2013-02-01 22:47:49 +05301119 .enable_sec_metadata = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001120};
1121
1122struct platform_device msm_device_vidc = {
1123 .name = "msm_vidc",
1124 .id = 0,
1125 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
1126 .resource = msm_device_vidc_resources,
1127 .dev = {
1128 .platform_data = &vidc_platform_data,
1129 },
1130};
1131
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001132#define MSM_SDC1_BASE 0x12400000
1133#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1134#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1135#define MSM_SDC2_BASE 0x12140000
1136#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1137#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001138#define MSM_SDC3_BASE 0x12180000
1139#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1140#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1141#define MSM_SDC4_BASE 0x121C0000
1142#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1143#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1144#define MSM_SDC5_BASE 0x12200000
1145#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
1146#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
1147
1148static struct resource resources_sdc1[] = {
1149 {
1150 .name = "core_mem",
1151 .flags = IORESOURCE_MEM,
1152 .start = MSM_SDC1_BASE,
1153 .end = MSM_SDC1_DML_BASE - 1,
1154 },
1155 {
1156 .name = "core_irq",
1157 .flags = IORESOURCE_IRQ,
1158 .start = SDC1_IRQ_0,
1159 .end = SDC1_IRQ_0
1160 },
1161#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1162 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301163 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001164 .start = MSM_SDC1_DML_BASE,
1165 .end = MSM_SDC1_BAM_BASE - 1,
1166 .flags = IORESOURCE_MEM,
1167 },
1168 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301169 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001170 .start = MSM_SDC1_BAM_BASE,
1171 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1172 .flags = IORESOURCE_MEM,
1173 },
1174 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301175 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001176 .start = SDC1_BAM_IRQ,
1177 .end = SDC1_BAM_IRQ,
1178 .flags = IORESOURCE_IRQ,
1179 },
1180#endif
1181};
1182
1183static struct resource resources_sdc2[] = {
1184 {
1185 .name = "core_mem",
1186 .flags = IORESOURCE_MEM,
1187 .start = MSM_SDC2_BASE,
1188 .end = MSM_SDC2_DML_BASE - 1,
1189 },
1190 {
1191 .name = "core_irq",
1192 .flags = IORESOURCE_IRQ,
1193 .start = SDC2_IRQ_0,
1194 .end = SDC2_IRQ_0
1195 },
1196#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1197 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301198 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001199 .start = MSM_SDC2_DML_BASE,
1200 .end = MSM_SDC2_BAM_BASE - 1,
1201 .flags = IORESOURCE_MEM,
1202 },
1203 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301204 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001205 .start = MSM_SDC2_BAM_BASE,
1206 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1207 .flags = IORESOURCE_MEM,
1208 },
1209 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301210 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001211 .start = SDC2_BAM_IRQ,
1212 .end = SDC2_BAM_IRQ,
1213 .flags = IORESOURCE_IRQ,
1214 },
1215#endif
1216};
1217
1218static struct resource resources_sdc3[] = {
1219 {
1220 .name = "core_mem",
1221 .flags = IORESOURCE_MEM,
1222 .start = MSM_SDC3_BASE,
1223 .end = MSM_SDC3_DML_BASE - 1,
1224 },
1225 {
1226 .name = "core_irq",
1227 .flags = IORESOURCE_IRQ,
1228 .start = SDC3_IRQ_0,
1229 .end = SDC3_IRQ_0
1230 },
1231#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1232 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301233 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001234 .start = MSM_SDC3_DML_BASE,
1235 .end = MSM_SDC3_BAM_BASE - 1,
1236 .flags = IORESOURCE_MEM,
1237 },
1238 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301239 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001240 .start = MSM_SDC3_BAM_BASE,
1241 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1242 .flags = IORESOURCE_MEM,
1243 },
1244 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301245 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001246 .start = SDC3_BAM_IRQ,
1247 .end = SDC3_BAM_IRQ,
1248 .flags = IORESOURCE_IRQ,
1249 },
1250#endif
1251};
1252
1253static struct resource resources_sdc4[] = {
1254 {
1255 .name = "core_mem",
1256 .flags = IORESOURCE_MEM,
1257 .start = MSM_SDC4_BASE,
1258 .end = MSM_SDC4_DML_BASE - 1,
1259 },
1260 {
1261 .name = "core_irq",
1262 .flags = IORESOURCE_IRQ,
1263 .start = SDC4_IRQ_0,
1264 .end = SDC4_IRQ_0
1265 },
1266#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1267 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301268 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001269 .start = MSM_SDC4_DML_BASE,
1270 .end = MSM_SDC4_BAM_BASE - 1,
1271 .flags = IORESOURCE_MEM,
1272 },
1273 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301274 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001275 .start = MSM_SDC4_BAM_BASE,
1276 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1277 .flags = IORESOURCE_MEM,
1278 },
1279 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301280 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001281 .start = SDC4_BAM_IRQ,
1282 .end = SDC4_BAM_IRQ,
1283 .flags = IORESOURCE_IRQ,
1284 },
1285#endif
1286};
1287
1288static struct resource resources_sdc5[] = {
1289 {
1290 .name = "core_mem",
1291 .flags = IORESOURCE_MEM,
1292 .start = MSM_SDC5_BASE,
1293 .end = MSM_SDC5_DML_BASE - 1,
1294 },
1295 {
1296 .name = "core_irq",
1297 .flags = IORESOURCE_IRQ,
1298 .start = SDC5_IRQ_0,
1299 .end = SDC5_IRQ_0
1300 },
1301#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1302 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301303 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001304 .start = MSM_SDC5_DML_BASE,
1305 .end = MSM_SDC5_BAM_BASE - 1,
1306 .flags = IORESOURCE_MEM,
1307 },
1308 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301309 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001310 .start = MSM_SDC5_BAM_BASE,
1311 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
1312 .flags = IORESOURCE_MEM,
1313 },
1314 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301315 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001316 .start = SDC5_BAM_IRQ,
1317 .end = SDC5_BAM_IRQ,
1318 .flags = IORESOURCE_IRQ,
1319 },
1320#endif
1321};
1322
1323struct platform_device msm_device_sdc1 = {
1324 .name = "msm_sdcc",
1325 .id = 1,
1326 .num_resources = ARRAY_SIZE(resources_sdc1),
1327 .resource = resources_sdc1,
1328 .dev = {
1329 .coherent_dma_mask = 0xffffffff,
1330 },
1331};
1332
1333struct platform_device msm_device_sdc2 = {
1334 .name = "msm_sdcc",
1335 .id = 2,
1336 .num_resources = ARRAY_SIZE(resources_sdc2),
1337 .resource = resources_sdc2,
1338 .dev = {
1339 .coherent_dma_mask = 0xffffffff,
1340 },
1341};
1342
1343struct platform_device msm_device_sdc3 = {
1344 .name = "msm_sdcc",
1345 .id = 3,
1346 .num_resources = ARRAY_SIZE(resources_sdc3),
1347 .resource = resources_sdc3,
1348 .dev = {
1349 .coherent_dma_mask = 0xffffffff,
1350 },
1351};
1352
1353struct platform_device msm_device_sdc4 = {
1354 .name = "msm_sdcc",
1355 .id = 4,
1356 .num_resources = ARRAY_SIZE(resources_sdc4),
1357 .resource = resources_sdc4,
1358 .dev = {
1359 .coherent_dma_mask = 0xffffffff,
1360 },
1361};
1362
1363struct platform_device msm_device_sdc5 = {
1364 .name = "msm_sdcc",
1365 .id = 5,
1366 .num_resources = ARRAY_SIZE(resources_sdc5),
1367 .resource = resources_sdc5,
1368 .dev = {
1369 .coherent_dma_mask = 0xffffffff,
1370 },
1371};
1372
Stephen Boydeb819882011-08-29 14:46:30 -07001373#define MSM_LPASS_QDSP6SS_PHYS 0x28800000
1374#define SFAB_LPASS_Q6_ACLK_CTL (MSM_CLK_CTL_BASE + 0x23A0)
1375
1376static struct resource msm_8960_q6_lpass_resources[] = {
1377 {
1378 .start = MSM_LPASS_QDSP6SS_PHYS,
1379 .end = MSM_LPASS_QDSP6SS_PHYS + SZ_256 - 1,
1380 .flags = IORESOURCE_MEM,
1381 },
1382};
1383
1384static struct pil_q6v4_pdata msm_8960_q6_lpass_data = {
1385 .strap_tcm_base = 0x01460000,
1386 .strap_ahb_upper = 0x00290000,
1387 .strap_ahb_lower = 0x00000280,
1388 .aclk_reg = SFAB_LPASS_Q6_ACLK_CTL,
1389 .name = "q6",
1390 .pas_id = PAS_Q6,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001391 .bus_port = MSM_BUS_MASTER_LPASS_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001392};
1393
1394struct platform_device msm_8960_q6_lpass = {
1395 .name = "pil_qdsp6v4",
1396 .id = 0,
1397 .num_resources = ARRAY_SIZE(msm_8960_q6_lpass_resources),
1398 .resource = msm_8960_q6_lpass_resources,
1399 .dev.platform_data = &msm_8960_q6_lpass_data,
1400};
1401
1402#define MSM_MSS_ENABLE_PHYS 0x08B00000
1403#define MSM_FW_QDSP6SS_PHYS 0x08800000
1404#define MSS_Q6FW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C6C)
1405#define SFAB_MSS_Q6_FW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2044)
1406
1407static struct resource msm_8960_q6_mss_fw_resources[] = {
1408 {
1409 .start = MSM_FW_QDSP6SS_PHYS,
1410 .end = MSM_FW_QDSP6SS_PHYS + SZ_256 - 1,
1411 .flags = IORESOURCE_MEM,
1412 },
1413 {
1414 .start = MSM_MSS_ENABLE_PHYS,
1415 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
1416 .flags = IORESOURCE_MEM,
1417 },
1418};
1419
1420static struct pil_q6v4_pdata msm_8960_q6_mss_fw_data = {
1421 .strap_tcm_base = 0x00400000,
1422 .strap_ahb_upper = 0x00090000,
1423 .strap_ahb_lower = 0x00000080,
1424 .aclk_reg = SFAB_MSS_Q6_FW_ACLK_CTL,
1425 .jtag_clk_reg = MSS_Q6FW_JTAG_CLK_CTL,
1426 .name = "modem_fw",
1427 .depends = "q6",
1428 .pas_id = PAS_MODEM_FW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001429 .bus_port = MSM_BUS_MASTER_MSS_FW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001430};
1431
1432struct platform_device msm_8960_q6_mss_fw = {
1433 .name = "pil_qdsp6v4",
1434 .id = 1,
1435 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_fw_resources),
1436 .resource = msm_8960_q6_mss_fw_resources,
1437 .dev.platform_data = &msm_8960_q6_mss_fw_data,
1438};
1439
1440#define MSM_SW_QDSP6SS_PHYS 0x08900000
1441#define SFAB_MSS_Q6_SW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2040)
1442#define MSS_Q6SW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C68)
1443
1444static struct resource msm_8960_q6_mss_sw_resources[] = {
1445 {
1446 .start = MSM_SW_QDSP6SS_PHYS,
1447 .end = MSM_SW_QDSP6SS_PHYS + SZ_256 - 1,
1448 .flags = IORESOURCE_MEM,
1449 },
1450 {
1451 .start = MSM_MSS_ENABLE_PHYS,
1452 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
1453 .flags = IORESOURCE_MEM,
1454 },
1455};
1456
1457static struct pil_q6v4_pdata msm_8960_q6_mss_sw_data = {
1458 .strap_tcm_base = 0x00420000,
1459 .strap_ahb_upper = 0x00090000,
1460 .strap_ahb_lower = 0x00000080,
1461 .aclk_reg = SFAB_MSS_Q6_SW_ACLK_CTL,
1462 .jtag_clk_reg = MSS_Q6SW_JTAG_CLK_CTL,
1463 .name = "modem",
1464 .depends = "modem_fw",
1465 .pas_id = PAS_MODEM_SW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001466 .bus_port = MSM_BUS_MASTER_MSS_SW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001467};
1468
1469struct platform_device msm_8960_q6_mss_sw = {
1470 .name = "pil_qdsp6v4",
1471 .id = 2,
1472 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_sw_resources),
1473 .resource = msm_8960_q6_mss_sw_resources,
1474 .dev.platform_data = &msm_8960_q6_mss_sw_data,
1475};
1476
Stephen Boyd322a9922011-09-20 01:05:54 -07001477static struct resource msm_8960_riva_resources[] = {
1478 {
1479 .start = 0x03204000,
1480 .end = 0x03204000 + SZ_256 - 1,
1481 .flags = IORESOURCE_MEM,
1482 },
1483};
1484
1485struct platform_device msm_8960_riva = {
1486 .name = "pil_riva",
1487 .id = -1,
1488 .num_resources = ARRAY_SIZE(msm_8960_riva_resources),
1489 .resource = msm_8960_riva_resources,
1490};
1491
Stephen Boydd89eebe2011-09-28 23:28:11 -07001492struct platform_device msm_pil_tzapps = {
1493 .name = "pil_tzapps",
1494 .id = -1,
1495};
1496
Stephen Boyd25c4a0b2011-09-20 00:12:36 -07001497struct platform_device msm_pil_dsps = {
1498 .name = "pil_dsps",
1499 .id = -1,
1500 .dev.platform_data = "dsps",
1501};
1502
Stephen Boyd7b973de2012-03-09 12:26:16 -08001503struct platform_device msm_pil_vidc = {
1504 .name = "pil_vidc",
1505 .id = -1,
1506};
1507
Eric Holmberg023d25c2012-03-01 12:27:55 -07001508static struct resource smd_resource[] = {
1509 {
1510 .name = "a9_m2a_0",
1511 .start = INT_A9_M2A_0,
1512 .flags = IORESOURCE_IRQ,
1513 },
1514 {
1515 .name = "a9_m2a_5",
1516 .start = INT_A9_M2A_5,
1517 .flags = IORESOURCE_IRQ,
1518 },
1519 {
1520 .name = "adsp_a11",
1521 .start = INT_ADSP_A11,
1522 .flags = IORESOURCE_IRQ,
1523 },
1524 {
1525 .name = "adsp_a11_smsm",
1526 .start = INT_ADSP_A11_SMSM,
1527 .flags = IORESOURCE_IRQ,
1528 },
1529 {
1530 .name = "dsps_a11",
1531 .start = INT_DSPS_A11,
1532 .flags = IORESOURCE_IRQ,
1533 },
1534 {
1535 .name = "dsps_a11_smsm",
1536 .start = INT_DSPS_A11_SMSM,
1537 .flags = IORESOURCE_IRQ,
1538 },
1539 {
1540 .name = "wcnss_a11",
1541 .start = INT_WCNSS_A11,
1542 .flags = IORESOURCE_IRQ,
1543 },
1544 {
1545 .name = "wcnss_a11_smsm",
1546 .start = INT_WCNSS_A11_SMSM,
1547 .flags = IORESOURCE_IRQ,
1548 },
1549};
1550
1551static struct smd_subsystem_config smd_config_list[] = {
1552 {
1553 .irq_config_id = SMD_MODEM,
1554 .subsys_name = "modem",
1555 .edge = SMD_APPS_MODEM,
1556
1557 .smd_int.irq_name = "a9_m2a_0",
1558 .smd_int.flags = IRQF_TRIGGER_RISING,
1559 .smd_int.irq_id = -1,
1560 .smd_int.device_name = "smd_dev",
1561 .smd_int.dev_id = 0,
1562 .smd_int.out_bit_pos = 1 << 3,
1563 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1564 .smd_int.out_offset = 0x8,
1565
1566 .smsm_int.irq_name = "a9_m2a_5",
1567 .smsm_int.flags = IRQF_TRIGGER_RISING,
1568 .smsm_int.irq_id = -1,
1569 .smsm_int.device_name = "smd_smsm",
1570 .smsm_int.dev_id = 0,
1571 .smsm_int.out_bit_pos = 1 << 4,
1572 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1573 .smsm_int.out_offset = 0x8,
1574 },
1575 {
1576 .irq_config_id = SMD_Q6,
1577 .subsys_name = "q6",
1578 .edge = SMD_APPS_QDSP,
1579
1580 .smd_int.irq_name = "adsp_a11",
1581 .smd_int.flags = IRQF_TRIGGER_RISING,
1582 .smd_int.irq_id = -1,
1583 .smd_int.device_name = "smd_dev",
1584 .smd_int.dev_id = 0,
1585 .smd_int.out_bit_pos = 1 << 15,
1586 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1587 .smd_int.out_offset = 0x8,
1588
1589 .smsm_int.irq_name = "adsp_a11_smsm",
1590 .smsm_int.flags = IRQF_TRIGGER_RISING,
1591 .smsm_int.irq_id = -1,
1592 .smsm_int.device_name = "smd_smsm",
1593 .smsm_int.dev_id = 0,
1594 .smsm_int.out_bit_pos = 1 << 14,
1595 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1596 .smsm_int.out_offset = 0x8,
1597 },
1598 {
1599 .irq_config_id = SMD_DSPS,
1600 .subsys_name = "dsps",
1601 .edge = SMD_APPS_DSPS,
1602
1603 .smd_int.irq_name = "dsps_a11",
1604 .smd_int.flags = IRQF_TRIGGER_RISING,
1605 .smd_int.irq_id = -1,
1606 .smd_int.device_name = "smd_dev",
1607 .smd_int.dev_id = 0,
1608 .smd_int.out_bit_pos = 1,
1609 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1610 .smd_int.out_offset = 0x4080,
1611
1612 .smsm_int.irq_name = "dsps_a11_smsm",
1613 .smsm_int.flags = IRQF_TRIGGER_RISING,
1614 .smsm_int.irq_id = -1,
1615 .smsm_int.device_name = "smd_smsm",
1616 .smsm_int.dev_id = 0,
1617 .smsm_int.out_bit_pos = 1,
1618 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1619 .smsm_int.out_offset = 0x4094,
1620 },
1621 {
1622 .irq_config_id = SMD_WCNSS,
1623 .subsys_name = "wcnss",
1624 .edge = SMD_APPS_WCNSS,
1625
1626 .smd_int.irq_name = "wcnss_a11",
1627 .smd_int.flags = IRQF_TRIGGER_RISING,
1628 .smd_int.irq_id = -1,
1629 .smd_int.device_name = "smd_dev",
1630 .smd_int.dev_id = 0,
1631 .smd_int.out_bit_pos = 1 << 25,
1632 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1633 .smd_int.out_offset = 0x8,
1634
1635 .smsm_int.irq_name = "wcnss_a11_smsm",
1636 .smsm_int.flags = IRQF_TRIGGER_RISING,
1637 .smsm_int.irq_id = -1,
1638 .smsm_int.device_name = "smd_smsm",
1639 .smsm_int.dev_id = 0,
1640 .smsm_int.out_bit_pos = 1 << 23,
1641 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1642 .smsm_int.out_offset = 0x8,
1643 },
1644};
1645
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001646static struct smd_subsystem_restart_config smd_ssr_config = {
1647 .disable_smsm_reset_handshake = 1,
1648};
1649
Eric Holmberg023d25c2012-03-01 12:27:55 -07001650static struct smd_platform smd_platform_data = {
1651 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1652 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001653 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001654};
1655
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001656struct platform_device msm_device_smd = {
1657 .name = "msm_smd",
1658 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001659 .resource = smd_resource,
1660 .num_resources = ARRAY_SIZE(smd_resource),
1661 .dev = {
1662 .platform_data = &smd_platform_data,
1663 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001664};
1665
1666struct platform_device msm_device_bam_dmux = {
1667 .name = "BAM_RMNT",
1668 .id = -1,
1669};
1670
Anji Jonnala4bf6c0c2013-04-16 17:07:52 +05301671static struct msm_pm_sleep_status_data msm_pm_slp_sts_data = {
1672 .base_addr = MSM_ACC0_BASE + 0x08,
1673 .cpu_offset = MSM_ACC1_BASE - MSM_ACC0_BASE,
1674 .mask = 1UL << 13,
1675};
1676struct platform_device msm8960_cpu_slp_status = {
1677 .name = "cpu_slp_status",
1678 .id = -1,
1679 .dev = {
1680 .platform_data = &msm_pm_slp_sts_data,
1681 },
1682};
1683
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001684static struct msm_watchdog_pdata msm_watchdog_pdata = {
1685 .pet_time = 10000,
1686 .bark_time = 11000,
1687 .has_secure = true,
Rohit Vaswanic77e4a62012-08-09 18:10:28 -07001688 .base = MSM_TMR0_BASE + WDT0_OFFSET,
1689};
1690
1691static struct resource msm_watchdog_resources[] = {
1692 {
1693 .start = WDT0_ACCSCSSNBARK_INT,
1694 .end = WDT0_ACCSCSSNBARK_INT,
1695 .flags = IORESOURCE_IRQ,
1696 },
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001697};
1698
1699struct platform_device msm8960_device_watchdog = {
1700 .name = "msm_watchdog",
1701 .id = -1,
1702 .dev = {
1703 .platform_data = &msm_watchdog_pdata,
1704 },
Rohit Vaswanic77e4a62012-08-09 18:10:28 -07001705 .num_resources = ARRAY_SIZE(msm_watchdog_resources),
1706 .resource = msm_watchdog_resources,
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001707};
1708
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001709static struct resource msm_dmov_resource[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001710 {
1711 .start = ADM_0_SCSS_1_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001712 .flags = IORESOURCE_IRQ,
1713 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001714 {
1715 .start = 0x18320000,
1716 .end = 0x18320000 + SZ_1M - 1,
1717 .flags = IORESOURCE_MEM,
1718 },
1719};
1720
1721static struct msm_dmov_pdata msm_dmov_pdata = {
1722 .sd = 1,
1723 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001724};
1725
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001726struct platform_device msm8960_device_dmov = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001727 .name = "msm_dmov",
1728 .id = -1,
1729 .resource = msm_dmov_resource,
1730 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001731 .dev = {
1732 .platform_data = &msm_dmov_pdata,
1733 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001734};
1735
1736static struct platform_device *msm_sdcc_devices[] __initdata = {
1737 &msm_device_sdc1,
1738 &msm_device_sdc2,
1739 &msm_device_sdc3,
1740 &msm_device_sdc4,
1741 &msm_device_sdc5,
1742};
1743
1744int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1745{
1746 struct platform_device *pdev;
1747
1748 if (controller < 1 || controller > 5)
1749 return -EINVAL;
1750
1751 pdev = msm_sdcc_devices[controller-1];
1752 pdev->dev.platform_data = plat;
1753 return platform_device_register(pdev);
1754}
1755
1756static struct resource resources_qup_i2c_gsbi4[] = {
1757 {
1758 .name = "gsbi_qup_i2c_addr",
1759 .start = MSM_GSBI4_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001760 .end = MSM_GSBI4_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001761 .flags = IORESOURCE_MEM,
1762 },
1763 {
1764 .name = "qup_phys_addr",
1765 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001766 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001767 .flags = IORESOURCE_MEM,
1768 },
1769 {
1770 .name = "qup_err_intr",
1771 .start = GSBI4_QUP_IRQ,
1772 .end = GSBI4_QUP_IRQ,
1773 .flags = IORESOURCE_IRQ,
1774 },
1775};
1776
1777struct platform_device msm8960_device_qup_i2c_gsbi4 = {
1778 .name = "qup_i2c",
1779 .id = 4,
1780 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
1781 .resource = resources_qup_i2c_gsbi4,
1782};
1783
Kiran Gunda484442e2013-03-11 19:14:44 +05301784static struct resource resources_qup_i2c_gsbi8[] = {
1785 {
1786 .name = "gsbi_qup_i2c_addr",
1787 .start = MSM_GSBI8_PHYS,
1788 .end = MSM_GSBI8_PHYS + 4 - 1,
1789 .flags = IORESOURCE_MEM,
1790 },
1791 {
1792 .name = "qup_phys_addr",
1793 .start = MSM_GSBI8_QUP_PHYS,
1794 .end = MSM_GSBI8_QUP_PHYS + MSM_QUP_SIZE - 1,
1795 .flags = IORESOURCE_MEM,
1796 },
1797 {
1798 .name = "qup_err_intr",
1799 .start = GSBI8_QUP_IRQ,
1800 .end = GSBI8_QUP_IRQ,
1801 .flags = IORESOURCE_IRQ,
1802 },
1803};
1804
1805struct platform_device msm8960_device_qup_i2c_gsbi8 = {
1806 .name = "qup_i2c",
1807 .id = 8,
1808 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi8),
1809 .resource = resources_qup_i2c_gsbi8,
1810};
1811
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001812static struct resource resources_qup_i2c_gsbi3[] = {
1813 {
1814 .name = "gsbi_qup_i2c_addr",
1815 .start = MSM_GSBI3_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001816 .end = MSM_GSBI3_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001817 .flags = IORESOURCE_MEM,
1818 },
1819 {
1820 .name = "qup_phys_addr",
1821 .start = MSM_GSBI3_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001822 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001823 .flags = IORESOURCE_MEM,
1824 },
1825 {
1826 .name = "qup_err_intr",
1827 .start = GSBI3_QUP_IRQ,
1828 .end = GSBI3_QUP_IRQ,
1829 .flags = IORESOURCE_IRQ,
1830 },
1831};
1832
1833struct platform_device msm8960_device_qup_i2c_gsbi3 = {
1834 .name = "qup_i2c",
1835 .id = 3,
1836 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
1837 .resource = resources_qup_i2c_gsbi3,
1838};
1839
Harini Jayaramanfe6ff4162012-03-14 11:25:40 -06001840static struct resource resources_qup_i2c_gsbi9[] = {
1841 {
1842 .name = "gsbi_qup_i2c_addr",
1843 .start = MSM_GSBI9_PHYS,
1844 .end = MSM_GSBI9_PHYS + 4 - 1,
1845 .flags = IORESOURCE_MEM,
1846 },
1847 {
1848 .name = "qup_phys_addr",
1849 .start = MSM_GSBI9_QUP_PHYS,
1850 .end = MSM_GSBI9_QUP_PHYS + MSM_QUP_SIZE - 1,
1851 .flags = IORESOURCE_MEM,
1852 },
1853 {
1854 .name = "qup_err_intr",
1855 .start = GSBI9_QUP_IRQ,
1856 .end = GSBI9_QUP_IRQ,
1857 .flags = IORESOURCE_IRQ,
1858 },
1859};
1860
1861struct platform_device msm8960_device_qup_i2c_gsbi9 = {
1862 .name = "qup_i2c",
1863 .id = 0,
1864 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi9),
1865 .resource = resources_qup_i2c_gsbi9,
1866};
1867
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001868static struct resource resources_qup_i2c_gsbi10[] = {
1869 {
1870 .name = "gsbi_qup_i2c_addr",
1871 .start = MSM_GSBI10_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001872 .end = MSM_GSBI10_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001873 .flags = IORESOURCE_MEM,
1874 },
1875 {
1876 .name = "qup_phys_addr",
1877 .start = MSM_GSBI10_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001878 .end = MSM_GSBI10_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001879 .flags = IORESOURCE_MEM,
1880 },
1881 {
1882 .name = "qup_err_intr",
1883 .start = GSBI10_QUP_IRQ,
1884 .end = GSBI10_QUP_IRQ,
1885 .flags = IORESOURCE_IRQ,
1886 },
1887};
1888
1889struct platform_device msm8960_device_qup_i2c_gsbi10 = {
1890 .name = "qup_i2c",
1891 .id = 10,
1892 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi10),
1893 .resource = resources_qup_i2c_gsbi10,
1894};
1895
1896static struct resource resources_qup_i2c_gsbi12[] = {
1897 {
1898 .name = "gsbi_qup_i2c_addr",
1899 .start = MSM_GSBI12_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001900 .end = MSM_GSBI12_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001901 .flags = IORESOURCE_MEM,
1902 },
1903 {
1904 .name = "qup_phys_addr",
1905 .start = MSM_GSBI12_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001906 .end = MSM_GSBI12_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001907 .flags = IORESOURCE_MEM,
1908 },
1909 {
1910 .name = "qup_err_intr",
1911 .start = GSBI12_QUP_IRQ,
1912 .end = GSBI12_QUP_IRQ,
1913 .flags = IORESOURCE_IRQ,
1914 },
1915};
1916
1917struct platform_device msm8960_device_qup_i2c_gsbi12 = {
1918 .name = "qup_i2c",
1919 .id = 12,
1920 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi12),
1921 .resource = resources_qup_i2c_gsbi12,
1922};
1923
1924#ifdef CONFIG_MSM_CAMERA
Kevin Chanbb8ef862012-02-14 13:03:04 -08001925static struct resource msm_cam_gsbi4_i2c_mux_resources[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001926 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001927 .name = "i2c_mux_rw",
Nishant Pandit24153d82011-08-27 16:05:13 +05301928 .start = 0x008003E0,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001929 .end = 0x008003E0 + SZ_8 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301930 .flags = IORESOURCE_MEM,
1931 },
1932 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001933 .name = "i2c_mux_ctl",
Nishant Pandit24153d82011-08-27 16:05:13 +05301934 .start = 0x008020B8,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001935 .end = 0x008020B8 + SZ_4 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301936 .flags = IORESOURCE_MEM,
1937 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001938};
1939
Kevin Chanbb8ef862012-02-14 13:03:04 -08001940struct platform_device msm8960_device_i2c_mux_gsbi4 = {
1941 .name = "msm_cam_i2c_mux",
1942 .id = 0,
1943 .resource = msm_cam_gsbi4_i2c_mux_resources,
1944 .num_resources = ARRAY_SIZE(msm_cam_gsbi4_i2c_mux_resources),
1945};
Kevin Chanf6216f22011-10-25 18:40:11 -07001946
1947static struct resource msm_csiphy0_resources[] = {
1948 {
1949 .name = "csiphy",
1950 .start = 0x04800C00,
1951 .end = 0x04800C00 + SZ_1K - 1,
1952 .flags = IORESOURCE_MEM,
1953 },
1954 {
1955 .name = "csiphy",
1956 .start = CSIPHY_4LN_IRQ,
1957 .end = CSIPHY_4LN_IRQ,
1958 .flags = IORESOURCE_IRQ,
1959 },
1960};
1961
1962static struct resource msm_csiphy1_resources[] = {
1963 {
1964 .name = "csiphy",
1965 .start = 0x04801000,
1966 .end = 0x04801000 + SZ_1K - 1,
1967 .flags = IORESOURCE_MEM,
1968 },
1969 {
1970 .name = "csiphy",
1971 .start = MSM8960_CSIPHY_2LN_IRQ,
1972 .end = MSM8960_CSIPHY_2LN_IRQ,
1973 .flags = IORESOURCE_IRQ,
1974 },
1975};
1976
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001977static struct resource msm_csiphy2_resources[] = {
1978 {
1979 .name = "csiphy",
1980 .start = 0x04801400,
1981 .end = 0x04801400 + SZ_1K - 1,
1982 .flags = IORESOURCE_MEM,
1983 },
1984 {
1985 .name = "csiphy",
1986 .start = MSM8960_CSIPHY_2_2LN_IRQ,
1987 .end = MSM8960_CSIPHY_2_2LN_IRQ,
1988 .flags = IORESOURCE_IRQ,
1989 },
1990};
1991
Kevin Chanf6216f22011-10-25 18:40:11 -07001992struct platform_device msm8960_device_csiphy0 = {
1993 .name = "msm_csiphy",
1994 .id = 0,
1995 .resource = msm_csiphy0_resources,
1996 .num_resources = ARRAY_SIZE(msm_csiphy0_resources),
1997};
1998
1999struct platform_device msm8960_device_csiphy1 = {
2000 .name = "msm_csiphy",
2001 .id = 1,
2002 .resource = msm_csiphy1_resources,
2003 .num_resources = ARRAY_SIZE(msm_csiphy1_resources),
2004};
Kevin Chanc8b52e82011-10-25 23:20:21 -07002005
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08002006struct platform_device msm8960_device_csiphy2 = {
2007 .name = "msm_csiphy",
2008 .id = 2,
2009 .resource = msm_csiphy2_resources,
2010 .num_resources = ARRAY_SIZE(msm_csiphy2_resources),
2011};
2012
Kevin Chanc8b52e82011-10-25 23:20:21 -07002013static struct resource msm_csid0_resources[] = {
2014 {
2015 .name = "csid",
2016 .start = 0x04800000,
2017 .end = 0x04800000 + SZ_1K - 1,
2018 .flags = IORESOURCE_MEM,
2019 },
2020 {
2021 .name = "csid",
2022 .start = CSI_0_IRQ,
2023 .end = CSI_0_IRQ,
2024 .flags = IORESOURCE_IRQ,
2025 },
2026};
2027
2028static struct resource msm_csid1_resources[] = {
2029 {
2030 .name = "csid",
2031 .start = 0x04800400,
2032 .end = 0x04800400 + SZ_1K - 1,
2033 .flags = IORESOURCE_MEM,
2034 },
2035 {
2036 .name = "csid",
2037 .start = CSI_1_IRQ,
2038 .end = CSI_1_IRQ,
2039 .flags = IORESOURCE_IRQ,
2040 },
2041};
2042
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08002043static struct resource msm_csid2_resources[] = {
2044 {
2045 .name = "csid",
2046 .start = 0x04801800,
2047 .end = 0x04801800 + SZ_1K - 1,
2048 .flags = IORESOURCE_MEM,
2049 },
2050 {
2051 .name = "csid",
2052 .start = CSI_2_IRQ,
2053 .end = CSI_2_IRQ,
2054 .flags = IORESOURCE_IRQ,
2055 },
2056};
2057
Kevin Chanc8b52e82011-10-25 23:20:21 -07002058struct platform_device msm8960_device_csid0 = {
2059 .name = "msm_csid",
2060 .id = 0,
2061 .resource = msm_csid0_resources,
2062 .num_resources = ARRAY_SIZE(msm_csid0_resources),
2063};
2064
2065struct platform_device msm8960_device_csid1 = {
2066 .name = "msm_csid",
2067 .id = 1,
2068 .resource = msm_csid1_resources,
2069 .num_resources = ARRAY_SIZE(msm_csid1_resources),
2070};
Kevin Chane12c6672011-10-26 11:55:26 -07002071
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08002072struct platform_device msm8960_device_csid2 = {
2073 .name = "msm_csid",
2074 .id = 2,
2075 .resource = msm_csid2_resources,
2076 .num_resources = ARRAY_SIZE(msm_csid2_resources),
2077};
2078
Kevin Chane12c6672011-10-26 11:55:26 -07002079struct resource msm_ispif_resources[] = {
2080 {
2081 .name = "ispif",
2082 .start = 0x04800800,
2083 .end = 0x04800800 + SZ_1K - 1,
2084 .flags = IORESOURCE_MEM,
2085 },
2086 {
2087 .name = "ispif",
2088 .start = ISPIF_IRQ,
2089 .end = ISPIF_IRQ,
2090 .flags = IORESOURCE_IRQ,
2091 },
2092};
2093
2094struct platform_device msm8960_device_ispif = {
2095 .name = "msm_ispif",
2096 .id = 0,
2097 .resource = msm_ispif_resources,
2098 .num_resources = ARRAY_SIZE(msm_ispif_resources),
2099};
Kevin Chan5827c552011-10-28 18:36:32 -07002100
2101static struct resource msm_vfe_resources[] = {
2102 {
2103 .name = "vfe32",
2104 .start = 0x04500000,
2105 .end = 0x04500000 + SZ_1M - 1,
2106 .flags = IORESOURCE_MEM,
2107 },
2108 {
2109 .name = "vfe32",
2110 .start = VFE_IRQ,
2111 .end = VFE_IRQ,
2112 .flags = IORESOURCE_IRQ,
2113 },
2114};
2115
2116struct platform_device msm8960_device_vfe = {
2117 .name = "msm_vfe",
2118 .id = 0,
2119 .resource = msm_vfe_resources,
2120 .num_resources = ARRAY_SIZE(msm_vfe_resources),
2121};
Kevin Chana0853122011-11-07 19:48:44 -08002122
2123static struct resource msm_vpe_resources[] = {
2124 {
2125 .name = "vpe",
2126 .start = 0x05300000,
2127 .end = 0x05300000 + SZ_1M - 1,
2128 .flags = IORESOURCE_MEM,
2129 },
2130 {
2131 .name = "vpe",
2132 .start = VPE_IRQ,
2133 .end = VPE_IRQ,
2134 .flags = IORESOURCE_IRQ,
2135 },
2136};
2137
2138struct platform_device msm8960_device_vpe = {
2139 .name = "msm_vpe",
2140 .id = 0,
2141 .resource = msm_vpe_resources,
2142 .num_resources = ARRAY_SIZE(msm_vpe_resources),
2143};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002144#endif
2145
Joel Nidera1261942011-09-12 16:30:09 +03002146#define MSM_TSIF0_PHYS (0x18200000)
2147#define MSM_TSIF1_PHYS (0x18201000)
2148#define MSM_TSIF_SIZE (0x200)
2149
2150#define TSIF_0_CLK GPIO_CFG(75, 1, GPIO_CFG_INPUT, \
2151 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2152#define TSIF_0_EN GPIO_CFG(76, 1, GPIO_CFG_INPUT, \
2153 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2154#define TSIF_0_DATA GPIO_CFG(77, 1, GPIO_CFG_INPUT, \
2155 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2156#define TSIF_0_SYNC GPIO_CFG(82, 1, GPIO_CFG_INPUT, \
2157 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2158#define TSIF_1_CLK GPIO_CFG(79, 1, GPIO_CFG_INPUT, \
2159 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2160#define TSIF_1_EN GPIO_CFG(80, 1, GPIO_CFG_INPUT, \
2161 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2162#define TSIF_1_DATA GPIO_CFG(81, 1, GPIO_CFG_INPUT, \
2163 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2164#define TSIF_1_SYNC GPIO_CFG(78, 1, GPIO_CFG_INPUT, \
2165 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2166
2167static const struct msm_gpio tsif0_gpios[] = {
2168 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
2169 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
2170 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
2171 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
2172};
2173
2174static const struct msm_gpio tsif1_gpios[] = {
2175 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
2176 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
2177 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
2178 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
2179};
2180
2181struct msm_tsif_platform_data tsif1_platform_data = {
2182 .num_gpios = ARRAY_SIZE(tsif1_gpios),
2183 .gpios = tsif1_gpios,
Joel Niderdfb793b2012-06-27 12:00:22 +03002184 .tsif_pclk = "iface_clk",
2185 .tsif_ref_clk = "ref_clk",
Joel Nidera1261942011-09-12 16:30:09 +03002186};
2187
2188struct resource tsif1_resources[] = {
2189 [0] = {
2190 .flags = IORESOURCE_IRQ,
2191 .start = TSIF2_IRQ,
2192 .end = TSIF2_IRQ,
2193 },
2194 [1] = {
2195 .flags = IORESOURCE_MEM,
2196 .start = MSM_TSIF1_PHYS,
2197 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
2198 },
2199 [2] = {
2200 .flags = IORESOURCE_DMA,
2201 .start = DMOV_TSIF_CHAN,
2202 .end = DMOV_TSIF_CRCI,
2203 },
2204};
2205
2206struct msm_tsif_platform_data tsif0_platform_data = {
2207 .num_gpios = ARRAY_SIZE(tsif0_gpios),
2208 .gpios = tsif0_gpios,
Joel Niderdfb793b2012-06-27 12:00:22 +03002209 .tsif_pclk = "iface_clk",
2210 .tsif_ref_clk = "ref_clk",
Joel Nidera1261942011-09-12 16:30:09 +03002211};
2212struct resource tsif0_resources[] = {
2213 [0] = {
2214 .flags = IORESOURCE_IRQ,
2215 .start = TSIF1_IRQ,
2216 .end = TSIF1_IRQ,
2217 },
2218 [1] = {
2219 .flags = IORESOURCE_MEM,
2220 .start = MSM_TSIF0_PHYS,
2221 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
2222 },
2223 [2] = {
2224 .flags = IORESOURCE_DMA,
2225 .start = DMOV_TSIF_CHAN,
2226 .end = DMOV_TSIF_CRCI,
2227 },
2228};
2229
2230struct platform_device msm_device_tsif[2] = {
2231 {
2232 .name = "msm_tsif",
2233 .id = 0,
2234 .num_resources = ARRAY_SIZE(tsif0_resources),
2235 .resource = tsif0_resources,
2236 .dev = {
2237 .platform_data = &tsif0_platform_data
2238 },
2239 },
2240 {
2241 .name = "msm_tsif",
2242 .id = 1,
2243 .num_resources = ARRAY_SIZE(tsif1_resources),
2244 .resource = tsif1_resources,
2245 .dev = {
2246 .platform_data = &tsif1_platform_data
2247 },
2248 }
2249};
2250
Jay Chokshi33c044a2011-12-07 13:05:40 -08002251static struct resource resources_ssbi_pmic[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002252 {
2253 .start = MSM_PMIC1_SSBI_CMD_PHYS,
2254 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
2255 .flags = IORESOURCE_MEM,
2256 },
2257};
2258
Jay Chokshi33c044a2011-12-07 13:05:40 -08002259struct platform_device msm8960_device_ssbi_pmic = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002260 .name = "msm_ssbi",
2261 .id = 0,
Jay Chokshi33c044a2011-12-07 13:05:40 -08002262 .resource = resources_ssbi_pmic,
2263 .num_resources = ARRAY_SIZE(resources_ssbi_pmic),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002264};
2265
2266static struct resource resources_qup_spi_gsbi1[] = {
2267 {
2268 .name = "spi_base",
2269 .start = MSM_GSBI1_QUP_PHYS,
2270 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
2271 .flags = IORESOURCE_MEM,
2272 },
2273 {
2274 .name = "gsbi_base",
2275 .start = MSM_GSBI1_PHYS,
2276 .end = MSM_GSBI1_PHYS + 4 - 1,
2277 .flags = IORESOURCE_MEM,
2278 },
2279 {
2280 .name = "spi_irq_in",
2281 .start = MSM8960_GSBI1_QUP_IRQ,
2282 .end = MSM8960_GSBI1_QUP_IRQ,
2283 .flags = IORESOURCE_IRQ,
2284 },
Harini Jayaramanaac8e342011-08-09 19:25:23 -06002285 {
2286 .name = "spi_clk",
2287 .start = 9,
2288 .end = 9,
2289 .flags = IORESOURCE_IO,
2290 },
2291 {
Harini Jayaramanaac8e342011-08-09 19:25:23 -06002292 .name = "spi_miso",
2293 .start = 7,
2294 .end = 7,
2295 .flags = IORESOURCE_IO,
2296 },
2297 {
2298 .name = "spi_mosi",
2299 .start = 6,
2300 .end = 6,
2301 .flags = IORESOURCE_IO,
2302 },
Harini Jayaraman8392e432011-11-29 18:26:17 -07002303 {
2304 .name = "spi_cs",
2305 .start = 8,
2306 .end = 8,
2307 .flags = IORESOURCE_IO,
2308 },
2309 {
2310 .name = "spi_cs1",
2311 .start = 14,
2312 .end = 14,
2313 .flags = IORESOURCE_IO,
2314 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002315};
2316
2317struct platform_device msm8960_device_qup_spi_gsbi1 = {
2318 .name = "spi_qsd",
2319 .id = 0,
2320 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi1),
2321 .resource = resources_qup_spi_gsbi1,
2322};
2323
2324struct platform_device msm_pcm = {
2325 .name = "msm-pcm-dsp",
2326 .id = -1,
2327};
2328
Kiran Kandi5e809b02012-01-31 00:24:33 -08002329struct platform_device msm_multi_ch_pcm = {
2330 .name = "msm-multi-ch-pcm-dsp",
2331 .id = -1,
2332};
2333
Jayasena Sangaraboina99bf09c2012-07-17 12:03:08 -07002334struct platform_device msm_lowlatency_pcm = {
2335 .name = "msm-lowlatency-pcm-dsp",
2336 .id = -1,
2337};
2338
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002339struct platform_device msm_pcm_routing = {
2340 .name = "msm-pcm-routing",
2341 .id = -1,
2342};
2343
2344struct platform_device msm_cpudai0 = {
2345 .name = "msm-dai-q6",
2346 .id = 0x4000,
2347};
2348
2349struct platform_device msm_cpudai1 = {
2350 .name = "msm-dai-q6",
2351 .id = 0x4001,
2352};
2353
Kiran Kandi97fe19d2012-05-20 22:34:04 -07002354struct platform_device msm8960_cpudai_slimbus_2_rx = {
2355 .name = "msm-dai-q6",
2356 .id = 0x4004,
2357};
2358
Kiran Kandi1e6371d2012-03-29 11:48:57 -07002359struct platform_device msm8960_cpudai_slimbus_2_tx = {
2360 .name = "msm-dai-q6",
2361 .id = 0x4005,
2362};
2363
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002364struct platform_device msm_cpudai_hdmi_rx = {
Kiran Kandi5e809b02012-01-31 00:24:33 -08002365 .name = "msm-dai-q6-hdmi",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002366 .id = 8,
2367};
2368
2369struct platform_device msm_cpudai_bt_rx = {
2370 .name = "msm-dai-q6",
2371 .id = 0x3000,
2372};
2373
2374struct platform_device msm_cpudai_bt_tx = {
2375 .name = "msm-dai-q6",
2376 .id = 0x3001,
2377};
2378
2379struct platform_device msm_cpudai_fm_rx = {
2380 .name = "msm-dai-q6",
2381 .id = 0x3004,
2382};
2383
2384struct platform_device msm_cpudai_fm_tx = {
2385 .name = "msm-dai-q6",
2386 .id = 0x3005,
2387};
2388
Helen Zeng0705a5f2011-10-14 15:29:52 -07002389struct platform_device msm_cpudai_incall_music_rx = {
2390 .name = "msm-dai-q6",
2391 .id = 0x8005,
2392};
2393
Helen Zenge3d716a2011-10-14 16:32:16 -07002394struct platform_device msm_cpudai_incall_record_rx = {
2395 .name = "msm-dai-q6",
2396 .id = 0x8004,
2397};
2398
2399struct platform_device msm_cpudai_incall_record_tx = {
2400 .name = "msm-dai-q6",
2401 .id = 0x8003,
2402};
2403
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002404/*
2405 * Machine specific data for AUX PCM Interface
2406 * which the driver will be unware of.
2407 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002408struct msm_dai_auxpcm_pdata auxpcm_pdata = {
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002409 .clk = "pcm_clk",
Kuirong Wang547a9982012-05-04 18:29:11 -07002410 .mode_8k = {
2411 .mode = AFE_PCM_CFG_MODE_PCM,
2412 .sync = AFE_PCM_CFG_SYNC_INT,
Damir Didjustocadb6392012-08-17 00:16:07 -07002413 .frame = AFE_PCM_CFG_FRM_32BPF,
Kuirong Wang547a9982012-05-04 18:29:11 -07002414 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
2415 .slot = 0,
2416 .data = AFE_PCM_CFG_CDATAOE_MASTER,
Damir Didjustocadb6392012-08-17 00:16:07 -07002417 .pcm_clk_rate = 256000,
Kuirong Wang547a9982012-05-04 18:29:11 -07002418 },
2419 .mode_16k = {
2420 .mode = AFE_PCM_CFG_MODE_PCM,
2421 .sync = AFE_PCM_CFG_SYNC_INT,
Damir Didjustocadb6392012-08-17 00:16:07 -07002422 .frame = AFE_PCM_CFG_FRM_32BPF,
Kuirong Wang547a9982012-05-04 18:29:11 -07002423 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
2424 .slot = 0,
2425 .data = AFE_PCM_CFG_CDATAOE_MASTER,
Damir Didjustocadb6392012-08-17 00:16:07 -07002426 .pcm_clk_rate = 512000,
Kuirong Wang547a9982012-05-04 18:29:11 -07002427 }
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002428};
2429
2430struct platform_device msm_cpudai_auxpcm_rx = {
2431 .name = "msm-dai-q6",
2432 .id = 2,
2433 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002434 .platform_data = &auxpcm_pdata,
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002435 },
2436};
2437
2438struct platform_device msm_cpudai_auxpcm_tx = {
2439 .name = "msm-dai-q6",
2440 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002441 .dev = {
2442 .platform_data = &auxpcm_pdata,
2443 },
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002444};
2445
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002446struct platform_device msm_cpu_fe = {
2447 .name = "msm-dai-fe",
2448 .id = -1,
2449};
2450
2451struct platform_device msm_stub_codec = {
2452 .name = "msm-stub-codec",
2453 .id = 1,
2454};
2455
2456struct platform_device msm_voice = {
2457 .name = "msm-pcm-voice",
2458 .id = -1,
2459};
2460
2461struct platform_device msm_voip = {
2462 .name = "msm-voip-dsp",
2463 .id = -1,
2464};
2465
2466struct platform_device msm_lpa_pcm = {
2467 .name = "msm-pcm-lpa",
2468 .id = -1,
2469};
2470
Asish Bhattacharya96bb6f42011-11-01 20:36:09 +05302471struct platform_device msm_compr_dsp = {
2472 .name = "msm-compr-dsp",
2473 .id = -1,
2474};
2475
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002476struct platform_device msm_pcm_hostless = {
2477 .name = "msm-pcm-hostless",
2478 .id = -1,
2479};
2480
Laxminath Kasamcee1d602011-08-01 19:26:57 +05302481struct platform_device msm_cpudai_afe_01_rx = {
2482 .name = "msm-dai-q6",
2483 .id = 0xE0,
2484};
2485
2486struct platform_device msm_cpudai_afe_01_tx = {
2487 .name = "msm-dai-q6",
2488 .id = 0xF0,
2489};
2490
2491struct platform_device msm_cpudai_afe_02_rx = {
2492 .name = "msm-dai-q6",
2493 .id = 0xF1,
2494};
2495
2496struct platform_device msm_cpudai_afe_02_tx = {
2497 .name = "msm-dai-q6",
2498 .id = 0xE1,
2499};
2500
2501struct platform_device msm_pcm_afe = {
2502 .name = "msm-pcm-afe",
2503 .id = -1,
2504};
2505
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002506static struct fs_driver_data gfx2d0_fs_data = {
2507 .clks = (struct fs_clk_data[]){
2508 { .name = "core_clk" },
2509 { .name = "iface_clk" },
2510 { 0 }
2511 },
2512 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002513};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002514
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002515static struct fs_driver_data gfx2d1_fs_data = {
2516 .clks = (struct fs_clk_data[]){
2517 { .name = "core_clk" },
2518 { .name = "iface_clk" },
2519 { 0 }
2520 },
2521 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2522};
2523
2524static struct fs_driver_data gfx3d_fs_data = {
2525 .clks = (struct fs_clk_data[]){
2526 { .name = "core_clk", .reset_rate = 27000000 },
2527 { .name = "iface_clk" },
2528 { 0 }
2529 },
2530 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
2531};
2532
Stephen Boyd7a0a6252012-12-05 14:01:17 -08002533static struct fs_driver_data gfx3d_fs_data_8960ab = {
2534 .clks = (struct fs_clk_data[]){
2535 { .name = "core_clk", .reset_rate = 27000000 },
2536 { .name = "iface_clk" },
2537 { .name = "bus_clk" },
2538 { 0 }
2539 },
2540 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
2541 .bus_port1 = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
2542};
2543
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002544static struct fs_driver_data ijpeg_fs_data = {
2545 .clks = (struct fs_clk_data[]){
2546 { .name = "core_clk" },
2547 { .name = "iface_clk" },
2548 { .name = "bus_clk" },
2549 { 0 }
2550 },
2551 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
2552};
2553
2554static struct fs_driver_data mdp_fs_data = {
2555 .clks = (struct fs_clk_data[]){
2556 { .name = "core_clk" },
2557 { .name = "iface_clk" },
2558 { .name = "bus_clk" },
2559 { .name = "vsync_clk" },
2560 { .name = "lut_clk" },
2561 { .name = "tv_src_clk" },
2562 { .name = "tv_clk" },
Matt Wagantallc33c1ed2012-07-23 17:19:08 -07002563 { .name = "reset1_clk" },
2564 { .name = "reset2_clk" },
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002565 { 0 }
2566 },
2567 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
2568 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
2569};
2570
2571static struct fs_driver_data rot_fs_data = {
2572 .clks = (struct fs_clk_data[]){
2573 { .name = "core_clk" },
2574 { .name = "iface_clk" },
2575 { .name = "bus_clk" },
2576 { 0 }
2577 },
2578 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
2579};
2580
2581static struct fs_driver_data ved_fs_data = {
2582 .clks = (struct fs_clk_data[]){
2583 { .name = "core_clk" },
2584 { .name = "iface_clk" },
2585 { .name = "bus_clk" },
2586 { 0 }
2587 },
2588 .bus_port0 = MSM_BUS_MASTER_HD_CODEC_PORT0,
2589 .bus_port1 = MSM_BUS_MASTER_HD_CODEC_PORT1,
2590};
2591
Matt Wagantall5ac78922012-11-09 16:03:59 -08002592static struct fs_driver_data ved_fs_data_8960ab = {
2593 .clks = (struct fs_clk_data[]){
2594 { .name = "core_clk" },
2595 { .name = "iface_clk" },
2596 { .name = "bus_clk" },
2597 { 0 }
2598 },
2599 .bus_port0 = MSM_BUS_MASTER_VIDEO_DEC,
2600 .bus_port1 = MSM_BUS_MASTER_VIDEO_ENC,
2601};
2602
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002603static struct fs_driver_data vfe_fs_data = {
2604 .clks = (struct fs_clk_data[]){
2605 { .name = "core_clk" },
2606 { .name = "iface_clk" },
2607 { .name = "bus_clk" },
2608 { 0 }
2609 },
2610 .bus_port0 = MSM_BUS_MASTER_VFE,
2611};
2612
2613static struct fs_driver_data vpe_fs_data = {
2614 .clks = (struct fs_clk_data[]){
2615 { .name = "core_clk" },
2616 { .name = "iface_clk" },
2617 { .name = "bus_clk" },
2618 { 0 }
2619 },
2620 .bus_port0 = MSM_BUS_MASTER_VPE,
2621};
2622
2623struct platform_device *msm8960_footswitch[] __initdata = {
Matt Wagantalld4aab1e2012-05-03 20:26:56 -07002624 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
Matt Wagantall316f2fc2012-05-03 20:41:42 -07002625 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -07002626 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Kiran Kumar H Nfa18a032012-06-25 14:34:18 -07002627 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
2628 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -07002629 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
2630 FS_8X60(FS_GFX2D0, "vdd", "kgsl-2d0.0", &gfx2d0_fs_data),
2631 FS_8X60(FS_GFX2D1, "vdd", "kgsl-2d1.1", &gfx2d1_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -07002632 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002633};
2634unsigned msm8960_num_footswitch __initdata = ARRAY_SIZE(msm8960_footswitch);
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07002635
Stephen Boyd6716bd92012-10-25 11:46:04 -07002636struct platform_device *msm8960ab_footswitch[] __initdata = {
2637 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
2638 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
2639 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
2640 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
2641 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Stephen Boyd7a0a6252012-12-05 14:01:17 -08002642 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data_8960ab),
Matt Wagantall5ac78922012-11-09 16:03:59 -08002643 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data_8960ab),
Stephen Boyd6716bd92012-10-25 11:46:04 -07002644};
2645unsigned msm8960ab_num_footswitch __initdata = ARRAY_SIZE(msm8960ab_footswitch);
2646
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002647#ifdef CONFIG_MSM_ROTATOR
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07002648static struct msm_bus_vectors rotator_init_vectors[] = {
2649 {
2650 .src = MSM_BUS_MASTER_ROTATOR,
2651 .dst = MSM_BUS_SLAVE_EBI_CH0,
2652 .ab = 0,
2653 .ib = 0,
2654 },
2655};
2656
2657static struct msm_bus_vectors rotator_ui_vectors[] = {
2658 {
2659 .src = MSM_BUS_MASTER_ROTATOR,
2660 .dst = MSM_BUS_SLAVE_EBI_CH0,
2661 .ab = (1024 * 600 * 4 * 2 * 60),
2662 .ib = (1024 * 600 * 4 * 2 * 60 * 1.5),
2663 },
2664};
2665
2666static struct msm_bus_vectors rotator_vga_vectors[] = {
2667 {
2668 .src = MSM_BUS_MASTER_ROTATOR,
2669 .dst = MSM_BUS_SLAVE_EBI_CH0,
2670 .ab = (640 * 480 * 2 * 2 * 30),
2671 .ib = (640 * 480 * 2 * 2 * 30 * 1.5),
2672 },
2673};
2674static struct msm_bus_vectors rotator_720p_vectors[] = {
2675 {
2676 .src = MSM_BUS_MASTER_ROTATOR,
2677 .dst = MSM_BUS_SLAVE_EBI_CH0,
2678 .ab = (1280 * 736 * 2 * 2 * 30),
2679 .ib = (1280 * 736 * 2 * 2 * 30 * 1.5),
2680 },
2681};
2682
2683static struct msm_bus_vectors rotator_1080p_vectors[] = {
2684 {
2685 .src = MSM_BUS_MASTER_ROTATOR,
2686 .dst = MSM_BUS_SLAVE_EBI_CH0,
2687 .ab = (1920 * 1088 * 2 * 2 * 30),
2688 .ib = (1920 * 1088 * 2 * 2 * 30 * 1.5),
2689 },
2690};
2691
2692static struct msm_bus_paths rotator_bus_scale_usecases[] = {
2693 {
2694 ARRAY_SIZE(rotator_init_vectors),
2695 rotator_init_vectors,
2696 },
2697 {
2698 ARRAY_SIZE(rotator_ui_vectors),
2699 rotator_ui_vectors,
2700 },
2701 {
2702 ARRAY_SIZE(rotator_vga_vectors),
2703 rotator_vga_vectors,
2704 },
2705 {
2706 ARRAY_SIZE(rotator_720p_vectors),
2707 rotator_720p_vectors,
2708 },
2709 {
2710 ARRAY_SIZE(rotator_1080p_vectors),
2711 rotator_1080p_vectors,
2712 },
2713};
2714
2715struct msm_bus_scale_pdata rotator_bus_scale_pdata = {
2716 rotator_bus_scale_usecases,
2717 ARRAY_SIZE(rotator_bus_scale_usecases),
2718 .name = "rotator",
2719};
2720
2721void __init msm_rotator_update_bus_vectors(unsigned int xres,
2722 unsigned int yres)
2723{
2724 rotator_ui_vectors[0].ab = xres * yres * 4 * 2 * 60;
2725 rotator_ui_vectors[0].ib = xres * yres * 4 * 2 * 60 * 3 / 2;
2726}
2727
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002728#define ROTATOR_HW_BASE 0x04E00000
2729static struct resource resources_msm_rotator[] = {
2730 {
2731 .start = ROTATOR_HW_BASE,
2732 .end = ROTATOR_HW_BASE + 0x100000 - 1,
2733 .flags = IORESOURCE_MEM,
2734 },
2735 {
2736 .start = ROT_IRQ,
2737 .end = ROT_IRQ,
2738 .flags = IORESOURCE_IRQ,
2739 },
2740};
2741
2742static struct msm_rot_clocks rotator_clocks[] = {
2743 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002744 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002745 .clk_type = ROTATOR_CORE_CLK,
Nagamalleswararao Ganji0bb107342011-10-10 20:55:32 -07002746 .clk_rate = 200 * 1000 * 1000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002747 },
2748 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002749 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002750 .clk_type = ROTATOR_PCLK,
2751 .clk_rate = 0,
2752 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002753};
2754
2755static struct msm_rotator_platform_data rotator_pdata = {
2756 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
2757 .hardware_version_number = 0x01020309,
2758 .rotator_clks = rotator_clocks,
Nagamalleswararao Ganji5fabbd62011-11-06 23:10:43 -08002759#ifdef CONFIG_MSM_BUS_SCALING
2760 .bus_scale_table = &rotator_bus_scale_pdata,
2761#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002762};
2763
2764struct platform_device msm_rotator_device = {
2765 .name = "msm_rotator",
2766 .id = 0,
2767 .num_resources = ARRAY_SIZE(resources_msm_rotator),
2768 .resource = resources_msm_rotator,
2769 .dev = {
2770 .platform_data = &rotator_pdata,
2771 },
2772};
Olav Hauganef95ae32012-05-15 09:50:30 -07002773
2774void __init msm_rotator_set_split_iommu_domain(void)
2775{
2776 rotator_pdata.rot_iommu_split_domain = 1;
2777}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002778#endif
2779
2780#define MIPI_DSI_HW_BASE 0x04700000
2781#define MDP_HW_BASE 0x05100000
2782
2783static struct resource msm_mipi_dsi1_resources[] = {
2784 {
2785 .name = "mipi_dsi",
2786 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002787 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002788 .flags = IORESOURCE_MEM,
2789 },
2790 {
2791 .start = DSI1_IRQ,
2792 .end = DSI1_IRQ,
2793 .flags = IORESOURCE_IRQ,
2794 },
2795};
2796
2797struct platform_device msm_mipi_dsi1_device = {
2798 .name = "mipi_dsi",
2799 .id = 1,
2800 .num_resources = ARRAY_SIZE(msm_mipi_dsi1_resources),
2801 .resource = msm_mipi_dsi1_resources,
2802};
2803
2804static struct resource msm_mdp_resources[] = {
2805 {
2806 .name = "mdp",
2807 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002808 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002809 .flags = IORESOURCE_MEM,
2810 },
2811 {
2812 .start = MDP_IRQ,
2813 .end = MDP_IRQ,
2814 .flags = IORESOURCE_IRQ,
2815 },
2816};
2817
2818static struct platform_device msm_mdp_device = {
2819 .name = "mdp",
2820 .id = 0,
2821 .num_resources = ARRAY_SIZE(msm_mdp_resources),
2822 .resource = msm_mdp_resources,
2823};
2824
2825static void __init msm_register_device(struct platform_device *pdev, void *data)
2826{
2827 int ret;
2828
2829 pdev->dev.platform_data = data;
2830 ret = platform_device_register(pdev);
2831 if (ret)
2832 dev_err(&pdev->dev,
2833 "%s: platform_device_register() failed = %d\n",
2834 __func__, ret);
2835}
2836
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002837#ifdef CONFIG_MSM_BUS_SCALING
2838static struct platform_device msm_dtv_device = {
2839 .name = "dtv",
2840 .id = 0,
2841};
2842#endif
2843
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08002844struct platform_device msm_lvds_device = {
Huaibin Yang4a084e32011-12-15 15:25:52 -08002845 .name = "lvds",
2846 .id = 0,
2847};
2848
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002849void __init msm_fb_register_device(char *name, void *data)
2850{
2851 if (!strncmp(name, "mdp", 3))
2852 msm_register_device(&msm_mdp_device, data);
2853 else if (!strncmp(name, "mipi_dsi", 8))
2854 msm_register_device(&msm_mipi_dsi1_device, data);
Huaibin Yang4a084e32011-12-15 15:25:52 -08002855 else if (!strncmp(name, "lvds", 4))
2856 msm_register_device(&msm_lvds_device, data);
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002857#ifdef CONFIG_MSM_BUS_SCALING
2858 else if (!strncmp(name, "dtv", 3))
2859 msm_register_device(&msm_dtv_device, data);
2860#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002861 else
2862 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
2863}
2864
2865static struct resource resources_sps[] = {
2866 {
2867 .name = "pipe_mem",
2868 .start = 0x12800000,
2869 .end = 0x12800000 + 0x4000 - 1,
2870 .flags = IORESOURCE_MEM,
2871 },
2872 {
2873 .name = "bamdma_dma",
2874 .start = 0x12240000,
2875 .end = 0x12240000 + 0x1000 - 1,
2876 .flags = IORESOURCE_MEM,
2877 },
2878 {
2879 .name = "bamdma_bam",
2880 .start = 0x12244000,
2881 .end = 0x12244000 + 0x4000 - 1,
2882 .flags = IORESOURCE_MEM,
2883 },
2884 {
2885 .name = "bamdma_irq",
2886 .start = SPS_BAM_DMA_IRQ,
2887 .end = SPS_BAM_DMA_IRQ,
2888 .flags = IORESOURCE_IRQ,
2889 },
2890};
2891
2892struct msm_sps_platform_data msm_sps_pdata = {
2893 .bamdma_restricted_pipes = 0x06,
2894};
2895
2896struct platform_device msm_device_sps = {
2897 .name = "msm_sps",
2898 .id = -1,
2899 .num_resources = ARRAY_SIZE(resources_sps),
2900 .resource = resources_sps,
2901 .dev.platform_data = &msm_sps_pdata,
2902};
2903
2904#ifdef CONFIG_MSM_MPM
Praveen Chidambaram78499012011-11-01 17:15:17 -06002905static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002906 [1] = MSM_GPIO_TO_INT(46),
2907 [2] = MSM_GPIO_TO_INT(150),
2908 [4] = MSM_GPIO_TO_INT(103),
2909 [5] = MSM_GPIO_TO_INT(104),
2910 [6] = MSM_GPIO_TO_INT(105),
2911 [7] = MSM_GPIO_TO_INT(106),
2912 [8] = MSM_GPIO_TO_INT(107),
2913 [9] = MSM_GPIO_TO_INT(7),
2914 [10] = MSM_GPIO_TO_INT(11),
2915 [11] = MSM_GPIO_TO_INT(15),
2916 [12] = MSM_GPIO_TO_INT(19),
2917 [13] = MSM_GPIO_TO_INT(23),
2918 [14] = MSM_GPIO_TO_INT(27),
2919 [15] = MSM_GPIO_TO_INT(31),
2920 [16] = MSM_GPIO_TO_INT(35),
2921 [19] = MSM_GPIO_TO_INT(90),
2922 [20] = MSM_GPIO_TO_INT(92),
2923 [23] = MSM_GPIO_TO_INT(85),
2924 [24] = MSM_GPIO_TO_INT(83),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002925 [25] = USB1_HS_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002926 [27] = HDMI_IRQ,
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002927 [29] = MSM_GPIO_TO_INT(10),
2928 [30] = MSM_GPIO_TO_INT(102),
2929 [31] = MSM_GPIO_TO_INT(81),
2930 [32] = MSM_GPIO_TO_INT(78),
2931 [33] = MSM_GPIO_TO_INT(94),
2932 [34] = MSM_GPIO_TO_INT(72),
2933 [35] = MSM_GPIO_TO_INT(39),
2934 [36] = MSM_GPIO_TO_INT(43),
2935 [37] = MSM_GPIO_TO_INT(61),
2936 [38] = MSM_GPIO_TO_INT(50),
2937 [39] = MSM_GPIO_TO_INT(42),
2938 [41] = MSM_GPIO_TO_INT(62),
2939 [42] = MSM_GPIO_TO_INT(76),
2940 [43] = MSM_GPIO_TO_INT(75),
2941 [44] = MSM_GPIO_TO_INT(70),
2942 [45] = MSM_GPIO_TO_INT(69),
2943 [46] = MSM_GPIO_TO_INT(67),
2944 [47] = MSM_GPIO_TO_INT(65),
2945 [48] = MSM_GPIO_TO_INT(58),
2946 [49] = MSM_GPIO_TO_INT(54),
2947 [50] = MSM_GPIO_TO_INT(52),
2948 [51] = MSM_GPIO_TO_INT(49),
2949 [52] = MSM_GPIO_TO_INT(40),
2950 [53] = MSM_GPIO_TO_INT(37),
2951 [54] = MSM_GPIO_TO_INT(24),
2952 [55] = MSM_GPIO_TO_INT(14),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002953};
2954
Praveen Chidambaram78499012011-11-01 17:15:17 -06002955static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002956 TLMM_MSM_SUMMARY_IRQ,
2957 RPM_APCC_CPU0_GP_HIGH_IRQ,
2958 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2959 RPM_APCC_CPU0_GP_LOW_IRQ,
2960 RPM_APCC_CPU0_WAKE_UP_IRQ,
2961 RPM_APCC_CPU1_GP_HIGH_IRQ,
2962 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2963 RPM_APCC_CPU1_GP_LOW_IRQ,
2964 RPM_APCC_CPU1_WAKE_UP_IRQ,
2965 MSS_TO_APPS_IRQ_0,
2966 MSS_TO_APPS_IRQ_1,
2967 MSS_TO_APPS_IRQ_2,
2968 MSS_TO_APPS_IRQ_3,
2969 MSS_TO_APPS_IRQ_4,
2970 MSS_TO_APPS_IRQ_5,
2971 MSS_TO_APPS_IRQ_6,
2972 MSS_TO_APPS_IRQ_7,
2973 MSS_TO_APPS_IRQ_8,
2974 MSS_TO_APPS_IRQ_9,
2975 LPASS_SCSS_GP_LOW_IRQ,
2976 LPASS_SCSS_GP_MEDIUM_IRQ,
2977 LPASS_SCSS_GP_HIGH_IRQ,
David Collins5e2b2fd2011-09-08 15:23:30 -07002978 SPS_MTI_30,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002979 SPS_MTI_31,
David Collins5e2b2fd2011-09-08 15:23:30 -07002980 RIVA_APSS_SPARE_IRQ,
David Collins84ecd0a2011-09-27 21:11:11 -07002981 RIVA_APPS_WLAN_SMSM_IRQ,
2982 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2983 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002984};
2985
Praveen Chidambaram78499012011-11-01 17:15:17 -06002986struct msm_mpm_device_data msm8960_mpm_dev_data __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002987 .irqs_m2a = msm_mpm_irqs_m2a,
2988 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2989 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2990 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2991 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2992 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2993 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2994 .mpm_apps_ipc_val = BIT(1),
2995 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2996
2997};
2998#endif
2999
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003000#define LPASS_SLIMBUS_PHYS 0x28080000
3001#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Sagar Dhariacc969452011-09-19 10:34:30 -06003002#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003003/* Board info for the slimbus slave device */
3004static struct resource slimbus_res[] = {
3005 {
3006 .start = LPASS_SLIMBUS_PHYS,
3007 .end = LPASS_SLIMBUS_PHYS + 8191,
3008 .flags = IORESOURCE_MEM,
3009 .name = "slimbus_physical",
3010 },
3011 {
3012 .start = LPASS_SLIMBUS_BAM_PHYS,
3013 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
3014 .flags = IORESOURCE_MEM,
3015 .name = "slimbus_bam_physical",
3016 },
3017 {
Sagar Dhariacc969452011-09-19 10:34:30 -06003018 .start = LPASS_SLIMBUS_SLEW,
3019 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
3020 .flags = IORESOURCE_MEM,
3021 .name = "slimbus_slew_reg",
3022 },
3023 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003024 .start = SLIMBUS0_CORE_EE1_IRQ,
3025 .end = SLIMBUS0_CORE_EE1_IRQ,
3026 .flags = IORESOURCE_IRQ,
3027 .name = "slimbus_irq",
3028 },
3029 {
3030 .start = SLIMBUS0_BAM_EE1_IRQ,
3031 .end = SLIMBUS0_BAM_EE1_IRQ,
3032 .flags = IORESOURCE_IRQ,
3033 .name = "slimbus_bam_irq",
3034 },
3035};
3036
3037struct platform_device msm_slim_ctrl = {
3038 .name = "msm_slim_ctrl",
3039 .id = 1,
3040 .num_resources = ARRAY_SIZE(slimbus_res),
3041 .resource = slimbus_res,
3042 .dev = {
3043 .coherent_dma_mask = 0xffffffffULL,
3044 },
3045};
3046
Lucille Sylvester6e362412011-12-09 16:21:42 -07003047static struct msm_dcvs_freq_entry grp3d_freq[] = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003048 {0, 900, 0, 0, 0},
3049 {0, 950, 0, 0, 0},
3050 {0, 950, 0, 0, 0},
3051 {0, 1200, 1, 100, 100},
Lucille Sylvester6e362412011-12-09 16:21:42 -07003052};
3053
3054static struct msm_dcvs_freq_entry grp2d_freq[] = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003055 {0, 900, 0, 0, 0},
3056 {0, 950, 1, 100, 100},
Lucille Sylvester6e362412011-12-09 16:21:42 -07003057};
3058
3059static struct msm_dcvs_core_info grp3d_core_info = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003060 .freq_tbl = &grp3d_freq[0],
3061 .core_param = {
3062 .core_type = MSM_DCVS_CORE_TYPE_GPU,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003063 },
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003064 .algo_param = {
3065 .disable_pc_threshold = 0,
3066 .em_win_size_min_us = 100000,
3067 .em_win_size_max_us = 300000,
3068 .em_max_util_pct = 97,
3069 .group_id = 0,
3070 .max_freq_chg_time_us = 100000,
3071 .slack_mode_dynamic = 0,
3072 .slack_weight_thresh_pct = 0,
3073 .slack_time_min_us = 39000,
3074 .slack_time_max_us = 39000,
3075 .ss_win_size_min_us = 1000000,
3076 .ss_win_size_max_us = 1000000,
3077 .ss_util_pct = 95,
Steve Muckle8d0782e2012-12-06 14:31:00 -08003078 .ss_no_corr_below_freq = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003079 },
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003080 .energy_coeffs = {
3081 .active_coeff_a = 2492,
3082 .active_coeff_b = 0,
3083 .active_coeff_c = 0,
3084
3085 .leakage_coeff_a = -17720,
3086 .leakage_coeff_b = 37,
3087 .leakage_coeff_c = 2729,
3088 .leakage_coeff_d = -277,
3089 },
3090 .power_param = {
3091 .current_temp = 25,
3092 .num_freq = ARRAY_SIZE(grp3d_freq),
3093 }
Lucille Sylvester6e362412011-12-09 16:21:42 -07003094};
3095
3096static struct msm_dcvs_core_info grp2d_core_info = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003097 .freq_tbl = &grp2d_freq[0],
3098 .core_param = {
3099 .core_type = MSM_DCVS_CORE_TYPE_GPU,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003100 },
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003101 .algo_param = {
3102 .disable_pc_threshold = 0,
3103 .em_win_size_min_us = 100000,
3104 .em_win_size_max_us = 300000,
3105 .em_max_util_pct = 97,
3106 .group_id = 0,
3107 .max_freq_chg_time_us = 100000,
3108 .slack_mode_dynamic = 0,
3109 .slack_weight_thresh_pct = 0,
3110 .slack_time_min_us = 39000,
3111 .slack_time_max_us = 39000,
3112 .ss_win_size_min_us = 1000000,
3113 .ss_win_size_max_us = 1000000,
3114 .ss_util_pct = 95,
Steve Muckle8d0782e2012-12-06 14:31:00 -08003115 .ss_no_corr_below_freq = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003116 },
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003117 .energy_coeffs = {
3118 .active_coeff_a = 2492,
3119 .active_coeff_b = 0,
3120 .active_coeff_c = 0,
3121
3122 .leakage_coeff_a = -17720,
3123 .leakage_coeff_b = 37,
3124 .leakage_coeff_c = 2729,
3125 .leakage_coeff_d = -277,
3126 },
3127 .power_param = {
3128 .current_temp = 25,
3129 .num_freq = ARRAY_SIZE(grp2d_freq),
3130 }
Lucille Sylvester6e362412011-12-09 16:21:42 -07003131};
3132
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003133#ifdef CONFIG_MSM_BUS_SCALING
3134static struct msm_bus_vectors grp3d_init_vectors[] = {
3135 {
3136 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3137 .dst = MSM_BUS_SLAVE_EBI_CH0,
3138 .ab = 0,
3139 .ib = 0,
3140 },
3141};
3142
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003143static struct msm_bus_vectors grp3d_low_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003144 {
3145 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3146 .dst = MSM_BUS_SLAVE_EBI_CH0,
3147 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07003148 .ib = KGSL_CONVERT_TO_MBPS(1000),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003149 },
3150};
3151
3152static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
3153 {
3154 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3155 .dst = MSM_BUS_SLAVE_EBI_CH0,
3156 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07003157 .ib = KGSL_CONVERT_TO_MBPS(2048),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003158 },
3159};
3160
3161static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
3162 {
3163 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3164 .dst = MSM_BUS_SLAVE_EBI_CH0,
3165 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07003166 .ib = KGSL_CONVERT_TO_MBPS(2656),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003167 },
3168};
3169
3170static struct msm_bus_vectors grp3d_max_vectors[] = {
3171 {
3172 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3173 .dst = MSM_BUS_SLAVE_EBI_CH0,
3174 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07003175 .ib = KGSL_CONVERT_TO_MBPS(3968),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003176 },
3177};
3178
3179static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
3180 {
3181 ARRAY_SIZE(grp3d_init_vectors),
3182 grp3d_init_vectors,
3183 },
3184 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003185 ARRAY_SIZE(grp3d_low_vectors),
3186 grp3d_low_vectors,
3187 },
3188 {
3189 ARRAY_SIZE(grp3d_nominal_low_vectors),
3190 grp3d_nominal_low_vectors,
3191 },
3192 {
3193 ARRAY_SIZE(grp3d_nominal_high_vectors),
3194 grp3d_nominal_high_vectors,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003195 },
3196 {
3197 ARRAY_SIZE(grp3d_max_vectors),
3198 grp3d_max_vectors,
3199 },
3200};
3201
3202static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
3203 grp3d_bus_scale_usecases,
3204 ARRAY_SIZE(grp3d_bus_scale_usecases),
3205 .name = "grp3d",
3206};
3207
3208static struct msm_bus_vectors grp2d0_init_vectors[] = {
3209 {
3210 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
3211 .dst = MSM_BUS_SLAVE_EBI_CH0,
3212 .ab = 0,
3213 .ib = 0,
3214 },
3215};
3216
Lucille Sylvester808eca22011-11-03 10:26:29 -07003217static struct msm_bus_vectors grp2d0_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003218 {
3219 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
3220 .dst = MSM_BUS_SLAVE_EBI_CH0,
3221 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07003222 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003223 },
3224};
3225
Lucille Sylvester808eca22011-11-03 10:26:29 -07003226static struct msm_bus_vectors grp2d0_max_vectors[] = {
3227 {
3228 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
3229 .dst = MSM_BUS_SLAVE_EBI_CH0,
3230 .ab = 0,
3231 .ib = KGSL_CONVERT_TO_MBPS(2048),
3232 },
3233};
3234
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003235static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
3236 {
3237 ARRAY_SIZE(grp2d0_init_vectors),
3238 grp2d0_init_vectors,
3239 },
3240 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003241 ARRAY_SIZE(grp2d0_nominal_vectors),
3242 grp2d0_nominal_vectors,
3243 },
3244 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003245 ARRAY_SIZE(grp2d0_max_vectors),
3246 grp2d0_max_vectors,
3247 },
3248};
3249
3250struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
3251 grp2d0_bus_scale_usecases,
3252 ARRAY_SIZE(grp2d0_bus_scale_usecases),
3253 .name = "grp2d0",
3254};
3255
3256static struct msm_bus_vectors grp2d1_init_vectors[] = {
3257 {
3258 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
3259 .dst = MSM_BUS_SLAVE_EBI_CH0,
3260 .ab = 0,
3261 .ib = 0,
3262 },
3263};
3264
Lucille Sylvester808eca22011-11-03 10:26:29 -07003265static struct msm_bus_vectors grp2d1_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003266 {
3267 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
3268 .dst = MSM_BUS_SLAVE_EBI_CH0,
3269 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07003270 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003271 },
3272};
3273
Lucille Sylvester808eca22011-11-03 10:26:29 -07003274static struct msm_bus_vectors grp2d1_max_vectors[] = {
3275 {
3276 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
3277 .dst = MSM_BUS_SLAVE_EBI_CH0,
3278 .ab = 0,
3279 .ib = KGSL_CONVERT_TO_MBPS(2048),
3280 },
3281};
3282
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003283static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
3284 {
3285 ARRAY_SIZE(grp2d1_init_vectors),
3286 grp2d1_init_vectors,
3287 },
3288 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003289 ARRAY_SIZE(grp2d1_nominal_vectors),
3290 grp2d1_nominal_vectors,
3291 },
3292 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003293 ARRAY_SIZE(grp2d1_max_vectors),
3294 grp2d1_max_vectors,
3295 },
3296};
3297
3298struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
3299 grp2d1_bus_scale_usecases,
3300 ARRAY_SIZE(grp2d1_bus_scale_usecases),
3301 .name = "grp2d1",
3302};
3303#endif
3304
3305static struct resource kgsl_3d0_resources[] = {
3306 {
3307 .name = KGSL_3D0_REG_MEMORY,
3308 .start = 0x04300000, /* GFX3D address */
3309 .end = 0x0431ffff,
3310 .flags = IORESOURCE_MEM,
3311 },
3312 {
3313 .name = KGSL_3D0_IRQ,
3314 .start = GFX3D_IRQ,
3315 .end = GFX3D_IRQ,
3316 .flags = IORESOURCE_IRQ,
3317 },
3318};
3319
Carter Cooper3852cbb2012-08-20 22:11:42 -06003320static const struct kgsl_iommu_ctx kgsl_3d0_iommu0_ctxs[] = {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003321 { "gfx3d_user", 0 },
3322 { "gfx3d_priv", 1 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003323};
3324
Carter Cooper3852cbb2012-08-20 22:11:42 -06003325static const struct kgsl_iommu_ctx kgsl_3d0_iommu1_ctxs[] = {
3326 { "gfx3d1_user", 0 },
3327 { "gfx3d1_priv", 1 },
3328};
3329
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003330static struct kgsl_device_iommu_data kgsl_3d0_iommu_data[] = {
3331 {
Carter Cooper3852cbb2012-08-20 22:11:42 -06003332 .iommu_ctxs = kgsl_3d0_iommu0_ctxs,
3333 .iommu_ctx_count = ARRAY_SIZE(kgsl_3d0_iommu0_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003334 .physstart = 0x07C00000,
3335 .physend = 0x07C00000 + SZ_1M - 1,
3336 },
Carter Cooper3852cbb2012-08-20 22:11:42 -06003337 {
3338 .iommu_ctxs = kgsl_3d0_iommu1_ctxs,
3339 .iommu_ctx_count = ARRAY_SIZE(kgsl_3d0_iommu1_ctxs),
3340 .physstart = 0x07D00000,
3341 .physend = 0x07D00000 + SZ_1M - 1,
3342 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003343};
3344
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003345static struct kgsl_device_platform_data kgsl_3d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003346 .pwrlevel = {
3347 {
3348 .gpu_freq = 400000000,
3349 .bus_freq = 4,
3350 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003351 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003352 {
3353 .gpu_freq = 300000000,
3354 .bus_freq = 3,
3355 .io_fraction = 33,
3356 },
3357 {
3358 .gpu_freq = 200000000,
3359 .bus_freq = 2,
3360 .io_fraction = 100,
3361 },
3362 {
3363 .gpu_freq = 128000000,
3364 .bus_freq = 1,
3365 .io_fraction = 100,
3366 },
3367 {
3368 .gpu_freq = 27000000,
3369 .bus_freq = 0,
3370 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003371 },
Lucille Sylvester67b4c532012-02-08 11:24:31 -08003372 .init_level = 1,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003373 .num_levels = ARRAY_SIZE(grp3d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003374 .set_grp_async = NULL,
Lucille Sylvester5dc67512012-03-27 15:07:58 -06003375 .idle_timeout = HZ/12,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003376 .nap_allowed = true,
3377 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003378#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003379 .bus_scale_table = &grp3d_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003380#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003381 .iommu_data = kgsl_3d0_iommu_data,
3382 .iommu_count = ARRAY_SIZE(kgsl_3d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07003383 .core_info = &grp3d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003384};
3385
3386struct platform_device msm_kgsl_3d0 = {
3387 .name = "kgsl-3d0",
3388 .id = 0,
3389 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
3390 .resource = kgsl_3d0_resources,
3391 .dev = {
3392 .platform_data = &kgsl_3d0_pdata,
3393 },
3394};
3395
3396static struct resource kgsl_2d0_resources[] = {
3397 {
3398 .name = KGSL_2D0_REG_MEMORY,
3399 .start = 0x04100000, /* Z180 base address */
3400 .end = 0x04100FFF,
3401 .flags = IORESOURCE_MEM,
3402 },
3403 {
3404 .name = KGSL_2D0_IRQ,
3405 .start = GFX2D0_IRQ,
3406 .end = GFX2D0_IRQ,
3407 .flags = IORESOURCE_IRQ,
3408 },
3409};
3410
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003411static const struct kgsl_iommu_ctx kgsl_2d0_iommu_ctxs[] = {
3412 { "gfx2d0_2d0", 0 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003413};
3414
3415static struct kgsl_device_iommu_data kgsl_2d0_iommu_data[] = {
3416 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003417 .iommu_ctxs = kgsl_2d0_iommu_ctxs,
3418 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d0_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003419 .physstart = 0x07D00000,
3420 .physend = 0x07D00000 + SZ_1M - 1,
3421 },
3422};
3423
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003424static struct kgsl_device_platform_data kgsl_2d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003425 .pwrlevel = {
3426 {
3427 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003428 .bus_freq = 2,
3429 },
3430 {
3431 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003432 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003433 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003434 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003435 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003436 .bus_freq = 0,
3437 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003438 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003439 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003440 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003441 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003442 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003443 .nap_allowed = true,
3444 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003445#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003446 .bus_scale_table = &grp2d0_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003447#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003448 .iommu_data = kgsl_2d0_iommu_data,
3449 .iommu_count = ARRAY_SIZE(kgsl_2d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07003450 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003451};
3452
3453struct platform_device msm_kgsl_2d0 = {
3454 .name = "kgsl-2d0",
3455 .id = 0,
3456 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
3457 .resource = kgsl_2d0_resources,
3458 .dev = {
3459 .platform_data = &kgsl_2d0_pdata,
3460 },
3461};
3462
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003463static const struct kgsl_iommu_ctx kgsl_2d1_iommu_ctxs[] = {
3464 { "gfx2d1_2d1", 0 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003465};
3466
3467static struct kgsl_device_iommu_data kgsl_2d1_iommu_data[] = {
3468 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003469 .iommu_ctxs = kgsl_2d1_iommu_ctxs,
3470 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d1_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003471 .physstart = 0x07E00000,
3472 .physend = 0x07E00000 + SZ_1M - 1,
3473 },
3474};
3475
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003476static struct resource kgsl_2d1_resources[] = {
3477 {
3478 .name = KGSL_2D1_REG_MEMORY,
3479 .start = 0x04200000, /* Z180 device 1 base address */
3480 .end = 0x04200FFF,
3481 .flags = IORESOURCE_MEM,
3482 },
3483 {
3484 .name = KGSL_2D1_IRQ,
3485 .start = GFX2D1_IRQ,
3486 .end = GFX2D1_IRQ,
3487 .flags = IORESOURCE_IRQ,
3488 },
3489};
3490
3491static struct kgsl_device_platform_data kgsl_2d1_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003492 .pwrlevel = {
3493 {
3494 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003495 .bus_freq = 2,
3496 },
3497 {
3498 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003499 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003500 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003501 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003502 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003503 .bus_freq = 0,
3504 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003505 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003506 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003507 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003508 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003509 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003510 .nap_allowed = true,
3511 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003512#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003513 .bus_scale_table = &grp2d1_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003514#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003515 .iommu_data = kgsl_2d1_iommu_data,
3516 .iommu_count = ARRAY_SIZE(kgsl_2d1_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07003517 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003518};
3519
3520struct platform_device msm_kgsl_2d1 = {
3521 .name = "kgsl-2d1",
3522 .id = 1,
3523 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
3524 .resource = kgsl_2d1_resources,
3525 .dev = {
3526 .platform_data = &kgsl_2d1_pdata,
3527 },
3528};
3529
3530#ifdef CONFIG_MSM_GEMINI
Sunid Wilson5d585172012-12-15 17:24:04 -08003531
3532static struct msm_bus_vectors gemini_init_vector[] = {
3533 {
3534 .src = MSM_BUS_MASTER_JPEG_ENC,
3535 .dst = MSM_BUS_SLAVE_EBI_CH0,
3536 .ab = 0,
3537 .ib = 0,
3538 },
3539 {
3540 .src = MSM_BUS_MASTER_JPEG_ENC,
3541 .dst = MSM_BUS_SLAVE_MM_IMEM,
3542 .ab = 0,
3543 .ib = 0,
3544 },
3545};
3546
3547static struct msm_bus_vectors gemini_encode_vector[] = {
3548 {
3549 .src = MSM_BUS_MASTER_JPEG_ENC,
3550 .dst = MSM_BUS_SLAVE_EBI_CH0,
3551 .ab = 540000000,
3552 .ib = 1350000000,
3553 },
3554 {
3555 .src = MSM_BUS_MASTER_JPEG_ENC,
3556 .dst = MSM_BUS_SLAVE_MM_IMEM,
3557 .ab = 43200000,
3558 .ib = 69120000,
3559 },
3560};
3561
3562static struct msm_bus_paths gemini_bus_path[] = {
3563 {
3564 ARRAY_SIZE(gemini_init_vector),
3565 gemini_init_vector,
3566 },
3567 {
3568 ARRAY_SIZE(gemini_encode_vector),
3569 gemini_encode_vector,
3570 },
3571};
3572
3573static struct msm_bus_scale_pdata gemini_bus_scale_pdata = {
3574 gemini_bus_path,
3575 ARRAY_SIZE(gemini_bus_path),
3576 .name = "msm_gemini",
3577};
3578
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003579static struct resource msm_gemini_resources[] = {
3580 {
3581 .start = 0x04600000,
3582 .end = 0x04600000 + SZ_1M - 1,
3583 .flags = IORESOURCE_MEM,
3584 },
3585 {
3586 .start = JPEG_IRQ,
3587 .end = JPEG_IRQ,
3588 .flags = IORESOURCE_IRQ,
3589 },
3590};
3591
3592struct platform_device msm8960_gemini_device = {
3593 .name = "msm_gemini",
3594 .resource = msm_gemini_resources,
3595 .num_resources = ARRAY_SIZE(msm_gemini_resources),
Sunid Wilson5d585172012-12-15 17:24:04 -08003596 .dev = {
3597 .platform_data = &gemini_bus_scale_pdata,
3598 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003599};
3600#endif
3601
Kalyani Oruganti465d1e12012-05-15 10:23:05 -07003602#ifdef CONFIG_MSM_MERCURY
3603static struct resource msm_mercury_resources[] = {
3604 {
3605 .start = 0x05000000,
3606 .end = 0x05000000 + SZ_1M - 1,
3607 .name = "mercury_resource_base",
3608 .flags = IORESOURCE_MEM,
3609 },
3610 {
3611 .start = JPEGD_IRQ,
3612 .end = JPEGD_IRQ,
3613 .flags = IORESOURCE_IRQ,
3614 },
3615};
3616struct platform_device msm8960_mercury_device = {
3617 .name = "msm_mercury",
3618 .resource = msm_mercury_resources,
3619 .num_resources = ARRAY_SIZE(msm_mercury_resources),
3620};
3621#endif
3622
Praveen Chidambaram78499012011-11-01 17:15:17 -06003623struct msm_rpm_platform_data msm8960_rpm_data __initdata = {
3624 .reg_base_addrs = {
3625 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
3626 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
3627 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
3628 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
3629 },
3630 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08003631 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06003632 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06003633 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
3634 .ipc_rpm_val = 4,
3635 .target_id = {
3636 MSM_RPM_MAP(8960, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
3637 MSM_RPM_MAP(8960, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
3638 MSM_RPM_MAP(8960, INVALIDATE_0, INVALIDATE, 8),
3639 MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
3640 MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
3641 MSM_RPM_MAP(8960, RPM_CTL, RPM_CTL, 1),
3642 MSM_RPM_MAP(8960, CXO_CLK, CXO_CLK, 1),
3643 MSM_RPM_MAP(8960, PXO_CLK, PXO_CLK, 1),
3644 MSM_RPM_MAP(8960, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
3645 MSM_RPM_MAP(8960, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
3646 MSM_RPM_MAP(8960, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
3647 MSM_RPM_MAP(8960, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
3648 MSM_RPM_MAP(8960, SFPB_CLK, SFPB_CLK, 1),
3649 MSM_RPM_MAP(8960, CFPB_CLK, CFPB_CLK, 1),
3650 MSM_RPM_MAP(8960, MMFPB_CLK, MMFPB_CLK, 1),
3651 MSM_RPM_MAP(8960, EBI1_CLK, EBI1_CLK, 1),
3652 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_HALT_0,
3653 APPS_FABRIC_CFG_HALT, 2),
3654 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_CLKMOD_0,
3655 APPS_FABRIC_CFG_CLKMOD, 3),
3656 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_IOCTL,
3657 APPS_FABRIC_CFG_IOCTL, 1),
3658 MSM_RPM_MAP(8960, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
3659 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_HALT_0,
3660 SYS_FABRIC_CFG_HALT, 2),
3661 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_CLKMOD_0,
3662 SYS_FABRIC_CFG_CLKMOD, 3),
3663 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_IOCTL,
3664 SYS_FABRIC_CFG_IOCTL, 1),
3665 MSM_RPM_MAP(8960, SYSTEM_FABRIC_ARB_0,
3666 SYSTEM_FABRIC_ARB, 29),
3667 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_HALT_0,
3668 MMSS_FABRIC_CFG_HALT, 2),
3669 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_CLKMOD_0,
3670 MMSS_FABRIC_CFG_CLKMOD, 3),
3671 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_IOCTL,
3672 MMSS_FABRIC_CFG_IOCTL, 1),
3673 MSM_RPM_MAP(8960, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
3674 MSM_RPM_MAP(8960, PM8921_S1_0, PM8921_S1, 2),
3675 MSM_RPM_MAP(8960, PM8921_S2_0, PM8921_S2, 2),
3676 MSM_RPM_MAP(8960, PM8921_S3_0, PM8921_S3, 2),
3677 MSM_RPM_MAP(8960, PM8921_S4_0, PM8921_S4, 2),
3678 MSM_RPM_MAP(8960, PM8921_S5_0, PM8921_S5, 2),
3679 MSM_RPM_MAP(8960, PM8921_S6_0, PM8921_S6, 2),
3680 MSM_RPM_MAP(8960, PM8921_S7_0, PM8921_S7, 2),
3681 MSM_RPM_MAP(8960, PM8921_S8_0, PM8921_S8, 2),
3682 MSM_RPM_MAP(8960, PM8921_L1_0, PM8921_L1, 2),
3683 MSM_RPM_MAP(8960, PM8921_L2_0, PM8921_L2, 2),
3684 MSM_RPM_MAP(8960, PM8921_L3_0, PM8921_L3, 2),
3685 MSM_RPM_MAP(8960, PM8921_L4_0, PM8921_L4, 2),
3686 MSM_RPM_MAP(8960, PM8921_L5_0, PM8921_L5, 2),
3687 MSM_RPM_MAP(8960, PM8921_L6_0, PM8921_L6, 2),
3688 MSM_RPM_MAP(8960, PM8921_L7_0, PM8921_L7, 2),
3689 MSM_RPM_MAP(8960, PM8921_L8_0, PM8921_L8, 2),
3690 MSM_RPM_MAP(8960, PM8921_L9_0, PM8921_L9, 2),
3691 MSM_RPM_MAP(8960, PM8921_L10_0, PM8921_L10, 2),
3692 MSM_RPM_MAP(8960, PM8921_L11_0, PM8921_L11, 2),
3693 MSM_RPM_MAP(8960, PM8921_L12_0, PM8921_L12, 2),
3694 MSM_RPM_MAP(8960, PM8921_L13_0, PM8921_L13, 2),
3695 MSM_RPM_MAP(8960, PM8921_L14_0, PM8921_L14, 2),
3696 MSM_RPM_MAP(8960, PM8921_L15_0, PM8921_L15, 2),
3697 MSM_RPM_MAP(8960, PM8921_L16_0, PM8921_L16, 2),
3698 MSM_RPM_MAP(8960, PM8921_L17_0, PM8921_L17, 2),
3699 MSM_RPM_MAP(8960, PM8921_L18_0, PM8921_L18, 2),
3700 MSM_RPM_MAP(8960, PM8921_L19_0, PM8921_L19, 2),
3701 MSM_RPM_MAP(8960, PM8921_L20_0, PM8921_L20, 2),
3702 MSM_RPM_MAP(8960, PM8921_L21_0, PM8921_L21, 2),
3703 MSM_RPM_MAP(8960, PM8921_L22_0, PM8921_L22, 2),
3704 MSM_RPM_MAP(8960, PM8921_L23_0, PM8921_L23, 2),
3705 MSM_RPM_MAP(8960, PM8921_L24_0, PM8921_L24, 2),
3706 MSM_RPM_MAP(8960, PM8921_L25_0, PM8921_L25, 2),
3707 MSM_RPM_MAP(8960, PM8921_L26_0, PM8921_L26, 2),
3708 MSM_RPM_MAP(8960, PM8921_L27_0, PM8921_L27, 2),
3709 MSM_RPM_MAP(8960, PM8921_L28_0, PM8921_L28, 2),
3710 MSM_RPM_MAP(8960, PM8921_L29_0, PM8921_L29, 2),
3711 MSM_RPM_MAP(8960, PM8921_CLK1_0, PM8921_CLK1, 2),
3712 MSM_RPM_MAP(8960, PM8921_CLK2_0, PM8921_CLK2, 2),
3713 MSM_RPM_MAP(8960, PM8921_LVS1, PM8921_LVS1, 1),
3714 MSM_RPM_MAP(8960, PM8921_LVS2, PM8921_LVS2, 1),
3715 MSM_RPM_MAP(8960, PM8921_LVS3, PM8921_LVS3, 1),
3716 MSM_RPM_MAP(8960, PM8921_LVS4, PM8921_LVS4, 1),
3717 MSM_RPM_MAP(8960, PM8921_LVS5, PM8921_LVS5, 1),
3718 MSM_RPM_MAP(8960, PM8921_LVS6, PM8921_LVS6, 1),
3719 MSM_RPM_MAP(8960, PM8921_LVS7, PM8921_LVS7, 1),
3720 MSM_RPM_MAP(8960, NCP_0, NCP, 2),
3721 MSM_RPM_MAP(8960, CXO_BUFFERS, CXO_BUFFERS, 1),
3722 MSM_RPM_MAP(8960, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
3723 MSM_RPM_MAP(8960, HDMI_SWITCH, HDMI_SWITCH, 1),
3724 MSM_RPM_MAP(8960, DDR_DMM_0, DDR_DMM, 2),
3725 MSM_RPM_MAP(8960, QDSS_CLK, QDSS_CLK, 1),
3726 },
3727 .target_status = {
3728 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MAJOR),
3729 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MINOR),
3730 MSM_RPM_STATUS_ID_MAP(8960, VERSION_BUILD),
3731 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_0),
3732 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_1),
3733 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_2),
3734 MSM_RPM_STATUS_ID_MAP(8960, RESERVED_SUPPORTED_RESOURCES_0),
3735 MSM_RPM_STATUS_ID_MAP(8960, SEQUENCE),
3736 MSM_RPM_STATUS_ID_MAP(8960, RPM_CTL),
3737 MSM_RPM_STATUS_ID_MAP(8960, CXO_CLK),
3738 MSM_RPM_STATUS_ID_MAP(8960, PXO_CLK),
3739 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CLK),
3740 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_CLK),
3741 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_CLK),
3742 MSM_RPM_STATUS_ID_MAP(8960, DAYTONA_FABRIC_CLK),
3743 MSM_RPM_STATUS_ID_MAP(8960, SFPB_CLK),
3744 MSM_RPM_STATUS_ID_MAP(8960, CFPB_CLK),
3745 MSM_RPM_STATUS_ID_MAP(8960, MMFPB_CLK),
3746 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CLK),
3747 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_HALT),
3748 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_CLKMOD),
3749 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_IOCTL),
3750 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_ARB),
3751 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_HALT),
3752 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_CLKMOD),
3753 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_IOCTL),
3754 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_ARB),
3755 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_HALT),
3756 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_CLKMOD),
3757 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_IOCTL),
3758 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_ARB),
3759 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_0),
3760 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_1),
3761 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_0),
3762 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_1),
3763 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_0),
3764 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_1),
3765 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_0),
3766 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_1),
3767 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_0),
3768 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_1),
3769 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_0),
3770 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_1),
3771 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_0),
3772 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_1),
3773 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_0),
3774 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_1),
3775 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_0),
3776 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_1),
3777 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_0),
3778 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_1),
3779 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_0),
3780 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_1),
3781 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_0),
3782 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_1),
3783 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_0),
3784 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_1),
3785 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_0),
3786 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_1),
3787 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_0),
3788 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_1),
3789 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_0),
3790 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_1),
3791 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_0),
3792 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_1),
3793 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_0),
3794 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_1),
3795 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_0),
3796 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_1),
3797 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_0),
3798 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_1),
3799 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_0),
3800 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_1),
3801 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_0),
3802 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_1),
3803 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_0),
3804 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_1),
3805 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_0),
3806 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_1),
3807 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_0),
3808 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_1),
3809 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_0),
3810 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_1),
3811 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_0),
3812 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_1),
3813 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_0),
3814 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_1),
3815 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_0),
3816 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_1),
3817 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_0),
3818 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_1),
3819 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_0),
3820 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_1),
3821 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_0),
3822 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_1),
3823 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_0),
3824 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_1),
3825 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_0),
3826 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_1),
3827 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_0),
3828 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_1),
3829 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_0),
3830 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_1),
3831 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_0),
3832 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_1),
3833 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_0),
3834 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_1),
3835 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_0),
3836 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_1),
3837 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS1),
3838 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS2),
3839 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS3),
3840 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS4),
3841 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS5),
3842 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS6),
3843 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS7),
3844 MSM_RPM_STATUS_ID_MAP(8960, NCP_0),
3845 MSM_RPM_STATUS_ID_MAP(8960, NCP_1),
3846 MSM_RPM_STATUS_ID_MAP(8960, CXO_BUFFERS),
3847 MSM_RPM_STATUS_ID_MAP(8960, USB_OTG_SWITCH),
3848 MSM_RPM_STATUS_ID_MAP(8960, HDMI_SWITCH),
3849 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_0),
3850 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_1),
3851 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH0_RANGE),
3852 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH1_RANGE),
3853 },
3854 .target_ctrl_id = {
3855 MSM_RPM_CTRL_MAP(8960, VERSION_MAJOR),
3856 MSM_RPM_CTRL_MAP(8960, VERSION_MINOR),
3857 MSM_RPM_CTRL_MAP(8960, VERSION_BUILD),
3858 MSM_RPM_CTRL_MAP(8960, REQ_CTX_0),
3859 MSM_RPM_CTRL_MAP(8960, REQ_SEL_0),
3860 MSM_RPM_CTRL_MAP(8960, ACK_CTX_0),
3861 MSM_RPM_CTRL_MAP(8960, ACK_SEL_0),
3862 },
3863 .sel_invalidate = MSM_RPM_8960_SEL_INVALIDATE,
3864 .sel_notification = MSM_RPM_8960_SEL_NOTIFICATION,
3865 .sel_last = MSM_RPM_8960_SEL_LAST,
3866 .ver = {3, 0, 0},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003867};
Praveen Chidambaram8985b012011-12-16 13:38:59 -07003868
Praveen Chidambaram78499012011-11-01 17:15:17 -06003869struct platform_device msm8960_rpm_device = {
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003870 .name = "msm_rpm",
3871 .id = -1,
3872};
3873
Praveen Chidambaram78499012011-11-01 17:15:17 -06003874static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
3875 .phys_addr_base = 0x0010C000,
3876 .reg_offsets = {
3877 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
3878 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
3879 },
3880 .phys_size = SZ_8K,
Anji Jonnalaa5777ce2013-03-28 13:45:58 +05303881 .log_len = 6144, /* log's buffer length in bytes */
3882 .log_len_mask = (6144 >> 2) - 1, /* length mask in units of u32 */
Praveen Chidambaram78499012011-11-01 17:15:17 -06003883};
3884
3885struct platform_device msm8960_rpm_log_device = {
3886 .name = "msm_rpm_log",
3887 .id = -1,
3888 .dev = {
3889 .platform_data = &msm_rpm_log_pdata,
3890 },
3891};
3892
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003893static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
Anji Jonnalaa1a1c3b2012-09-18 19:20:21 +05303894 .phys_addr_base = 0x0010DD04,
3895 .phys_size = SZ_256,
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003896};
3897
Praveen Chidambaram78499012011-11-01 17:15:17 -06003898struct platform_device msm8960_rpm_stat_device = {
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003899 .name = "msm_rpm_stat",
3900 .id = -1,
3901 .dev = {
3902 .platform_data = &msm_rpm_stat_pdata,
3903 },
3904};
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003905
Anji Jonnala2a8bd312012-11-01 13:11:42 +05303906static struct resource resources_rpm_master_stats[] = {
3907 {
3908 .start = MSM8960_RPM_MASTER_STATS_BASE,
3909 .end = MSM8960_RPM_MASTER_STATS_BASE + SZ_256,
3910 .flags = IORESOURCE_MEM,
3911 },
3912};
3913
3914static char *master_names[] = {
3915 "KPSS",
3916 "GPSS",
3917 "LPASS",
3918 "RIVA",
3919 "DSPS",
3920};
3921
3922static struct msm_rpm_master_stats_platform_data msm_rpm_master_stat_pdata = {
3923 .masters = master_names,
3924 .nomasters = ARRAY_SIZE(master_names),
3925};
3926
3927struct platform_device msm8960_rpm_master_stat_device = {
3928 .name = "msm_rpm_master_stat",
3929 .id = -1,
3930 .num_resources = ARRAY_SIZE(resources_rpm_master_stats),
3931 .resource = resources_rpm_master_stats,
3932 .dev = {
3933 .platform_data = &msm_rpm_master_stat_pdata,
3934 },
3935};
3936
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003937struct platform_device msm_bus_sys_fabric = {
3938 .name = "msm_bus_fabric",
3939 .id = MSM_BUS_FAB_SYSTEM,
3940};
3941struct platform_device msm_bus_apps_fabric = {
3942 .name = "msm_bus_fabric",
3943 .id = MSM_BUS_FAB_APPSS,
3944};
3945struct platform_device msm_bus_mm_fabric = {
3946 .name = "msm_bus_fabric",
3947 .id = MSM_BUS_FAB_MMSS,
3948};
3949struct platform_device msm_bus_sys_fpb = {
3950 .name = "msm_bus_fabric",
3951 .id = MSM_BUS_FAB_SYSTEM_FPB,
3952};
3953struct platform_device msm_bus_cpss_fpb = {
3954 .name = "msm_bus_fabric",
3955 .id = MSM_BUS_FAB_CPSS_FPB,
3956};
3957
3958/* Sensors DSPS platform data */
3959#ifdef CONFIG_MSM_DSPS
3960
Vikram Mulukutlaac682bb2012-09-20 14:06:23 -07003961#define PPSS_DSPS_TCM_CODE_BASE 0x12000000
3962#define PPSS_DSPS_TCM_CODE_SIZE 0x28000
3963#define PPSS_DSPS_TCM_BUF_BASE 0x12040000
3964#define PPSS_DSPS_TCM_BUF_SIZE 0x4000
3965#define PPSS_DSPS_PIPE_BASE 0x12800000
3966#define PPSS_DSPS_PIPE_SIZE 0x4000
3967#define PPSS_DSPS_DDR_BASE 0x8fe00000
3968#define PPSS_DSPS_DDR_SIZE 0x100000
3969#define PPSS_SMEM_BASE 0x80000000
3970#define PPSS_SMEM_SIZE 0x200000
3971#define PPSS_REG_PHYS_BASE 0x12080000
3972#define PPSS_WDOG_UNMASKED_INT_EN 0x1808
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003973
3974static struct dsps_clk_info dsps_clks[] = {};
3975static struct dsps_regulator_info dsps_regs[] = {};
3976
3977/*
3978 * Note: GPIOs field is intialized in run-time at the function
3979 * msm8960_init_dsps().
3980 */
3981
3982struct msm_dsps_platform_data msm_dsps_pdata = {
3983 .clks = dsps_clks,
3984 .clks_num = ARRAY_SIZE(dsps_clks),
3985 .gpios = NULL,
3986 .gpios_num = 0,
3987 .regs = dsps_regs,
3988 .regs_num = ARRAY_SIZE(dsps_regs),
3989 .dsps_pwr_ctl_en = 1,
karthik karuppasamy1a1c6b02012-05-29 15:16:32 -07003990 .tcm_code_start = PPSS_DSPS_TCM_CODE_BASE,
3991 .tcm_code_size = PPSS_DSPS_TCM_CODE_SIZE,
3992 .tcm_buf_start = PPSS_DSPS_TCM_BUF_BASE,
3993 .tcm_buf_size = PPSS_DSPS_TCM_BUF_SIZE,
3994 .pipe_start = PPSS_DSPS_PIPE_BASE,
3995 .pipe_size = PPSS_DSPS_PIPE_SIZE,
3996 .ddr_start = PPSS_DSPS_DDR_BASE,
3997 .ddr_size = PPSS_DSPS_DDR_SIZE,
3998 .smem_start = PPSS_SMEM_BASE,
3999 .smem_size = PPSS_SMEM_SIZE,
Vikram Mulukutlaac682bb2012-09-20 14:06:23 -07004000 .ppss_wdog_unmasked_int_en_reg = PPSS_WDOG_UNMASKED_INT_EN,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004001 .signature = DSPS_SIGNATURE,
4002};
4003
4004static struct resource msm_dsps_resources[] = {
4005 {
4006 .start = PPSS_REG_PHYS_BASE,
4007 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
4008 .name = "ppss_reg",
4009 .flags = IORESOURCE_MEM,
4010 },
Wentao Xua55500b2011-08-16 18:15:04 -04004011 {
4012 .start = PPSS_WDOG_TIMER_IRQ,
4013 .end = PPSS_WDOG_TIMER_IRQ,
4014 .name = "ppss_wdog",
4015 .flags = IORESOURCE_IRQ,
4016 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004017};
4018
4019struct platform_device msm_dsps_device = {
4020 .name = "msm_dsps",
4021 .id = 0,
4022 .num_resources = ARRAY_SIZE(msm_dsps_resources),
4023 .resource = msm_dsps_resources,
4024 .dev.platform_data = &msm_dsps_pdata,
4025};
4026
4027#endif /* CONFIG_MSM_DSPS */
Pratik Patel7831c082011-06-08 21:44:37 -07004028
Pratik Patel3b0ca882012-06-01 16:54:14 -07004029#define CORESIGHT_PHYS_BASE 0x01A00000
4030#define CORESIGHT_TPIU_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x3000)
4031#define CORESIGHT_ETB_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1000)
4032#define CORESIGHT_FUNNEL_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x4000)
4033#define CORESIGHT_STM_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x6000)
4034#define CORESIGHT_ETM0_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1C000)
4035#define CORESIGHT_ETM1_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1D000)
Pratik Patel7831c082011-06-08 21:44:37 -07004036
Pratik Patel3b0ca882012-06-01 16:54:14 -07004037#define CORESIGHT_STM_CHANNEL_PHYS_BASE (0x14000000 + 0x280000)
Pratik Patel7831c082011-06-08 21:44:37 -07004038
Pratik Patel3b0ca882012-06-01 16:54:14 -07004039static struct resource coresight_tpiu_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07004040 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07004041 .start = CORESIGHT_TPIU_PHYS_BASE,
4042 .end = CORESIGHT_TPIU_PHYS_BASE + SZ_4K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07004043 .flags = IORESOURCE_MEM,
4044 },
4045};
4046
Pratik Patel3b0ca882012-06-01 16:54:14 -07004047static struct coresight_platform_data coresight_tpiu_pdata = {
4048 .id = 0,
4049 .name = "coresight-tpiu",
4050 .nr_inports = 1,
4051 .nr_outports = 0,
Pratik Patel7831c082011-06-08 21:44:37 -07004052};
4053
Pratik Patel3b0ca882012-06-01 16:54:14 -07004054struct platform_device coresight_tpiu_device = {
4055 .name = "coresight-tpiu",
4056 .id = 0,
4057 .num_resources = ARRAY_SIZE(coresight_tpiu_resources),
4058 .resource = coresight_tpiu_resources,
4059 .dev = {
4060 .platform_data = &coresight_tpiu_pdata,
4061 },
4062};
4063
4064static struct resource coresight_etb_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07004065 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07004066 .start = CORESIGHT_ETB_PHYS_BASE,
4067 .end = CORESIGHT_ETB_PHYS_BASE + SZ_4K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07004068 .flags = IORESOURCE_MEM,
4069 },
4070};
4071
Pratik Patel3b0ca882012-06-01 16:54:14 -07004072static struct coresight_platform_data coresight_etb_pdata = {
4073 .id = 1,
4074 .name = "coresight-etb",
4075 .nr_inports = 1,
4076 .nr_outports = 0,
4077 .default_sink = true,
Pratik Patel7831c082011-06-08 21:44:37 -07004078};
4079
Pratik Patel3b0ca882012-06-01 16:54:14 -07004080struct platform_device coresight_etb_device = {
4081 .name = "coresight-etb",
4082 .id = 0,
4083 .num_resources = ARRAY_SIZE(coresight_etb_resources),
4084 .resource = coresight_etb_resources,
4085 .dev = {
4086 .platform_data = &coresight_etb_pdata,
4087 },
4088};
4089
4090static struct resource coresight_funnel_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07004091 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07004092 .start = CORESIGHT_FUNNEL_PHYS_BASE,
4093 .end = CORESIGHT_FUNNEL_PHYS_BASE + SZ_4K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07004094 .flags = IORESOURCE_MEM,
4095 },
4096};
4097
Pratik Patel3b0ca882012-06-01 16:54:14 -07004098static const int coresight_funnel_outports[] = { 0, 1 };
4099static const int coresight_funnel_child_ids[] = { 0, 1 };
4100static const int coresight_funnel_child_ports[] = { 0, 0 };
4101
4102static struct coresight_platform_data coresight_funnel_pdata = {
4103 .id = 2,
4104 .name = "coresight-funnel",
4105 .nr_inports = 4,
4106 .outports = coresight_funnel_outports,
4107 .child_ids = coresight_funnel_child_ids,
4108 .child_ports = coresight_funnel_child_ports,
4109 .nr_outports = ARRAY_SIZE(coresight_funnel_outports),
Pratik Patel7831c082011-06-08 21:44:37 -07004110};
4111
Pratik Patel3b0ca882012-06-01 16:54:14 -07004112struct platform_device coresight_funnel_device = {
4113 .name = "coresight-funnel",
4114 .id = 0,
4115 .num_resources = ARRAY_SIZE(coresight_funnel_resources),
4116 .resource = coresight_funnel_resources,
4117 .dev = {
4118 .platform_data = &coresight_funnel_pdata,
4119 },
4120};
4121
4122static struct resource coresight_stm_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07004123 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07004124 .start = CORESIGHT_STM_PHYS_BASE,
4125 .end = CORESIGHT_STM_PHYS_BASE + SZ_4K - 1,
4126 .flags = IORESOURCE_MEM,
4127 },
4128 {
4129 .start = CORESIGHT_STM_CHANNEL_PHYS_BASE,
4130 .end = CORESIGHT_STM_CHANNEL_PHYS_BASE + SZ_1M + SZ_512K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07004131 .flags = IORESOURCE_MEM,
4132 },
4133};
4134
Pratik Patel3b0ca882012-06-01 16:54:14 -07004135static const int coresight_stm_outports[] = { 0 };
4136static const int coresight_stm_child_ids[] = { 2 };
4137static const int coresight_stm_child_ports[] = { 2 };
4138
4139static struct coresight_platform_data coresight_stm_pdata = {
4140 .id = 3,
4141 .name = "coresight-stm",
4142 .nr_inports = 0,
4143 .outports = coresight_stm_outports,
4144 .child_ids = coresight_stm_child_ids,
4145 .child_ports = coresight_stm_child_ports,
4146 .nr_outports = ARRAY_SIZE(coresight_stm_outports),
Pratik Patel7831c082011-06-08 21:44:37 -07004147};
4148
Pratik Patel3b0ca882012-06-01 16:54:14 -07004149struct platform_device coresight_stm_device = {
4150 .name = "coresight-stm",
4151 .id = 0,
4152 .num_resources = ARRAY_SIZE(coresight_stm_resources),
4153 .resource = coresight_stm_resources,
4154 .dev = {
4155 .platform_data = &coresight_stm_pdata,
4156 },
4157};
4158
4159static struct resource coresight_etm0_resources[] = {
4160 {
4161 .start = CORESIGHT_ETM0_PHYS_BASE,
4162 .end = CORESIGHT_ETM0_PHYS_BASE + SZ_4K - 1,
4163 .flags = IORESOURCE_MEM,
4164 },
4165};
4166
4167static const int coresight_etm0_outports[] = { 0 };
4168static const int coresight_etm0_child_ids[] = { 2 };
4169static const int coresight_etm0_child_ports[] = { 0 };
4170
4171static struct coresight_platform_data coresight_etm0_pdata = {
4172 .id = 4,
4173 .name = "coresight-etm0",
4174 .nr_inports = 0,
4175 .outports = coresight_etm0_outports,
4176 .child_ids = coresight_etm0_child_ids,
4177 .child_ports = coresight_etm0_child_ports,
4178 .nr_outports = ARRAY_SIZE(coresight_etm0_outports),
4179};
4180
4181struct platform_device coresight_etm0_device = {
4182 .name = "coresight-etm",
4183 .id = 0,
4184 .num_resources = ARRAY_SIZE(coresight_etm0_resources),
4185 .resource = coresight_etm0_resources,
4186 .dev = {
4187 .platform_data = &coresight_etm0_pdata,
4188 },
4189};
4190
4191static struct resource coresight_etm1_resources[] = {
4192 {
4193 .start = CORESIGHT_ETM1_PHYS_BASE,
4194 .end = CORESIGHT_ETM1_PHYS_BASE + SZ_4K - 1,
4195 .flags = IORESOURCE_MEM,
4196 },
4197};
4198
4199static const int coresight_etm1_outports[] = { 0 };
4200static const int coresight_etm1_child_ids[] = { 2 };
4201static const int coresight_etm1_child_ports[] = { 1 };
4202
4203static struct coresight_platform_data coresight_etm1_pdata = {
4204 .id = 5,
4205 .name = "coresight-etm1",
4206 .nr_inports = 0,
4207 .outports = coresight_etm1_outports,
4208 .child_ids = coresight_etm1_child_ids,
4209 .child_ports = coresight_etm1_child_ports,
4210 .nr_outports = ARRAY_SIZE(coresight_etm1_outports),
4211};
4212
4213struct platform_device coresight_etm1_device = {
4214 .name = "coresight-etm",
4215 .id = 1,
4216 .num_resources = ARRAY_SIZE(coresight_etm1_resources),
4217 .resource = coresight_etm1_resources,
4218 .dev = {
4219 .platform_data = &coresight_etm1_pdata,
4220 },
4221};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07004222
Stepan Moskovchenkoc0557252012-06-07 17:39:14 -07004223static struct resource msm_ebi1_ch0_erp_resources[] = {
4224 {
4225 .start = HSDDRX_EBI1CH0_IRQ,
4226 .flags = IORESOURCE_IRQ,
4227 },
4228 {
4229 .start = 0x00A40000,
4230 .end = 0x00A40000 + SZ_4K - 1,
4231 .flags = IORESOURCE_MEM,
4232 },
4233};
4234
4235struct platform_device msm8960_device_ebi1_ch0_erp = {
4236 .name = "msm_ebi_erp",
4237 .id = 0,
4238 .num_resources = ARRAY_SIZE(msm_ebi1_ch0_erp_resources),
4239 .resource = msm_ebi1_ch0_erp_resources,
4240};
4241
4242static struct resource msm_ebi1_ch1_erp_resources[] = {
4243 {
4244 .start = HSDDRX_EBI1CH1_IRQ,
4245 .flags = IORESOURCE_IRQ,
4246 },
4247 {
4248 .start = 0x00D40000,
4249 .end = 0x00D40000 + SZ_4K - 1,
4250 .flags = IORESOURCE_MEM,
4251 },
4252};
4253
4254struct platform_device msm8960_device_ebi1_ch1_erp = {
4255 .name = "msm_ebi_erp",
4256 .id = 1,
4257 .num_resources = ARRAY_SIZE(msm_ebi1_ch1_erp_resources),
4258 .resource = msm_ebi1_ch1_erp_resources,
4259};
4260
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08004261static struct resource msm_cache_erp_resources[] = {
4262 {
4263 .name = "l1_irq",
4264 .start = SC_SICCPUXEXTFAULTIRPTREQ,
4265 .flags = IORESOURCE_IRQ,
4266 },
4267 {
4268 .name = "l2_irq",
4269 .start = APCC_QGICL2IRPTREQ,
4270 .flags = IORESOURCE_IRQ,
4271 }
4272};
4273
4274struct platform_device msm8960_device_cache_erp = {
4275 .name = "msm_cache_erp",
4276 .id = -1,
4277 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
4278 .resource = msm_cache_erp_resources,
4279};
Laura Abbott0577d7b2012-04-17 11:14:30 -07004280
4281struct msm_iommu_domain_name msm8960_iommu_ctx_names[] = {
4282 /* Camera */
4283 {
Laura Abbott0577d7b2012-04-17 11:14:30 -07004284 .name = "ijpeg_src",
4285 .domain = CAMERA_DOMAIN,
4286 },
4287 /* Camera */
4288 {
4289 .name = "ijpeg_dst",
4290 .domain = CAMERA_DOMAIN,
4291 },
4292 /* Camera */
4293 {
4294 .name = "jpegd_src",
4295 .domain = CAMERA_DOMAIN,
4296 },
4297 /* Camera */
4298 {
4299 .name = "jpegd_dst",
4300 .domain = CAMERA_DOMAIN,
4301 },
Mayank Chopra9c4743f2012-06-27 15:31:43 +05304302 /* Rotator */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004303 {
4304 .name = "rot_src",
Olav Hauganef95ae32012-05-15 09:50:30 -07004305 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07004306 },
Mayank Chopra9c4743f2012-06-27 15:31:43 +05304307 /* Rotator */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004308 {
4309 .name = "rot_dst",
Olav Hauganef95ae32012-05-15 09:50:30 -07004310 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07004311 },
4312 /* Video */
4313 {
4314 .name = "vcodec_a_mm1",
4315 .domain = VIDEO_DOMAIN,
4316 },
4317 /* Video */
4318 {
4319 .name = "vcodec_b_mm2",
4320 .domain = VIDEO_DOMAIN,
4321 },
4322 /* Video */
4323 {
4324 .name = "vcodec_a_stream",
4325 .domain = VIDEO_DOMAIN,
4326 },
4327};
4328
4329static struct mem_pool msm8960_video_pools[] = {
4330 /*
4331 * Video hardware has the following requirements:
4332 * 1. All video addresses used by the video hardware must be at a higher
4333 * address than video firmware address.
4334 * 2. Video hardware can only access a range of 256MB from the base of
4335 * the video firmware.
4336 */
4337 [VIDEO_FIRMWARE_POOL] =
4338 /* Low addresses, intended for video firmware */
4339 {
4340 .paddr = SZ_128K,
4341 .size = SZ_16M - SZ_128K,
4342 },
4343 [VIDEO_MAIN_POOL] =
4344 /* Main video pool */
4345 {
4346 .paddr = SZ_16M,
4347 .size = SZ_256M - SZ_16M,
4348 },
4349 [GEN_POOL] =
4350 /* Remaining address space up to 2G */
4351 {
4352 .paddr = SZ_256M,
4353 .size = SZ_2G - SZ_256M,
4354 },
4355};
4356
4357static struct mem_pool msm8960_camera_pools[] = {
4358 [GEN_POOL] =
4359 /* One address space for camera */
4360 {
4361 .paddr = SZ_128K,
4362 .size = SZ_2G - SZ_128K,
4363 },
4364};
4365
Olav Hauganef95ae32012-05-15 09:50:30 -07004366static struct mem_pool msm8960_display_read_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07004367 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07004368 /* One address space for display reads */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004369 {
4370 .paddr = SZ_128K,
4371 .size = SZ_2G - SZ_128K,
4372 },
4373};
4374
Olav Hauganef95ae32012-05-15 09:50:30 -07004375static struct mem_pool msm8960_rotator_src_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07004376 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07004377 /* One address space for rotator src */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004378 {
4379 .paddr = SZ_128K,
4380 .size = SZ_2G - SZ_128K,
4381 },
4382};
4383
4384static struct msm_iommu_domain msm8960_iommu_domains[] = {
4385 [VIDEO_DOMAIN] = {
4386 .iova_pools = msm8960_video_pools,
4387 .npools = ARRAY_SIZE(msm8960_video_pools),
4388 },
4389 [CAMERA_DOMAIN] = {
4390 .iova_pools = msm8960_camera_pools,
4391 .npools = ARRAY_SIZE(msm8960_camera_pools),
4392 },
Olav Hauganef95ae32012-05-15 09:50:30 -07004393 [DISPLAY_READ_DOMAIN] = {
4394 .iova_pools = msm8960_display_read_pools,
4395 .npools = ARRAY_SIZE(msm8960_display_read_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07004396 },
Olav Hauganef95ae32012-05-15 09:50:30 -07004397 [ROTATOR_SRC_DOMAIN] = {
4398 .iova_pools = msm8960_rotator_src_pools,
4399 .npools = ARRAY_SIZE(msm8960_rotator_src_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07004400 },
4401};
4402
4403struct iommu_domains_pdata msm8960_iommu_domain_pdata = {
4404 .domains = msm8960_iommu_domains,
4405 .ndomains = ARRAY_SIZE(msm8960_iommu_domains),
4406 .domain_names = msm8960_iommu_ctx_names,
4407 .nnames = ARRAY_SIZE(msm8960_iommu_ctx_names),
4408 .domain_alloc_flags = 0,
4409};
4410
4411struct platform_device msm8960_iommu_domain_device = {
4412 .name = "iommu_domains",
4413 .id = -1,
4414 .dev = {
4415 .platform_data = &msm8960_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07004416 }
4417};
4418
4419struct msm_rtb_platform_data msm8960_rtb_pdata = {
4420 .size = SZ_1M,
4421};
4422
4423static int __init msm_rtb_set_buffer_size(char *p)
4424{
4425 int s;
4426
4427 s = memparse(p, NULL);
4428 msm8960_rtb_pdata.size = ALIGN(s, SZ_4K);
4429 return 0;
4430}
4431early_param("msm_rtb_size", msm_rtb_set_buffer_size);
4432
4433
4434struct platform_device msm8960_rtb_device = {
4435 .name = "msm_rtb",
4436 .id = -1,
4437 .dev = {
4438 .platform_data = &msm8960_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07004439 },
4440};
Laura Abbott2ae8f362012-04-12 11:03:04 -07004441
Laura Abbott0a103cf2012-05-25 09:00:23 -07004442#define MSM_8960_L1_SIZE SZ_1M
4443/*
4444 * The actual L2 size is smaller but we need a larger buffer
4445 * size to store other dump information
4446 */
4447#define MSM_8960_L2_SIZE SZ_4M
4448
Laura Abbott2ae8f362012-04-12 11:03:04 -07004449struct msm_cache_dump_platform_data msm8960_cache_dump_pdata = {
Laura Abbott0a103cf2012-05-25 09:00:23 -07004450 .l2_size = MSM_8960_L2_SIZE,
4451 .l1_size = MSM_8960_L1_SIZE,
Laura Abbott2ae8f362012-04-12 11:03:04 -07004452};
4453
4454struct platform_device msm8960_cache_dump_device = {
4455 .name = "msm_cache_dump",
4456 .id = -1,
4457 .dev = {
4458 .platform_data = &msm8960_cache_dump_pdata,
4459 },
4460};
Joel King0cbf5d82012-05-24 15:21:38 -07004461
4462#define MDM2AP_ERRFATAL 40
4463#define AP2MDM_ERRFATAL 80
4464#define MDM2AP_STATUS 24
4465#define AP2MDM_STATUS 77
4466#define AP2MDM_PMIC_PWR_EN 22
4467#define AP2MDM_KPDPWR_N 79
4468#define AP2MDM_SOFT_RESET 78
Ameya Thakur43248fd2012-07-10 18:50:52 -07004469#define USB_SW 25
Joel King0cbf5d82012-05-24 15:21:38 -07004470
4471static struct resource sglte_resources[] = {
4472 {
4473 .start = MDM2AP_ERRFATAL,
4474 .end = MDM2AP_ERRFATAL,
4475 .name = "MDM2AP_ERRFATAL",
4476 .flags = IORESOURCE_IO,
4477 },
4478 {
4479 .start = AP2MDM_ERRFATAL,
4480 .end = AP2MDM_ERRFATAL,
4481 .name = "AP2MDM_ERRFATAL",
4482 .flags = IORESOURCE_IO,
4483 },
4484 {
4485 .start = MDM2AP_STATUS,
4486 .end = MDM2AP_STATUS,
4487 .name = "MDM2AP_STATUS",
4488 .flags = IORESOURCE_IO,
4489 },
4490 {
4491 .start = AP2MDM_STATUS,
4492 .end = AP2MDM_STATUS,
4493 .name = "AP2MDM_STATUS",
4494 .flags = IORESOURCE_IO,
4495 },
4496 {
4497 .start = AP2MDM_PMIC_PWR_EN,
4498 .end = AP2MDM_PMIC_PWR_EN,
4499 .name = "AP2MDM_PMIC_PWR_EN",
4500 .flags = IORESOURCE_IO,
4501 },
4502 {
4503 .start = AP2MDM_KPDPWR_N,
4504 .end = AP2MDM_KPDPWR_N,
4505 .name = "AP2MDM_KPDPWR_N",
4506 .flags = IORESOURCE_IO,
4507 },
4508 {
4509 .start = AP2MDM_SOFT_RESET,
4510 .end = AP2MDM_SOFT_RESET,
4511 .name = "AP2MDM_SOFT_RESET",
4512 .flags = IORESOURCE_IO,
4513 },
Ameya Thakur43248fd2012-07-10 18:50:52 -07004514 {
4515 .start = USB_SW,
4516 .end = USB_SW,
4517 .name = "USB_SW",
4518 .flags = IORESOURCE_IO,
4519 },
Joel King0cbf5d82012-05-24 15:21:38 -07004520};
4521
Rohit Vaswanib1cc4932012-07-23 21:30:11 -07004522struct platform_device msm_gpio_device = {
4523 .name = "msmgpio",
4524 .id = -1,
4525};
4526
Joel King0cbf5d82012-05-24 15:21:38 -07004527struct platform_device mdm_sglte_device = {
4528 .name = "mdm2_modem",
4529 .id = -1,
4530 .num_resources = ARRAY_SIZE(sglte_resources),
4531 .resource = sglte_resources,
4532};
Arun Menond4837f62012-08-20 15:25:50 -07004533
4534struct platform_device *msm8960_vidc_device[] __initdata = {
4535 &msm_device_vidc
4536};
4537
4538void __init msm8960_add_vidc_device(void)
4539{
4540 if (cpu_is_msm8960ab()) {
4541 struct msm_vidc_platform_data *pdata;
4542 pdata = (struct msm_vidc_platform_data *)
4543 msm_device_vidc.dev.platform_data;
4544 pdata->vidc_bus_client_pdata = &vidc_pro_bus_client_data;
4545 }
4546 platform_add_devices(msm8960_vidc_device,
4547 ARRAY_SIZE(msm8960_vidc_device));
4548}