blob: 8347580da7e278dc491fc9fd2b8ab1ca8c163756 [file] [log] [blame]
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +05301/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Deepak Kotur12301a72011-11-09 18:30:29 -080018#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/gpio.h>
Pratik Patel1746b8f2012-06-02 21:11:41 -070020#include <linux/coresight.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070021#include <asm/clkdev.h>
Jordan Crouse914de9b2012-07-09 13:49:46 -060022#include <mach/kgsl.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070023#include <linux/android_pmem.h>
24#include <mach/irqs-8960.h>
Mayank Rana9f51f582011-08-04 18:35:59 +053025#include <mach/dma.h>
26#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070027#include <mach/board.h>
28#include <mach/msm_iomap.h>
29#include <mach/msm_hsusb.h>
30#include <mach/msm_sps.h>
31#include <mach/rpm.h>
32#include <mach/msm_bus_board.h>
33#include <mach/msm_memtypes.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070034#include <mach/msm_smd.h>
Lucille Sylvester6e362412011-12-09 16:21:42 -070035#include <mach/msm_dcvs.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070036#include <mach/msm_rtb.h>
Laura Abbott2ae8f362012-04-12 11:03:04 -070037#include <mach/msm_cache_dump.h>
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -070038#include <sound/msm-dai-q6.h>
39#include <sound/apr_audio.h>
Joel Nidera1261942011-09-12 16:30:09 +030040#include <mach/msm_tsif.h>
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070041#include <mach/msm_serial_hs_lite.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070042#include "clock.h"
43#include "devices.h"
44#include "devices-msm8x60.h"
45#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070046#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060047#include "rpm_log.h"
Praveen Chidambaram7a712232011-10-28 13:39:45 -060048#include "rpm_stats.h"
Stephen Boydeb819882011-08-29 14:46:30 -070049#include "pil-q6v4.h"
50#include "scm-pas.h"
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070051#include <mach/msm_dcvs.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070052#include <mach/iommu_domains.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070053
54#ifdef CONFIG_MSM_MPM
Subhash Jadavani909e04f2012-04-12 10:52:50 +053055#include <mach/mpm.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070056#endif
57#ifdef CONFIG_MSM_DSPS
58#include <mach/msm_dsps.h>
59#endif
60
61
62/* Address of GSBI blocks */
63#define MSM_GSBI1_PHYS 0x16000000
64#define MSM_GSBI2_PHYS 0x16100000
65#define MSM_GSBI3_PHYS 0x16200000
66#define MSM_GSBI4_PHYS 0x16300000
67#define MSM_GSBI5_PHYS 0x16400000
68#define MSM_GSBI6_PHYS 0x16500000
69#define MSM_GSBI7_PHYS 0x16600000
70#define MSM_GSBI8_PHYS 0x1A000000
71#define MSM_GSBI9_PHYS 0x1A100000
72#define MSM_GSBI10_PHYS 0x1A200000
73#define MSM_GSBI11_PHYS 0x12440000
74#define MSM_GSBI12_PHYS 0x12480000
75
76#define MSM_UART2DM_PHYS (MSM_GSBI2_PHYS + 0x40000)
77#define MSM_UART5DM_PHYS (MSM_GSBI5_PHYS + 0x40000)
Mayank Rana9f51f582011-08-04 18:35:59 +053078#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070079#define MSM_UART8DM_PHYS (MSM_GSBI8_PHYS + 0x40000)
Mayank Ranae009c922012-03-22 03:02:06 +053080#define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070081
82/* GSBI QUP devices */
83#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
84#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
85#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
86#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
87#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
88#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
89#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
90#define MSM_GSBI8_QUP_PHYS (MSM_GSBI8_PHYS + 0x80000)
91#define MSM_GSBI9_QUP_PHYS (MSM_GSBI9_PHYS + 0x80000)
92#define MSM_GSBI10_QUP_PHYS (MSM_GSBI10_PHYS + 0x80000)
93#define MSM_GSBI11_QUP_PHYS (MSM_GSBI11_PHYS + 0x20000)
94#define MSM_GSBI12_QUP_PHYS (MSM_GSBI12_PHYS + 0x20000)
95#define MSM_QUP_SIZE SZ_4K
96
97#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
98#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
99#define MSM_PMIC_SSBI_SIZE SZ_4K
100
Stepan Moskovchenkobe5b45a2011-10-17 19:33:34 -0700101#define MSM8960_HSUSB_PHYS 0x12500000
102#define MSM8960_HSUSB_SIZE SZ_4K
103
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700104static struct resource resources_otg[] = {
105 {
106 .start = MSM8960_HSUSB_PHYS,
107 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
108 .flags = IORESOURCE_MEM,
109 },
110 {
111 .start = USB1_HS_IRQ,
112 .end = USB1_HS_IRQ,
113 .flags = IORESOURCE_IRQ,
114 },
115};
116
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700117struct platform_device msm8960_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700118 .name = "msm_otg",
119 .id = -1,
120 .num_resources = ARRAY_SIZE(resources_otg),
121 .resource = resources_otg,
122 .dev = {
123 .coherent_dma_mask = 0xffffffff,
124 },
125};
126
127static struct resource resources_hsusb[] = {
128 {
129 .start = MSM8960_HSUSB_PHYS,
130 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
131 .flags = IORESOURCE_MEM,
132 },
133 {
134 .start = USB1_HS_IRQ,
135 .end = USB1_HS_IRQ,
136 .flags = IORESOURCE_IRQ,
137 },
138};
139
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700140struct platform_device msm8960_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700141 .name = "msm_hsusb",
142 .id = -1,
143 .num_resources = ARRAY_SIZE(resources_hsusb),
144 .resource = resources_hsusb,
145 .dev = {
146 .coherent_dma_mask = 0xffffffff,
147 },
148};
149
150static struct resource resources_hsusb_host[] = {
151 {
152 .start = MSM8960_HSUSB_PHYS,
153 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE - 1,
154 .flags = IORESOURCE_MEM,
155 },
156 {
157 .start = USB1_HS_IRQ,
158 .end = USB1_HS_IRQ,
159 .flags = IORESOURCE_IRQ,
160 },
161};
162
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530163static u64 dma_mask = DMA_BIT_MASK(32);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700164struct platform_device msm_device_hsusb_host = {
165 .name = "msm_hsusb_host",
166 .id = -1,
167 .num_resources = ARRAY_SIZE(resources_hsusb_host),
168 .resource = resources_hsusb_host,
169 .dev = {
170 .dma_mask = &dma_mask,
171 .coherent_dma_mask = 0xffffffff,
172 },
173};
174
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530175static struct resource resources_hsic_host[] = {
176 {
Stepan Moskovchenko8e06ae62011-10-17 18:01:29 -0700177 .start = 0x12520000,
178 .end = 0x12520000 + SZ_4K - 1,
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530179 .flags = IORESOURCE_MEM,
180 },
181 {
182 .start = USB_HSIC_IRQ,
183 .end = USB_HSIC_IRQ,
184 .flags = IORESOURCE_IRQ,
185 },
Vamsi Krishna34f01582011-12-14 19:54:42 -0800186 {
187 .start = MSM_GPIO_TO_INT(69),
188 .end = MSM_GPIO_TO_INT(69),
189 .name = "peripheral_status_irq",
190 .flags = IORESOURCE_IRQ,
191 },
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530192};
193
194struct platform_device msm_device_hsic_host = {
195 .name = "msm_hsic_host",
196 .id = -1,
197 .num_resources = ARRAY_SIZE(resources_hsic_host),
198 .resource = resources_hsic_host,
199 .dev = {
200 .dma_mask = &dma_mask,
201 .coherent_dma_mask = DMA_BIT_MASK(32),
202 },
203};
204
Matt Wagantallbf430eb2012-03-22 11:45:49 -0700205struct platform_device msm8960_device_acpuclk = {
206 .name = "acpuclk-8960",
207 .id = -1,
208};
209
Mona Hossain11c03ac2011-10-26 12:42:10 -0700210#define SHARED_IMEM_TZ_BASE 0x2a03f720
211static struct resource tzlog_resources[] = {
212 {
213 .start = SHARED_IMEM_TZ_BASE,
214 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
215 .flags = IORESOURCE_MEM,
216 },
217};
218
219struct platform_device msm_device_tz_log = {
220 .name = "tz_log",
221 .id = 0,
222 .num_resources = ARRAY_SIZE(tzlog_resources),
223 .resource = tzlog_resources,
224};
225
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700226static struct resource resources_uart_gsbi2[] = {
227 {
228 .start = MSM8960_GSBI2_UARTDM_IRQ,
229 .end = MSM8960_GSBI2_UARTDM_IRQ,
230 .flags = IORESOURCE_IRQ,
231 },
232 {
233 .start = MSM_UART2DM_PHYS,
234 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
235 .name = "uartdm_resource",
236 .flags = IORESOURCE_MEM,
237 },
238 {
239 .start = MSM_GSBI2_PHYS,
240 .end = MSM_GSBI2_PHYS + PAGE_SIZE - 1,
241 .name = "gsbi_resource",
242 .flags = IORESOURCE_MEM,
243 },
244};
245
246struct platform_device msm8960_device_uart_gsbi2 = {
247 .name = "msm_serial_hsl",
248 .id = 0,
249 .num_resources = ARRAY_SIZE(resources_uart_gsbi2),
250 .resource = resources_uart_gsbi2,
251};
Mayank Rana9f51f582011-08-04 18:35:59 +0530252/* GSBI 6 used into UARTDM Mode */
253static struct resource msm_uart_dm6_resources[] = {
254 {
255 .start = MSM_UART6DM_PHYS,
256 .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1,
257 .name = "uartdm_resource",
258 .flags = IORESOURCE_MEM,
259 },
260 {
261 .start = GSBI6_UARTDM_IRQ,
262 .end = GSBI6_UARTDM_IRQ,
263 .flags = IORESOURCE_IRQ,
264 },
265 {
266 .start = MSM_GSBI6_PHYS,
267 .end = MSM_GSBI6_PHYS + 4 - 1,
268 .name = "gsbi_resource",
269 .flags = IORESOURCE_MEM,
270 },
271 {
272 .start = DMOV_HSUART_GSBI6_TX_CHAN,
273 .end = DMOV_HSUART_GSBI6_RX_CHAN,
274 .name = "uartdm_channels",
275 .flags = IORESOURCE_DMA,
276 },
277 {
278 .start = DMOV_HSUART_GSBI6_TX_CRCI,
279 .end = DMOV_HSUART_GSBI6_RX_CRCI,
280 .name = "uartdm_crci",
281 .flags = IORESOURCE_DMA,
282 },
283};
284static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32);
285struct platform_device msm_device_uart_dm6 = {
286 .name = "msm_serial_hs",
287 .id = 0,
288 .num_resources = ARRAY_SIZE(msm_uart_dm6_resources),
289 .resource = msm_uart_dm6_resources,
290 .dev = {
291 .dma_mask = &msm_uart_dm6_dma_mask,
292 .coherent_dma_mask = DMA_BIT_MASK(32),
293 },
294};
Mayank Rana1f02d952012-07-04 19:11:20 +0530295
296/* GSBI 8 used into UARTDM Mode */
297static struct resource msm_uart_dm8_resources[] = {
298 {
299 .start = MSM_UART8DM_PHYS,
300 .end = MSM_UART8DM_PHYS + PAGE_SIZE - 1,
301 .name = "uartdm_resource",
302 .flags = IORESOURCE_MEM,
303 },
304 {
305 .start = GSBI8_UARTDM_IRQ,
306 .end = GSBI8_UARTDM_IRQ,
307 .flags = IORESOURCE_IRQ,
308 },
309 {
310 .start = MSM_GSBI8_PHYS,
311 .end = MSM_GSBI8_PHYS + 4 - 1,
312 .name = "gsbi_resource",
313 .flags = IORESOURCE_MEM,
314 },
315 {
316 .start = DMOV_HSUART_GSBI8_TX_CHAN,
317 .end = DMOV_HSUART_GSBI8_RX_CHAN,
318 .name = "uartdm_channels",
319 .flags = IORESOURCE_DMA,
320 },
321 {
322 .start = DMOV_HSUART_GSBI8_TX_CRCI,
323 .end = DMOV_HSUART_GSBI8_RX_CRCI,
324 .name = "uartdm_crci",
325 .flags = IORESOURCE_DMA,
326 },
327};
328
329static u64 msm_uart_dm8_dma_mask = DMA_BIT_MASK(32);
330struct platform_device msm_device_uart_dm8 = {
331 .name = "msm_serial_hs",
332 .id = 2,
333 .num_resources = ARRAY_SIZE(msm_uart_dm8_resources),
334 .resource = msm_uart_dm8_resources,
335 .dev = {
336 .dma_mask = &msm_uart_dm8_dma_mask,
337 .coherent_dma_mask = DMA_BIT_MASK(32),
338 },
339};
340
Mayank Ranae009c922012-03-22 03:02:06 +0530341/*
342 * GSBI 9 used into UARTDM Mode
343 * For 8960 Fusion 2.2 Primary IPC
344 */
345static struct resource msm_uart_dm9_resources[] = {
346 {
347 .start = MSM_UART9DM_PHYS,
348 .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
349 .name = "uartdm_resource",
350 .flags = IORESOURCE_MEM,
351 },
352 {
353 .start = GSBI9_UARTDM_IRQ,
354 .end = GSBI9_UARTDM_IRQ,
355 .flags = IORESOURCE_IRQ,
356 },
357 {
358 .start = MSM_GSBI9_PHYS,
359 .end = MSM_GSBI9_PHYS + 4 - 1,
360 .name = "gsbi_resource",
361 .flags = IORESOURCE_MEM,
362 },
363 {
364 .start = DMOV_HSUART_GSBI9_TX_CHAN,
365 .end = DMOV_HSUART_GSBI9_RX_CHAN,
366 .name = "uartdm_channels",
367 .flags = IORESOURCE_DMA,
368 },
369 {
370 .start = DMOV_HSUART_GSBI9_TX_CRCI,
371 .end = DMOV_HSUART_GSBI9_RX_CRCI,
372 .name = "uartdm_crci",
373 .flags = IORESOURCE_DMA,
374 },
375};
376static u64 msm_uart_dm9_dma_mask = DMA_BIT_MASK(32);
377struct platform_device msm_device_uart_dm9 = {
378 .name = "msm_serial_hs",
379 .id = 1,
380 .num_resources = ARRAY_SIZE(msm_uart_dm9_resources),
381 .resource = msm_uart_dm9_resources,
382 .dev = {
383 .dma_mask = &msm_uart_dm9_dma_mask,
384 .coherent_dma_mask = DMA_BIT_MASK(32),
385 },
386};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700387
388static struct resource resources_uart_gsbi5[] = {
389 {
390 .start = GSBI5_UARTDM_IRQ,
391 .end = GSBI5_UARTDM_IRQ,
392 .flags = IORESOURCE_IRQ,
393 },
394 {
395 .start = MSM_UART5DM_PHYS,
396 .end = MSM_UART5DM_PHYS + PAGE_SIZE - 1,
397 .name = "uartdm_resource",
398 .flags = IORESOURCE_MEM,
399 },
400 {
401 .start = MSM_GSBI5_PHYS,
402 .end = MSM_GSBI5_PHYS + PAGE_SIZE - 1,
403 .name = "gsbi_resource",
404 .flags = IORESOURCE_MEM,
405 },
406};
407
408struct platform_device msm8960_device_uart_gsbi5 = {
409 .name = "msm_serial_hsl",
410 .id = 0,
411 .num_resources = ARRAY_SIZE(resources_uart_gsbi5),
412 .resource = resources_uart_gsbi5,
413};
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -0700414
415static struct msm_serial_hslite_platform_data uart_gsbi8_pdata = {
416 .line = 0,
417};
418
419static struct resource resources_uart_gsbi8[] = {
420 {
421 .start = GSBI8_UARTDM_IRQ,
422 .end = GSBI8_UARTDM_IRQ,
423 .flags = IORESOURCE_IRQ,
424 },
425 {
426 .start = MSM_UART8DM_PHYS,
427 .end = MSM_UART8DM_PHYS + PAGE_SIZE - 1,
428 .name = "uartdm_resource",
429 .flags = IORESOURCE_MEM,
430 },
431 {
432 .start = MSM_GSBI8_PHYS,
433 .end = MSM_GSBI8_PHYS + PAGE_SIZE - 1,
434 .name = "gsbi_resource",
435 .flags = IORESOURCE_MEM,
436 },
437};
438
439struct platform_device msm8960_device_uart_gsbi8 = {
440 .name = "msm_serial_hsl",
441 .id = 1,
442 .num_resources = ARRAY_SIZE(resources_uart_gsbi8),
443 .resource = resources_uart_gsbi8,
444 .dev.platform_data = &uart_gsbi8_pdata,
445};
446
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700447/* MSM Video core device */
448#ifdef CONFIG_MSM_BUS_SCALING
449static struct msm_bus_vectors vidc_init_vectors[] = {
450 {
451 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
452 .dst = MSM_BUS_SLAVE_EBI_CH0,
453 .ab = 0,
454 .ib = 0,
455 },
456 {
457 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
458 .dst = MSM_BUS_SLAVE_EBI_CH0,
459 .ab = 0,
460 .ib = 0,
461 },
462 {
463 .src = MSM_BUS_MASTER_AMPSS_M0,
464 .dst = MSM_BUS_SLAVE_EBI_CH0,
465 .ab = 0,
466 .ib = 0,
467 },
468 {
469 .src = MSM_BUS_MASTER_AMPSS_M0,
470 .dst = MSM_BUS_SLAVE_EBI_CH0,
471 .ab = 0,
472 .ib = 0,
473 },
474};
475static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
476 {
477 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
478 .dst = MSM_BUS_SLAVE_EBI_CH0,
479 .ab = 54525952,
480 .ib = 436207616,
481 },
482 {
483 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
484 .dst = MSM_BUS_SLAVE_EBI_CH0,
485 .ab = 72351744,
486 .ib = 289406976,
487 },
488 {
489 .src = MSM_BUS_MASTER_AMPSS_M0,
490 .dst = MSM_BUS_SLAVE_EBI_CH0,
491 .ab = 500000,
492 .ib = 1000000,
493 },
494 {
495 .src = MSM_BUS_MASTER_AMPSS_M0,
496 .dst = MSM_BUS_SLAVE_EBI_CH0,
497 .ab = 500000,
498 .ib = 1000000,
499 },
500};
501static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
502 {
503 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
504 .dst = MSM_BUS_SLAVE_EBI_CH0,
505 .ab = 40894464,
506 .ib = 327155712,
507 },
508 {
509 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
510 .dst = MSM_BUS_SLAVE_EBI_CH0,
511 .ab = 48234496,
512 .ib = 192937984,
513 },
514 {
515 .src = MSM_BUS_MASTER_AMPSS_M0,
516 .dst = MSM_BUS_SLAVE_EBI_CH0,
517 .ab = 500000,
518 .ib = 2000000,
519 },
520 {
521 .src = MSM_BUS_MASTER_AMPSS_M0,
522 .dst = MSM_BUS_SLAVE_EBI_CH0,
523 .ab = 500000,
524 .ib = 2000000,
525 },
526};
527static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
528 {
529 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
530 .dst = MSM_BUS_SLAVE_EBI_CH0,
531 .ab = 163577856,
532 .ib = 1308622848,
533 },
534 {
535 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
536 .dst = MSM_BUS_SLAVE_EBI_CH0,
537 .ab = 219152384,
538 .ib = 876609536,
539 },
540 {
541 .src = MSM_BUS_MASTER_AMPSS_M0,
542 .dst = MSM_BUS_SLAVE_EBI_CH0,
543 .ab = 1750000,
544 .ib = 3500000,
545 },
546 {
547 .src = MSM_BUS_MASTER_AMPSS_M0,
548 .dst = MSM_BUS_SLAVE_EBI_CH0,
549 .ab = 1750000,
550 .ib = 3500000,
551 },
552};
553static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
554 {
555 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
556 .dst = MSM_BUS_SLAVE_EBI_CH0,
557 .ab = 121634816,
558 .ib = 973078528,
559 },
560 {
561 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
562 .dst = MSM_BUS_SLAVE_EBI_CH0,
563 .ab = 155189248,
564 .ib = 620756992,
565 },
566 {
567 .src = MSM_BUS_MASTER_AMPSS_M0,
568 .dst = MSM_BUS_SLAVE_EBI_CH0,
569 .ab = 1750000,
570 .ib = 7000000,
571 },
572 {
573 .src = MSM_BUS_MASTER_AMPSS_M0,
574 .dst = MSM_BUS_SLAVE_EBI_CH0,
575 .ab = 1750000,
576 .ib = 7000000,
577 },
578};
579static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
580 {
581 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
582 .dst = MSM_BUS_SLAVE_EBI_CH0,
583 .ab = 372244480,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700584 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700585 },
586 {
587 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
588 .dst = MSM_BUS_SLAVE_EBI_CH0,
589 .ab = 501219328,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700590 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700591 },
592 {
593 .src = MSM_BUS_MASTER_AMPSS_M0,
594 .dst = MSM_BUS_SLAVE_EBI_CH0,
595 .ab = 2500000,
596 .ib = 5000000,
597 },
598 {
599 .src = MSM_BUS_MASTER_AMPSS_M0,
600 .dst = MSM_BUS_SLAVE_EBI_CH0,
601 .ab = 2500000,
602 .ib = 5000000,
603 },
604};
605static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
606 {
607 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
608 .dst = MSM_BUS_SLAVE_EBI_CH0,
609 .ab = 222298112,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700610 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700611 },
612 {
613 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
614 .dst = MSM_BUS_SLAVE_EBI_CH0,
615 .ab = 330301440,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700616 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700617 },
618 {
619 .src = MSM_BUS_MASTER_AMPSS_M0,
620 .dst = MSM_BUS_SLAVE_EBI_CH0,
621 .ab = 2500000,
622 .ib = 700000000,
623 },
624 {
625 .src = MSM_BUS_MASTER_AMPSS_M0,
626 .dst = MSM_BUS_SLAVE_EBI_CH0,
627 .ab = 2500000,
628 .ib = 10000000,
629 },
630};
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700631static struct msm_bus_vectors vidc_venc_1080p_turbo_vectors[] = {
632 {
633 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
634 .dst = MSM_BUS_SLAVE_EBI_CH0,
635 .ab = 222298112,
636 .ib = 3522000000U,
637 },
638 {
639 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
640 .dst = MSM_BUS_SLAVE_EBI_CH0,
641 .ab = 330301440,
642 .ib = 3522000000U,
643 },
644 {
645 .src = MSM_BUS_MASTER_AMPSS_M0,
646 .dst = MSM_BUS_SLAVE_EBI_CH0,
647 .ab = 2500000,
648 .ib = 700000000,
649 },
650 {
651 .src = MSM_BUS_MASTER_AMPSS_M0,
652 .dst = MSM_BUS_SLAVE_EBI_CH0,
653 .ab = 2500000,
654 .ib = 10000000,
655 },
656};
657static struct msm_bus_vectors vidc_vdec_1080p_turbo_vectors[] = {
658 {
659 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
660 .dst = MSM_BUS_SLAVE_EBI_CH0,
661 .ab = 222298112,
662 .ib = 3522000000U,
663 },
664 {
665 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
666 .dst = MSM_BUS_SLAVE_EBI_CH0,
667 .ab = 330301440,
668 .ib = 3522000000U,
669 },
670 {
671 .src = MSM_BUS_MASTER_AMPSS_M0,
672 .dst = MSM_BUS_SLAVE_EBI_CH0,
673 .ab = 2500000,
674 .ib = 700000000,
675 },
676 {
677 .src = MSM_BUS_MASTER_AMPSS_M0,
678 .dst = MSM_BUS_SLAVE_EBI_CH0,
679 .ab = 2500000,
680 .ib = 10000000,
681 },
682};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700683
684static struct msm_bus_paths vidc_bus_client_config[] = {
685 {
686 ARRAY_SIZE(vidc_init_vectors),
687 vidc_init_vectors,
688 },
689 {
690 ARRAY_SIZE(vidc_venc_vga_vectors),
691 vidc_venc_vga_vectors,
692 },
693 {
694 ARRAY_SIZE(vidc_vdec_vga_vectors),
695 vidc_vdec_vga_vectors,
696 },
697 {
698 ARRAY_SIZE(vidc_venc_720p_vectors),
699 vidc_venc_720p_vectors,
700 },
701 {
702 ARRAY_SIZE(vidc_vdec_720p_vectors),
703 vidc_vdec_720p_vectors,
704 },
705 {
706 ARRAY_SIZE(vidc_venc_1080p_vectors),
707 vidc_venc_1080p_vectors,
708 },
709 {
710 ARRAY_SIZE(vidc_vdec_1080p_vectors),
711 vidc_vdec_1080p_vectors,
712 },
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700713 {
714 ARRAY_SIZE(vidc_venc_1080p_turbo_vectors),
715 vidc_vdec_1080p_turbo_vectors,
716 },
717 {
718 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
719 vidc_vdec_1080p_turbo_vectors,
720 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700721};
722
723static struct msm_bus_scale_pdata vidc_bus_client_data = {
724 vidc_bus_client_config,
725 ARRAY_SIZE(vidc_bus_client_config),
726 .name = "vidc",
727};
728#endif
729
Mona Hossain9c430e32011-07-27 11:04:47 -0700730#ifdef CONFIG_HW_RANDOM_MSM
731/* PRNG device */
732#define MSM_PRNG_PHYS 0x1A500000
733static struct resource rng_resources = {
734 .flags = IORESOURCE_MEM,
735 .start = MSM_PRNG_PHYS,
736 .end = MSM_PRNG_PHYS + SZ_512 - 1,
737};
738
739struct platform_device msm_device_rng = {
740 .name = "msm_rng",
741 .id = 0,
742 .num_resources = 1,
743 .resource = &rng_resources,
744};
745#endif
746
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700747#define MSM_VIDC_BASE_PHYS 0x04400000
748#define MSM_VIDC_BASE_SIZE 0x00100000
749
750static struct resource msm_device_vidc_resources[] = {
751 {
752 .start = MSM_VIDC_BASE_PHYS,
753 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
754 .flags = IORESOURCE_MEM,
755 },
756 {
757 .start = VCODEC_IRQ,
758 .end = VCODEC_IRQ,
759 .flags = IORESOURCE_IRQ,
760 },
761};
762
763struct msm_vidc_platform_data vidc_platform_data = {
764#ifdef CONFIG_MSM_BUS_SCALING
765 .vidc_bus_client_pdata = &vidc_bus_client_data,
766#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -0700767#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Olav Hauganb5be7992011-11-18 14:29:02 -0800768 .memtype = ION_CP_MM_HEAP_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700769 .enable_ion = 1,
Deepak kotur5f10b272012-03-15 22:01:39 -0700770 .cp_enabled = 1,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700771#else
Deepak Kotur12301a72011-11-09 18:30:29 -0800772 .memtype = MEMTYPE_EBI1,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700773 .enable_ion = 0,
774#endif
Deepika Pepakayalabebc7622011-12-01 15:13:43 -0800775 .disable_dmx = 0,
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +0530776 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -0800777 .cont_mode_dpb_count = 18,
Riaz Rahaman84f8c682012-05-30 13:32:10 +0530778 .fw_addr = 0x9fe00000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700779};
780
781struct platform_device msm_device_vidc = {
782 .name = "msm_vidc",
783 .id = 0,
784 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
785 .resource = msm_device_vidc_resources,
786 .dev = {
787 .platform_data = &vidc_platform_data,
788 },
789};
790
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700791#define MSM_SDC1_BASE 0x12400000
792#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
793#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
794#define MSM_SDC2_BASE 0x12140000
795#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
796#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700797#define MSM_SDC3_BASE 0x12180000
798#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
799#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
800#define MSM_SDC4_BASE 0x121C0000
801#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
802#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
803#define MSM_SDC5_BASE 0x12200000
804#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
805#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
806
807static struct resource resources_sdc1[] = {
808 {
809 .name = "core_mem",
810 .flags = IORESOURCE_MEM,
811 .start = MSM_SDC1_BASE,
812 .end = MSM_SDC1_DML_BASE - 1,
813 },
814 {
815 .name = "core_irq",
816 .flags = IORESOURCE_IRQ,
817 .start = SDC1_IRQ_0,
818 .end = SDC1_IRQ_0
819 },
820#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
821 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530822 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700823 .start = MSM_SDC1_DML_BASE,
824 .end = MSM_SDC1_BAM_BASE - 1,
825 .flags = IORESOURCE_MEM,
826 },
827 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530828 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700829 .start = MSM_SDC1_BAM_BASE,
830 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
831 .flags = IORESOURCE_MEM,
832 },
833 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530834 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700835 .start = SDC1_BAM_IRQ,
836 .end = SDC1_BAM_IRQ,
837 .flags = IORESOURCE_IRQ,
838 },
839#endif
840};
841
842static struct resource resources_sdc2[] = {
843 {
844 .name = "core_mem",
845 .flags = IORESOURCE_MEM,
846 .start = MSM_SDC2_BASE,
847 .end = MSM_SDC2_DML_BASE - 1,
848 },
849 {
850 .name = "core_irq",
851 .flags = IORESOURCE_IRQ,
852 .start = SDC2_IRQ_0,
853 .end = SDC2_IRQ_0
854 },
855#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
856 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530857 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700858 .start = MSM_SDC2_DML_BASE,
859 .end = MSM_SDC2_BAM_BASE - 1,
860 .flags = IORESOURCE_MEM,
861 },
862 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530863 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700864 .start = MSM_SDC2_BAM_BASE,
865 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
866 .flags = IORESOURCE_MEM,
867 },
868 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530869 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700870 .start = SDC2_BAM_IRQ,
871 .end = SDC2_BAM_IRQ,
872 .flags = IORESOURCE_IRQ,
873 },
874#endif
875};
876
877static struct resource resources_sdc3[] = {
878 {
879 .name = "core_mem",
880 .flags = IORESOURCE_MEM,
881 .start = MSM_SDC3_BASE,
882 .end = MSM_SDC3_DML_BASE - 1,
883 },
884 {
885 .name = "core_irq",
886 .flags = IORESOURCE_IRQ,
887 .start = SDC3_IRQ_0,
888 .end = SDC3_IRQ_0
889 },
890#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
891 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530892 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700893 .start = MSM_SDC3_DML_BASE,
894 .end = MSM_SDC3_BAM_BASE - 1,
895 .flags = IORESOURCE_MEM,
896 },
897 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530898 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700899 .start = MSM_SDC3_BAM_BASE,
900 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
901 .flags = IORESOURCE_MEM,
902 },
903 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530904 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700905 .start = SDC3_BAM_IRQ,
906 .end = SDC3_BAM_IRQ,
907 .flags = IORESOURCE_IRQ,
908 },
909#endif
910};
911
912static struct resource resources_sdc4[] = {
913 {
914 .name = "core_mem",
915 .flags = IORESOURCE_MEM,
916 .start = MSM_SDC4_BASE,
917 .end = MSM_SDC4_DML_BASE - 1,
918 },
919 {
920 .name = "core_irq",
921 .flags = IORESOURCE_IRQ,
922 .start = SDC4_IRQ_0,
923 .end = SDC4_IRQ_0
924 },
925#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
926 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530927 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700928 .start = MSM_SDC4_DML_BASE,
929 .end = MSM_SDC4_BAM_BASE - 1,
930 .flags = IORESOURCE_MEM,
931 },
932 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530933 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700934 .start = MSM_SDC4_BAM_BASE,
935 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
936 .flags = IORESOURCE_MEM,
937 },
938 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530939 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700940 .start = SDC4_BAM_IRQ,
941 .end = SDC4_BAM_IRQ,
942 .flags = IORESOURCE_IRQ,
943 },
944#endif
945};
946
947static struct resource resources_sdc5[] = {
948 {
949 .name = "core_mem",
950 .flags = IORESOURCE_MEM,
951 .start = MSM_SDC5_BASE,
952 .end = MSM_SDC5_DML_BASE - 1,
953 },
954 {
955 .name = "core_irq",
956 .flags = IORESOURCE_IRQ,
957 .start = SDC5_IRQ_0,
958 .end = SDC5_IRQ_0
959 },
960#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
961 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530962 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700963 .start = MSM_SDC5_DML_BASE,
964 .end = MSM_SDC5_BAM_BASE - 1,
965 .flags = IORESOURCE_MEM,
966 },
967 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530968 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700969 .start = MSM_SDC5_BAM_BASE,
970 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
971 .flags = IORESOURCE_MEM,
972 },
973 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +0530974 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700975 .start = SDC5_BAM_IRQ,
976 .end = SDC5_BAM_IRQ,
977 .flags = IORESOURCE_IRQ,
978 },
979#endif
980};
981
982struct platform_device msm_device_sdc1 = {
983 .name = "msm_sdcc",
984 .id = 1,
985 .num_resources = ARRAY_SIZE(resources_sdc1),
986 .resource = resources_sdc1,
987 .dev = {
988 .coherent_dma_mask = 0xffffffff,
989 },
990};
991
992struct platform_device msm_device_sdc2 = {
993 .name = "msm_sdcc",
994 .id = 2,
995 .num_resources = ARRAY_SIZE(resources_sdc2),
996 .resource = resources_sdc2,
997 .dev = {
998 .coherent_dma_mask = 0xffffffff,
999 },
1000};
1001
1002struct platform_device msm_device_sdc3 = {
1003 .name = "msm_sdcc",
1004 .id = 3,
1005 .num_resources = ARRAY_SIZE(resources_sdc3),
1006 .resource = resources_sdc3,
1007 .dev = {
1008 .coherent_dma_mask = 0xffffffff,
1009 },
1010};
1011
1012struct platform_device msm_device_sdc4 = {
1013 .name = "msm_sdcc",
1014 .id = 4,
1015 .num_resources = ARRAY_SIZE(resources_sdc4),
1016 .resource = resources_sdc4,
1017 .dev = {
1018 .coherent_dma_mask = 0xffffffff,
1019 },
1020};
1021
1022struct platform_device msm_device_sdc5 = {
1023 .name = "msm_sdcc",
1024 .id = 5,
1025 .num_resources = ARRAY_SIZE(resources_sdc5),
1026 .resource = resources_sdc5,
1027 .dev = {
1028 .coherent_dma_mask = 0xffffffff,
1029 },
1030};
1031
Stephen Boydeb819882011-08-29 14:46:30 -07001032#define MSM_LPASS_QDSP6SS_PHYS 0x28800000
1033#define SFAB_LPASS_Q6_ACLK_CTL (MSM_CLK_CTL_BASE + 0x23A0)
1034
1035static struct resource msm_8960_q6_lpass_resources[] = {
1036 {
1037 .start = MSM_LPASS_QDSP6SS_PHYS,
1038 .end = MSM_LPASS_QDSP6SS_PHYS + SZ_256 - 1,
1039 .flags = IORESOURCE_MEM,
1040 },
1041};
1042
1043static struct pil_q6v4_pdata msm_8960_q6_lpass_data = {
1044 .strap_tcm_base = 0x01460000,
1045 .strap_ahb_upper = 0x00290000,
1046 .strap_ahb_lower = 0x00000280,
1047 .aclk_reg = SFAB_LPASS_Q6_ACLK_CTL,
1048 .name = "q6",
1049 .pas_id = PAS_Q6,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001050 .bus_port = MSM_BUS_MASTER_LPASS_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001051};
1052
1053struct platform_device msm_8960_q6_lpass = {
1054 .name = "pil_qdsp6v4",
1055 .id = 0,
1056 .num_resources = ARRAY_SIZE(msm_8960_q6_lpass_resources),
1057 .resource = msm_8960_q6_lpass_resources,
1058 .dev.platform_data = &msm_8960_q6_lpass_data,
1059};
1060
1061#define MSM_MSS_ENABLE_PHYS 0x08B00000
1062#define MSM_FW_QDSP6SS_PHYS 0x08800000
1063#define MSS_Q6FW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C6C)
1064#define SFAB_MSS_Q6_FW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2044)
1065
1066static struct resource msm_8960_q6_mss_fw_resources[] = {
1067 {
1068 .start = MSM_FW_QDSP6SS_PHYS,
1069 .end = MSM_FW_QDSP6SS_PHYS + SZ_256 - 1,
1070 .flags = IORESOURCE_MEM,
1071 },
1072 {
1073 .start = MSM_MSS_ENABLE_PHYS,
1074 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
1075 .flags = IORESOURCE_MEM,
1076 },
1077};
1078
1079static struct pil_q6v4_pdata msm_8960_q6_mss_fw_data = {
1080 .strap_tcm_base = 0x00400000,
1081 .strap_ahb_upper = 0x00090000,
1082 .strap_ahb_lower = 0x00000080,
1083 .aclk_reg = SFAB_MSS_Q6_FW_ACLK_CTL,
1084 .jtag_clk_reg = MSS_Q6FW_JTAG_CLK_CTL,
1085 .name = "modem_fw",
1086 .depends = "q6",
1087 .pas_id = PAS_MODEM_FW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001088 .bus_port = MSM_BUS_MASTER_MSS_FW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001089};
1090
1091struct platform_device msm_8960_q6_mss_fw = {
1092 .name = "pil_qdsp6v4",
1093 .id = 1,
1094 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_fw_resources),
1095 .resource = msm_8960_q6_mss_fw_resources,
1096 .dev.platform_data = &msm_8960_q6_mss_fw_data,
1097};
1098
1099#define MSM_SW_QDSP6SS_PHYS 0x08900000
1100#define SFAB_MSS_Q6_SW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2040)
1101#define MSS_Q6SW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C68)
1102
1103static struct resource msm_8960_q6_mss_sw_resources[] = {
1104 {
1105 .start = MSM_SW_QDSP6SS_PHYS,
1106 .end = MSM_SW_QDSP6SS_PHYS + SZ_256 - 1,
1107 .flags = IORESOURCE_MEM,
1108 },
1109 {
1110 .start = MSM_MSS_ENABLE_PHYS,
1111 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
1112 .flags = IORESOURCE_MEM,
1113 },
1114};
1115
1116static struct pil_q6v4_pdata msm_8960_q6_mss_sw_data = {
1117 .strap_tcm_base = 0x00420000,
1118 .strap_ahb_upper = 0x00090000,
1119 .strap_ahb_lower = 0x00000080,
1120 .aclk_reg = SFAB_MSS_Q6_SW_ACLK_CTL,
1121 .jtag_clk_reg = MSS_Q6SW_JTAG_CLK_CTL,
1122 .name = "modem",
1123 .depends = "modem_fw",
1124 .pas_id = PAS_MODEM_SW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001125 .bus_port = MSM_BUS_MASTER_MSS_SW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001126};
1127
1128struct platform_device msm_8960_q6_mss_sw = {
1129 .name = "pil_qdsp6v4",
1130 .id = 2,
1131 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_sw_resources),
1132 .resource = msm_8960_q6_mss_sw_resources,
1133 .dev.platform_data = &msm_8960_q6_mss_sw_data,
1134};
1135
Stephen Boyd322a9922011-09-20 01:05:54 -07001136static struct resource msm_8960_riva_resources[] = {
1137 {
1138 .start = 0x03204000,
1139 .end = 0x03204000 + SZ_256 - 1,
1140 .flags = IORESOURCE_MEM,
1141 },
1142};
1143
1144struct platform_device msm_8960_riva = {
1145 .name = "pil_riva",
1146 .id = -1,
1147 .num_resources = ARRAY_SIZE(msm_8960_riva_resources),
1148 .resource = msm_8960_riva_resources,
1149};
1150
Stephen Boydd89eebe2011-09-28 23:28:11 -07001151struct platform_device msm_pil_tzapps = {
1152 .name = "pil_tzapps",
1153 .id = -1,
1154};
1155
Stephen Boyd25c4a0b2011-09-20 00:12:36 -07001156struct platform_device msm_pil_dsps = {
1157 .name = "pil_dsps",
1158 .id = -1,
1159 .dev.platform_data = "dsps",
1160};
1161
Stephen Boyd7b973de2012-03-09 12:26:16 -08001162struct platform_device msm_pil_vidc = {
1163 .name = "pil_vidc",
1164 .id = -1,
1165};
1166
Eric Holmberg023d25c2012-03-01 12:27:55 -07001167static struct resource smd_resource[] = {
1168 {
1169 .name = "a9_m2a_0",
1170 .start = INT_A9_M2A_0,
1171 .flags = IORESOURCE_IRQ,
1172 },
1173 {
1174 .name = "a9_m2a_5",
1175 .start = INT_A9_M2A_5,
1176 .flags = IORESOURCE_IRQ,
1177 },
1178 {
1179 .name = "adsp_a11",
1180 .start = INT_ADSP_A11,
1181 .flags = IORESOURCE_IRQ,
1182 },
1183 {
1184 .name = "adsp_a11_smsm",
1185 .start = INT_ADSP_A11_SMSM,
1186 .flags = IORESOURCE_IRQ,
1187 },
1188 {
1189 .name = "dsps_a11",
1190 .start = INT_DSPS_A11,
1191 .flags = IORESOURCE_IRQ,
1192 },
1193 {
1194 .name = "dsps_a11_smsm",
1195 .start = INT_DSPS_A11_SMSM,
1196 .flags = IORESOURCE_IRQ,
1197 },
1198 {
1199 .name = "wcnss_a11",
1200 .start = INT_WCNSS_A11,
1201 .flags = IORESOURCE_IRQ,
1202 },
1203 {
1204 .name = "wcnss_a11_smsm",
1205 .start = INT_WCNSS_A11_SMSM,
1206 .flags = IORESOURCE_IRQ,
1207 },
1208};
1209
1210static struct smd_subsystem_config smd_config_list[] = {
1211 {
1212 .irq_config_id = SMD_MODEM,
1213 .subsys_name = "modem",
1214 .edge = SMD_APPS_MODEM,
1215
1216 .smd_int.irq_name = "a9_m2a_0",
1217 .smd_int.flags = IRQF_TRIGGER_RISING,
1218 .smd_int.irq_id = -1,
1219 .smd_int.device_name = "smd_dev",
1220 .smd_int.dev_id = 0,
1221 .smd_int.out_bit_pos = 1 << 3,
1222 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1223 .smd_int.out_offset = 0x8,
1224
1225 .smsm_int.irq_name = "a9_m2a_5",
1226 .smsm_int.flags = IRQF_TRIGGER_RISING,
1227 .smsm_int.irq_id = -1,
1228 .smsm_int.device_name = "smd_smsm",
1229 .smsm_int.dev_id = 0,
1230 .smsm_int.out_bit_pos = 1 << 4,
1231 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1232 .smsm_int.out_offset = 0x8,
1233 },
1234 {
1235 .irq_config_id = SMD_Q6,
1236 .subsys_name = "q6",
1237 .edge = SMD_APPS_QDSP,
1238
1239 .smd_int.irq_name = "adsp_a11",
1240 .smd_int.flags = IRQF_TRIGGER_RISING,
1241 .smd_int.irq_id = -1,
1242 .smd_int.device_name = "smd_dev",
1243 .smd_int.dev_id = 0,
1244 .smd_int.out_bit_pos = 1 << 15,
1245 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1246 .smd_int.out_offset = 0x8,
1247
1248 .smsm_int.irq_name = "adsp_a11_smsm",
1249 .smsm_int.flags = IRQF_TRIGGER_RISING,
1250 .smsm_int.irq_id = -1,
1251 .smsm_int.device_name = "smd_smsm",
1252 .smsm_int.dev_id = 0,
1253 .smsm_int.out_bit_pos = 1 << 14,
1254 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1255 .smsm_int.out_offset = 0x8,
1256 },
1257 {
1258 .irq_config_id = SMD_DSPS,
1259 .subsys_name = "dsps",
1260 .edge = SMD_APPS_DSPS,
1261
1262 .smd_int.irq_name = "dsps_a11",
1263 .smd_int.flags = IRQF_TRIGGER_RISING,
1264 .smd_int.irq_id = -1,
1265 .smd_int.device_name = "smd_dev",
1266 .smd_int.dev_id = 0,
1267 .smd_int.out_bit_pos = 1,
1268 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1269 .smd_int.out_offset = 0x4080,
1270
1271 .smsm_int.irq_name = "dsps_a11_smsm",
1272 .smsm_int.flags = IRQF_TRIGGER_RISING,
1273 .smsm_int.irq_id = -1,
1274 .smsm_int.device_name = "smd_smsm",
1275 .smsm_int.dev_id = 0,
1276 .smsm_int.out_bit_pos = 1,
1277 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1278 .smsm_int.out_offset = 0x4094,
1279 },
1280 {
1281 .irq_config_id = SMD_WCNSS,
1282 .subsys_name = "wcnss",
1283 .edge = SMD_APPS_WCNSS,
1284
1285 .smd_int.irq_name = "wcnss_a11",
1286 .smd_int.flags = IRQF_TRIGGER_RISING,
1287 .smd_int.irq_id = -1,
1288 .smd_int.device_name = "smd_dev",
1289 .smd_int.dev_id = 0,
1290 .smd_int.out_bit_pos = 1 << 25,
1291 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1292 .smd_int.out_offset = 0x8,
1293
1294 .smsm_int.irq_name = "wcnss_a11_smsm",
1295 .smsm_int.flags = IRQF_TRIGGER_RISING,
1296 .smsm_int.irq_id = -1,
1297 .smsm_int.device_name = "smd_smsm",
1298 .smsm_int.dev_id = 0,
1299 .smsm_int.out_bit_pos = 1 << 23,
1300 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1301 .smsm_int.out_offset = 0x8,
1302 },
1303};
1304
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001305static struct smd_subsystem_restart_config smd_ssr_config = {
1306 .disable_smsm_reset_handshake = 1,
1307};
1308
Eric Holmberg023d25c2012-03-01 12:27:55 -07001309static struct smd_platform smd_platform_data = {
1310 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1311 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001312 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001313};
1314
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001315struct platform_device msm_device_smd = {
1316 .name = "msm_smd",
1317 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001318 .resource = smd_resource,
1319 .num_resources = ARRAY_SIZE(smd_resource),
1320 .dev = {
1321 .platform_data = &smd_platform_data,
1322 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001323};
1324
1325struct platform_device msm_device_bam_dmux = {
1326 .name = "BAM_RMNT",
1327 .id = -1,
1328};
1329
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001330static struct msm_watchdog_pdata msm_watchdog_pdata = {
1331 .pet_time = 10000,
1332 .bark_time = 11000,
1333 .has_secure = true,
Rohit Vaswanic77e4a62012-08-09 18:10:28 -07001334 .base = MSM_TMR0_BASE + WDT0_OFFSET,
1335};
1336
1337static struct resource msm_watchdog_resources[] = {
1338 {
1339 .start = WDT0_ACCSCSSNBARK_INT,
1340 .end = WDT0_ACCSCSSNBARK_INT,
1341 .flags = IORESOURCE_IRQ,
1342 },
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001343};
1344
1345struct platform_device msm8960_device_watchdog = {
1346 .name = "msm_watchdog",
1347 .id = -1,
1348 .dev = {
1349 .platform_data = &msm_watchdog_pdata,
1350 },
Rohit Vaswanic77e4a62012-08-09 18:10:28 -07001351 .num_resources = ARRAY_SIZE(msm_watchdog_resources),
1352 .resource = msm_watchdog_resources,
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001353};
1354
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001355static struct resource msm_dmov_resource[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001356 {
1357 .start = ADM_0_SCSS_1_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001358 .flags = IORESOURCE_IRQ,
1359 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001360 {
1361 .start = 0x18320000,
1362 .end = 0x18320000 + SZ_1M - 1,
1363 .flags = IORESOURCE_MEM,
1364 },
1365};
1366
1367static struct msm_dmov_pdata msm_dmov_pdata = {
1368 .sd = 1,
1369 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001370};
1371
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001372struct platform_device msm8960_device_dmov = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001373 .name = "msm_dmov",
1374 .id = -1,
1375 .resource = msm_dmov_resource,
1376 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001377 .dev = {
1378 .platform_data = &msm_dmov_pdata,
1379 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001380};
1381
1382static struct platform_device *msm_sdcc_devices[] __initdata = {
1383 &msm_device_sdc1,
1384 &msm_device_sdc2,
1385 &msm_device_sdc3,
1386 &msm_device_sdc4,
1387 &msm_device_sdc5,
1388};
1389
1390int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1391{
1392 struct platform_device *pdev;
1393
1394 if (controller < 1 || controller > 5)
1395 return -EINVAL;
1396
1397 pdev = msm_sdcc_devices[controller-1];
1398 pdev->dev.platform_data = plat;
1399 return platform_device_register(pdev);
1400}
1401
1402static struct resource resources_qup_i2c_gsbi4[] = {
1403 {
1404 .name = "gsbi_qup_i2c_addr",
1405 .start = MSM_GSBI4_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001406 .end = MSM_GSBI4_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001407 .flags = IORESOURCE_MEM,
1408 },
1409 {
1410 .name = "qup_phys_addr",
1411 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001412 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001413 .flags = IORESOURCE_MEM,
1414 },
1415 {
1416 .name = "qup_err_intr",
1417 .start = GSBI4_QUP_IRQ,
1418 .end = GSBI4_QUP_IRQ,
1419 .flags = IORESOURCE_IRQ,
1420 },
1421};
1422
1423struct platform_device msm8960_device_qup_i2c_gsbi4 = {
1424 .name = "qup_i2c",
1425 .id = 4,
1426 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
1427 .resource = resources_qup_i2c_gsbi4,
1428};
1429
1430static struct resource resources_qup_i2c_gsbi3[] = {
1431 {
1432 .name = "gsbi_qup_i2c_addr",
1433 .start = MSM_GSBI3_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001434 .end = MSM_GSBI3_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001435 .flags = IORESOURCE_MEM,
1436 },
1437 {
1438 .name = "qup_phys_addr",
1439 .start = MSM_GSBI3_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001440 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001441 .flags = IORESOURCE_MEM,
1442 },
1443 {
1444 .name = "qup_err_intr",
1445 .start = GSBI3_QUP_IRQ,
1446 .end = GSBI3_QUP_IRQ,
1447 .flags = IORESOURCE_IRQ,
1448 },
1449};
1450
1451struct platform_device msm8960_device_qup_i2c_gsbi3 = {
1452 .name = "qup_i2c",
1453 .id = 3,
1454 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
1455 .resource = resources_qup_i2c_gsbi3,
1456};
1457
Harini Jayaramanfe6ff4162012-03-14 11:25:40 -06001458static struct resource resources_qup_i2c_gsbi9[] = {
1459 {
1460 .name = "gsbi_qup_i2c_addr",
1461 .start = MSM_GSBI9_PHYS,
1462 .end = MSM_GSBI9_PHYS + 4 - 1,
1463 .flags = IORESOURCE_MEM,
1464 },
1465 {
1466 .name = "qup_phys_addr",
1467 .start = MSM_GSBI9_QUP_PHYS,
1468 .end = MSM_GSBI9_QUP_PHYS + MSM_QUP_SIZE - 1,
1469 .flags = IORESOURCE_MEM,
1470 },
1471 {
1472 .name = "qup_err_intr",
1473 .start = GSBI9_QUP_IRQ,
1474 .end = GSBI9_QUP_IRQ,
1475 .flags = IORESOURCE_IRQ,
1476 },
1477};
1478
1479struct platform_device msm8960_device_qup_i2c_gsbi9 = {
1480 .name = "qup_i2c",
1481 .id = 0,
1482 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi9),
1483 .resource = resources_qup_i2c_gsbi9,
1484};
1485
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001486static struct resource resources_qup_i2c_gsbi10[] = {
1487 {
1488 .name = "gsbi_qup_i2c_addr",
1489 .start = MSM_GSBI10_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001490 .end = MSM_GSBI10_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001491 .flags = IORESOURCE_MEM,
1492 },
1493 {
1494 .name = "qup_phys_addr",
1495 .start = MSM_GSBI10_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001496 .end = MSM_GSBI10_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001497 .flags = IORESOURCE_MEM,
1498 },
1499 {
1500 .name = "qup_err_intr",
1501 .start = GSBI10_QUP_IRQ,
1502 .end = GSBI10_QUP_IRQ,
1503 .flags = IORESOURCE_IRQ,
1504 },
1505};
1506
1507struct platform_device msm8960_device_qup_i2c_gsbi10 = {
1508 .name = "qup_i2c",
1509 .id = 10,
1510 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi10),
1511 .resource = resources_qup_i2c_gsbi10,
1512};
1513
1514static struct resource resources_qup_i2c_gsbi12[] = {
1515 {
1516 .name = "gsbi_qup_i2c_addr",
1517 .start = MSM_GSBI12_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001518 .end = MSM_GSBI12_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001519 .flags = IORESOURCE_MEM,
1520 },
1521 {
1522 .name = "qup_phys_addr",
1523 .start = MSM_GSBI12_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001524 .end = MSM_GSBI12_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001525 .flags = IORESOURCE_MEM,
1526 },
1527 {
1528 .name = "qup_err_intr",
1529 .start = GSBI12_QUP_IRQ,
1530 .end = GSBI12_QUP_IRQ,
1531 .flags = IORESOURCE_IRQ,
1532 },
1533};
1534
1535struct platform_device msm8960_device_qup_i2c_gsbi12 = {
1536 .name = "qup_i2c",
1537 .id = 12,
1538 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi12),
1539 .resource = resources_qup_i2c_gsbi12,
1540};
1541
1542#ifdef CONFIG_MSM_CAMERA
Kevin Chanbb8ef862012-02-14 13:03:04 -08001543static struct resource msm_cam_gsbi4_i2c_mux_resources[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001544 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001545 .name = "i2c_mux_rw",
Nishant Pandit24153d82011-08-27 16:05:13 +05301546 .start = 0x008003E0,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001547 .end = 0x008003E0 + SZ_8 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301548 .flags = IORESOURCE_MEM,
1549 },
1550 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001551 .name = "i2c_mux_ctl",
Nishant Pandit24153d82011-08-27 16:05:13 +05301552 .start = 0x008020B8,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001553 .end = 0x008020B8 + SZ_4 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301554 .flags = IORESOURCE_MEM,
1555 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001556};
1557
Kevin Chanbb8ef862012-02-14 13:03:04 -08001558struct platform_device msm8960_device_i2c_mux_gsbi4 = {
1559 .name = "msm_cam_i2c_mux",
1560 .id = 0,
1561 .resource = msm_cam_gsbi4_i2c_mux_resources,
1562 .num_resources = ARRAY_SIZE(msm_cam_gsbi4_i2c_mux_resources),
1563};
Kevin Chanf6216f22011-10-25 18:40:11 -07001564
1565static struct resource msm_csiphy0_resources[] = {
1566 {
1567 .name = "csiphy",
1568 .start = 0x04800C00,
1569 .end = 0x04800C00 + SZ_1K - 1,
1570 .flags = IORESOURCE_MEM,
1571 },
1572 {
1573 .name = "csiphy",
1574 .start = CSIPHY_4LN_IRQ,
1575 .end = CSIPHY_4LN_IRQ,
1576 .flags = IORESOURCE_IRQ,
1577 },
1578};
1579
1580static struct resource msm_csiphy1_resources[] = {
1581 {
1582 .name = "csiphy",
1583 .start = 0x04801000,
1584 .end = 0x04801000 + SZ_1K - 1,
1585 .flags = IORESOURCE_MEM,
1586 },
1587 {
1588 .name = "csiphy",
1589 .start = MSM8960_CSIPHY_2LN_IRQ,
1590 .end = MSM8960_CSIPHY_2LN_IRQ,
1591 .flags = IORESOURCE_IRQ,
1592 },
1593};
1594
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001595static struct resource msm_csiphy2_resources[] = {
1596 {
1597 .name = "csiphy",
1598 .start = 0x04801400,
1599 .end = 0x04801400 + SZ_1K - 1,
1600 .flags = IORESOURCE_MEM,
1601 },
1602 {
1603 .name = "csiphy",
1604 .start = MSM8960_CSIPHY_2_2LN_IRQ,
1605 .end = MSM8960_CSIPHY_2_2LN_IRQ,
1606 .flags = IORESOURCE_IRQ,
1607 },
1608};
1609
Kevin Chanf6216f22011-10-25 18:40:11 -07001610struct platform_device msm8960_device_csiphy0 = {
1611 .name = "msm_csiphy",
1612 .id = 0,
1613 .resource = msm_csiphy0_resources,
1614 .num_resources = ARRAY_SIZE(msm_csiphy0_resources),
1615};
1616
1617struct platform_device msm8960_device_csiphy1 = {
1618 .name = "msm_csiphy",
1619 .id = 1,
1620 .resource = msm_csiphy1_resources,
1621 .num_resources = ARRAY_SIZE(msm_csiphy1_resources),
1622};
Kevin Chanc8b52e82011-10-25 23:20:21 -07001623
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001624struct platform_device msm8960_device_csiphy2 = {
1625 .name = "msm_csiphy",
1626 .id = 2,
1627 .resource = msm_csiphy2_resources,
1628 .num_resources = ARRAY_SIZE(msm_csiphy2_resources),
1629};
1630
Kevin Chanc8b52e82011-10-25 23:20:21 -07001631static struct resource msm_csid0_resources[] = {
1632 {
1633 .name = "csid",
1634 .start = 0x04800000,
1635 .end = 0x04800000 + SZ_1K - 1,
1636 .flags = IORESOURCE_MEM,
1637 },
1638 {
1639 .name = "csid",
1640 .start = CSI_0_IRQ,
1641 .end = CSI_0_IRQ,
1642 .flags = IORESOURCE_IRQ,
1643 },
1644};
1645
1646static struct resource msm_csid1_resources[] = {
1647 {
1648 .name = "csid",
1649 .start = 0x04800400,
1650 .end = 0x04800400 + SZ_1K - 1,
1651 .flags = IORESOURCE_MEM,
1652 },
1653 {
1654 .name = "csid",
1655 .start = CSI_1_IRQ,
1656 .end = CSI_1_IRQ,
1657 .flags = IORESOURCE_IRQ,
1658 },
1659};
1660
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001661static struct resource msm_csid2_resources[] = {
1662 {
1663 .name = "csid",
1664 .start = 0x04801800,
1665 .end = 0x04801800 + SZ_1K - 1,
1666 .flags = IORESOURCE_MEM,
1667 },
1668 {
1669 .name = "csid",
1670 .start = CSI_2_IRQ,
1671 .end = CSI_2_IRQ,
1672 .flags = IORESOURCE_IRQ,
1673 },
1674};
1675
Kevin Chanc8b52e82011-10-25 23:20:21 -07001676struct platform_device msm8960_device_csid0 = {
1677 .name = "msm_csid",
1678 .id = 0,
1679 .resource = msm_csid0_resources,
1680 .num_resources = ARRAY_SIZE(msm_csid0_resources),
1681};
1682
1683struct platform_device msm8960_device_csid1 = {
1684 .name = "msm_csid",
1685 .id = 1,
1686 .resource = msm_csid1_resources,
1687 .num_resources = ARRAY_SIZE(msm_csid1_resources),
1688};
Kevin Chane12c6672011-10-26 11:55:26 -07001689
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001690struct platform_device msm8960_device_csid2 = {
1691 .name = "msm_csid",
1692 .id = 2,
1693 .resource = msm_csid2_resources,
1694 .num_resources = ARRAY_SIZE(msm_csid2_resources),
1695};
1696
Kevin Chane12c6672011-10-26 11:55:26 -07001697struct resource msm_ispif_resources[] = {
1698 {
1699 .name = "ispif",
1700 .start = 0x04800800,
1701 .end = 0x04800800 + SZ_1K - 1,
1702 .flags = IORESOURCE_MEM,
1703 },
1704 {
1705 .name = "ispif",
1706 .start = ISPIF_IRQ,
1707 .end = ISPIF_IRQ,
1708 .flags = IORESOURCE_IRQ,
1709 },
1710};
1711
1712struct platform_device msm8960_device_ispif = {
1713 .name = "msm_ispif",
1714 .id = 0,
1715 .resource = msm_ispif_resources,
1716 .num_resources = ARRAY_SIZE(msm_ispif_resources),
1717};
Kevin Chan5827c552011-10-28 18:36:32 -07001718
1719static struct resource msm_vfe_resources[] = {
1720 {
1721 .name = "vfe32",
1722 .start = 0x04500000,
1723 .end = 0x04500000 + SZ_1M - 1,
1724 .flags = IORESOURCE_MEM,
1725 },
1726 {
1727 .name = "vfe32",
1728 .start = VFE_IRQ,
1729 .end = VFE_IRQ,
1730 .flags = IORESOURCE_IRQ,
1731 },
1732};
1733
1734struct platform_device msm8960_device_vfe = {
1735 .name = "msm_vfe",
1736 .id = 0,
1737 .resource = msm_vfe_resources,
1738 .num_resources = ARRAY_SIZE(msm_vfe_resources),
1739};
Kevin Chana0853122011-11-07 19:48:44 -08001740
1741static struct resource msm_vpe_resources[] = {
1742 {
1743 .name = "vpe",
1744 .start = 0x05300000,
1745 .end = 0x05300000 + SZ_1M - 1,
1746 .flags = IORESOURCE_MEM,
1747 },
1748 {
1749 .name = "vpe",
1750 .start = VPE_IRQ,
1751 .end = VPE_IRQ,
1752 .flags = IORESOURCE_IRQ,
1753 },
1754};
1755
1756struct platform_device msm8960_device_vpe = {
1757 .name = "msm_vpe",
1758 .id = 0,
1759 .resource = msm_vpe_resources,
1760 .num_resources = ARRAY_SIZE(msm_vpe_resources),
1761};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001762#endif
1763
Joel Nidera1261942011-09-12 16:30:09 +03001764#define MSM_TSIF0_PHYS (0x18200000)
1765#define MSM_TSIF1_PHYS (0x18201000)
1766#define MSM_TSIF_SIZE (0x200)
1767
1768#define TSIF_0_CLK GPIO_CFG(75, 1, GPIO_CFG_INPUT, \
1769 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1770#define TSIF_0_EN GPIO_CFG(76, 1, GPIO_CFG_INPUT, \
1771 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1772#define TSIF_0_DATA GPIO_CFG(77, 1, GPIO_CFG_INPUT, \
1773 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1774#define TSIF_0_SYNC GPIO_CFG(82, 1, GPIO_CFG_INPUT, \
1775 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1776#define TSIF_1_CLK GPIO_CFG(79, 1, GPIO_CFG_INPUT, \
1777 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1778#define TSIF_1_EN GPIO_CFG(80, 1, GPIO_CFG_INPUT, \
1779 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1780#define TSIF_1_DATA GPIO_CFG(81, 1, GPIO_CFG_INPUT, \
1781 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1782#define TSIF_1_SYNC GPIO_CFG(78, 1, GPIO_CFG_INPUT, \
1783 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1784
1785static const struct msm_gpio tsif0_gpios[] = {
1786 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
1787 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
1788 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
1789 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
1790};
1791
1792static const struct msm_gpio tsif1_gpios[] = {
1793 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
1794 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
1795 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
1796 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
1797};
1798
1799struct msm_tsif_platform_data tsif1_platform_data = {
1800 .num_gpios = ARRAY_SIZE(tsif1_gpios),
1801 .gpios = tsif1_gpios,
Joel Niderdfb793b2012-06-27 12:00:22 +03001802 .tsif_pclk = "iface_clk",
1803 .tsif_ref_clk = "ref_clk",
Joel Nidera1261942011-09-12 16:30:09 +03001804};
1805
1806struct resource tsif1_resources[] = {
1807 [0] = {
1808 .flags = IORESOURCE_IRQ,
1809 .start = TSIF2_IRQ,
1810 .end = TSIF2_IRQ,
1811 },
1812 [1] = {
1813 .flags = IORESOURCE_MEM,
1814 .start = MSM_TSIF1_PHYS,
1815 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
1816 },
1817 [2] = {
1818 .flags = IORESOURCE_DMA,
1819 .start = DMOV_TSIF_CHAN,
1820 .end = DMOV_TSIF_CRCI,
1821 },
1822};
1823
1824struct msm_tsif_platform_data tsif0_platform_data = {
1825 .num_gpios = ARRAY_SIZE(tsif0_gpios),
1826 .gpios = tsif0_gpios,
Joel Niderdfb793b2012-06-27 12:00:22 +03001827 .tsif_pclk = "iface_clk",
1828 .tsif_ref_clk = "ref_clk",
Joel Nidera1261942011-09-12 16:30:09 +03001829};
1830struct resource tsif0_resources[] = {
1831 [0] = {
1832 .flags = IORESOURCE_IRQ,
1833 .start = TSIF1_IRQ,
1834 .end = TSIF1_IRQ,
1835 },
1836 [1] = {
1837 .flags = IORESOURCE_MEM,
1838 .start = MSM_TSIF0_PHYS,
1839 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
1840 },
1841 [2] = {
1842 .flags = IORESOURCE_DMA,
1843 .start = DMOV_TSIF_CHAN,
1844 .end = DMOV_TSIF_CRCI,
1845 },
1846};
1847
1848struct platform_device msm_device_tsif[2] = {
1849 {
1850 .name = "msm_tsif",
1851 .id = 0,
1852 .num_resources = ARRAY_SIZE(tsif0_resources),
1853 .resource = tsif0_resources,
1854 .dev = {
1855 .platform_data = &tsif0_platform_data
1856 },
1857 },
1858 {
1859 .name = "msm_tsif",
1860 .id = 1,
1861 .num_resources = ARRAY_SIZE(tsif1_resources),
1862 .resource = tsif1_resources,
1863 .dev = {
1864 .platform_data = &tsif1_platform_data
1865 },
1866 }
1867};
1868
Jay Chokshi33c044a2011-12-07 13:05:40 -08001869static struct resource resources_ssbi_pmic[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001870 {
1871 .start = MSM_PMIC1_SSBI_CMD_PHYS,
1872 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
1873 .flags = IORESOURCE_MEM,
1874 },
1875};
1876
Jay Chokshi33c044a2011-12-07 13:05:40 -08001877struct platform_device msm8960_device_ssbi_pmic = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001878 .name = "msm_ssbi",
1879 .id = 0,
Jay Chokshi33c044a2011-12-07 13:05:40 -08001880 .resource = resources_ssbi_pmic,
1881 .num_resources = ARRAY_SIZE(resources_ssbi_pmic),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001882};
1883
1884static struct resource resources_qup_spi_gsbi1[] = {
1885 {
1886 .name = "spi_base",
1887 .start = MSM_GSBI1_QUP_PHYS,
1888 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
1889 .flags = IORESOURCE_MEM,
1890 },
1891 {
1892 .name = "gsbi_base",
1893 .start = MSM_GSBI1_PHYS,
1894 .end = MSM_GSBI1_PHYS + 4 - 1,
1895 .flags = IORESOURCE_MEM,
1896 },
1897 {
1898 .name = "spi_irq_in",
1899 .start = MSM8960_GSBI1_QUP_IRQ,
1900 .end = MSM8960_GSBI1_QUP_IRQ,
1901 .flags = IORESOURCE_IRQ,
1902 },
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001903 {
1904 .name = "spi_clk",
1905 .start = 9,
1906 .end = 9,
1907 .flags = IORESOURCE_IO,
1908 },
1909 {
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001910 .name = "spi_miso",
1911 .start = 7,
1912 .end = 7,
1913 .flags = IORESOURCE_IO,
1914 },
1915 {
1916 .name = "spi_mosi",
1917 .start = 6,
1918 .end = 6,
1919 .flags = IORESOURCE_IO,
1920 },
Harini Jayaraman8392e432011-11-29 18:26:17 -07001921 {
1922 .name = "spi_cs",
1923 .start = 8,
1924 .end = 8,
1925 .flags = IORESOURCE_IO,
1926 },
1927 {
1928 .name = "spi_cs1",
1929 .start = 14,
1930 .end = 14,
1931 .flags = IORESOURCE_IO,
1932 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001933};
1934
1935struct platform_device msm8960_device_qup_spi_gsbi1 = {
1936 .name = "spi_qsd",
1937 .id = 0,
1938 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi1),
1939 .resource = resources_qup_spi_gsbi1,
1940};
1941
1942struct platform_device msm_pcm = {
1943 .name = "msm-pcm-dsp",
1944 .id = -1,
1945};
1946
Kiran Kandi5e809b02012-01-31 00:24:33 -08001947struct platform_device msm_multi_ch_pcm = {
1948 .name = "msm-multi-ch-pcm-dsp",
1949 .id = -1,
1950};
1951
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001952struct platform_device msm_pcm_routing = {
1953 .name = "msm-pcm-routing",
1954 .id = -1,
1955};
1956
1957struct platform_device msm_cpudai0 = {
1958 .name = "msm-dai-q6",
1959 .id = 0x4000,
1960};
1961
1962struct platform_device msm_cpudai1 = {
1963 .name = "msm-dai-q6",
1964 .id = 0x4001,
1965};
1966
Kiran Kandi97fe19d2012-05-20 22:34:04 -07001967struct platform_device msm8960_cpudai_slimbus_2_rx = {
1968 .name = "msm-dai-q6",
1969 .id = 0x4004,
1970};
1971
Kiran Kandi1e6371d2012-03-29 11:48:57 -07001972struct platform_device msm8960_cpudai_slimbus_2_tx = {
1973 .name = "msm-dai-q6",
1974 .id = 0x4005,
1975};
1976
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001977struct platform_device msm_cpudai_hdmi_rx = {
Kiran Kandi5e809b02012-01-31 00:24:33 -08001978 .name = "msm-dai-q6-hdmi",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001979 .id = 8,
1980};
1981
1982struct platform_device msm_cpudai_bt_rx = {
1983 .name = "msm-dai-q6",
1984 .id = 0x3000,
1985};
1986
1987struct platform_device msm_cpudai_bt_tx = {
1988 .name = "msm-dai-q6",
1989 .id = 0x3001,
1990};
1991
1992struct platform_device msm_cpudai_fm_rx = {
1993 .name = "msm-dai-q6",
1994 .id = 0x3004,
1995};
1996
1997struct platform_device msm_cpudai_fm_tx = {
1998 .name = "msm-dai-q6",
1999 .id = 0x3005,
2000};
2001
Helen Zeng0705a5f2011-10-14 15:29:52 -07002002struct platform_device msm_cpudai_incall_music_rx = {
2003 .name = "msm-dai-q6",
2004 .id = 0x8005,
2005};
2006
Helen Zenge3d716a2011-10-14 16:32:16 -07002007struct platform_device msm_cpudai_incall_record_rx = {
2008 .name = "msm-dai-q6",
2009 .id = 0x8004,
2010};
2011
2012struct platform_device msm_cpudai_incall_record_tx = {
2013 .name = "msm-dai-q6",
2014 .id = 0x8003,
2015};
2016
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002017/*
2018 * Machine specific data for AUX PCM Interface
2019 * which the driver will be unware of.
2020 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002021struct msm_dai_auxpcm_pdata auxpcm_pdata = {
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002022 .clk = "pcm_clk",
Kuirong Wang547a9982012-05-04 18:29:11 -07002023 .mode_8k = {
2024 .mode = AFE_PCM_CFG_MODE_PCM,
2025 .sync = AFE_PCM_CFG_SYNC_INT,
2026 .frame = AFE_PCM_CFG_FRM_256BPF,
2027 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
2028 .slot = 0,
2029 .data = AFE_PCM_CFG_CDATAOE_MASTER,
2030 .pcm_clk_rate = 2048000,
2031 },
2032 .mode_16k = {
2033 .mode = AFE_PCM_CFG_MODE_PCM,
2034 .sync = AFE_PCM_CFG_SYNC_INT,
2035 .frame = AFE_PCM_CFG_FRM_256BPF,
2036 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
2037 .slot = 0,
2038 .data = AFE_PCM_CFG_CDATAOE_MASTER,
2039 .pcm_clk_rate = 4096000,
2040 }
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002041};
2042
2043struct platform_device msm_cpudai_auxpcm_rx = {
2044 .name = "msm-dai-q6",
2045 .id = 2,
2046 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002047 .platform_data = &auxpcm_pdata,
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002048 },
2049};
2050
2051struct platform_device msm_cpudai_auxpcm_tx = {
2052 .name = "msm-dai-q6",
2053 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002054 .dev = {
2055 .platform_data = &auxpcm_pdata,
2056 },
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002057};
2058
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002059struct platform_device msm_cpu_fe = {
2060 .name = "msm-dai-fe",
2061 .id = -1,
2062};
2063
2064struct platform_device msm_stub_codec = {
2065 .name = "msm-stub-codec",
2066 .id = 1,
2067};
2068
2069struct platform_device msm_voice = {
2070 .name = "msm-pcm-voice",
2071 .id = -1,
2072};
2073
2074struct platform_device msm_voip = {
2075 .name = "msm-voip-dsp",
2076 .id = -1,
2077};
2078
2079struct platform_device msm_lpa_pcm = {
2080 .name = "msm-pcm-lpa",
2081 .id = -1,
2082};
2083
Asish Bhattacharya96bb6f42011-11-01 20:36:09 +05302084struct platform_device msm_compr_dsp = {
2085 .name = "msm-compr-dsp",
2086 .id = -1,
2087};
2088
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002089struct platform_device msm_pcm_hostless = {
2090 .name = "msm-pcm-hostless",
2091 .id = -1,
2092};
2093
Laxminath Kasamcee1d602011-08-01 19:26:57 +05302094struct platform_device msm_cpudai_afe_01_rx = {
2095 .name = "msm-dai-q6",
2096 .id = 0xE0,
2097};
2098
2099struct platform_device msm_cpudai_afe_01_tx = {
2100 .name = "msm-dai-q6",
2101 .id = 0xF0,
2102};
2103
2104struct platform_device msm_cpudai_afe_02_rx = {
2105 .name = "msm-dai-q6",
2106 .id = 0xF1,
2107};
2108
2109struct platform_device msm_cpudai_afe_02_tx = {
2110 .name = "msm-dai-q6",
2111 .id = 0xE1,
2112};
2113
2114struct platform_device msm_pcm_afe = {
2115 .name = "msm-pcm-afe",
2116 .id = -1,
2117};
2118
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002119static struct fs_driver_data gfx2d0_fs_data = {
2120 .clks = (struct fs_clk_data[]){
2121 { .name = "core_clk" },
2122 { .name = "iface_clk" },
2123 { 0 }
2124 },
2125 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002126};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002127
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002128static struct fs_driver_data gfx2d1_fs_data = {
2129 .clks = (struct fs_clk_data[]){
2130 { .name = "core_clk" },
2131 { .name = "iface_clk" },
2132 { 0 }
2133 },
2134 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2135};
2136
2137static struct fs_driver_data gfx3d_fs_data = {
2138 .clks = (struct fs_clk_data[]){
2139 { .name = "core_clk", .reset_rate = 27000000 },
2140 { .name = "iface_clk" },
2141 { 0 }
2142 },
2143 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
2144};
2145
2146static struct fs_driver_data ijpeg_fs_data = {
2147 .clks = (struct fs_clk_data[]){
2148 { .name = "core_clk" },
2149 { .name = "iface_clk" },
2150 { .name = "bus_clk" },
2151 { 0 }
2152 },
2153 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
2154};
2155
2156static struct fs_driver_data mdp_fs_data = {
2157 .clks = (struct fs_clk_data[]){
2158 { .name = "core_clk" },
2159 { .name = "iface_clk" },
2160 { .name = "bus_clk" },
2161 { .name = "vsync_clk" },
2162 { .name = "lut_clk" },
2163 { .name = "tv_src_clk" },
2164 { .name = "tv_clk" },
Matt Wagantallc33c1ed2012-07-23 17:19:08 -07002165 { .name = "reset1_clk" },
2166 { .name = "reset2_clk" },
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002167 { 0 }
2168 },
2169 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
2170 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
2171};
2172
2173static struct fs_driver_data rot_fs_data = {
2174 .clks = (struct fs_clk_data[]){
2175 { .name = "core_clk" },
2176 { .name = "iface_clk" },
2177 { .name = "bus_clk" },
2178 { 0 }
2179 },
2180 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
2181};
2182
2183static struct fs_driver_data ved_fs_data = {
2184 .clks = (struct fs_clk_data[]){
2185 { .name = "core_clk" },
2186 { .name = "iface_clk" },
2187 { .name = "bus_clk" },
2188 { 0 }
2189 },
2190 .bus_port0 = MSM_BUS_MASTER_HD_CODEC_PORT0,
2191 .bus_port1 = MSM_BUS_MASTER_HD_CODEC_PORT1,
2192};
2193
2194static struct fs_driver_data vfe_fs_data = {
2195 .clks = (struct fs_clk_data[]){
2196 { .name = "core_clk" },
2197 { .name = "iface_clk" },
2198 { .name = "bus_clk" },
2199 { 0 }
2200 },
2201 .bus_port0 = MSM_BUS_MASTER_VFE,
2202};
2203
2204static struct fs_driver_data vpe_fs_data = {
2205 .clks = (struct fs_clk_data[]){
2206 { .name = "core_clk" },
2207 { .name = "iface_clk" },
2208 { .name = "bus_clk" },
2209 { 0 }
2210 },
2211 .bus_port0 = MSM_BUS_MASTER_VPE,
2212};
2213
2214struct platform_device *msm8960_footswitch[] __initdata = {
Matt Wagantalld4aab1e2012-05-03 20:26:56 -07002215 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
Matt Wagantall316f2fc2012-05-03 20:41:42 -07002216 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -07002217 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Kiran Kumar H Nfa18a032012-06-25 14:34:18 -07002218 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
2219 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -07002220 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
2221 FS_8X60(FS_GFX2D0, "vdd", "kgsl-2d0.0", &gfx2d0_fs_data),
2222 FS_8X60(FS_GFX2D1, "vdd", "kgsl-2d1.1", &gfx2d1_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -07002223 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002224};
2225unsigned msm8960_num_footswitch __initdata = ARRAY_SIZE(msm8960_footswitch);
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07002226
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002227#ifdef CONFIG_MSM_ROTATOR
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07002228static struct msm_bus_vectors rotator_init_vectors[] = {
2229 {
2230 .src = MSM_BUS_MASTER_ROTATOR,
2231 .dst = MSM_BUS_SLAVE_EBI_CH0,
2232 .ab = 0,
2233 .ib = 0,
2234 },
2235};
2236
2237static struct msm_bus_vectors rotator_ui_vectors[] = {
2238 {
2239 .src = MSM_BUS_MASTER_ROTATOR,
2240 .dst = MSM_BUS_SLAVE_EBI_CH0,
2241 .ab = (1024 * 600 * 4 * 2 * 60),
2242 .ib = (1024 * 600 * 4 * 2 * 60 * 1.5),
2243 },
2244};
2245
2246static struct msm_bus_vectors rotator_vga_vectors[] = {
2247 {
2248 .src = MSM_BUS_MASTER_ROTATOR,
2249 .dst = MSM_BUS_SLAVE_EBI_CH0,
2250 .ab = (640 * 480 * 2 * 2 * 30),
2251 .ib = (640 * 480 * 2 * 2 * 30 * 1.5),
2252 },
2253};
2254static struct msm_bus_vectors rotator_720p_vectors[] = {
2255 {
2256 .src = MSM_BUS_MASTER_ROTATOR,
2257 .dst = MSM_BUS_SLAVE_EBI_CH0,
2258 .ab = (1280 * 736 * 2 * 2 * 30),
2259 .ib = (1280 * 736 * 2 * 2 * 30 * 1.5),
2260 },
2261};
2262
2263static struct msm_bus_vectors rotator_1080p_vectors[] = {
2264 {
2265 .src = MSM_BUS_MASTER_ROTATOR,
2266 .dst = MSM_BUS_SLAVE_EBI_CH0,
2267 .ab = (1920 * 1088 * 2 * 2 * 30),
2268 .ib = (1920 * 1088 * 2 * 2 * 30 * 1.5),
2269 },
2270};
2271
2272static struct msm_bus_paths rotator_bus_scale_usecases[] = {
2273 {
2274 ARRAY_SIZE(rotator_init_vectors),
2275 rotator_init_vectors,
2276 },
2277 {
2278 ARRAY_SIZE(rotator_ui_vectors),
2279 rotator_ui_vectors,
2280 },
2281 {
2282 ARRAY_SIZE(rotator_vga_vectors),
2283 rotator_vga_vectors,
2284 },
2285 {
2286 ARRAY_SIZE(rotator_720p_vectors),
2287 rotator_720p_vectors,
2288 },
2289 {
2290 ARRAY_SIZE(rotator_1080p_vectors),
2291 rotator_1080p_vectors,
2292 },
2293};
2294
2295struct msm_bus_scale_pdata rotator_bus_scale_pdata = {
2296 rotator_bus_scale_usecases,
2297 ARRAY_SIZE(rotator_bus_scale_usecases),
2298 .name = "rotator",
2299};
2300
2301void __init msm_rotator_update_bus_vectors(unsigned int xres,
2302 unsigned int yres)
2303{
2304 rotator_ui_vectors[0].ab = xres * yres * 4 * 2 * 60;
2305 rotator_ui_vectors[0].ib = xres * yres * 4 * 2 * 60 * 3 / 2;
2306}
2307
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002308#define ROTATOR_HW_BASE 0x04E00000
2309static struct resource resources_msm_rotator[] = {
2310 {
2311 .start = ROTATOR_HW_BASE,
2312 .end = ROTATOR_HW_BASE + 0x100000 - 1,
2313 .flags = IORESOURCE_MEM,
2314 },
2315 {
2316 .start = ROT_IRQ,
2317 .end = ROT_IRQ,
2318 .flags = IORESOURCE_IRQ,
2319 },
2320};
2321
2322static struct msm_rot_clocks rotator_clocks[] = {
2323 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002324 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002325 .clk_type = ROTATOR_CORE_CLK,
Nagamalleswararao Ganji0bb107342011-10-10 20:55:32 -07002326 .clk_rate = 200 * 1000 * 1000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002327 },
2328 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002329 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002330 .clk_type = ROTATOR_PCLK,
2331 .clk_rate = 0,
2332 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002333};
2334
2335static struct msm_rotator_platform_data rotator_pdata = {
2336 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
2337 .hardware_version_number = 0x01020309,
2338 .rotator_clks = rotator_clocks,
Nagamalleswararao Ganji5fabbd62011-11-06 23:10:43 -08002339#ifdef CONFIG_MSM_BUS_SCALING
2340 .bus_scale_table = &rotator_bus_scale_pdata,
2341#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002342};
2343
2344struct platform_device msm_rotator_device = {
2345 .name = "msm_rotator",
2346 .id = 0,
2347 .num_resources = ARRAY_SIZE(resources_msm_rotator),
2348 .resource = resources_msm_rotator,
2349 .dev = {
2350 .platform_data = &rotator_pdata,
2351 },
2352};
Olav Hauganef95ae32012-05-15 09:50:30 -07002353
2354void __init msm_rotator_set_split_iommu_domain(void)
2355{
2356 rotator_pdata.rot_iommu_split_domain = 1;
2357}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002358#endif
2359
2360#define MIPI_DSI_HW_BASE 0x04700000
2361#define MDP_HW_BASE 0x05100000
2362
2363static struct resource msm_mipi_dsi1_resources[] = {
2364 {
2365 .name = "mipi_dsi",
2366 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002367 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002368 .flags = IORESOURCE_MEM,
2369 },
2370 {
2371 .start = DSI1_IRQ,
2372 .end = DSI1_IRQ,
2373 .flags = IORESOURCE_IRQ,
2374 },
2375};
2376
2377struct platform_device msm_mipi_dsi1_device = {
2378 .name = "mipi_dsi",
2379 .id = 1,
2380 .num_resources = ARRAY_SIZE(msm_mipi_dsi1_resources),
2381 .resource = msm_mipi_dsi1_resources,
2382};
2383
2384static struct resource msm_mdp_resources[] = {
2385 {
2386 .name = "mdp",
2387 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002388 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002389 .flags = IORESOURCE_MEM,
2390 },
2391 {
2392 .start = MDP_IRQ,
2393 .end = MDP_IRQ,
2394 .flags = IORESOURCE_IRQ,
2395 },
2396};
2397
2398static struct platform_device msm_mdp_device = {
2399 .name = "mdp",
2400 .id = 0,
2401 .num_resources = ARRAY_SIZE(msm_mdp_resources),
2402 .resource = msm_mdp_resources,
2403};
2404
2405static void __init msm_register_device(struct platform_device *pdev, void *data)
2406{
2407 int ret;
2408
2409 pdev->dev.platform_data = data;
2410 ret = platform_device_register(pdev);
2411 if (ret)
2412 dev_err(&pdev->dev,
2413 "%s: platform_device_register() failed = %d\n",
2414 __func__, ret);
2415}
2416
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002417#ifdef CONFIG_MSM_BUS_SCALING
2418static struct platform_device msm_dtv_device = {
2419 .name = "dtv",
2420 .id = 0,
2421};
2422#endif
2423
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08002424struct platform_device msm_lvds_device = {
Huaibin Yang4a084e32011-12-15 15:25:52 -08002425 .name = "lvds",
2426 .id = 0,
2427};
2428
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002429void __init msm_fb_register_device(char *name, void *data)
2430{
2431 if (!strncmp(name, "mdp", 3))
2432 msm_register_device(&msm_mdp_device, data);
2433 else if (!strncmp(name, "mipi_dsi", 8))
2434 msm_register_device(&msm_mipi_dsi1_device, data);
Huaibin Yang4a084e32011-12-15 15:25:52 -08002435 else if (!strncmp(name, "lvds", 4))
2436 msm_register_device(&msm_lvds_device, data);
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002437#ifdef CONFIG_MSM_BUS_SCALING
2438 else if (!strncmp(name, "dtv", 3))
2439 msm_register_device(&msm_dtv_device, data);
2440#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002441 else
2442 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
2443}
2444
2445static struct resource resources_sps[] = {
2446 {
2447 .name = "pipe_mem",
2448 .start = 0x12800000,
2449 .end = 0x12800000 + 0x4000 - 1,
2450 .flags = IORESOURCE_MEM,
2451 },
2452 {
2453 .name = "bamdma_dma",
2454 .start = 0x12240000,
2455 .end = 0x12240000 + 0x1000 - 1,
2456 .flags = IORESOURCE_MEM,
2457 },
2458 {
2459 .name = "bamdma_bam",
2460 .start = 0x12244000,
2461 .end = 0x12244000 + 0x4000 - 1,
2462 .flags = IORESOURCE_MEM,
2463 },
2464 {
2465 .name = "bamdma_irq",
2466 .start = SPS_BAM_DMA_IRQ,
2467 .end = SPS_BAM_DMA_IRQ,
2468 .flags = IORESOURCE_IRQ,
2469 },
2470};
2471
2472struct msm_sps_platform_data msm_sps_pdata = {
2473 .bamdma_restricted_pipes = 0x06,
2474};
2475
2476struct platform_device msm_device_sps = {
2477 .name = "msm_sps",
2478 .id = -1,
2479 .num_resources = ARRAY_SIZE(resources_sps),
2480 .resource = resources_sps,
2481 .dev.platform_data = &msm_sps_pdata,
2482};
2483
2484#ifdef CONFIG_MSM_MPM
Praveen Chidambaram78499012011-11-01 17:15:17 -06002485static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002486 [1] = MSM_GPIO_TO_INT(46),
2487 [2] = MSM_GPIO_TO_INT(150),
2488 [4] = MSM_GPIO_TO_INT(103),
2489 [5] = MSM_GPIO_TO_INT(104),
2490 [6] = MSM_GPIO_TO_INT(105),
2491 [7] = MSM_GPIO_TO_INT(106),
2492 [8] = MSM_GPIO_TO_INT(107),
2493 [9] = MSM_GPIO_TO_INT(7),
2494 [10] = MSM_GPIO_TO_INT(11),
2495 [11] = MSM_GPIO_TO_INT(15),
2496 [12] = MSM_GPIO_TO_INT(19),
2497 [13] = MSM_GPIO_TO_INT(23),
2498 [14] = MSM_GPIO_TO_INT(27),
2499 [15] = MSM_GPIO_TO_INT(31),
2500 [16] = MSM_GPIO_TO_INT(35),
2501 [19] = MSM_GPIO_TO_INT(90),
2502 [20] = MSM_GPIO_TO_INT(92),
2503 [23] = MSM_GPIO_TO_INT(85),
2504 [24] = MSM_GPIO_TO_INT(83),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002505 [25] = USB1_HS_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002506 [27] = HDMI_IRQ,
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002507 [29] = MSM_GPIO_TO_INT(10),
2508 [30] = MSM_GPIO_TO_INT(102),
2509 [31] = MSM_GPIO_TO_INT(81),
2510 [32] = MSM_GPIO_TO_INT(78),
2511 [33] = MSM_GPIO_TO_INT(94),
2512 [34] = MSM_GPIO_TO_INT(72),
2513 [35] = MSM_GPIO_TO_INT(39),
2514 [36] = MSM_GPIO_TO_INT(43),
2515 [37] = MSM_GPIO_TO_INT(61),
2516 [38] = MSM_GPIO_TO_INT(50),
2517 [39] = MSM_GPIO_TO_INT(42),
2518 [41] = MSM_GPIO_TO_INT(62),
2519 [42] = MSM_GPIO_TO_INT(76),
2520 [43] = MSM_GPIO_TO_INT(75),
2521 [44] = MSM_GPIO_TO_INT(70),
2522 [45] = MSM_GPIO_TO_INT(69),
2523 [46] = MSM_GPIO_TO_INT(67),
2524 [47] = MSM_GPIO_TO_INT(65),
2525 [48] = MSM_GPIO_TO_INT(58),
2526 [49] = MSM_GPIO_TO_INT(54),
2527 [50] = MSM_GPIO_TO_INT(52),
2528 [51] = MSM_GPIO_TO_INT(49),
2529 [52] = MSM_GPIO_TO_INT(40),
2530 [53] = MSM_GPIO_TO_INT(37),
2531 [54] = MSM_GPIO_TO_INT(24),
2532 [55] = MSM_GPIO_TO_INT(14),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002533};
2534
Praveen Chidambaram78499012011-11-01 17:15:17 -06002535static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002536 TLMM_MSM_SUMMARY_IRQ,
2537 RPM_APCC_CPU0_GP_HIGH_IRQ,
2538 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2539 RPM_APCC_CPU0_GP_LOW_IRQ,
2540 RPM_APCC_CPU0_WAKE_UP_IRQ,
2541 RPM_APCC_CPU1_GP_HIGH_IRQ,
2542 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2543 RPM_APCC_CPU1_GP_LOW_IRQ,
2544 RPM_APCC_CPU1_WAKE_UP_IRQ,
2545 MSS_TO_APPS_IRQ_0,
2546 MSS_TO_APPS_IRQ_1,
2547 MSS_TO_APPS_IRQ_2,
2548 MSS_TO_APPS_IRQ_3,
2549 MSS_TO_APPS_IRQ_4,
2550 MSS_TO_APPS_IRQ_5,
2551 MSS_TO_APPS_IRQ_6,
2552 MSS_TO_APPS_IRQ_7,
2553 MSS_TO_APPS_IRQ_8,
2554 MSS_TO_APPS_IRQ_9,
2555 LPASS_SCSS_GP_LOW_IRQ,
2556 LPASS_SCSS_GP_MEDIUM_IRQ,
2557 LPASS_SCSS_GP_HIGH_IRQ,
David Collins5e2b2fd2011-09-08 15:23:30 -07002558 SPS_MTI_30,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002559 SPS_MTI_31,
David Collins5e2b2fd2011-09-08 15:23:30 -07002560 RIVA_APSS_SPARE_IRQ,
David Collins84ecd0a2011-09-27 21:11:11 -07002561 RIVA_APPS_WLAN_SMSM_IRQ,
2562 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2563 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002564};
2565
Praveen Chidambaram78499012011-11-01 17:15:17 -06002566struct msm_mpm_device_data msm8960_mpm_dev_data __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002567 .irqs_m2a = msm_mpm_irqs_m2a,
2568 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2569 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2570 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2571 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2572 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2573 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2574 .mpm_apps_ipc_val = BIT(1),
2575 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2576
2577};
2578#endif
2579
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002580#define LPASS_SLIMBUS_PHYS 0x28080000
2581#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Sagar Dhariacc969452011-09-19 10:34:30 -06002582#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002583/* Board info for the slimbus slave device */
2584static struct resource slimbus_res[] = {
2585 {
2586 .start = LPASS_SLIMBUS_PHYS,
2587 .end = LPASS_SLIMBUS_PHYS + 8191,
2588 .flags = IORESOURCE_MEM,
2589 .name = "slimbus_physical",
2590 },
2591 {
2592 .start = LPASS_SLIMBUS_BAM_PHYS,
2593 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
2594 .flags = IORESOURCE_MEM,
2595 .name = "slimbus_bam_physical",
2596 },
2597 {
Sagar Dhariacc969452011-09-19 10:34:30 -06002598 .start = LPASS_SLIMBUS_SLEW,
2599 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
2600 .flags = IORESOURCE_MEM,
2601 .name = "slimbus_slew_reg",
2602 },
2603 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002604 .start = SLIMBUS0_CORE_EE1_IRQ,
2605 .end = SLIMBUS0_CORE_EE1_IRQ,
2606 .flags = IORESOURCE_IRQ,
2607 .name = "slimbus_irq",
2608 },
2609 {
2610 .start = SLIMBUS0_BAM_EE1_IRQ,
2611 .end = SLIMBUS0_BAM_EE1_IRQ,
2612 .flags = IORESOURCE_IRQ,
2613 .name = "slimbus_bam_irq",
2614 },
2615};
2616
2617struct platform_device msm_slim_ctrl = {
2618 .name = "msm_slim_ctrl",
2619 .id = 1,
2620 .num_resources = ARRAY_SIZE(slimbus_res),
2621 .resource = slimbus_res,
2622 .dev = {
2623 .coherent_dma_mask = 0xffffffffULL,
2624 },
2625};
2626
Lucille Sylvester6e362412011-12-09 16:21:42 -07002627static struct msm_dcvs_freq_entry grp3d_freq[] = {
2628 {0, 0, 333932},
2629 {0, 0, 497532},
2630 {0, 0, 707610},
2631 {0, 0, 844545},
2632};
2633
2634static struct msm_dcvs_freq_entry grp2d_freq[] = {
2635 {0, 0, 86000},
2636 {0, 0, 200000},
2637};
2638
2639static struct msm_dcvs_core_info grp3d_core_info = {
2640 .freq_tbl = &grp3d_freq[0],
2641 .core_param = {
2642 .max_time_us = 100000,
2643 .num_freq = ARRAY_SIZE(grp3d_freq),
2644 },
2645 .algo_param = {
2646 .slack_time_us = 39000,
2647 .disable_pc_threshold = 86000,
2648 .ss_window_size = 1000000,
2649 .ss_util_pct = 95,
2650 .em_max_util_pct = 97,
2651 .ss_iobusy_conv = 100,
2652 },
2653};
2654
2655static struct msm_dcvs_core_info grp2d_core_info = {
2656 .freq_tbl = &grp2d_freq[0],
2657 .core_param = {
2658 .max_time_us = 100000,
2659 .num_freq = ARRAY_SIZE(grp2d_freq),
2660 },
2661 .algo_param = {
2662 .slack_time_us = 39000,
2663 .disable_pc_threshold = 90000,
2664 .ss_window_size = 1000000,
2665 .ss_util_pct = 90,
2666 .em_max_util_pct = 95,
2667 },
2668};
2669
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002670#ifdef CONFIG_MSM_BUS_SCALING
2671static struct msm_bus_vectors grp3d_init_vectors[] = {
2672 {
2673 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2674 .dst = MSM_BUS_SLAVE_EBI_CH0,
2675 .ab = 0,
2676 .ib = 0,
2677 },
2678};
2679
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002680static struct msm_bus_vectors grp3d_low_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002681 {
2682 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2683 .dst = MSM_BUS_SLAVE_EBI_CH0,
2684 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002685 .ib = KGSL_CONVERT_TO_MBPS(1000),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002686 },
2687};
2688
2689static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
2690 {
2691 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2692 .dst = MSM_BUS_SLAVE_EBI_CH0,
2693 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002694 .ib = KGSL_CONVERT_TO_MBPS(2048),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002695 },
2696};
2697
2698static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
2699 {
2700 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2701 .dst = MSM_BUS_SLAVE_EBI_CH0,
2702 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002703 .ib = KGSL_CONVERT_TO_MBPS(2656),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002704 },
2705};
2706
2707static struct msm_bus_vectors grp3d_max_vectors[] = {
2708 {
2709 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2710 .dst = MSM_BUS_SLAVE_EBI_CH0,
2711 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002712 .ib = KGSL_CONVERT_TO_MBPS(3968),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002713 },
2714};
2715
2716static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
2717 {
2718 ARRAY_SIZE(grp3d_init_vectors),
2719 grp3d_init_vectors,
2720 },
2721 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002722 ARRAY_SIZE(grp3d_low_vectors),
2723 grp3d_low_vectors,
2724 },
2725 {
2726 ARRAY_SIZE(grp3d_nominal_low_vectors),
2727 grp3d_nominal_low_vectors,
2728 },
2729 {
2730 ARRAY_SIZE(grp3d_nominal_high_vectors),
2731 grp3d_nominal_high_vectors,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002732 },
2733 {
2734 ARRAY_SIZE(grp3d_max_vectors),
2735 grp3d_max_vectors,
2736 },
2737};
2738
2739static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
2740 grp3d_bus_scale_usecases,
2741 ARRAY_SIZE(grp3d_bus_scale_usecases),
2742 .name = "grp3d",
2743};
2744
2745static struct msm_bus_vectors grp2d0_init_vectors[] = {
2746 {
2747 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2748 .dst = MSM_BUS_SLAVE_EBI_CH0,
2749 .ab = 0,
2750 .ib = 0,
2751 },
2752};
2753
Lucille Sylvester808eca22011-11-03 10:26:29 -07002754static struct msm_bus_vectors grp2d0_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002755 {
2756 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2757 .dst = MSM_BUS_SLAVE_EBI_CH0,
2758 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002759 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002760 },
2761};
2762
Lucille Sylvester808eca22011-11-03 10:26:29 -07002763static struct msm_bus_vectors grp2d0_max_vectors[] = {
2764 {
2765 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2766 .dst = MSM_BUS_SLAVE_EBI_CH0,
2767 .ab = 0,
2768 .ib = KGSL_CONVERT_TO_MBPS(2048),
2769 },
2770};
2771
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002772static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
2773 {
2774 ARRAY_SIZE(grp2d0_init_vectors),
2775 grp2d0_init_vectors,
2776 },
2777 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002778 ARRAY_SIZE(grp2d0_nominal_vectors),
2779 grp2d0_nominal_vectors,
2780 },
2781 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002782 ARRAY_SIZE(grp2d0_max_vectors),
2783 grp2d0_max_vectors,
2784 },
2785};
2786
2787struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
2788 grp2d0_bus_scale_usecases,
2789 ARRAY_SIZE(grp2d0_bus_scale_usecases),
2790 .name = "grp2d0",
2791};
2792
2793static struct msm_bus_vectors grp2d1_init_vectors[] = {
2794 {
2795 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2796 .dst = MSM_BUS_SLAVE_EBI_CH0,
2797 .ab = 0,
2798 .ib = 0,
2799 },
2800};
2801
Lucille Sylvester808eca22011-11-03 10:26:29 -07002802static struct msm_bus_vectors grp2d1_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002803 {
2804 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2805 .dst = MSM_BUS_SLAVE_EBI_CH0,
2806 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002807 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002808 },
2809};
2810
Lucille Sylvester808eca22011-11-03 10:26:29 -07002811static struct msm_bus_vectors grp2d1_max_vectors[] = {
2812 {
2813 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2814 .dst = MSM_BUS_SLAVE_EBI_CH0,
2815 .ab = 0,
2816 .ib = KGSL_CONVERT_TO_MBPS(2048),
2817 },
2818};
2819
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002820static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
2821 {
2822 ARRAY_SIZE(grp2d1_init_vectors),
2823 grp2d1_init_vectors,
2824 },
2825 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002826 ARRAY_SIZE(grp2d1_nominal_vectors),
2827 grp2d1_nominal_vectors,
2828 },
2829 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002830 ARRAY_SIZE(grp2d1_max_vectors),
2831 grp2d1_max_vectors,
2832 },
2833};
2834
2835struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
2836 grp2d1_bus_scale_usecases,
2837 ARRAY_SIZE(grp2d1_bus_scale_usecases),
2838 .name = "grp2d1",
2839};
2840#endif
2841
2842static struct resource kgsl_3d0_resources[] = {
2843 {
2844 .name = KGSL_3D0_REG_MEMORY,
2845 .start = 0x04300000, /* GFX3D address */
2846 .end = 0x0431ffff,
2847 .flags = IORESOURCE_MEM,
2848 },
2849 {
2850 .name = KGSL_3D0_IRQ,
2851 .start = GFX3D_IRQ,
2852 .end = GFX3D_IRQ,
2853 .flags = IORESOURCE_IRQ,
2854 },
2855};
2856
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002857static const struct kgsl_iommu_ctx kgsl_3d0_iommu_ctxs[] = {
2858 { "gfx3d_user", 0 },
2859 { "gfx3d_priv", 1 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002860};
2861
2862static struct kgsl_device_iommu_data kgsl_3d0_iommu_data[] = {
2863 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002864 .iommu_ctxs = kgsl_3d0_iommu_ctxs,
2865 .iommu_ctx_count = ARRAY_SIZE(kgsl_3d0_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002866 .physstart = 0x07C00000,
2867 .physend = 0x07C00000 + SZ_1M - 1,
2868 },
2869};
2870
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002871static struct kgsl_device_platform_data kgsl_3d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002872 .pwrlevel = {
2873 {
2874 .gpu_freq = 400000000,
2875 .bus_freq = 4,
2876 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002877 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002878 {
2879 .gpu_freq = 300000000,
2880 .bus_freq = 3,
2881 .io_fraction = 33,
2882 },
2883 {
2884 .gpu_freq = 200000000,
2885 .bus_freq = 2,
2886 .io_fraction = 100,
2887 },
2888 {
2889 .gpu_freq = 128000000,
2890 .bus_freq = 1,
2891 .io_fraction = 100,
2892 },
2893 {
2894 .gpu_freq = 27000000,
2895 .bus_freq = 0,
2896 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002897 },
Lucille Sylvester67b4c532012-02-08 11:24:31 -08002898 .init_level = 1,
Lucille Sylvester6e362412011-12-09 16:21:42 -07002899 .num_levels = ARRAY_SIZE(grp3d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002900 .set_grp_async = NULL,
Lucille Sylvester5dc67512012-03-27 15:07:58 -06002901 .idle_timeout = HZ/12,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002902 .nap_allowed = true,
2903 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002904#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002905 .bus_scale_table = &grp3d_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002906#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002907 .iommu_data = kgsl_3d0_iommu_data,
2908 .iommu_count = ARRAY_SIZE(kgsl_3d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07002909 .core_info = &grp3d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002910};
2911
2912struct platform_device msm_kgsl_3d0 = {
2913 .name = "kgsl-3d0",
2914 .id = 0,
2915 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
2916 .resource = kgsl_3d0_resources,
2917 .dev = {
2918 .platform_data = &kgsl_3d0_pdata,
2919 },
2920};
2921
2922static struct resource kgsl_2d0_resources[] = {
2923 {
2924 .name = KGSL_2D0_REG_MEMORY,
2925 .start = 0x04100000, /* Z180 base address */
2926 .end = 0x04100FFF,
2927 .flags = IORESOURCE_MEM,
2928 },
2929 {
2930 .name = KGSL_2D0_IRQ,
2931 .start = GFX2D0_IRQ,
2932 .end = GFX2D0_IRQ,
2933 .flags = IORESOURCE_IRQ,
2934 },
2935};
2936
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002937static const struct kgsl_iommu_ctx kgsl_2d0_iommu_ctxs[] = {
2938 { "gfx2d0_2d0", 0 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002939};
2940
2941static struct kgsl_device_iommu_data kgsl_2d0_iommu_data[] = {
2942 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002943 .iommu_ctxs = kgsl_2d0_iommu_ctxs,
2944 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d0_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002945 .physstart = 0x07D00000,
2946 .physend = 0x07D00000 + SZ_1M - 1,
2947 },
2948};
2949
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002950static struct kgsl_device_platform_data kgsl_2d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002951 .pwrlevel = {
2952 {
2953 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002954 .bus_freq = 2,
2955 },
2956 {
2957 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002958 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002959 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002960 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002961 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002962 .bus_freq = 0,
2963 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002964 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002965 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07002966 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002967 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002968 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002969 .nap_allowed = true,
2970 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002971#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002972 .bus_scale_table = &grp2d0_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002973#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002974 .iommu_data = kgsl_2d0_iommu_data,
2975 .iommu_count = ARRAY_SIZE(kgsl_2d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07002976 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002977};
2978
2979struct platform_device msm_kgsl_2d0 = {
2980 .name = "kgsl-2d0",
2981 .id = 0,
2982 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
2983 .resource = kgsl_2d0_resources,
2984 .dev = {
2985 .platform_data = &kgsl_2d0_pdata,
2986 },
2987};
2988
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002989static const struct kgsl_iommu_ctx kgsl_2d1_iommu_ctxs[] = {
2990 { "gfx2d1_2d1", 0 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002991};
2992
2993static struct kgsl_device_iommu_data kgsl_2d1_iommu_data[] = {
2994 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002995 .iommu_ctxs = kgsl_2d1_iommu_ctxs,
2996 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d1_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002997 .physstart = 0x07E00000,
2998 .physend = 0x07E00000 + SZ_1M - 1,
2999 },
3000};
3001
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003002static struct resource kgsl_2d1_resources[] = {
3003 {
3004 .name = KGSL_2D1_REG_MEMORY,
3005 .start = 0x04200000, /* Z180 device 1 base address */
3006 .end = 0x04200FFF,
3007 .flags = IORESOURCE_MEM,
3008 },
3009 {
3010 .name = KGSL_2D1_IRQ,
3011 .start = GFX2D1_IRQ,
3012 .end = GFX2D1_IRQ,
3013 .flags = IORESOURCE_IRQ,
3014 },
3015};
3016
3017static struct kgsl_device_platform_data kgsl_2d1_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003018 .pwrlevel = {
3019 {
3020 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003021 .bus_freq = 2,
3022 },
3023 {
3024 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003025 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003026 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003027 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003028 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003029 .bus_freq = 0,
3030 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003031 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003032 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003033 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003034 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003035 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003036 .nap_allowed = true,
3037 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003038#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003039 .bus_scale_table = &grp2d1_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003040#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003041 .iommu_data = kgsl_2d1_iommu_data,
3042 .iommu_count = ARRAY_SIZE(kgsl_2d1_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07003043 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003044};
3045
3046struct platform_device msm_kgsl_2d1 = {
3047 .name = "kgsl-2d1",
3048 .id = 1,
3049 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
3050 .resource = kgsl_2d1_resources,
3051 .dev = {
3052 .platform_data = &kgsl_2d1_pdata,
3053 },
3054};
3055
3056#ifdef CONFIG_MSM_GEMINI
3057static struct resource msm_gemini_resources[] = {
3058 {
3059 .start = 0x04600000,
3060 .end = 0x04600000 + SZ_1M - 1,
3061 .flags = IORESOURCE_MEM,
3062 },
3063 {
3064 .start = JPEG_IRQ,
3065 .end = JPEG_IRQ,
3066 .flags = IORESOURCE_IRQ,
3067 },
3068};
3069
3070struct platform_device msm8960_gemini_device = {
3071 .name = "msm_gemini",
3072 .resource = msm_gemini_resources,
3073 .num_resources = ARRAY_SIZE(msm_gemini_resources),
3074};
3075#endif
3076
Kalyani Oruganti465d1e12012-05-15 10:23:05 -07003077#ifdef CONFIG_MSM_MERCURY
3078static struct resource msm_mercury_resources[] = {
3079 {
3080 .start = 0x05000000,
3081 .end = 0x05000000 + SZ_1M - 1,
3082 .name = "mercury_resource_base",
3083 .flags = IORESOURCE_MEM,
3084 },
3085 {
3086 .start = JPEGD_IRQ,
3087 .end = JPEGD_IRQ,
3088 .flags = IORESOURCE_IRQ,
3089 },
3090};
3091struct platform_device msm8960_mercury_device = {
3092 .name = "msm_mercury",
3093 .resource = msm_mercury_resources,
3094 .num_resources = ARRAY_SIZE(msm_mercury_resources),
3095};
3096#endif
3097
Praveen Chidambaram78499012011-11-01 17:15:17 -06003098struct msm_rpm_platform_data msm8960_rpm_data __initdata = {
3099 .reg_base_addrs = {
3100 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
3101 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
3102 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
3103 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
3104 },
3105 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08003106 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06003107 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06003108 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
3109 .ipc_rpm_val = 4,
3110 .target_id = {
3111 MSM_RPM_MAP(8960, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
3112 MSM_RPM_MAP(8960, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
3113 MSM_RPM_MAP(8960, INVALIDATE_0, INVALIDATE, 8),
3114 MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
3115 MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
3116 MSM_RPM_MAP(8960, RPM_CTL, RPM_CTL, 1),
3117 MSM_RPM_MAP(8960, CXO_CLK, CXO_CLK, 1),
3118 MSM_RPM_MAP(8960, PXO_CLK, PXO_CLK, 1),
3119 MSM_RPM_MAP(8960, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
3120 MSM_RPM_MAP(8960, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
3121 MSM_RPM_MAP(8960, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
3122 MSM_RPM_MAP(8960, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
3123 MSM_RPM_MAP(8960, SFPB_CLK, SFPB_CLK, 1),
3124 MSM_RPM_MAP(8960, CFPB_CLK, CFPB_CLK, 1),
3125 MSM_RPM_MAP(8960, MMFPB_CLK, MMFPB_CLK, 1),
3126 MSM_RPM_MAP(8960, EBI1_CLK, EBI1_CLK, 1),
3127 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_HALT_0,
3128 APPS_FABRIC_CFG_HALT, 2),
3129 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_CLKMOD_0,
3130 APPS_FABRIC_CFG_CLKMOD, 3),
3131 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_IOCTL,
3132 APPS_FABRIC_CFG_IOCTL, 1),
3133 MSM_RPM_MAP(8960, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
3134 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_HALT_0,
3135 SYS_FABRIC_CFG_HALT, 2),
3136 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_CLKMOD_0,
3137 SYS_FABRIC_CFG_CLKMOD, 3),
3138 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_IOCTL,
3139 SYS_FABRIC_CFG_IOCTL, 1),
3140 MSM_RPM_MAP(8960, SYSTEM_FABRIC_ARB_0,
3141 SYSTEM_FABRIC_ARB, 29),
3142 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_HALT_0,
3143 MMSS_FABRIC_CFG_HALT, 2),
3144 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_CLKMOD_0,
3145 MMSS_FABRIC_CFG_CLKMOD, 3),
3146 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_IOCTL,
3147 MMSS_FABRIC_CFG_IOCTL, 1),
3148 MSM_RPM_MAP(8960, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
3149 MSM_RPM_MAP(8960, PM8921_S1_0, PM8921_S1, 2),
3150 MSM_RPM_MAP(8960, PM8921_S2_0, PM8921_S2, 2),
3151 MSM_RPM_MAP(8960, PM8921_S3_0, PM8921_S3, 2),
3152 MSM_RPM_MAP(8960, PM8921_S4_0, PM8921_S4, 2),
3153 MSM_RPM_MAP(8960, PM8921_S5_0, PM8921_S5, 2),
3154 MSM_RPM_MAP(8960, PM8921_S6_0, PM8921_S6, 2),
3155 MSM_RPM_MAP(8960, PM8921_S7_0, PM8921_S7, 2),
3156 MSM_RPM_MAP(8960, PM8921_S8_0, PM8921_S8, 2),
3157 MSM_RPM_MAP(8960, PM8921_L1_0, PM8921_L1, 2),
3158 MSM_RPM_MAP(8960, PM8921_L2_0, PM8921_L2, 2),
3159 MSM_RPM_MAP(8960, PM8921_L3_0, PM8921_L3, 2),
3160 MSM_RPM_MAP(8960, PM8921_L4_0, PM8921_L4, 2),
3161 MSM_RPM_MAP(8960, PM8921_L5_0, PM8921_L5, 2),
3162 MSM_RPM_MAP(8960, PM8921_L6_0, PM8921_L6, 2),
3163 MSM_RPM_MAP(8960, PM8921_L7_0, PM8921_L7, 2),
3164 MSM_RPM_MAP(8960, PM8921_L8_0, PM8921_L8, 2),
3165 MSM_RPM_MAP(8960, PM8921_L9_0, PM8921_L9, 2),
3166 MSM_RPM_MAP(8960, PM8921_L10_0, PM8921_L10, 2),
3167 MSM_RPM_MAP(8960, PM8921_L11_0, PM8921_L11, 2),
3168 MSM_RPM_MAP(8960, PM8921_L12_0, PM8921_L12, 2),
3169 MSM_RPM_MAP(8960, PM8921_L13_0, PM8921_L13, 2),
3170 MSM_RPM_MAP(8960, PM8921_L14_0, PM8921_L14, 2),
3171 MSM_RPM_MAP(8960, PM8921_L15_0, PM8921_L15, 2),
3172 MSM_RPM_MAP(8960, PM8921_L16_0, PM8921_L16, 2),
3173 MSM_RPM_MAP(8960, PM8921_L17_0, PM8921_L17, 2),
3174 MSM_RPM_MAP(8960, PM8921_L18_0, PM8921_L18, 2),
3175 MSM_RPM_MAP(8960, PM8921_L19_0, PM8921_L19, 2),
3176 MSM_RPM_MAP(8960, PM8921_L20_0, PM8921_L20, 2),
3177 MSM_RPM_MAP(8960, PM8921_L21_0, PM8921_L21, 2),
3178 MSM_RPM_MAP(8960, PM8921_L22_0, PM8921_L22, 2),
3179 MSM_RPM_MAP(8960, PM8921_L23_0, PM8921_L23, 2),
3180 MSM_RPM_MAP(8960, PM8921_L24_0, PM8921_L24, 2),
3181 MSM_RPM_MAP(8960, PM8921_L25_0, PM8921_L25, 2),
3182 MSM_RPM_MAP(8960, PM8921_L26_0, PM8921_L26, 2),
3183 MSM_RPM_MAP(8960, PM8921_L27_0, PM8921_L27, 2),
3184 MSM_RPM_MAP(8960, PM8921_L28_0, PM8921_L28, 2),
3185 MSM_RPM_MAP(8960, PM8921_L29_0, PM8921_L29, 2),
3186 MSM_RPM_MAP(8960, PM8921_CLK1_0, PM8921_CLK1, 2),
3187 MSM_RPM_MAP(8960, PM8921_CLK2_0, PM8921_CLK2, 2),
3188 MSM_RPM_MAP(8960, PM8921_LVS1, PM8921_LVS1, 1),
3189 MSM_RPM_MAP(8960, PM8921_LVS2, PM8921_LVS2, 1),
3190 MSM_RPM_MAP(8960, PM8921_LVS3, PM8921_LVS3, 1),
3191 MSM_RPM_MAP(8960, PM8921_LVS4, PM8921_LVS4, 1),
3192 MSM_RPM_MAP(8960, PM8921_LVS5, PM8921_LVS5, 1),
3193 MSM_RPM_MAP(8960, PM8921_LVS6, PM8921_LVS6, 1),
3194 MSM_RPM_MAP(8960, PM8921_LVS7, PM8921_LVS7, 1),
3195 MSM_RPM_MAP(8960, NCP_0, NCP, 2),
3196 MSM_RPM_MAP(8960, CXO_BUFFERS, CXO_BUFFERS, 1),
3197 MSM_RPM_MAP(8960, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
3198 MSM_RPM_MAP(8960, HDMI_SWITCH, HDMI_SWITCH, 1),
3199 MSM_RPM_MAP(8960, DDR_DMM_0, DDR_DMM, 2),
3200 MSM_RPM_MAP(8960, QDSS_CLK, QDSS_CLK, 1),
3201 },
3202 .target_status = {
3203 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MAJOR),
3204 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MINOR),
3205 MSM_RPM_STATUS_ID_MAP(8960, VERSION_BUILD),
3206 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_0),
3207 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_1),
3208 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_2),
3209 MSM_RPM_STATUS_ID_MAP(8960, RESERVED_SUPPORTED_RESOURCES_0),
3210 MSM_RPM_STATUS_ID_MAP(8960, SEQUENCE),
3211 MSM_RPM_STATUS_ID_MAP(8960, RPM_CTL),
3212 MSM_RPM_STATUS_ID_MAP(8960, CXO_CLK),
3213 MSM_RPM_STATUS_ID_MAP(8960, PXO_CLK),
3214 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CLK),
3215 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_CLK),
3216 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_CLK),
3217 MSM_RPM_STATUS_ID_MAP(8960, DAYTONA_FABRIC_CLK),
3218 MSM_RPM_STATUS_ID_MAP(8960, SFPB_CLK),
3219 MSM_RPM_STATUS_ID_MAP(8960, CFPB_CLK),
3220 MSM_RPM_STATUS_ID_MAP(8960, MMFPB_CLK),
3221 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CLK),
3222 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_HALT),
3223 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_CLKMOD),
3224 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_IOCTL),
3225 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_ARB),
3226 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_HALT),
3227 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_CLKMOD),
3228 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_IOCTL),
3229 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_ARB),
3230 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_HALT),
3231 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_CLKMOD),
3232 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_IOCTL),
3233 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_ARB),
3234 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_0),
3235 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_1),
3236 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_0),
3237 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_1),
3238 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_0),
3239 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_1),
3240 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_0),
3241 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_1),
3242 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_0),
3243 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_1),
3244 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_0),
3245 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_1),
3246 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_0),
3247 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_1),
3248 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_0),
3249 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_1),
3250 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_0),
3251 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_1),
3252 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_0),
3253 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_1),
3254 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_0),
3255 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_1),
3256 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_0),
3257 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_1),
3258 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_0),
3259 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_1),
3260 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_0),
3261 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_1),
3262 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_0),
3263 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_1),
3264 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_0),
3265 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_1),
3266 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_0),
3267 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_1),
3268 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_0),
3269 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_1),
3270 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_0),
3271 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_1),
3272 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_0),
3273 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_1),
3274 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_0),
3275 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_1),
3276 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_0),
3277 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_1),
3278 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_0),
3279 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_1),
3280 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_0),
3281 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_1),
3282 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_0),
3283 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_1),
3284 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_0),
3285 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_1),
3286 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_0),
3287 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_1),
3288 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_0),
3289 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_1),
3290 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_0),
3291 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_1),
3292 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_0),
3293 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_1),
3294 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_0),
3295 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_1),
3296 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_0),
3297 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_1),
3298 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_0),
3299 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_1),
3300 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_0),
3301 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_1),
3302 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_0),
3303 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_1),
3304 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_0),
3305 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_1),
3306 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_0),
3307 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_1),
3308 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_0),
3309 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_1),
3310 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_0),
3311 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_1),
3312 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS1),
3313 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS2),
3314 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS3),
3315 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS4),
3316 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS5),
3317 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS6),
3318 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS7),
3319 MSM_RPM_STATUS_ID_MAP(8960, NCP_0),
3320 MSM_RPM_STATUS_ID_MAP(8960, NCP_1),
3321 MSM_RPM_STATUS_ID_MAP(8960, CXO_BUFFERS),
3322 MSM_RPM_STATUS_ID_MAP(8960, USB_OTG_SWITCH),
3323 MSM_RPM_STATUS_ID_MAP(8960, HDMI_SWITCH),
3324 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_0),
3325 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_1),
3326 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH0_RANGE),
3327 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH1_RANGE),
3328 },
3329 .target_ctrl_id = {
3330 MSM_RPM_CTRL_MAP(8960, VERSION_MAJOR),
3331 MSM_RPM_CTRL_MAP(8960, VERSION_MINOR),
3332 MSM_RPM_CTRL_MAP(8960, VERSION_BUILD),
3333 MSM_RPM_CTRL_MAP(8960, REQ_CTX_0),
3334 MSM_RPM_CTRL_MAP(8960, REQ_SEL_0),
3335 MSM_RPM_CTRL_MAP(8960, ACK_CTX_0),
3336 MSM_RPM_CTRL_MAP(8960, ACK_SEL_0),
3337 },
3338 .sel_invalidate = MSM_RPM_8960_SEL_INVALIDATE,
3339 .sel_notification = MSM_RPM_8960_SEL_NOTIFICATION,
3340 .sel_last = MSM_RPM_8960_SEL_LAST,
3341 .ver = {3, 0, 0},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003342};
Praveen Chidambaram8985b012011-12-16 13:38:59 -07003343
Praveen Chidambaram78499012011-11-01 17:15:17 -06003344struct platform_device msm8960_rpm_device = {
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003345 .name = "msm_rpm",
3346 .id = -1,
3347};
3348
Praveen Chidambaram78499012011-11-01 17:15:17 -06003349static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
3350 .phys_addr_base = 0x0010C000,
3351 .reg_offsets = {
3352 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
3353 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
3354 },
3355 .phys_size = SZ_8K,
3356 .log_len = 4096, /* log's buffer length in bytes */
3357 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
3358};
3359
3360struct platform_device msm8960_rpm_log_device = {
3361 .name = "msm_rpm_log",
3362 .id = -1,
3363 .dev = {
3364 .platform_data = &msm_rpm_log_pdata,
3365 },
3366};
3367
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003368static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
3369 .phys_addr_base = 0x0010D204,
3370 .phys_size = SZ_8K,
3371};
3372
Praveen Chidambaram78499012011-11-01 17:15:17 -06003373struct platform_device msm8960_rpm_stat_device = {
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003374 .name = "msm_rpm_stat",
3375 .id = -1,
3376 .dev = {
3377 .platform_data = &msm_rpm_stat_pdata,
3378 },
3379};
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003380
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003381struct platform_device msm_bus_sys_fabric = {
3382 .name = "msm_bus_fabric",
3383 .id = MSM_BUS_FAB_SYSTEM,
3384};
3385struct platform_device msm_bus_apps_fabric = {
3386 .name = "msm_bus_fabric",
3387 .id = MSM_BUS_FAB_APPSS,
3388};
3389struct platform_device msm_bus_mm_fabric = {
3390 .name = "msm_bus_fabric",
3391 .id = MSM_BUS_FAB_MMSS,
3392};
3393struct platform_device msm_bus_sys_fpb = {
3394 .name = "msm_bus_fabric",
3395 .id = MSM_BUS_FAB_SYSTEM_FPB,
3396};
3397struct platform_device msm_bus_cpss_fpb = {
3398 .name = "msm_bus_fabric",
3399 .id = MSM_BUS_FAB_CPSS_FPB,
3400};
3401
3402/* Sensors DSPS platform data */
3403#ifdef CONFIG_MSM_DSPS
3404
karthik karuppasamy1a1c6b02012-05-29 15:16:32 -07003405#define PPSS_DSPS_TCM_CODE_BASE 0x12000000
3406#define PPSS_DSPS_TCM_CODE_SIZE 0x28000
3407#define PPSS_DSPS_TCM_BUF_BASE 0x12040000
3408#define PPSS_DSPS_TCM_BUF_SIZE 0x4000
3409#define PPSS_DSPS_PIPE_BASE 0x12800000
3410#define PPSS_DSPS_PIPE_SIZE 0x4000
3411#define PPSS_DSPS_DDR_BASE 0x8fe00000
3412#define PPSS_DSPS_DDR_SIZE 0x100000
3413#define PPSS_SMEM_BASE 0x80000000
3414#define PPSS_SMEM_SIZE 0x200000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003415#define PPSS_REG_PHYS_BASE 0x12080000
3416
3417static struct dsps_clk_info dsps_clks[] = {};
3418static struct dsps_regulator_info dsps_regs[] = {};
3419
3420/*
3421 * Note: GPIOs field is intialized in run-time at the function
3422 * msm8960_init_dsps().
3423 */
3424
3425struct msm_dsps_platform_data msm_dsps_pdata = {
3426 .clks = dsps_clks,
3427 .clks_num = ARRAY_SIZE(dsps_clks),
3428 .gpios = NULL,
3429 .gpios_num = 0,
3430 .regs = dsps_regs,
3431 .regs_num = ARRAY_SIZE(dsps_regs),
3432 .dsps_pwr_ctl_en = 1,
karthik karuppasamy1a1c6b02012-05-29 15:16:32 -07003433 .tcm_code_start = PPSS_DSPS_TCM_CODE_BASE,
3434 .tcm_code_size = PPSS_DSPS_TCM_CODE_SIZE,
3435 .tcm_buf_start = PPSS_DSPS_TCM_BUF_BASE,
3436 .tcm_buf_size = PPSS_DSPS_TCM_BUF_SIZE,
3437 .pipe_start = PPSS_DSPS_PIPE_BASE,
3438 .pipe_size = PPSS_DSPS_PIPE_SIZE,
3439 .ddr_start = PPSS_DSPS_DDR_BASE,
3440 .ddr_size = PPSS_DSPS_DDR_SIZE,
3441 .smem_start = PPSS_SMEM_BASE,
3442 .smem_size = PPSS_SMEM_SIZE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003443 .signature = DSPS_SIGNATURE,
3444};
3445
3446static struct resource msm_dsps_resources[] = {
3447 {
3448 .start = PPSS_REG_PHYS_BASE,
3449 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
3450 .name = "ppss_reg",
3451 .flags = IORESOURCE_MEM,
3452 },
Wentao Xua55500b2011-08-16 18:15:04 -04003453 {
3454 .start = PPSS_WDOG_TIMER_IRQ,
3455 .end = PPSS_WDOG_TIMER_IRQ,
3456 .name = "ppss_wdog",
3457 .flags = IORESOURCE_IRQ,
3458 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003459};
3460
3461struct platform_device msm_dsps_device = {
3462 .name = "msm_dsps",
3463 .id = 0,
3464 .num_resources = ARRAY_SIZE(msm_dsps_resources),
3465 .resource = msm_dsps_resources,
3466 .dev.platform_data = &msm_dsps_pdata,
3467};
3468
3469#endif /* CONFIG_MSM_DSPS */
Pratik Patel7831c082011-06-08 21:44:37 -07003470
Pratik Patel3b0ca882012-06-01 16:54:14 -07003471#define CORESIGHT_PHYS_BASE 0x01A00000
3472#define CORESIGHT_TPIU_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x3000)
3473#define CORESIGHT_ETB_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1000)
3474#define CORESIGHT_FUNNEL_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x4000)
3475#define CORESIGHT_STM_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x6000)
3476#define CORESIGHT_ETM0_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1C000)
3477#define CORESIGHT_ETM1_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1D000)
Pratik Patel7831c082011-06-08 21:44:37 -07003478
Pratik Patel3b0ca882012-06-01 16:54:14 -07003479#define CORESIGHT_STM_CHANNEL_PHYS_BASE (0x14000000 + 0x280000)
Pratik Patel7831c082011-06-08 21:44:37 -07003480
Pratik Patel3b0ca882012-06-01 16:54:14 -07003481static struct resource coresight_tpiu_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07003482 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07003483 .start = CORESIGHT_TPIU_PHYS_BASE,
3484 .end = CORESIGHT_TPIU_PHYS_BASE + SZ_4K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07003485 .flags = IORESOURCE_MEM,
3486 },
3487};
3488
Pratik Patel3b0ca882012-06-01 16:54:14 -07003489static struct coresight_platform_data coresight_tpiu_pdata = {
3490 .id = 0,
3491 .name = "coresight-tpiu",
3492 .nr_inports = 1,
3493 .nr_outports = 0,
Pratik Patel7831c082011-06-08 21:44:37 -07003494};
3495
Pratik Patel3b0ca882012-06-01 16:54:14 -07003496struct platform_device coresight_tpiu_device = {
3497 .name = "coresight-tpiu",
3498 .id = 0,
3499 .num_resources = ARRAY_SIZE(coresight_tpiu_resources),
3500 .resource = coresight_tpiu_resources,
3501 .dev = {
3502 .platform_data = &coresight_tpiu_pdata,
3503 },
3504};
3505
3506static struct resource coresight_etb_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07003507 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07003508 .start = CORESIGHT_ETB_PHYS_BASE,
3509 .end = CORESIGHT_ETB_PHYS_BASE + SZ_4K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07003510 .flags = IORESOURCE_MEM,
3511 },
3512};
3513
Pratik Patel3b0ca882012-06-01 16:54:14 -07003514static struct coresight_platform_data coresight_etb_pdata = {
3515 .id = 1,
3516 .name = "coresight-etb",
3517 .nr_inports = 1,
3518 .nr_outports = 0,
3519 .default_sink = true,
Pratik Patel7831c082011-06-08 21:44:37 -07003520};
3521
Pratik Patel3b0ca882012-06-01 16:54:14 -07003522struct platform_device coresight_etb_device = {
3523 .name = "coresight-etb",
3524 .id = 0,
3525 .num_resources = ARRAY_SIZE(coresight_etb_resources),
3526 .resource = coresight_etb_resources,
3527 .dev = {
3528 .platform_data = &coresight_etb_pdata,
3529 },
3530};
3531
3532static struct resource coresight_funnel_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07003533 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07003534 .start = CORESIGHT_FUNNEL_PHYS_BASE,
3535 .end = CORESIGHT_FUNNEL_PHYS_BASE + SZ_4K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07003536 .flags = IORESOURCE_MEM,
3537 },
3538};
3539
Pratik Patel3b0ca882012-06-01 16:54:14 -07003540static const int coresight_funnel_outports[] = { 0, 1 };
3541static const int coresight_funnel_child_ids[] = { 0, 1 };
3542static const int coresight_funnel_child_ports[] = { 0, 0 };
3543
3544static struct coresight_platform_data coresight_funnel_pdata = {
3545 .id = 2,
3546 .name = "coresight-funnel",
3547 .nr_inports = 4,
3548 .outports = coresight_funnel_outports,
3549 .child_ids = coresight_funnel_child_ids,
3550 .child_ports = coresight_funnel_child_ports,
3551 .nr_outports = ARRAY_SIZE(coresight_funnel_outports),
Pratik Patel7831c082011-06-08 21:44:37 -07003552};
3553
Pratik Patel3b0ca882012-06-01 16:54:14 -07003554struct platform_device coresight_funnel_device = {
3555 .name = "coresight-funnel",
3556 .id = 0,
3557 .num_resources = ARRAY_SIZE(coresight_funnel_resources),
3558 .resource = coresight_funnel_resources,
3559 .dev = {
3560 .platform_data = &coresight_funnel_pdata,
3561 },
3562};
3563
3564static struct resource coresight_stm_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07003565 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07003566 .start = CORESIGHT_STM_PHYS_BASE,
3567 .end = CORESIGHT_STM_PHYS_BASE + SZ_4K - 1,
3568 .flags = IORESOURCE_MEM,
3569 },
3570 {
3571 .start = CORESIGHT_STM_CHANNEL_PHYS_BASE,
3572 .end = CORESIGHT_STM_CHANNEL_PHYS_BASE + SZ_1M + SZ_512K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07003573 .flags = IORESOURCE_MEM,
3574 },
3575};
3576
Pratik Patel3b0ca882012-06-01 16:54:14 -07003577static const int coresight_stm_outports[] = { 0 };
3578static const int coresight_stm_child_ids[] = { 2 };
3579static const int coresight_stm_child_ports[] = { 2 };
3580
3581static struct coresight_platform_data coresight_stm_pdata = {
3582 .id = 3,
3583 .name = "coresight-stm",
3584 .nr_inports = 0,
3585 .outports = coresight_stm_outports,
3586 .child_ids = coresight_stm_child_ids,
3587 .child_ports = coresight_stm_child_ports,
3588 .nr_outports = ARRAY_SIZE(coresight_stm_outports),
Pratik Patel7831c082011-06-08 21:44:37 -07003589};
3590
Pratik Patel3b0ca882012-06-01 16:54:14 -07003591struct platform_device coresight_stm_device = {
3592 .name = "coresight-stm",
3593 .id = 0,
3594 .num_resources = ARRAY_SIZE(coresight_stm_resources),
3595 .resource = coresight_stm_resources,
3596 .dev = {
3597 .platform_data = &coresight_stm_pdata,
3598 },
3599};
3600
3601static struct resource coresight_etm0_resources[] = {
3602 {
3603 .start = CORESIGHT_ETM0_PHYS_BASE,
3604 .end = CORESIGHT_ETM0_PHYS_BASE + SZ_4K - 1,
3605 .flags = IORESOURCE_MEM,
3606 },
3607};
3608
3609static const int coresight_etm0_outports[] = { 0 };
3610static const int coresight_etm0_child_ids[] = { 2 };
3611static const int coresight_etm0_child_ports[] = { 0 };
3612
3613static struct coresight_platform_data coresight_etm0_pdata = {
3614 .id = 4,
3615 .name = "coresight-etm0",
3616 .nr_inports = 0,
3617 .outports = coresight_etm0_outports,
3618 .child_ids = coresight_etm0_child_ids,
3619 .child_ports = coresight_etm0_child_ports,
3620 .nr_outports = ARRAY_SIZE(coresight_etm0_outports),
3621};
3622
3623struct platform_device coresight_etm0_device = {
3624 .name = "coresight-etm",
3625 .id = 0,
3626 .num_resources = ARRAY_SIZE(coresight_etm0_resources),
3627 .resource = coresight_etm0_resources,
3628 .dev = {
3629 .platform_data = &coresight_etm0_pdata,
3630 },
3631};
3632
3633static struct resource coresight_etm1_resources[] = {
3634 {
3635 .start = CORESIGHT_ETM1_PHYS_BASE,
3636 .end = CORESIGHT_ETM1_PHYS_BASE + SZ_4K - 1,
3637 .flags = IORESOURCE_MEM,
3638 },
3639};
3640
3641static const int coresight_etm1_outports[] = { 0 };
3642static const int coresight_etm1_child_ids[] = { 2 };
3643static const int coresight_etm1_child_ports[] = { 1 };
3644
3645static struct coresight_platform_data coresight_etm1_pdata = {
3646 .id = 5,
3647 .name = "coresight-etm1",
3648 .nr_inports = 0,
3649 .outports = coresight_etm1_outports,
3650 .child_ids = coresight_etm1_child_ids,
3651 .child_ports = coresight_etm1_child_ports,
3652 .nr_outports = ARRAY_SIZE(coresight_etm1_outports),
3653};
3654
3655struct platform_device coresight_etm1_device = {
3656 .name = "coresight-etm",
3657 .id = 1,
3658 .num_resources = ARRAY_SIZE(coresight_etm1_resources),
3659 .resource = coresight_etm1_resources,
3660 .dev = {
3661 .platform_data = &coresight_etm1_pdata,
3662 },
3663};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07003664
Stepan Moskovchenkoc0557252012-06-07 17:39:14 -07003665static struct resource msm_ebi1_ch0_erp_resources[] = {
3666 {
3667 .start = HSDDRX_EBI1CH0_IRQ,
3668 .flags = IORESOURCE_IRQ,
3669 },
3670 {
3671 .start = 0x00A40000,
3672 .end = 0x00A40000 + SZ_4K - 1,
3673 .flags = IORESOURCE_MEM,
3674 },
3675};
3676
3677struct platform_device msm8960_device_ebi1_ch0_erp = {
3678 .name = "msm_ebi_erp",
3679 .id = 0,
3680 .num_resources = ARRAY_SIZE(msm_ebi1_ch0_erp_resources),
3681 .resource = msm_ebi1_ch0_erp_resources,
3682};
3683
3684static struct resource msm_ebi1_ch1_erp_resources[] = {
3685 {
3686 .start = HSDDRX_EBI1CH1_IRQ,
3687 .flags = IORESOURCE_IRQ,
3688 },
3689 {
3690 .start = 0x00D40000,
3691 .end = 0x00D40000 + SZ_4K - 1,
3692 .flags = IORESOURCE_MEM,
3693 },
3694};
3695
3696struct platform_device msm8960_device_ebi1_ch1_erp = {
3697 .name = "msm_ebi_erp",
3698 .id = 1,
3699 .num_resources = ARRAY_SIZE(msm_ebi1_ch1_erp_resources),
3700 .resource = msm_ebi1_ch1_erp_resources,
3701};
3702
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07003703static int msm8960_LPM_latency = 1000; /* >100 usec for WFI */
3704
3705struct platform_device msm8960_cpu_idle_device = {
3706 .name = "msm_cpu_idle",
3707 .id = -1,
3708 .dev = {
3709 .platform_data = &msm8960_LPM_latency,
3710 },
3711};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07003712
3713static struct msm_dcvs_freq_entry msm8960_freq[] = {
3714 { 384000, 166981, 345600},
3715 { 702000, 213049, 632502},
3716 {1026000, 285712, 925613},
3717 {1242000, 383945, 1176550},
3718 {1458000, 419729, 1465478},
3719 {1512000, 434116, 1546674},
3720
3721};
3722
3723static struct msm_dcvs_core_info msm8960_core_info = {
3724 .freq_tbl = &msm8960_freq[0],
3725 .core_param = {
3726 .max_time_us = 100000,
3727 .num_freq = ARRAY_SIZE(msm8960_freq),
3728 },
3729 .algo_param = {
3730 .slack_time_us = 58000,
3731 .scale_slack_time = 0,
3732 .scale_slack_time_pct = 0,
3733 .disable_pc_threshold = 1458000,
3734 .em_window_size = 100000,
3735 .em_max_util_pct = 97,
3736 .ss_window_size = 1000000,
3737 .ss_util_pct = 95,
3738 .ss_iobusy_conv = 100,
3739 },
3740};
3741
3742struct platform_device msm8960_msm_gov_device = {
3743 .name = "msm_dcvs_gov",
3744 .id = -1,
3745 .dev = {
3746 .platform_data = &msm8960_core_info,
3747 },
3748};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08003749
3750static struct resource msm_cache_erp_resources[] = {
3751 {
3752 .name = "l1_irq",
3753 .start = SC_SICCPUXEXTFAULTIRPTREQ,
3754 .flags = IORESOURCE_IRQ,
3755 },
3756 {
3757 .name = "l2_irq",
3758 .start = APCC_QGICL2IRPTREQ,
3759 .flags = IORESOURCE_IRQ,
3760 }
3761};
3762
3763struct platform_device msm8960_device_cache_erp = {
3764 .name = "msm_cache_erp",
3765 .id = -1,
3766 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
3767 .resource = msm_cache_erp_resources,
3768};
Laura Abbott0577d7b2012-04-17 11:14:30 -07003769
3770struct msm_iommu_domain_name msm8960_iommu_ctx_names[] = {
3771 /* Camera */
3772 {
3773 .name = "vpe_src",
3774 .domain = CAMERA_DOMAIN,
3775 },
3776 /* Camera */
3777 {
3778 .name = "vpe_dst",
3779 .domain = CAMERA_DOMAIN,
3780 },
3781 /* Camera */
3782 {
3783 .name = "vfe_imgwr",
3784 .domain = CAMERA_DOMAIN,
3785 },
3786 /* Camera */
3787 {
3788 .name = "vfe_misc",
3789 .domain = CAMERA_DOMAIN,
3790 },
3791 /* Camera */
3792 {
3793 .name = "ijpeg_src",
3794 .domain = CAMERA_DOMAIN,
3795 },
3796 /* Camera */
3797 {
3798 .name = "ijpeg_dst",
3799 .domain = CAMERA_DOMAIN,
3800 },
3801 /* Camera */
3802 {
3803 .name = "jpegd_src",
3804 .domain = CAMERA_DOMAIN,
3805 },
3806 /* Camera */
3807 {
3808 .name = "jpegd_dst",
3809 .domain = CAMERA_DOMAIN,
3810 },
Mayank Chopra9c4743f2012-06-27 15:31:43 +05303811 /* Rotator */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003812 {
3813 .name = "rot_src",
Olav Hauganef95ae32012-05-15 09:50:30 -07003814 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003815 },
Mayank Chopra9c4743f2012-06-27 15:31:43 +05303816 /* Rotator */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003817 {
3818 .name = "rot_dst",
Olav Hauganef95ae32012-05-15 09:50:30 -07003819 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003820 },
3821 /* Video */
3822 {
3823 .name = "vcodec_a_mm1",
3824 .domain = VIDEO_DOMAIN,
3825 },
3826 /* Video */
3827 {
3828 .name = "vcodec_b_mm2",
3829 .domain = VIDEO_DOMAIN,
3830 },
3831 /* Video */
3832 {
3833 .name = "vcodec_a_stream",
3834 .domain = VIDEO_DOMAIN,
3835 },
3836};
3837
3838static struct mem_pool msm8960_video_pools[] = {
3839 /*
3840 * Video hardware has the following requirements:
3841 * 1. All video addresses used by the video hardware must be at a higher
3842 * address than video firmware address.
3843 * 2. Video hardware can only access a range of 256MB from the base of
3844 * the video firmware.
3845 */
3846 [VIDEO_FIRMWARE_POOL] =
3847 /* Low addresses, intended for video firmware */
3848 {
3849 .paddr = SZ_128K,
3850 .size = SZ_16M - SZ_128K,
3851 },
3852 [VIDEO_MAIN_POOL] =
3853 /* Main video pool */
3854 {
3855 .paddr = SZ_16M,
3856 .size = SZ_256M - SZ_16M,
3857 },
3858 [GEN_POOL] =
3859 /* Remaining address space up to 2G */
3860 {
3861 .paddr = SZ_256M,
3862 .size = SZ_2G - SZ_256M,
3863 },
3864};
3865
3866static struct mem_pool msm8960_camera_pools[] = {
3867 [GEN_POOL] =
3868 /* One address space for camera */
3869 {
3870 .paddr = SZ_128K,
3871 .size = SZ_2G - SZ_128K,
3872 },
3873};
3874
Olav Hauganef95ae32012-05-15 09:50:30 -07003875static struct mem_pool msm8960_display_read_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003876 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07003877 /* One address space for display reads */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003878 {
3879 .paddr = SZ_128K,
3880 .size = SZ_2G - SZ_128K,
3881 },
3882};
3883
Olav Hauganef95ae32012-05-15 09:50:30 -07003884static struct mem_pool msm8960_rotator_src_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003885 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07003886 /* One address space for rotator src */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003887 {
3888 .paddr = SZ_128K,
3889 .size = SZ_2G - SZ_128K,
3890 },
3891};
3892
3893static struct msm_iommu_domain msm8960_iommu_domains[] = {
3894 [VIDEO_DOMAIN] = {
3895 .iova_pools = msm8960_video_pools,
3896 .npools = ARRAY_SIZE(msm8960_video_pools),
3897 },
3898 [CAMERA_DOMAIN] = {
3899 .iova_pools = msm8960_camera_pools,
3900 .npools = ARRAY_SIZE(msm8960_camera_pools),
3901 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003902 [DISPLAY_READ_DOMAIN] = {
3903 .iova_pools = msm8960_display_read_pools,
3904 .npools = ARRAY_SIZE(msm8960_display_read_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07003905 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003906 [ROTATOR_SRC_DOMAIN] = {
3907 .iova_pools = msm8960_rotator_src_pools,
3908 .npools = ARRAY_SIZE(msm8960_rotator_src_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07003909 },
3910};
3911
3912struct iommu_domains_pdata msm8960_iommu_domain_pdata = {
3913 .domains = msm8960_iommu_domains,
3914 .ndomains = ARRAY_SIZE(msm8960_iommu_domains),
3915 .domain_names = msm8960_iommu_ctx_names,
3916 .nnames = ARRAY_SIZE(msm8960_iommu_ctx_names),
3917 .domain_alloc_flags = 0,
3918};
3919
3920struct platform_device msm8960_iommu_domain_device = {
3921 .name = "iommu_domains",
3922 .id = -1,
3923 .dev = {
3924 .platform_data = &msm8960_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07003925 }
3926};
3927
3928struct msm_rtb_platform_data msm8960_rtb_pdata = {
3929 .size = SZ_1M,
3930};
3931
3932static int __init msm_rtb_set_buffer_size(char *p)
3933{
3934 int s;
3935
3936 s = memparse(p, NULL);
3937 msm8960_rtb_pdata.size = ALIGN(s, SZ_4K);
3938 return 0;
3939}
3940early_param("msm_rtb_size", msm_rtb_set_buffer_size);
3941
3942
3943struct platform_device msm8960_rtb_device = {
3944 .name = "msm_rtb",
3945 .id = -1,
3946 .dev = {
3947 .platform_data = &msm8960_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003948 },
3949};
Laura Abbott2ae8f362012-04-12 11:03:04 -07003950
Laura Abbott0a103cf2012-05-25 09:00:23 -07003951#define MSM_8960_L1_SIZE SZ_1M
3952/*
3953 * The actual L2 size is smaller but we need a larger buffer
3954 * size to store other dump information
3955 */
3956#define MSM_8960_L2_SIZE SZ_4M
3957
Laura Abbott2ae8f362012-04-12 11:03:04 -07003958struct msm_cache_dump_platform_data msm8960_cache_dump_pdata = {
Laura Abbott0a103cf2012-05-25 09:00:23 -07003959 .l2_size = MSM_8960_L2_SIZE,
3960 .l1_size = MSM_8960_L1_SIZE,
Laura Abbott2ae8f362012-04-12 11:03:04 -07003961};
3962
3963struct platform_device msm8960_cache_dump_device = {
3964 .name = "msm_cache_dump",
3965 .id = -1,
3966 .dev = {
3967 .platform_data = &msm8960_cache_dump_pdata,
3968 },
3969};
Joel King0cbf5d82012-05-24 15:21:38 -07003970
3971#define MDM2AP_ERRFATAL 40
3972#define AP2MDM_ERRFATAL 80
3973#define MDM2AP_STATUS 24
3974#define AP2MDM_STATUS 77
3975#define AP2MDM_PMIC_PWR_EN 22
3976#define AP2MDM_KPDPWR_N 79
3977#define AP2MDM_SOFT_RESET 78
Ameya Thakur43248fd2012-07-10 18:50:52 -07003978#define USB_SW 25
Joel King0cbf5d82012-05-24 15:21:38 -07003979
3980static struct resource sglte_resources[] = {
3981 {
3982 .start = MDM2AP_ERRFATAL,
3983 .end = MDM2AP_ERRFATAL,
3984 .name = "MDM2AP_ERRFATAL",
3985 .flags = IORESOURCE_IO,
3986 },
3987 {
3988 .start = AP2MDM_ERRFATAL,
3989 .end = AP2MDM_ERRFATAL,
3990 .name = "AP2MDM_ERRFATAL",
3991 .flags = IORESOURCE_IO,
3992 },
3993 {
3994 .start = MDM2AP_STATUS,
3995 .end = MDM2AP_STATUS,
3996 .name = "MDM2AP_STATUS",
3997 .flags = IORESOURCE_IO,
3998 },
3999 {
4000 .start = AP2MDM_STATUS,
4001 .end = AP2MDM_STATUS,
4002 .name = "AP2MDM_STATUS",
4003 .flags = IORESOURCE_IO,
4004 },
4005 {
4006 .start = AP2MDM_PMIC_PWR_EN,
4007 .end = AP2MDM_PMIC_PWR_EN,
4008 .name = "AP2MDM_PMIC_PWR_EN",
4009 .flags = IORESOURCE_IO,
4010 },
4011 {
4012 .start = AP2MDM_KPDPWR_N,
4013 .end = AP2MDM_KPDPWR_N,
4014 .name = "AP2MDM_KPDPWR_N",
4015 .flags = IORESOURCE_IO,
4016 },
4017 {
4018 .start = AP2MDM_SOFT_RESET,
4019 .end = AP2MDM_SOFT_RESET,
4020 .name = "AP2MDM_SOFT_RESET",
4021 .flags = IORESOURCE_IO,
4022 },
Ameya Thakur43248fd2012-07-10 18:50:52 -07004023 {
4024 .start = USB_SW,
4025 .end = USB_SW,
4026 .name = "USB_SW",
4027 .flags = IORESOURCE_IO,
4028 },
Joel King0cbf5d82012-05-24 15:21:38 -07004029};
4030
Rohit Vaswanib1cc4932012-07-23 21:30:11 -07004031struct platform_device msm_gpio_device = {
4032 .name = "msmgpio",
4033 .id = -1,
4034};
4035
Joel King0cbf5d82012-05-24 15:21:38 -07004036struct platform_device mdm_sglte_device = {
4037 .name = "mdm2_modem",
4038 .id = -1,
4039 .num_resources = ARRAY_SIZE(sglte_resources),
4040 .resource = sglte_resources,
4041};