blob: 7a3f2028e2eb9e01a757a93b0de5b2e4f77f3634 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Intel IO-APIC support for multi-Pentium hosts.
3 *
4 * Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar, Hajnalka Szabo
5 *
6 * Many thanks to Stig Venaas for trying out countless experimental
7 * patches and reporting/debugging problems patiently!
8 *
9 * (c) 1999, Multiple IO-APIC support, developed by
10 * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
11 * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
12 * further tested and cleaned up by Zach Brown <zab@redhat.com>
13 * and Ingo Molnar <mingo@redhat.com>
14 *
15 * Fixes
16 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
17 * thanks to Eric Gilmore
18 * and Rolf G. Tews
19 * for testing these extensively
20 * Paul Diefenbaugh : Added full ACPI support
21 */
22
23#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/interrupt.h>
25#include <linux/init.h>
26#include <linux/delay.h>
27#include <linux/sched.h>
Yinghai Lud4057bd2008-08-19 20:50:38 -070028#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include <linux/mc146818rtc.h>
30#include <linux/compiler.h>
31#include <linux/acpi.h>
Alexey Dobriyan129f6942005-06-23 00:08:33 -070032#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <linux/sysdev.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070034#include <linux/msi.h>
Eric W. Biederman95d77882006-10-04 02:17:01 -070035#include <linux/htirq.h>
Nigel Cunningham7dfb7102006-12-06 20:34:23 -080036#include <linux/freezer.h>
Eric W. Biedermanf26d6a22007-05-02 19:27:19 +020037#include <linux/kthread.h>
Ingo Molnar54168ed2008-08-20 09:07:45 +020038#include <linux/jiffies.h> /* time_after() */
Yinghai Lud4057bd2008-08-19 20:50:38 -070039#ifdef CONFIG_ACPI
40#include <acpi/acpi_bus.h>
41#endif
42#include <linux/bootmem.h>
43#include <linux/dmar.h>
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -070044#include <linux/hpet.h>
Ashok Raj54d5d422005-09-06 15:16:15 -070045
Yinghai Lud4057bd2008-08-19 20:50:38 -070046#include <asm/idle.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/io.h>
48#include <asm/smp.h>
49#include <asm/desc.h>
Yinghai Lud4057bd2008-08-19 20:50:38 -070050#include <asm/proto.h>
51#include <asm/acpi.h>
52#include <asm/dma.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/timer.h>
Ingo Molnar306e4402005-06-30 02:58:55 -070054#include <asm/i8259.h>
Don Zickus3e4ff112006-06-26 13:57:01 +020055#include <asm/nmi.h>
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -070056#include <asm/msidef.h>
Eric W. Biederman8b955b02006-10-04 02:16:55 -070057#include <asm/hypertransport.h>
Yinghai Lua4dbc342008-07-25 02:14:28 -070058#include <asm/setup.h>
Yinghai Lud4057bd2008-08-19 20:50:38 -070059#include <asm/irq_remapping.h>
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -070060#include <asm/hpet.h>
Dean Nelson4173a0e2008-10-02 12:18:21 -050061#include <asm/uv/uv_hub.h>
62#include <asm/uv/uv_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Yinghai Lu497c9a12008-08-19 20:50:28 -070064#include <mach_ipi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070065#include <mach_apic.h>
Andi Kleen874c4fe2006-09-26 10:52:26 +020066#include <mach_apicdef.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +010068#define __apicdebuginit(type) static type __init
69
Linus Torvalds1da177e2005-04-16 15:20:36 -070070/*
Ingo Molnar54168ed2008-08-20 09:07:45 +020071 * Is the SiS APIC rmw bug present ?
72 * -1 = don't know, 0 = no, 1 = yes
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 */
74int sis_apic_bug = -1;
75
Yinghai Luefa25592008-08-19 20:50:36 -070076static DEFINE_SPINLOCK(ioapic_lock);
77static DEFINE_SPINLOCK(vector_lock);
78
Yinghai Luefa25592008-08-19 20:50:36 -070079/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 * # of IRQ routing registers
81 */
82int nr_ioapic_registers[MAX_IO_APICS];
83
Alexey Starikovskiy9f640cc2008-04-04 23:41:13 +040084/* I/O APIC entries */
Alexey Starikovskiyec2cd0a2008-05-14 19:03:10 +040085struct mp_config_ioapic mp_ioapics[MAX_IO_APICS];
Alexey Starikovskiy9f640cc2008-04-04 23:41:13 +040086int nr_ioapics;
87
Alexey Starikovskiy584f7342008-04-04 23:41:32 +040088/* MP IRQ source entries */
Alexey Starikovskiy2fddb6e282008-05-14 19:03:17 +040089struct mp_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
Alexey Starikovskiy584f7342008-04-04 23:41:32 +040090
91/* # of MP IRQ source entries */
92int mp_irq_entries;
93
Alexey Starikovskiy8732fc42008-05-19 19:47:16 +040094#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
95int mp_bus_id_to_type[MAX_MP_BUSSES];
96#endif
97
98DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
99
Yinghai Luefa25592008-08-19 20:50:36 -0700100int skip_ioapic_setup;
101
Ingo Molnar54168ed2008-08-20 09:07:45 +0200102static int __init parse_noapic(char *str)
Yinghai Luefa25592008-08-19 20:50:36 -0700103{
104 /* disable IO-APIC */
105 disable_ioapic_setup();
106 return 0;
107}
108early_param("noapic", parse_noapic);
Chuck Ebbert66759a02005-09-12 18:49:25 +0200109
Yinghai Lu0f978f42008-08-19 20:50:26 -0700110struct irq_pin_list;
Yinghai Lua1420f32008-08-19 20:50:24 -0700111struct irq_cfg {
Yinghai Luda51a822008-08-19 20:50:25 -0700112 unsigned int irq;
Yinghai Lu0f978f42008-08-19 20:50:26 -0700113 struct irq_pin_list *irq_2_pin;
Yinghai Lu497c9a12008-08-19 20:50:28 -0700114 cpumask_t domain;
115 cpumask_t old_domain;
116 unsigned move_cleanup_count;
Yinghai Lua1420f32008-08-19 20:50:24 -0700117 u8 vector;
Yinghai Lu497c9a12008-08-19 20:50:28 -0700118 u8 move_in_progress : 1;
Yinghai Lua1420f32008-08-19 20:50:24 -0700119};
120
Yinghai Lua1420f32008-08-19 20:50:24 -0700121/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +0200122static struct irq_cfg irq_cfgx[NR_IRQS] = {
Yinghai Lu497c9a12008-08-19 20:50:28 -0700123 [0] = { .irq = 0, .domain = CPU_MASK_ALL, .vector = IRQ0_VECTOR, },
124 [1] = { .irq = 1, .domain = CPU_MASK_ALL, .vector = IRQ1_VECTOR, },
125 [2] = { .irq = 2, .domain = CPU_MASK_ALL, .vector = IRQ2_VECTOR, },
126 [3] = { .irq = 3, .domain = CPU_MASK_ALL, .vector = IRQ3_VECTOR, },
127 [4] = { .irq = 4, .domain = CPU_MASK_ALL, .vector = IRQ4_VECTOR, },
128 [5] = { .irq = 5, .domain = CPU_MASK_ALL, .vector = IRQ5_VECTOR, },
129 [6] = { .irq = 6, .domain = CPU_MASK_ALL, .vector = IRQ6_VECTOR, },
130 [7] = { .irq = 7, .domain = CPU_MASK_ALL, .vector = IRQ7_VECTOR, },
131 [8] = { .irq = 8, .domain = CPU_MASK_ALL, .vector = IRQ8_VECTOR, },
132 [9] = { .irq = 9, .domain = CPU_MASK_ALL, .vector = IRQ9_VECTOR, },
133 [10] = { .irq = 10, .domain = CPU_MASK_ALL, .vector = IRQ10_VECTOR, },
134 [11] = { .irq = 11, .domain = CPU_MASK_ALL, .vector = IRQ11_VECTOR, },
135 [12] = { .irq = 12, .domain = CPU_MASK_ALL, .vector = IRQ12_VECTOR, },
136 [13] = { .irq = 13, .domain = CPU_MASK_ALL, .vector = IRQ13_VECTOR, },
137 [14] = { .irq = 14, .domain = CPU_MASK_ALL, .vector = IRQ14_VECTOR, },
138 [15] = { .irq = 15, .domain = CPU_MASK_ALL, .vector = IRQ15_VECTOR, },
Yinghai Lua1420f32008-08-19 20:50:24 -0700139};
140
Yinghai Lu8f09cd22008-08-19 20:50:51 -0700141#define for_each_irq_cfg(irq, cfg) \
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +0200142 for (irq = 0, cfg = irq_cfgx; irq < nr_irqs; irq++, cfg++)
Yinghai Lu8f09cd22008-08-19 20:50:51 -0700143
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +0200144static struct irq_cfg *irq_cfg(unsigned int irq)
Yinghai Lu8f09cd22008-08-19 20:50:51 -0700145{
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +0200146 return irq < nr_irqs ? irq_cfgx + irq : NULL;
Yinghai Lu8f09cd22008-08-19 20:50:51 -0700147}
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +0200148
149static struct irq_cfg *irq_cfg_alloc(unsigned int irq)
Yinghai Lu8f09cd22008-08-19 20:50:51 -0700150{
Thomas Gleixner2cc21ef2008-10-15 14:16:55 +0200151 return irq_cfg(irq);
Yinghai Lu8f09cd22008-08-19 20:50:51 -0700152}
153
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154/*
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +0200155 * Rough estimation of how many shared IRQs there are, can be changed
156 * anytime.
157 */
158#define MAX_PLUS_SHARED_IRQS NR_IRQS
159#define PIN_MAP_SIZE (MAX_PLUS_SHARED_IRQS + NR_IRQS)
160
161/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162 * This is performance-critical, we want to do it O(1)
163 *
164 * the indexing order of this array favors 1:1 mappings
165 * between pins and IRQs.
166 */
167
Yinghai Lu0f978f42008-08-19 20:50:26 -0700168struct irq_pin_list {
169 int apic, pin;
170 struct irq_pin_list *next;
171};
Yinghai Lu301e6192008-08-19 20:50:02 -0700172
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +0200173static struct irq_pin_list irq_2_pin_head[PIN_MAP_SIZE];
Yinghai Lu0f978f42008-08-19 20:50:26 -0700174static struct irq_pin_list *irq_2_pin_ptr;
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +0200175
176static void __init irq_2_pin_init(void)
Yinghai Lu0f978f42008-08-19 20:50:26 -0700177{
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +0200178 struct irq_pin_list *pin = irq_2_pin_head;
Yinghai Lu0f978f42008-08-19 20:50:26 -0700179 int i;
180
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +0200181 for (i = 1; i < PIN_MAP_SIZE; i++)
Yinghai Lu0f978f42008-08-19 20:50:26 -0700182 pin[i-1].next = &pin[i];
183
184 irq_2_pin_ptr = &pin[0];
185}
Yinghai Lu0f978f42008-08-19 20:50:26 -0700186
187static struct irq_pin_list *get_one_free_irq_2_pin(void)
188{
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +0200189 struct irq_pin_list *pin = irq_2_pin_ptr;
Yinghai Lu0f978f42008-08-19 20:50:26 -0700190
191 if (!pin)
192 panic("can not get more irq_2_pin\n");
193
Yinghai Lu0f978f42008-08-19 20:50:26 -0700194 irq_2_pin_ptr = pin->next;
195 pin->next = NULL;
Yinghai Lu0f978f42008-08-19 20:50:26 -0700196 return pin;
197}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198
Linus Torvalds130fe052006-11-01 09:11:00 -0800199struct io_apic {
200 unsigned int index;
201 unsigned int unused[3];
202 unsigned int data;
203};
204
205static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
206{
207 return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
Alexey Starikovskiyec2cd0a2008-05-14 19:03:10 +0400208 + (mp_ioapics[idx].mp_apicaddr & ~PAGE_MASK);
Linus Torvalds130fe052006-11-01 09:11:00 -0800209}
210
211static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
212{
213 struct io_apic __iomem *io_apic = io_apic_base(apic);
214 writel(reg, &io_apic->index);
215 return readl(&io_apic->data);
216}
217
218static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
219{
220 struct io_apic __iomem *io_apic = io_apic_base(apic);
221 writel(reg, &io_apic->index);
222 writel(value, &io_apic->data);
223}
224
225/*
226 * Re-write a value: to be used for read-modify-write
227 * cycles where the read already set up the index register.
228 *
229 * Older SiS APIC requires we rewrite the index register
230 */
231static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
232{
Ingo Molnar54168ed2008-08-20 09:07:45 +0200233 struct io_apic __iomem *io_apic = io_apic_base(apic);
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +0200234
235 if (sis_apic_bug)
236 writel(reg, &io_apic->index);
Linus Torvalds130fe052006-11-01 09:11:00 -0800237 writel(value, &io_apic->data);
238}
239
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700240static bool io_apic_level_ack_pending(unsigned int irq)
241{
242 struct irq_pin_list *entry;
243 unsigned long flags;
244 struct irq_cfg *cfg = irq_cfg(irq);
245
246 spin_lock_irqsave(&ioapic_lock, flags);
247 entry = cfg->irq_2_pin;
248 for (;;) {
249 unsigned int reg;
250 int pin;
251
252 if (!entry)
253 break;
254 pin = entry->pin;
255 reg = io_apic_read(entry->apic, 0x10 + pin*2);
256 /* Is the remote IRR bit set? */
257 if (reg & IO_APIC_REDIR_REMOTE_IRR) {
258 spin_unlock_irqrestore(&ioapic_lock, flags);
259 return true;
260 }
261 if (!entry->next)
262 break;
263 entry = entry->next;
264 }
265 spin_unlock_irqrestore(&ioapic_lock, flags);
266
267 return false;
268}
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700269
Andi Kleencf4c6a22006-09-26 10:52:30 +0200270union entry_union {
271 struct { u32 w1, w2; };
272 struct IO_APIC_route_entry entry;
273};
274
275static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
276{
277 union entry_union eu;
278 unsigned long flags;
279 spin_lock_irqsave(&ioapic_lock, flags);
280 eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
281 eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
282 spin_unlock_irqrestore(&ioapic_lock, flags);
283 return eu.entry;
284}
285
Linus Torvaldsf9dadfa2006-11-01 10:05:35 -0800286/*
287 * When we write a new IO APIC routing entry, we need to write the high
288 * word first! If the mask bit in the low word is clear, we will enable
289 * the interrupt, and we need to make sure the entry is fully populated
290 * before that happens.
291 */
Andi Kleend15512f2006-12-07 02:14:07 +0100292static void
293__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
294{
295 union entry_union eu;
296 eu.entry = e;
297 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
298 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
299}
300
Andi Kleencf4c6a22006-09-26 10:52:30 +0200301static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
302{
303 unsigned long flags;
Andi Kleencf4c6a22006-09-26 10:52:30 +0200304 spin_lock_irqsave(&ioapic_lock, flags);
Andi Kleend15512f2006-12-07 02:14:07 +0100305 __ioapic_write_entry(apic, pin, e);
Linus Torvaldsf9dadfa2006-11-01 10:05:35 -0800306 spin_unlock_irqrestore(&ioapic_lock, flags);
307}
308
309/*
310 * When we mask an IO APIC routing entry, we need to write the low
311 * word first, in order to set the mask bit before we change the
312 * high bits!
313 */
314static void ioapic_mask_entry(int apic, int pin)
315{
316 unsigned long flags;
317 union entry_union eu = { .entry.mask = 1 };
318
319 spin_lock_irqsave(&ioapic_lock, flags);
Andi Kleencf4c6a22006-09-26 10:52:30 +0200320 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
321 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
322 spin_unlock_irqrestore(&ioapic_lock, flags);
323}
324
Yinghai Lu497c9a12008-08-19 20:50:28 -0700325#ifdef CONFIG_SMP
326static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, u8 vector)
327{
328 int apic, pin;
329 struct irq_cfg *cfg;
330 struct irq_pin_list *entry;
331
332 cfg = irq_cfg(irq);
333 entry = cfg->irq_2_pin;
334 for (;;) {
335 unsigned int reg;
336
337 if (!entry)
338 break;
339
340 apic = entry->apic;
341 pin = entry->pin;
Ingo Molnar54168ed2008-08-20 09:07:45 +0200342#ifdef CONFIG_INTR_REMAP
343 /*
344 * With interrupt-remapping, destination information comes
345 * from interrupt-remapping table entry.
346 */
347 if (!irq_remapped(irq))
348 io_apic_write(apic, 0x11 + pin*2, dest);
349#else
Yinghai Lu497c9a12008-08-19 20:50:28 -0700350 io_apic_write(apic, 0x11 + pin*2, dest);
Ingo Molnar54168ed2008-08-20 09:07:45 +0200351#endif
Yinghai Lu497c9a12008-08-19 20:50:28 -0700352 reg = io_apic_read(apic, 0x10 + pin*2);
353 reg &= ~IO_APIC_REDIR_VECTOR_MASK;
354 reg |= vector;
Ingo Molnar54168ed2008-08-20 09:07:45 +0200355 io_apic_modify(apic, 0x10 + pin*2, reg);
Yinghai Lu497c9a12008-08-19 20:50:28 -0700356 if (!entry->next)
357 break;
358 entry = entry->next;
359 }
360}
Yinghai Luefa25592008-08-19 20:50:36 -0700361
362static int assign_irq_vector(int irq, cpumask_t mask);
363
Yinghai Lu497c9a12008-08-19 20:50:28 -0700364static void set_ioapic_affinity_irq(unsigned int irq, cpumask_t mask)
365{
366 struct irq_cfg *cfg;
367 unsigned long flags;
368 unsigned int dest;
369 cpumask_t tmp;
Ingo Molnar54168ed2008-08-20 09:07:45 +0200370 struct irq_desc *desc;
Yinghai Lu497c9a12008-08-19 20:50:28 -0700371
Yinghai Lu497c9a12008-08-19 20:50:28 -0700372 cpus_and(tmp, mask, cpu_online_map);
373 if (cpus_empty(tmp))
374 return;
375
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700376 cfg = irq_cfg(irq);
Yinghai Lu497c9a12008-08-19 20:50:28 -0700377 if (assign_irq_vector(irq, mask))
378 return;
379
380 cpus_and(tmp, cfg->domain, mask);
Yinghai Lu497c9a12008-08-19 20:50:28 -0700381 dest = cpu_mask_to_apicid(tmp);
382 /*
383 * Only the high 8 bits are valid.
384 */
385 dest = SET_APIC_LOGICAL_ID(dest);
386
Ingo Molnar54168ed2008-08-20 09:07:45 +0200387 desc = irq_to_desc(irq);
Yinghai Lu497c9a12008-08-19 20:50:28 -0700388 spin_lock_irqsave(&ioapic_lock, flags);
389 __target_IO_APIC_irq(irq, dest, cfg->vector);
Ingo Molnar54168ed2008-08-20 09:07:45 +0200390 desc->affinity = mask;
Yinghai Lu497c9a12008-08-19 20:50:28 -0700391 spin_unlock_irqrestore(&ioapic_lock, flags);
392}
Yinghai Lu497c9a12008-08-19 20:50:28 -0700393#endif /* CONFIG_SMP */
394
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395/*
396 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
397 * shared ISA-space IRQs, so we have to support them. We are super
398 * fast in the common case, and fast for shared ISA-space IRQs.
399 */
400static void add_pin_to_irq(unsigned int irq, int apic, int pin)
401{
Yinghai Lu0f978f42008-08-19 20:50:26 -0700402 struct irq_cfg *cfg;
403 struct irq_pin_list *entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404
Yinghai Lu0f978f42008-08-19 20:50:26 -0700405 /* first time to refer irq_cfg, so with new */
406 cfg = irq_cfg_alloc(irq);
407 entry = cfg->irq_2_pin;
408 if (!entry) {
409 entry = get_one_free_irq_2_pin();
410 cfg->irq_2_pin = entry;
411 entry->apic = apic;
412 entry->pin = pin;
Yinghai Lu0f978f42008-08-19 20:50:26 -0700413 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 }
Yinghai Lu0f978f42008-08-19 20:50:26 -0700415
416 while (entry->next) {
417 /* not again, please */
418 if (entry->apic == apic && entry->pin == pin)
419 return;
420
421 entry = entry->next;
422 }
423
424 entry->next = get_one_free_irq_2_pin();
425 entry = entry->next;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 entry->apic = apic;
427 entry->pin = pin;
428}
429
430/*
431 * Reroute an IRQ to a different pin.
432 */
433static void __init replace_pin_at_irq(unsigned int irq,
434 int oldapic, int oldpin,
435 int newapic, int newpin)
436{
Yinghai Lu0f978f42008-08-19 20:50:26 -0700437 struct irq_cfg *cfg = irq_cfg(irq);
438 struct irq_pin_list *entry = cfg->irq_2_pin;
439 int replaced = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440
Yinghai Lu0f978f42008-08-19 20:50:26 -0700441 while (entry) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 if (entry->apic == oldapic && entry->pin == oldpin) {
443 entry->apic = newapic;
444 entry->pin = newpin;
Yinghai Lu0f978f42008-08-19 20:50:26 -0700445 replaced = 1;
446 /* every one is different, right? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 break;
Yinghai Lu0f978f42008-08-19 20:50:26 -0700448 }
449 entry = entry->next;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 }
Yinghai Lu0f978f42008-08-19 20:50:26 -0700451
452 /* why? call replace before add? */
453 if (!replaced)
454 add_pin_to_irq(irq, newapic, newpin);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455}
456
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400457static inline void io_apic_modify_irq(unsigned int irq,
458 int mask_and, int mask_or,
459 void (*final)(struct irq_pin_list *entry))
460{
461 int pin;
462 struct irq_cfg *cfg;
463 struct irq_pin_list *entry;
464
465 cfg = irq_cfg(irq);
466 for (entry = cfg->irq_2_pin; entry != NULL; entry = entry->next) {
467 unsigned int reg;
468 pin = entry->pin;
469 reg = io_apic_read(entry->apic, 0x10 + pin * 2);
470 reg &= mask_and;
471 reg |= mask_or;
472 io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
473 if (final)
474 final(entry);
475 }
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700476}
477
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400478static void __unmask_IO_APIC_irq(unsigned int irq)
479{
480 io_apic_modify_irq(irq, ~IO_APIC_REDIR_MASKED, 0, NULL);
481}
Yinghai Lu4e738e22008-08-19 20:50:47 -0700482
483#ifdef CONFIG_X86_64
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400484void io_apic_sync(struct irq_pin_list *entry)
Yinghai Lu4e738e22008-08-19 20:50:47 -0700485{
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400486 /*
487 * Synchronize the IO-APIC and the CPU by doing
488 * a dummy read from the IO-APIC
489 */
490 struct io_apic __iomem *io_apic;
491 io_apic = io_apic_base(entry->apic);
Yinghai Lu4e738e22008-08-19 20:50:47 -0700492 readl(&io_apic->data);
493}
494
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400495static void __mask_IO_APIC_irq(unsigned int irq)
496{
497 io_apic_modify_irq(irq, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
498}
499#else /* CONFIG_X86_32 */
500static void __mask_IO_APIC_irq(unsigned int irq)
501{
502 io_apic_modify_irq(irq, ~0, IO_APIC_REDIR_MASKED, NULL);
503}
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700504
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400505static void __mask_and_edge_IO_APIC_irq(unsigned int irq)
506{
507 io_apic_modify_irq(irq, ~IO_APIC_REDIR_LEVEL_TRIGGER,
508 IO_APIC_REDIR_MASKED, NULL);
509}
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700510
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400511static void __unmask_and_level_IO_APIC_irq(unsigned int irq)
512{
513 io_apic_modify_irq(irq, ~IO_APIC_REDIR_MASKED,
514 IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
515}
516#endif /* CONFIG_X86_32 */
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700517
Ingo Molnar54168ed2008-08-20 09:07:45 +0200518static void mask_IO_APIC_irq (unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519{
520 unsigned long flags;
521
522 spin_lock_irqsave(&ioapic_lock, flags);
523 __mask_IO_APIC_irq(irq);
524 spin_unlock_irqrestore(&ioapic_lock, flags);
525}
526
Ingo Molnar54168ed2008-08-20 09:07:45 +0200527static void unmask_IO_APIC_irq (unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528{
529 unsigned long flags;
530
531 spin_lock_irqsave(&ioapic_lock, flags);
532 __unmask_IO_APIC_irq(irq);
533 spin_unlock_irqrestore(&ioapic_lock, flags);
534}
535
536static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
537{
538 struct IO_APIC_route_entry entry;
Paolo Ciarrocchi36062442008-06-08 13:07:18 +0200539
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 /* Check delivery_mode to be sure we're not clearing an SMI pin */
Andi Kleencf4c6a22006-09-26 10:52:30 +0200541 entry = ioapic_read_entry(apic, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 if (entry.delivery_mode == dest_SMI)
543 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 /*
545 * Disable it in the IO-APIC irq-routing table:
546 */
Linus Torvaldsf9dadfa2006-11-01 10:05:35 -0800547 ioapic_mask_entry(apic, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548}
549
Ingo Molnar54168ed2008-08-20 09:07:45 +0200550static void clear_IO_APIC (void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551{
552 int apic, pin;
553
554 for (apic = 0; apic < nr_ioapics; apic++)
555 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
556 clear_IO_APIC_pin(apic, pin);
557}
558
Ingo Molnar54168ed2008-08-20 09:07:45 +0200559#if !defined(CONFIG_SMP) && defined(CONFIG_X86_32)
Harvey Harrison75604d72008-01-30 13:31:17 +0100560void send_IPI_self(int vector)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561{
562 unsigned int cfg;
563
564 /*
565 * Wait for idle.
566 */
567 apic_wait_icr_idle();
568 cfg = APIC_DM_FIXED | APIC_DEST_SELF | vector | APIC_DEST_LOGICAL;
569 /*
570 * Send the IPI. The write to APIC_ICR fires this off.
571 */
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100572 apic_write(APIC_ICR, cfg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573}
Ingo Molnar54168ed2008-08-20 09:07:45 +0200574#endif /* !CONFIG_SMP && CONFIG_X86_32*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575
Ingo Molnar54168ed2008-08-20 09:07:45 +0200576#ifdef CONFIG_X86_32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577/*
578 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
579 * specific CPU-side IRQs.
580 */
581
582#define MAX_PIRQS 8
583static int pirq_entries [MAX_PIRQS];
584static int pirqs_enabled;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586static int __init ioapic_pirq_setup(char *str)
587{
588 int i, max;
589 int ints[MAX_PIRQS+1];
590
591 get_options(str, ARRAY_SIZE(ints), ints);
592
593 for (i = 0; i < MAX_PIRQS; i++)
594 pirq_entries[i] = -1;
595
596 pirqs_enabled = 1;
597 apic_printk(APIC_VERBOSE, KERN_INFO
598 "PIRQ redirection, working around broken MP-BIOS.\n");
599 max = MAX_PIRQS;
600 if (ints[0] < MAX_PIRQS)
601 max = ints[0];
602
603 for (i = 0; i < max; i++) {
604 apic_printk(APIC_VERBOSE, KERN_DEBUG
605 "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
606 /*
607 * PIRQs are mapped upside down, usually.
608 */
609 pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
610 }
611 return 1;
612}
613
614__setup("pirq=", ioapic_pirq_setup);
Ingo Molnar54168ed2008-08-20 09:07:45 +0200615#endif /* CONFIG_X86_32 */
616
617#ifdef CONFIG_INTR_REMAP
618/* I/O APIC RTE contents at the OS boot up */
619static struct IO_APIC_route_entry *early_ioapic_entries[MAX_IO_APICS];
620
621/*
622 * Saves and masks all the unmasked IO-APIC RTE's
623 */
624int save_mask_IO_APIC_setup(void)
625{
626 union IO_APIC_reg_01 reg_01;
627 unsigned long flags;
628 int apic, pin;
629
630 /*
631 * The number of IO-APIC IRQ registers (== #pins):
632 */
633 for (apic = 0; apic < nr_ioapics; apic++) {
634 spin_lock_irqsave(&ioapic_lock, flags);
635 reg_01.raw = io_apic_read(apic, 1);
636 spin_unlock_irqrestore(&ioapic_lock, flags);
637 nr_ioapic_registers[apic] = reg_01.bits.entries+1;
638 }
639
640 for (apic = 0; apic < nr_ioapics; apic++) {
641 early_ioapic_entries[apic] =
642 kzalloc(sizeof(struct IO_APIC_route_entry) *
643 nr_ioapic_registers[apic], GFP_KERNEL);
644 if (!early_ioapic_entries[apic])
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +0400645 goto nomem;
Ingo Molnar54168ed2008-08-20 09:07:45 +0200646 }
647
648 for (apic = 0; apic < nr_ioapics; apic++)
649 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
650 struct IO_APIC_route_entry entry;
651
652 entry = early_ioapic_entries[apic][pin] =
653 ioapic_read_entry(apic, pin);
654 if (!entry.mask) {
655 entry.mask = 1;
656 ioapic_write_entry(apic, pin, entry);
657 }
658 }
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +0400659
Ingo Molnar54168ed2008-08-20 09:07:45 +0200660 return 0;
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +0400661
662nomem:
Cyrill Gorcunovc1370b42008-09-23 23:00:02 +0400663 while (apic >= 0)
664 kfree(early_ioapic_entries[apic--]);
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +0400665 memset(early_ioapic_entries, 0,
666 ARRAY_SIZE(early_ioapic_entries));
667
668 return -ENOMEM;
Ingo Molnar54168ed2008-08-20 09:07:45 +0200669}
670
671void restore_IO_APIC_setup(void)
672{
673 int apic, pin;
674
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +0400675 for (apic = 0; apic < nr_ioapics; apic++) {
676 if (!early_ioapic_entries[apic])
677 break;
Ingo Molnar54168ed2008-08-20 09:07:45 +0200678 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
679 ioapic_write_entry(apic, pin,
680 early_ioapic_entries[apic][pin]);
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +0400681 kfree(early_ioapic_entries[apic]);
682 early_ioapic_entries[apic] = NULL;
683 }
Ingo Molnar54168ed2008-08-20 09:07:45 +0200684}
685
686void reinit_intr_remapped_IO_APIC(int intr_remapping)
687{
688 /*
689 * for now plain restore of previous settings.
690 * TBD: In the case of OS enabling interrupt-remapping,
691 * IO-APIC RTE's need to be setup to point to interrupt-remapping
692 * table entries. for now, do a plain restore, and wait for
693 * the setup_IO_APIC_irqs() to do proper initialization.
694 */
695 restore_IO_APIC_setup();
696}
697#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698
699/*
700 * Find the IRQ entry number of a certain pin.
701 */
702static int find_irq_entry(int apic, int pin, int type)
703{
704 int i;
705
706 for (i = 0; i < mp_irq_entries; i++)
Alexey Starikovskiy2fddb6e282008-05-14 19:03:17 +0400707 if (mp_irqs[i].mp_irqtype == type &&
708 (mp_irqs[i].mp_dstapic == mp_ioapics[apic].mp_apicid ||
709 mp_irqs[i].mp_dstapic == MP_APIC_ALL) &&
710 mp_irqs[i].mp_dstirq == pin)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 return i;
712
713 return -1;
714}
715
716/*
717 * Find the pin to which IRQ[irq] (ISA) is connected
718 */
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -0800719static int __init find_isa_irq_pin(int irq, int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720{
721 int i;
722
723 for (i = 0; i < mp_irq_entries; i++) {
Alexey Starikovskiy2fddb6e282008-05-14 19:03:17 +0400724 int lbus = mp_irqs[i].mp_srcbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725
Alexey Starikovskiyd27e2b82008-03-20 14:54:18 +0300726 if (test_bit(lbus, mp_bus_not_pci) &&
Alexey Starikovskiy2fddb6e282008-05-14 19:03:17 +0400727 (mp_irqs[i].mp_irqtype == type) &&
728 (mp_irqs[i].mp_srcbusirq == irq))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729
Alexey Starikovskiy2fddb6e282008-05-14 19:03:17 +0400730 return mp_irqs[i].mp_dstirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 }
732 return -1;
733}
734
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -0800735static int __init find_isa_irq_apic(int irq, int type)
736{
737 int i;
738
739 for (i = 0; i < mp_irq_entries; i++) {
Alexey Starikovskiy2fddb6e282008-05-14 19:03:17 +0400740 int lbus = mp_irqs[i].mp_srcbus;
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -0800741
Alexey Starikovskiy73b29612008-03-20 14:54:24 +0300742 if (test_bit(lbus, mp_bus_not_pci) &&
Alexey Starikovskiy2fddb6e282008-05-14 19:03:17 +0400743 (mp_irqs[i].mp_irqtype == type) &&
744 (mp_irqs[i].mp_srcbusirq == irq))
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -0800745 break;
746 }
747 if (i < mp_irq_entries) {
748 int apic;
Ingo Molnar54168ed2008-08-20 09:07:45 +0200749 for(apic = 0; apic < nr_ioapics; apic++) {
Alexey Starikovskiy2fddb6e282008-05-14 19:03:17 +0400750 if (mp_ioapics[apic].mp_apicid == mp_irqs[i].mp_dstapic)
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -0800751 return apic;
752 }
753 }
754
755 return -1;
756}
757
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758/*
759 * Find a specific PCI IRQ entry.
760 * Not an __init, possibly needed by modules
761 */
762static int pin_2_irq(int idx, int apic, int pin);
763
764int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
765{
766 int apic, i, best_guess = -1;
767
Ingo Molnar54168ed2008-08-20 09:07:45 +0200768 apic_printk(APIC_DEBUG, "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
769 bus, slot, pin);
Alexey Starikovskiyce6444d2008-05-19 19:47:09 +0400770 if (test_bit(bus, mp_bus_not_pci)) {
Ingo Molnar54168ed2008-08-20 09:07:45 +0200771 apic_printk(APIC_VERBOSE, "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 return -1;
773 }
774 for (i = 0; i < mp_irq_entries; i++) {
Alexey Starikovskiy2fddb6e282008-05-14 19:03:17 +0400775 int lbus = mp_irqs[i].mp_srcbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776
777 for (apic = 0; apic < nr_ioapics; apic++)
Alexey Starikovskiy2fddb6e282008-05-14 19:03:17 +0400778 if (mp_ioapics[apic].mp_apicid == mp_irqs[i].mp_dstapic ||
779 mp_irqs[i].mp_dstapic == MP_APIC_ALL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780 break;
781
Alexey Starikovskiy47cab822008-03-20 14:54:30 +0300782 if (!test_bit(lbus, mp_bus_not_pci) &&
Alexey Starikovskiy2fddb6e282008-05-14 19:03:17 +0400783 !mp_irqs[i].mp_irqtype &&
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 (bus == lbus) &&
Alexey Starikovskiy2fddb6e282008-05-14 19:03:17 +0400785 (slot == ((mp_irqs[i].mp_srcbusirq >> 2) & 0x1f))) {
Ingo Molnar54168ed2008-08-20 09:07:45 +0200786 int irq = pin_2_irq(i,apic,mp_irqs[i].mp_dstirq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787
788 if (!(apic || IO_APIC_IRQ(irq)))
789 continue;
790
Alexey Starikovskiy2fddb6e282008-05-14 19:03:17 +0400791 if (pin == (mp_irqs[i].mp_srcbusirq & 3))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 return irq;
793 /*
794 * Use the first all-but-pin matching entry as a
795 * best-guess fuzzy result for broken mptables.
796 */
797 if (best_guess < 0)
798 best_guess = irq;
799 }
800 }
801 return best_guess;
802}
Ingo Molnar54168ed2008-08-20 09:07:45 +0200803
Alexey Dobriyan129f6942005-06-23 00:08:33 -0700804EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +0300806#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807/*
808 * EISA Edge/Level control register, ELCR
809 */
810static int EISA_ELCR(unsigned int irq)
811{
812 if (irq < 16) {
813 unsigned int port = 0x4d0 + (irq >> 3);
814 return (inb(port) >> (irq & 7)) & 1;
815 }
816 apic_printk(APIC_VERBOSE, KERN_INFO
817 "Broken MPtable reports ISA irq %d\n", irq);
818 return 0;
819}
Ingo Molnar54168ed2008-08-20 09:07:45 +0200820
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +0300821#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822
Alexey Starikovskiy67288012008-03-20 14:54:36 +0300823/* ISA interrupts are always polarity zero edge triggered,
824 * when listed as conforming in the MP table. */
825
826#define default_ISA_trigger(idx) (0)
827#define default_ISA_polarity(idx) (0)
828
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829/* EISA interrupts are always polarity zero and can be edge or level
830 * trigger depending on the ELCR value. If an interrupt is listed as
831 * EISA conforming in the MP table, that means its trigger type must
832 * be read in from the ELCR */
833
Alexey Starikovskiy2fddb6e282008-05-14 19:03:17 +0400834#define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].mp_srcbusirq))
Alexey Starikovskiy67288012008-03-20 14:54:36 +0300835#define default_EISA_polarity(idx) default_ISA_polarity(idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836
837/* PCI interrupts are always polarity one level triggered,
838 * when listed as conforming in the MP table. */
839
840#define default_PCI_trigger(idx) (1)
841#define default_PCI_polarity(idx) (1)
842
843/* MCA interrupts are always polarity zero level triggered,
844 * when listed as conforming in the MP table. */
845
846#define default_MCA_trigger(idx) (1)
Alexey Starikovskiy67288012008-03-20 14:54:36 +0300847#define default_MCA_polarity(idx) default_ISA_polarity(idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848
Shaohua Li61fd47e2007-11-17 01:05:28 -0500849static int MPBIOS_polarity(int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850{
Alexey Starikovskiy2fddb6e282008-05-14 19:03:17 +0400851 int bus = mp_irqs[idx].mp_srcbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 int polarity;
853
854 /*
855 * Determine IRQ line polarity (high active or low active):
856 */
Ingo Molnar54168ed2008-08-20 09:07:45 +0200857 switch (mp_irqs[idx].mp_irqflag & 3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 {
Ingo Molnar54168ed2008-08-20 09:07:45 +0200859 case 0: /* conforms, ie. bus-type dependent polarity */
860 if (test_bit(bus, mp_bus_not_pci))
861 polarity = default_ISA_polarity(idx);
862 else
863 polarity = default_PCI_polarity(idx);
864 break;
865 case 1: /* high active */
866 {
867 polarity = 0;
868 break;
869 }
870 case 2: /* reserved */
871 {
872 printk(KERN_WARNING "broken BIOS!!\n");
873 polarity = 1;
874 break;
875 }
876 case 3: /* low active */
877 {
878 polarity = 1;
879 break;
880 }
881 default: /* invalid */
882 {
883 printk(KERN_WARNING "broken BIOS!!\n");
884 polarity = 1;
885 break;
886 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887 }
888 return polarity;
889}
890
891static int MPBIOS_trigger(int idx)
892{
Alexey Starikovskiy2fddb6e282008-05-14 19:03:17 +0400893 int bus = mp_irqs[idx].mp_srcbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 int trigger;
895
896 /*
897 * Determine IRQ trigger mode (edge or level sensitive):
898 */
Ingo Molnar54168ed2008-08-20 09:07:45 +0200899 switch ((mp_irqs[idx].mp_irqflag>>2) & 3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 {
Ingo Molnar54168ed2008-08-20 09:07:45 +0200901 case 0: /* conforms, ie. bus-type dependent */
902 if (test_bit(bus, mp_bus_not_pci))
903 trigger = default_ISA_trigger(idx);
904 else
905 trigger = default_PCI_trigger(idx);
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +0300906#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
Ingo Molnar54168ed2008-08-20 09:07:45 +0200907 switch (mp_bus_id_to_type[bus]) {
908 case MP_BUS_ISA: /* ISA pin */
909 {
910 /* set before the switch */
911 break;
912 }
913 case MP_BUS_EISA: /* EISA pin */
914 {
915 trigger = default_EISA_trigger(idx);
916 break;
917 }
918 case MP_BUS_PCI: /* PCI pin */
919 {
920 /* set before the switch */
921 break;
922 }
923 case MP_BUS_MCA: /* MCA pin */
924 {
925 trigger = default_MCA_trigger(idx);
926 break;
927 }
928 default:
929 {
930 printk(KERN_WARNING "broken BIOS!!\n");
931 trigger = 1;
932 break;
933 }
934 }
935#endif
936 break;
937 case 1: /* edge */
Paolo Ciarrocchi36062442008-06-08 13:07:18 +0200938 {
Ingo Molnar54168ed2008-08-20 09:07:45 +0200939 trigger = 0;
Paolo Ciarrocchi36062442008-06-08 13:07:18 +0200940 break;
941 }
Ingo Molnar54168ed2008-08-20 09:07:45 +0200942 case 2: /* reserved */
Paolo Ciarrocchi36062442008-06-08 13:07:18 +0200943 {
944 printk(KERN_WARNING "broken BIOS!!\n");
945 trigger = 1;
946 break;
947 }
Ingo Molnar54168ed2008-08-20 09:07:45 +0200948 case 3: /* level */
949 {
950 trigger = 1;
951 break;
952 }
953 default: /* invalid */
954 {
955 printk(KERN_WARNING "broken BIOS!!\n");
956 trigger = 0;
957 break;
958 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 }
960 return trigger;
961}
962
963static inline int irq_polarity(int idx)
964{
965 return MPBIOS_polarity(idx);
966}
967
968static inline int irq_trigger(int idx)
969{
970 return MPBIOS_trigger(idx);
971}
972
Yinghai Luefa25592008-08-19 20:50:36 -0700973int (*ioapic_renumber_irq)(int ioapic, int irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974static int pin_2_irq(int idx, int apic, int pin)
975{
976 int irq, i;
Alexey Starikovskiy2fddb6e282008-05-14 19:03:17 +0400977 int bus = mp_irqs[idx].mp_srcbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978
979 /*
980 * Debugging check, we are in big trouble if this message pops up!
981 */
Alexey Starikovskiy2fddb6e282008-05-14 19:03:17 +0400982 if (mp_irqs[idx].mp_dstirq != pin)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983 printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
984
Ingo Molnar54168ed2008-08-20 09:07:45 +0200985 if (test_bit(bus, mp_bus_not_pci)) {
Alexey Starikovskiy2fddb6e282008-05-14 19:03:17 +0400986 irq = mp_irqs[idx].mp_srcbusirq;
Ingo Molnar54168ed2008-08-20 09:07:45 +0200987 } else {
Alexey Starikovskiy643befe2008-03-20 14:54:49 +0300988 /*
989 * PCI IRQs are mapped in order
990 */
991 i = irq = 0;
992 while (i < apic)
993 irq += nr_ioapic_registers[i++];
994 irq += pin;
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +0200995 /*
Ingo Molnar54168ed2008-08-20 09:07:45 +0200996 * For MPS mode, so far only needed by ES7000 platform
997 */
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +0200998 if (ioapic_renumber_irq)
999 irq = ioapic_renumber_irq(apic, irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000 }
1001
Ingo Molnar54168ed2008-08-20 09:07:45 +02001002#ifdef CONFIG_X86_32
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 /*
1004 * PCI IRQ command line redirection. Yes, limits are hardcoded.
1005 */
1006 if ((pin >= 16) && (pin <= 23)) {
1007 if (pirq_entries[pin-16] != -1) {
1008 if (!pirq_entries[pin-16]) {
1009 apic_printk(APIC_VERBOSE, KERN_DEBUG
1010 "disabling PIRQ%d\n", pin-16);
1011 } else {
1012 irq = pirq_entries[pin-16];
1013 apic_printk(APIC_VERBOSE, KERN_DEBUG
1014 "using PIRQ%d -> IRQ %d\n",
1015 pin-16, irq);
1016 }
1017 }
1018 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02001019#endif
1020
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 return irq;
1022}
1023
Yinghai Lu497c9a12008-08-19 20:50:28 -07001024void lock_vector_lock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025{
Yinghai Lu497c9a12008-08-19 20:50:28 -07001026 /* Used to the online set of cpus does not change
1027 * during assign_irq_vector.
1028 */
1029 spin_lock(&vector_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030}
1031
Yinghai Lu497c9a12008-08-19 20:50:28 -07001032void unlock_vector_lock(void)
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001033{
Yinghai Lu497c9a12008-08-19 20:50:28 -07001034 spin_unlock(&vector_lock);
1035}
1036
1037static int __assign_irq_vector(int irq, cpumask_t mask)
1038{
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001039 /*
1040 * NOTE! The local APIC isn't very good at handling
1041 * multiple interrupts at the same interrupt level.
1042 * As the interrupt level is determined by taking the
1043 * vector number and shifting that right by 4, we
1044 * want to spread these out a bit so that they don't
1045 * all fall in the same interrupt level.
1046 *
1047 * Also, we've got to be careful not to trash gate
1048 * 0x80, because int 0x80 is hm, kind of importantish. ;)
1049 */
Ingo Molnar54168ed2008-08-20 09:07:45 +02001050 static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
1051 unsigned int old_vector;
1052 int cpu;
1053 struct irq_cfg *cfg;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001054
Ingo Molnar54168ed2008-08-20 09:07:45 +02001055 cfg = irq_cfg(irq);
Yinghai Lu497c9a12008-08-19 20:50:28 -07001056
Ingo Molnar54168ed2008-08-20 09:07:45 +02001057 /* Only try and allocate irqs on cpus that are present */
1058 cpus_and(mask, mask, cpu_online_map);
Yinghai Lu497c9a12008-08-19 20:50:28 -07001059
Ingo Molnar54168ed2008-08-20 09:07:45 +02001060 if ((cfg->move_in_progress) || cfg->move_cleanup_count)
1061 return -EBUSY;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001062
Ingo Molnar54168ed2008-08-20 09:07:45 +02001063 old_vector = cfg->vector;
1064 if (old_vector) {
1065 cpumask_t tmp;
1066 cpus_and(tmp, cfg->domain, mask);
1067 if (!cpus_empty(tmp))
1068 return 0;
1069 }
Yinghai Lu497c9a12008-08-19 20:50:28 -07001070
Ingo Molnar54168ed2008-08-20 09:07:45 +02001071 for_each_cpu_mask_nr(cpu, mask) {
1072 cpumask_t domain, new_mask;
1073 int new_cpu;
1074 int vector, offset;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001075
Ingo Molnar54168ed2008-08-20 09:07:45 +02001076 domain = vector_allocation_domain(cpu);
1077 cpus_and(new_mask, domain, cpu_online_map);
Yinghai Lu497c9a12008-08-19 20:50:28 -07001078
Ingo Molnar54168ed2008-08-20 09:07:45 +02001079 vector = current_vector;
1080 offset = current_offset;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001081next:
Ingo Molnar54168ed2008-08-20 09:07:45 +02001082 vector += 8;
1083 if (vector >= first_system_vector) {
1084 /* If we run out of vectors on large boxen, must share them. */
1085 offset = (offset + 1) % 8;
1086 vector = FIRST_DEVICE_VECTOR + offset;
Yinghai Lu7a959cf2008-08-19 20:50:32 -07001087 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02001088 if (unlikely(current_vector == vector))
1089 continue;
1090#ifdef CONFIG_X86_64
1091 if (vector == IA32_SYSCALL_VECTOR)
1092 goto next;
1093#else
1094 if (vector == SYSCALL_VECTOR)
1095 goto next;
1096#endif
1097 for_each_cpu_mask_nr(new_cpu, new_mask)
1098 if (per_cpu(vector_irq, new_cpu)[vector] != -1)
1099 goto next;
1100 /* Found one! */
1101 current_vector = vector;
1102 current_offset = offset;
1103 if (old_vector) {
1104 cfg->move_in_progress = 1;
1105 cfg->old_domain = cfg->domain;
1106 }
1107 for_each_cpu_mask_nr(new_cpu, new_mask)
1108 per_cpu(vector_irq, new_cpu)[vector] = irq;
1109 cfg->vector = vector;
1110 cfg->domain = domain;
1111 return 0;
1112 }
1113 return -ENOSPC;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001114}
1115
1116static int assign_irq_vector(int irq, cpumask_t mask)
1117{
1118 int err;
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001119 unsigned long flags;
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001120
1121 spin_lock_irqsave(&vector_lock, flags);
Yinghai Lu497c9a12008-08-19 20:50:28 -07001122 err = __assign_irq_vector(irq, mask);
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001123 spin_unlock_irqrestore(&vector_lock, flags);
Yinghai Lu497c9a12008-08-19 20:50:28 -07001124 return err;
1125}
1126
1127static void __clear_irq_vector(int irq)
1128{
1129 struct irq_cfg *cfg;
1130 cpumask_t mask;
1131 int cpu, vector;
1132
1133 cfg = irq_cfg(irq);
1134 BUG_ON(!cfg->vector);
1135
1136 vector = cfg->vector;
1137 cpus_and(mask, cfg->domain, cpu_online_map);
1138 for_each_cpu_mask_nr(cpu, mask)
1139 per_cpu(vector_irq, cpu)[vector] = -1;
1140
1141 cfg->vector = 0;
1142 cpus_clear(cfg->domain);
1143}
1144
1145void __setup_vector_irq(int cpu)
1146{
1147 /* Initialize vector_irq on a new cpu */
1148 /* This function must be called with vector_lock held */
1149 int irq, vector;
1150 struct irq_cfg *cfg;
1151
1152 /* Mark the inuse vectors */
Yinghai Lu8f09cd22008-08-19 20:50:51 -07001153 for_each_irq_cfg(irq, cfg) {
Yinghai Lu497c9a12008-08-19 20:50:28 -07001154 if (!cpu_isset(cpu, cfg->domain))
1155 continue;
1156 vector = cfg->vector;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001157 per_cpu(vector_irq, cpu)[vector] = irq;
1158 }
1159 /* Mark the free vectors */
1160 for (vector = 0; vector < NR_VECTORS; ++vector) {
1161 irq = per_cpu(vector_irq, cpu)[vector];
1162 if (irq < 0)
1163 continue;
1164
1165 cfg = irq_cfg(irq);
1166 if (!cpu_isset(cpu, cfg->domain))
1167 per_cpu(vector_irq, cpu)[vector] = -1;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001168 }
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001169}
Glauber Costa3fde6902008-05-28 20:34:19 -07001170
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07001171static struct irq_chip ioapic_chip;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001172#ifdef CONFIG_INTR_REMAP
1173static struct irq_chip ir_ioapic_chip;
1174#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175
Ingo Molnar54168ed2008-08-20 09:07:45 +02001176#define IOAPIC_AUTO -1
1177#define IOAPIC_EDGE 0
1178#define IOAPIC_LEVEL 1
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001180#ifdef CONFIG_X86_32
Yinghai Lu1d025192008-08-19 20:50:34 -07001181static inline int IO_APIC_irq_trigger(int irq)
1182{
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02001183 int apic, idx, pin;
Yinghai Lu1d025192008-08-19 20:50:34 -07001184
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02001185 for (apic = 0; apic < nr_ioapics; apic++) {
1186 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1187 idx = find_irq_entry(apic, pin, mp_INT);
1188 if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
1189 return irq_trigger(idx);
1190 }
1191 }
1192 /*
Ingo Molnar54168ed2008-08-20 09:07:45 +02001193 * nonexistent IRQs are edge default
1194 */
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02001195 return 0;
Yinghai Lu1d025192008-08-19 20:50:34 -07001196}
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001197#else
1198static inline int IO_APIC_irq_trigger(int irq)
1199{
Ingo Molnar54168ed2008-08-20 09:07:45 +02001200 return 1;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001201}
1202#endif
Yinghai Lu1d025192008-08-19 20:50:34 -07001203
Yinghai Lu497c9a12008-08-19 20:50:28 -07001204static void ioapic_register_intr(int irq, unsigned long trigger)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205{
Yinghai Lu08678b02008-08-19 20:50:05 -07001206 struct irq_desc *desc;
1207
Thomas Gleixneree32c972008-10-15 14:34:09 +02001208 desc = irq_to_desc(irq);
Yinghai Lu199751d2008-08-19 20:50:27 -07001209
Jan Beulich6ebcc002006-06-26 13:56:46 +02001210 if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001211 trigger == IOAPIC_LEVEL)
Yinghai Lu08678b02008-08-19 20:50:05 -07001212 desc->status |= IRQ_LEVEL;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001213 else
1214 desc->status &= ~IRQ_LEVEL;
1215
Ingo Molnar54168ed2008-08-20 09:07:45 +02001216#ifdef CONFIG_INTR_REMAP
1217 if (irq_remapped(irq)) {
1218 desc->status |= IRQ_MOVE_PCNTXT;
1219 if (trigger)
1220 set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
1221 handle_fasteoi_irq,
1222 "fasteoi");
1223 else
1224 set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
1225 handle_edge_irq, "edge");
1226 return;
1227 }
1228#endif
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001229 if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1230 trigger == IOAPIC_LEVEL)
Ingo Molnara460e742006-10-17 00:10:03 -07001231 set_irq_chip_and_handler_name(irq, &ioapic_chip,
Ingo Molnar54168ed2008-08-20 09:07:45 +02001232 handle_fasteoi_irq,
1233 "fasteoi");
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001234 else
Ingo Molnara460e742006-10-17 00:10:03 -07001235 set_irq_chip_and_handler_name(irq, &ioapic_chip,
Ingo Molnar54168ed2008-08-20 09:07:45 +02001236 handle_edge_irq, "edge");
Yinghai Lu497c9a12008-08-19 20:50:28 -07001237}
1238
1239static int setup_ioapic_entry(int apic, int irq,
1240 struct IO_APIC_route_entry *entry,
1241 unsigned int destination, int trigger,
1242 int polarity, int vector)
1243{
1244 /*
1245 * add it to the IO-APIC irq-routing table:
1246 */
1247 memset(entry,0,sizeof(*entry));
1248
Ingo Molnar54168ed2008-08-20 09:07:45 +02001249#ifdef CONFIG_INTR_REMAP
1250 if (intr_remapping_enabled) {
1251 struct intel_iommu *iommu = map_ioapic_to_ir(apic);
1252 struct irte irte;
1253 struct IR_IO_APIC_route_entry *ir_entry =
1254 (struct IR_IO_APIC_route_entry *) entry;
1255 int index;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001256
Ingo Molnar54168ed2008-08-20 09:07:45 +02001257 if (!iommu)
1258 panic("No mapping iommu for ioapic %d\n", apic);
1259
1260 index = alloc_irte(iommu, irq, 1);
1261 if (index < 0)
1262 panic("Failed to allocate IRTE for ioapic %d\n", apic);
1263
1264 memset(&irte, 0, sizeof(irte));
1265
1266 irte.present = 1;
1267 irte.dst_mode = INT_DEST_MODE;
1268 irte.trigger_mode = trigger;
1269 irte.dlvry_mode = INT_DELIVERY_MODE;
1270 irte.vector = vector;
1271 irte.dest_id = IRTE_DEST(destination);
1272
1273 modify_irte(irq, &irte);
1274
1275 ir_entry->index2 = (index >> 15) & 0x1;
1276 ir_entry->zero = 0;
1277 ir_entry->format = 1;
1278 ir_entry->index = (index & 0x7fff);
1279 } else
1280#endif
1281 {
1282 entry->delivery_mode = INT_DELIVERY_MODE;
1283 entry->dest_mode = INT_DEST_MODE;
1284 entry->dest = destination;
1285 }
1286
1287 entry->mask = 0; /* enable IRQ */
Yinghai Lu497c9a12008-08-19 20:50:28 -07001288 entry->trigger = trigger;
1289 entry->polarity = polarity;
1290 entry->vector = vector;
1291
1292 /* Mask level triggered irqs.
1293 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
1294 */
1295 if (trigger)
1296 entry->mask = 1;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001297 return 0;
1298}
1299
1300static void setup_IO_APIC_irq(int apic, int pin, unsigned int irq,
Ingo Molnar54168ed2008-08-20 09:07:45 +02001301 int trigger, int polarity)
Yinghai Lu497c9a12008-08-19 20:50:28 -07001302{
1303 struct irq_cfg *cfg;
1304 struct IO_APIC_route_entry entry;
1305 cpumask_t mask;
1306
1307 if (!IO_APIC_IRQ(irq))
1308 return;
1309
1310 cfg = irq_cfg(irq);
1311
1312 mask = TARGET_CPUS;
1313 if (assign_irq_vector(irq, mask))
1314 return;
1315
1316 cpus_and(mask, cfg->domain, mask);
1317
1318 apic_printk(APIC_VERBOSE,KERN_DEBUG
1319 "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1320 "IRQ %d Mode:%i Active:%i)\n",
1321 apic, mp_ioapics[apic].mp_apicid, pin, cfg->vector,
1322 irq, trigger, polarity);
1323
1324
1325 if (setup_ioapic_entry(mp_ioapics[apic].mp_apicid, irq, &entry,
1326 cpu_mask_to_apicid(mask), trigger, polarity,
1327 cfg->vector)) {
1328 printk("Failed to setup ioapic entry for ioapic %d, pin %d\n",
1329 mp_ioapics[apic].mp_apicid, pin);
1330 __clear_irq_vector(irq);
1331 return;
1332 }
1333
1334 ioapic_register_intr(irq, trigger);
1335 if (irq < 16)
1336 disable_8259A_irq(irq);
1337
1338 ioapic_write_entry(apic, pin, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339}
1340
1341static void __init setup_IO_APIC_irqs(void)
1342{
Cyrill Gorcunov3c2cbd22008-09-06 14:15:33 +04001343 int apic, pin, idx, irq;
1344 int notcon = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345
1346 apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
1347
1348 for (apic = 0; apic < nr_ioapics; apic++) {
Cyrill Gorcunov3c2cbd22008-09-06 14:15:33 +04001349 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350
Cyrill Gorcunov3c2cbd22008-09-06 14:15:33 +04001351 idx = find_irq_entry(apic, pin, mp_INT);
1352 if (idx == -1) {
Cyrill Gorcunov2a554fb2008-09-08 19:38:06 +04001353 if (!notcon) {
Cyrill Gorcunov3c2cbd22008-09-06 14:15:33 +04001354 notcon = 1;
Cyrill Gorcunov2a554fb2008-09-08 19:38:06 +04001355 apic_printk(APIC_VERBOSE,
1356 KERN_DEBUG " %d-%d",
1357 mp_ioapics[apic].mp_apicid,
1358 pin);
1359 } else
1360 apic_printk(APIC_VERBOSE, " %d-%d",
1361 mp_ioapics[apic].mp_apicid,
1362 pin);
Cyrill Gorcunov3c2cbd22008-09-06 14:15:33 +04001363 continue;
1364 }
Cyrill Gorcunov56ffa1a2008-09-13 13:11:16 +04001365 if (notcon) {
1366 apic_printk(APIC_VERBOSE,
1367 " (apicid-pin) not connected\n");
1368 notcon = 0;
1369 }
Yinghai Lu20d225b2007-10-17 18:04:41 +02001370
Cyrill Gorcunov3c2cbd22008-09-06 14:15:33 +04001371 irq = pin_2_irq(idx, apic, pin);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001372#ifdef CONFIG_X86_32
Cyrill Gorcunov3c2cbd22008-09-06 14:15:33 +04001373 if (multi_timer_check(apic, irq))
1374 continue;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001375#endif
Cyrill Gorcunov3c2cbd22008-09-06 14:15:33 +04001376 add_pin_to_irq(irq, apic, pin);
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02001377
Cyrill Gorcunov3c2cbd22008-09-06 14:15:33 +04001378 setup_IO_APIC_irq(apic, pin, irq,
1379 irq_trigger(idx), irq_polarity(idx));
1380 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381 }
1382
Cyrill Gorcunov3c2cbd22008-09-06 14:15:33 +04001383 if (notcon)
1384 apic_printk(APIC_VERBOSE,
Cyrill Gorcunov2a554fb2008-09-08 19:38:06 +04001385 " (apicid-pin) not connected\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386}
1387
1388/*
Maciej W. Rozyckif7633ce2008-05-27 21:19:34 +01001389 * Set up the timer pin, possibly with the 8259A-master behind.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390 */
Maciej W. Rozyckif7633ce2008-05-27 21:19:34 +01001391static void __init setup_timer_IRQ0_pin(unsigned int apic, unsigned int pin,
1392 int vector)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393{
1394 struct IO_APIC_route_entry entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395
Ingo Molnar54168ed2008-08-20 09:07:45 +02001396#ifdef CONFIG_INTR_REMAP
1397 if (intr_remapping_enabled)
1398 return;
1399#endif
1400
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02001401 memset(&entry, 0, sizeof(entry));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402
1403 /*
1404 * We use logical delivery to get the timer IRQ
1405 * to the first CPU.
1406 */
1407 entry.dest_mode = INT_DEST_MODE;
Maciej W. Rozycki03be7502008-05-27 21:19:45 +01001408 entry.mask = 1; /* mask IRQ now */
Yinghai Lud83e94a2008-08-19 20:50:33 -07001409 entry.dest = cpu_mask_to_apicid(TARGET_CPUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410 entry.delivery_mode = INT_DELIVERY_MODE;
1411 entry.polarity = 0;
1412 entry.trigger = 0;
1413 entry.vector = vector;
1414
1415 /*
1416 * The timer IRQ doesn't have to know that behind the
Maciej W. Rozyckif7633ce2008-05-27 21:19:34 +01001417 * scene we may have a 8259A-master in AEOI mode ...
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418 */
Ingo Molnar54168ed2008-08-20 09:07:45 +02001419 set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420
1421 /*
1422 * Add it to the IO-APIC irq-routing table:
1423 */
Andi Kleencf4c6a22006-09-26 10:52:30 +02001424 ioapic_write_entry(apic, pin, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425}
1426
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +01001427
1428__apicdebuginit(void) print_IO_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001429{
1430 int apic, i;
1431 union IO_APIC_reg_00 reg_00;
1432 union IO_APIC_reg_01 reg_01;
1433 union IO_APIC_reg_02 reg_02;
1434 union IO_APIC_reg_03 reg_03;
1435 unsigned long flags;
Yinghai Lu0f978f42008-08-19 20:50:26 -07001436 struct irq_cfg *cfg;
Yinghai Lu8f09cd22008-08-19 20:50:51 -07001437 unsigned int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438
1439 if (apic_verbosity == APIC_QUIET)
1440 return;
1441
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02001442 printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443 for (i = 0; i < nr_ioapics; i++)
1444 printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
Alexey Starikovskiyec2cd0a2008-05-14 19:03:10 +04001445 mp_ioapics[i].mp_apicid, nr_ioapic_registers[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446
1447 /*
1448 * We are a bit conservative about what we expect. We have to
1449 * know about every hardware change ASAP.
1450 */
1451 printk(KERN_INFO "testing the IO APIC.......................\n");
1452
1453 for (apic = 0; apic < nr_ioapics; apic++) {
1454
1455 spin_lock_irqsave(&ioapic_lock, flags);
1456 reg_00.raw = io_apic_read(apic, 0);
1457 reg_01.raw = io_apic_read(apic, 1);
1458 if (reg_01.bits.version >= 0x10)
1459 reg_02.raw = io_apic_read(apic, 2);
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02001460 if (reg_01.bits.version >= 0x20)
1461 reg_03.raw = io_apic_read(apic, 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462 spin_unlock_irqrestore(&ioapic_lock, flags);
1463
Ingo Molnar54168ed2008-08-20 09:07:45 +02001464 printk("\n");
Alexey Starikovskiyec2cd0a2008-05-14 19:03:10 +04001465 printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].mp_apicid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466 printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
1467 printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
1468 printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
1469 printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470
Ingo Molnar54168ed2008-08-20 09:07:45 +02001471 printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472 printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473
1474 printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
1475 printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476
1477 /*
1478 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
1479 * but the value of reg_02 is read as the previous read register
1480 * value, so ignore it if reg_02 == reg_01.
1481 */
1482 if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
1483 printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
1484 printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485 }
1486
1487 /*
1488 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
1489 * or reg_03, but the value of reg_0[23] is read as the previous read
1490 * register value, so ignore it if reg_03 == reg_0[12].
1491 */
1492 if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
1493 reg_03.raw != reg_01.raw) {
1494 printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
1495 printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496 }
1497
1498 printk(KERN_DEBUG ".... IRQ redirection table:\n");
1499
Yinghai Lud83e94a2008-08-19 20:50:33 -07001500 printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
1501 " Stat Dmod Deli Vect: \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502
1503 for (i = 0; i <= reg_01.bits.entries; i++) {
1504 struct IO_APIC_route_entry entry;
1505
Andi Kleencf4c6a22006-09-26 10:52:30 +02001506 entry = ioapic_read_entry(apic, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507
Ingo Molnar54168ed2008-08-20 09:07:45 +02001508 printk(KERN_DEBUG " %02x %03X ",
1509 i,
1510 entry.dest
1511 );
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512
1513 printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
1514 entry.mask,
1515 entry.trigger,
1516 entry.irr,
1517 entry.polarity,
1518 entry.delivery_status,
1519 entry.dest_mode,
1520 entry.delivery_mode,
1521 entry.vector
1522 );
1523 }
1524 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525 printk(KERN_DEBUG "IRQ to pin mappings:\n");
Yinghai Lu8f09cd22008-08-19 20:50:51 -07001526 for_each_irq_cfg(irq, cfg) {
Yinghai Lu0f978f42008-08-19 20:50:26 -07001527 struct irq_pin_list *entry = cfg->irq_2_pin;
1528 if (!entry)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529 continue;
Yinghai Lu8f09cd22008-08-19 20:50:51 -07001530 printk(KERN_DEBUG "IRQ%d ", irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531 for (;;) {
1532 printk("-> %d:%d", entry->apic, entry->pin);
1533 if (!entry->next)
1534 break;
Yinghai Lu0f978f42008-08-19 20:50:26 -07001535 entry = entry->next;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536 }
1537 printk("\n");
1538 }
1539
1540 printk(KERN_INFO ".................................... done.\n");
1541
1542 return;
1543}
1544
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +01001545__apicdebuginit(void) print_APIC_bitfield(int base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546{
1547 unsigned int v;
1548 int i, j;
1549
1550 if (apic_verbosity == APIC_QUIET)
1551 return;
1552
1553 printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
1554 for (i = 0; i < 8; i++) {
1555 v = apic_read(base + i*0x10);
1556 for (j = 0; j < 32; j++) {
1557 if (v & (1<<j))
1558 printk("1");
1559 else
1560 printk("0");
1561 }
1562 printk("\n");
1563 }
1564}
1565
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +01001566__apicdebuginit(void) print_local_APIC(void *dummy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567{
1568 unsigned int v, ver, maxlvt;
Hiroshi Shimamoto7ab6af72008-07-30 17:36:48 -07001569 u64 icr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570
1571 if (apic_verbosity == APIC_QUIET)
1572 return;
1573
1574 printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
1575 smp_processor_id(), hard_smp_processor_id());
Andreas Herrmann66823112008-06-05 16:35:10 +02001576 v = apic_read(APIC_ID);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001577 printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578 v = apic_read(APIC_LVR);
1579 printk(KERN_INFO "... APIC VERSION: %08x\n", v);
1580 ver = GET_APIC_VERSION(v);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001581 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582
1583 v = apic_read(APIC_TASKPRI);
1584 printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
1585
Ingo Molnar54168ed2008-08-20 09:07:45 +02001586 if (APIC_INTEGRATED(ver)) { /* !82489DX */
Yinghai Lua11b5ab2008-09-03 16:58:31 -07001587 if (!APIC_XAPIC(ver)) {
1588 v = apic_read(APIC_ARBPRI);
1589 printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
1590 v & APIC_ARBPRI_MASK);
1591 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592 v = apic_read(APIC_PROCPRI);
1593 printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
1594 }
1595
Yinghai Lua11b5ab2008-09-03 16:58:31 -07001596 /*
1597 * Remote read supported only in the 82489DX and local APIC for
1598 * Pentium processors.
1599 */
1600 if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
1601 v = apic_read(APIC_RRR);
1602 printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
1603 }
1604
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605 v = apic_read(APIC_LDR);
1606 printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
Yinghai Lua11b5ab2008-09-03 16:58:31 -07001607 if (!x2apic_enabled()) {
1608 v = apic_read(APIC_DFR);
1609 printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
1610 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611 v = apic_read(APIC_SPIV);
1612 printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
1613
1614 printk(KERN_DEBUG "... APIC ISR field:\n");
1615 print_APIC_bitfield(APIC_ISR);
1616 printk(KERN_DEBUG "... APIC TMR field:\n");
1617 print_APIC_bitfield(APIC_TMR);
1618 printk(KERN_DEBUG "... APIC IRR field:\n");
1619 print_APIC_bitfield(APIC_IRR);
1620
Ingo Molnar54168ed2008-08-20 09:07:45 +02001621 if (APIC_INTEGRATED(ver)) { /* !82489DX */
1622 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623 apic_write(APIC_ESR, 0);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001624
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625 v = apic_read(APIC_ESR);
1626 printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
1627 }
1628
Hiroshi Shimamoto7ab6af72008-07-30 17:36:48 -07001629 icr = apic_icr_read();
Ingo Molnar0c425ce2008-08-18 13:04:26 +02001630 printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
1631 printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632
1633 v = apic_read(APIC_LVTT);
1634 printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
1635
1636 if (maxlvt > 3) { /* PC is LVT#4. */
1637 v = apic_read(APIC_LVTPC);
1638 printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
1639 }
1640 v = apic_read(APIC_LVT0);
1641 printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
1642 v = apic_read(APIC_LVT1);
1643 printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
1644
1645 if (maxlvt > 2) { /* ERR is LVT#3. */
1646 v = apic_read(APIC_LVTERR);
1647 printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
1648 }
1649
1650 v = apic_read(APIC_TMICT);
1651 printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
1652 v = apic_read(APIC_TMCCT);
1653 printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
1654 v = apic_read(APIC_TDCR);
1655 printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1656 printk("\n");
1657}
1658
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +01001659__apicdebuginit(void) print_all_local_APICs(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660{
Yinghai Luffd5aae2008-08-19 20:50:50 -07001661 int cpu;
1662
1663 preempt_disable();
1664 for_each_online_cpu(cpu)
1665 smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1666 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667}
1668
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +01001669__apicdebuginit(void) print_PIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671 unsigned int v;
1672 unsigned long flags;
1673
1674 if (apic_verbosity == APIC_QUIET)
1675 return;
1676
1677 printk(KERN_DEBUG "\nprinting PIC contents\n");
1678
1679 spin_lock_irqsave(&i8259A_lock, flags);
1680
1681 v = inb(0xa1) << 8 | inb(0x21);
1682 printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
1683
1684 v = inb(0xa0) << 8 | inb(0x20);
1685 printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
1686
Ingo Molnar54168ed2008-08-20 09:07:45 +02001687 outb(0x0b,0xa0);
1688 outb(0x0b,0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689 v = inb(0xa0) << 8 | inb(0x20);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001690 outb(0x0a,0xa0);
1691 outb(0x0a,0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692
1693 spin_unlock_irqrestore(&i8259A_lock, flags);
1694
1695 printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
1696
1697 v = inb(0x4d1) << 8 | inb(0x4d0);
1698 printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
1699}
1700
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +01001701__apicdebuginit(int) print_all_ICs(void)
1702{
1703 print_PIC();
1704 print_all_local_APICs();
1705 print_IO_APIC();
1706
1707 return 0;
1708}
1709
1710fs_initcall(print_all_ICs);
1711
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712
Yinghai Luefa25592008-08-19 20:50:36 -07001713/* Where if anywhere is the i8259 connect in external int mode */
1714static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
1715
Ingo Molnar54168ed2008-08-20 09:07:45 +02001716void __init enable_IO_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717{
1718 union IO_APIC_reg_01 reg_01;
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001719 int i8259_apic, i8259_pin;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001720 int apic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721 unsigned long flags;
1722
Ingo Molnar54168ed2008-08-20 09:07:45 +02001723#ifdef CONFIG_X86_32
1724 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725 if (!pirqs_enabled)
1726 for (i = 0; i < MAX_PIRQS; i++)
1727 pirq_entries[i] = -1;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001728#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729
1730 /*
1731 * The number of IO-APIC IRQ registers (== #pins):
1732 */
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001733 for (apic = 0; apic < nr_ioapics; apic++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734 spin_lock_irqsave(&ioapic_lock, flags);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001735 reg_01.raw = io_apic_read(apic, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736 spin_unlock_irqrestore(&ioapic_lock, flags);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001737 nr_ioapic_registers[apic] = reg_01.bits.entries+1;
1738 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02001739 for(apic = 0; apic < nr_ioapics; apic++) {
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001740 int pin;
1741 /* See if any of the pins is in ExtINT mode */
Eric W. Biederman1008fdd2006-01-11 22:46:06 +01001742 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001743 struct IO_APIC_route_entry entry;
Andi Kleencf4c6a22006-09-26 10:52:30 +02001744 entry = ioapic_read_entry(apic, pin);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001745
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001746 /* If the interrupt line is enabled and in ExtInt mode
1747 * I have found the pin where the i8259 is connected.
1748 */
1749 if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
1750 ioapic_i8259.apic = apic;
1751 ioapic_i8259.pin = pin;
1752 goto found_i8259;
1753 }
1754 }
1755 }
1756 found_i8259:
1757 /* Look to see what if the MP table has reported the ExtINT */
1758 /* If we could not find the appropriate pin by looking at the ioapic
1759 * the i8259 probably is not connected the ioapic but give the
1760 * mptable a chance anyway.
1761 */
1762 i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
1763 i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
1764 /* Trust the MP table if nothing is setup in the hardware */
1765 if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
1766 printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
1767 ioapic_i8259.pin = i8259_pin;
1768 ioapic_i8259.apic = i8259_apic;
1769 }
1770 /* Complain if the MP table and the hardware disagree */
1771 if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
1772 (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
1773 {
1774 printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775 }
1776
1777 /*
1778 * Do not trust the IO-APIC being empty at bootup
1779 */
1780 clear_IO_APIC();
1781}
1782
1783/*
1784 * Not an __init, needed by the reboot code
1785 */
1786void disable_IO_APIC(void)
1787{
1788 /*
1789 * Clear the IO-APIC before rebooting:
1790 */
1791 clear_IO_APIC();
1792
Eric W. Biederman650927e2005-06-25 14:57:44 -07001793 /*
Karsten Wiese0b968d22005-09-09 12:59:04 +02001794 * If the i8259 is routed through an IOAPIC
Eric W. Biederman650927e2005-06-25 14:57:44 -07001795 * Put that IOAPIC in virtual wire mode
Karsten Wiese0b968d22005-09-09 12:59:04 +02001796 * so legacy interrupts can be delivered.
Eric W. Biederman650927e2005-06-25 14:57:44 -07001797 */
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001798 if (ioapic_i8259.pin != -1) {
Eric W. Biederman650927e2005-06-25 14:57:44 -07001799 struct IO_APIC_route_entry entry;
Eric W. Biederman650927e2005-06-25 14:57:44 -07001800
1801 memset(&entry, 0, sizeof(entry));
1802 entry.mask = 0; /* Enabled */
1803 entry.trigger = 0; /* Edge */
1804 entry.irr = 0;
1805 entry.polarity = 0; /* High */
1806 entry.delivery_status = 0;
1807 entry.dest_mode = 0; /* Physical */
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001808 entry.delivery_mode = dest_ExtINT; /* ExtInt */
Eric W. Biederman650927e2005-06-25 14:57:44 -07001809 entry.vector = 0;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001810 entry.dest = read_apic_id();
Eric W. Biederman650927e2005-06-25 14:57:44 -07001811
1812 /*
1813 * Add it to the IO-APIC irq-routing table:
1814 */
Andi Kleencf4c6a22006-09-26 10:52:30 +02001815 ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
Eric W. Biederman650927e2005-06-25 14:57:44 -07001816 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02001817
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001818 disconnect_bsp_APIC(ioapic_i8259.pin != -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819}
1820
Ingo Molnar54168ed2008-08-20 09:07:45 +02001821#ifdef CONFIG_X86_32
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822/*
1823 * function to set the IO-APIC physical IDs based on the
1824 * values stored in the MPC table.
1825 *
1826 * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
1827 */
1828
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829static void __init setup_ioapic_ids_from_mpc(void)
1830{
1831 union IO_APIC_reg_00 reg_00;
1832 physid_mask_t phys_id_present_map;
1833 int apic;
1834 int i;
1835 unsigned char old_id;
1836 unsigned long flags;
1837
Yinghai Lua4dbc342008-07-25 02:14:28 -07001838 if (x86_quirks->setup_ioapic_ids && x86_quirks->setup_ioapic_ids())
Yinghai Lud49c4282008-06-08 18:31:54 -07001839 return;
Yinghai Lud49c4282008-06-08 18:31:54 -07001840
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841 /*
Natalie Protasevichca05fea2005-06-23 00:08:22 -07001842 * Don't check I/O APIC IDs for xAPIC systems. They have
1843 * no meaning without the serial APIC bus.
1844 */
Shaohua Li7c5c1e42006-03-23 02:59:53 -08001845 if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
1846 || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
Natalie Protasevichca05fea2005-06-23 00:08:22 -07001847 return;
1848 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849 * This is broken; anything with a real cpu count has to
1850 * circumvent this idiocy regardless.
1851 */
1852 phys_id_present_map = ioapic_phys_id_map(phys_cpu_present_map);
1853
1854 /*
1855 * Set the IOAPIC ID to the value stored in the MPC table.
1856 */
1857 for (apic = 0; apic < nr_ioapics; apic++) {
1858
1859 /* Read the register 0 value */
1860 spin_lock_irqsave(&ioapic_lock, flags);
1861 reg_00.raw = io_apic_read(apic, 0);
1862 spin_unlock_irqrestore(&ioapic_lock, flags);
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02001863
Alexey Starikovskiyec2cd0a2008-05-14 19:03:10 +04001864 old_id = mp_ioapics[apic].mp_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865
Alexey Starikovskiyec2cd0a2008-05-14 19:03:10 +04001866 if (mp_ioapics[apic].mp_apicid >= get_physical_broadcast()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
Alexey Starikovskiyec2cd0a2008-05-14 19:03:10 +04001868 apic, mp_ioapics[apic].mp_apicid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
1870 reg_00.bits.ID);
Alexey Starikovskiyec2cd0a2008-05-14 19:03:10 +04001871 mp_ioapics[apic].mp_apicid = reg_00.bits.ID;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872 }
1873
Linus Torvalds1da177e2005-04-16 15:20:36 -07001874 /*
1875 * Sanity check, is the ID really free? Every APIC in a
1876 * system must have a unique ID or we get lots of nice
1877 * 'stuck on smp_invalidate_needed IPI wait' messages.
1878 */
1879 if (check_apicid_used(phys_id_present_map,
Alexey Starikovskiyec2cd0a2008-05-14 19:03:10 +04001880 mp_ioapics[apic].mp_apicid)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001881 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
Alexey Starikovskiyec2cd0a2008-05-14 19:03:10 +04001882 apic, mp_ioapics[apic].mp_apicid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883 for (i = 0; i < get_physical_broadcast(); i++)
1884 if (!physid_isset(i, phys_id_present_map))
1885 break;
1886 if (i >= get_physical_broadcast())
1887 panic("Max APIC ID exceeded!\n");
1888 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
1889 i);
1890 physid_set(i, phys_id_present_map);
Alexey Starikovskiyec2cd0a2008-05-14 19:03:10 +04001891 mp_ioapics[apic].mp_apicid = i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892 } else {
1893 physid_mask_t tmp;
Alexey Starikovskiyec2cd0a2008-05-14 19:03:10 +04001894 tmp = apicid_to_cpu_present(mp_ioapics[apic].mp_apicid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895 apic_printk(APIC_VERBOSE, "Setting %d in the "
1896 "phys_id_present_map\n",
Alexey Starikovskiyec2cd0a2008-05-14 19:03:10 +04001897 mp_ioapics[apic].mp_apicid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898 physids_or(phys_id_present_map, phys_id_present_map, tmp);
1899 }
1900
1901
1902 /*
1903 * We need to adjust the IRQ routing table
1904 * if the ID changed.
1905 */
Alexey Starikovskiyec2cd0a2008-05-14 19:03:10 +04001906 if (old_id != mp_ioapics[apic].mp_apicid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907 for (i = 0; i < mp_irq_entries; i++)
Alexey Starikovskiy2fddb6e282008-05-14 19:03:17 +04001908 if (mp_irqs[i].mp_dstapic == old_id)
1909 mp_irqs[i].mp_dstapic
Alexey Starikovskiyec2cd0a2008-05-14 19:03:10 +04001910 = mp_ioapics[apic].mp_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001911
1912 /*
1913 * Read the right value from the MPC table and
1914 * write it into the ID register.
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02001915 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916 apic_printk(APIC_VERBOSE, KERN_INFO
1917 "...changing IO-APIC physical APIC ID to %d ...",
Alexey Starikovskiyec2cd0a2008-05-14 19:03:10 +04001918 mp_ioapics[apic].mp_apicid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001919
Alexey Starikovskiyec2cd0a2008-05-14 19:03:10 +04001920 reg_00.bits.ID = mp_ioapics[apic].mp_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001921 spin_lock_irqsave(&ioapic_lock, flags);
Yinghai Lua2d332f2008-08-21 12:56:32 -07001922 io_apic_write(apic, 0, reg_00.raw);
1923 spin_unlock_irqrestore(&ioapic_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001924
1925 /*
1926 * Sanity check
1927 */
1928 spin_lock_irqsave(&ioapic_lock, flags);
1929 reg_00.raw = io_apic_read(apic, 0);
1930 spin_unlock_irqrestore(&ioapic_lock, flags);
Alexey Starikovskiyec2cd0a2008-05-14 19:03:10 +04001931 if (reg_00.bits.ID != mp_ioapics[apic].mp_apicid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932 printk("could not set ID!\n");
1933 else
1934 apic_printk(APIC_VERBOSE, " ok.\n");
1935 }
1936}
Ingo Molnar54168ed2008-08-20 09:07:45 +02001937#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938
Zachary Amsden7ce0bcf2007-02-13 13:26:21 +01001939int no_timer_check __initdata;
Zachary Amsden8542b202006-12-07 02:14:09 +01001940
1941static int __init notimercheck(char *s)
1942{
1943 no_timer_check = 1;
1944 return 1;
1945}
1946__setup("no_timer_check", notimercheck);
1947
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948/*
1949 * There is a nasty bug in some older SMP boards, their mptable lies
1950 * about the timer IRQ. We do the following to work around the situation:
1951 *
1952 * - timer IRQ defaults to IO-APIC IRQ
1953 * - if this function detects that timer IRQs are defunct, then we fall
1954 * back to ISA timer IRQs
1955 */
Adrian Bunkf0a7a5c2007-07-21 17:10:29 +02001956static int __init timer_irq_works(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957{
1958 unsigned long t1 = jiffies;
Ingo Molnar4aae0702007-12-18 18:05:58 +01001959 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960
Zachary Amsden8542b202006-12-07 02:14:09 +01001961 if (no_timer_check)
1962 return 1;
1963
Ingo Molnar4aae0702007-12-18 18:05:58 +01001964 local_save_flags(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965 local_irq_enable();
1966 /* Let ten ticks pass... */
1967 mdelay((10 * 1000) / HZ);
Ingo Molnar4aae0702007-12-18 18:05:58 +01001968 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969
1970 /*
1971 * Expect a few ticks at least, to be sure some possible
1972 * glue logic does not lock up after one or two first
1973 * ticks in a non-ExtINT mode. Also the local APIC
1974 * might have cached one ExtINT interrupt. Finally, at
1975 * least one tick may be lost due to delays.
1976 */
Ingo Molnar54168ed2008-08-20 09:07:45 +02001977
1978 /* jiffies wrap? */
Julia Lawall1d16b532008-01-30 13:32:19 +01001979 if (time_after(jiffies, t1 + 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001981 return 0;
1982}
1983
1984/*
1985 * In the SMP+IOAPIC case it might happen that there are an unspecified
1986 * number of pending IRQ events unhandled. These cases are very rare,
1987 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
1988 * better to do it this way as thus we do not have to be aware of
1989 * 'pending' interrupts in the IRQ path, except at this point.
1990 */
1991/*
1992 * Edge triggered needs to resend any interrupt
1993 * that was delayed but this is now handled in the device
1994 * independent code.
1995 */
1996
1997/*
1998 * Starting up a edge-triggered IO-APIC interrupt is
1999 * nasty - we need to make sure that we get the edge.
2000 * If it is already asserted for some reason, we need
2001 * return 1 to indicate that is was pending.
2002 *
2003 * This is not complete - we should be able to fake
2004 * an edge even if it isn't on the 8259A...
2005 */
Ingo Molnar54168ed2008-08-20 09:07:45 +02002006
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002007static unsigned int startup_ioapic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002008{
2009 int was_pending = 0;
2010 unsigned long flags;
2011
2012 spin_lock_irqsave(&ioapic_lock, flags);
2013 if (irq < 16) {
2014 disable_8259A_irq(irq);
2015 if (i8259A_irq_pending(irq))
2016 was_pending = 1;
2017 }
2018 __unmask_IO_APIC_irq(irq);
2019 spin_unlock_irqrestore(&ioapic_lock, flags);
2020
2021 return was_pending;
2022}
2023
Ingo Molnar54168ed2008-08-20 09:07:45 +02002024#ifdef CONFIG_X86_64
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07002025static int ioapic_retrigger_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026{
Ingo Molnar54168ed2008-08-20 09:07:45 +02002027
2028 struct irq_cfg *cfg = irq_cfg(irq);
2029 unsigned long flags;
2030
2031 spin_lock_irqsave(&vector_lock, flags);
2032 send_IPI_mask(cpumask_of_cpu(first_cpu(cfg->domain)), cfg->vector);
2033 spin_unlock_irqrestore(&vector_lock, flags);
Ingo Molnarc0ad90a2006-06-29 02:24:44 -07002034
2035 return 1;
2036}
Ingo Molnar54168ed2008-08-20 09:07:45 +02002037#else
2038static int ioapic_retrigger_irq(unsigned int irq)
2039{
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02002040 send_IPI_self(irq_cfg(irq)->vector);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002041
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02002042 return 1;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002043}
2044#endif
2045
2046/*
2047 * Level and edge triggered IO-APIC interrupts need different handling,
2048 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
2049 * handled with the level-triggered descriptor, but that one has slightly
2050 * more overhead. Level-triggered interrupts cannot be handled with the
2051 * edge-triggered handler, without risking IRQ storms and other ugly
2052 * races.
2053 */
Ingo Molnarc0ad90a2006-06-29 02:24:44 -07002054
Yinghai Lu497c9a12008-08-19 20:50:28 -07002055#ifdef CONFIG_SMP
Ingo Molnar54168ed2008-08-20 09:07:45 +02002056
2057#ifdef CONFIG_INTR_REMAP
2058static void ir_irq_migration(struct work_struct *work);
2059
2060static DECLARE_DELAYED_WORK(ir_migration_work, ir_irq_migration);
2061
2062/*
2063 * Migrate the IO-APIC irq in the presence of intr-remapping.
2064 *
2065 * For edge triggered, irq migration is a simple atomic update(of vector
2066 * and cpu destination) of IRTE and flush the hardware cache.
2067 *
2068 * For level triggered, we need to modify the io-apic RTE aswell with the update
2069 * vector information, along with modifying IRTE with vector and destination.
2070 * So irq migration for level triggered is little bit more complex compared to
2071 * edge triggered migration. But the good news is, we use the same algorithm
2072 * for level triggered migration as we have today, only difference being,
2073 * we now initiate the irq migration from process context instead of the
2074 * interrupt context.
2075 *
2076 * In future, when we do a directed EOI (combined with cpu EOI broadcast
2077 * suppression) to the IO-APIC, level triggered irq migration will also be
2078 * as simple as edge triggered migration and we can do the irq migration
2079 * with a simple atomic update to IO-APIC RTE.
2080 */
2081static void migrate_ioapic_irq(int irq, cpumask_t mask)
2082{
2083 struct irq_cfg *cfg;
2084 struct irq_desc *desc;
2085 cpumask_t tmp, cleanup_mask;
2086 struct irte irte;
2087 int modify_ioapic_rte;
2088 unsigned int dest;
2089 unsigned long flags;
2090
2091 cpus_and(tmp, mask, cpu_online_map);
2092 if (cpus_empty(tmp))
2093 return;
2094
2095 if (get_irte(irq, &irte))
2096 return;
2097
2098 if (assign_irq_vector(irq, mask))
2099 return;
2100
2101 cfg = irq_cfg(irq);
2102 cpus_and(tmp, cfg->domain, mask);
2103 dest = cpu_mask_to_apicid(tmp);
2104
2105 desc = irq_to_desc(irq);
2106 modify_ioapic_rte = desc->status & IRQ_LEVEL;
2107 if (modify_ioapic_rte) {
2108 spin_lock_irqsave(&ioapic_lock, flags);
2109 __target_IO_APIC_irq(irq, dest, cfg->vector);
2110 spin_unlock_irqrestore(&ioapic_lock, flags);
2111 }
2112
2113 irte.vector = cfg->vector;
2114 irte.dest_id = IRTE_DEST(dest);
2115
2116 /*
2117 * Modified the IRTE and flushes the Interrupt entry cache.
2118 */
2119 modify_irte(irq, &irte);
2120
2121 if (cfg->move_in_progress) {
2122 cpus_and(cleanup_mask, cfg->old_domain, cpu_online_map);
2123 cfg->move_cleanup_count = cpus_weight(cleanup_mask);
2124 send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
2125 cfg->move_in_progress = 0;
2126 }
2127
2128 desc->affinity = mask;
2129}
2130
2131static int migrate_irq_remapped_level(int irq)
2132{
2133 int ret = -1;
2134 struct irq_desc *desc = irq_to_desc(irq);
2135
2136 mask_IO_APIC_irq(irq);
2137
2138 if (io_apic_level_ack_pending(irq)) {
2139 /*
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02002140 * Interrupt in progress. Migrating irq now will change the
Ingo Molnar54168ed2008-08-20 09:07:45 +02002141 * vector information in the IO-APIC RTE and that will confuse
2142 * the EOI broadcast performed by cpu.
2143 * So, delay the irq migration to the next instance.
2144 */
2145 schedule_delayed_work(&ir_migration_work, 1);
2146 goto unmask;
2147 }
2148
2149 /* everthing is clear. we have right of way */
2150 migrate_ioapic_irq(irq, desc->pending_mask);
2151
2152 ret = 0;
2153 desc->status &= ~IRQ_MOVE_PENDING;
2154 cpus_clear(desc->pending_mask);
2155
2156unmask:
2157 unmask_IO_APIC_irq(irq);
2158 return ret;
2159}
2160
2161static void ir_irq_migration(struct work_struct *work)
2162{
2163 unsigned int irq;
2164 struct irq_desc *desc;
2165
2166 for_each_irq_desc(irq, desc) {
2167 if (desc->status & IRQ_MOVE_PENDING) {
2168 unsigned long flags;
2169
2170 spin_lock_irqsave(&desc->lock, flags);
2171 if (!desc->chip->set_affinity ||
2172 !(desc->status & IRQ_MOVE_PENDING)) {
2173 desc->status &= ~IRQ_MOVE_PENDING;
2174 spin_unlock_irqrestore(&desc->lock, flags);
2175 continue;
2176 }
2177
2178 desc->chip->set_affinity(irq, desc->pending_mask);
2179 spin_unlock_irqrestore(&desc->lock, flags);
2180 }
2181 }
2182}
2183
2184/*
2185 * Migrates the IRQ destination in the process context.
2186 */
2187static void set_ir_ioapic_affinity_irq(unsigned int irq, cpumask_t mask)
2188{
2189 struct irq_desc *desc = irq_to_desc(irq);
2190
2191 if (desc->status & IRQ_LEVEL) {
2192 desc->status |= IRQ_MOVE_PENDING;
2193 desc->pending_mask = mask;
2194 migrate_irq_remapped_level(irq);
2195 return;
2196 }
2197
2198 migrate_ioapic_irq(irq, mask);
2199}
2200#endif
2201
Yinghai Lu497c9a12008-08-19 20:50:28 -07002202asmlinkage void smp_irq_move_cleanup_interrupt(void)
2203{
2204 unsigned vector, me;
2205 ack_APIC_irq();
Ingo Molnar54168ed2008-08-20 09:07:45 +02002206#ifdef CONFIG_X86_64
2207 exit_idle();
2208#endif
Yinghai Lu497c9a12008-08-19 20:50:28 -07002209 irq_enter();
2210
2211 me = smp_processor_id();
2212 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
2213 unsigned int irq;
2214 struct irq_desc *desc;
2215 struct irq_cfg *cfg;
2216 irq = __get_cpu_var(vector_irq)[vector];
2217
2218 desc = irq_to_desc(irq);
2219 if (!desc)
2220 continue;
2221
2222 cfg = irq_cfg(irq);
2223 spin_lock(&desc->lock);
2224 if (!cfg->move_cleanup_count)
2225 goto unlock;
2226
2227 if ((vector == cfg->vector) && cpu_isset(me, cfg->domain))
2228 goto unlock;
2229
2230 __get_cpu_var(vector_irq)[vector] = -1;
2231 cfg->move_cleanup_count--;
2232unlock:
2233 spin_unlock(&desc->lock);
2234 }
2235
2236 irq_exit();
2237}
2238
2239static void irq_complete_move(unsigned int irq)
2240{
2241 struct irq_cfg *cfg = irq_cfg(irq);
2242 unsigned vector, me;
2243
2244 if (likely(!cfg->move_in_progress))
2245 return;
2246
2247 vector = ~get_irq_regs()->orig_ax;
2248 me = smp_processor_id();
2249 if ((vector == cfg->vector) && cpu_isset(me, cfg->domain)) {
2250 cpumask_t cleanup_mask;
2251
2252 cpus_and(cleanup_mask, cfg->old_domain, cpu_online_map);
2253 cfg->move_cleanup_count = cpus_weight(cleanup_mask);
2254 send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
2255 cfg->move_in_progress = 0;
2256 }
2257}
2258#else
2259static inline void irq_complete_move(unsigned int irq) {}
2260#endif
Ingo Molnar54168ed2008-08-20 09:07:45 +02002261#ifdef CONFIG_INTR_REMAP
2262static void ack_x2apic_level(unsigned int irq)
2263{
2264 ack_x2APIC_irq();
2265}
2266
2267static void ack_x2apic_edge(unsigned int irq)
2268{
2269 ack_x2APIC_irq();
2270}
2271#endif
Yinghai Lu497c9a12008-08-19 20:50:28 -07002272
Yinghai Lu1d025192008-08-19 20:50:34 -07002273static void ack_apic_edge(unsigned int irq)
2274{
2275 irq_complete_move(irq);
2276 move_native_irq(irq);
2277 ack_APIC_irq();
2278}
2279
Yinghai Lu3eb2cce2008-08-19 20:50:48 -07002280atomic_t irq_mis_count;
Yinghai Lu3eb2cce2008-08-19 20:50:48 -07002281
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002282static void ack_apic_level(unsigned int irq)
2283{
Yinghai Lu3eb2cce2008-08-19 20:50:48 -07002284#ifdef CONFIG_X86_32
2285 unsigned long v;
2286 int i;
2287#endif
Ingo Molnar54168ed2008-08-20 09:07:45 +02002288 int do_unmask_irq = 0;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002289
Ingo Molnar54168ed2008-08-20 09:07:45 +02002290 irq_complete_move(irq);
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002291#ifdef CONFIG_GENERIC_PENDING_IRQ
Ingo Molnar54168ed2008-08-20 09:07:45 +02002292 /* If we are moving the irq we need to mask it */
2293 if (unlikely(irq_to_desc(irq)->status & IRQ_MOVE_PENDING)) {
2294 do_unmask_irq = 1;
2295 mask_IO_APIC_irq(irq);
2296 }
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002297#endif
2298
Yinghai Lu3eb2cce2008-08-19 20:50:48 -07002299#ifdef CONFIG_X86_32
2300 /*
2301 * It appears there is an erratum which affects at least version 0x11
2302 * of I/O APIC (that's the 82093AA and cores integrated into various
2303 * chipsets). Under certain conditions a level-triggered interrupt is
2304 * erroneously delivered as edge-triggered one but the respective IRR
2305 * bit gets set nevertheless. As a result the I/O unit expects an EOI
2306 * message but it will never arrive and further interrupts are blocked
2307 * from the source. The exact reason is so far unknown, but the
2308 * phenomenon was observed when two consecutive interrupt requests
2309 * from a given source get delivered to the same CPU and the source is
2310 * temporarily disabled in between.
2311 *
2312 * A workaround is to simulate an EOI message manually. We achieve it
2313 * by setting the trigger mode to edge and then to level when the edge
2314 * trigger mode gets detected in the TMR of a local APIC for a
2315 * level-triggered interrupt. We mask the source for the time of the
2316 * operation to prevent an edge-triggered interrupt escaping meanwhile.
2317 * The idea is from Manfred Spraul. --macro
2318 */
2319 i = irq_cfg(irq)->vector;
2320
2321 v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
2322#endif
2323
Ingo Molnar54168ed2008-08-20 09:07:45 +02002324 /*
2325 * We must acknowledge the irq before we move it or the acknowledge will
2326 * not propagate properly.
2327 */
2328 ack_APIC_irq();
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002329
Ingo Molnar54168ed2008-08-20 09:07:45 +02002330 /* Now we can move and renable the irq */
2331 if (unlikely(do_unmask_irq)) {
2332 /* Only migrate the irq if the ack has been received.
2333 *
2334 * On rare occasions the broadcast level triggered ack gets
2335 * delayed going to ioapics, and if we reprogram the
2336 * vector while Remote IRR is still set the irq will never
2337 * fire again.
2338 *
2339 * To prevent this scenario we read the Remote IRR bit
2340 * of the ioapic. This has two effects.
2341 * - On any sane system the read of the ioapic will
2342 * flush writes (and acks) going to the ioapic from
2343 * this cpu.
2344 * - We get to see if the ACK has actually been delivered.
2345 *
2346 * Based on failed experiments of reprogramming the
2347 * ioapic entry from outside of irq context starting
2348 * with masking the ioapic entry and then polling until
2349 * Remote IRR was clear before reprogramming the
2350 * ioapic I don't trust the Remote IRR bit to be
2351 * completey accurate.
2352 *
2353 * However there appears to be no other way to plug
2354 * this race, so if the Remote IRR bit is not
2355 * accurate and is causing problems then it is a hardware bug
2356 * and you can go talk to the chipset vendor about it.
2357 */
2358 if (!io_apic_level_ack_pending(irq))
2359 move_masked_irq(irq);
2360 unmask_IO_APIC_irq(irq);
2361 }
Yinghai Lu1d025192008-08-19 20:50:34 -07002362
Yinghai Lu3eb2cce2008-08-19 20:50:48 -07002363#ifdef CONFIG_X86_32
Yinghai Lu1d025192008-08-19 20:50:34 -07002364 if (!(v & (1 << (i & 0x1f)))) {
2365 atomic_inc(&irq_mis_count);
2366 spin_lock(&ioapic_lock);
2367 __mask_and_edge_IO_APIC_irq(irq);
2368 __unmask_and_level_IO_APIC_irq(irq);
2369 spin_unlock(&ioapic_lock);
2370 }
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002371#endif
Yinghai Lu3eb2cce2008-08-19 20:50:48 -07002372}
Yinghai Lu1d025192008-08-19 20:50:34 -07002373
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002374static struct irq_chip ioapic_chip __read_mostly = {
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02002375 .name = "IO-APIC",
2376 .startup = startup_ioapic_irq,
2377 .mask = mask_IO_APIC_irq,
2378 .unmask = unmask_IO_APIC_irq,
2379 .ack = ack_apic_edge,
2380 .eoi = ack_apic_level,
Ashok Raj54d5d422005-09-06 15:16:15 -07002381#ifdef CONFIG_SMP
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02002382 .set_affinity = set_ioapic_affinity_irq,
Ashok Raj54d5d422005-09-06 15:16:15 -07002383#endif
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07002384 .retrigger = ioapic_retrigger_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002385};
2386
Ingo Molnar54168ed2008-08-20 09:07:45 +02002387#ifdef CONFIG_INTR_REMAP
2388static struct irq_chip ir_ioapic_chip __read_mostly = {
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02002389 .name = "IR-IO-APIC",
2390 .startup = startup_ioapic_irq,
2391 .mask = mask_IO_APIC_irq,
2392 .unmask = unmask_IO_APIC_irq,
2393 .ack = ack_x2apic_edge,
2394 .eoi = ack_x2apic_level,
Ingo Molnar54168ed2008-08-20 09:07:45 +02002395#ifdef CONFIG_SMP
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02002396 .set_affinity = set_ir_ioapic_affinity_irq,
Ingo Molnar54168ed2008-08-20 09:07:45 +02002397#endif
2398 .retrigger = ioapic_retrigger_irq,
2399};
2400#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002401
2402static inline void init_IO_APIC_traps(void)
2403{
2404 int irq;
Yinghai Lu08678b02008-08-19 20:50:05 -07002405 struct irq_desc *desc;
Yinghai Luda51a822008-08-19 20:50:25 -07002406 struct irq_cfg *cfg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002407
2408 /*
2409 * NOTE! The local APIC isn't very good at handling
2410 * multiple interrupts at the same interrupt level.
2411 * As the interrupt level is determined by taking the
2412 * vector number and shifting that right by 4, we
2413 * want to spread these out a bit so that they don't
2414 * all fall in the same interrupt level.
2415 *
2416 * Also, we've got to be careful not to trash gate
2417 * 0x80, because int 0x80 is hm, kind of importantish. ;)
2418 */
Yinghai Lu8f09cd22008-08-19 20:50:51 -07002419 for_each_irq_cfg(irq, cfg) {
Yinghai Luda51a822008-08-19 20:50:25 -07002420 if (IO_APIC_IRQ(irq) && !cfg->vector) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002421 /*
2422 * Hmm.. We don't have an entry for this,
2423 * so default to an old-fashioned 8259
2424 * interrupt if we can..
2425 */
2426 if (irq < 16)
2427 make_8259A_irq(irq);
Yinghai Lu08678b02008-08-19 20:50:05 -07002428 else {
2429 desc = irq_to_desc(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002430 /* Strange. Oh, well.. */
Yinghai Lu08678b02008-08-19 20:50:05 -07002431 desc->chip = &no_irq_chip;
2432 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433 }
2434 }
2435}
2436
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002437/*
2438 * The local APIC irq-chip implementation:
2439 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002440
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002441static void mask_lapic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002442{
2443 unsigned long v;
2444
2445 v = apic_read(APIC_LVT0);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01002446 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002447}
2448
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002449static void unmask_lapic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002450{
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002451 unsigned long v;
2452
2453 v = apic_read(APIC_LVT0);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01002454 apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002455}
2456
Ingo Molnar54168ed2008-08-20 09:07:45 +02002457static void ack_lapic_irq (unsigned int irq)
Yinghai Lu1d025192008-08-19 20:50:34 -07002458{
2459 ack_APIC_irq();
2460}
2461
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002462static struct irq_chip lapic_chip __read_mostly = {
Maciej W. Rozycki9a1c6192008-05-27 21:19:09 +01002463 .name = "local-APIC",
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002464 .mask = mask_lapic_irq,
2465 .unmask = unmask_lapic_irq,
Maciej W. Rozyckic88ac1d2008-07-11 19:35:17 +01002466 .ack = ack_lapic_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002467};
2468
Yinghai Lu497c9a12008-08-19 20:50:28 -07002469static void lapic_register_intr(int irq)
Maciej W. Rozyckic88ac1d2008-07-11 19:35:17 +01002470{
Yinghai Lu08678b02008-08-19 20:50:05 -07002471 struct irq_desc *desc;
2472
2473 desc = irq_to_desc(irq);
2474 desc->status &= ~IRQ_LEVEL;
Maciej W. Rozyckic88ac1d2008-07-11 19:35:17 +01002475 set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2476 "edge");
Maciej W. Rozyckic88ac1d2008-07-11 19:35:17 +01002477}
2478
Jan Beuliche9427102008-01-30 13:31:24 +01002479static void __init setup_nmi(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480{
2481 /*
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002482 * Dirty trick to enable the NMI watchdog ...
Linus Torvalds1da177e2005-04-16 15:20:36 -07002483 * We put the 8259A master into AEOI mode and
2484 * unmask on all local APICs LVT0 as NMI.
2485 *
2486 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
2487 * is from Maciej W. Rozycki - so we do not have to EOI from
2488 * the NMI handler or the timer interrupt.
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002489 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002490 apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
2491
Jan Beuliche9427102008-01-30 13:31:24 +01002492 enable_NMI_through_LVT0();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002493
2494 apic_printk(APIC_VERBOSE, " done.\n");
2495}
2496
2497/*
2498 * This looks a bit hackish but it's about the only one way of sending
2499 * a few INTA cycles to 8259As and any associated glue logic. ICR does
2500 * not support the ExtINT mode, unfortunately. We need to send these
2501 * cycles as some i82489DX-based boards have glue logic that keeps the
2502 * 8259A interrupt line asserted until INTA. --macro
2503 */
Jacek Luczak28acf282008-04-12 17:41:12 +02002504static inline void __init unlock_ExtINT_logic(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002505{
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002506 int apic, pin, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002507 struct IO_APIC_route_entry entry0, entry1;
2508 unsigned char save_control, save_freq_select;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002509
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002510 pin = find_isa_irq_pin(8, mp_INT);
Adrian Bunk956fb532006-12-07 02:14:11 +01002511 if (pin == -1) {
2512 WARN_ON_ONCE(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002513 return;
Adrian Bunk956fb532006-12-07 02:14:11 +01002514 }
2515 apic = find_isa_irq_apic(8, mp_INT);
2516 if (apic == -1) {
2517 WARN_ON_ONCE(1);
2518 return;
2519 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002520
Andi Kleencf4c6a22006-09-26 10:52:30 +02002521 entry0 = ioapic_read_entry(apic, pin);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002522 clear_IO_APIC_pin(apic, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002523
2524 memset(&entry1, 0, sizeof(entry1));
2525
2526 entry1.dest_mode = 0; /* physical delivery */
2527 entry1.mask = 0; /* unmask IRQ now */
Yinghai Lud83e94a2008-08-19 20:50:33 -07002528 entry1.dest = hard_smp_processor_id();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002529 entry1.delivery_mode = dest_ExtINT;
2530 entry1.polarity = entry0.polarity;
2531 entry1.trigger = 0;
2532 entry1.vector = 0;
2533
Andi Kleencf4c6a22006-09-26 10:52:30 +02002534 ioapic_write_entry(apic, pin, entry1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002535
2536 save_control = CMOS_READ(RTC_CONTROL);
2537 save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
2538 CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
2539 RTC_FREQ_SELECT);
2540 CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
2541
2542 i = 100;
2543 while (i-- > 0) {
2544 mdelay(10);
2545 if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
2546 i -= 10;
2547 }
2548
2549 CMOS_WRITE(save_control, RTC_CONTROL);
2550 CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002551 clear_IO_APIC_pin(apic, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002552
Andi Kleencf4c6a22006-09-26 10:52:30 +02002553 ioapic_write_entry(apic, pin, entry0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002554}
2555
Yinghai Luefa25592008-08-19 20:50:36 -07002556static int disable_timer_pin_1 __initdata;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002557/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
Ingo Molnar54168ed2008-08-20 09:07:45 +02002558static int __init disable_timer_pin_setup(char *arg)
Yinghai Luefa25592008-08-19 20:50:36 -07002559{
2560 disable_timer_pin_1 = 1;
2561 return 0;
2562}
Ingo Molnar54168ed2008-08-20 09:07:45 +02002563early_param("disable_timer_pin_1", disable_timer_pin_setup);
Yinghai Luefa25592008-08-19 20:50:36 -07002564
2565int timer_through_8259 __initdata;
2566
Linus Torvalds1da177e2005-04-16 15:20:36 -07002567/*
2568 * This code may look a bit paranoid, but it's supposed to cooperate with
2569 * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
2570 * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
2571 * fanatically on his truly buggy board.
Ingo Molnar54168ed2008-08-20 09:07:45 +02002572 *
2573 * FIXME: really need to revamp this for all platforms.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002574 */
Zachary Amsden8542b202006-12-07 02:14:09 +01002575static inline void __init check_timer(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002576{
Yinghai Lu497c9a12008-08-19 20:50:28 -07002577 struct irq_cfg *cfg = irq_cfg(0);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002578 int apic1, pin1, apic2, pin2;
Ingo Molnar4aae0702007-12-18 18:05:58 +01002579 unsigned long flags;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002580 unsigned int ver;
2581 int no_pin1 = 0;
Ingo Molnar4aae0702007-12-18 18:05:58 +01002582
2583 local_irq_save(flags);
Maciej W. Rozyckid4d25de2007-11-26 20:42:19 +01002584
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02002585 ver = apic_read(APIC_LVR);
2586 ver = GET_APIC_VERSION(ver);
Ingo Molnar6e908942008-03-21 14:32:36 +01002587
Linus Torvalds1da177e2005-04-16 15:20:36 -07002588 /*
2589 * get/set the timer IRQ vector:
2590 */
2591 disable_8259A_irq(0);
Yinghai Lu497c9a12008-08-19 20:50:28 -07002592 assign_irq_vector(0, TARGET_CPUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002593
2594 /*
Maciej W. Rozyckid11d5792008-05-21 22:09:11 +01002595 * As IRQ0 is to be enabled in the 8259A, the virtual
2596 * wire has to be disabled in the local APIC. Also
2597 * timer interrupts need to be acknowledged manually in
2598 * the 8259A for the i82489DX when using the NMI
2599 * watchdog as that APIC treats NMIs as level-triggered.
2600 * The AEOI mode will finish them in the 8259A
2601 * automatically.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002602 */
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01002603 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002604 init_8259A(1);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002605#ifdef CONFIG_X86_32
Maciej W. Rozyckid11d5792008-05-21 22:09:11 +01002606 timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
Ingo Molnar54168ed2008-08-20 09:07:45 +02002607#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002608
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002609 pin1 = find_isa_irq_pin(0, mp_INT);
2610 apic1 = find_isa_irq_apic(0, mp_INT);
2611 pin2 = ioapic_i8259.pin;
2612 apic2 = ioapic_i8259.apic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002613
Maciej W. Rozycki49a66a02008-07-14 19:08:13 +01002614 apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
2615 "apic1=%d pin1=%d apic2=%d pin2=%d\n",
Yinghai Lu497c9a12008-08-19 20:50:28 -07002616 cfg->vector, apic1, pin1, apic2, pin2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002617
Maciej W. Rozycki691874f2008-05-27 21:19:51 +01002618 /*
2619 * Some BIOS writers are clueless and report the ExtINTA
2620 * I/O APIC input from the cascaded 8259A as the timer
2621 * interrupt input. So just in case, if only one pin
2622 * was found above, try it both directly and through the
2623 * 8259A.
2624 */
2625 if (pin1 == -1) {
Ingo Molnar54168ed2008-08-20 09:07:45 +02002626#ifdef CONFIG_INTR_REMAP
2627 if (intr_remapping_enabled)
2628 panic("BIOS bug: timer not connected to IO-APIC");
2629#endif
Maciej W. Rozycki691874f2008-05-27 21:19:51 +01002630 pin1 = pin2;
2631 apic1 = apic2;
2632 no_pin1 = 1;
2633 } else if (pin2 == -1) {
2634 pin2 = pin1;
2635 apic2 = apic1;
2636 }
2637
Linus Torvalds1da177e2005-04-16 15:20:36 -07002638 if (pin1 != -1) {
2639 /*
2640 * Ok, does IRQ0 through the IOAPIC work?
2641 */
Maciej W. Rozycki691874f2008-05-27 21:19:51 +01002642 if (no_pin1) {
2643 add_pin_to_irq(0, apic1, pin1);
Yinghai Lu497c9a12008-08-19 20:50:28 -07002644 setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Maciej W. Rozycki691874f2008-05-27 21:19:51 +01002645 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002646 unmask_IO_APIC_irq(0);
2647 if (timer_irq_works()) {
2648 if (nmi_watchdog == NMI_IO_APIC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002649 setup_nmi();
2650 enable_8259A_irq(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002651 }
Chuck Ebbert66759a02005-09-12 18:49:25 +02002652 if (disable_timer_pin_1 > 0)
2653 clear_IO_APIC_pin(0, pin1);
Ingo Molnar4aae0702007-12-18 18:05:58 +01002654 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002655 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02002656#ifdef CONFIG_INTR_REMAP
2657 if (intr_remapping_enabled)
2658 panic("timer doesn't work through Interrupt-remapped IO-APIC");
2659#endif
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002660 clear_IO_APIC_pin(apic1, pin1);
Maciej W. Rozycki691874f2008-05-27 21:19:51 +01002661 if (!no_pin1)
Maciej W. Rozycki49a66a02008-07-14 19:08:13 +01002662 apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
2663 "8254 timer not connected to IO-APIC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002664
Maciej W. Rozycki49a66a02008-07-14 19:08:13 +01002665 apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
2666 "(IRQ0) through the 8259A ...\n");
2667 apic_printk(APIC_QUIET, KERN_INFO
2668 "..... (found apic %d pin %d) ...\n", apic2, pin2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002669 /*
2670 * legacy devices should be connected to IO APIC #0
2671 */
Maciej W. Rozycki691874f2008-05-27 21:19:51 +01002672 replace_pin_at_irq(0, apic1, pin1, apic2, pin2);
Yinghai Lu497c9a12008-08-19 20:50:28 -07002673 setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
Maciej W. Rozycki24742ec2008-05-27 21:19:40 +01002674 unmask_IO_APIC_irq(0);
Maciej W. Rozyckiecd29472008-05-21 22:09:19 +01002675 enable_8259A_irq(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002676 if (timer_irq_works()) {
Maciej W. Rozycki49a66a02008-07-14 19:08:13 +01002677 apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
Maciej W. Rozycki35542c52008-05-21 22:10:22 +01002678 timer_through_8259 = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002679 if (nmi_watchdog == NMI_IO_APIC) {
Maciej W. Rozycki60134eb2008-05-21 22:09:34 +01002680 disable_8259A_irq(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002681 setup_nmi();
Maciej W. Rozycki60134eb2008-05-21 22:09:34 +01002682 enable_8259A_irq(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002683 }
Ingo Molnar4aae0702007-12-18 18:05:58 +01002684 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002685 }
2686 /*
2687 * Cleanup, just in case ...
2688 */
Maciej W. Rozyckiecd29472008-05-21 22:09:19 +01002689 disable_8259A_irq(0);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002690 clear_IO_APIC_pin(apic2, pin2);
Maciej W. Rozycki49a66a02008-07-14 19:08:13 +01002691 apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002692 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002693
2694 if (nmi_watchdog == NMI_IO_APIC) {
Maciej W. Rozycki49a66a02008-07-14 19:08:13 +01002695 apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
2696 "through the IO-APIC - disabling NMI Watchdog!\n");
Cyrill Gorcunov067fa0f2008-05-29 22:32:30 +04002697 nmi_watchdog = NMI_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002698 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02002699#ifdef CONFIG_X86_32
Maciej W. Rozyckid11d5792008-05-21 22:09:11 +01002700 timer_ack = 0;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002701#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002702
Maciej W. Rozycki49a66a02008-07-14 19:08:13 +01002703 apic_printk(APIC_QUIET, KERN_INFO
2704 "...trying to set up timer as Virtual Wire IRQ...\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002705
Yinghai Lu497c9a12008-08-19 20:50:28 -07002706 lapic_register_intr(0);
2707 apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002708 enable_8259A_irq(0);
2709
2710 if (timer_irq_works()) {
Maciej W. Rozycki49a66a02008-07-14 19:08:13 +01002711 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
Ingo Molnar4aae0702007-12-18 18:05:58 +01002712 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002713 }
Maciej W. Rozyckie67465f2008-05-21 22:09:26 +01002714 disable_8259A_irq(0);
Yinghai Lu497c9a12008-08-19 20:50:28 -07002715 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
Maciej W. Rozycki49a66a02008-07-14 19:08:13 +01002716 apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002717
Maciej W. Rozycki49a66a02008-07-14 19:08:13 +01002718 apic_printk(APIC_QUIET, KERN_INFO
2719 "...trying to set up timer as ExtINT IRQ...\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002720
Linus Torvalds1da177e2005-04-16 15:20:36 -07002721 init_8259A(0);
2722 make_8259A_irq(0);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01002723 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002724
2725 unlock_ExtINT_logic();
2726
2727 if (timer_irq_works()) {
Maciej W. Rozycki49a66a02008-07-14 19:08:13 +01002728 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
Ingo Molnar4aae0702007-12-18 18:05:58 +01002729 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002730 }
Maciej W. Rozycki49a66a02008-07-14 19:08:13 +01002731 apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002732 panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
Maciej W. Rozycki49a66a02008-07-14 19:08:13 +01002733 "report. Then try booting with the 'noapic' option.\n");
Ingo Molnar4aae0702007-12-18 18:05:58 +01002734out:
2735 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002736}
2737
2738/*
Maciej W. Rozyckiaf174782008-07-11 19:35:23 +01002739 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
2740 * to devices. However there may be an I/O APIC pin available for
2741 * this interrupt regardless. The pin may be left unconnected, but
2742 * typically it will be reused as an ExtINT cascade interrupt for
2743 * the master 8259A. In the MPS case such a pin will normally be
2744 * reported as an ExtINT interrupt in the MP table. With ACPI
2745 * there is no provision for ExtINT interrupts, and in the absence
2746 * of an override it would be treated as an ordinary ISA I/O APIC
2747 * interrupt, that is edge-triggered and unmasked by default. We
2748 * used to do this, but it caused problems on some systems because
2749 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
2750 * the same ExtINT cascade interrupt to drive the local APIC of the
2751 * bootstrap processor. Therefore we refrain from routing IRQ2 to
2752 * the I/O APIC in all cases now. No actual device should request
2753 * it anyway. --macro
Linus Torvalds1da177e2005-04-16 15:20:36 -07002754 */
2755#define PIC_IRQS (1 << PIC_CASCADE_IR)
2756
2757void __init setup_IO_APIC(void)
2758{
Ingo Molnar54168ed2008-08-20 09:07:45 +02002759
2760#ifdef CONFIG_X86_32
Linus Torvalds1da177e2005-04-16 15:20:36 -07002761 enable_IO_APIC();
Ingo Molnar54168ed2008-08-20 09:07:45 +02002762#else
2763 /*
2764 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
2765 */
2766#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002767
Maciej W. Rozyckiaf174782008-07-11 19:35:23 +01002768 io_apic_irqs = ~PIC_IRQS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002769
Ingo Molnar54168ed2008-08-20 09:07:45 +02002770 apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02002771 /*
Ingo Molnar54168ed2008-08-20 09:07:45 +02002772 * Set up IO-APIC IRQ routing.
2773 */
2774#ifdef CONFIG_X86_32
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02002775 if (!acpi_ioapic)
2776 setup_ioapic_ids_from_mpc();
Ingo Molnar54168ed2008-08-20 09:07:45 +02002777#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002778 sync_Arb_IDs();
2779 setup_IO_APIC_irqs();
2780 init_IO_APIC_traps();
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08002781 check_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002782}
2783
2784/*
Ingo Molnar54168ed2008-08-20 09:07:45 +02002785 * Called after all the initialization is done. If we didnt find any
2786 * APIC bugs then we can allow the modify fast path
Linus Torvalds1da177e2005-04-16 15:20:36 -07002787 */
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002788
Linus Torvalds1da177e2005-04-16 15:20:36 -07002789static int __init io_apic_bug_finalize(void)
2790{
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02002791 if (sis_apic_bug == -1)
2792 sis_apic_bug = 0;
2793 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002794}
2795
2796late_initcall(io_apic_bug_finalize);
2797
2798struct sysfs_ioapic_data {
2799 struct sys_device dev;
2800 struct IO_APIC_route_entry entry[0];
2801};
Ingo Molnar54168ed2008-08-20 09:07:45 +02002802static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002803
Pavel Machek438510f2005-04-16 15:25:24 -07002804static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002805{
2806 struct IO_APIC_route_entry *entry;
2807 struct sysfs_ioapic_data *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002808 int i;
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002809
Linus Torvalds1da177e2005-04-16 15:20:36 -07002810 data = container_of(dev, struct sysfs_ioapic_data, dev);
2811 entry = data->entry;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002812 for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
2813 *entry = ioapic_read_entry(dev->id, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002814
2815 return 0;
2816}
2817
2818static int ioapic_resume(struct sys_device *dev)
2819{
2820 struct IO_APIC_route_entry *entry;
2821 struct sysfs_ioapic_data *data;
2822 unsigned long flags;
2823 union IO_APIC_reg_00 reg_00;
2824 int i;
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002825
Linus Torvalds1da177e2005-04-16 15:20:36 -07002826 data = container_of(dev, struct sysfs_ioapic_data, dev);
2827 entry = data->entry;
2828
2829 spin_lock_irqsave(&ioapic_lock, flags);
2830 reg_00.raw = io_apic_read(dev->id, 0);
Alexey Starikovskiyec2cd0a2008-05-14 19:03:10 +04002831 if (reg_00.bits.ID != mp_ioapics[dev->id].mp_apicid) {
2832 reg_00.bits.ID = mp_ioapics[dev->id].mp_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002833 io_apic_write(dev->id, 0, reg_00.raw);
2834 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002835 spin_unlock_irqrestore(&ioapic_lock, flags);
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002836 for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
Andi Kleencf4c6a22006-09-26 10:52:30 +02002837 ioapic_write_entry(dev->id, i, entry[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002838
2839 return 0;
2840}
2841
2842static struct sysdev_class ioapic_sysdev_class = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01002843 .name = "ioapic",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002844 .suspend = ioapic_suspend,
2845 .resume = ioapic_resume,
2846};
2847
2848static int __init ioapic_init_sysfs(void)
2849{
Ingo Molnar54168ed2008-08-20 09:07:45 +02002850 struct sys_device * dev;
2851 int i, size, error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002852
2853 error = sysdev_class_register(&ioapic_sysdev_class);
2854 if (error)
2855 return error;
2856
Ingo Molnar54168ed2008-08-20 09:07:45 +02002857 for (i = 0; i < nr_ioapics; i++ ) {
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002858 size = sizeof(struct sys_device) + nr_ioapic_registers[i]
Linus Torvalds1da177e2005-04-16 15:20:36 -07002859 * sizeof(struct IO_APIC_route_entry);
Christophe Jaillet25556c12008-06-22 22:13:48 +02002860 mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002861 if (!mp_ioapic_data[i]) {
2862 printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
2863 continue;
2864 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002865 dev = &mp_ioapic_data[i]->dev;
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002866 dev->id = i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002867 dev->cls = &ioapic_sysdev_class;
2868 error = sysdev_register(dev);
2869 if (error) {
2870 kfree(mp_ioapic_data[i]);
2871 mp_ioapic_data[i] = NULL;
2872 printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
2873 continue;
2874 }
2875 }
2876
2877 return 0;
2878}
2879
2880device_initcall(ioapic_init_sysfs);
2881
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002882/*
Eric W. Biederman95d77882006-10-04 02:17:01 -07002883 * Dynamic irq allocate and deallocation
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002884 */
Yinghai Lu199751d2008-08-19 20:50:27 -07002885unsigned int create_irq_nr(unsigned int irq_want)
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002886{
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07002887 /* Allocate an unused irq */
Ingo Molnar54168ed2008-08-20 09:07:45 +02002888 unsigned int irq;
2889 unsigned int new;
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002890 unsigned long flags;
Yinghai Luda51a822008-08-19 20:50:25 -07002891 struct irq_cfg *cfg_new;
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002892
Yinghai Lu199751d2008-08-19 20:50:27 -07002893 irq_want = nr_irqs - 1;
2894
2895 irq = 0;
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07002896 spin_lock_irqsave(&vector_lock, flags);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002897 for (new = irq_want; new > 0; new--) {
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07002898 if (platform_legacy_irq(new))
2899 continue;
Yinghai Luda51a822008-08-19 20:50:25 -07002900 cfg_new = irq_cfg(new);
2901 if (cfg_new && cfg_new->vector != 0)
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07002902 continue;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002903 /* check if need to create one */
Yinghai Luda51a822008-08-19 20:50:25 -07002904 if (!cfg_new)
2905 cfg_new = irq_cfg_alloc(new);
Yinghai Lu497c9a12008-08-19 20:50:28 -07002906 if (__assign_irq_vector(new, TARGET_CPUS) == 0)
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07002907 irq = new;
2908 break;
2909 }
2910 spin_unlock_irqrestore(&vector_lock, flags);
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002911
Yinghai Lu199751d2008-08-19 20:50:27 -07002912 if (irq > 0) {
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002913 dynamic_irq_init(irq);
2914 }
2915 return irq;
2916}
2917
Yinghai Lu199751d2008-08-19 20:50:27 -07002918int create_irq(void)
2919{
Ingo Molnar54168ed2008-08-20 09:07:45 +02002920 int irq;
2921
2922 irq = create_irq_nr(nr_irqs - 1);
2923
2924 if (irq == 0)
2925 irq = -1;
2926
2927 return irq;
Yinghai Lu199751d2008-08-19 20:50:27 -07002928}
2929
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002930void destroy_irq(unsigned int irq)
2931{
2932 unsigned long flags;
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002933
2934 dynamic_irq_cleanup(irq);
2935
Ingo Molnar54168ed2008-08-20 09:07:45 +02002936#ifdef CONFIG_INTR_REMAP
2937 free_irte(irq);
2938#endif
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002939 spin_lock_irqsave(&vector_lock, flags);
Yinghai Lu497c9a12008-08-19 20:50:28 -07002940 __clear_irq_vector(irq);
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002941 spin_unlock_irqrestore(&vector_lock, flags);
2942}
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002943
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07002944/*
Simon Arlott27b46d72007-10-20 01:13:56 +02002945 * MSI message composition
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07002946 */
2947#ifdef CONFIG_PCI_MSI
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07002948static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07002949{
Yinghai Lu497c9a12008-08-19 20:50:28 -07002950 struct irq_cfg *cfg;
2951 int err;
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07002952 unsigned dest;
Yinghai Lu497c9a12008-08-19 20:50:28 -07002953 cpumask_t tmp;
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07002954
Yinghai Lu497c9a12008-08-19 20:50:28 -07002955 tmp = TARGET_CPUS;
2956 err = assign_irq_vector(irq, tmp);
2957 if (err)
2958 return err;
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07002959
Yinghai Lu497c9a12008-08-19 20:50:28 -07002960 cfg = irq_cfg(irq);
2961 cpus_and(tmp, cfg->domain, tmp);
2962 dest = cpu_mask_to_apicid(tmp);
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07002963
Ingo Molnar54168ed2008-08-20 09:07:45 +02002964#ifdef CONFIG_INTR_REMAP
2965 if (irq_remapped(irq)) {
2966 struct irte irte;
2967 int ir_index;
2968 u16 sub_handle;
Yinghai Lu497c9a12008-08-19 20:50:28 -07002969
Ingo Molnar54168ed2008-08-20 09:07:45 +02002970 ir_index = map_irq_to_irte_handle(irq, &sub_handle);
2971 BUG_ON(ir_index == -1);
Yinghai Lu497c9a12008-08-19 20:50:28 -07002972
Ingo Molnar54168ed2008-08-20 09:07:45 +02002973 memset (&irte, 0, sizeof(irte));
2974
2975 irte.present = 1;
2976 irte.dst_mode = INT_DEST_MODE;
2977 irte.trigger_mode = 0; /* edge */
2978 irte.dlvry_mode = INT_DELIVERY_MODE;
2979 irte.vector = cfg->vector;
2980 irte.dest_id = IRTE_DEST(dest);
2981
2982 modify_irte(irq, &irte);
2983
2984 msg->address_hi = MSI_ADDR_BASE_HI;
2985 msg->data = sub_handle;
2986 msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
2987 MSI_ADDR_IR_SHV |
2988 MSI_ADDR_IR_INDEX1(ir_index) |
2989 MSI_ADDR_IR_INDEX2(ir_index);
2990 } else
2991#endif
2992 {
2993 msg->address_hi = MSI_ADDR_BASE_HI;
2994 msg->address_lo =
2995 MSI_ADDR_BASE_LO |
2996 ((INT_DEST_MODE == 0) ?
2997 MSI_ADDR_DEST_MODE_PHYSICAL:
2998 MSI_ADDR_DEST_MODE_LOGICAL) |
2999 ((INT_DELIVERY_MODE != dest_LowestPrio) ?
3000 MSI_ADDR_REDIRECTION_CPU:
3001 MSI_ADDR_REDIRECTION_LOWPRI) |
3002 MSI_ADDR_DEST_ID(dest);
3003
3004 msg->data =
3005 MSI_DATA_TRIGGER_EDGE |
3006 MSI_DATA_LEVEL_ASSERT |
3007 ((INT_DELIVERY_MODE != dest_LowestPrio) ?
3008 MSI_DATA_DELIVERY_FIXED:
3009 MSI_DATA_DELIVERY_LOWPRI) |
3010 MSI_DATA_VECTOR(cfg->vector);
3011 }
Yinghai Lu497c9a12008-08-19 20:50:28 -07003012 return err;
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003013}
3014
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003015#ifdef CONFIG_SMP
3016static void set_msi_irq_affinity(unsigned int irq, cpumask_t mask)
3017{
Yinghai Lu497c9a12008-08-19 20:50:28 -07003018 struct irq_cfg *cfg;
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003019 struct msi_msg msg;
3020 unsigned int dest;
3021 cpumask_t tmp;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003022 struct irq_desc *desc;
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003023
3024 cpus_and(tmp, mask, cpu_online_map);
3025 if (cpus_empty(tmp))
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003026 return;
3027
Yinghai Lu497c9a12008-08-19 20:50:28 -07003028 if (assign_irq_vector(irq, mask))
3029 return;
3030
3031 cfg = irq_cfg(irq);
3032 cpus_and(tmp, cfg->domain, mask);
3033 dest = cpu_mask_to_apicid(tmp);
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003034
3035 read_msi_msg(irq, &msg);
3036
3037 msg.data &= ~MSI_DATA_VECTOR_MASK;
Yinghai Lu497c9a12008-08-19 20:50:28 -07003038 msg.data |= MSI_DATA_VECTOR(cfg->vector);
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003039 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3040 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3041
3042 write_msi_msg(irq, &msg);
Ingo Molnar54168ed2008-08-20 09:07:45 +02003043 desc = irq_to_desc(irq);
3044 desc->affinity = mask;
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003045}
Ingo Molnar54168ed2008-08-20 09:07:45 +02003046
3047#ifdef CONFIG_INTR_REMAP
3048/*
3049 * Migrate the MSI irq to another cpumask. This migration is
3050 * done in the process context using interrupt-remapping hardware.
3051 */
3052static void ir_set_msi_irq_affinity(unsigned int irq, cpumask_t mask)
3053{
3054 struct irq_cfg *cfg;
3055 unsigned int dest;
3056 cpumask_t tmp, cleanup_mask;
3057 struct irte irte;
3058 struct irq_desc *desc;
3059
3060 cpus_and(tmp, mask, cpu_online_map);
3061 if (cpus_empty(tmp))
3062 return;
3063
3064 if (get_irte(irq, &irte))
3065 return;
3066
3067 if (assign_irq_vector(irq, mask))
3068 return;
3069
3070 cfg = irq_cfg(irq);
3071 cpus_and(tmp, cfg->domain, mask);
3072 dest = cpu_mask_to_apicid(tmp);
3073
3074 irte.vector = cfg->vector;
3075 irte.dest_id = IRTE_DEST(dest);
3076
3077 /*
3078 * atomically update the IRTE with the new destination and vector.
3079 */
3080 modify_irte(irq, &irte);
3081
3082 /*
3083 * After this point, all the interrupts will start arriving
3084 * at the new destination. So, time to cleanup the previous
3085 * vector allocation.
3086 */
3087 if (cfg->move_in_progress) {
3088 cpus_and(cleanup_mask, cfg->old_domain, cpu_online_map);
3089 cfg->move_cleanup_count = cpus_weight(cleanup_mask);
3090 send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
3091 cfg->move_in_progress = 0;
3092 }
3093
3094 desc = irq_to_desc(irq);
3095 desc->affinity = mask;
3096}
3097#endif
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003098#endif /* CONFIG_SMP */
3099
3100/*
3101 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
3102 * which implement the MSI or MSI-X Capability Structure.
3103 */
3104static struct irq_chip msi_chip = {
3105 .name = "PCI-MSI",
3106 .unmask = unmask_msi_irq,
3107 .mask = mask_msi_irq,
Yinghai Lu1d025192008-08-19 20:50:34 -07003108 .ack = ack_apic_edge,
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003109#ifdef CONFIG_SMP
3110 .set_affinity = set_msi_irq_affinity,
3111#endif
3112 .retrigger = ioapic_retrigger_irq,
3113};
3114
Ingo Molnar54168ed2008-08-20 09:07:45 +02003115#ifdef CONFIG_INTR_REMAP
3116static struct irq_chip msi_ir_chip = {
3117 .name = "IR-PCI-MSI",
3118 .unmask = unmask_msi_irq,
3119 .mask = mask_msi_irq,
3120 .ack = ack_x2apic_edge,
3121#ifdef CONFIG_SMP
3122 .set_affinity = ir_set_msi_irq_affinity,
3123#endif
3124 .retrigger = ioapic_retrigger_irq,
3125};
3126
3127/*
3128 * Map the PCI dev to the corresponding remapping hardware unit
3129 * and allocate 'nvec' consecutive interrupt-remapping table entries
3130 * in it.
3131 */
3132static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
3133{
3134 struct intel_iommu *iommu;
3135 int index;
3136
3137 iommu = map_dev_to_ir(dev);
3138 if (!iommu) {
3139 printk(KERN_ERR
3140 "Unable to map PCI %s to iommu\n", pci_name(dev));
3141 return -ENOENT;
3142 }
3143
3144 index = alloc_irte(iommu, irq, nvec);
3145 if (index < 0) {
3146 printk(KERN_ERR
3147 "Unable to allocate %d IRTE for PCI %s\n", nvec,
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02003148 pci_name(dev));
Ingo Molnar54168ed2008-08-20 09:07:45 +02003149 return -ENOSPC;
3150 }
3151 return index;
3152}
3153#endif
Yinghai Lu1d025192008-08-19 20:50:34 -07003154
3155static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc, int irq)
3156{
3157 int ret;
3158 struct msi_msg msg;
3159
3160 ret = msi_compose_msg(dev, irq, &msg);
3161 if (ret < 0)
3162 return ret;
3163
3164 set_irq_msi(irq, desc);
3165 write_msi_msg(irq, &msg);
3166
Ingo Molnar54168ed2008-08-20 09:07:45 +02003167#ifdef CONFIG_INTR_REMAP
3168 if (irq_remapped(irq)) {
3169 struct irq_desc *desc = irq_to_desc(irq);
3170 /*
3171 * irq migration in process context
3172 */
3173 desc->status |= IRQ_MOVE_PCNTXT;
3174 set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
3175 } else
3176#endif
3177 set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
Yinghai Lu1d025192008-08-19 20:50:34 -07003178
Yinghai Luc81bba42008-09-25 11:53:11 -07003179 dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
3180
Yinghai Lu1d025192008-08-19 20:50:34 -07003181 return 0;
3182}
3183
Yinghai Lu199751d2008-08-19 20:50:27 -07003184static unsigned int build_irq_for_pci_dev(struct pci_dev *dev)
3185{
3186 unsigned int irq;
3187
3188 irq = dev->bus->number;
3189 irq <<= 8;
3190 irq |= dev->devfn;
3191 irq <<= 12;
3192
3193 return irq;
3194}
3195
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -07003196int arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003197{
Ingo Molnar54168ed2008-08-20 09:07:45 +02003198 unsigned int irq;
3199 int ret;
Yinghai Lu199751d2008-08-19 20:50:27 -07003200 unsigned int irq_want;
3201
3202 irq_want = build_irq_for_pci_dev(dev) + 0x100;
3203
3204 irq = create_irq_nr(irq_want);
Yinghai Lu199751d2008-08-19 20:50:27 -07003205 if (irq == 0)
3206 return -1;
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -07003207
Ingo Molnar54168ed2008-08-20 09:07:45 +02003208#ifdef CONFIG_INTR_REMAP
3209 if (!intr_remapping_enabled)
3210 goto no_ir;
3211
3212 ret = msi_alloc_irte(dev, irq, 1);
3213 if (ret < 0)
3214 goto error;
3215no_ir:
3216#endif
Yinghai Lu1d025192008-08-19 20:50:34 -07003217 ret = setup_msi_irq(dev, desc, irq);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -07003218 if (ret < 0) {
3219 destroy_irq(irq);
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003220 return ret;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003221 }
Michael Ellerman7fe37302007-04-18 19:39:21 +10003222 return 0;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003223
3224#ifdef CONFIG_INTR_REMAP
3225error:
3226 destroy_irq(irq);
3227 return ret;
3228#endif
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003229}
3230
Yinghai Lu047c8fd2008-08-19 20:50:41 -07003231int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3232{
Ingo Molnar54168ed2008-08-20 09:07:45 +02003233 unsigned int irq;
3234 int ret, sub_handle;
3235 struct msi_desc *desc;
3236 unsigned int irq_want;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07003237
Ingo Molnar54168ed2008-08-20 09:07:45 +02003238#ifdef CONFIG_INTR_REMAP
3239 struct intel_iommu *iommu = 0;
3240 int index = 0;
3241#endif
3242
3243 irq_want = build_irq_for_pci_dev(dev) + 0x100;
3244 sub_handle = 0;
3245 list_for_each_entry(desc, &dev->msi_list, list) {
3246 irq = create_irq_nr(irq_want--);
3247 if (irq == 0)
3248 return -1;
3249#ifdef CONFIG_INTR_REMAP
3250 if (!intr_remapping_enabled)
3251 goto no_ir;
3252
3253 if (!sub_handle) {
3254 /*
3255 * allocate the consecutive block of IRTE's
3256 * for 'nvec'
3257 */
3258 index = msi_alloc_irte(dev, irq, nvec);
3259 if (index < 0) {
3260 ret = index;
3261 goto error;
3262 }
3263 } else {
3264 iommu = map_dev_to_ir(dev);
3265 if (!iommu) {
3266 ret = -ENOENT;
3267 goto error;
3268 }
3269 /*
3270 * setup the mapping between the irq and the IRTE
3271 * base index, the sub_handle pointing to the
3272 * appropriate interrupt remap table entry.
3273 */
3274 set_irte_irq(irq, iommu, index, sub_handle);
3275 }
3276no_ir:
3277#endif
3278 ret = setup_msi_irq(dev, desc, irq);
3279 if (ret < 0)
3280 goto error;
3281 sub_handle++;
3282 }
3283 return 0;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07003284
3285error:
Ingo Molnar54168ed2008-08-20 09:07:45 +02003286 destroy_irq(irq);
3287 return ret;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07003288}
3289
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003290void arch_teardown_msi_irq(unsigned int irq)
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003291{
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -07003292 destroy_irq(irq);
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003293}
3294
Ingo Molnar54168ed2008-08-20 09:07:45 +02003295#ifdef CONFIG_DMAR
3296#ifdef CONFIG_SMP
3297static void dmar_msi_set_affinity(unsigned int irq, cpumask_t mask)
3298{
3299 struct irq_cfg *cfg;
3300 struct msi_msg msg;
3301 unsigned int dest;
3302 cpumask_t tmp;
3303 struct irq_desc *desc;
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003304
Ingo Molnar54168ed2008-08-20 09:07:45 +02003305 cpus_and(tmp, mask, cpu_online_map);
3306 if (cpus_empty(tmp))
3307 return;
3308
3309 if (assign_irq_vector(irq, mask))
3310 return;
3311
3312 cfg = irq_cfg(irq);
3313 cpus_and(tmp, cfg->domain, mask);
3314 dest = cpu_mask_to_apicid(tmp);
3315
3316 dmar_msi_read(irq, &msg);
3317
3318 msg.data &= ~MSI_DATA_VECTOR_MASK;
3319 msg.data |= MSI_DATA_VECTOR(cfg->vector);
3320 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3321 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3322
3323 dmar_msi_write(irq, &msg);
3324 desc = irq_to_desc(irq);
3325 desc->affinity = mask;
3326}
3327#endif /* CONFIG_SMP */
3328
3329struct irq_chip dmar_msi_type = {
3330 .name = "DMAR_MSI",
3331 .unmask = dmar_msi_unmask,
3332 .mask = dmar_msi_mask,
3333 .ack = ack_apic_edge,
3334#ifdef CONFIG_SMP
3335 .set_affinity = dmar_msi_set_affinity,
3336#endif
3337 .retrigger = ioapic_retrigger_irq,
3338};
3339
3340int arch_setup_dmar_msi(unsigned int irq)
3341{
3342 int ret;
3343 struct msi_msg msg;
3344
3345 ret = msi_compose_msg(NULL, irq, &msg);
3346 if (ret < 0)
3347 return ret;
3348 dmar_msi_write(irq, &msg);
3349 set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
3350 "edge");
3351 return 0;
3352}
3353#endif
3354
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003355#ifdef CONFIG_HPET_TIMER
3356
3357#ifdef CONFIG_SMP
3358static void hpet_msi_set_affinity(unsigned int irq, cpumask_t mask)
3359{
3360 struct irq_cfg *cfg;
3361 struct irq_desc *desc;
3362 struct msi_msg msg;
3363 unsigned int dest;
3364 cpumask_t tmp;
3365
3366 cpus_and(tmp, mask, cpu_online_map);
3367 if (cpus_empty(tmp))
3368 return;
3369
3370 if (assign_irq_vector(irq, mask))
3371 return;
3372
3373 cfg = irq_cfg(irq);
3374 cpus_and(tmp, cfg->domain, mask);
3375 dest = cpu_mask_to_apicid(tmp);
3376
3377 hpet_msi_read(irq, &msg);
3378
3379 msg.data &= ~MSI_DATA_VECTOR_MASK;
3380 msg.data |= MSI_DATA_VECTOR(cfg->vector);
3381 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3382 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3383
3384 hpet_msi_write(irq, &msg);
3385 desc = irq_to_desc(irq);
3386 desc->affinity = mask;
3387}
3388#endif /* CONFIG_SMP */
3389
3390struct irq_chip hpet_msi_type = {
3391 .name = "HPET_MSI",
3392 .unmask = hpet_msi_unmask,
3393 .mask = hpet_msi_mask,
3394 .ack = ack_apic_edge,
3395#ifdef CONFIG_SMP
3396 .set_affinity = hpet_msi_set_affinity,
3397#endif
3398 .retrigger = ioapic_retrigger_irq,
3399};
3400
3401int arch_setup_hpet_msi(unsigned int irq)
3402{
3403 int ret;
3404 struct msi_msg msg;
3405
3406 ret = msi_compose_msg(NULL, irq, &msg);
3407 if (ret < 0)
3408 return ret;
3409
3410 hpet_msi_write(irq, &msg);
3411 set_irq_chip_and_handler_name(irq, &hpet_msi_type, handle_edge_irq,
3412 "edge");
Yinghai Luc81bba42008-09-25 11:53:11 -07003413
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003414 return 0;
3415}
3416#endif
3417
Ingo Molnar54168ed2008-08-20 09:07:45 +02003418#endif /* CONFIG_PCI_MSI */
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003419/*
3420 * Hypertransport interrupt support
3421 */
3422#ifdef CONFIG_HT_IRQ
3423
3424#ifdef CONFIG_SMP
3425
Yinghai Lu497c9a12008-08-19 20:50:28 -07003426static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003427{
Eric W. Biedermanec683072006-11-08 17:44:57 -08003428 struct ht_irq_msg msg;
3429 fetch_ht_irq_msg(irq, &msg);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003430
Yinghai Lu497c9a12008-08-19 20:50:28 -07003431 msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
Eric W. Biedermanec683072006-11-08 17:44:57 -08003432 msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003433
Yinghai Lu497c9a12008-08-19 20:50:28 -07003434 msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
Eric W. Biedermanec683072006-11-08 17:44:57 -08003435 msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003436
Eric W. Biedermanec683072006-11-08 17:44:57 -08003437 write_ht_irq_msg(irq, &msg);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003438}
3439
3440static void set_ht_irq_affinity(unsigned int irq, cpumask_t mask)
3441{
Yinghai Lu497c9a12008-08-19 20:50:28 -07003442 struct irq_cfg *cfg;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003443 unsigned int dest;
3444 cpumask_t tmp;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003445 struct irq_desc *desc;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003446
3447 cpus_and(tmp, mask, cpu_online_map);
3448 if (cpus_empty(tmp))
Yinghai Lu497c9a12008-08-19 20:50:28 -07003449 return;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003450
Yinghai Lu497c9a12008-08-19 20:50:28 -07003451 if (assign_irq_vector(irq, mask))
3452 return;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003453
Yinghai Lu497c9a12008-08-19 20:50:28 -07003454 cfg = irq_cfg(irq);
3455 cpus_and(tmp, cfg->domain, mask);
3456 dest = cpu_mask_to_apicid(tmp);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003457
Yinghai Lu497c9a12008-08-19 20:50:28 -07003458 target_ht_irq(irq, dest, cfg->vector);
Ingo Molnar54168ed2008-08-20 09:07:45 +02003459 desc = irq_to_desc(irq);
3460 desc->affinity = mask;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003461}
3462#endif
3463
Aneesh Kumar K.Vc37e1082006-10-11 01:20:43 -07003464static struct irq_chip ht_irq_chip = {
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003465 .name = "PCI-HT",
3466 .mask = mask_ht_irq,
3467 .unmask = unmask_ht_irq,
Yinghai Lu1d025192008-08-19 20:50:34 -07003468 .ack = ack_apic_edge,
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003469#ifdef CONFIG_SMP
3470 .set_affinity = set_ht_irq_affinity,
3471#endif
3472 .retrigger = ioapic_retrigger_irq,
3473};
3474
3475int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
3476{
Yinghai Lu497c9a12008-08-19 20:50:28 -07003477 struct irq_cfg *cfg;
3478 int err;
3479 cpumask_t tmp;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003480
Yinghai Lu497c9a12008-08-19 20:50:28 -07003481 tmp = TARGET_CPUS;
3482 err = assign_irq_vector(irq, tmp);
Ingo Molnar54168ed2008-08-20 09:07:45 +02003483 if (!err) {
Eric W. Biedermanec683072006-11-08 17:44:57 -08003484 struct ht_irq_msg msg;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003485 unsigned dest;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003486
Yinghai Lu497c9a12008-08-19 20:50:28 -07003487 cfg = irq_cfg(irq);
3488 cpus_and(tmp, cfg->domain, tmp);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003489 dest = cpu_mask_to_apicid(tmp);
3490
Eric W. Biedermanec683072006-11-08 17:44:57 -08003491 msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003492
Eric W. Biedermanec683072006-11-08 17:44:57 -08003493 msg.address_lo =
3494 HT_IRQ_LOW_BASE |
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003495 HT_IRQ_LOW_DEST_ID(dest) |
Yinghai Lu497c9a12008-08-19 20:50:28 -07003496 HT_IRQ_LOW_VECTOR(cfg->vector) |
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003497 ((INT_DEST_MODE == 0) ?
3498 HT_IRQ_LOW_DM_PHYSICAL :
3499 HT_IRQ_LOW_DM_LOGICAL) |
3500 HT_IRQ_LOW_RQEOI_EDGE |
3501 ((INT_DELIVERY_MODE != dest_LowestPrio) ?
3502 HT_IRQ_LOW_MT_FIXED :
3503 HT_IRQ_LOW_MT_ARBITRATED) |
3504 HT_IRQ_LOW_IRQ_MASKED;
3505
Eric W. Biedermanec683072006-11-08 17:44:57 -08003506 write_ht_irq_msg(irq, &msg);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003507
Ingo Molnara460e742006-10-17 00:10:03 -07003508 set_irq_chip_and_handler_name(irq, &ht_irq_chip,
3509 handle_edge_irq, "edge");
Yinghai Luc81bba42008-09-25 11:53:11 -07003510
3511 dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003512 }
Yinghai Lu497c9a12008-08-19 20:50:28 -07003513 return err;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003514}
3515#endif /* CONFIG_HT_IRQ */
3516
Dean Nelson4173a0e2008-10-02 12:18:21 -05003517#ifdef CONFIG_X86_64
3518/*
3519 * Re-target the irq to the specified CPU and enable the specified MMR located
3520 * on the specified blade to allow the sending of MSIs to the specified CPU.
3521 */
3522int arch_enable_uv_irq(char *irq_name, unsigned int irq, int cpu, int mmr_blade,
3523 unsigned long mmr_offset)
3524{
3525 const cpumask_t *eligible_cpu = get_cpu_mask(cpu);
3526 struct irq_cfg *cfg;
3527 int mmr_pnode;
3528 unsigned long mmr_value;
3529 struct uv_IO_APIC_route_entry *entry;
3530 unsigned long flags;
3531 int err;
3532
3533 err = assign_irq_vector(irq, *eligible_cpu);
3534 if (err != 0)
3535 return err;
3536
3537 spin_lock_irqsave(&vector_lock, flags);
3538 set_irq_chip_and_handler_name(irq, &uv_irq_chip, handle_percpu_irq,
3539 irq_name);
3540 spin_unlock_irqrestore(&vector_lock, flags);
3541
3542 cfg = irq_cfg(irq);
3543
3544 mmr_value = 0;
3545 entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
3546 BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));
3547
3548 entry->vector = cfg->vector;
3549 entry->delivery_mode = INT_DELIVERY_MODE;
3550 entry->dest_mode = INT_DEST_MODE;
3551 entry->polarity = 0;
3552 entry->trigger = 0;
3553 entry->mask = 0;
3554 entry->dest = cpu_mask_to_apicid(*eligible_cpu);
3555
3556 mmr_pnode = uv_blade_to_pnode(mmr_blade);
3557 uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
3558
3559 return irq;
3560}
3561
3562/*
3563 * Disable the specified MMR located on the specified blade so that MSIs are
3564 * longer allowed to be sent.
3565 */
3566void arch_disable_uv_irq(int mmr_blade, unsigned long mmr_offset)
3567{
3568 unsigned long mmr_value;
3569 struct uv_IO_APIC_route_entry *entry;
3570 int mmr_pnode;
3571
3572 mmr_value = 0;
3573 entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
3574 BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));
3575
3576 entry->mask = 1;
3577
3578 mmr_pnode = uv_blade_to_pnode(mmr_blade);
3579 uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
3580}
3581#endif /* CONFIG_X86_64 */
3582
Yinghai Lu9d6a4d02008-08-19 20:50:52 -07003583int __init io_apic_get_redir_entries (int ioapic)
3584{
3585 union IO_APIC_reg_01 reg_01;
3586 unsigned long flags;
3587
3588 spin_lock_irqsave(&ioapic_lock, flags);
3589 reg_01.raw = io_apic_read(ioapic, 1);
3590 spin_unlock_irqrestore(&ioapic_lock, flags);
3591
3592 return reg_01.bits.entries;
3593}
3594
3595int __init probe_nr_irqs(void)
3596{
3597 int idx;
3598 int nr = 0;
Yinghai Lu052c0bf2008-08-21 13:10:09 -07003599#ifndef CONFIG_XEN
3600 int nr_min = 32;
3601#else
3602 int nr_min = NR_IRQS;
3603#endif
Yinghai Lu9d6a4d02008-08-19 20:50:52 -07003604
3605 for (idx = 0; idx < nr_ioapics; idx++)
Yinghai Lu052c0bf2008-08-21 13:10:09 -07003606 nr += io_apic_get_redir_entries(idx) + 1;
Yinghai Lu9d6a4d02008-08-19 20:50:52 -07003607
3608 /* double it for hotplug and msi and nmi */
3609 nr <<= 1;
3610
3611 /* something wrong ? */
Yinghai Lu052c0bf2008-08-21 13:10:09 -07003612 if (nr < nr_min)
3613 nr = nr_min;
Ben Hutchingsc78d0cf2008-11-05 12:04:46 +00003614 if (WARN_ON(nr > NR_IRQS))
3615 nr = NR_IRQS;
Yinghai Lu9d6a4d02008-08-19 20:50:52 -07003616
3617 return nr;
3618}
3619
Linus Torvalds1da177e2005-04-16 15:20:36 -07003620/* --------------------------------------------------------------------------
Ingo Molnar54168ed2008-08-20 09:07:45 +02003621 ACPI-based IOAPIC Configuration
Linus Torvalds1da177e2005-04-16 15:20:36 -07003622 -------------------------------------------------------------------------- */
3623
Len Brown888ba6c2005-08-24 12:07:20 -04003624#ifdef CONFIG_ACPI
Linus Torvalds1da177e2005-04-16 15:20:36 -07003625
Ingo Molnar54168ed2008-08-20 09:07:45 +02003626#ifdef CONFIG_X86_32
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003627int __init io_apic_get_unique_id(int ioapic, int apic_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003628{
3629 union IO_APIC_reg_00 reg_00;
3630 static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
3631 physid_mask_t tmp;
3632 unsigned long flags;
3633 int i = 0;
3634
3635 /*
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003636 * The P4 platform supports up to 256 APIC IDs on two separate APIC
3637 * buses (one for LAPICs, one for IOAPICs), where predecessors only
Linus Torvalds1da177e2005-04-16 15:20:36 -07003638 * supports up to 16 on one shared APIC bus.
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003639 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07003640 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
3641 * advantage of new APIC bus architecture.
3642 */
3643
3644 if (physids_empty(apic_id_map))
3645 apic_id_map = ioapic_phys_id_map(phys_cpu_present_map);
3646
3647 spin_lock_irqsave(&ioapic_lock, flags);
3648 reg_00.raw = io_apic_read(ioapic, 0);
3649 spin_unlock_irqrestore(&ioapic_lock, flags);
3650
3651 if (apic_id >= get_physical_broadcast()) {
3652 printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
3653 "%d\n", ioapic, apic_id, reg_00.bits.ID);
3654 apic_id = reg_00.bits.ID;
3655 }
3656
3657 /*
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003658 * Every APIC in a system must have a unique ID or we get lots of nice
Linus Torvalds1da177e2005-04-16 15:20:36 -07003659 * 'stuck on smp_invalidate_needed IPI wait' messages.
3660 */
3661 if (check_apicid_used(apic_id_map, apic_id)) {
3662
3663 for (i = 0; i < get_physical_broadcast(); i++) {
3664 if (!check_apicid_used(apic_id_map, i))
3665 break;
3666 }
3667
3668 if (i == get_physical_broadcast())
3669 panic("Max apic_id exceeded!\n");
3670
3671 printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
3672 "trying %d\n", ioapic, apic_id, i);
3673
3674 apic_id = i;
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003675 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003676
3677 tmp = apicid_to_cpu_present(apic_id);
3678 physids_or(apic_id_map, apic_id_map, tmp);
3679
3680 if (reg_00.bits.ID != apic_id) {
3681 reg_00.bits.ID = apic_id;
3682
3683 spin_lock_irqsave(&ioapic_lock, flags);
3684 io_apic_write(ioapic, 0, reg_00.raw);
3685 reg_00.raw = io_apic_read(ioapic, 0);
3686 spin_unlock_irqrestore(&ioapic_lock, flags);
3687
3688 /* Sanity check */
Andreas Deresch6070f9e2006-02-26 04:18:34 +01003689 if (reg_00.bits.ID != apic_id) {
3690 printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
3691 return -1;
3692 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003693 }
3694
3695 apic_printk(APIC_VERBOSE, KERN_INFO
3696 "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
3697
3698 return apic_id;
3699}
3700
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003701int __init io_apic_get_version(int ioapic)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003702{
3703 union IO_APIC_reg_01 reg_01;
3704 unsigned long flags;
3705
3706 spin_lock_irqsave(&ioapic_lock, flags);
3707 reg_01.raw = io_apic_read(ioapic, 1);
3708 spin_unlock_irqrestore(&ioapic_lock, flags);
3709
3710 return reg_01.bits.version;
3711}
Ingo Molnar54168ed2008-08-20 09:07:45 +02003712#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003713
Ingo Molnar54168ed2008-08-20 09:07:45 +02003714int io_apic_set_pci_routing (int ioapic, int pin, int irq, int triggering, int polarity)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003715{
Linus Torvalds1da177e2005-04-16 15:20:36 -07003716 if (!IO_APIC_IRQ(irq)) {
Ingo Molnar54168ed2008-08-20 09:07:45 +02003717 apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07003718 ioapic);
3719 return -EINVAL;
3720 }
3721
3722 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003723 * IRQs < 16 are already in the irq_2_pin[] map
3724 */
3725 if (irq >= 16)
3726 add_pin_to_irq(irq, ioapic, pin);
3727
Yinghai Lu497c9a12008-08-19 20:50:28 -07003728 setup_IO_APIC_irq(ioapic, pin, irq, triggering, polarity);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003729
3730 return 0;
3731}
3732
Ingo Molnar54168ed2008-08-20 09:07:45 +02003733
Shaohua Li61fd47e2007-11-17 01:05:28 -05003734int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
3735{
3736 int i;
3737
3738 if (skip_ioapic_setup)
3739 return -1;
3740
3741 for (i = 0; i < mp_irq_entries; i++)
Alexey Starikovskiy2fddb6e282008-05-14 19:03:17 +04003742 if (mp_irqs[i].mp_irqtype == mp_INT &&
3743 mp_irqs[i].mp_srcbusirq == bus_irq)
Shaohua Li61fd47e2007-11-17 01:05:28 -05003744 break;
3745 if (i >= mp_irq_entries)
3746 return -1;
3747
3748 *trigger = irq_trigger(i);
3749 *polarity = irq_polarity(i);
3750 return 0;
3751}
3752
Len Brown888ba6c2005-08-24 12:07:20 -04003753#endif /* CONFIG_ACPI */
Rusty Russell1a3f2392006-09-26 10:52:32 +02003754
Yinghai Lu497c9a12008-08-19 20:50:28 -07003755/*
3756 * This function currently is only a helper for the i386 smp boot process where
3757 * we need to reprogram the ioredtbls to cater for the cpus which have come online
3758 * so mask in all cases should simply be TARGET_CPUS
3759 */
3760#ifdef CONFIG_SMP
3761void __init setup_ioapic_dest(void)
3762{
3763 int pin, ioapic, irq, irq_entry;
3764 struct irq_cfg *cfg;
Yinghai Lu497c9a12008-08-19 20:50:28 -07003765
3766 if (skip_ioapic_setup == 1)
3767 return;
3768
3769 for (ioapic = 0; ioapic < nr_ioapics; ioapic++) {
3770 for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
3771 irq_entry = find_irq_entry(ioapic, pin, mp_INT);
3772 if (irq_entry == -1)
3773 continue;
3774 irq = pin_2_irq(irq_entry, ioapic, pin);
3775
3776 /* setup_IO_APIC_irqs could fail to get vector for some device
3777 * when you have too many devices, because at that time only boot
3778 * cpu is online.
3779 */
3780 cfg = irq_cfg(irq);
3781 if (!cfg->vector)
3782 setup_IO_APIC_irq(ioapic, pin, irq,
3783 irq_trigger(irq_entry),
3784 irq_polarity(irq_entry));
Ingo Molnar54168ed2008-08-20 09:07:45 +02003785#ifdef CONFIG_INTR_REMAP
3786 else if (intr_remapping_enabled)
3787 set_ir_ioapic_affinity_irq(irq, TARGET_CPUS);
3788#endif
3789 else
Yinghai Lu497c9a12008-08-19 20:50:28 -07003790 set_ioapic_affinity_irq(irq, TARGET_CPUS);
Yinghai Lu497c9a12008-08-19 20:50:28 -07003791 }
3792
3793 }
3794}
3795#endif
3796
Ingo Molnar54168ed2008-08-20 09:07:45 +02003797#define IOAPIC_RESOURCE_NAME_SIZE 11
3798
3799static struct resource *ioapic_resources;
3800
3801static struct resource * __init ioapic_setup_resources(void)
3802{
3803 unsigned long n;
3804 struct resource *res;
3805 char *mem;
3806 int i;
3807
3808 if (nr_ioapics <= 0)
3809 return NULL;
3810
3811 n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
3812 n *= nr_ioapics;
3813
3814 mem = alloc_bootmem(n);
3815 res = (void *)mem;
3816
3817 if (mem != NULL) {
3818 mem += sizeof(struct resource) * nr_ioapics;
3819
3820 for (i = 0; i < nr_ioapics; i++) {
3821 res[i].name = mem;
3822 res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
3823 sprintf(mem, "IOAPIC %u", i);
3824 mem += IOAPIC_RESOURCE_NAME_SIZE;
3825 }
3826 }
3827
3828 ioapic_resources = res;
3829
3830 return res;
3831}
Ingo Molnar54168ed2008-08-20 09:07:45 +02003832
Yinghai Luf3294a32008-06-27 01:41:56 -07003833void __init ioapic_init_mappings(void)
3834{
3835 unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003836 struct resource *ioapic_res;
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02003837 int i;
Yinghai Luf3294a32008-06-27 01:41:56 -07003838
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02003839 irq_2_pin_init();
Ingo Molnar54168ed2008-08-20 09:07:45 +02003840 ioapic_res = ioapic_setup_resources();
Yinghai Luf3294a32008-06-27 01:41:56 -07003841 for (i = 0; i < nr_ioapics; i++) {
3842 if (smp_found_config) {
3843 ioapic_phys = mp_ioapics[i].mp_apicaddr;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003844#ifdef CONFIG_X86_32
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02003845 if (!ioapic_phys) {
3846 printk(KERN_ERR
3847 "WARNING: bogus zero IO-APIC "
3848 "address found in MPTABLE, "
3849 "disabling IO/APIC support!\n");
3850 smp_found_config = 0;
3851 skip_ioapic_setup = 1;
3852 goto fake_ioapic_page;
3853 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02003854#endif
Yinghai Luf3294a32008-06-27 01:41:56 -07003855 } else {
Ingo Molnar54168ed2008-08-20 09:07:45 +02003856#ifdef CONFIG_X86_32
Yinghai Luf3294a32008-06-27 01:41:56 -07003857fake_ioapic_page:
Ingo Molnar54168ed2008-08-20 09:07:45 +02003858#endif
Yinghai Luf3294a32008-06-27 01:41:56 -07003859 ioapic_phys = (unsigned long)
Ingo Molnar54168ed2008-08-20 09:07:45 +02003860 alloc_bootmem_pages(PAGE_SIZE);
Yinghai Luf3294a32008-06-27 01:41:56 -07003861 ioapic_phys = __pa(ioapic_phys);
3862 }
3863 set_fixmap_nocache(idx, ioapic_phys);
Ingo Molnar54168ed2008-08-20 09:07:45 +02003864 apic_printk(APIC_VERBOSE,
3865 "mapped IOAPIC to %08lx (%08lx)\n",
3866 __fix_to_virt(idx), ioapic_phys);
Yinghai Luf3294a32008-06-27 01:41:56 -07003867 idx++;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003868
Ingo Molnar54168ed2008-08-20 09:07:45 +02003869 if (ioapic_res != NULL) {
3870 ioapic_res->start = ioapic_phys;
3871 ioapic_res->end = ioapic_phys + (4 * 1024) - 1;
3872 ioapic_res++;
3873 }
Yinghai Luf3294a32008-06-27 01:41:56 -07003874 }
3875}
3876
Ingo Molnar54168ed2008-08-20 09:07:45 +02003877static int __init ioapic_insert_resources(void)
3878{
3879 int i;
3880 struct resource *r = ioapic_resources;
3881
3882 if (!r) {
3883 printk(KERN_ERR
3884 "IO APIC resources could be not be allocated.\n");
3885 return -1;
3886 }
3887
3888 for (i = 0; i < nr_ioapics; i++) {
3889 insert_resource(&iomem_resource, r);
3890 r++;
3891 }
3892
3893 return 0;
3894}
3895
3896/* Insert the IO APIC resources after PCI initialization has occured to handle
3897 * IO APICS that are mapped in on a BAR in PCI space. */
3898late_initcall(ioapic_insert_resources);