blob: 82768812552de98a464cfa8eb4ef5a0b41ac72bb [file] [log] [blame]
Greg Rose92915f72010-01-09 02:24:10 +00001/*******************************************************************************
2
3 Intel 82599 Virtual Function driver
Greg Rose66c87bd2010-11-16 19:26:43 -08004 Copyright(c) 1999 - 2010 Intel Corporation.
Greg Rose92915f72010-01-09 02:24:10 +00005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28
29/******************************************************************************
30 Copyright (c)2006 - 2007 Myricom, Inc. for some LRO specific code
31******************************************************************************/
32#include <linux/types.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/netdevice.h>
36#include <linux/vmalloc.h>
37#include <linux/string.h>
38#include <linux/in.h>
39#include <linux/ip.h>
40#include <linux/tcp.h>
41#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090042#include <linux/slab.h>
Greg Rose92915f72010-01-09 02:24:10 +000043#include <net/checksum.h>
44#include <net/ip6_checksum.h>
45#include <linux/ethtool.h>
46#include <linux/if_vlan.h>
47
48#include "ixgbevf.h"
49
50char ixgbevf_driver_name[] = "ixgbevf";
51static const char ixgbevf_driver_string[] =
52 "Intel(R) 82599 Virtual Function";
53
Greg Rose69bfbec2011-01-26 01:06:12 +000054#define DRV_VERSION "1.1.0-k0"
Greg Rose92915f72010-01-09 02:24:10 +000055const char ixgbevf_driver_version[] = DRV_VERSION;
Greg Rose66c87bd2010-11-16 19:26:43 -080056static char ixgbevf_copyright[] =
57 "Copyright (c) 2009 - 2010 Intel Corporation.";
Greg Rose92915f72010-01-09 02:24:10 +000058
59static const struct ixgbevf_info *ixgbevf_info_tbl[] = {
Greg Rose2316aa22010-12-02 07:12:26 +000060 [board_82599_vf] = &ixgbevf_82599_vf_info,
61 [board_X540_vf] = &ixgbevf_X540_vf_info,
Greg Rose92915f72010-01-09 02:24:10 +000062};
63
64/* ixgbevf_pci_tbl - PCI Device ID Table
65 *
66 * Wildcard entries (PCI_ANY_ID) should come last
67 * Last entry must be all 0s
68 *
69 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
70 * Class, Class Mask, private data (not used) }
71 */
72static struct pci_device_id ixgbevf_pci_tbl[] = {
73 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_VF),
74 board_82599_vf},
Greg Rose2316aa22010-12-02 07:12:26 +000075 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540_VF),
76 board_X540_vf},
Greg Rose92915f72010-01-09 02:24:10 +000077
78 /* required last entry */
79 {0, }
80};
81MODULE_DEVICE_TABLE(pci, ixgbevf_pci_tbl);
82
83MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
84MODULE_DESCRIPTION("Intel(R) 82599 Virtual Function Driver");
85MODULE_LICENSE("GPL");
86MODULE_VERSION(DRV_VERSION);
87
88#define DEFAULT_DEBUG_LEVEL_SHIFT 3
89
90/* forward decls */
91static void ixgbevf_set_itr_msix(struct ixgbevf_q_vector *q_vector);
92static void ixgbevf_write_eitr(struct ixgbevf_adapter *adapter, int v_idx,
93 u32 itr_reg);
94
95static inline void ixgbevf_release_rx_desc(struct ixgbe_hw *hw,
96 struct ixgbevf_ring *rx_ring,
97 u32 val)
98{
99 /*
100 * Force memory writes to complete before letting h/w
101 * know there are new descriptors to fetch. (Only
102 * applicable for weak-ordered memory model archs,
103 * such as IA-64).
104 */
105 wmb();
106 IXGBE_WRITE_REG(hw, IXGBE_VFRDT(rx_ring->reg_idx), val);
107}
108
109/*
Greg Rose65d676c2011-02-03 06:54:13 +0000110 * ixgbevf_set_ivar - set IVAR registers - maps interrupt causes to vectors
Greg Rose92915f72010-01-09 02:24:10 +0000111 * @adapter: pointer to adapter struct
112 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
113 * @queue: queue to map the corresponding interrupt to
114 * @msix_vector: the vector to map to the corresponding queue
115 *
116 */
117static void ixgbevf_set_ivar(struct ixgbevf_adapter *adapter, s8 direction,
118 u8 queue, u8 msix_vector)
119{
120 u32 ivar, index;
121 struct ixgbe_hw *hw = &adapter->hw;
122 if (direction == -1) {
123 /* other causes */
124 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
125 ivar = IXGBE_READ_REG(hw, IXGBE_VTIVAR_MISC);
126 ivar &= ~0xFF;
127 ivar |= msix_vector;
128 IXGBE_WRITE_REG(hw, IXGBE_VTIVAR_MISC, ivar);
129 } else {
130 /* tx or rx causes */
131 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
132 index = ((16 * (queue & 1)) + (8 * direction));
133 ivar = IXGBE_READ_REG(hw, IXGBE_VTIVAR(queue >> 1));
134 ivar &= ~(0xFF << index);
135 ivar |= (msix_vector << index);
136 IXGBE_WRITE_REG(hw, IXGBE_VTIVAR(queue >> 1), ivar);
137 }
138}
139
140static void ixgbevf_unmap_and_free_tx_resource(struct ixgbevf_adapter *adapter,
141 struct ixgbevf_tx_buffer
142 *tx_buffer_info)
143{
144 if (tx_buffer_info->dma) {
145 if (tx_buffer_info->mapped_as_page)
Nick Nunley2a1f8792010-04-27 13:10:50 +0000146 dma_unmap_page(&adapter->pdev->dev,
Greg Rose92915f72010-01-09 02:24:10 +0000147 tx_buffer_info->dma,
148 tx_buffer_info->length,
Nick Nunley2a1f8792010-04-27 13:10:50 +0000149 DMA_TO_DEVICE);
Greg Rose92915f72010-01-09 02:24:10 +0000150 else
Nick Nunley2a1f8792010-04-27 13:10:50 +0000151 dma_unmap_single(&adapter->pdev->dev,
Greg Rose92915f72010-01-09 02:24:10 +0000152 tx_buffer_info->dma,
153 tx_buffer_info->length,
Nick Nunley2a1f8792010-04-27 13:10:50 +0000154 DMA_TO_DEVICE);
Greg Rose92915f72010-01-09 02:24:10 +0000155 tx_buffer_info->dma = 0;
156 }
157 if (tx_buffer_info->skb) {
158 dev_kfree_skb_any(tx_buffer_info->skb);
159 tx_buffer_info->skb = NULL;
160 }
161 tx_buffer_info->time_stamp = 0;
162 /* tx_buffer_info must be completely set up in the transmit path */
163}
164
165static inline bool ixgbevf_check_tx_hang(struct ixgbevf_adapter *adapter,
166 struct ixgbevf_ring *tx_ring,
167 unsigned int eop)
168{
169 struct ixgbe_hw *hw = &adapter->hw;
170 u32 head, tail;
171
172 /* Detect a transmit hang in hardware, this serializes the
173 * check with the clearing of time_stamp and movement of eop */
174 head = readl(hw->hw_addr + tx_ring->head);
175 tail = readl(hw->hw_addr + tx_ring->tail);
176 adapter->detect_tx_hung = false;
177 if ((head != tail) &&
178 tx_ring->tx_buffer_info[eop].time_stamp &&
179 time_after(jiffies, tx_ring->tx_buffer_info[eop].time_stamp + HZ)) {
180 /* detected Tx unit hang */
Greg Rose92915f72010-01-09 02:24:10 +0000181 printk(KERN_ERR "Detected Tx Unit Hang\n"
182 " Tx Queue <%d>\n"
183 " TDH, TDT <%x>, <%x>\n"
184 " next_to_use <%x>\n"
185 " next_to_clean <%x>\n"
186 "tx_buffer_info[next_to_clean]\n"
187 " time_stamp <%lx>\n"
188 " jiffies <%lx>\n",
189 tx_ring->queue_index,
190 head, tail,
191 tx_ring->next_to_use, eop,
192 tx_ring->tx_buffer_info[eop].time_stamp, jiffies);
193 return true;
194 }
195
196 return false;
197}
198
199#define IXGBE_MAX_TXD_PWR 14
200#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
201
202/* Tx Descriptors needed, worst case */
203#define TXD_USE_COUNT(S) (((S) >> IXGBE_MAX_TXD_PWR) + \
204 (((S) & (IXGBE_MAX_DATA_PER_TXD - 1)) ? 1 : 0))
205#ifdef MAX_SKB_FRAGS
206#define DESC_NEEDED (TXD_USE_COUNT(IXGBE_MAX_DATA_PER_TXD) /* skb->data */ + \
207 MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE) + 1) /* for context */
208#else
209#define DESC_NEEDED TXD_USE_COUNT(IXGBE_MAX_DATA_PER_TXD)
210#endif
211
212static void ixgbevf_tx_timeout(struct net_device *netdev);
213
214/**
215 * ixgbevf_clean_tx_irq - Reclaim resources after transmit completes
216 * @adapter: board private structure
217 * @tx_ring: tx ring to clean
218 **/
219static bool ixgbevf_clean_tx_irq(struct ixgbevf_adapter *adapter,
220 struct ixgbevf_ring *tx_ring)
221{
222 struct net_device *netdev = adapter->netdev;
223 struct ixgbe_hw *hw = &adapter->hw;
224 union ixgbe_adv_tx_desc *tx_desc, *eop_desc;
225 struct ixgbevf_tx_buffer *tx_buffer_info;
226 unsigned int i, eop, count = 0;
227 unsigned int total_bytes = 0, total_packets = 0;
228
229 i = tx_ring->next_to_clean;
230 eop = tx_ring->tx_buffer_info[i].next_to_watch;
231 eop_desc = IXGBE_TX_DESC_ADV(*tx_ring, eop);
232
233 while ((eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)) &&
234 (count < tx_ring->work_limit)) {
235 bool cleaned = false;
Jeff Kirsher2d0bb1c2010-08-08 16:02:31 +0000236 rmb(); /* read buffer_info after eop_desc */
Greg Rose92915f72010-01-09 02:24:10 +0000237 for ( ; !cleaned; count++) {
238 struct sk_buff *skb;
239 tx_desc = IXGBE_TX_DESC_ADV(*tx_ring, i);
240 tx_buffer_info = &tx_ring->tx_buffer_info[i];
241 cleaned = (i == eop);
242 skb = tx_buffer_info->skb;
243
244 if (cleaned && skb) {
245 unsigned int segs, bytecount;
246
247 /* gso_segs is currently only valid for tcp */
248 segs = skb_shinfo(skb)->gso_segs ?: 1;
249 /* multiply data chunks by size of headers */
250 bytecount = ((segs - 1) * skb_headlen(skb)) +
251 skb->len;
252 total_packets += segs;
253 total_bytes += bytecount;
254 }
255
256 ixgbevf_unmap_and_free_tx_resource(adapter,
257 tx_buffer_info);
258
259 tx_desc->wb.status = 0;
260
261 i++;
262 if (i == tx_ring->count)
263 i = 0;
264 }
265
266 eop = tx_ring->tx_buffer_info[i].next_to_watch;
267 eop_desc = IXGBE_TX_DESC_ADV(*tx_ring, eop);
268 }
269
270 tx_ring->next_to_clean = i;
271
272#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
273 if (unlikely(count && netif_carrier_ok(netdev) &&
274 (IXGBE_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
275 /* Make sure that anybody stopping the queue after this
276 * sees the new next_to_clean.
277 */
278 smp_mb();
279#ifdef HAVE_TX_MQ
280 if (__netif_subqueue_stopped(netdev, tx_ring->queue_index) &&
281 !test_bit(__IXGBEVF_DOWN, &adapter->state)) {
282 netif_wake_subqueue(netdev, tx_ring->queue_index);
283 ++adapter->restart_queue;
284 }
285#else
286 if (netif_queue_stopped(netdev) &&
287 !test_bit(__IXGBEVF_DOWN, &adapter->state)) {
288 netif_wake_queue(netdev);
289 ++adapter->restart_queue;
290 }
291#endif
292 }
293
294 if (adapter->detect_tx_hung) {
295 if (ixgbevf_check_tx_hang(adapter, tx_ring, i)) {
296 /* schedule immediate reset if we believe we hung */
297 printk(KERN_INFO
298 "tx hang %d detected, resetting adapter\n",
299 adapter->tx_timeout_count + 1);
300 ixgbevf_tx_timeout(adapter->netdev);
301 }
302 }
303
304 /* re-arm the interrupt */
305 if ((count >= tx_ring->work_limit) &&
306 (!test_bit(__IXGBEVF_DOWN, &adapter->state))) {
307 IXGBE_WRITE_REG(hw, IXGBE_VTEICS, tx_ring->v_idx);
308 }
309
310 tx_ring->total_bytes += total_bytes;
311 tx_ring->total_packets += total_packets;
312
Eric Dumazetfb621ba2010-09-08 22:48:31 +0000313 netdev->stats.tx_bytes += total_bytes;
314 netdev->stats.tx_packets += total_packets;
Greg Rose92915f72010-01-09 02:24:10 +0000315
Eric Dumazet807540b2010-09-23 05:40:09 +0000316 return count < tx_ring->work_limit;
Greg Rose92915f72010-01-09 02:24:10 +0000317}
318
319/**
320 * ixgbevf_receive_skb - Send a completed packet up the stack
321 * @q_vector: structure containing interrupt and ring information
322 * @skb: packet to send up
323 * @status: hardware indication of status of receive
324 * @rx_ring: rx descriptor ring (for a specific queue) to setup
325 * @rx_desc: rx descriptor
326 **/
327static void ixgbevf_receive_skb(struct ixgbevf_q_vector *q_vector,
328 struct sk_buff *skb, u8 status,
329 struct ixgbevf_ring *ring,
330 union ixgbe_adv_rx_desc *rx_desc)
331{
332 struct ixgbevf_adapter *adapter = q_vector->adapter;
333 bool is_vlan = (status & IXGBE_RXD_STAT_VP);
334 u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
Greg Rose92915f72010-01-09 02:24:10 +0000335
336 if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL)) {
337 if (adapter->vlgrp && is_vlan)
338 vlan_gro_receive(&q_vector->napi,
339 adapter->vlgrp,
340 tag, skb);
341 else
342 napi_gro_receive(&q_vector->napi, skb);
343 } else {
344 if (adapter->vlgrp && is_vlan)
Greg Rosec82a5382011-02-25 03:34:18 +0000345 vlan_hwaccel_rx(skb, adapter->vlgrp, tag);
Greg Rose92915f72010-01-09 02:24:10 +0000346 else
Greg Rosec82a5382011-02-25 03:34:18 +0000347 netif_rx(skb);
Greg Rose92915f72010-01-09 02:24:10 +0000348 }
349}
350
351/**
352 * ixgbevf_rx_checksum - indicate in skb if hw indicated a good cksum
353 * @adapter: address of board private structure
354 * @status_err: hardware indication of status of receive
355 * @skb: skb currently being received and modified
356 **/
357static inline void ixgbevf_rx_checksum(struct ixgbevf_adapter *adapter,
358 u32 status_err, struct sk_buff *skb)
359{
Eric Dumazetbc8acf22010-09-02 13:07:41 -0700360 skb_checksum_none_assert(skb);
Greg Rose92915f72010-01-09 02:24:10 +0000361
362 /* Rx csum disabled */
363 if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
364 return;
365
366 /* if IP and error */
367 if ((status_err & IXGBE_RXD_STAT_IPCS) &&
368 (status_err & IXGBE_RXDADV_ERR_IPE)) {
369 adapter->hw_csum_rx_error++;
370 return;
371 }
372
373 if (!(status_err & IXGBE_RXD_STAT_L4CS))
374 return;
375
376 if (status_err & IXGBE_RXDADV_ERR_TCPE) {
377 adapter->hw_csum_rx_error++;
378 return;
379 }
380
381 /* It must be a TCP or UDP packet with a valid checksum */
382 skb->ip_summed = CHECKSUM_UNNECESSARY;
383 adapter->hw_csum_rx_good++;
384}
385
386/**
387 * ixgbevf_alloc_rx_buffers - Replace used receive buffers; packet split
388 * @adapter: address of board private structure
389 **/
390static void ixgbevf_alloc_rx_buffers(struct ixgbevf_adapter *adapter,
391 struct ixgbevf_ring *rx_ring,
392 int cleaned_count)
393{
394 struct pci_dev *pdev = adapter->pdev;
395 union ixgbe_adv_rx_desc *rx_desc;
396 struct ixgbevf_rx_buffer *bi;
397 struct sk_buff *skb;
398 unsigned int i;
399 unsigned int bufsz = rx_ring->rx_buf_len + NET_IP_ALIGN;
400
401 i = rx_ring->next_to_use;
402 bi = &rx_ring->rx_buffer_info[i];
403
404 while (cleaned_count--) {
405 rx_desc = IXGBE_RX_DESC_ADV(*rx_ring, i);
406
407 if (!bi->page_dma &&
408 (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)) {
409 if (!bi->page) {
410 bi->page = netdev_alloc_page(adapter->netdev);
411 if (!bi->page) {
412 adapter->alloc_rx_page_failed++;
413 goto no_buffers;
414 }
415 bi->page_offset = 0;
416 } else {
417 /* use a half page if we're re-using */
418 bi->page_offset ^= (PAGE_SIZE / 2);
419 }
420
Nick Nunley2a1f8792010-04-27 13:10:50 +0000421 bi->page_dma = dma_map_page(&pdev->dev, bi->page,
Greg Rose92915f72010-01-09 02:24:10 +0000422 bi->page_offset,
423 (PAGE_SIZE / 2),
Nick Nunley2a1f8792010-04-27 13:10:50 +0000424 DMA_FROM_DEVICE);
Greg Rose92915f72010-01-09 02:24:10 +0000425 }
426
427 skb = bi->skb;
428 if (!skb) {
429 skb = netdev_alloc_skb(adapter->netdev,
430 bufsz);
431
432 if (!skb) {
433 adapter->alloc_rx_buff_failed++;
434 goto no_buffers;
435 }
436
437 /*
438 * Make buffer alignment 2 beyond a 16 byte boundary
439 * this will result in a 16 byte aligned IP header after
440 * the 14 byte MAC header is removed
441 */
442 skb_reserve(skb, NET_IP_ALIGN);
443
444 bi->skb = skb;
445 }
446 if (!bi->dma) {
Nick Nunley2a1f8792010-04-27 13:10:50 +0000447 bi->dma = dma_map_single(&pdev->dev, skb->data,
Greg Rose92915f72010-01-09 02:24:10 +0000448 rx_ring->rx_buf_len,
Nick Nunley2a1f8792010-04-27 13:10:50 +0000449 DMA_FROM_DEVICE);
Greg Rose92915f72010-01-09 02:24:10 +0000450 }
451 /* Refresh the desc even if buffer_addrs didn't change because
452 * each write-back erases this info. */
453 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
454 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
455 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
456 } else {
457 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
458 }
459
460 i++;
461 if (i == rx_ring->count)
462 i = 0;
463 bi = &rx_ring->rx_buffer_info[i];
464 }
465
466no_buffers:
467 if (rx_ring->next_to_use != i) {
468 rx_ring->next_to_use = i;
469 if (i-- == 0)
470 i = (rx_ring->count - 1);
471
472 ixgbevf_release_rx_desc(&adapter->hw, rx_ring, i);
473 }
474}
475
476static inline void ixgbevf_irq_enable_queues(struct ixgbevf_adapter *adapter,
477 u64 qmask)
478{
479 u32 mask;
480 struct ixgbe_hw *hw = &adapter->hw;
481
482 mask = (qmask & 0xFFFFFFFF);
483 IXGBE_WRITE_REG(hw, IXGBE_VTEIMS, mask);
484}
485
486static inline u16 ixgbevf_get_hdr_info(union ixgbe_adv_rx_desc *rx_desc)
487{
488 return rx_desc->wb.lower.lo_dword.hs_rss.hdr_info;
489}
490
491static inline u16 ixgbevf_get_pkt_info(union ixgbe_adv_rx_desc *rx_desc)
492{
493 return rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
494}
495
496static bool ixgbevf_clean_rx_irq(struct ixgbevf_q_vector *q_vector,
497 struct ixgbevf_ring *rx_ring,
498 int *work_done, int work_to_do)
499{
500 struct ixgbevf_adapter *adapter = q_vector->adapter;
501 struct pci_dev *pdev = adapter->pdev;
502 union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
503 struct ixgbevf_rx_buffer *rx_buffer_info, *next_buffer;
504 struct sk_buff *skb;
505 unsigned int i;
506 u32 len, staterr;
507 u16 hdr_info;
508 bool cleaned = false;
509 int cleaned_count = 0;
510 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
511
512 i = rx_ring->next_to_clean;
513 rx_desc = IXGBE_RX_DESC_ADV(*rx_ring, i);
514 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
515 rx_buffer_info = &rx_ring->rx_buffer_info[i];
516
517 while (staterr & IXGBE_RXD_STAT_DD) {
518 u32 upper_len = 0;
519 if (*work_done >= work_to_do)
520 break;
521 (*work_done)++;
522
Jeff Kirsher2d0bb1c2010-08-08 16:02:31 +0000523 rmb(); /* read descriptor and rx_buffer_info after status DD */
Greg Rose92915f72010-01-09 02:24:10 +0000524 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
525 hdr_info = le16_to_cpu(ixgbevf_get_hdr_info(rx_desc));
526 len = (hdr_info & IXGBE_RXDADV_HDRBUFLEN_MASK) >>
527 IXGBE_RXDADV_HDRBUFLEN_SHIFT;
528 if (hdr_info & IXGBE_RXDADV_SPH)
529 adapter->rx_hdr_split++;
530 if (len > IXGBEVF_RX_HDR_SIZE)
531 len = IXGBEVF_RX_HDR_SIZE;
532 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
533 } else {
534 len = le16_to_cpu(rx_desc->wb.upper.length);
535 }
536 cleaned = true;
537 skb = rx_buffer_info->skb;
538 prefetch(skb->data - NET_IP_ALIGN);
539 rx_buffer_info->skb = NULL;
540
541 if (rx_buffer_info->dma) {
Nick Nunley2a1f8792010-04-27 13:10:50 +0000542 dma_unmap_single(&pdev->dev, rx_buffer_info->dma,
Greg Rose92915f72010-01-09 02:24:10 +0000543 rx_ring->rx_buf_len,
Nick Nunley2a1f8792010-04-27 13:10:50 +0000544 DMA_FROM_DEVICE);
Greg Rose92915f72010-01-09 02:24:10 +0000545 rx_buffer_info->dma = 0;
546 skb_put(skb, len);
547 }
548
549 if (upper_len) {
Nick Nunley2a1f8792010-04-27 13:10:50 +0000550 dma_unmap_page(&pdev->dev, rx_buffer_info->page_dma,
551 PAGE_SIZE / 2, DMA_FROM_DEVICE);
Greg Rose92915f72010-01-09 02:24:10 +0000552 rx_buffer_info->page_dma = 0;
553 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
554 rx_buffer_info->page,
555 rx_buffer_info->page_offset,
556 upper_len);
557
558 if ((rx_ring->rx_buf_len > (PAGE_SIZE / 2)) ||
559 (page_count(rx_buffer_info->page) != 1))
560 rx_buffer_info->page = NULL;
561 else
562 get_page(rx_buffer_info->page);
563
564 skb->len += upper_len;
565 skb->data_len += upper_len;
566 skb->truesize += upper_len;
567 }
568
569 i++;
570 if (i == rx_ring->count)
571 i = 0;
572
573 next_rxd = IXGBE_RX_DESC_ADV(*rx_ring, i);
574 prefetch(next_rxd);
575 cleaned_count++;
576
577 next_buffer = &rx_ring->rx_buffer_info[i];
578
579 if (!(staterr & IXGBE_RXD_STAT_EOP)) {
580 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
581 rx_buffer_info->skb = next_buffer->skb;
582 rx_buffer_info->dma = next_buffer->dma;
583 next_buffer->skb = skb;
584 next_buffer->dma = 0;
585 } else {
586 skb->next = next_buffer->skb;
587 skb->next->prev = skb;
588 }
589 adapter->non_eop_descs++;
590 goto next_desc;
591 }
592
593 /* ERR_MASK will only have valid bits if EOP set */
594 if (unlikely(staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK)) {
595 dev_kfree_skb_irq(skb);
596 goto next_desc;
597 }
598
599 ixgbevf_rx_checksum(adapter, staterr, skb);
600
601 /* probably a little skewed due to removing CRC */
602 total_rx_bytes += skb->len;
603 total_rx_packets++;
604
605 /*
606 * Work around issue of some types of VM to VM loop back
607 * packets not getting split correctly
608 */
609 if (staterr & IXGBE_RXD_STAT_LB) {
Eric Dumazete743d312010-04-14 15:59:40 -0700610 u32 header_fixup_len = skb_headlen(skb);
Greg Rose92915f72010-01-09 02:24:10 +0000611 if (header_fixup_len < 14)
612 skb_push(skb, header_fixup_len);
613 }
614 skb->protocol = eth_type_trans(skb, adapter->netdev);
615
616 ixgbevf_receive_skb(q_vector, skb, staterr, rx_ring, rx_desc);
Greg Rose92915f72010-01-09 02:24:10 +0000617
618next_desc:
619 rx_desc->wb.upper.status_error = 0;
620
621 /* return some buffers to hardware, one at a time is too slow */
622 if (cleaned_count >= IXGBEVF_RX_BUFFER_WRITE) {
623 ixgbevf_alloc_rx_buffers(adapter, rx_ring,
624 cleaned_count);
625 cleaned_count = 0;
626 }
627
628 /* use prefetched values */
629 rx_desc = next_rxd;
630 rx_buffer_info = &rx_ring->rx_buffer_info[i];
631
632 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
633 }
634
635 rx_ring->next_to_clean = i;
636 cleaned_count = IXGBE_DESC_UNUSED(rx_ring);
637
638 if (cleaned_count)
639 ixgbevf_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
640
641 rx_ring->total_packets += total_rx_packets;
642 rx_ring->total_bytes += total_rx_bytes;
Eric Dumazetfb621ba2010-09-08 22:48:31 +0000643 adapter->netdev->stats.rx_bytes += total_rx_bytes;
644 adapter->netdev->stats.rx_packets += total_rx_packets;
Greg Rose92915f72010-01-09 02:24:10 +0000645
646 return cleaned;
647}
648
649/**
650 * ixgbevf_clean_rxonly - msix (aka one shot) rx clean routine
651 * @napi: napi struct with our devices info in it
652 * @budget: amount of work driver is allowed to do this pass, in packets
653 *
654 * This function is optimized for cleaning one queue only on a single
655 * q_vector!!!
656 **/
657static int ixgbevf_clean_rxonly(struct napi_struct *napi, int budget)
658{
659 struct ixgbevf_q_vector *q_vector =
660 container_of(napi, struct ixgbevf_q_vector, napi);
661 struct ixgbevf_adapter *adapter = q_vector->adapter;
662 struct ixgbevf_ring *rx_ring = NULL;
663 int work_done = 0;
664 long r_idx;
665
666 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
667 rx_ring = &(adapter->rx_ring[r_idx]);
668
669 ixgbevf_clean_rx_irq(q_vector, rx_ring, &work_done, budget);
670
671 /* If all Rx work done, exit the polling mode */
672 if (work_done < budget) {
673 napi_complete(napi);
674 if (adapter->itr_setting & 1)
675 ixgbevf_set_itr_msix(q_vector);
676 if (!test_bit(__IXGBEVF_DOWN, &adapter->state))
677 ixgbevf_irq_enable_queues(adapter, rx_ring->v_idx);
678 }
679
680 return work_done;
681}
682
683/**
684 * ixgbevf_clean_rxonly_many - msix (aka one shot) rx clean routine
685 * @napi: napi struct with our devices info in it
686 * @budget: amount of work driver is allowed to do this pass, in packets
687 *
688 * This function will clean more than one rx queue associated with a
689 * q_vector.
690 **/
691static int ixgbevf_clean_rxonly_many(struct napi_struct *napi, int budget)
692{
693 struct ixgbevf_q_vector *q_vector =
694 container_of(napi, struct ixgbevf_q_vector, napi);
695 struct ixgbevf_adapter *adapter = q_vector->adapter;
696 struct ixgbevf_ring *rx_ring = NULL;
697 int work_done = 0, i;
698 long r_idx;
699 u64 enable_mask = 0;
700
701 /* attempt to distribute budget to each queue fairly, but don't allow
702 * the budget to go below 1 because we'll exit polling */
703 budget /= (q_vector->rxr_count ?: 1);
704 budget = max(budget, 1);
705 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
706 for (i = 0; i < q_vector->rxr_count; i++) {
707 rx_ring = &(adapter->rx_ring[r_idx]);
708 ixgbevf_clean_rx_irq(q_vector, rx_ring, &work_done, budget);
709 enable_mask |= rx_ring->v_idx;
710 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
711 r_idx + 1);
712 }
713
714#ifndef HAVE_NETDEV_NAPI_LIST
715 if (!netif_running(adapter->netdev))
716 work_done = 0;
717
718#endif
719 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
720 rx_ring = &(adapter->rx_ring[r_idx]);
721
722 /* If all Rx work done, exit the polling mode */
723 if (work_done < budget) {
724 napi_complete(napi);
725 if (adapter->itr_setting & 1)
726 ixgbevf_set_itr_msix(q_vector);
727 if (!test_bit(__IXGBEVF_DOWN, &adapter->state))
728 ixgbevf_irq_enable_queues(adapter, enable_mask);
729 }
730
731 return work_done;
732}
733
734
735/**
736 * ixgbevf_configure_msix - Configure MSI-X hardware
737 * @adapter: board private structure
738 *
739 * ixgbevf_configure_msix sets up the hardware to properly generate MSI-X
740 * interrupts.
741 **/
742static void ixgbevf_configure_msix(struct ixgbevf_adapter *adapter)
743{
744 struct ixgbevf_q_vector *q_vector;
745 struct ixgbe_hw *hw = &adapter->hw;
746 int i, j, q_vectors, v_idx, r_idx;
747 u32 mask;
748
749 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
750
751 /*
752 * Populate the IVAR table and set the ITR values to the
753 * corresponding register.
754 */
755 for (v_idx = 0; v_idx < q_vectors; v_idx++) {
756 q_vector = adapter->q_vector[v_idx];
Akinobu Mita984b3f52010-03-05 13:41:37 -0800757 /* XXX for_each_set_bit(...) */
Greg Rose92915f72010-01-09 02:24:10 +0000758 r_idx = find_first_bit(q_vector->rxr_idx,
759 adapter->num_rx_queues);
760
761 for (i = 0; i < q_vector->rxr_count; i++) {
762 j = adapter->rx_ring[r_idx].reg_idx;
763 ixgbevf_set_ivar(adapter, 0, j, v_idx);
764 r_idx = find_next_bit(q_vector->rxr_idx,
765 adapter->num_rx_queues,
766 r_idx + 1);
767 }
768 r_idx = find_first_bit(q_vector->txr_idx,
769 adapter->num_tx_queues);
770
771 for (i = 0; i < q_vector->txr_count; i++) {
772 j = adapter->tx_ring[r_idx].reg_idx;
773 ixgbevf_set_ivar(adapter, 1, j, v_idx);
774 r_idx = find_next_bit(q_vector->txr_idx,
775 adapter->num_tx_queues,
776 r_idx + 1);
777 }
778
779 /* if this is a tx only vector halve the interrupt rate */
780 if (q_vector->txr_count && !q_vector->rxr_count)
781 q_vector->eitr = (adapter->eitr_param >> 1);
782 else if (q_vector->rxr_count)
783 /* rx only */
784 q_vector->eitr = adapter->eitr_param;
785
786 ixgbevf_write_eitr(adapter, v_idx, q_vector->eitr);
787 }
788
789 ixgbevf_set_ivar(adapter, -1, 1, v_idx);
790
791 /* set up to autoclear timer, and the vectors */
792 mask = IXGBE_EIMS_ENABLE_MASK;
793 mask &= ~IXGBE_EIMS_OTHER;
794 IXGBE_WRITE_REG(hw, IXGBE_VTEIAC, mask);
795}
796
797enum latency_range {
798 lowest_latency = 0,
799 low_latency = 1,
800 bulk_latency = 2,
801 latency_invalid = 255
802};
803
804/**
805 * ixgbevf_update_itr - update the dynamic ITR value based on statistics
806 * @adapter: pointer to adapter
807 * @eitr: eitr setting (ints per sec) to give last timeslice
808 * @itr_setting: current throttle rate in ints/second
809 * @packets: the number of packets during this measurement interval
810 * @bytes: the number of bytes during this measurement interval
811 *
812 * Stores a new ITR value based on packets and byte
813 * counts during the last interrupt. The advantage of per interrupt
814 * computation is faster updates and more accurate ITR for the current
815 * traffic pattern. Constants in this function were computed
816 * based on theoretical maximum wire speed and thresholds were set based
817 * on testing data as well as attempting to minimize response time
818 * while increasing bulk throughput.
819 **/
820static u8 ixgbevf_update_itr(struct ixgbevf_adapter *adapter,
821 u32 eitr, u8 itr_setting,
822 int packets, int bytes)
823{
824 unsigned int retval = itr_setting;
825 u32 timepassed_us;
826 u64 bytes_perint;
827
828 if (packets == 0)
829 goto update_itr_done;
830
831
832 /* simple throttlerate management
833 * 0-20MB/s lowest (100000 ints/s)
834 * 20-100MB/s low (20000 ints/s)
835 * 100-1249MB/s bulk (8000 ints/s)
836 */
837 /* what was last interrupt timeslice? */
838 timepassed_us = 1000000/eitr;
839 bytes_perint = bytes / timepassed_us; /* bytes/usec */
840
841 switch (itr_setting) {
842 case lowest_latency:
843 if (bytes_perint > adapter->eitr_low)
844 retval = low_latency;
845 break;
846 case low_latency:
847 if (bytes_perint > adapter->eitr_high)
848 retval = bulk_latency;
849 else if (bytes_perint <= adapter->eitr_low)
850 retval = lowest_latency;
851 break;
852 case bulk_latency:
853 if (bytes_perint <= adapter->eitr_high)
854 retval = low_latency;
855 break;
856 }
857
858update_itr_done:
859 return retval;
860}
861
862/**
863 * ixgbevf_write_eitr - write VTEITR register in hardware specific way
864 * @adapter: pointer to adapter struct
865 * @v_idx: vector index into q_vector array
866 * @itr_reg: new value to be written in *register* format, not ints/s
867 *
868 * This function is made to be called by ethtool and by the driver
869 * when it needs to update VTEITR registers at runtime. Hardware
870 * specific quirks/differences are taken care of here.
871 */
872static void ixgbevf_write_eitr(struct ixgbevf_adapter *adapter, int v_idx,
873 u32 itr_reg)
874{
875 struct ixgbe_hw *hw = &adapter->hw;
876
877 itr_reg = EITR_INTS_PER_SEC_TO_REG(itr_reg);
878
879 /*
880 * set the WDIS bit to not clear the timer bits and cause an
881 * immediate assertion of the interrupt
882 */
883 itr_reg |= IXGBE_EITR_CNT_WDIS;
884
885 IXGBE_WRITE_REG(hw, IXGBE_VTEITR(v_idx), itr_reg);
886}
887
888static void ixgbevf_set_itr_msix(struct ixgbevf_q_vector *q_vector)
889{
890 struct ixgbevf_adapter *adapter = q_vector->adapter;
891 u32 new_itr;
892 u8 current_itr, ret_itr;
893 int i, r_idx, v_idx = q_vector->v_idx;
894 struct ixgbevf_ring *rx_ring, *tx_ring;
895
896 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
897 for (i = 0; i < q_vector->txr_count; i++) {
898 tx_ring = &(adapter->tx_ring[r_idx]);
899 ret_itr = ixgbevf_update_itr(adapter, q_vector->eitr,
900 q_vector->tx_itr,
901 tx_ring->total_packets,
902 tx_ring->total_bytes);
903 /* if the result for this queue would decrease interrupt
904 * rate for this vector then use that result */
905 q_vector->tx_itr = ((q_vector->tx_itr > ret_itr) ?
906 q_vector->tx_itr - 1 : ret_itr);
907 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
908 r_idx + 1);
909 }
910
911 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
912 for (i = 0; i < q_vector->rxr_count; i++) {
913 rx_ring = &(adapter->rx_ring[r_idx]);
914 ret_itr = ixgbevf_update_itr(adapter, q_vector->eitr,
915 q_vector->rx_itr,
916 rx_ring->total_packets,
917 rx_ring->total_bytes);
918 /* if the result for this queue would decrease interrupt
919 * rate for this vector then use that result */
920 q_vector->rx_itr = ((q_vector->rx_itr > ret_itr) ?
921 q_vector->rx_itr - 1 : ret_itr);
922 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
923 r_idx + 1);
924 }
925
926 current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
927
928 switch (current_itr) {
929 /* counts and packets in update_itr are dependent on these numbers */
930 case lowest_latency:
931 new_itr = 100000;
932 break;
933 case low_latency:
934 new_itr = 20000; /* aka hwitr = ~200 */
935 break;
936 case bulk_latency:
937 default:
938 new_itr = 8000;
939 break;
940 }
941
942 if (new_itr != q_vector->eitr) {
943 u32 itr_reg;
944
945 /* save the algorithm value here, not the smoothed one */
946 q_vector->eitr = new_itr;
947 /* do an exponential smoothing */
948 new_itr = ((q_vector->eitr * 90)/100) + ((new_itr * 10)/100);
949 itr_reg = EITR_INTS_PER_SEC_TO_REG(new_itr);
950 ixgbevf_write_eitr(adapter, v_idx, itr_reg);
951 }
Greg Rose92915f72010-01-09 02:24:10 +0000952}
953
954static irqreturn_t ixgbevf_msix_mbx(int irq, void *data)
955{
956 struct net_device *netdev = data;
957 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
958 struct ixgbe_hw *hw = &adapter->hw;
959 u32 eicr;
Greg Rosea9ee25a2010-01-22 22:47:00 +0000960 u32 msg;
Greg Rose92915f72010-01-09 02:24:10 +0000961
962 eicr = IXGBE_READ_REG(hw, IXGBE_VTEICS);
963 IXGBE_WRITE_REG(hw, IXGBE_VTEICR, eicr);
964
Greg Rose08259592010-05-05 19:57:49 +0000965 if (!hw->mbx.ops.check_for_ack(hw)) {
966 /*
967 * checking for the ack clears the PFACK bit. Place
968 * it back in the v2p_mailbox cache so that anyone
969 * polling for an ack will not miss it. Also
970 * avoid the read below because the code to read
971 * the mailbox will also clear the ack bit. This was
972 * causing lost acks. Just cache the bit and exit
973 * the IRQ handler.
974 */
975 hw->mbx.v2p_mailbox |= IXGBE_VFMAILBOX_PFACK;
976 goto out;
977 }
978
979 /* Not an ack interrupt, go ahead and read the message */
Greg Rosea9ee25a2010-01-22 22:47:00 +0000980 hw->mbx.ops.read(hw, &msg, 1);
981
982 if ((msg & IXGBE_MBVFICR_VFREQ_MASK) == IXGBE_PF_CONTROL_MSG)
983 mod_timer(&adapter->watchdog_timer,
Greg Rose4c3a8222010-03-19 03:00:12 +0000984 round_jiffies(jiffies + 1));
Greg Rosea9ee25a2010-01-22 22:47:00 +0000985
Greg Rose08259592010-05-05 19:57:49 +0000986out:
Greg Rose92915f72010-01-09 02:24:10 +0000987 return IRQ_HANDLED;
988}
989
990static irqreturn_t ixgbevf_msix_clean_tx(int irq, void *data)
991{
992 struct ixgbevf_q_vector *q_vector = data;
993 struct ixgbevf_adapter *adapter = q_vector->adapter;
994 struct ixgbevf_ring *tx_ring;
995 int i, r_idx;
996
997 if (!q_vector->txr_count)
998 return IRQ_HANDLED;
999
1000 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1001 for (i = 0; i < q_vector->txr_count; i++) {
1002 tx_ring = &(adapter->tx_ring[r_idx]);
1003 tx_ring->total_bytes = 0;
1004 tx_ring->total_packets = 0;
1005 ixgbevf_clean_tx_irq(adapter, tx_ring);
1006 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
1007 r_idx + 1);
1008 }
1009
1010 if (adapter->itr_setting & 1)
1011 ixgbevf_set_itr_msix(q_vector);
1012
1013 return IRQ_HANDLED;
1014}
1015
1016/**
Greg Rose65d676c2011-02-03 06:54:13 +00001017 * ixgbevf_msix_clean_rx - single unshared vector rx clean (all queues)
Greg Rose92915f72010-01-09 02:24:10 +00001018 * @irq: unused
1019 * @data: pointer to our q_vector struct for this interrupt vector
1020 **/
1021static irqreturn_t ixgbevf_msix_clean_rx(int irq, void *data)
1022{
1023 struct ixgbevf_q_vector *q_vector = data;
1024 struct ixgbevf_adapter *adapter = q_vector->adapter;
1025 struct ixgbe_hw *hw = &adapter->hw;
1026 struct ixgbevf_ring *rx_ring;
1027 int r_idx;
1028 int i;
1029
1030 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1031 for (i = 0; i < q_vector->rxr_count; i++) {
1032 rx_ring = &(adapter->rx_ring[r_idx]);
1033 rx_ring->total_bytes = 0;
1034 rx_ring->total_packets = 0;
1035 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
1036 r_idx + 1);
1037 }
1038
1039 if (!q_vector->rxr_count)
1040 return IRQ_HANDLED;
1041
1042 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1043 rx_ring = &(adapter->rx_ring[r_idx]);
1044 /* disable interrupts on this vector only */
1045 IXGBE_WRITE_REG(hw, IXGBE_VTEIMC, rx_ring->v_idx);
1046 napi_schedule(&q_vector->napi);
1047
1048
1049 return IRQ_HANDLED;
1050}
1051
1052static irqreturn_t ixgbevf_msix_clean_many(int irq, void *data)
1053{
1054 ixgbevf_msix_clean_rx(irq, data);
1055 ixgbevf_msix_clean_tx(irq, data);
1056
1057 return IRQ_HANDLED;
1058}
1059
1060static inline void map_vector_to_rxq(struct ixgbevf_adapter *a, int v_idx,
1061 int r_idx)
1062{
1063 struct ixgbevf_q_vector *q_vector = a->q_vector[v_idx];
1064
1065 set_bit(r_idx, q_vector->rxr_idx);
1066 q_vector->rxr_count++;
1067 a->rx_ring[r_idx].v_idx = 1 << v_idx;
1068}
1069
1070static inline void map_vector_to_txq(struct ixgbevf_adapter *a, int v_idx,
1071 int t_idx)
1072{
1073 struct ixgbevf_q_vector *q_vector = a->q_vector[v_idx];
1074
1075 set_bit(t_idx, q_vector->txr_idx);
1076 q_vector->txr_count++;
1077 a->tx_ring[t_idx].v_idx = 1 << v_idx;
1078}
1079
1080/**
1081 * ixgbevf_map_rings_to_vectors - Maps descriptor rings to vectors
1082 * @adapter: board private structure to initialize
1083 *
1084 * This function maps descriptor rings to the queue-specific vectors
1085 * we were allotted through the MSI-X enabling code. Ideally, we'd have
1086 * one vector per ring/queue, but on a constrained vector budget, we
1087 * group the rings as "efficiently" as possible. You would add new
1088 * mapping configurations in here.
1089 **/
1090static int ixgbevf_map_rings_to_vectors(struct ixgbevf_adapter *adapter)
1091{
1092 int q_vectors;
1093 int v_start = 0;
1094 int rxr_idx = 0, txr_idx = 0;
1095 int rxr_remaining = adapter->num_rx_queues;
1096 int txr_remaining = adapter->num_tx_queues;
1097 int i, j;
1098 int rqpv, tqpv;
1099 int err = 0;
1100
1101 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1102
1103 /*
1104 * The ideal configuration...
1105 * We have enough vectors to map one per queue.
1106 */
1107 if (q_vectors == adapter->num_rx_queues + adapter->num_tx_queues) {
1108 for (; rxr_idx < rxr_remaining; v_start++, rxr_idx++)
1109 map_vector_to_rxq(adapter, v_start, rxr_idx);
1110
1111 for (; txr_idx < txr_remaining; v_start++, txr_idx++)
1112 map_vector_to_txq(adapter, v_start, txr_idx);
1113 goto out;
1114 }
1115
1116 /*
1117 * If we don't have enough vectors for a 1-to-1
1118 * mapping, we'll have to group them so there are
1119 * multiple queues per vector.
1120 */
1121 /* Re-adjusting *qpv takes care of the remainder. */
1122 for (i = v_start; i < q_vectors; i++) {
1123 rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - i);
1124 for (j = 0; j < rqpv; j++) {
1125 map_vector_to_rxq(adapter, i, rxr_idx);
1126 rxr_idx++;
1127 rxr_remaining--;
1128 }
1129 }
1130 for (i = v_start; i < q_vectors; i++) {
1131 tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - i);
1132 for (j = 0; j < tqpv; j++) {
1133 map_vector_to_txq(adapter, i, txr_idx);
1134 txr_idx++;
1135 txr_remaining--;
1136 }
1137 }
1138
1139out:
1140 return err;
1141}
1142
1143/**
1144 * ixgbevf_request_msix_irqs - Initialize MSI-X interrupts
1145 * @adapter: board private structure
1146 *
1147 * ixgbevf_request_msix_irqs allocates MSI-X vectors and requests
1148 * interrupts from the kernel.
1149 **/
1150static int ixgbevf_request_msix_irqs(struct ixgbevf_adapter *adapter)
1151{
1152 struct net_device *netdev = adapter->netdev;
1153 irqreturn_t (*handler)(int, void *);
1154 int i, vector, q_vectors, err;
1155 int ri = 0, ti = 0;
1156
1157 /* Decrement for Other and TCP Timer vectors */
1158 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1159
1160#define SET_HANDLER(_v) (((_v)->rxr_count && (_v)->txr_count) \
1161 ? &ixgbevf_msix_clean_many : \
1162 (_v)->rxr_count ? &ixgbevf_msix_clean_rx : \
1163 (_v)->txr_count ? &ixgbevf_msix_clean_tx : \
1164 NULL)
1165 for (vector = 0; vector < q_vectors; vector++) {
1166 handler = SET_HANDLER(adapter->q_vector[vector]);
1167
1168 if (handler == &ixgbevf_msix_clean_rx) {
1169 sprintf(adapter->name[vector], "%s-%s-%d",
1170 netdev->name, "rx", ri++);
1171 } else if (handler == &ixgbevf_msix_clean_tx) {
1172 sprintf(adapter->name[vector], "%s-%s-%d",
1173 netdev->name, "tx", ti++);
1174 } else if (handler == &ixgbevf_msix_clean_many) {
1175 sprintf(adapter->name[vector], "%s-%s-%d",
1176 netdev->name, "TxRx", vector);
1177 } else {
1178 /* skip this unused q_vector */
1179 continue;
1180 }
1181 err = request_irq(adapter->msix_entries[vector].vector,
1182 handler, 0, adapter->name[vector],
1183 adapter->q_vector[vector]);
1184 if (err) {
1185 hw_dbg(&adapter->hw,
1186 "request_irq failed for MSIX interrupt "
1187 "Error: %d\n", err);
1188 goto free_queue_irqs;
1189 }
1190 }
1191
1192 sprintf(adapter->name[vector], "%s:mbx", netdev->name);
1193 err = request_irq(adapter->msix_entries[vector].vector,
1194 &ixgbevf_msix_mbx, 0, adapter->name[vector], netdev);
1195 if (err) {
1196 hw_dbg(&adapter->hw,
1197 "request_irq for msix_mbx failed: %d\n", err);
1198 goto free_queue_irqs;
1199 }
1200
1201 return 0;
1202
1203free_queue_irqs:
1204 for (i = vector - 1; i >= 0; i--)
1205 free_irq(adapter->msix_entries[--vector].vector,
1206 &(adapter->q_vector[i]));
1207 pci_disable_msix(adapter->pdev);
1208 kfree(adapter->msix_entries);
1209 adapter->msix_entries = NULL;
1210 return err;
1211}
1212
1213static inline void ixgbevf_reset_q_vectors(struct ixgbevf_adapter *adapter)
1214{
1215 int i, q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1216
1217 for (i = 0; i < q_vectors; i++) {
1218 struct ixgbevf_q_vector *q_vector = adapter->q_vector[i];
1219 bitmap_zero(q_vector->rxr_idx, MAX_RX_QUEUES);
1220 bitmap_zero(q_vector->txr_idx, MAX_TX_QUEUES);
1221 q_vector->rxr_count = 0;
1222 q_vector->txr_count = 0;
1223 q_vector->eitr = adapter->eitr_param;
1224 }
1225}
1226
1227/**
1228 * ixgbevf_request_irq - initialize interrupts
1229 * @adapter: board private structure
1230 *
1231 * Attempts to configure interrupts using the best available
1232 * capabilities of the hardware and kernel.
1233 **/
1234static int ixgbevf_request_irq(struct ixgbevf_adapter *adapter)
1235{
1236 int err = 0;
1237
1238 err = ixgbevf_request_msix_irqs(adapter);
1239
1240 if (err)
1241 hw_dbg(&adapter->hw,
1242 "request_irq failed, Error %d\n", err);
1243
1244 return err;
1245}
1246
1247static void ixgbevf_free_irq(struct ixgbevf_adapter *adapter)
1248{
1249 struct net_device *netdev = adapter->netdev;
1250 int i, q_vectors;
1251
1252 q_vectors = adapter->num_msix_vectors;
1253
1254 i = q_vectors - 1;
1255
1256 free_irq(adapter->msix_entries[i].vector, netdev);
1257 i--;
1258
1259 for (; i >= 0; i--) {
1260 free_irq(adapter->msix_entries[i].vector,
1261 adapter->q_vector[i]);
1262 }
1263
1264 ixgbevf_reset_q_vectors(adapter);
1265}
1266
1267/**
1268 * ixgbevf_irq_disable - Mask off interrupt generation on the NIC
1269 * @adapter: board private structure
1270 **/
1271static inline void ixgbevf_irq_disable(struct ixgbevf_adapter *adapter)
1272{
1273 int i;
1274 struct ixgbe_hw *hw = &adapter->hw;
1275
1276 IXGBE_WRITE_REG(hw, IXGBE_VTEIMC, ~0);
1277
1278 IXGBE_WRITE_FLUSH(hw);
1279
1280 for (i = 0; i < adapter->num_msix_vectors; i++)
1281 synchronize_irq(adapter->msix_entries[i].vector);
1282}
1283
1284/**
1285 * ixgbevf_irq_enable - Enable default interrupt generation settings
1286 * @adapter: board private structure
1287 **/
1288static inline void ixgbevf_irq_enable(struct ixgbevf_adapter *adapter,
1289 bool queues, bool flush)
1290{
1291 struct ixgbe_hw *hw = &adapter->hw;
1292 u32 mask;
1293 u64 qmask;
1294
1295 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
1296 qmask = ~0;
1297
1298 IXGBE_WRITE_REG(hw, IXGBE_VTEIMS, mask);
1299
1300 if (queues)
1301 ixgbevf_irq_enable_queues(adapter, qmask);
1302
1303 if (flush)
1304 IXGBE_WRITE_FLUSH(hw);
1305}
1306
1307/**
1308 * ixgbevf_configure_tx - Configure 82599 VF Transmit Unit after Reset
1309 * @adapter: board private structure
1310 *
1311 * Configure the Tx unit of the MAC after a reset.
1312 **/
1313static void ixgbevf_configure_tx(struct ixgbevf_adapter *adapter)
1314{
1315 u64 tdba;
1316 struct ixgbe_hw *hw = &adapter->hw;
1317 u32 i, j, tdlen, txctrl;
1318
1319 /* Setup the HW Tx Head and Tail descriptor pointers */
1320 for (i = 0; i < adapter->num_tx_queues; i++) {
1321 struct ixgbevf_ring *ring = &adapter->tx_ring[i];
1322 j = ring->reg_idx;
1323 tdba = ring->dma;
1324 tdlen = ring->count * sizeof(union ixgbe_adv_tx_desc);
1325 IXGBE_WRITE_REG(hw, IXGBE_VFTDBAL(j),
1326 (tdba & DMA_BIT_MASK(32)));
1327 IXGBE_WRITE_REG(hw, IXGBE_VFTDBAH(j), (tdba >> 32));
1328 IXGBE_WRITE_REG(hw, IXGBE_VFTDLEN(j), tdlen);
1329 IXGBE_WRITE_REG(hw, IXGBE_VFTDH(j), 0);
1330 IXGBE_WRITE_REG(hw, IXGBE_VFTDT(j), 0);
1331 adapter->tx_ring[i].head = IXGBE_VFTDH(j);
1332 adapter->tx_ring[i].tail = IXGBE_VFTDT(j);
1333 /* Disable Tx Head Writeback RO bit, since this hoses
1334 * bookkeeping if things aren't delivered in order.
1335 */
1336 txctrl = IXGBE_READ_REG(hw, IXGBE_VFDCA_TXCTRL(j));
1337 txctrl &= ~IXGBE_DCA_TXCTRL_TX_WB_RO_EN;
1338 IXGBE_WRITE_REG(hw, IXGBE_VFDCA_TXCTRL(j), txctrl);
1339 }
1340}
1341
1342#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
1343
1344static void ixgbevf_configure_srrctl(struct ixgbevf_adapter *adapter, int index)
1345{
1346 struct ixgbevf_ring *rx_ring;
1347 struct ixgbe_hw *hw = &adapter->hw;
1348 u32 srrctl;
1349
1350 rx_ring = &adapter->rx_ring[index];
1351
1352 srrctl = IXGBE_SRRCTL_DROP_EN;
1353
1354 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
1355 u16 bufsz = IXGBEVF_RXBUFFER_2048;
1356 /* grow the amount we can receive on large page machines */
1357 if (bufsz < (PAGE_SIZE / 2))
1358 bufsz = (PAGE_SIZE / 2);
1359 /* cap the bufsz at our largest descriptor size */
1360 bufsz = min((u16)IXGBEVF_MAX_RXBUFFER, bufsz);
1361
1362 srrctl |= bufsz >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
1363 srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
1364 srrctl |= ((IXGBEVF_RX_HDR_SIZE <<
1365 IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
1366 IXGBE_SRRCTL_BSIZEHDR_MASK);
1367 } else {
1368 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
1369
1370 if (rx_ring->rx_buf_len == MAXIMUM_ETHERNET_VLAN_SIZE)
1371 srrctl |= IXGBEVF_RXBUFFER_2048 >>
1372 IXGBE_SRRCTL_BSIZEPKT_SHIFT;
1373 else
1374 srrctl |= rx_ring->rx_buf_len >>
1375 IXGBE_SRRCTL_BSIZEPKT_SHIFT;
1376 }
1377 IXGBE_WRITE_REG(hw, IXGBE_VFSRRCTL(index), srrctl);
1378}
1379
1380/**
1381 * ixgbevf_configure_rx - Configure 82599 VF Receive Unit after Reset
1382 * @adapter: board private structure
1383 *
1384 * Configure the Rx unit of the MAC after a reset.
1385 **/
1386static void ixgbevf_configure_rx(struct ixgbevf_adapter *adapter)
1387{
1388 u64 rdba;
1389 struct ixgbe_hw *hw = &adapter->hw;
1390 struct net_device *netdev = adapter->netdev;
1391 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
1392 int i, j;
1393 u32 rdlen;
1394 int rx_buf_len;
1395
1396 /* Decide whether to use packet split mode or not */
1397 if (netdev->mtu > ETH_DATA_LEN) {
1398 if (adapter->flags & IXGBE_FLAG_RX_PS_CAPABLE)
1399 adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
1400 else
1401 adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
1402 } else {
1403 if (adapter->flags & IXGBE_FLAG_RX_1BUF_CAPABLE)
1404 adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
1405 else
1406 adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
1407 }
1408
1409 /* Set the RX buffer length according to the mode */
1410 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
1411 /* PSRTYPE must be initialized in 82599 */
1412 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
1413 IXGBE_PSRTYPE_UDPHDR |
1414 IXGBE_PSRTYPE_IPV4HDR |
1415 IXGBE_PSRTYPE_IPV6HDR |
1416 IXGBE_PSRTYPE_L2HDR;
1417 IXGBE_WRITE_REG(hw, IXGBE_VFPSRTYPE, psrtype);
1418 rx_buf_len = IXGBEVF_RX_HDR_SIZE;
1419 } else {
1420 IXGBE_WRITE_REG(hw, IXGBE_VFPSRTYPE, 0);
1421 if (netdev->mtu <= ETH_DATA_LEN)
1422 rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
1423 else
1424 rx_buf_len = ALIGN(max_frame, 1024);
1425 }
1426
1427 rdlen = adapter->rx_ring[0].count * sizeof(union ixgbe_adv_rx_desc);
1428 /* Setup the HW Rx Head and Tail Descriptor Pointers and
1429 * the Base and Length of the Rx Descriptor Ring */
1430 for (i = 0; i < adapter->num_rx_queues; i++) {
1431 rdba = adapter->rx_ring[i].dma;
1432 j = adapter->rx_ring[i].reg_idx;
1433 IXGBE_WRITE_REG(hw, IXGBE_VFRDBAL(j),
1434 (rdba & DMA_BIT_MASK(32)));
1435 IXGBE_WRITE_REG(hw, IXGBE_VFRDBAH(j), (rdba >> 32));
1436 IXGBE_WRITE_REG(hw, IXGBE_VFRDLEN(j), rdlen);
1437 IXGBE_WRITE_REG(hw, IXGBE_VFRDH(j), 0);
1438 IXGBE_WRITE_REG(hw, IXGBE_VFRDT(j), 0);
1439 adapter->rx_ring[i].head = IXGBE_VFRDH(j);
1440 adapter->rx_ring[i].tail = IXGBE_VFRDT(j);
1441 adapter->rx_ring[i].rx_buf_len = rx_buf_len;
1442
1443 ixgbevf_configure_srrctl(adapter, j);
1444 }
1445}
1446
1447static void ixgbevf_vlan_rx_register(struct net_device *netdev,
1448 struct vlan_group *grp)
1449{
1450 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
1451 struct ixgbe_hw *hw = &adapter->hw;
1452 int i, j;
1453 u32 ctrl;
1454
1455 adapter->vlgrp = grp;
1456
1457 for (i = 0; i < adapter->num_rx_queues; i++) {
1458 j = adapter->rx_ring[i].reg_idx;
1459 ctrl = IXGBE_READ_REG(hw, IXGBE_VFRXDCTL(j));
1460 ctrl |= IXGBE_RXDCTL_VME;
1461 IXGBE_WRITE_REG(hw, IXGBE_VFRXDCTL(j), ctrl);
1462 }
1463}
1464
1465static void ixgbevf_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
1466{
1467 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
1468 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose92915f72010-01-09 02:24:10 +00001469
1470 /* add VID to filter table */
1471 if (hw->mac.ops.set_vfta)
1472 hw->mac.ops.set_vfta(hw, vid, 0, true);
Greg Rose92915f72010-01-09 02:24:10 +00001473}
1474
1475static void ixgbevf_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
1476{
1477 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
1478 struct ixgbe_hw *hw = &adapter->hw;
1479
1480 if (!test_bit(__IXGBEVF_DOWN, &adapter->state))
1481 ixgbevf_irq_disable(adapter);
1482
1483 vlan_group_set_device(adapter->vlgrp, vid, NULL);
1484
1485 if (!test_bit(__IXGBEVF_DOWN, &adapter->state))
1486 ixgbevf_irq_enable(adapter, true, true);
1487
1488 /* remove VID from filter table */
1489 if (hw->mac.ops.set_vfta)
1490 hw->mac.ops.set_vfta(hw, vid, 0, false);
1491}
1492
1493static void ixgbevf_restore_vlan(struct ixgbevf_adapter *adapter)
1494{
1495 ixgbevf_vlan_rx_register(adapter->netdev, adapter->vlgrp);
1496
1497 if (adapter->vlgrp) {
1498 u16 vid;
Jesse Grossb7381272010-10-20 13:56:02 +00001499 for (vid = 0; vid < VLAN_N_VID; vid++) {
Greg Rose92915f72010-01-09 02:24:10 +00001500 if (!vlan_group_get_device(adapter->vlgrp, vid))
1501 continue;
1502 ixgbevf_vlan_rx_add_vid(adapter->netdev, vid);
1503 }
1504 }
1505}
1506
Greg Rose92915f72010-01-09 02:24:10 +00001507/**
1508 * ixgbevf_set_rx_mode - Multicast set
1509 * @netdev: network interface device structure
1510 *
1511 * The set_rx_method entry point is called whenever the multicast address
1512 * list or the network interface flags are updated. This routine is
1513 * responsible for configuring the hardware for proper multicast mode.
1514 **/
1515static void ixgbevf_set_rx_mode(struct net_device *netdev)
1516{
1517 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
1518 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose92915f72010-01-09 02:24:10 +00001519
1520 /* reprogram multicast list */
Greg Rose92915f72010-01-09 02:24:10 +00001521 if (hw->mac.ops.update_mc_addr_list)
Jiri Pirko5c58c472010-03-23 22:58:20 +00001522 hw->mac.ops.update_mc_addr_list(hw, netdev);
Greg Rose92915f72010-01-09 02:24:10 +00001523}
1524
1525static void ixgbevf_napi_enable_all(struct ixgbevf_adapter *adapter)
1526{
1527 int q_idx;
1528 struct ixgbevf_q_vector *q_vector;
1529 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1530
1531 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
1532 struct napi_struct *napi;
1533 q_vector = adapter->q_vector[q_idx];
1534 if (!q_vector->rxr_count)
1535 continue;
1536 napi = &q_vector->napi;
1537 if (q_vector->rxr_count > 1)
1538 napi->poll = &ixgbevf_clean_rxonly_many;
1539
1540 napi_enable(napi);
1541 }
1542}
1543
1544static void ixgbevf_napi_disable_all(struct ixgbevf_adapter *adapter)
1545{
1546 int q_idx;
1547 struct ixgbevf_q_vector *q_vector;
1548 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1549
1550 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
1551 q_vector = adapter->q_vector[q_idx];
1552 if (!q_vector->rxr_count)
1553 continue;
1554 napi_disable(&q_vector->napi);
1555 }
1556}
1557
1558static void ixgbevf_configure(struct ixgbevf_adapter *adapter)
1559{
1560 struct net_device *netdev = adapter->netdev;
1561 int i;
1562
1563 ixgbevf_set_rx_mode(netdev);
1564
1565 ixgbevf_restore_vlan(adapter);
1566
1567 ixgbevf_configure_tx(adapter);
1568 ixgbevf_configure_rx(adapter);
1569 for (i = 0; i < adapter->num_rx_queues; i++) {
1570 struct ixgbevf_ring *ring = &adapter->rx_ring[i];
1571 ixgbevf_alloc_rx_buffers(adapter, ring, ring->count);
1572 ring->next_to_use = ring->count - 1;
1573 writel(ring->next_to_use, adapter->hw.hw_addr + ring->tail);
1574 }
1575}
1576
1577#define IXGBE_MAX_RX_DESC_POLL 10
1578static inline void ixgbevf_rx_desc_queue_enable(struct ixgbevf_adapter *adapter,
1579 int rxr)
1580{
1581 struct ixgbe_hw *hw = &adapter->hw;
1582 int j = adapter->rx_ring[rxr].reg_idx;
1583 int k;
1584
1585 for (k = 0; k < IXGBE_MAX_RX_DESC_POLL; k++) {
1586 if (IXGBE_READ_REG(hw, IXGBE_VFRXDCTL(j)) & IXGBE_RXDCTL_ENABLE)
1587 break;
1588 else
1589 msleep(1);
1590 }
1591 if (k >= IXGBE_MAX_RX_DESC_POLL) {
1592 hw_dbg(hw, "RXDCTL.ENABLE on Rx queue %d "
1593 "not set within the polling period\n", rxr);
1594 }
1595
1596 ixgbevf_release_rx_desc(&adapter->hw, &adapter->rx_ring[rxr],
1597 (adapter->rx_ring[rxr].count - 1));
1598}
1599
Greg Rose33bd9f62010-03-19 02:59:52 +00001600static void ixgbevf_save_reset_stats(struct ixgbevf_adapter *adapter)
1601{
1602 /* Only save pre-reset stats if there are some */
1603 if (adapter->stats.vfgprc || adapter->stats.vfgptc) {
1604 adapter->stats.saved_reset_vfgprc += adapter->stats.vfgprc -
1605 adapter->stats.base_vfgprc;
1606 adapter->stats.saved_reset_vfgptc += adapter->stats.vfgptc -
1607 adapter->stats.base_vfgptc;
1608 adapter->stats.saved_reset_vfgorc += adapter->stats.vfgorc -
1609 adapter->stats.base_vfgorc;
1610 adapter->stats.saved_reset_vfgotc += adapter->stats.vfgotc -
1611 adapter->stats.base_vfgotc;
1612 adapter->stats.saved_reset_vfmprc += adapter->stats.vfmprc -
1613 adapter->stats.base_vfmprc;
1614 }
1615}
1616
1617static void ixgbevf_init_last_counter_stats(struct ixgbevf_adapter *adapter)
1618{
1619 struct ixgbe_hw *hw = &adapter->hw;
1620
1621 adapter->stats.last_vfgprc = IXGBE_READ_REG(hw, IXGBE_VFGPRC);
1622 adapter->stats.last_vfgorc = IXGBE_READ_REG(hw, IXGBE_VFGORC_LSB);
1623 adapter->stats.last_vfgorc |=
1624 (((u64)(IXGBE_READ_REG(hw, IXGBE_VFGORC_MSB))) << 32);
1625 adapter->stats.last_vfgptc = IXGBE_READ_REG(hw, IXGBE_VFGPTC);
1626 adapter->stats.last_vfgotc = IXGBE_READ_REG(hw, IXGBE_VFGOTC_LSB);
1627 adapter->stats.last_vfgotc |=
1628 (((u64)(IXGBE_READ_REG(hw, IXGBE_VFGOTC_MSB))) << 32);
1629 adapter->stats.last_vfmprc = IXGBE_READ_REG(hw, IXGBE_VFMPRC);
1630
1631 adapter->stats.base_vfgprc = adapter->stats.last_vfgprc;
1632 adapter->stats.base_vfgorc = adapter->stats.last_vfgorc;
1633 adapter->stats.base_vfgptc = adapter->stats.last_vfgptc;
1634 adapter->stats.base_vfgotc = adapter->stats.last_vfgotc;
1635 adapter->stats.base_vfmprc = adapter->stats.last_vfmprc;
1636}
1637
Greg Rose92915f72010-01-09 02:24:10 +00001638static int ixgbevf_up_complete(struct ixgbevf_adapter *adapter)
1639{
1640 struct net_device *netdev = adapter->netdev;
1641 struct ixgbe_hw *hw = &adapter->hw;
1642 int i, j = 0;
1643 int num_rx_rings = adapter->num_rx_queues;
1644 u32 txdctl, rxdctl;
1645
1646 for (i = 0; i < adapter->num_tx_queues; i++) {
1647 j = adapter->tx_ring[i].reg_idx;
1648 txdctl = IXGBE_READ_REG(hw, IXGBE_VFTXDCTL(j));
1649 /* enable WTHRESH=8 descriptors, to encourage burst writeback */
1650 txdctl |= (8 << 16);
1651 IXGBE_WRITE_REG(hw, IXGBE_VFTXDCTL(j), txdctl);
1652 }
1653
1654 for (i = 0; i < adapter->num_tx_queues; i++) {
1655 j = adapter->tx_ring[i].reg_idx;
1656 txdctl = IXGBE_READ_REG(hw, IXGBE_VFTXDCTL(j));
1657 txdctl |= IXGBE_TXDCTL_ENABLE;
1658 IXGBE_WRITE_REG(hw, IXGBE_VFTXDCTL(j), txdctl);
1659 }
1660
1661 for (i = 0; i < num_rx_rings; i++) {
1662 j = adapter->rx_ring[i].reg_idx;
1663 rxdctl = IXGBE_READ_REG(hw, IXGBE_VFRXDCTL(j));
1664 rxdctl |= IXGBE_RXDCTL_ENABLE;
Greg Rose69bfbec2011-01-26 01:06:12 +00001665 if (hw->mac.type == ixgbe_mac_X540_vf) {
1666 rxdctl &= ~IXGBE_RXDCTL_RLPMLMASK;
1667 rxdctl |= ((netdev->mtu + ETH_HLEN + ETH_FCS_LEN) |
1668 IXGBE_RXDCTL_RLPML_EN);
1669 }
Greg Rose92915f72010-01-09 02:24:10 +00001670 IXGBE_WRITE_REG(hw, IXGBE_VFRXDCTL(j), rxdctl);
1671 ixgbevf_rx_desc_queue_enable(adapter, i);
1672 }
1673
1674 ixgbevf_configure_msix(adapter);
1675
1676 if (hw->mac.ops.set_rar) {
1677 if (is_valid_ether_addr(hw->mac.addr))
1678 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, 0);
1679 else
1680 hw->mac.ops.set_rar(hw, 0, hw->mac.perm_addr, 0);
1681 }
1682
1683 clear_bit(__IXGBEVF_DOWN, &adapter->state);
1684 ixgbevf_napi_enable_all(adapter);
1685
1686 /* enable transmits */
1687 netif_tx_start_all_queues(netdev);
1688
Greg Rose33bd9f62010-03-19 02:59:52 +00001689 ixgbevf_save_reset_stats(adapter);
1690 ixgbevf_init_last_counter_stats(adapter);
1691
Greg Rose92915f72010-01-09 02:24:10 +00001692 /* bring the link up in the watchdog, this could race with our first
1693 * link up interrupt but shouldn't be a problem */
1694 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
1695 adapter->link_check_timeout = jiffies;
1696 mod_timer(&adapter->watchdog_timer, jiffies);
1697 return 0;
1698}
1699
1700int ixgbevf_up(struct ixgbevf_adapter *adapter)
1701{
1702 int err;
1703 struct ixgbe_hw *hw = &adapter->hw;
1704
1705 ixgbevf_configure(adapter);
1706
1707 err = ixgbevf_up_complete(adapter);
1708
1709 /* clear any pending interrupts, may auto mask */
1710 IXGBE_READ_REG(hw, IXGBE_VTEICR);
1711
1712 ixgbevf_irq_enable(adapter, true, true);
1713
1714 return err;
1715}
1716
1717/**
1718 * ixgbevf_clean_rx_ring - Free Rx Buffers per Queue
1719 * @adapter: board private structure
1720 * @rx_ring: ring to free buffers from
1721 **/
1722static void ixgbevf_clean_rx_ring(struct ixgbevf_adapter *adapter,
1723 struct ixgbevf_ring *rx_ring)
1724{
1725 struct pci_dev *pdev = adapter->pdev;
1726 unsigned long size;
1727 unsigned int i;
1728
Greg Rosec0456c22010-01-22 22:47:18 +00001729 if (!rx_ring->rx_buffer_info)
1730 return;
Greg Rose92915f72010-01-09 02:24:10 +00001731
Greg Rosec0456c22010-01-22 22:47:18 +00001732 /* Free all the Rx ring sk_buffs */
Greg Rose92915f72010-01-09 02:24:10 +00001733 for (i = 0; i < rx_ring->count; i++) {
1734 struct ixgbevf_rx_buffer *rx_buffer_info;
1735
1736 rx_buffer_info = &rx_ring->rx_buffer_info[i];
1737 if (rx_buffer_info->dma) {
Nick Nunley2a1f8792010-04-27 13:10:50 +00001738 dma_unmap_single(&pdev->dev, rx_buffer_info->dma,
Greg Rose92915f72010-01-09 02:24:10 +00001739 rx_ring->rx_buf_len,
Nick Nunley2a1f8792010-04-27 13:10:50 +00001740 DMA_FROM_DEVICE);
Greg Rose92915f72010-01-09 02:24:10 +00001741 rx_buffer_info->dma = 0;
1742 }
1743 if (rx_buffer_info->skb) {
1744 struct sk_buff *skb = rx_buffer_info->skb;
1745 rx_buffer_info->skb = NULL;
1746 do {
1747 struct sk_buff *this = skb;
1748 skb = skb->prev;
1749 dev_kfree_skb(this);
1750 } while (skb);
1751 }
1752 if (!rx_buffer_info->page)
1753 continue;
Nick Nunley2a1f8792010-04-27 13:10:50 +00001754 dma_unmap_page(&pdev->dev, rx_buffer_info->page_dma,
1755 PAGE_SIZE / 2, DMA_FROM_DEVICE);
Greg Rose92915f72010-01-09 02:24:10 +00001756 rx_buffer_info->page_dma = 0;
1757 put_page(rx_buffer_info->page);
1758 rx_buffer_info->page = NULL;
1759 rx_buffer_info->page_offset = 0;
1760 }
1761
1762 size = sizeof(struct ixgbevf_rx_buffer) * rx_ring->count;
1763 memset(rx_ring->rx_buffer_info, 0, size);
1764
1765 /* Zero out the descriptor ring */
1766 memset(rx_ring->desc, 0, rx_ring->size);
1767
1768 rx_ring->next_to_clean = 0;
1769 rx_ring->next_to_use = 0;
1770
1771 if (rx_ring->head)
1772 writel(0, adapter->hw.hw_addr + rx_ring->head);
1773 if (rx_ring->tail)
1774 writel(0, adapter->hw.hw_addr + rx_ring->tail);
1775}
1776
1777/**
1778 * ixgbevf_clean_tx_ring - Free Tx Buffers
1779 * @adapter: board private structure
1780 * @tx_ring: ring to be cleaned
1781 **/
1782static void ixgbevf_clean_tx_ring(struct ixgbevf_adapter *adapter,
1783 struct ixgbevf_ring *tx_ring)
1784{
1785 struct ixgbevf_tx_buffer *tx_buffer_info;
1786 unsigned long size;
1787 unsigned int i;
1788
Greg Rosec0456c22010-01-22 22:47:18 +00001789 if (!tx_ring->tx_buffer_info)
1790 return;
1791
Greg Rose92915f72010-01-09 02:24:10 +00001792 /* Free all the Tx ring sk_buffs */
1793
1794 for (i = 0; i < tx_ring->count; i++) {
1795 tx_buffer_info = &tx_ring->tx_buffer_info[i];
1796 ixgbevf_unmap_and_free_tx_resource(adapter, tx_buffer_info);
1797 }
1798
1799 size = sizeof(struct ixgbevf_tx_buffer) * tx_ring->count;
1800 memset(tx_ring->tx_buffer_info, 0, size);
1801
1802 memset(tx_ring->desc, 0, tx_ring->size);
1803
1804 tx_ring->next_to_use = 0;
1805 tx_ring->next_to_clean = 0;
1806
1807 if (tx_ring->head)
1808 writel(0, adapter->hw.hw_addr + tx_ring->head);
1809 if (tx_ring->tail)
1810 writel(0, adapter->hw.hw_addr + tx_ring->tail);
1811}
1812
1813/**
1814 * ixgbevf_clean_all_rx_rings - Free Rx Buffers for all queues
1815 * @adapter: board private structure
1816 **/
1817static void ixgbevf_clean_all_rx_rings(struct ixgbevf_adapter *adapter)
1818{
1819 int i;
1820
1821 for (i = 0; i < adapter->num_rx_queues; i++)
1822 ixgbevf_clean_rx_ring(adapter, &adapter->rx_ring[i]);
1823}
1824
1825/**
1826 * ixgbevf_clean_all_tx_rings - Free Tx Buffers for all queues
1827 * @adapter: board private structure
1828 **/
1829static void ixgbevf_clean_all_tx_rings(struct ixgbevf_adapter *adapter)
1830{
1831 int i;
1832
1833 for (i = 0; i < adapter->num_tx_queues; i++)
1834 ixgbevf_clean_tx_ring(adapter, &adapter->tx_ring[i]);
1835}
1836
1837void ixgbevf_down(struct ixgbevf_adapter *adapter)
1838{
1839 struct net_device *netdev = adapter->netdev;
1840 struct ixgbe_hw *hw = &adapter->hw;
1841 u32 txdctl;
1842 int i, j;
1843
1844 /* signal that we are down to the interrupt handler */
1845 set_bit(__IXGBEVF_DOWN, &adapter->state);
1846 /* disable receives */
1847
1848 netif_tx_disable(netdev);
1849
1850 msleep(10);
1851
1852 netif_tx_stop_all_queues(netdev);
1853
1854 ixgbevf_irq_disable(adapter);
1855
1856 ixgbevf_napi_disable_all(adapter);
1857
1858 del_timer_sync(&adapter->watchdog_timer);
1859 /* can't call flush scheduled work here because it can deadlock
1860 * if linkwatch_event tries to acquire the rtnl_lock which we are
1861 * holding */
1862 while (adapter->flags & IXGBE_FLAG_IN_WATCHDOG_TASK)
1863 msleep(1);
1864
1865 /* disable transmits in the hardware now that interrupts are off */
1866 for (i = 0; i < adapter->num_tx_queues; i++) {
1867 j = adapter->tx_ring[i].reg_idx;
1868 txdctl = IXGBE_READ_REG(hw, IXGBE_VFTXDCTL(j));
1869 IXGBE_WRITE_REG(hw, IXGBE_VFTXDCTL(j),
1870 (txdctl & ~IXGBE_TXDCTL_ENABLE));
1871 }
1872
1873 netif_carrier_off(netdev);
1874
1875 if (!pci_channel_offline(adapter->pdev))
1876 ixgbevf_reset(adapter);
1877
1878 ixgbevf_clean_all_tx_rings(adapter);
1879 ixgbevf_clean_all_rx_rings(adapter);
1880}
1881
1882void ixgbevf_reinit_locked(struct ixgbevf_adapter *adapter)
1883{
Greg Rosec0456c22010-01-22 22:47:18 +00001884 struct ixgbe_hw *hw = &adapter->hw;
1885
Greg Rose92915f72010-01-09 02:24:10 +00001886 WARN_ON(in_interrupt());
Greg Rosec0456c22010-01-22 22:47:18 +00001887
Greg Rose92915f72010-01-09 02:24:10 +00001888 while (test_and_set_bit(__IXGBEVF_RESETTING, &adapter->state))
1889 msleep(1);
1890
Greg Rosec0456c22010-01-22 22:47:18 +00001891 /*
1892 * Check if PF is up before re-init. If not then skip until
1893 * later when the PF is up and ready to service requests from
1894 * the VF via mailbox. If the VF is up and running then the
1895 * watchdog task will continue to schedule reset tasks until
1896 * the PF is up and running.
1897 */
1898 if (!hw->mac.ops.reset_hw(hw)) {
1899 ixgbevf_down(adapter);
1900 ixgbevf_up(adapter);
1901 }
Greg Rose92915f72010-01-09 02:24:10 +00001902
1903 clear_bit(__IXGBEVF_RESETTING, &adapter->state);
1904}
1905
1906void ixgbevf_reset(struct ixgbevf_adapter *adapter)
1907{
1908 struct ixgbe_hw *hw = &adapter->hw;
1909 struct net_device *netdev = adapter->netdev;
1910
1911 if (hw->mac.ops.reset_hw(hw))
1912 hw_dbg(hw, "PF still resetting\n");
1913 else
1914 hw->mac.ops.init_hw(hw);
1915
1916 if (is_valid_ether_addr(adapter->hw.mac.addr)) {
1917 memcpy(netdev->dev_addr, adapter->hw.mac.addr,
1918 netdev->addr_len);
1919 memcpy(netdev->perm_addr, adapter->hw.mac.addr,
1920 netdev->addr_len);
1921 }
1922}
1923
1924static void ixgbevf_acquire_msix_vectors(struct ixgbevf_adapter *adapter,
1925 int vectors)
1926{
1927 int err, vector_threshold;
1928
1929 /* We'll want at least 3 (vector_threshold):
1930 * 1) TxQ[0] Cleanup
1931 * 2) RxQ[0] Cleanup
1932 * 3) Other (Link Status Change, etc.)
1933 */
1934 vector_threshold = MIN_MSIX_COUNT;
1935
1936 /* The more we get, the more we will assign to Tx/Rx Cleanup
1937 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
1938 * Right now, we simply care about how many we'll get; we'll
1939 * set them up later while requesting irq's.
1940 */
1941 while (vectors >= vector_threshold) {
1942 err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
1943 vectors);
1944 if (!err) /* Success in acquiring all requested vectors. */
1945 break;
1946 else if (err < 0)
1947 vectors = 0; /* Nasty failure, quit now */
1948 else /* err == number of vectors we should try again with */
1949 vectors = err;
1950 }
1951
1952 if (vectors < vector_threshold) {
1953 /* Can't allocate enough MSI-X interrupts? Oh well.
1954 * This just means we'll go with either a single MSI
1955 * vector or fall back to legacy interrupts.
1956 */
1957 hw_dbg(&adapter->hw,
1958 "Unable to allocate MSI-X interrupts\n");
1959 kfree(adapter->msix_entries);
1960 adapter->msix_entries = NULL;
1961 } else {
1962 /*
1963 * Adjust for only the vectors we'll use, which is minimum
1964 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
1965 * vectors we were allocated.
1966 */
1967 adapter->num_msix_vectors = vectors;
1968 }
1969}
1970
1971/*
Greg Rose65d676c2011-02-03 06:54:13 +00001972 * ixgbevf_set_num_queues: Allocate queues for device, feature dependant
Greg Rose92915f72010-01-09 02:24:10 +00001973 * @adapter: board private structure to initialize
1974 *
1975 * This is the top level queue allocation routine. The order here is very
1976 * important, starting with the "most" number of features turned on at once,
1977 * and ending with the smallest set of features. This way large combinations
1978 * can be allocated if they're turned on, and smaller combinations are the
1979 * fallthrough conditions.
1980 *
1981 **/
1982static void ixgbevf_set_num_queues(struct ixgbevf_adapter *adapter)
1983{
1984 /* Start with base case */
1985 adapter->num_rx_queues = 1;
1986 adapter->num_tx_queues = 1;
1987 adapter->num_rx_pools = adapter->num_rx_queues;
1988 adapter->num_rx_queues_per_pool = 1;
1989}
1990
1991/**
1992 * ixgbevf_alloc_queues - Allocate memory for all rings
1993 * @adapter: board private structure to initialize
1994 *
1995 * We allocate one ring per queue at run-time since we don't know the
1996 * number of queues at compile-time. The polling_netdev array is
1997 * intended for Multiqueue, but should work fine with a single queue.
1998 **/
1999static int ixgbevf_alloc_queues(struct ixgbevf_adapter *adapter)
2000{
2001 int i;
2002
2003 adapter->tx_ring = kcalloc(adapter->num_tx_queues,
2004 sizeof(struct ixgbevf_ring), GFP_KERNEL);
2005 if (!adapter->tx_ring)
2006 goto err_tx_ring_allocation;
2007
2008 adapter->rx_ring = kcalloc(adapter->num_rx_queues,
2009 sizeof(struct ixgbevf_ring), GFP_KERNEL);
2010 if (!adapter->rx_ring)
2011 goto err_rx_ring_allocation;
2012
2013 for (i = 0; i < adapter->num_tx_queues; i++) {
2014 adapter->tx_ring[i].count = adapter->tx_ring_count;
2015 adapter->tx_ring[i].queue_index = i;
2016 adapter->tx_ring[i].reg_idx = i;
2017 }
2018
2019 for (i = 0; i < adapter->num_rx_queues; i++) {
2020 adapter->rx_ring[i].count = adapter->rx_ring_count;
2021 adapter->rx_ring[i].queue_index = i;
2022 adapter->rx_ring[i].reg_idx = i;
2023 }
2024
2025 return 0;
2026
2027err_rx_ring_allocation:
2028 kfree(adapter->tx_ring);
2029err_tx_ring_allocation:
2030 return -ENOMEM;
2031}
2032
2033/**
2034 * ixgbevf_set_interrupt_capability - set MSI-X or FAIL if not supported
2035 * @adapter: board private structure to initialize
2036 *
2037 * Attempt to configure the interrupts using the best available
2038 * capabilities of the hardware and the kernel.
2039 **/
2040static int ixgbevf_set_interrupt_capability(struct ixgbevf_adapter *adapter)
2041{
2042 int err = 0;
2043 int vector, v_budget;
2044
2045 /*
2046 * It's easy to be greedy for MSI-X vectors, but it really
2047 * doesn't do us much good if we have a lot more vectors
2048 * than CPU's. So let's be conservative and only ask for
2049 * (roughly) twice the number of vectors as there are CPU's.
2050 */
2051 v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
2052 (int)(num_online_cpus() * 2)) + NON_Q_VECTORS;
2053
2054 /* A failure in MSI-X entry allocation isn't fatal, but it does
2055 * mean we disable MSI-X capabilities of the adapter. */
2056 adapter->msix_entries = kcalloc(v_budget,
2057 sizeof(struct msix_entry), GFP_KERNEL);
2058 if (!adapter->msix_entries) {
2059 err = -ENOMEM;
2060 goto out;
2061 }
2062
2063 for (vector = 0; vector < v_budget; vector++)
2064 adapter->msix_entries[vector].entry = vector;
2065
2066 ixgbevf_acquire_msix_vectors(adapter, v_budget);
2067
2068out:
2069 return err;
2070}
2071
2072/**
2073 * ixgbevf_alloc_q_vectors - Allocate memory for interrupt vectors
2074 * @adapter: board private structure to initialize
2075 *
2076 * We allocate one q_vector per queue interrupt. If allocation fails we
2077 * return -ENOMEM.
2078 **/
2079static int ixgbevf_alloc_q_vectors(struct ixgbevf_adapter *adapter)
2080{
2081 int q_idx, num_q_vectors;
2082 struct ixgbevf_q_vector *q_vector;
2083 int napi_vectors;
2084 int (*poll)(struct napi_struct *, int);
2085
2086 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2087 napi_vectors = adapter->num_rx_queues;
2088 poll = &ixgbevf_clean_rxonly;
2089
2090 for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
2091 q_vector = kzalloc(sizeof(struct ixgbevf_q_vector), GFP_KERNEL);
2092 if (!q_vector)
2093 goto err_out;
2094 q_vector->adapter = adapter;
2095 q_vector->v_idx = q_idx;
2096 q_vector->eitr = adapter->eitr_param;
2097 if (q_idx < napi_vectors)
2098 netif_napi_add(adapter->netdev, &q_vector->napi,
2099 (*poll), 64);
2100 adapter->q_vector[q_idx] = q_vector;
2101 }
2102
2103 return 0;
2104
2105err_out:
2106 while (q_idx) {
2107 q_idx--;
2108 q_vector = adapter->q_vector[q_idx];
2109 netif_napi_del(&q_vector->napi);
2110 kfree(q_vector);
2111 adapter->q_vector[q_idx] = NULL;
2112 }
2113 return -ENOMEM;
2114}
2115
2116/**
2117 * ixgbevf_free_q_vectors - Free memory allocated for interrupt vectors
2118 * @adapter: board private structure to initialize
2119 *
2120 * This function frees the memory allocated to the q_vectors. In addition if
2121 * NAPI is enabled it will delete any references to the NAPI struct prior
2122 * to freeing the q_vector.
2123 **/
2124static void ixgbevf_free_q_vectors(struct ixgbevf_adapter *adapter)
2125{
2126 int q_idx, num_q_vectors;
2127 int napi_vectors;
2128
2129 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2130 napi_vectors = adapter->num_rx_queues;
2131
2132 for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
2133 struct ixgbevf_q_vector *q_vector = adapter->q_vector[q_idx];
2134
2135 adapter->q_vector[q_idx] = NULL;
2136 if (q_idx < napi_vectors)
2137 netif_napi_del(&q_vector->napi);
2138 kfree(q_vector);
2139 }
2140}
2141
2142/**
2143 * ixgbevf_reset_interrupt_capability - Reset MSIX setup
2144 * @adapter: board private structure
2145 *
2146 **/
2147static void ixgbevf_reset_interrupt_capability(struct ixgbevf_adapter *adapter)
2148{
2149 pci_disable_msix(adapter->pdev);
2150 kfree(adapter->msix_entries);
2151 adapter->msix_entries = NULL;
Greg Rose92915f72010-01-09 02:24:10 +00002152}
2153
2154/**
2155 * ixgbevf_init_interrupt_scheme - Determine if MSIX is supported and init
2156 * @adapter: board private structure to initialize
2157 *
2158 **/
2159static int ixgbevf_init_interrupt_scheme(struct ixgbevf_adapter *adapter)
2160{
2161 int err;
2162
2163 /* Number of supported queues */
2164 ixgbevf_set_num_queues(adapter);
2165
2166 err = ixgbevf_set_interrupt_capability(adapter);
2167 if (err) {
2168 hw_dbg(&adapter->hw,
2169 "Unable to setup interrupt capabilities\n");
2170 goto err_set_interrupt;
2171 }
2172
2173 err = ixgbevf_alloc_q_vectors(adapter);
2174 if (err) {
2175 hw_dbg(&adapter->hw, "Unable to allocate memory for queue "
2176 "vectors\n");
2177 goto err_alloc_q_vectors;
2178 }
2179
2180 err = ixgbevf_alloc_queues(adapter);
2181 if (err) {
2182 printk(KERN_ERR "Unable to allocate memory for queues\n");
2183 goto err_alloc_queues;
2184 }
2185
2186 hw_dbg(&adapter->hw, "Multiqueue %s: Rx Queue count = %u, "
2187 "Tx Queue count = %u\n",
2188 (adapter->num_rx_queues > 1) ? "Enabled" :
2189 "Disabled", adapter->num_rx_queues, adapter->num_tx_queues);
2190
2191 set_bit(__IXGBEVF_DOWN, &adapter->state);
2192
2193 return 0;
2194err_alloc_queues:
2195 ixgbevf_free_q_vectors(adapter);
2196err_alloc_q_vectors:
2197 ixgbevf_reset_interrupt_capability(adapter);
2198err_set_interrupt:
2199 return err;
2200}
2201
2202/**
2203 * ixgbevf_sw_init - Initialize general software structures
2204 * (struct ixgbevf_adapter)
2205 * @adapter: board private structure to initialize
2206 *
2207 * ixgbevf_sw_init initializes the Adapter private data structure.
2208 * Fields are initialized based on PCI device information and
2209 * OS network device settings (MTU size).
2210 **/
2211static int __devinit ixgbevf_sw_init(struct ixgbevf_adapter *adapter)
2212{
2213 struct ixgbe_hw *hw = &adapter->hw;
2214 struct pci_dev *pdev = adapter->pdev;
2215 int err;
2216
2217 /* PCI config space info */
2218
2219 hw->vendor_id = pdev->vendor;
2220 hw->device_id = pdev->device;
Sergei Shtylyovff938e42011-02-28 11:57:33 -08002221 hw->revision_id = pdev->revision;
Greg Rose92915f72010-01-09 02:24:10 +00002222 hw->subsystem_vendor_id = pdev->subsystem_vendor;
2223 hw->subsystem_device_id = pdev->subsystem_device;
2224
2225 hw->mbx.ops.init_params(hw);
2226 hw->mac.max_tx_queues = MAX_TX_QUEUES;
2227 hw->mac.max_rx_queues = MAX_RX_QUEUES;
2228 err = hw->mac.ops.reset_hw(hw);
2229 if (err) {
2230 dev_info(&pdev->dev,
2231 "PF still in reset state, assigning new address\n");
Stefan Assmann2c6952d2010-07-26 23:24:50 +00002232 dev_hw_addr_random(adapter->netdev, hw->mac.addr);
Greg Rose92915f72010-01-09 02:24:10 +00002233 } else {
2234 err = hw->mac.ops.init_hw(hw);
2235 if (err) {
2236 printk(KERN_ERR "init_shared_code failed: %d\n", err);
2237 goto out;
2238 }
2239 }
2240
2241 /* Enable dynamic interrupt throttling rates */
2242 adapter->eitr_param = 20000;
2243 adapter->itr_setting = 1;
2244
2245 /* set defaults for eitr in MegaBytes */
2246 adapter->eitr_low = 10;
2247 adapter->eitr_high = 20;
2248
2249 /* set default ring sizes */
2250 adapter->tx_ring_count = IXGBEVF_DEFAULT_TXD;
2251 adapter->rx_ring_count = IXGBEVF_DEFAULT_RXD;
2252
2253 /* enable rx csum by default */
2254 adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
2255
2256 set_bit(__IXGBEVF_DOWN, &adapter->state);
2257
2258out:
2259 return err;
2260}
2261
Greg Rose92915f72010-01-09 02:24:10 +00002262#define UPDATE_VF_COUNTER_32bit(reg, last_counter, counter) \
2263 { \
2264 u32 current_counter = IXGBE_READ_REG(hw, reg); \
2265 if (current_counter < last_counter) \
2266 counter += 0x100000000LL; \
2267 last_counter = current_counter; \
2268 counter &= 0xFFFFFFFF00000000LL; \
2269 counter |= current_counter; \
2270 }
2271
2272#define UPDATE_VF_COUNTER_36bit(reg_lsb, reg_msb, last_counter, counter) \
2273 { \
2274 u64 current_counter_lsb = IXGBE_READ_REG(hw, reg_lsb); \
2275 u64 current_counter_msb = IXGBE_READ_REG(hw, reg_msb); \
2276 u64 current_counter = (current_counter_msb << 32) | \
2277 current_counter_lsb; \
2278 if (current_counter < last_counter) \
2279 counter += 0x1000000000LL; \
2280 last_counter = current_counter; \
2281 counter &= 0xFFFFFFF000000000LL; \
2282 counter |= current_counter; \
2283 }
2284/**
2285 * ixgbevf_update_stats - Update the board statistics counters.
2286 * @adapter: board private structure
2287 **/
2288void ixgbevf_update_stats(struct ixgbevf_adapter *adapter)
2289{
2290 struct ixgbe_hw *hw = &adapter->hw;
2291
2292 UPDATE_VF_COUNTER_32bit(IXGBE_VFGPRC, adapter->stats.last_vfgprc,
2293 adapter->stats.vfgprc);
2294 UPDATE_VF_COUNTER_32bit(IXGBE_VFGPTC, adapter->stats.last_vfgptc,
2295 adapter->stats.vfgptc);
2296 UPDATE_VF_COUNTER_36bit(IXGBE_VFGORC_LSB, IXGBE_VFGORC_MSB,
2297 adapter->stats.last_vfgorc,
2298 adapter->stats.vfgorc);
2299 UPDATE_VF_COUNTER_36bit(IXGBE_VFGOTC_LSB, IXGBE_VFGOTC_MSB,
2300 adapter->stats.last_vfgotc,
2301 adapter->stats.vfgotc);
2302 UPDATE_VF_COUNTER_32bit(IXGBE_VFMPRC, adapter->stats.last_vfmprc,
2303 adapter->stats.vfmprc);
2304
2305 /* Fill out the OS statistics structure */
Eric Dumazetfb621ba2010-09-08 22:48:31 +00002306 adapter->netdev->stats.multicast = adapter->stats.vfmprc -
Greg Rose92915f72010-01-09 02:24:10 +00002307 adapter->stats.base_vfmprc;
2308}
2309
2310/**
2311 * ixgbevf_watchdog - Timer Call-back
2312 * @data: pointer to adapter cast into an unsigned long
2313 **/
2314static void ixgbevf_watchdog(unsigned long data)
2315{
2316 struct ixgbevf_adapter *adapter = (struct ixgbevf_adapter *)data;
2317 struct ixgbe_hw *hw = &adapter->hw;
2318 u64 eics = 0;
2319 int i;
2320
2321 /*
2322 * Do the watchdog outside of interrupt context due to the lovely
2323 * delays that some of the newer hardware requires
2324 */
2325
2326 if (test_bit(__IXGBEVF_DOWN, &adapter->state))
2327 goto watchdog_short_circuit;
2328
2329 /* get one bit for every active tx/rx interrupt vector */
2330 for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
2331 struct ixgbevf_q_vector *qv = adapter->q_vector[i];
2332 if (qv->rxr_count || qv->txr_count)
2333 eics |= (1 << i);
2334 }
2335
2336 IXGBE_WRITE_REG(hw, IXGBE_VTEICS, (u32)eics);
2337
2338watchdog_short_circuit:
2339 schedule_work(&adapter->watchdog_task);
2340}
2341
2342/**
2343 * ixgbevf_tx_timeout - Respond to a Tx Hang
2344 * @netdev: network interface device structure
2345 **/
2346static void ixgbevf_tx_timeout(struct net_device *netdev)
2347{
2348 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
2349
2350 /* Do the reset outside of interrupt context */
2351 schedule_work(&adapter->reset_task);
2352}
2353
2354static void ixgbevf_reset_task(struct work_struct *work)
2355{
2356 struct ixgbevf_adapter *adapter;
2357 adapter = container_of(work, struct ixgbevf_adapter, reset_task);
2358
2359 /* If we're already down or resetting, just bail */
2360 if (test_bit(__IXGBEVF_DOWN, &adapter->state) ||
2361 test_bit(__IXGBEVF_RESETTING, &adapter->state))
2362 return;
2363
2364 adapter->tx_timeout_count++;
2365
2366 ixgbevf_reinit_locked(adapter);
2367}
2368
2369/**
2370 * ixgbevf_watchdog_task - worker thread to bring link up
2371 * @work: pointer to work_struct containing our data
2372 **/
2373static void ixgbevf_watchdog_task(struct work_struct *work)
2374{
2375 struct ixgbevf_adapter *adapter = container_of(work,
2376 struct ixgbevf_adapter,
2377 watchdog_task);
2378 struct net_device *netdev = adapter->netdev;
2379 struct ixgbe_hw *hw = &adapter->hw;
2380 u32 link_speed = adapter->link_speed;
2381 bool link_up = adapter->link_up;
2382
2383 adapter->flags |= IXGBE_FLAG_IN_WATCHDOG_TASK;
2384
2385 /*
2386 * Always check the link on the watchdog because we have
2387 * no LSC interrupt
2388 */
2389 if (hw->mac.ops.check_link) {
2390 if ((hw->mac.ops.check_link(hw, &link_speed,
2391 &link_up, false)) != 0) {
2392 adapter->link_up = link_up;
2393 adapter->link_speed = link_speed;
Greg Roseda6b3332010-01-22 22:47:37 +00002394 netif_carrier_off(netdev);
2395 netif_tx_stop_all_queues(netdev);
Greg Rose92915f72010-01-09 02:24:10 +00002396 schedule_work(&adapter->reset_task);
2397 goto pf_has_reset;
2398 }
2399 } else {
2400 /* always assume link is up, if no check link
2401 * function */
2402 link_speed = IXGBE_LINK_SPEED_10GB_FULL;
2403 link_up = true;
2404 }
2405 adapter->link_up = link_up;
2406 adapter->link_speed = link_speed;
2407
2408 if (link_up) {
2409 if (!netif_carrier_ok(netdev)) {
Joe Perches300bc062010-03-22 20:08:04 -07002410 hw_dbg(&adapter->hw, "NIC Link is Up, %u Gbps\n",
2411 (link_speed == IXGBE_LINK_SPEED_10GB_FULL) ?
2412 10 : 1);
Greg Rose92915f72010-01-09 02:24:10 +00002413 netif_carrier_on(netdev);
2414 netif_tx_wake_all_queues(netdev);
2415 } else {
2416 /* Force detection of hung controller */
2417 adapter->detect_tx_hung = true;
2418 }
2419 } else {
2420 adapter->link_up = false;
2421 adapter->link_speed = 0;
2422 if (netif_carrier_ok(netdev)) {
2423 hw_dbg(&adapter->hw, "NIC Link is Down\n");
2424 netif_carrier_off(netdev);
2425 netif_tx_stop_all_queues(netdev);
2426 }
2427 }
2428
Greg Rose92915f72010-01-09 02:24:10 +00002429 ixgbevf_update_stats(adapter);
2430
Greg Rose33bd9f62010-03-19 02:59:52 +00002431pf_has_reset:
Greg Rose92915f72010-01-09 02:24:10 +00002432 /* Force detection of hung controller every watchdog period */
2433 adapter->detect_tx_hung = true;
2434
2435 /* Reset the timer */
2436 if (!test_bit(__IXGBEVF_DOWN, &adapter->state))
2437 mod_timer(&adapter->watchdog_timer,
2438 round_jiffies(jiffies + (2 * HZ)));
2439
2440 adapter->flags &= ~IXGBE_FLAG_IN_WATCHDOG_TASK;
2441}
2442
2443/**
2444 * ixgbevf_free_tx_resources - Free Tx Resources per Queue
2445 * @adapter: board private structure
2446 * @tx_ring: Tx descriptor ring for a specific queue
2447 *
2448 * Free all transmit software resources
2449 **/
2450void ixgbevf_free_tx_resources(struct ixgbevf_adapter *adapter,
2451 struct ixgbevf_ring *tx_ring)
2452{
2453 struct pci_dev *pdev = adapter->pdev;
2454
Greg Rose92915f72010-01-09 02:24:10 +00002455 ixgbevf_clean_tx_ring(adapter, tx_ring);
2456
2457 vfree(tx_ring->tx_buffer_info);
2458 tx_ring->tx_buffer_info = NULL;
2459
Nick Nunley2a1f8792010-04-27 13:10:50 +00002460 dma_free_coherent(&pdev->dev, tx_ring->size, tx_ring->desc,
2461 tx_ring->dma);
Greg Rose92915f72010-01-09 02:24:10 +00002462
2463 tx_ring->desc = NULL;
2464}
2465
2466/**
2467 * ixgbevf_free_all_tx_resources - Free Tx Resources for All Queues
2468 * @adapter: board private structure
2469 *
2470 * Free all transmit software resources
2471 **/
2472static void ixgbevf_free_all_tx_resources(struct ixgbevf_adapter *adapter)
2473{
2474 int i;
2475
2476 for (i = 0; i < adapter->num_tx_queues; i++)
2477 if (adapter->tx_ring[i].desc)
2478 ixgbevf_free_tx_resources(adapter,
2479 &adapter->tx_ring[i]);
2480
2481}
2482
2483/**
2484 * ixgbevf_setup_tx_resources - allocate Tx resources (Descriptors)
2485 * @adapter: board private structure
2486 * @tx_ring: tx descriptor ring (for a specific queue) to setup
2487 *
2488 * Return 0 on success, negative on failure
2489 **/
2490int ixgbevf_setup_tx_resources(struct ixgbevf_adapter *adapter,
2491 struct ixgbevf_ring *tx_ring)
2492{
2493 struct pci_dev *pdev = adapter->pdev;
2494 int size;
2495
2496 size = sizeof(struct ixgbevf_tx_buffer) * tx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00002497 tx_ring->tx_buffer_info = vzalloc(size);
Greg Rose92915f72010-01-09 02:24:10 +00002498 if (!tx_ring->tx_buffer_info)
2499 goto err;
Greg Rose92915f72010-01-09 02:24:10 +00002500
2501 /* round up to nearest 4K */
2502 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
2503 tx_ring->size = ALIGN(tx_ring->size, 4096);
2504
Nick Nunley2a1f8792010-04-27 13:10:50 +00002505 tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
2506 &tx_ring->dma, GFP_KERNEL);
Greg Rose92915f72010-01-09 02:24:10 +00002507 if (!tx_ring->desc)
2508 goto err;
2509
2510 tx_ring->next_to_use = 0;
2511 tx_ring->next_to_clean = 0;
2512 tx_ring->work_limit = tx_ring->count;
2513 return 0;
2514
2515err:
2516 vfree(tx_ring->tx_buffer_info);
2517 tx_ring->tx_buffer_info = NULL;
2518 hw_dbg(&adapter->hw, "Unable to allocate memory for the transmit "
2519 "descriptor ring\n");
2520 return -ENOMEM;
2521}
2522
2523/**
2524 * ixgbevf_setup_all_tx_resources - allocate all queues Tx resources
2525 * @adapter: board private structure
2526 *
2527 * If this function returns with an error, then it's possible one or
2528 * more of the rings is populated (while the rest are not). It is the
2529 * callers duty to clean those orphaned rings.
2530 *
2531 * Return 0 on success, negative on failure
2532 **/
2533static int ixgbevf_setup_all_tx_resources(struct ixgbevf_adapter *adapter)
2534{
2535 int i, err = 0;
2536
2537 for (i = 0; i < adapter->num_tx_queues; i++) {
2538 err = ixgbevf_setup_tx_resources(adapter, &adapter->tx_ring[i]);
2539 if (!err)
2540 continue;
2541 hw_dbg(&adapter->hw,
2542 "Allocation for Tx Queue %u failed\n", i);
2543 break;
2544 }
2545
2546 return err;
2547}
2548
2549/**
2550 * ixgbevf_setup_rx_resources - allocate Rx resources (Descriptors)
2551 * @adapter: board private structure
2552 * @rx_ring: rx descriptor ring (for a specific queue) to setup
2553 *
2554 * Returns 0 on success, negative on failure
2555 **/
2556int ixgbevf_setup_rx_resources(struct ixgbevf_adapter *adapter,
2557 struct ixgbevf_ring *rx_ring)
2558{
2559 struct pci_dev *pdev = adapter->pdev;
2560 int size;
2561
2562 size = sizeof(struct ixgbevf_rx_buffer) * rx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00002563 rx_ring->rx_buffer_info = vzalloc(size);
Greg Rose92915f72010-01-09 02:24:10 +00002564 if (!rx_ring->rx_buffer_info) {
2565 hw_dbg(&adapter->hw,
2566 "Unable to vmalloc buffer memory for "
2567 "the receive descriptor ring\n");
2568 goto alloc_failed;
2569 }
Greg Rose92915f72010-01-09 02:24:10 +00002570
2571 /* Round up to nearest 4K */
2572 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
2573 rx_ring->size = ALIGN(rx_ring->size, 4096);
2574
Nick Nunley2a1f8792010-04-27 13:10:50 +00002575 rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
2576 &rx_ring->dma, GFP_KERNEL);
Greg Rose92915f72010-01-09 02:24:10 +00002577
2578 if (!rx_ring->desc) {
2579 hw_dbg(&adapter->hw,
2580 "Unable to allocate memory for "
2581 "the receive descriptor ring\n");
2582 vfree(rx_ring->rx_buffer_info);
2583 rx_ring->rx_buffer_info = NULL;
2584 goto alloc_failed;
2585 }
2586
2587 rx_ring->next_to_clean = 0;
2588 rx_ring->next_to_use = 0;
2589
2590 return 0;
2591alloc_failed:
2592 return -ENOMEM;
2593}
2594
2595/**
2596 * ixgbevf_setup_all_rx_resources - allocate all queues Rx resources
2597 * @adapter: board private structure
2598 *
2599 * If this function returns with an error, then it's possible one or
2600 * more of the rings is populated (while the rest are not). It is the
2601 * callers duty to clean those orphaned rings.
2602 *
2603 * Return 0 on success, negative on failure
2604 **/
2605static int ixgbevf_setup_all_rx_resources(struct ixgbevf_adapter *adapter)
2606{
2607 int i, err = 0;
2608
2609 for (i = 0; i < adapter->num_rx_queues; i++) {
2610 err = ixgbevf_setup_rx_resources(adapter, &adapter->rx_ring[i]);
2611 if (!err)
2612 continue;
2613 hw_dbg(&adapter->hw,
2614 "Allocation for Rx Queue %u failed\n", i);
2615 break;
2616 }
2617 return err;
2618}
2619
2620/**
2621 * ixgbevf_free_rx_resources - Free Rx Resources
2622 * @adapter: board private structure
2623 * @rx_ring: ring to clean the resources from
2624 *
2625 * Free all receive software resources
2626 **/
2627void ixgbevf_free_rx_resources(struct ixgbevf_adapter *adapter,
2628 struct ixgbevf_ring *rx_ring)
2629{
2630 struct pci_dev *pdev = adapter->pdev;
2631
2632 ixgbevf_clean_rx_ring(adapter, rx_ring);
2633
2634 vfree(rx_ring->rx_buffer_info);
2635 rx_ring->rx_buffer_info = NULL;
2636
Nick Nunley2a1f8792010-04-27 13:10:50 +00002637 dma_free_coherent(&pdev->dev, rx_ring->size, rx_ring->desc,
2638 rx_ring->dma);
Greg Rose92915f72010-01-09 02:24:10 +00002639
2640 rx_ring->desc = NULL;
2641}
2642
2643/**
2644 * ixgbevf_free_all_rx_resources - Free Rx Resources for All Queues
2645 * @adapter: board private structure
2646 *
2647 * Free all receive software resources
2648 **/
2649static void ixgbevf_free_all_rx_resources(struct ixgbevf_adapter *adapter)
2650{
2651 int i;
2652
2653 for (i = 0; i < adapter->num_rx_queues; i++)
2654 if (adapter->rx_ring[i].desc)
2655 ixgbevf_free_rx_resources(adapter,
2656 &adapter->rx_ring[i]);
2657}
2658
2659/**
2660 * ixgbevf_open - Called when a network interface is made active
2661 * @netdev: network interface device structure
2662 *
2663 * Returns 0 on success, negative value on failure
2664 *
2665 * The open entry point is called when a network interface is made
2666 * active by the system (IFF_UP). At this point all resources needed
2667 * for transmit and receive operations are allocated, the interrupt
2668 * handler is registered with the OS, the watchdog timer is started,
2669 * and the stack is notified that the interface is ready.
2670 **/
2671static int ixgbevf_open(struct net_device *netdev)
2672{
2673 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
2674 struct ixgbe_hw *hw = &adapter->hw;
2675 int err;
2676
2677 /* disallow open during test */
2678 if (test_bit(__IXGBEVF_TESTING, &adapter->state))
2679 return -EBUSY;
2680
2681 if (hw->adapter_stopped) {
2682 ixgbevf_reset(adapter);
2683 /* if adapter is still stopped then PF isn't up and
2684 * the vf can't start. */
2685 if (hw->adapter_stopped) {
2686 err = IXGBE_ERR_MBX;
2687 printk(KERN_ERR "Unable to start - perhaps the PF"
Greg Rose29b8dd02010-03-19 03:00:31 +00002688 " Driver isn't up yet\n");
Greg Rose92915f72010-01-09 02:24:10 +00002689 goto err_setup_reset;
2690 }
2691 }
2692
2693 /* allocate transmit descriptors */
2694 err = ixgbevf_setup_all_tx_resources(adapter);
2695 if (err)
2696 goto err_setup_tx;
2697
2698 /* allocate receive descriptors */
2699 err = ixgbevf_setup_all_rx_resources(adapter);
2700 if (err)
2701 goto err_setup_rx;
2702
2703 ixgbevf_configure(adapter);
2704
2705 /*
2706 * Map the Tx/Rx rings to the vectors we were allotted.
2707 * if request_irq will be called in this function map_rings
2708 * must be called *before* up_complete
2709 */
2710 ixgbevf_map_rings_to_vectors(adapter);
2711
2712 err = ixgbevf_up_complete(adapter);
2713 if (err)
2714 goto err_up;
2715
2716 /* clear any pending interrupts, may auto mask */
2717 IXGBE_READ_REG(hw, IXGBE_VTEICR);
2718 err = ixgbevf_request_irq(adapter);
2719 if (err)
2720 goto err_req_irq;
2721
2722 ixgbevf_irq_enable(adapter, true, true);
2723
2724 return 0;
2725
2726err_req_irq:
2727 ixgbevf_down(adapter);
2728err_up:
2729 ixgbevf_free_irq(adapter);
2730err_setup_rx:
2731 ixgbevf_free_all_rx_resources(adapter);
2732err_setup_tx:
2733 ixgbevf_free_all_tx_resources(adapter);
2734 ixgbevf_reset(adapter);
2735
2736err_setup_reset:
2737
2738 return err;
2739}
2740
2741/**
2742 * ixgbevf_close - Disables a network interface
2743 * @netdev: network interface device structure
2744 *
2745 * Returns 0, this is not allowed to fail
2746 *
2747 * The close entry point is called when an interface is de-activated
2748 * by the OS. The hardware is still under the drivers control, but
2749 * needs to be disabled. A global MAC reset is issued to stop the
2750 * hardware, and all transmit and receive resources are freed.
2751 **/
2752static int ixgbevf_close(struct net_device *netdev)
2753{
2754 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
2755
2756 ixgbevf_down(adapter);
2757 ixgbevf_free_irq(adapter);
2758
2759 ixgbevf_free_all_tx_resources(adapter);
2760 ixgbevf_free_all_rx_resources(adapter);
2761
2762 return 0;
2763}
2764
2765static int ixgbevf_tso(struct ixgbevf_adapter *adapter,
2766 struct ixgbevf_ring *tx_ring,
2767 struct sk_buff *skb, u32 tx_flags, u8 *hdr_len)
2768{
2769 struct ixgbe_adv_tx_context_desc *context_desc;
2770 unsigned int i;
2771 int err;
2772 struct ixgbevf_tx_buffer *tx_buffer_info;
2773 u32 vlan_macip_lens = 0, type_tucmd_mlhl;
2774 u32 mss_l4len_idx, l4len;
2775
2776 if (skb_is_gso(skb)) {
2777 if (skb_header_cloned(skb)) {
2778 err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
2779 if (err)
2780 return err;
2781 }
2782 l4len = tcp_hdrlen(skb);
2783 *hdr_len += l4len;
2784
2785 if (skb->protocol == htons(ETH_P_IP)) {
2786 struct iphdr *iph = ip_hdr(skb);
2787 iph->tot_len = 0;
2788 iph->check = 0;
2789 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
2790 iph->daddr, 0,
2791 IPPROTO_TCP,
2792 0);
2793 adapter->hw_tso_ctxt++;
Jeff Kirsher9010bc32010-01-23 02:06:26 -08002794 } else if (skb_is_gso_v6(skb)) {
Greg Rose92915f72010-01-09 02:24:10 +00002795 ipv6_hdr(skb)->payload_len = 0;
2796 tcp_hdr(skb)->check =
2797 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
2798 &ipv6_hdr(skb)->daddr,
2799 0, IPPROTO_TCP, 0);
2800 adapter->hw_tso6_ctxt++;
2801 }
2802
2803 i = tx_ring->next_to_use;
2804
2805 tx_buffer_info = &tx_ring->tx_buffer_info[i];
2806 context_desc = IXGBE_TX_CTXTDESC_ADV(*tx_ring, i);
2807
2808 /* VLAN MACLEN IPLEN */
2809 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
2810 vlan_macip_lens |=
2811 (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
2812 vlan_macip_lens |= ((skb_network_offset(skb)) <<
2813 IXGBE_ADVTXD_MACLEN_SHIFT);
2814 *hdr_len += skb_network_offset(skb);
2815 vlan_macip_lens |=
2816 (skb_transport_header(skb) - skb_network_header(skb));
2817 *hdr_len +=
2818 (skb_transport_header(skb) - skb_network_header(skb));
2819 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
2820 context_desc->seqnum_seed = 0;
2821
2822 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
2823 type_tucmd_mlhl = (IXGBE_TXD_CMD_DEXT |
2824 IXGBE_ADVTXD_DTYP_CTXT);
2825
2826 if (skb->protocol == htons(ETH_P_IP))
2827 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
2828 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
2829 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
2830
2831 /* MSS L4LEN IDX */
2832 mss_l4len_idx =
2833 (skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT);
2834 mss_l4len_idx |= (l4len << IXGBE_ADVTXD_L4LEN_SHIFT);
2835 /* use index 1 for TSO */
2836 mss_l4len_idx |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
2837 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
2838
2839 tx_buffer_info->time_stamp = jiffies;
2840 tx_buffer_info->next_to_watch = i;
2841
2842 i++;
2843 if (i == tx_ring->count)
2844 i = 0;
2845 tx_ring->next_to_use = i;
2846
2847 return true;
2848 }
2849
2850 return false;
2851}
2852
2853static bool ixgbevf_tx_csum(struct ixgbevf_adapter *adapter,
2854 struct ixgbevf_ring *tx_ring,
2855 struct sk_buff *skb, u32 tx_flags)
2856{
2857 struct ixgbe_adv_tx_context_desc *context_desc;
2858 unsigned int i;
2859 struct ixgbevf_tx_buffer *tx_buffer_info;
2860 u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;
2861
2862 if (skb->ip_summed == CHECKSUM_PARTIAL ||
2863 (tx_flags & IXGBE_TX_FLAGS_VLAN)) {
2864 i = tx_ring->next_to_use;
2865 tx_buffer_info = &tx_ring->tx_buffer_info[i];
2866 context_desc = IXGBE_TX_CTXTDESC_ADV(*tx_ring, i);
2867
2868 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
2869 vlan_macip_lens |= (tx_flags &
2870 IXGBE_TX_FLAGS_VLAN_MASK);
2871 vlan_macip_lens |= (skb_network_offset(skb) <<
2872 IXGBE_ADVTXD_MACLEN_SHIFT);
2873 if (skb->ip_summed == CHECKSUM_PARTIAL)
2874 vlan_macip_lens |= (skb_transport_header(skb) -
2875 skb_network_header(skb));
2876
2877 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
2878 context_desc->seqnum_seed = 0;
2879
2880 type_tucmd_mlhl |= (IXGBE_TXD_CMD_DEXT |
2881 IXGBE_ADVTXD_DTYP_CTXT);
2882
2883 if (skb->ip_summed == CHECKSUM_PARTIAL) {
2884 switch (skb->protocol) {
2885 case __constant_htons(ETH_P_IP):
2886 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
2887 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
2888 type_tucmd_mlhl |=
2889 IXGBE_ADVTXD_TUCMD_L4T_TCP;
2890 break;
2891 case __constant_htons(ETH_P_IPV6):
2892 /* XXX what about other V6 headers?? */
2893 if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP)
2894 type_tucmd_mlhl |=
2895 IXGBE_ADVTXD_TUCMD_L4T_TCP;
2896 break;
2897 default:
2898 if (unlikely(net_ratelimit())) {
2899 printk(KERN_WARNING
2900 "partial checksum but "
2901 "proto=%x!\n",
2902 skb->protocol);
2903 }
2904 break;
2905 }
2906 }
2907
2908 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
2909 /* use index zero for tx checksum offload */
2910 context_desc->mss_l4len_idx = 0;
2911
2912 tx_buffer_info->time_stamp = jiffies;
2913 tx_buffer_info->next_to_watch = i;
2914
2915 adapter->hw_csum_tx_good++;
2916 i++;
2917 if (i == tx_ring->count)
2918 i = 0;
2919 tx_ring->next_to_use = i;
2920
2921 return true;
2922 }
2923
2924 return false;
2925}
2926
2927static int ixgbevf_tx_map(struct ixgbevf_adapter *adapter,
2928 struct ixgbevf_ring *tx_ring,
2929 struct sk_buff *skb, u32 tx_flags,
2930 unsigned int first)
2931{
2932 struct pci_dev *pdev = adapter->pdev;
2933 struct ixgbevf_tx_buffer *tx_buffer_info;
2934 unsigned int len;
2935 unsigned int total = skb->len;
Kulikov Vasiliy2540ddb2010-07-15 08:45:57 +00002936 unsigned int offset = 0, size;
2937 int count = 0;
Greg Rose92915f72010-01-09 02:24:10 +00002938 unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
2939 unsigned int f;
Greg Rose65deeed2010-03-24 09:35:42 +00002940 int i;
Greg Rose92915f72010-01-09 02:24:10 +00002941
2942 i = tx_ring->next_to_use;
2943
2944 len = min(skb_headlen(skb), total);
2945 while (len) {
2946 tx_buffer_info = &tx_ring->tx_buffer_info[i];
2947 size = min(len, (unsigned int)IXGBE_MAX_DATA_PER_TXD);
2948
2949 tx_buffer_info->length = size;
2950 tx_buffer_info->mapped_as_page = false;
Nick Nunley2a1f8792010-04-27 13:10:50 +00002951 tx_buffer_info->dma = dma_map_single(&adapter->pdev->dev,
Greg Rose92915f72010-01-09 02:24:10 +00002952 skb->data + offset,
Nick Nunley2a1f8792010-04-27 13:10:50 +00002953 size, DMA_TO_DEVICE);
2954 if (dma_mapping_error(&pdev->dev, tx_buffer_info->dma))
Greg Rose92915f72010-01-09 02:24:10 +00002955 goto dma_error;
2956 tx_buffer_info->time_stamp = jiffies;
2957 tx_buffer_info->next_to_watch = i;
2958
2959 len -= size;
2960 total -= size;
2961 offset += size;
2962 count++;
2963 i++;
2964 if (i == tx_ring->count)
2965 i = 0;
2966 }
2967
2968 for (f = 0; f < nr_frags; f++) {
2969 struct skb_frag_struct *frag;
2970
2971 frag = &skb_shinfo(skb)->frags[f];
2972 len = min((unsigned int)frag->size, total);
2973 offset = frag->page_offset;
2974
2975 while (len) {
2976 tx_buffer_info = &tx_ring->tx_buffer_info[i];
2977 size = min(len, (unsigned int)IXGBE_MAX_DATA_PER_TXD);
2978
2979 tx_buffer_info->length = size;
Nick Nunley2a1f8792010-04-27 13:10:50 +00002980 tx_buffer_info->dma = dma_map_page(&adapter->pdev->dev,
Greg Rose92915f72010-01-09 02:24:10 +00002981 frag->page,
2982 offset,
2983 size,
Nick Nunley2a1f8792010-04-27 13:10:50 +00002984 DMA_TO_DEVICE);
Greg Rose92915f72010-01-09 02:24:10 +00002985 tx_buffer_info->mapped_as_page = true;
Nick Nunley2a1f8792010-04-27 13:10:50 +00002986 if (dma_mapping_error(&pdev->dev, tx_buffer_info->dma))
Greg Rose92915f72010-01-09 02:24:10 +00002987 goto dma_error;
2988 tx_buffer_info->time_stamp = jiffies;
2989 tx_buffer_info->next_to_watch = i;
2990
2991 len -= size;
2992 total -= size;
2993 offset += size;
2994 count++;
2995 i++;
2996 if (i == tx_ring->count)
2997 i = 0;
2998 }
2999 if (total == 0)
3000 break;
3001 }
3002
3003 if (i == 0)
3004 i = tx_ring->count - 1;
3005 else
3006 i = i - 1;
3007 tx_ring->tx_buffer_info[i].skb = skb;
3008 tx_ring->tx_buffer_info[first].next_to_watch = i;
3009
3010 return count;
3011
3012dma_error:
3013 dev_err(&pdev->dev, "TX DMA map failed\n");
3014
3015 /* clear timestamp and dma mappings for failed tx_buffer_info map */
3016 tx_buffer_info->dma = 0;
3017 tx_buffer_info->time_stamp = 0;
3018 tx_buffer_info->next_to_watch = 0;
3019 count--;
3020
3021 /* clear timestamp and dma mappings for remaining portion of packet */
3022 while (count >= 0) {
3023 count--;
3024 i--;
3025 if (i < 0)
3026 i += tx_ring->count;
3027 tx_buffer_info = &tx_ring->tx_buffer_info[i];
3028 ixgbevf_unmap_and_free_tx_resource(adapter, tx_buffer_info);
3029 }
3030
3031 return count;
3032}
3033
3034static void ixgbevf_tx_queue(struct ixgbevf_adapter *adapter,
3035 struct ixgbevf_ring *tx_ring, int tx_flags,
3036 int count, u32 paylen, u8 hdr_len)
3037{
3038 union ixgbe_adv_tx_desc *tx_desc = NULL;
3039 struct ixgbevf_tx_buffer *tx_buffer_info;
3040 u32 olinfo_status = 0, cmd_type_len = 0;
3041 unsigned int i;
3042
3043 u32 txd_cmd = IXGBE_TXD_CMD_EOP | IXGBE_TXD_CMD_RS | IXGBE_TXD_CMD_IFCS;
3044
3045 cmd_type_len |= IXGBE_ADVTXD_DTYP_DATA;
3046
3047 cmd_type_len |= IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT;
3048
3049 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
3050 cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE;
3051
3052 if (tx_flags & IXGBE_TX_FLAGS_TSO) {
3053 cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
3054
3055 olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
3056 IXGBE_ADVTXD_POPTS_SHIFT;
3057
3058 /* use index 1 context for tso */
3059 olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
3060 if (tx_flags & IXGBE_TX_FLAGS_IPV4)
3061 olinfo_status |= IXGBE_TXD_POPTS_IXSM <<
3062 IXGBE_ADVTXD_POPTS_SHIFT;
3063
3064 } else if (tx_flags & IXGBE_TX_FLAGS_CSUM)
3065 olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
3066 IXGBE_ADVTXD_POPTS_SHIFT;
3067
3068 olinfo_status |= ((paylen - hdr_len) << IXGBE_ADVTXD_PAYLEN_SHIFT);
3069
3070 i = tx_ring->next_to_use;
3071 while (count--) {
3072 tx_buffer_info = &tx_ring->tx_buffer_info[i];
3073 tx_desc = IXGBE_TX_DESC_ADV(*tx_ring, i);
3074 tx_desc->read.buffer_addr = cpu_to_le64(tx_buffer_info->dma);
3075 tx_desc->read.cmd_type_len =
3076 cpu_to_le32(cmd_type_len | tx_buffer_info->length);
3077 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
3078 i++;
3079 if (i == tx_ring->count)
3080 i = 0;
3081 }
3082
3083 tx_desc->read.cmd_type_len |= cpu_to_le32(txd_cmd);
3084
3085 /*
3086 * Force memory writes to complete before letting h/w
3087 * know there are new descriptors to fetch. (Only
3088 * applicable for weak-ordered memory model archs,
3089 * such as IA-64).
3090 */
3091 wmb();
3092
3093 tx_ring->next_to_use = i;
3094 writel(i, adapter->hw.hw_addr + tx_ring->tail);
3095}
3096
3097static int __ixgbevf_maybe_stop_tx(struct net_device *netdev,
3098 struct ixgbevf_ring *tx_ring, int size)
3099{
3100 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
3101
3102 netif_stop_subqueue(netdev, tx_ring->queue_index);
3103 /* Herbert's original patch had:
3104 * smp_mb__after_netif_stop_queue();
3105 * but since that doesn't exist yet, just open code it. */
3106 smp_mb();
3107
3108 /* We need to check again in a case another CPU has just
3109 * made room available. */
3110 if (likely(IXGBE_DESC_UNUSED(tx_ring) < size))
3111 return -EBUSY;
3112
3113 /* A reprieve! - use start_queue because it doesn't call schedule */
3114 netif_start_subqueue(netdev, tx_ring->queue_index);
3115 ++adapter->restart_queue;
3116 return 0;
3117}
3118
3119static int ixgbevf_maybe_stop_tx(struct net_device *netdev,
3120 struct ixgbevf_ring *tx_ring, int size)
3121{
3122 if (likely(IXGBE_DESC_UNUSED(tx_ring) >= size))
3123 return 0;
3124 return __ixgbevf_maybe_stop_tx(netdev, tx_ring, size);
3125}
3126
3127static int ixgbevf_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
3128{
3129 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
3130 struct ixgbevf_ring *tx_ring;
3131 unsigned int first;
3132 unsigned int tx_flags = 0;
3133 u8 hdr_len = 0;
3134 int r_idx = 0, tso;
3135 int count = 0;
3136
3137 unsigned int f;
3138
3139 tx_ring = &adapter->tx_ring[r_idx];
3140
Jesse Grosseab6d182010-10-20 13:56:03 +00003141 if (vlan_tx_tag_present(skb)) {
Greg Rose92915f72010-01-09 02:24:10 +00003142 tx_flags |= vlan_tx_tag_get(skb);
3143 tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
3144 tx_flags |= IXGBE_TX_FLAGS_VLAN;
3145 }
3146
3147 /* four things can cause us to need a context descriptor */
3148 if (skb_is_gso(skb) ||
3149 (skb->ip_summed == CHECKSUM_PARTIAL) ||
3150 (tx_flags & IXGBE_TX_FLAGS_VLAN))
3151 count++;
3152
3153 count += TXD_USE_COUNT(skb_headlen(skb));
3154 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
3155 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
3156
3157 if (ixgbevf_maybe_stop_tx(netdev, tx_ring, count)) {
3158 adapter->tx_busy++;
3159 return NETDEV_TX_BUSY;
3160 }
3161
3162 first = tx_ring->next_to_use;
3163
3164 if (skb->protocol == htons(ETH_P_IP))
3165 tx_flags |= IXGBE_TX_FLAGS_IPV4;
3166 tso = ixgbevf_tso(adapter, tx_ring, skb, tx_flags, &hdr_len);
3167 if (tso < 0) {
3168 dev_kfree_skb_any(skb);
3169 return NETDEV_TX_OK;
3170 }
3171
3172 if (tso)
3173 tx_flags |= IXGBE_TX_FLAGS_TSO;
3174 else if (ixgbevf_tx_csum(adapter, tx_ring, skb, tx_flags) &&
3175 (skb->ip_summed == CHECKSUM_PARTIAL))
3176 tx_flags |= IXGBE_TX_FLAGS_CSUM;
3177
3178 ixgbevf_tx_queue(adapter, tx_ring, tx_flags,
3179 ixgbevf_tx_map(adapter, tx_ring, skb, tx_flags, first),
3180 skb->len, hdr_len);
3181
Greg Rose92915f72010-01-09 02:24:10 +00003182 ixgbevf_maybe_stop_tx(netdev, tx_ring, DESC_NEEDED);
3183
3184 return NETDEV_TX_OK;
3185}
3186
3187/**
Greg Rose92915f72010-01-09 02:24:10 +00003188 * ixgbevf_set_mac - Change the Ethernet Address of the NIC
3189 * @netdev: network interface device structure
3190 * @p: pointer to an address structure
3191 *
3192 * Returns 0 on success, negative on failure
3193 **/
3194static int ixgbevf_set_mac(struct net_device *netdev, void *p)
3195{
3196 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
3197 struct ixgbe_hw *hw = &adapter->hw;
3198 struct sockaddr *addr = p;
3199
3200 if (!is_valid_ether_addr(addr->sa_data))
3201 return -EADDRNOTAVAIL;
3202
3203 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
3204 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
3205
3206 if (hw->mac.ops.set_rar)
3207 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, 0);
3208
3209 return 0;
3210}
3211
3212/**
3213 * ixgbevf_change_mtu - Change the Maximum Transfer Unit
3214 * @netdev: network interface device structure
3215 * @new_mtu: new value for maximum frame size
3216 *
3217 * Returns 0 on success, negative on failure
3218 **/
3219static int ixgbevf_change_mtu(struct net_device *netdev, int new_mtu)
3220{
3221 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
Greg Rose69bfbec2011-01-26 01:06:12 +00003222 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose92915f72010-01-09 02:24:10 +00003223 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
Greg Rose69bfbec2011-01-26 01:06:12 +00003224 int max_possible_frame = MAXIMUM_ETHERNET_VLAN_SIZE;
3225 u32 msg[2];
3226
3227 if (adapter->hw.mac.type == ixgbe_mac_X540_vf)
3228 max_possible_frame = IXGBE_MAX_JUMBO_FRAME_SIZE;
Greg Rose92915f72010-01-09 02:24:10 +00003229
3230 /* MTU < 68 is an error and causes problems on some kernels */
Greg Rose69bfbec2011-01-26 01:06:12 +00003231 if ((new_mtu < 68) || (max_frame > max_possible_frame))
Greg Rose92915f72010-01-09 02:24:10 +00003232 return -EINVAL;
3233
3234 hw_dbg(&adapter->hw, "changing MTU from %d to %d\n",
3235 netdev->mtu, new_mtu);
3236 /* must set new MTU before calling down or up */
3237 netdev->mtu = new_mtu;
3238
Greg Rose69bfbec2011-01-26 01:06:12 +00003239 msg[0] = IXGBE_VF_SET_LPE;
3240 msg[1] = max_frame;
3241 hw->mbx.ops.write_posted(hw, msg, 2);
3242
Greg Rose92915f72010-01-09 02:24:10 +00003243 if (netif_running(netdev))
3244 ixgbevf_reinit_locked(adapter);
3245
3246 return 0;
3247}
3248
3249static void ixgbevf_shutdown(struct pci_dev *pdev)
3250{
3251 struct net_device *netdev = pci_get_drvdata(pdev);
3252 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
3253
3254 netif_device_detach(netdev);
3255
3256 if (netif_running(netdev)) {
3257 ixgbevf_down(adapter);
3258 ixgbevf_free_irq(adapter);
3259 ixgbevf_free_all_tx_resources(adapter);
3260 ixgbevf_free_all_rx_resources(adapter);
3261 }
3262
3263#ifdef CONFIG_PM
3264 pci_save_state(pdev);
3265#endif
3266
3267 pci_disable_device(pdev);
3268}
3269
Greg Rose92915f72010-01-09 02:24:10 +00003270static const struct net_device_ops ixgbe_netdev_ops = {
3271 .ndo_open = &ixgbevf_open,
3272 .ndo_stop = &ixgbevf_close,
3273 .ndo_start_xmit = &ixgbevf_xmit_frame,
Greg Rose92915f72010-01-09 02:24:10 +00003274 .ndo_set_rx_mode = &ixgbevf_set_rx_mode,
3275 .ndo_set_multicast_list = &ixgbevf_set_rx_mode,
3276 .ndo_validate_addr = eth_validate_addr,
3277 .ndo_set_mac_address = &ixgbevf_set_mac,
3278 .ndo_change_mtu = &ixgbevf_change_mtu,
3279 .ndo_tx_timeout = &ixgbevf_tx_timeout,
3280 .ndo_vlan_rx_register = &ixgbevf_vlan_rx_register,
3281 .ndo_vlan_rx_add_vid = &ixgbevf_vlan_rx_add_vid,
3282 .ndo_vlan_rx_kill_vid = &ixgbevf_vlan_rx_kill_vid,
3283};
Greg Rose92915f72010-01-09 02:24:10 +00003284
3285static void ixgbevf_assign_netdev_ops(struct net_device *dev)
3286{
Greg Rose92915f72010-01-09 02:24:10 +00003287 dev->netdev_ops = &ixgbe_netdev_ops;
Greg Rose92915f72010-01-09 02:24:10 +00003288 ixgbevf_set_ethtool_ops(dev);
3289 dev->watchdog_timeo = 5 * HZ;
3290}
3291
3292/**
3293 * ixgbevf_probe - Device Initialization Routine
3294 * @pdev: PCI device information struct
3295 * @ent: entry in ixgbevf_pci_tbl
3296 *
3297 * Returns 0 on success, negative on failure
3298 *
3299 * ixgbevf_probe initializes an adapter identified by a pci_dev structure.
3300 * The OS initialization, configuring of the adapter private structure,
3301 * and a hardware reset occur.
3302 **/
3303static int __devinit ixgbevf_probe(struct pci_dev *pdev,
3304 const struct pci_device_id *ent)
3305{
3306 struct net_device *netdev;
3307 struct ixgbevf_adapter *adapter = NULL;
3308 struct ixgbe_hw *hw = NULL;
3309 const struct ixgbevf_info *ii = ixgbevf_info_tbl[ent->driver_data];
3310 static int cards_found;
3311 int err, pci_using_dac;
3312
3313 err = pci_enable_device(pdev);
3314 if (err)
3315 return err;
3316
Nick Nunley2a1f8792010-04-27 13:10:50 +00003317 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
3318 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Greg Rose92915f72010-01-09 02:24:10 +00003319 pci_using_dac = 1;
3320 } else {
Nick Nunley2a1f8792010-04-27 13:10:50 +00003321 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Greg Rose92915f72010-01-09 02:24:10 +00003322 if (err) {
Nick Nunley2a1f8792010-04-27 13:10:50 +00003323 err = dma_set_coherent_mask(&pdev->dev,
3324 DMA_BIT_MASK(32));
Greg Rose92915f72010-01-09 02:24:10 +00003325 if (err) {
3326 dev_err(&pdev->dev, "No usable DMA "
3327 "configuration, aborting\n");
3328 goto err_dma;
3329 }
3330 }
3331 pci_using_dac = 0;
3332 }
3333
3334 err = pci_request_regions(pdev, ixgbevf_driver_name);
3335 if (err) {
3336 dev_err(&pdev->dev, "pci_request_regions failed 0x%x\n", err);
3337 goto err_pci_reg;
3338 }
3339
3340 pci_set_master(pdev);
3341
3342#ifdef HAVE_TX_MQ
3343 netdev = alloc_etherdev_mq(sizeof(struct ixgbevf_adapter),
3344 MAX_TX_QUEUES);
3345#else
3346 netdev = alloc_etherdev(sizeof(struct ixgbevf_adapter));
3347#endif
3348 if (!netdev) {
3349 err = -ENOMEM;
3350 goto err_alloc_etherdev;
3351 }
3352
3353 SET_NETDEV_DEV(netdev, &pdev->dev);
3354
3355 pci_set_drvdata(pdev, netdev);
3356 adapter = netdev_priv(netdev);
3357
3358 adapter->netdev = netdev;
3359 adapter->pdev = pdev;
3360 hw = &adapter->hw;
3361 hw->back = adapter;
3362 adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;
3363
3364 /*
3365 * call save state here in standalone driver because it relies on
3366 * adapter struct to exist, and needs to call netdev_priv
3367 */
3368 pci_save_state(pdev);
3369
3370 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
3371 pci_resource_len(pdev, 0));
3372 if (!hw->hw_addr) {
3373 err = -EIO;
3374 goto err_ioremap;
3375 }
3376
3377 ixgbevf_assign_netdev_ops(netdev);
3378
3379 adapter->bd_number = cards_found;
3380
3381 /* Setup hw api */
3382 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
3383 hw->mac.type = ii->mac;
3384
3385 memcpy(&hw->mbx.ops, &ixgbevf_mbx_ops,
3386 sizeof(struct ixgbe_mac_operations));
3387
3388 adapter->flags &= ~IXGBE_FLAG_RX_PS_CAPABLE;
3389 adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
3390 adapter->flags |= IXGBE_FLAG_RX_1BUF_CAPABLE;
3391
3392 /* setup the private structure */
3393 err = ixgbevf_sw_init(adapter);
3394
Greg Rose92915f72010-01-09 02:24:10 +00003395 netdev->features = NETIF_F_SG |
3396 NETIF_F_IP_CSUM |
3397 NETIF_F_HW_VLAN_TX |
3398 NETIF_F_HW_VLAN_RX |
3399 NETIF_F_HW_VLAN_FILTER;
3400
3401 netdev->features |= NETIF_F_IPV6_CSUM;
3402 netdev->features |= NETIF_F_TSO;
3403 netdev->features |= NETIF_F_TSO6;
Shirley Mae59d44d2010-06-05 03:04:50 -07003404 netdev->features |= NETIF_F_GRO;
Greg Rose92915f72010-01-09 02:24:10 +00003405 netdev->vlan_features |= NETIF_F_TSO;
3406 netdev->vlan_features |= NETIF_F_TSO6;
3407 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyck3bfacf92010-08-02 14:59:04 +00003408 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Greg Rose92915f72010-01-09 02:24:10 +00003409 netdev->vlan_features |= NETIF_F_SG;
3410
3411 if (pci_using_dac)
3412 netdev->features |= NETIF_F_HIGHDMA;
3413
Greg Rose92915f72010-01-09 02:24:10 +00003414 /* The HW MAC address was set and/or determined in sw_init */
3415 memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
3416 memcpy(netdev->perm_addr, adapter->hw.mac.addr, netdev->addr_len);
3417
3418 if (!is_valid_ether_addr(netdev->dev_addr)) {
3419 printk(KERN_ERR "invalid MAC address\n");
3420 err = -EIO;
3421 goto err_sw_init;
3422 }
3423
3424 init_timer(&adapter->watchdog_timer);
Joe Perchesc061b182010-08-23 18:20:03 +00003425 adapter->watchdog_timer.function = ixgbevf_watchdog;
Greg Rose92915f72010-01-09 02:24:10 +00003426 adapter->watchdog_timer.data = (unsigned long)adapter;
3427
3428 INIT_WORK(&adapter->reset_task, ixgbevf_reset_task);
3429 INIT_WORK(&adapter->watchdog_task, ixgbevf_watchdog_task);
3430
3431 err = ixgbevf_init_interrupt_scheme(adapter);
3432 if (err)
3433 goto err_sw_init;
3434
3435 /* pick up the PCI bus settings for reporting later */
3436 if (hw->mac.ops.get_bus_info)
3437 hw->mac.ops.get_bus_info(hw);
3438
Greg Rose92915f72010-01-09 02:24:10 +00003439 strcpy(netdev->name, "eth%d");
3440
3441 err = register_netdev(netdev);
3442 if (err)
3443 goto err_register;
3444
3445 adapter->netdev_registered = true;
3446
Greg Rose5d426ad2010-11-16 19:27:19 -08003447 netif_carrier_off(netdev);
3448
Greg Rose33bd9f62010-03-19 02:59:52 +00003449 ixgbevf_init_last_counter_stats(adapter);
3450
Greg Rose92915f72010-01-09 02:24:10 +00003451 /* print the MAC address */
3452 hw_dbg(hw, "%2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x\n",
3453 netdev->dev_addr[0],
3454 netdev->dev_addr[1],
3455 netdev->dev_addr[2],
3456 netdev->dev_addr[3],
3457 netdev->dev_addr[4],
3458 netdev->dev_addr[5]);
3459
3460 hw_dbg(hw, "MAC: %d\n", hw->mac.type);
3461
Frans Popd6dbee82010-03-24 07:57:35 +00003462 hw_dbg(hw, "LRO is disabled\n");
Greg Rose92915f72010-01-09 02:24:10 +00003463
3464 hw_dbg(hw, "Intel(R) 82599 Virtual Function\n");
3465 cards_found++;
3466 return 0;
3467
3468err_register:
3469err_sw_init:
3470 ixgbevf_reset_interrupt_capability(adapter);
3471 iounmap(hw->hw_addr);
3472err_ioremap:
3473 free_netdev(netdev);
3474err_alloc_etherdev:
3475 pci_release_regions(pdev);
3476err_pci_reg:
3477err_dma:
3478 pci_disable_device(pdev);
3479 return err;
3480}
3481
3482/**
3483 * ixgbevf_remove - Device Removal Routine
3484 * @pdev: PCI device information struct
3485 *
3486 * ixgbevf_remove is called by the PCI subsystem to alert the driver
3487 * that it should release a PCI device. The could be caused by a
3488 * Hot-Plug event, or because the driver is going to be removed from
3489 * memory.
3490 **/
3491static void __devexit ixgbevf_remove(struct pci_dev *pdev)
3492{
3493 struct net_device *netdev = pci_get_drvdata(pdev);
3494 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
3495
3496 set_bit(__IXGBEVF_DOWN, &adapter->state);
3497
3498 del_timer_sync(&adapter->watchdog_timer);
3499
Tejun Heo23f333a2010-12-12 16:45:14 +01003500 cancel_work_sync(&adapter->reset_task);
Greg Rose92915f72010-01-09 02:24:10 +00003501 cancel_work_sync(&adapter->watchdog_task);
3502
Greg Rose92915f72010-01-09 02:24:10 +00003503 if (adapter->netdev_registered) {
3504 unregister_netdev(netdev);
3505 adapter->netdev_registered = false;
3506 }
3507
3508 ixgbevf_reset_interrupt_capability(adapter);
3509
3510 iounmap(adapter->hw.hw_addr);
3511 pci_release_regions(pdev);
3512
3513 hw_dbg(&adapter->hw, "Remove complete\n");
3514
3515 kfree(adapter->tx_ring);
3516 kfree(adapter->rx_ring);
3517
3518 free_netdev(netdev);
3519
3520 pci_disable_device(pdev);
3521}
3522
3523static struct pci_driver ixgbevf_driver = {
3524 .name = ixgbevf_driver_name,
3525 .id_table = ixgbevf_pci_tbl,
3526 .probe = ixgbevf_probe,
3527 .remove = __devexit_p(ixgbevf_remove),
3528 .shutdown = ixgbevf_shutdown,
3529};
3530
3531/**
Greg Rose65d676c2011-02-03 06:54:13 +00003532 * ixgbevf_init_module - Driver Registration Routine
Greg Rose92915f72010-01-09 02:24:10 +00003533 *
Greg Rose65d676c2011-02-03 06:54:13 +00003534 * ixgbevf_init_module is the first routine called when the driver is
Greg Rose92915f72010-01-09 02:24:10 +00003535 * loaded. All it does is register with the PCI subsystem.
3536 **/
3537static int __init ixgbevf_init_module(void)
3538{
3539 int ret;
3540 printk(KERN_INFO "ixgbevf: %s - version %s\n", ixgbevf_driver_string,
3541 ixgbevf_driver_version);
3542
3543 printk(KERN_INFO "%s\n", ixgbevf_copyright);
3544
3545 ret = pci_register_driver(&ixgbevf_driver);
3546 return ret;
3547}
3548
3549module_init(ixgbevf_init_module);
3550
3551/**
Greg Rose65d676c2011-02-03 06:54:13 +00003552 * ixgbevf_exit_module - Driver Exit Cleanup Routine
Greg Rose92915f72010-01-09 02:24:10 +00003553 *
Greg Rose65d676c2011-02-03 06:54:13 +00003554 * ixgbevf_exit_module is called just before the driver is removed
Greg Rose92915f72010-01-09 02:24:10 +00003555 * from memory.
3556 **/
3557static void __exit ixgbevf_exit_module(void)
3558{
3559 pci_unregister_driver(&ixgbevf_driver);
3560}
3561
3562#ifdef DEBUG
3563/**
Greg Rose65d676c2011-02-03 06:54:13 +00003564 * ixgbevf_get_hw_dev_name - return device name string
Greg Rose92915f72010-01-09 02:24:10 +00003565 * used by hardware layer to print debugging information
3566 **/
3567char *ixgbevf_get_hw_dev_name(struct ixgbe_hw *hw)
3568{
3569 struct ixgbevf_adapter *adapter = hw->back;
3570 return adapter->netdev->name;
3571}
3572
3573#endif
3574module_exit(ixgbevf_exit_module);
3575
3576/* ixgbevf_main.c */