blob: a063f152d9b3ada4c58b46e7d319cb2f215dfb72 [file] [log] [blame]
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001/*
2 * arch/arm/kernel/kprobes-decode.c
3 *
4 * Copyright (C) 2006, 2007 Motorola Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
13 * General Public License for more details.
14 */
15
16/*
17 * We do not have hardware single-stepping on ARM, This
18 * effort is further complicated by the ARM not having a
19 * "next PC" register. Instructions that change the PC
20 * can't be safely single-stepped in a MP environment, so
21 * we have a lot of work to do:
22 *
23 * In the prepare phase:
24 * *) If it is an instruction that does anything
25 * with the CPU mode, we reject it for a kprobe.
26 * (This is out of laziness rather than need. The
27 * instructions could be simulated.)
28 *
29 * *) Otherwise, decode the instruction rewriting its
30 * registers to take fixed, ordered registers and
31 * setting a handler for it to run the instruction.
32 *
33 * In the execution phase by an instruction's handler:
34 *
35 * *) If the PC is written to by the instruction, the
36 * instruction must be fully simulated in software.
37 * If it is a conditional instruction, the handler
38 * will use insn[0] to copy its condition code to
39 * set r0 to 1 and insn[1] to "mov pc, lr" to return.
40 *
41 * *) Otherwise, a modified form of the instruction is
42 * directly executed. Its handler calls the
43 * instruction in insn[0]. In insn[1] is a
44 * "mov pc, lr" to return.
45 *
46 * Before calling, load up the reordered registers
47 * from the original instruction's registers. If one
48 * of the original input registers is the PC, compute
49 * and adjust the appropriate input register.
50 *
51 * After call completes, copy the output registers to
52 * the original instruction's original registers.
53 *
54 * We don't use a real breakpoint instruction since that
55 * would have us in the kernel go from SVC mode to SVC
56 * mode losing the link register. Instead we use an
57 * undefined instruction. To simplify processing, the
58 * undefined instruction used for kprobes must be reserved
59 * exclusively for kprobes use.
60 *
61 * TODO: ifdef out some instruction decoding based on architecture.
62 */
63
64#include <linux/kernel.h>
65#include <linux/kprobes.h>
66
67#define sign_extend(x, signbit) ((x) | (0 - ((x) & (1 << (signbit)))))
68
69#define branch_displacement(insn) sign_extend(((insn) & 0xffffff) << 2, 25)
70
Jon Medhurst983ebd92011-04-07 13:25:17 +010071#define is_r15(insn, bitpos) (((insn) & (0xf << bitpos)) == (0xf << bitpos))
72
Jon Medhurst54823ac2011-04-08 15:32:55 +010073/*
74 * Test if load/store instructions writeback the address register.
75 * if P (bit 24) == 0 or W (bit 21) == 1
76 */
77#define is_writeback(insn) ((insn ^ 0x01000000) & 0x01200000)
78
Quentin Barnes35aa1df2007-06-11 22:20:10 +000079#define PSR_fs (PSR_f|PSR_s)
80
81#define KPROBE_RETURN_INSTRUCTION 0xe1a0f00e /* mov pc, lr */
Quentin Barnes35aa1df2007-06-11 22:20:10 +000082
83typedef long (insn_0arg_fn_t)(void);
84typedef long (insn_1arg_fn_t)(long);
85typedef long (insn_2arg_fn_t)(long, long);
86typedef long (insn_3arg_fn_t)(long, long, long);
87typedef long (insn_4arg_fn_t)(long, long, long, long);
88typedef long long (insn_llret_0arg_fn_t)(void);
89typedef long long (insn_llret_3arg_fn_t)(long, long, long);
90typedef long long (insn_llret_4arg_fn_t)(long, long, long, long);
91
92union reg_pair {
93 long long dr;
94#ifdef __LITTLE_ENDIAN
95 struct { long r0, r1; };
96#else
97 struct { long r1, r0; };
98#endif
99};
100
101/*
102 * For STR and STM instructions, an ARM core may choose to use either
103 * a +8 or a +12 displacement from the current instruction's address.
104 * Whichever value is chosen for a given core, it must be the same for
105 * both instructions and may not change. This function measures it.
106 */
107
108static int str_pc_offset;
109
110static void __init find_str_pc_offset(void)
111{
112 int addr, scratch, ret;
113
114 __asm__ (
115 "sub %[ret], pc, #4 \n\t"
116 "str pc, %[addr] \n\t"
117 "ldr %[scr], %[addr] \n\t"
118 "sub %[ret], %[scr], %[ret] \n\t"
119 : [ret] "=r" (ret), [scr] "=r" (scratch), [addr] "+m" (addr));
120
121 str_pc_offset = ret;
122}
123
124/*
125 * The insnslot_?arg_r[w]flags() functions below are to keep the
126 * msr -> *fn -> mrs instruction sequences indivisible so that
127 * the state of the CPSR flags aren't inadvertently modified
128 * just before or just after the call.
129 */
130
131static inline long __kprobes
132insnslot_0arg_rflags(long cpsr, insn_0arg_fn_t *fn)
133{
134 register long ret asm("r0");
135
136 __asm__ __volatile__ (
137 "msr cpsr_fs, %[cpsr] \n\t"
138 "mov lr, pc \n\t"
139 "mov pc, %[fn] \n\t"
140 : "=r" (ret)
141 : [cpsr] "r" (cpsr), [fn] "r" (fn)
142 : "lr", "cc"
143 );
144 return ret;
145}
146
147static inline long long __kprobes
148insnslot_llret_0arg_rflags(long cpsr, insn_llret_0arg_fn_t *fn)
149{
150 register long ret0 asm("r0");
151 register long ret1 asm("r1");
152 union reg_pair fnr;
153
154 __asm__ __volatile__ (
155 "msr cpsr_fs, %[cpsr] \n\t"
156 "mov lr, pc \n\t"
157 "mov pc, %[fn] \n\t"
158 : "=r" (ret0), "=r" (ret1)
159 : [cpsr] "r" (cpsr), [fn] "r" (fn)
160 : "lr", "cc"
161 );
162 fnr.r0 = ret0;
163 fnr.r1 = ret1;
164 return fnr.dr;
165}
166
167static inline long __kprobes
168insnslot_1arg_rflags(long r0, long cpsr, insn_1arg_fn_t *fn)
169{
170 register long rr0 asm("r0") = r0;
171 register long ret asm("r0");
172
173 __asm__ __volatile__ (
174 "msr cpsr_fs, %[cpsr] \n\t"
175 "mov lr, pc \n\t"
176 "mov pc, %[fn] \n\t"
177 : "=r" (ret)
178 : "0" (rr0), [cpsr] "r" (cpsr), [fn] "r" (fn)
179 : "lr", "cc"
180 );
181 return ret;
182}
183
184static inline long __kprobes
185insnslot_2arg_rflags(long r0, long r1, long cpsr, insn_2arg_fn_t *fn)
186{
187 register long rr0 asm("r0") = r0;
188 register long rr1 asm("r1") = r1;
189 register long ret asm("r0");
190
191 __asm__ __volatile__ (
192 "msr cpsr_fs, %[cpsr] \n\t"
193 "mov lr, pc \n\t"
194 "mov pc, %[fn] \n\t"
195 : "=r" (ret)
196 : "0" (rr0), "r" (rr1),
197 [cpsr] "r" (cpsr), [fn] "r" (fn)
198 : "lr", "cc"
199 );
200 return ret;
201}
202
203static inline long __kprobes
204insnslot_3arg_rflags(long r0, long r1, long r2, long cpsr, insn_3arg_fn_t *fn)
205{
206 register long rr0 asm("r0") = r0;
207 register long rr1 asm("r1") = r1;
208 register long rr2 asm("r2") = r2;
209 register long ret asm("r0");
210
211 __asm__ __volatile__ (
212 "msr cpsr_fs, %[cpsr] \n\t"
213 "mov lr, pc \n\t"
214 "mov pc, %[fn] \n\t"
215 : "=r" (ret)
216 : "0" (rr0), "r" (rr1), "r" (rr2),
217 [cpsr] "r" (cpsr), [fn] "r" (fn)
218 : "lr", "cc"
219 );
220 return ret;
221}
222
223static inline long long __kprobes
224insnslot_llret_3arg_rflags(long r0, long r1, long r2, long cpsr,
225 insn_llret_3arg_fn_t *fn)
226{
227 register long rr0 asm("r0") = r0;
228 register long rr1 asm("r1") = r1;
229 register long rr2 asm("r2") = r2;
230 register long ret0 asm("r0");
231 register long ret1 asm("r1");
232 union reg_pair fnr;
233
234 __asm__ __volatile__ (
235 "msr cpsr_fs, %[cpsr] \n\t"
236 "mov lr, pc \n\t"
237 "mov pc, %[fn] \n\t"
238 : "=r" (ret0), "=r" (ret1)
239 : "0" (rr0), "r" (rr1), "r" (rr2),
240 [cpsr] "r" (cpsr), [fn] "r" (fn)
241 : "lr", "cc"
242 );
243 fnr.r0 = ret0;
244 fnr.r1 = ret1;
245 return fnr.dr;
246}
247
248static inline long __kprobes
249insnslot_4arg_rflags(long r0, long r1, long r2, long r3, long cpsr,
250 insn_4arg_fn_t *fn)
251{
252 register long rr0 asm("r0") = r0;
253 register long rr1 asm("r1") = r1;
254 register long rr2 asm("r2") = r2;
255 register long rr3 asm("r3") = r3;
256 register long ret asm("r0");
257
258 __asm__ __volatile__ (
259 "msr cpsr_fs, %[cpsr] \n\t"
260 "mov lr, pc \n\t"
261 "mov pc, %[fn] \n\t"
262 : "=r" (ret)
263 : "0" (rr0), "r" (rr1), "r" (rr2), "r" (rr3),
264 [cpsr] "r" (cpsr), [fn] "r" (fn)
265 : "lr", "cc"
266 );
267 return ret;
268}
269
270static inline long __kprobes
271insnslot_1arg_rwflags(long r0, long *cpsr, insn_1arg_fn_t *fn)
272{
273 register long rr0 asm("r0") = r0;
274 register long ret asm("r0");
275 long oldcpsr = *cpsr;
276 long newcpsr;
277
278 __asm__ __volatile__ (
279 "msr cpsr_fs, %[oldcpsr] \n\t"
280 "mov lr, pc \n\t"
281 "mov pc, %[fn] \n\t"
282 "mrs %[newcpsr], cpsr \n\t"
283 : "=r" (ret), [newcpsr] "=r" (newcpsr)
284 : "0" (rr0), [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
285 : "lr", "cc"
286 );
287 *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
288 return ret;
289}
290
291static inline long __kprobes
292insnslot_2arg_rwflags(long r0, long r1, long *cpsr, insn_2arg_fn_t *fn)
293{
294 register long rr0 asm("r0") = r0;
295 register long rr1 asm("r1") = r1;
296 register long ret asm("r0");
297 long oldcpsr = *cpsr;
298 long newcpsr;
299
300 __asm__ __volatile__ (
301 "msr cpsr_fs, %[oldcpsr] \n\t"
302 "mov lr, pc \n\t"
303 "mov pc, %[fn] \n\t"
304 "mrs %[newcpsr], cpsr \n\t"
305 : "=r" (ret), [newcpsr] "=r" (newcpsr)
306 : "0" (rr0), "r" (rr1), [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
307 : "lr", "cc"
308 );
309 *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
310 return ret;
311}
312
313static inline long __kprobes
314insnslot_3arg_rwflags(long r0, long r1, long r2, long *cpsr,
315 insn_3arg_fn_t *fn)
316{
317 register long rr0 asm("r0") = r0;
318 register long rr1 asm("r1") = r1;
319 register long rr2 asm("r2") = r2;
320 register long ret asm("r0");
321 long oldcpsr = *cpsr;
322 long newcpsr;
323
324 __asm__ __volatile__ (
325 "msr cpsr_fs, %[oldcpsr] \n\t"
326 "mov lr, pc \n\t"
327 "mov pc, %[fn] \n\t"
328 "mrs %[newcpsr], cpsr \n\t"
329 : "=r" (ret), [newcpsr] "=r" (newcpsr)
330 : "0" (rr0), "r" (rr1), "r" (rr2),
331 [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
332 : "lr", "cc"
333 );
334 *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
335 return ret;
336}
337
338static inline long __kprobes
339insnslot_4arg_rwflags(long r0, long r1, long r2, long r3, long *cpsr,
340 insn_4arg_fn_t *fn)
341{
342 register long rr0 asm("r0") = r0;
343 register long rr1 asm("r1") = r1;
344 register long rr2 asm("r2") = r2;
345 register long rr3 asm("r3") = r3;
346 register long ret asm("r0");
347 long oldcpsr = *cpsr;
348 long newcpsr;
349
350 __asm__ __volatile__ (
351 "msr cpsr_fs, %[oldcpsr] \n\t"
352 "mov lr, pc \n\t"
353 "mov pc, %[fn] \n\t"
354 "mrs %[newcpsr], cpsr \n\t"
355 : "=r" (ret), [newcpsr] "=r" (newcpsr)
356 : "0" (rr0), "r" (rr1), "r" (rr2), "r" (rr3),
357 [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
358 : "lr", "cc"
359 );
360 *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
361 return ret;
362}
363
364static inline long long __kprobes
365insnslot_llret_4arg_rwflags(long r0, long r1, long r2, long r3, long *cpsr,
366 insn_llret_4arg_fn_t *fn)
367{
368 register long rr0 asm("r0") = r0;
369 register long rr1 asm("r1") = r1;
370 register long rr2 asm("r2") = r2;
371 register long rr3 asm("r3") = r3;
372 register long ret0 asm("r0");
373 register long ret1 asm("r1");
374 long oldcpsr = *cpsr;
375 long newcpsr;
376 union reg_pair fnr;
377
378 __asm__ __volatile__ (
379 "msr cpsr_fs, %[oldcpsr] \n\t"
380 "mov lr, pc \n\t"
381 "mov pc, %[fn] \n\t"
382 "mrs %[newcpsr], cpsr \n\t"
383 : "=r" (ret0), "=r" (ret1), [newcpsr] "=r" (newcpsr)
384 : "0" (rr0), "r" (rr1), "r" (rr2), "r" (rr3),
385 [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
386 : "lr", "cc"
387 );
388 *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
389 fnr.r0 = ret0;
390 fnr.r1 = ret1;
391 return fnr.dr;
392}
393
394/*
395 * To avoid the complications of mimicing single-stepping on a
396 * processor without a Next-PC or a single-step mode, and to
397 * avoid having to deal with the side-effects of boosting, we
398 * simulate or emulate (almost) all ARM instructions.
399 *
400 * "Simulation" is where the instruction's behavior is duplicated in
401 * C code. "Emulation" is where the original instruction is rewritten
402 * and executed, often by altering its registers.
403 *
404 * By having all behavior of the kprobe'd instruction completed before
405 * returning from the kprobe_handler(), all locks (scheduler and
406 * interrupt) can safely be released. There is no need for secondary
407 * breakpoints, no race with MP or preemptable kernels, nor having to
408 * clean up resources counts at a later time impacting overall system
409 * performance. By rewriting the instruction, only the minimum registers
410 * need to be loaded and saved back optimizing performance.
411 *
412 * Calling the insnslot_*_rwflags version of a function doesn't hurt
413 * anything even when the CPSR flags aren't updated by the
414 * instruction. It's just a little slower in return for saving
415 * a little space by not having a duplicate function that doesn't
416 * update the flags. (The same optimization can be said for
417 * instructions that do or don't perform register writeback)
418 * Also, instructions can either read the flags, only write the
419 * flags, or read and write the flags. To save combinations
420 * rather than for sheer performance, flag functions just assume
421 * read and write of flags.
422 */
423
424static void __kprobes simulate_bbl(struct kprobe *p, struct pt_regs *regs)
425{
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000426 kprobe_opcode_t insn = p->opcode;
427 long iaddr = (long)p->addr;
428 int disp = branch_displacement(insn);
429
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000430 if (insn & (1 << 24))
431 regs->ARM_lr = iaddr + 4;
432
433 regs->ARM_pc = iaddr + 8 + disp;
434}
435
436static void __kprobes simulate_blx1(struct kprobe *p, struct pt_regs *regs)
437{
438 kprobe_opcode_t insn = p->opcode;
439 long iaddr = (long)p->addr;
440 int disp = branch_displacement(insn);
441
442 regs->ARM_lr = iaddr + 4;
443 regs->ARM_pc = iaddr + 8 + disp + ((insn >> 23) & 0x2);
444 regs->ARM_cpsr |= PSR_T_BIT;
445}
446
447static void __kprobes simulate_blx2bx(struct kprobe *p, struct pt_regs *regs)
448{
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000449 kprobe_opcode_t insn = p->opcode;
450 int rm = insn & 0xf;
451 long rmv = regs->uregs[rm];
452
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000453 if (insn & (1 << 5))
454 regs->ARM_lr = (long)p->addr + 4;
455
456 regs->ARM_pc = rmv & ~0x1;
457 regs->ARM_cpsr &= ~PSR_T_BIT;
458 if (rmv & 0x1)
459 regs->ARM_cpsr |= PSR_T_BIT;
460}
461
Jon Medhurstc412aba2011-04-07 13:25:16 +0100462static void __kprobes simulate_mrs(struct kprobe *p, struct pt_regs *regs)
463{
464 kprobe_opcode_t insn = p->opcode;
465 int rd = (insn >> 12) & 0xf;
466 unsigned long mask = 0xf8ff03df; /* Mask out execution state */
467 regs->uregs[rd] = regs->ARM_cpsr & mask;
468}
469
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000470static void __kprobes simulate_ldm1stm1(struct kprobe *p, struct pt_regs *regs)
471{
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000472 kprobe_opcode_t insn = p->opcode;
473 int rn = (insn >> 16) & 0xf;
474 int lbit = insn & (1 << 20);
475 int wbit = insn & (1 << 21);
476 int ubit = insn & (1 << 23);
477 int pbit = insn & (1 << 24);
478 long *addr = (long *)regs->uregs[rn];
479 int reg_bit_vector;
480 int reg_count;
481
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000482 reg_count = 0;
483 reg_bit_vector = insn & 0xffff;
484 while (reg_bit_vector) {
485 reg_bit_vector &= (reg_bit_vector - 1);
486 ++reg_count;
487 }
488
489 if (!ubit)
490 addr -= reg_count;
Nicolas Pitre2d4b6c92008-08-21 23:22:49 +0100491 addr += (!pbit == !ubit);
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000492
493 reg_bit_vector = insn & 0xffff;
494 while (reg_bit_vector) {
495 int reg = __ffs(reg_bit_vector);
496 reg_bit_vector &= (reg_bit_vector - 1);
497 if (lbit)
498 regs->uregs[reg] = *addr++;
499 else
500 *addr++ = regs->uregs[reg];
501 }
502
503 if (wbit) {
504 if (!ubit)
505 addr -= reg_count;
Nicolas Pitre2d4b6c92008-08-21 23:22:49 +0100506 addr -= (!pbit == !ubit);
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000507 regs->uregs[rn] = (long)addr;
508 }
509}
510
511static void __kprobes simulate_stm1_pc(struct kprobe *p, struct pt_regs *regs)
512{
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000513 regs->ARM_pc = (long)p->addr + str_pc_offset;
514 simulate_ldm1stm1(p, regs);
515 regs->ARM_pc = (long)p->addr + 4;
516}
517
518static void __kprobes simulate_mov_ipsp(struct kprobe *p, struct pt_regs *regs)
519{
520 regs->uregs[12] = regs->uregs[13];
521}
522
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000523static void __kprobes emulate_ldrd(struct kprobe *p, struct pt_regs *regs)
524{
525 insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
526 kprobe_opcode_t insn = p->opcode;
Viktor Rosendahlcf3cc1a2011-03-28 18:56:05 +0300527 long ppc = (long)p->addr + 8;
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000528 int rd = (insn >> 12) & 0xf;
529 int rn = (insn >> 16) & 0xf;
530 int rm = insn & 0xf; /* rm may be invalid, don't care. */
Viktor Rosendahlcf3cc1a2011-03-28 18:56:05 +0300531 long rmv = (rm == 15) ? ppc : regs->uregs[rm];
532 long rnv = (rn == 15) ? ppc : regs->uregs[rn];
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000533
534 /* Not following the C calling convention here, so need asm(). */
535 __asm__ __volatile__ (
536 "ldr r0, %[rn] \n\t"
537 "ldr r1, %[rm] \n\t"
538 "msr cpsr_fs, %[cpsr]\n\t"
539 "mov lr, pc \n\t"
540 "mov pc, %[i_fn] \n\t"
541 "str r0, %[rn] \n\t" /* in case of writeback */
542 "str r2, %[rd0] \n\t"
543 "str r3, %[rd1] \n\t"
Viktor Rosendahlcf3cc1a2011-03-28 18:56:05 +0300544 : [rn] "+m" (rnv),
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000545 [rd0] "=m" (regs->uregs[rd]),
546 [rd1] "=m" (regs->uregs[rd+1])
Viktor Rosendahlcf3cc1a2011-03-28 18:56:05 +0300547 : [rm] "m" (rmv),
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000548 [cpsr] "r" (regs->ARM_cpsr),
549 [i_fn] "r" (i_fn)
550 : "r0", "r1", "r2", "r3", "lr", "cc"
551 );
Jon Medhurst5c6b76f2011-04-08 15:32:56 +0100552 if (is_writeback(insn))
553 regs->uregs[rn] = rnv;
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000554}
555
556static void __kprobes emulate_strd(struct kprobe *p, struct pt_regs *regs)
557{
558 insn_4arg_fn_t *i_fn = (insn_4arg_fn_t *)&p->ainsn.insn[0];
559 kprobe_opcode_t insn = p->opcode;
Viktor Rosendahlcf3cc1a2011-03-28 18:56:05 +0300560 long ppc = (long)p->addr + 8;
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000561 int rd = (insn >> 12) & 0xf;
562 int rn = (insn >> 16) & 0xf;
563 int rm = insn & 0xf;
Viktor Rosendahlcf3cc1a2011-03-28 18:56:05 +0300564 long rnv = (rn == 15) ? ppc : regs->uregs[rn];
565 /* rm/rmv may be invalid, don't care. */
566 long rmv = (rm == 15) ? ppc : regs->uregs[rm];
567 long rnv_wb;
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000568
Viktor Rosendahlcf3cc1a2011-03-28 18:56:05 +0300569 rnv_wb = insnslot_4arg_rflags(rnv, rmv, regs->uregs[rd],
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000570 regs->uregs[rd+1],
571 regs->ARM_cpsr, i_fn);
Jon Medhurst5c6b76f2011-04-08 15:32:56 +0100572 if (is_writeback(insn))
573 regs->uregs[rn] = rnv_wb;
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000574}
575
576static void __kprobes emulate_ldr(struct kprobe *p, struct pt_regs *regs)
577{
578 insn_llret_3arg_fn_t *i_fn = (insn_llret_3arg_fn_t *)&p->ainsn.insn[0];
579 kprobe_opcode_t insn = p->opcode;
Nicolas Pitre0ebe25f2010-07-14 05:21:22 +0100580 long ppc = (long)p->addr + 8;
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000581 union reg_pair fnr;
582 int rd = (insn >> 12) & 0xf;
583 int rn = (insn >> 16) & 0xf;
584 int rm = insn & 0xf;
585 long rdv;
Nicolas Pitre0ebe25f2010-07-14 05:21:22 +0100586 long rnv = (rn == 15) ? ppc : regs->uregs[rn];
587 long rmv = (rm == 15) ? ppc : regs->uregs[rm];
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000588 long cpsr = regs->ARM_cpsr;
589
590 fnr.dr = insnslot_llret_3arg_rflags(rnv, 0, rmv, cpsr, i_fn);
Viktor Rosendahl0652f062011-03-26 18:11:01 +0100591 if (rn != 15)
592 regs->uregs[rn] = fnr.r0; /* Save Rn in case of writeback. */
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000593 rdv = fnr.r1;
594
595 if (rd == 15) {
596#if __LINUX_ARM_ARCH__ >= 5
597 cpsr &= ~PSR_T_BIT;
598 if (rdv & 0x1)
599 cpsr |= PSR_T_BIT;
600 regs->ARM_cpsr = cpsr;
601 rdv &= ~0x1;
602#else
603 rdv &= ~0x2;
604#endif
605 }
606 regs->uregs[rd] = rdv;
607}
608
609static void __kprobes emulate_str(struct kprobe *p, struct pt_regs *regs)
610{
611 insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
612 kprobe_opcode_t insn = p->opcode;
613 long iaddr = (long)p->addr;
614 int rd = (insn >> 12) & 0xf;
615 int rn = (insn >> 16) & 0xf;
616 int rm = insn & 0xf;
617 long rdv = (rd == 15) ? iaddr + str_pc_offset : regs->uregs[rd];
618 long rnv = (rn == 15) ? iaddr + 8 : regs->uregs[rn];
619 long rmv = regs->uregs[rm]; /* rm/rmv may be invalid, don't care. */
Viktor Rosendahl0652f062011-03-26 18:11:01 +0100620 long rnv_wb;
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000621
Viktor Rosendahl0652f062011-03-26 18:11:01 +0100622 rnv_wb = insnslot_3arg_rflags(rnv, rdv, rmv, regs->ARM_cpsr, i_fn);
623 if (rn != 15)
624 regs->uregs[rn] = rnv_wb; /* Save Rn in case of writeback. */
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000625}
626
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000627static void __kprobes emulate_sat(struct kprobe *p, struct pt_regs *regs)
628{
629 insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
630 kprobe_opcode_t insn = p->opcode;
631 int rd = (insn >> 12) & 0xf;
632 int rm = insn & 0xf;
633 long rmv = regs->uregs[rm];
634
635 /* Writes Q flag */
636 regs->uregs[rd] = insnslot_1arg_rwflags(rmv, &regs->ARM_cpsr, i_fn);
637}
638
639static void __kprobes emulate_sel(struct kprobe *p, struct pt_regs *regs)
640{
641 insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
642 kprobe_opcode_t insn = p->opcode;
643 int rd = (insn >> 12) & 0xf;
644 int rn = (insn >> 16) & 0xf;
645 int rm = insn & 0xf;
646 long rnv = regs->uregs[rn];
647 long rmv = regs->uregs[rm];
648
649 /* Reads GE bits */
650 regs->uregs[rd] = insnslot_2arg_rflags(rnv, rmv, regs->ARM_cpsr, i_fn);
651}
652
653static void __kprobes emulate_none(struct kprobe *p, struct pt_regs *regs)
654{
655 insn_0arg_fn_t *i_fn = (insn_0arg_fn_t *)&p->ainsn.insn[0];
656
657 insnslot_0arg_rflags(regs->ARM_cpsr, i_fn);
658}
659
Jon Medhurst41713d12011-04-18 08:53:57 +0100660static void __kprobes emulate_nop(struct kprobe *p, struct pt_regs *regs)
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000661{
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000662}
663
Jon Medhurstc9836772011-04-19 10:52:17 +0100664static void __kprobes
665emulate_rd12_modify(struct kprobe *p, struct pt_regs *regs)
666{
667 insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
668 kprobe_opcode_t insn = p->opcode;
669 int rd = (insn >> 12) & 0xf;
670 long rdv = regs->uregs[rd];
671
672 regs->uregs[rd] = insnslot_1arg_rflags(rdv, regs->ARM_cpsr, i_fn);
673}
674
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000675static void __kprobes emulate_rd12rm0(struct kprobe *p, struct pt_regs *regs)
676{
677 insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
678 kprobe_opcode_t insn = p->opcode;
679 int rd = (insn >> 12) & 0xf;
680 int rm = insn & 0xf;
681 long rmv = regs->uregs[rm];
682
683 regs->uregs[rd] = insnslot_1arg_rflags(rmv, regs->ARM_cpsr, i_fn);
684}
685
686static void __kprobes
687emulate_rd12rn16rm0_rwflags(struct kprobe *p, struct pt_regs *regs)
688{
689 insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
690 kprobe_opcode_t insn = p->opcode;
691 int rd = (insn >> 12) & 0xf;
692 int rn = (insn >> 16) & 0xf;
693 int rm = insn & 0xf;
694 long rnv = regs->uregs[rn];
695 long rmv = regs->uregs[rm];
696
697 regs->uregs[rd] =
698 insnslot_2arg_rwflags(rnv, rmv, &regs->ARM_cpsr, i_fn);
699}
700
701static void __kprobes
702emulate_rd16rn12rs8rm0_rwflags(struct kprobe *p, struct pt_regs *regs)
703{
704 insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
705 kprobe_opcode_t insn = p->opcode;
706 int rd = (insn >> 16) & 0xf;
707 int rn = (insn >> 12) & 0xf;
708 int rs = (insn >> 8) & 0xf;
709 int rm = insn & 0xf;
710 long rnv = regs->uregs[rn];
711 long rsv = regs->uregs[rs];
712 long rmv = regs->uregs[rm];
713
714 regs->uregs[rd] =
715 insnslot_3arg_rwflags(rnv, rsv, rmv, &regs->ARM_cpsr, i_fn);
716}
717
718static void __kprobes
719emulate_rd16rs8rm0_rwflags(struct kprobe *p, struct pt_regs *regs)
720{
721 insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
722 kprobe_opcode_t insn = p->opcode;
723 int rd = (insn >> 16) & 0xf;
724 int rs = (insn >> 8) & 0xf;
725 int rm = insn & 0xf;
726 long rsv = regs->uregs[rs];
727 long rmv = regs->uregs[rm];
728
729 regs->uregs[rd] =
730 insnslot_2arg_rwflags(rsv, rmv, &regs->ARM_cpsr, i_fn);
731}
732
733static void __kprobes
734emulate_rdhi16rdlo12rs8rm0_rwflags(struct kprobe *p, struct pt_regs *regs)
735{
736 insn_llret_4arg_fn_t *i_fn = (insn_llret_4arg_fn_t *)&p->ainsn.insn[0];
737 kprobe_opcode_t insn = p->opcode;
738 union reg_pair fnr;
739 int rdhi = (insn >> 16) & 0xf;
740 int rdlo = (insn >> 12) & 0xf;
741 int rs = (insn >> 8) & 0xf;
742 int rm = insn & 0xf;
743 long rsv = regs->uregs[rs];
744 long rmv = regs->uregs[rm];
745
746 fnr.dr = insnslot_llret_4arg_rwflags(regs->uregs[rdhi],
747 regs->uregs[rdlo], rsv, rmv,
748 &regs->ARM_cpsr, i_fn);
749 regs->uregs[rdhi] = fnr.r0;
750 regs->uregs[rdlo] = fnr.r1;
751}
752
753static void __kprobes
754emulate_alu_imm_rflags(struct kprobe *p, struct pt_regs *regs)
755{
756 insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
757 kprobe_opcode_t insn = p->opcode;
758 int rd = (insn >> 12) & 0xf;
759 int rn = (insn >> 16) & 0xf;
760 long rnv = (rn == 15) ? (long)p->addr + 8 : regs->uregs[rn];
761
762 regs->uregs[rd] = insnslot_1arg_rflags(rnv, regs->ARM_cpsr, i_fn);
763}
764
765static void __kprobes
766emulate_alu_imm_rwflags(struct kprobe *p, struct pt_regs *regs)
767{
768 insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
769 kprobe_opcode_t insn = p->opcode;
770 int rd = (insn >> 12) & 0xf;
771 int rn = (insn >> 16) & 0xf;
772 long rnv = (rn == 15) ? (long)p->addr + 8 : regs->uregs[rn];
773
774 regs->uregs[rd] = insnslot_1arg_rwflags(rnv, &regs->ARM_cpsr, i_fn);
775}
776
777static void __kprobes
Jon Medhurstad111ce2011-04-06 11:17:11 +0100778emulate_alu_tests_imm(struct kprobe *p, struct pt_regs *regs)
779{
780 insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
781 kprobe_opcode_t insn = p->opcode;
782 int rn = (insn >> 16) & 0xf;
783 long rnv = (rn == 15) ? (long)p->addr + 8 : regs->uregs[rn];
784
785 insnslot_1arg_rwflags(rnv, &regs->ARM_cpsr, i_fn);
786}
787
788static void __kprobes
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000789emulate_alu_rflags(struct kprobe *p, struct pt_regs *regs)
790{
791 insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
792 kprobe_opcode_t insn = p->opcode;
793 long ppc = (long)p->addr + 8;
794 int rd = (insn >> 12) & 0xf;
795 int rn = (insn >> 16) & 0xf; /* rn/rnv/rs/rsv may be */
796 int rs = (insn >> 8) & 0xf; /* invalid, don't care. */
797 int rm = insn & 0xf;
798 long rnv = (rn == 15) ? ppc : regs->uregs[rn];
799 long rmv = (rm == 15) ? ppc : regs->uregs[rm];
800 long rsv = regs->uregs[rs];
801
802 regs->uregs[rd] =
803 insnslot_3arg_rflags(rnv, rmv, rsv, regs->ARM_cpsr, i_fn);
804}
805
806static void __kprobes
807emulate_alu_rwflags(struct kprobe *p, struct pt_regs *regs)
808{
809 insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
810 kprobe_opcode_t insn = p->opcode;
811 long ppc = (long)p->addr + 8;
812 int rd = (insn >> 12) & 0xf;
813 int rn = (insn >> 16) & 0xf; /* rn/rnv/rs/rsv may be */
814 int rs = (insn >> 8) & 0xf; /* invalid, don't care. */
815 int rm = insn & 0xf;
816 long rnv = (rn == 15) ? ppc : regs->uregs[rn];
817 long rmv = (rm == 15) ? ppc : regs->uregs[rm];
818 long rsv = regs->uregs[rs];
819
820 regs->uregs[rd] =
821 insnslot_3arg_rwflags(rnv, rmv, rsv, &regs->ARM_cpsr, i_fn);
822}
823
Jon Medhurstad111ce2011-04-06 11:17:11 +0100824static void __kprobes
825emulate_alu_tests(struct kprobe *p, struct pt_regs *regs)
826{
827 insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
828 kprobe_opcode_t insn = p->opcode;
829 long ppc = (long)p->addr + 8;
830 int rn = (insn >> 16) & 0xf;
831 int rs = (insn >> 8) & 0xf; /* rs/rsv may be invalid, don't care. */
832 int rm = insn & 0xf;
833 long rnv = (rn == 15) ? ppc : regs->uregs[rn];
834 long rmv = (rm == 15) ? ppc : regs->uregs[rm];
835 long rsv = regs->uregs[rs];
836
837 insnslot_3arg_rwflags(rnv, rmv, rsv, &regs->ARM_cpsr, i_fn);
838}
839
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000840static enum kprobe_insn __kprobes
841prep_emulate_ldr_str(kprobe_opcode_t insn, struct arch_specific_insn *asi)
842{
Jon Medhurst6823fc82011-04-08 15:32:54 +0100843 int not_imm = (insn & (1 << 26)) ? (insn & (1 << 25))
844 : (~insn & (1 << 22));
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000845
Jon Medhurst54823ac2011-04-08 15:32:55 +0100846 if (is_writeback(insn) && is_r15(insn, 16))
847 return INSN_REJECTED; /* Writeback to PC */
848
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000849 insn &= 0xfff00fff;
850 insn |= 0x00001000; /* Rn = r0, Rd = r1 */
Jon Medhurst6823fc82011-04-08 15:32:54 +0100851 if (not_imm) {
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000852 insn &= ~0xf;
853 insn |= 2; /* Rm = r2 */
854 }
855 asi->insn[0] = insn;
856 asi->insn_handler = (insn & (1 << 20)) ? emulate_ldr : emulate_str;
857 return INSN_GOOD;
858}
859
860static enum kprobe_insn __kprobes
Jon Medhurstc9836772011-04-19 10:52:17 +0100861prep_emulate_rd12_modify(kprobe_opcode_t insn, struct arch_specific_insn *asi)
862{
863 if (is_r15(insn, 12))
864 return INSN_REJECTED; /* Rd is PC */
865
866 insn &= 0xffff0fff; /* Rd = r0 */
867 asi->insn[0] = insn;
868 asi->insn_handler = emulate_rd12_modify;
869 return INSN_GOOD;
870}
871
872static enum kprobe_insn __kprobes
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000873prep_emulate_rd12rm0(kprobe_opcode_t insn, struct arch_specific_insn *asi)
874{
Jon Medhurst983ebd92011-04-07 13:25:17 +0100875 if (is_r15(insn, 12))
876 return INSN_REJECTED; /* Rd is PC */
877
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000878 insn &= 0xffff0ff0; /* Rd = r0, Rm = r0 */
879 asi->insn[0] = insn;
880 asi->insn_handler = emulate_rd12rm0;
881 return INSN_GOOD;
882}
883
884static enum kprobe_insn __kprobes
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000885prep_emulate_rd12rn16rm0_wflags(kprobe_opcode_t insn,
886 struct arch_specific_insn *asi)
887{
Jon Medhurst983ebd92011-04-07 13:25:17 +0100888 if (is_r15(insn, 12))
889 return INSN_REJECTED; /* Rd is PC */
890
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000891 insn &= 0xfff00ff0; /* Rd = r0, Rn = r0 */
892 insn |= 0x00000001; /* Rm = r1 */
893 asi->insn[0] = insn;
894 asi->insn_handler = emulate_rd12rn16rm0_rwflags;
895 return INSN_GOOD;
896}
897
898static enum kprobe_insn __kprobes
899prep_emulate_rd16rs8rm0_wflags(kprobe_opcode_t insn,
900 struct arch_specific_insn *asi)
901{
Jon Medhurst983ebd92011-04-07 13:25:17 +0100902 if (is_r15(insn, 16))
903 return INSN_REJECTED; /* Rd is PC */
904
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000905 insn &= 0xfff0f0f0; /* Rd = r0, Rs = r0 */
906 insn |= 0x00000001; /* Rm = r1 */
907 asi->insn[0] = insn;
908 asi->insn_handler = emulate_rd16rs8rm0_rwflags;
909 return INSN_GOOD;
910}
911
912static enum kprobe_insn __kprobes
913prep_emulate_rd16rn12rs8rm0_wflags(kprobe_opcode_t insn,
914 struct arch_specific_insn *asi)
915{
Jon Medhurst983ebd92011-04-07 13:25:17 +0100916 if (is_r15(insn, 16))
917 return INSN_REJECTED; /* Rd is PC */
918
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000919 insn &= 0xfff000f0; /* Rd = r0, Rn = r0 */
920 insn |= 0x00000102; /* Rs = r1, Rm = r2 */
921 asi->insn[0] = insn;
922 asi->insn_handler = emulate_rd16rn12rs8rm0_rwflags;
923 return INSN_GOOD;
924}
925
926static enum kprobe_insn __kprobes
927prep_emulate_rdhi16rdlo12rs8rm0_wflags(kprobe_opcode_t insn,
928 struct arch_specific_insn *asi)
929{
Jon Medhurst983ebd92011-04-07 13:25:17 +0100930 if (is_r15(insn, 16) || is_r15(insn, 12))
931 return INSN_REJECTED; /* RdHi or RdLo is PC */
932
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000933 insn &= 0xfff000f0; /* RdHi = r0, RdLo = r1 */
934 insn |= 0x00001203; /* Rs = r2, Rm = r3 */
935 asi->insn[0] = insn;
936 asi->insn_handler = emulate_rdhi16rdlo12rs8rm0_rwflags;
937 return INSN_GOOD;
938}
939
940/*
941 * For the instruction masking and comparisons in all the "space_*"
942 * functions below, Do _not_ rearrange the order of tests unless
943 * you're very, very sure of what you are doing. For the sake of
944 * efficiency, the masks for some tests sometimes assume other test
945 * have been done prior to them so the number of patterns to test
946 * for an instruction set can be as broad as possible to reduce the
947 * number of tests needed.
948 */
949
950static enum kprobe_insn __kprobes
951space_1111(kprobe_opcode_t insn, struct arch_specific_insn *asi)
952{
Jon Medhurst41713d12011-04-18 08:53:57 +0100953 /* memory hint : 1111 0100 x001 xxxx xxxx xxxx xxxx xxxx : */
954 /* PLDI : 1111 0100 x101 xxxx xxxx xxxx xxxx xxxx : */
955 /* PLDW : 1111 0101 x001 xxxx xxxx xxxx xxxx xxxx : */
956 /* PLD : 1111 0101 x101 xxxx xxxx xxxx xxxx xxxx : */
957 if ((insn & 0xfe300000) == 0xf4100000) {
958 asi->insn_handler = emulate_nop;
959 return INSN_GOOD_NO_SLOT;
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000960 }
961
962 /* BLX(1) : 1111 101x xxxx xxxx xxxx xxxx xxxx xxxx : */
963 if ((insn & 0xfe000000) == 0xfa000000) {
964 asi->insn_handler = simulate_blx1;
965 return INSN_GOOD_NO_SLOT;
966 }
967
Jon Medhurst72c2bab2011-04-18 08:53:58 +0100968 /* CPS : 1111 0001 0000 xxx0 xxxx xxxx xx0x xxxx */
969 /* SETEND: 1111 0001 0000 0001 xxxx xxxx 0000 xxxx */
970
971 /* SRS : 1111 100x x1x0 xxxx xxxx xxxx xxxx xxxx */
972 /* RFE : 1111 100x x0x1 xxxx xxxx xxxx xxxx xxxx */
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000973
Jon Medhurstfa1a03b2011-04-18 08:53:54 +0100974 /* Coprocessor instructions... */
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000975 /* MCRR2 : 1111 1100 0100 xxxx xxxx xxxx xxxx xxxx : (Rd != Rn) */
976 /* MRRC2 : 1111 1100 0101 xxxx xxxx xxxx xxxx xxxx : (Rd != Rn) */
Jon Medhurstfa1a03b2011-04-18 08:53:54 +0100977 /* LDC2 : 1111 110x xxx1 xxxx xxxx xxxx xxxx xxxx */
978 /* STC2 : 1111 110x xxx0 xxxx xxxx xxxx xxxx xxxx */
979 /* CDP2 : 1111 1110 xxxx xxxx xxxx xxxx xxx0 xxxx */
980 /* MCR2 : 1111 1110 xxx0 xxxx xxxx xxxx xxx1 xxxx */
981 /* MRC2 : 1111 1110 xxx1 xxxx xxxx xxxx xxx1 xxxx */
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000982
Jon Medhurstfa1a03b2011-04-18 08:53:54 +0100983 return INSN_REJECTED;
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000984}
985
986static enum kprobe_insn __kprobes
987space_cccc_000x(kprobe_opcode_t insn, struct arch_specific_insn *asi)
988{
989 /* cccc 0001 0xx0 xxxx xxxx xxxx xxxx xxx0 xxxx */
990 if ((insn & 0x0f900010) == 0x01000000) {
991
Jon Medhurst51468ea2011-04-07 13:25:15 +0100992 /* MRS cpsr : cccc 0001 0000 xxxx xxxx xxxx 0000 xxxx */
Jon Medhurstc412aba2011-04-07 13:25:16 +0100993 if ((insn & 0x0ff000f0) == 0x01000000) {
Jon Medhurst983ebd92011-04-07 13:25:17 +0100994 if (is_r15(insn, 12))
995 return INSN_REJECTED; /* Rd is PC */
Jon Medhurstc412aba2011-04-07 13:25:16 +0100996 asi->insn_handler = simulate_mrs;
997 return INSN_GOOD_NO_SLOT;
998 }
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000999
1000 /* SMLALxy : cccc 0001 0100 xxxx xxxx xxxx 1xx0 xxxx */
1001 if ((insn & 0x0ff00090) == 0x01400080)
1002 return prep_emulate_rdhi16rdlo12rs8rm0_wflags(insn, asi);
1003
1004 /* SMULWy : cccc 0001 0010 xxxx xxxx xxxx 1x10 xxxx */
1005 /* SMULxy : cccc 0001 0110 xxxx xxxx xxxx 1xx0 xxxx */
1006 if ((insn & 0x0ff000b0) == 0x012000a0 ||
1007 (insn & 0x0ff00090) == 0x01600080)
1008 return prep_emulate_rd16rs8rm0_wflags(insn, asi);
1009
1010 /* SMLAxy : cccc 0001 0000 xxxx xxxx xxxx 1xx0 xxxx : Q */
Jon Medhurst75539ae2011-04-07 13:25:18 +01001011 /* SMLAWy : cccc 0001 0010 xxxx xxxx xxxx 1x00 xxxx : Q */
Jon Medhurstf704a6e2011-04-19 10:52:16 +01001012 if ((insn & 0x0ff00090) == 0x01000080 ||
1013 (insn & 0x0ff000b0) == 0x01200080)
1014 return prep_emulate_rd16rn12rs8rm0_wflags(insn, asi);
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001015
Jon Medhurstf704a6e2011-04-19 10:52:16 +01001016 /* BXJ : cccc 0001 0010 xxxx xxxx xxxx 0010 xxxx */
1017 /* MSR : cccc 0001 0x10 xxxx xxxx xxxx 0000 xxxx */
1018 /* MRS spsr : cccc 0001 0100 xxxx xxxx xxxx 0000 xxxx */
1019
1020 /* Other instruction encodings aren't yet defined */
1021 return INSN_REJECTED;
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001022 }
1023
1024 /* cccc 0001 0xx0 xxxx xxxx xxxx xxxx 0xx1 xxxx */
1025 else if ((insn & 0x0f900090) == 0x01000010) {
1026
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001027 /* BLX(2) : cccc 0001 0010 xxxx xxxx xxxx 0011 xxxx */
1028 /* BX : cccc 0001 0010 xxxx xxxx xxxx 0001 xxxx */
1029 if ((insn & 0x0ff000d0) == 0x01200010) {
Jon Medhurst983ebd92011-04-07 13:25:17 +01001030 if ((insn & 0x0ff000ff) == 0x0120003f)
1031 return INSN_REJECTED; /* BLX pc */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001032 asi->insn_handler = simulate_blx2bx;
Jon Medhursta539f5d2011-04-06 11:17:10 +01001033 return INSN_GOOD_NO_SLOT;
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001034 }
1035
1036 /* CLZ : cccc 0001 0110 xxxx xxxx xxxx 0001 xxxx */
1037 if ((insn & 0x0ff000f0) == 0x01600010)
1038 return prep_emulate_rd12rm0(insn, asi);
1039
1040 /* QADD : cccc 0001 0000 xxxx xxxx xxxx 0101 xxxx :Q */
1041 /* QSUB : cccc 0001 0010 xxxx xxxx xxxx 0101 xxxx :Q */
1042 /* QDADD : cccc 0001 0100 xxxx xxxx xxxx 0101 xxxx :Q */
1043 /* QDSUB : cccc 0001 0110 xxxx xxxx xxxx 0101 xxxx :Q */
Jon Medhurstf704a6e2011-04-19 10:52:16 +01001044 if ((insn & 0x0f9000f0) == 0x01000050)
1045 return prep_emulate_rd12rn16rm0_wflags(insn, asi);
1046
1047 /* BKPT : 1110 0001 0010 xxxx xxxx xxxx 0111 xxxx */
1048 /* SMC : cccc 0001 0110 xxxx xxxx xxxx 0111 xxxx */
1049
1050 /* Other instruction encodings aren't yet defined */
1051 return INSN_REJECTED;
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001052 }
1053
1054 /* cccc 0000 xxxx xxxx xxxx xxxx xxxx 1001 xxxx */
Jon Medhurstba48d402011-04-07 13:25:19 +01001055 else if ((insn & 0x0f0000f0) == 0x00000090) {
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001056
1057 /* MUL : cccc 0000 0000 xxxx xxxx xxxx 1001 xxxx : */
1058 /* MULS : cccc 0000 0001 xxxx xxxx xxxx 1001 xxxx :cc */
1059 /* MLA : cccc 0000 0010 xxxx xxxx xxxx 1001 xxxx : */
1060 /* MLAS : cccc 0000 0011 xxxx xxxx xxxx 1001 xxxx :cc */
1061 /* UMAAL : cccc 0000 0100 xxxx xxxx xxxx 1001 xxxx : */
Jon Medhurstba48d402011-04-07 13:25:19 +01001062 /* undef : cccc 0000 0101 xxxx xxxx xxxx 1001 xxxx : */
1063 /* MLS : cccc 0000 0110 xxxx xxxx xxxx 1001 xxxx : */
1064 /* undef : cccc 0000 0111 xxxx xxxx xxxx 1001 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001065 /* UMULL : cccc 0000 1000 xxxx xxxx xxxx 1001 xxxx : */
1066 /* UMULLS : cccc 0000 1001 xxxx xxxx xxxx 1001 xxxx :cc */
1067 /* UMLAL : cccc 0000 1010 xxxx xxxx xxxx 1001 xxxx : */
1068 /* UMLALS : cccc 0000 1011 xxxx xxxx xxxx 1001 xxxx :cc */
1069 /* SMULL : cccc 0000 1100 xxxx xxxx xxxx 1001 xxxx : */
1070 /* SMULLS : cccc 0000 1101 xxxx xxxx xxxx 1001 xxxx :cc */
1071 /* SMLAL : cccc 0000 1110 xxxx xxxx xxxx 1001 xxxx : */
1072 /* SMLALS : cccc 0000 1111 xxxx xxxx xxxx 1001 xxxx :cc */
Jon Medhurstba48d402011-04-07 13:25:19 +01001073 if ((insn & 0x00d00000) == 0x00500000) {
1074 return INSN_REJECTED;
1075 } else if ((insn & 0x00e00000) == 0x00000000) {
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001076 return prep_emulate_rd16rs8rm0_wflags(insn, asi);
Jon Medhurstba48d402011-04-07 13:25:19 +01001077 } else if ((insn & 0x00a00000) == 0x00200000) {
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001078 return prep_emulate_rd16rn12rs8rm0_wflags(insn, asi);
1079 } else {
1080 return prep_emulate_rdhi16rdlo12rs8rm0_wflags(insn, asi);
1081 }
1082 }
1083
1084 /* cccc 000x xxxx xxxx xxxx xxxx xxxx 1xx1 xxxx */
1085 else if ((insn & 0x0e000090) == 0x00000090) {
1086
1087 /* SWP : cccc 0001 0000 xxxx xxxx xxxx 1001 xxxx */
1088 /* SWPB : cccc 0001 0100 xxxx xxxx xxxx 1001 xxxx */
Jon Medhurstec58d7f2011-04-08 15:32:53 +01001089 /* ??? : cccc 0001 0x01 xxxx xxxx xxxx 1001 xxxx */
1090 /* ??? : cccc 0001 0x10 xxxx xxxx xxxx 1001 xxxx */
1091 /* ??? : cccc 0001 0x11 xxxx xxxx xxxx 1001 xxxx */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001092 /* STREX : cccc 0001 1000 xxxx xxxx xxxx 1001 xxxx */
1093 /* LDREX : cccc 0001 1001 xxxx xxxx xxxx 1001 xxxx */
Jon Medhurstec58d7f2011-04-08 15:32:53 +01001094 /* STREXD: cccc 0001 1010 xxxx xxxx xxxx 1001 xxxx */
1095 /* LDREXD: cccc 0001 1011 xxxx xxxx xxxx 1001 xxxx */
1096 /* STREXB: cccc 0001 1100 xxxx xxxx xxxx 1001 xxxx */
1097 /* LDREXB: cccc 0001 1101 xxxx xxxx xxxx 1001 xxxx */
1098 /* STREXH: cccc 0001 1110 xxxx xxxx xxxx 1001 xxxx */
1099 /* LDREXH: cccc 0001 1111 xxxx xxxx xxxx 1001 xxxx */
1100
1101 /* LDRD : cccc 000x xxx0 xxxx xxxx xxxx 1101 xxxx */
1102 /* STRD : cccc 000x xxx0 xxxx xxxx xxxx 1111 xxxx */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001103 /* LDRH : cccc 000x xxx1 xxxx xxxx xxxx 1011 xxxx */
1104 /* STRH : cccc 000x xxx0 xxxx xxxx xxxx 1011 xxxx */
1105 /* LDRSB : cccc 000x xxx1 xxxx xxxx xxxx 1101 xxxx */
1106 /* LDRSH : cccc 000x xxx1 xxxx xxxx xxxx 1111 xxxx */
Jon Medhurstec58d7f2011-04-08 15:32:53 +01001107 if ((insn & 0x0f0000f0) == 0x01000090) {
1108 if ((insn & 0x0fb000f0) == 0x01000090) {
1109 /* SWP/SWPB */
1110 return prep_emulate_rd12rn16rm0_wflags(insn,
1111 asi);
1112 } else {
1113 /* STREX/LDREX variants and unallocaed space */
1114 return INSN_REJECTED;
1115 }
1116
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001117 } else if ((insn & 0x0e1000d0) == 0x00000d0) {
1118 /* STRD/LDRD */
Jon Medhurst54823ac2011-04-08 15:32:55 +01001119 if ((insn & 0x0000e000) == 0x0000e000)
1120 return INSN_REJECTED; /* Rd is LR or PC */
1121 if (is_writeback(insn) && is_r15(insn, 16))
1122 return INSN_REJECTED; /* Writeback to PC */
1123
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001124 insn &= 0xfff00fff;
1125 insn |= 0x00002000; /* Rn = r0, Rd = r2 */
Jon Medhurst5c6b76f2011-04-08 15:32:56 +01001126 if (!(insn & (1 << 22))) {
1127 /* Register index */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001128 insn &= ~0xf;
1129 insn |= 1; /* Rm = r1 */
1130 }
1131 asi->insn[0] = insn;
1132 asi->insn_handler =
1133 (insn & (1 << 5)) ? emulate_strd : emulate_ldrd;
1134 return INSN_GOOD;
1135 }
1136
Jon Medhurst54823ac2011-04-08 15:32:55 +01001137 /* LDRH/STRH/LDRSB/LDRSH */
1138 if (is_r15(insn, 12))
1139 return INSN_REJECTED; /* Rd is PC */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001140 return prep_emulate_ldr_str(insn, asi);
1141 }
1142
1143 /* cccc 000x xxxx xxxx xxxx xxxx xxxx xxxx xxxx */
1144
1145 /*
1146 * ALU op with S bit and Rd == 15 :
1147 * cccc 000x xxx1 xxxx 1111 xxxx xxxx xxxx
1148 */
1149 if ((insn & 0x0e10f000) == 0x0010f000)
1150 return INSN_REJECTED;
1151
1152 /*
1153 * "mov ip, sp" is the most common kprobe'd instruction by far.
1154 * Check and optimize for it explicitly.
1155 */
1156 if (insn == 0xe1a0c00d) {
1157 asi->insn_handler = simulate_mov_ipsp;
1158 return INSN_GOOD_NO_SLOT;
1159 }
1160
1161 /*
1162 * Data processing: Immediate-shift / Register-shift
1163 * ALU op : cccc 000x xxxx xxxx xxxx xxxx xxxx xxxx
1164 * CPY : cccc 0001 1010 xxxx xxxx 0000 0000 xxxx
1165 * MOV : cccc 0001 101x xxxx xxxx xxxx xxxx xxxx
1166 * *S (bit 20) updates condition codes
1167 * ADC/SBC/RSC reads the C flag
1168 */
1169 insn &= 0xfff00ff0; /* Rn = r0, Rd = r0 */
1170 insn |= 0x00000001; /* Rm = r1 */
1171 if (insn & 0x010) {
1172 insn &= 0xfffff0ff; /* register shift */
1173 insn |= 0x00000200; /* Rs = r2 */
1174 }
1175 asi->insn[0] = insn;
Jon Medhurstad111ce2011-04-06 11:17:11 +01001176
1177 if ((insn & 0x0f900000) == 0x01100000) {
1178 /*
1179 * TST : cccc 0001 0001 xxxx xxxx xxxx xxxx xxxx
1180 * TEQ : cccc 0001 0011 xxxx xxxx xxxx xxxx xxxx
1181 * CMP : cccc 0001 0101 xxxx xxxx xxxx xxxx xxxx
1182 * CMN : cccc 0001 0111 xxxx xxxx xxxx xxxx xxxx
1183 */
1184 asi->insn_handler = emulate_alu_tests;
1185 } else {
1186 /* ALU ops which write to Rd */
1187 asi->insn_handler = (insn & (1 << 20)) ? /* S-bit */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001188 emulate_alu_rwflags : emulate_alu_rflags;
Jon Medhurstad111ce2011-04-06 11:17:11 +01001189 }
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001190 return INSN_GOOD;
1191}
1192
1193static enum kprobe_insn __kprobes
1194space_cccc_001x(kprobe_opcode_t insn, struct arch_specific_insn *asi)
1195{
Jon Medhurstc9836772011-04-19 10:52:17 +01001196 /* MOVW : cccc 0011 0000 xxxx xxxx xxxx xxxx xxxx */
1197 /* MOVT : cccc 0011 0100 xxxx xxxx xxxx xxxx xxxx */
1198 if ((insn & 0x0fb00000) == 0x03000000)
1199 return prep_emulate_rd12_modify(insn, asi);
1200
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001201 /*
1202 * MSR : cccc 0011 0x10 xxxx xxxx xxxx xxxx xxxx
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001203 * ALU op with S bit and Rd == 15 :
1204 * cccc 001x xxx1 xxxx 1111 xxxx xxxx xxxx
1205 */
Will Deaconccdf2e12010-09-27 18:12:12 +01001206 if ((insn & 0x0fb00000) == 0x03200000 || /* MSR */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001207 (insn & 0x0e10f000) == 0x0210f000) /* ALU s-bit, R15 */
1208 return INSN_REJECTED;
1209
1210 /*
1211 * Data processing: 32-bit Immediate
1212 * ALU op : cccc 001x xxxx xxxx xxxx xxxx xxxx xxxx
1213 * MOV : cccc 0011 101x xxxx xxxx xxxx xxxx xxxx
1214 * *S (bit 20) updates condition codes
1215 * ADC/SBC/RSC reads the C flag
1216 */
Jon Medhurst896a74e2011-04-06 11:17:12 +01001217 insn &= 0xfff00fff; /* Rn = r0 and Rd = r0 */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001218 asi->insn[0] = insn;
Jon Medhurstad111ce2011-04-06 11:17:11 +01001219
1220 if ((insn & 0x0f900000) == 0x03100000) {
1221 /*
1222 * TST : cccc 0011 0001 xxxx xxxx xxxx xxxx xxxx
1223 * TEQ : cccc 0011 0011 xxxx xxxx xxxx xxxx xxxx
1224 * CMP : cccc 0011 0101 xxxx xxxx xxxx xxxx xxxx
1225 * CMN : cccc 0011 0111 xxxx xxxx xxxx xxxx xxxx
1226 */
1227 asi->insn_handler = emulate_alu_tests_imm;
1228 } else {
1229 /* ALU ops which write to Rd */
1230 asi->insn_handler = (insn & (1 << 20)) ? /* S-bit */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001231 emulate_alu_imm_rwflags : emulate_alu_imm_rflags;
Jon Medhurstad111ce2011-04-06 11:17:11 +01001232 }
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001233 return INSN_GOOD;
1234}
1235
1236static enum kprobe_insn __kprobes
1237space_cccc_0110__1(kprobe_opcode_t insn, struct arch_specific_insn *asi)
1238{
1239 /* SEL : cccc 0110 1000 xxxx xxxx xxxx 1011 xxxx GE: !!! */
1240 if ((insn & 0x0ff000f0) == 0x068000b0) {
Jon Medhurst983ebd92011-04-07 13:25:17 +01001241 if (is_r15(insn, 12))
1242 return INSN_REJECTED; /* Rd is PC */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001243 insn &= 0xfff00ff0; /* Rd = r0, Rn = r0 */
1244 insn |= 0x00000001; /* Rm = r1 */
1245 asi->insn[0] = insn;
1246 asi->insn_handler = emulate_sel;
1247 return INSN_GOOD;
1248 }
1249
1250 /* SSAT : cccc 0110 101x xxxx xxxx xxxx xx01 xxxx :Q */
1251 /* USAT : cccc 0110 111x xxxx xxxx xxxx xx01 xxxx :Q */
1252 /* SSAT16 : cccc 0110 1010 xxxx xxxx xxxx 0011 xxxx :Q */
1253 /* USAT16 : cccc 0110 1110 xxxx xxxx xxxx 0011 xxxx :Q */
1254 if ((insn & 0x0fa00030) == 0x06a00010 ||
1255 (insn & 0x0fb000f0) == 0x06a00030) {
Jon Medhurst983ebd92011-04-07 13:25:17 +01001256 if (is_r15(insn, 12))
1257 return INSN_REJECTED; /* Rd is PC */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001258 insn &= 0xffff0ff0; /* Rd = r0, Rm = r0 */
1259 asi->insn[0] = insn;
1260 asi->insn_handler = emulate_sat;
1261 return INSN_GOOD;
1262 }
1263
1264 /* REV : cccc 0110 1011 xxxx xxxx xxxx 0011 xxxx */
1265 /* REV16 : cccc 0110 1011 xxxx xxxx xxxx 1011 xxxx */
Jon Medhurst0e384ed2011-04-12 07:45:22 +01001266 /* RBIT : cccc 0110 1111 xxxx xxxx xxxx 0011 xxxx */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001267 /* REVSH : cccc 0110 1111 xxxx xxxx xxxx 1011 xxxx */
1268 if ((insn & 0x0ff00070) == 0x06b00030 ||
Jon Medhurst0e384ed2011-04-12 07:45:22 +01001269 (insn & 0x0ff00070) == 0x06f00030)
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001270 return prep_emulate_rd12rm0(insn, asi);
1271
Jon Medhurst780b5c12011-04-12 07:45:23 +01001272 /* ??? : cccc 0110 0000 xxxx xxxx xxxx xxx1 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001273 /* SADD16 : cccc 0110 0001 xxxx xxxx xxxx 0001 xxxx :GE */
1274 /* SADDSUBX : cccc 0110 0001 xxxx xxxx xxxx 0011 xxxx :GE */
1275 /* SSUBADDX : cccc 0110 0001 xxxx xxxx xxxx 0101 xxxx :GE */
1276 /* SSUB16 : cccc 0110 0001 xxxx xxxx xxxx 0111 xxxx :GE */
1277 /* SADD8 : cccc 0110 0001 xxxx xxxx xxxx 1001 xxxx :GE */
Jon Medhurst780b5c12011-04-12 07:45:23 +01001278 /* ??? : cccc 0110 0001 xxxx xxxx xxxx 1011 xxxx : */
1279 /* ??? : cccc 0110 0001 xxxx xxxx xxxx 1101 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001280 /* SSUB8 : cccc 0110 0001 xxxx xxxx xxxx 1111 xxxx :GE */
1281 /* QADD16 : cccc 0110 0010 xxxx xxxx xxxx 0001 xxxx : */
1282 /* QADDSUBX : cccc 0110 0010 xxxx xxxx xxxx 0011 xxxx : */
1283 /* QSUBADDX : cccc 0110 0010 xxxx xxxx xxxx 0101 xxxx : */
1284 /* QSUB16 : cccc 0110 0010 xxxx xxxx xxxx 0111 xxxx : */
1285 /* QADD8 : cccc 0110 0010 xxxx xxxx xxxx 1001 xxxx : */
Jon Medhurst780b5c12011-04-12 07:45:23 +01001286 /* ??? : cccc 0110 0010 xxxx xxxx xxxx 1011 xxxx : */
1287 /* ??? : cccc 0110 0010 xxxx xxxx xxxx 1101 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001288 /* QSUB8 : cccc 0110 0010 xxxx xxxx xxxx 1111 xxxx : */
1289 /* SHADD16 : cccc 0110 0011 xxxx xxxx xxxx 0001 xxxx : */
1290 /* SHADDSUBX : cccc 0110 0011 xxxx xxxx xxxx 0011 xxxx : */
1291 /* SHSUBADDX : cccc 0110 0011 xxxx xxxx xxxx 0101 xxxx : */
1292 /* SHSUB16 : cccc 0110 0011 xxxx xxxx xxxx 0111 xxxx : */
1293 /* SHADD8 : cccc 0110 0011 xxxx xxxx xxxx 1001 xxxx : */
Jon Medhurst780b5c12011-04-12 07:45:23 +01001294 /* ??? : cccc 0110 0011 xxxx xxxx xxxx 1011 xxxx : */
1295 /* ??? : cccc 0110 0011 xxxx xxxx xxxx 1101 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001296 /* SHSUB8 : cccc 0110 0011 xxxx xxxx xxxx 1111 xxxx : */
Jon Medhurst780b5c12011-04-12 07:45:23 +01001297 /* ??? : cccc 0110 0100 xxxx xxxx xxxx xxx1 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001298 /* UADD16 : cccc 0110 0101 xxxx xxxx xxxx 0001 xxxx :GE */
1299 /* UADDSUBX : cccc 0110 0101 xxxx xxxx xxxx 0011 xxxx :GE */
1300 /* USUBADDX : cccc 0110 0101 xxxx xxxx xxxx 0101 xxxx :GE */
1301 /* USUB16 : cccc 0110 0101 xxxx xxxx xxxx 0111 xxxx :GE */
1302 /* UADD8 : cccc 0110 0101 xxxx xxxx xxxx 1001 xxxx :GE */
Jon Medhurst780b5c12011-04-12 07:45:23 +01001303 /* ??? : cccc 0110 0101 xxxx xxxx xxxx 1011 xxxx : */
1304 /* ??? : cccc 0110 0101 xxxx xxxx xxxx 1101 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001305 /* USUB8 : cccc 0110 0101 xxxx xxxx xxxx 1111 xxxx :GE */
1306 /* UQADD16 : cccc 0110 0110 xxxx xxxx xxxx 0001 xxxx : */
1307 /* UQADDSUBX : cccc 0110 0110 xxxx xxxx xxxx 0011 xxxx : */
1308 /* UQSUBADDX : cccc 0110 0110 xxxx xxxx xxxx 0101 xxxx : */
1309 /* UQSUB16 : cccc 0110 0110 xxxx xxxx xxxx 0111 xxxx : */
1310 /* UQADD8 : cccc 0110 0110 xxxx xxxx xxxx 1001 xxxx : */
Jon Medhurst780b5c12011-04-12 07:45:23 +01001311 /* ??? : cccc 0110 0110 xxxx xxxx xxxx 1011 xxxx : */
1312 /* ??? : cccc 0110 0110 xxxx xxxx xxxx 1101 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001313 /* UQSUB8 : cccc 0110 0110 xxxx xxxx xxxx 1111 xxxx : */
1314 /* UHADD16 : cccc 0110 0111 xxxx xxxx xxxx 0001 xxxx : */
1315 /* UHADDSUBX : cccc 0110 0111 xxxx xxxx xxxx 0011 xxxx : */
1316 /* UHSUBADDX : cccc 0110 0111 xxxx xxxx xxxx 0101 xxxx : */
1317 /* UHSUB16 : cccc 0110 0111 xxxx xxxx xxxx 0111 xxxx : */
1318 /* UHADD8 : cccc 0110 0111 xxxx xxxx xxxx 1001 xxxx : */
Jon Medhurst780b5c12011-04-12 07:45:23 +01001319 /* ??? : cccc 0110 0111 xxxx xxxx xxxx 1011 xxxx : */
1320 /* ??? : cccc 0110 0111 xxxx xxxx xxxx 1101 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001321 /* UHSUB8 : cccc 0110 0111 xxxx xxxx xxxx 1111 xxxx : */
Jon Medhurst780b5c12011-04-12 07:45:23 +01001322 if ((insn & 0x0f800010) == 0x06000010) {
1323 if ((insn & 0x00300000) == 0x00000000 ||
1324 (insn & 0x000000e0) == 0x000000a0 ||
1325 (insn & 0x000000e0) == 0x000000c0)
1326 return INSN_REJECTED; /* Unallocated space */
1327 return prep_emulate_rd12rn16rm0_wflags(insn, asi);
1328 }
1329
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001330 /* PKHBT : cccc 0110 1000 xxxx xxxx xxxx x001 xxxx : */
1331 /* PKHTB : cccc 0110 1000 xxxx xxxx xxxx x101 xxxx : */
Jon Medhurst780b5c12011-04-12 07:45:23 +01001332 if ((insn & 0x0ff00030) == 0x06800010)
1333 return prep_emulate_rd12rn16rm0_wflags(insn, asi);
1334
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001335 /* SXTAB16 : cccc 0110 1000 xxxx xxxx xxxx 0111 xxxx : */
Jon Medhurst8dd7cfb2011-04-12 07:45:24 +01001336 /* SXTB16 : cccc 0110 1000 1111 xxxx xxxx 0111 xxxx : */
Jon Medhurst780b5c12011-04-12 07:45:23 +01001337 /* ??? : cccc 0110 1001 xxxx xxxx xxxx 0111 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001338 /* SXTAB : cccc 0110 1010 xxxx xxxx xxxx 0111 xxxx : */
Jon Medhurst8dd7cfb2011-04-12 07:45:24 +01001339 /* SXTB : cccc 0110 1010 1111 xxxx xxxx 0111 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001340 /* SXTAH : cccc 0110 1011 xxxx xxxx xxxx 0111 xxxx : */
Jon Medhurst8dd7cfb2011-04-12 07:45:24 +01001341 /* SXTH : cccc 0110 1011 1111 xxxx xxxx 0111 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001342 /* UXTAB16 : cccc 0110 1100 xxxx xxxx xxxx 0111 xxxx : */
Jon Medhurst8dd7cfb2011-04-12 07:45:24 +01001343 /* UXTB16 : cccc 0110 1100 1111 xxxx xxxx 0111 xxxx : */
Jon Medhurst780b5c12011-04-12 07:45:23 +01001344 /* ??? : cccc 0110 1101 xxxx xxxx xxxx 0111 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001345 /* UXTAB : cccc 0110 1110 xxxx xxxx xxxx 0111 xxxx : */
Jon Medhurst8dd7cfb2011-04-12 07:45:24 +01001346 /* UXTB : cccc 0110 1110 1111 xxxx xxxx 0111 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001347 /* UXTAH : cccc 0110 1111 xxxx xxxx xxxx 0111 xxxx : */
Jon Medhurst8dd7cfb2011-04-12 07:45:24 +01001348 /* UXTH : cccc 0110 1111 1111 xxxx xxxx 0111 xxxx : */
Jon Medhurst780b5c12011-04-12 07:45:23 +01001349 if ((insn & 0x0f8000f0) == 0x06800070) {
1350 if ((insn & 0x00300000) == 0x00100000)
1351 return INSN_REJECTED; /* Unallocated space */
Jon Medhurst8dd7cfb2011-04-12 07:45:24 +01001352
1353 if ((insn & 0x000f0000) == 0x000f0000) {
1354 return prep_emulate_rd12rm0(insn, asi);
1355 } else {
1356 return prep_emulate_rd12rn16rm0_wflags(insn, asi);
1357 }
Jon Medhurst780b5c12011-04-12 07:45:23 +01001358 }
1359
1360 /* Other instruction encodings aren't yet defined */
1361 return INSN_REJECTED;
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001362}
1363
1364static enum kprobe_insn __kprobes
1365space_cccc_0111__1(kprobe_opcode_t insn, struct arch_specific_insn *asi)
1366{
1367 /* Undef : cccc 0111 1111 xxxx xxxx xxxx 1111 xxxx */
1368 if ((insn & 0x0ff000f0) == 0x03f000f0)
1369 return INSN_REJECTED;
1370
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001371 /* SMLALD : cccc 0111 0100 xxxx xxxx xxxx 00x1 xxxx */
1372 /* SMLSLD : cccc 0111 0100 xxxx xxxx xxxx 01x1 xxxx */
1373 if ((insn & 0x0ff00090) == 0x07400010)
1374 return prep_emulate_rdhi16rdlo12rs8rm0_wflags(insn, asi);
1375
1376 /* SMLAD : cccc 0111 0000 xxxx xxxx xxxx 00x1 xxxx :Q */
Jon Medhurst038c3832011-04-12 07:45:25 +01001377 /* SMUAD : cccc 0111 0000 xxxx 1111 xxxx 00x1 xxxx :Q */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001378 /* SMLSD : cccc 0111 0000 xxxx xxxx xxxx 01x1 xxxx :Q */
Jon Medhurst038c3832011-04-12 07:45:25 +01001379 /* SMUSD : cccc 0111 0000 xxxx 1111 xxxx 01x1 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001380 /* SMMLA : cccc 0111 0101 xxxx xxxx xxxx 00x1 xxxx : */
Jon Medhurst038c3832011-04-12 07:45:25 +01001381 /* SMMUL : cccc 0111 0101 xxxx 1111 xxxx 00x1 xxxx : */
Jon Medhurstc6e4ae32011-04-12 07:45:26 +01001382 /* USADA8 : cccc 0111 1000 xxxx xxxx xxxx 0001 xxxx : */
1383 /* USAD8 : cccc 0111 1000 xxxx 1111 xxxx 0001 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001384 if ((insn & 0x0ff00090) == 0x07000010 ||
Jon Medhurstc6e4ae32011-04-12 07:45:26 +01001385 (insn & 0x0ff000d0) == 0x07500010 ||
1386 (insn & 0x0ff000f0) == 0x07800010) {
Jon Medhurst038c3832011-04-12 07:45:25 +01001387
1388 if ((insn & 0x0000f000) == 0x0000f000) {
1389 return prep_emulate_rd16rs8rm0_wflags(insn, asi);
1390 } else {
1391 return prep_emulate_rd16rn12rs8rm0_wflags(insn, asi);
1392 }
1393 }
1394
1395 /* SMMLS : cccc 0111 0101 xxxx xxxx xxxx 11x1 xxxx : */
1396 if ((insn & 0x0ff000d0) == 0x075000d0)
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001397 return prep_emulate_rd16rn12rs8rm0_wflags(insn, asi);
1398
Jon Medhurst038c3832011-04-12 07:45:25 +01001399 return INSN_REJECTED;
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001400}
1401
1402static enum kprobe_insn __kprobes
1403space_cccc_01xx(kprobe_opcode_t insn, struct arch_specific_insn *asi)
1404{
1405 /* LDR : cccc 01xx x0x1 xxxx xxxx xxxx xxxx xxxx */
1406 /* LDRB : cccc 01xx x1x1 xxxx xxxx xxxx xxxx xxxx */
1407 /* LDRBT : cccc 01x0 x111 xxxx xxxx xxxx xxxx xxxx */
1408 /* LDRT : cccc 01x0 x011 xxxx xxxx xxxx xxxx xxxx */
1409 /* STR : cccc 01xx x0x0 xxxx xxxx xxxx xxxx xxxx */
1410 /* STRB : cccc 01xx x1x0 xxxx xxxx xxxx xxxx xxxx */
1411 /* STRBT : cccc 01x0 x110 xxxx xxxx xxxx xxxx xxxx */
1412 /* STRT : cccc 01x0 x010 xxxx xxxx xxxx xxxx xxxx */
Jon Medhurst81ff5722011-04-12 07:45:21 +01001413
1414 if ((insn & 0x00500000) == 0x00500000 && is_r15(insn, 12))
1415 return INSN_REJECTED; /* LDRB into PC */
1416
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001417 return prep_emulate_ldr_str(insn, asi);
1418}
1419
1420static enum kprobe_insn __kprobes
1421space_cccc_100x(kprobe_opcode_t insn, struct arch_specific_insn *asi)
1422{
1423 /* LDM(2) : cccc 100x x101 xxxx 0xxx xxxx xxxx xxxx */
1424 /* LDM(3) : cccc 100x x1x1 xxxx 1xxx xxxx xxxx xxxx */
1425 if ((insn & 0x0e708000) == 0x85000000 ||
1426 (insn & 0x0e508000) == 0x85010000)
1427 return INSN_REJECTED;
1428
1429 /* LDM(1) : cccc 100x x0x1 xxxx xxxx xxxx xxxx xxxx */
1430 /* STM(1) : cccc 100x x0x0 xxxx xxxx xxxx xxxx xxxx */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001431 asi->insn_handler = ((insn & 0x108000) == 0x008000) ? /* STM & R15 */
1432 simulate_stm1_pc : simulate_ldm1stm1;
Jon Medhursta539f5d2011-04-06 11:17:10 +01001433 return INSN_GOOD_NO_SLOT;
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001434}
1435
1436static enum kprobe_insn __kprobes
1437space_cccc_101x(kprobe_opcode_t insn, struct arch_specific_insn *asi)
1438{
1439 /* B : cccc 1010 xxxx xxxx xxxx xxxx xxxx xxxx */
1440 /* BL : cccc 1011 xxxx xxxx xxxx xxxx xxxx xxxx */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001441 asi->insn_handler = simulate_bbl;
Jon Medhursta539f5d2011-04-06 11:17:10 +01001442 return INSN_GOOD_NO_SLOT;
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001443}
1444
1445static enum kprobe_insn __kprobes
Jon Medhurstac211c62011-04-18 08:53:55 +01001446space_cccc_11xx(kprobe_opcode_t insn, struct arch_specific_insn *asi)
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001447{
Jon Medhurstac211c62011-04-18 08:53:55 +01001448 /* Coprocessor instructions... */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001449 /* MCRR : cccc 1100 0100 xxxx xxxx xxxx xxxx xxxx : (Rd!=Rn) */
1450 /* MRRC : cccc 1100 0101 xxxx xxxx xxxx xxxx xxxx : (Rd!=Rn) */
Jon Medhurstac211c62011-04-18 08:53:55 +01001451 /* LDC : cccc 110x xxx1 xxxx xxxx xxxx xxxx xxxx */
1452 /* STC : cccc 110x xxx0 xxxx xxxx xxxx xxxx xxxx */
1453 /* CDP : cccc 1110 xxxx xxxx xxxx xxxx xxx0 xxxx */
1454 /* MCR : cccc 1110 xxx0 xxxx xxxx xxxx xxx1 xxxx */
1455 /* MRC : cccc 1110 xxx1 xxxx xxxx xxxx xxx1 xxxx */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001456
Jon Medhurstac211c62011-04-18 08:53:55 +01001457 /* SVC : cccc 1111 xxxx xxxx xxxx xxxx xxxx xxxx */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001458
Jon Medhurstfa1a03b2011-04-18 08:53:54 +01001459 return INSN_REJECTED;
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001460}
1461
Jon Medhurst073090c2011-04-06 11:17:09 +01001462static unsigned long __kprobes __check_eq(unsigned long cpsr)
1463{
1464 return cpsr & PSR_Z_BIT;
1465}
1466
1467static unsigned long __kprobes __check_ne(unsigned long cpsr)
1468{
1469 return (~cpsr) & PSR_Z_BIT;
1470}
1471
1472static unsigned long __kprobes __check_cs(unsigned long cpsr)
1473{
1474 return cpsr & PSR_C_BIT;
1475}
1476
1477static unsigned long __kprobes __check_cc(unsigned long cpsr)
1478{
1479 return (~cpsr) & PSR_C_BIT;
1480}
1481
1482static unsigned long __kprobes __check_mi(unsigned long cpsr)
1483{
1484 return cpsr & PSR_N_BIT;
1485}
1486
1487static unsigned long __kprobes __check_pl(unsigned long cpsr)
1488{
1489 return (~cpsr) & PSR_N_BIT;
1490}
1491
1492static unsigned long __kprobes __check_vs(unsigned long cpsr)
1493{
1494 return cpsr & PSR_V_BIT;
1495}
1496
1497static unsigned long __kprobes __check_vc(unsigned long cpsr)
1498{
1499 return (~cpsr) & PSR_V_BIT;
1500}
1501
1502static unsigned long __kprobes __check_hi(unsigned long cpsr)
1503{
1504 cpsr &= ~(cpsr >> 1); /* PSR_C_BIT &= ~PSR_Z_BIT */
1505 return cpsr & PSR_C_BIT;
1506}
1507
1508static unsigned long __kprobes __check_ls(unsigned long cpsr)
1509{
1510 cpsr &= ~(cpsr >> 1); /* PSR_C_BIT &= ~PSR_Z_BIT */
1511 return (~cpsr) & PSR_C_BIT;
1512}
1513
1514static unsigned long __kprobes __check_ge(unsigned long cpsr)
1515{
1516 cpsr ^= (cpsr << 3); /* PSR_N_BIT ^= PSR_V_BIT */
1517 return (~cpsr) & PSR_N_BIT;
1518}
1519
1520static unsigned long __kprobes __check_lt(unsigned long cpsr)
1521{
1522 cpsr ^= (cpsr << 3); /* PSR_N_BIT ^= PSR_V_BIT */
1523 return cpsr & PSR_N_BIT;
1524}
1525
1526static unsigned long __kprobes __check_gt(unsigned long cpsr)
1527{
1528 unsigned long temp = cpsr ^ (cpsr << 3); /* PSR_N_BIT ^= PSR_V_BIT */
1529 temp |= (cpsr << 1); /* PSR_N_BIT |= PSR_Z_BIT */
1530 return (~temp) & PSR_N_BIT;
1531}
1532
1533static unsigned long __kprobes __check_le(unsigned long cpsr)
1534{
1535 unsigned long temp = cpsr ^ (cpsr << 3); /* PSR_N_BIT ^= PSR_V_BIT */
1536 temp |= (cpsr << 1); /* PSR_N_BIT |= PSR_Z_BIT */
1537 return temp & PSR_N_BIT;
1538}
1539
1540static unsigned long __kprobes __check_al(unsigned long cpsr)
1541{
1542 return true;
1543}
1544
1545static kprobe_check_cc * const condition_checks[16] = {
1546 &__check_eq, &__check_ne, &__check_cs, &__check_cc,
1547 &__check_mi, &__check_pl, &__check_vs, &__check_vc,
1548 &__check_hi, &__check_ls, &__check_ge, &__check_lt,
1549 &__check_gt, &__check_le, &__check_al, &__check_al
1550};
1551
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001552/* Return:
1553 * INSN_REJECTED If instruction is one not allowed to kprobe,
1554 * INSN_GOOD If instruction is supported and uses instruction slot,
1555 * INSN_GOOD_NO_SLOT If instruction is supported but doesn't use its slot.
1556 *
1557 * For instructions we don't want to kprobe (INSN_REJECTED return result):
1558 * These are generally ones that modify the processor state making
1559 * them "hard" to simulate such as switches processor modes or
1560 * make accesses in alternate modes. Any of these could be simulated
1561 * if the work was put into it, but low return considering they
1562 * should also be very rare.
1563 */
1564enum kprobe_insn __kprobes
1565arm_kprobe_decode_insn(kprobe_opcode_t insn, struct arch_specific_insn *asi)
1566{
Jon Medhurst073090c2011-04-06 11:17:09 +01001567 asi->insn_check_cc = condition_checks[insn>>28];
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001568 asi->insn[1] = KPROBE_RETURN_INSTRUCTION;
1569
1570 if ((insn & 0xf0000000) == 0xf0000000) {
1571
1572 return space_1111(insn, asi);
1573
1574 } else if ((insn & 0x0e000000) == 0x00000000) {
1575
1576 return space_cccc_000x(insn, asi);
1577
1578 } else if ((insn & 0x0e000000) == 0x02000000) {
1579
1580 return space_cccc_001x(insn, asi);
1581
1582 } else if ((insn & 0x0f000010) == 0x06000010) {
1583
1584 return space_cccc_0110__1(insn, asi);
1585
1586 } else if ((insn & 0x0f000010) == 0x07000010) {
1587
1588 return space_cccc_0111__1(insn, asi);
1589
1590 } else if ((insn & 0x0c000000) == 0x04000000) {
1591
1592 return space_cccc_01xx(insn, asi);
1593
1594 } else if ((insn & 0x0e000000) == 0x08000000) {
1595
1596 return space_cccc_100x(insn, asi);
1597
1598 } else if ((insn & 0x0e000000) == 0x0a000000) {
1599
1600 return space_cccc_101x(insn, asi);
1601
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001602 }
1603
Jon Medhurstac211c62011-04-18 08:53:55 +01001604 return space_cccc_11xx(insn, asi);
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001605}
1606
1607void __init arm_kprobe_decode_init(void)
1608{
1609 find_str_pc_offset();
1610}
1611
1612
1613/*
1614 * All ARM instructions listed below.
1615 *
1616 * Instructions and their general purpose registers are given.
1617 * If a particular register may not use R15, it is prefixed with a "!".
1618 * If marked with a "*" means the value returned by reading R15
1619 * is implementation defined.
1620 *
1621 * ADC/ADD/AND/BIC/CMN/CMP/EOR/MOV/MVN/ORR/RSB/RSC/SBC/SUB/TEQ
1622 * TST: Rd, Rn, Rm, !Rs
1623 * BX: Rm
1624 * BLX(2): !Rm
1625 * BX: Rm (R15 legal, but discouraged)
1626 * BXJ: !Rm,
1627 * CLZ: !Rd, !Rm
1628 * CPY: Rd, Rm
1629 * LDC/2,STC/2 immediate offset & unindex: Rn
1630 * LDC/2,STC/2 immediate pre/post-indexed: !Rn
1631 * LDM(1/3): !Rn, register_list
1632 * LDM(2): !Rn, !register_list
1633 * LDR,STR,PLD immediate offset: Rd, Rn
1634 * LDR,STR,PLD register offset: Rd, Rn, !Rm
1635 * LDR,STR,PLD scaled register offset: Rd, !Rn, !Rm
1636 * LDR,STR immediate pre/post-indexed: Rd, !Rn
1637 * LDR,STR register pre/post-indexed: Rd, !Rn, !Rm
1638 * LDR,STR scaled register pre/post-indexed: Rd, !Rn, !Rm
1639 * LDRB,STRB immediate offset: !Rd, Rn
1640 * LDRB,STRB register offset: !Rd, Rn, !Rm
1641 * LDRB,STRB scaled register offset: !Rd, !Rn, !Rm
1642 * LDRB,STRB immediate pre/post-indexed: !Rd, !Rn
1643 * LDRB,STRB register pre/post-indexed: !Rd, !Rn, !Rm
1644 * LDRB,STRB scaled register pre/post-indexed: !Rd, !Rn, !Rm
1645 * LDRT,LDRBT,STRBT immediate pre/post-indexed: !Rd, !Rn
1646 * LDRT,LDRBT,STRBT register pre/post-indexed: !Rd, !Rn, !Rm
1647 * LDRT,LDRBT,STRBT scaled register pre/post-indexed: !Rd, !Rn, !Rm
1648 * LDRH/SH/SB/D,STRH/SH/SB/D immediate offset: !Rd, Rn
1649 * LDRH/SH/SB/D,STRH/SH/SB/D register offset: !Rd, Rn, !Rm
1650 * LDRH/SH/SB/D,STRH/SH/SB/D immediate pre/post-indexed: !Rd, !Rn
1651 * LDRH/SH/SB/D,STRH/SH/SB/D register pre/post-indexed: !Rd, !Rn, !Rm
1652 * LDREX: !Rd, !Rn
1653 * MCR/2: !Rd
1654 * MCRR/2,MRRC/2: !Rd, !Rn
1655 * MLA: !Rd, !Rn, !Rm, !Rs
1656 * MOV: Rd
1657 * MRC/2: !Rd (if Rd==15, only changes cond codes, not the register)
1658 * MRS,MSR: !Rd
1659 * MUL: !Rd, !Rm, !Rs
1660 * PKH{BT,TB}: !Rd, !Rn, !Rm
1661 * QDADD,[U]QADD/16/8/SUBX: !Rd, !Rm, !Rn
1662 * QDSUB,[U]QSUB/16/8/ADDX: !Rd, !Rm, !Rn
1663 * REV/16/SH: !Rd, !Rm
1664 * RFE: !Rn
1665 * {S,U}[H]ADD{16,8,SUBX},{S,U}[H]SUB{16,8,ADDX}: !Rd, !Rn, !Rm
1666 * SEL: !Rd, !Rn, !Rm
1667 * SMLA<x><y>,SMLA{D,W<y>},SMLSD,SMML{A,S}: !Rd, !Rn, !Rm, !Rs
1668 * SMLAL<x><y>,SMLA{D,LD},SMLSLD,SMMULL,SMULW<y>: !RdHi, !RdLo, !Rm, !Rs
1669 * SMMUL,SMUAD,SMUL<x><y>,SMUSD: !Rd, !Rm, !Rs
1670 * SSAT/16: !Rd, !Rm
1671 * STM(1/2): !Rn, register_list* (R15 in reg list not recommended)
1672 * STRT immediate pre/post-indexed: Rd*, !Rn
1673 * STRT register pre/post-indexed: Rd*, !Rn, !Rm
1674 * STRT scaled register pre/post-indexed: Rd*, !Rn, !Rm
1675 * STREX: !Rd, !Rn, !Rm
1676 * SWP/B: !Rd, !Rn, !Rm
1677 * {S,U}XTA{B,B16,H}: !Rd, !Rn, !Rm
1678 * {S,U}XT{B,B16,H}: !Rd, !Rm
1679 * UM{AA,LA,UL}L: !RdHi, !RdLo, !Rm, !Rs
1680 * USA{D8,A8,T,T16}: !Rd, !Rm, !Rs
1681 *
1682 * May transfer control by writing R15 (possible mode changes or alternate
1683 * mode accesses marked by "*"):
1684 * ALU op (* with s-bit), B, BL, BKPT, BLX(1/2), BX, BXJ, CPS*, CPY,
1685 * LDM(1), LDM(2/3)*, LDR, MOV, RFE*, SWI*
1686 *
1687 * Instructions that do not take general registers, nor transfer control:
1688 * CDP/2, SETEND, SRS*
1689 */