blob: 1acb435a0585be0b2da1ffbaae7cd517eb628530 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Copyright (C) 1995 Linus Torvalds
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 */
4
5/*
6 * This file handles the architecture-dependent parts of initialization
7 */
8
9#include <linux/errno.h>
10#include <linux/sched.h>
11#include <linux/kernel.h>
12#include <linux/mm.h>
13#include <linux/stddef.h>
14#include <linux/unistd.h>
15#include <linux/ptrace.h>
16#include <linux/slab.h>
17#include <linux/user.h>
18#include <linux/a.out.h>
Jon Smirl894673e2006-07-10 04:44:13 -070019#include <linux/screen_info.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/ioport.h>
21#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/init.h>
23#include <linux/initrd.h>
24#include <linux/highmem.h>
25#include <linux/bootmem.h>
26#include <linux/module.h>
27#include <asm/processor.h>
28#include <linux/console.h>
29#include <linux/seq_file.h>
Vivek Goyalaac04b32006-01-09 20:51:47 -080030#include <linux/crash_dump.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <linux/root_dev.h>
32#include <linux/pci.h>
33#include <linux/acpi.h>
34#include <linux/kallsyms.h>
35#include <linux/edd.h>
Matt Tolentinobbfceef2005-06-23 00:08:07 -070036#include <linux/mmzone.h>
Eric W. Biederman5f5609d2005-06-25 14:58:04 -070037#include <linux/kexec.h>
Venkatesh Pallipadi95235ca2005-12-02 10:43:20 -080038#include <linux/cpufreq.h>
Andi Kleene9928672006-01-11 22:43:33 +010039#include <linux/dmi.h>
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010040#include <linux/dma-mapping.h>
Andi Kleen681558f2006-03-25 16:29:46 +010041#include <linux/ctype.h>
Matt Tolentinobbfceef2005-06-23 00:08:07 -070042
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <asm/mtrr.h>
44#include <asm/uaccess.h>
45#include <asm/system.h>
46#include <asm/io.h>
47#include <asm/smp.h>
48#include <asm/msr.h>
49#include <asm/desc.h>
50#include <video/edid.h>
51#include <asm/e820.h>
52#include <asm/dma.h>
53#include <asm/mpspec.h>
54#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#include <asm/proto.h>
56#include <asm/setup.h>
57#include <asm/mach_apic.h>
58#include <asm/numa.h>
Andi Kleen2bc04142005-11-05 17:25:53 +010059#include <asm/sections.h>
Andi Kleenf2d3efe2006-03-25 16:30:22 +010060#include <asm/dmi.h>
Bernhard Walle00bf4092007-10-21 16:42:01 -070061#include <asm/cacheflush.h>
Thomas Gleixneraf7a78e2008-01-30 13:30:17 +010062#include <asm/mce.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
64/*
65 * Machine setup..
66 */
67
Ravikiran G Thirumalai6c231b72005-09-06 15:17:45 -070068struct cpuinfo_x86 boot_cpu_data __read_mostly;
Andi Kleen2ee60e172006-06-26 13:59:44 +020069EXPORT_SYMBOL(boot_cpu_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -070070
71unsigned long mmu_cr4_features;
72
Linus Torvalds1da177e2005-04-16 15:20:36 -070073/* Boot loader ID as an integer, for the benefit of proc_dointvec */
74int bootloader_type;
75
76unsigned long saved_video_mode;
77
Andi Kleenf039b752007-05-02 19:27:12 +020078int force_mwait __cpuinitdata;
79
Andi Kleenf2d3efe2006-03-25 16:30:22 +010080/*
81 * Early DMI memory
82 */
83int dmi_alloc_index;
84char dmi_alloc_data[DMI_MAX_DATA];
85
Linus Torvalds1da177e2005-04-16 15:20:36 -070086/*
87 * Setup options
88 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070089struct screen_info screen_info;
Andi Kleen2ee60e172006-06-26 13:59:44 +020090EXPORT_SYMBOL(screen_info);
Linus Torvalds1da177e2005-04-16 15:20:36 -070091struct sys_desc_table_struct {
92 unsigned short length;
93 unsigned char table[0];
94};
95
96struct edid_info edid_info;
Antonino A. Daplasba707102006-06-26 00:26:37 -070097EXPORT_SYMBOL_GPL(edid_info);
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
99extern int root_mountflags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
Alon Bar-Levadf48852007-02-12 00:54:25 -0800101char __initdata command_line[COMMAND_LINE_SIZE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
103struct resource standard_io_resources[] = {
104 { .name = "dma1", .start = 0x00, .end = 0x1f,
105 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
106 { .name = "pic1", .start = 0x20, .end = 0x21,
107 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
108 { .name = "timer0", .start = 0x40, .end = 0x43,
109 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
110 { .name = "timer1", .start = 0x50, .end = 0x53,
111 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
112 { .name = "keyboard", .start = 0x60, .end = 0x6f,
113 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
114 { .name = "dma page reg", .start = 0x80, .end = 0x8f,
115 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
116 { .name = "pic2", .start = 0xa0, .end = 0xa1,
117 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
118 { .name = "dma2", .start = 0xc0, .end = 0xdf,
119 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
120 { .name = "fpu", .start = 0xf0, .end = 0xff,
121 .flags = IORESOURCE_BUSY | IORESOURCE_IO }
122};
123
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124#define IORESOURCE_RAM (IORESOURCE_BUSY | IORESOURCE_MEM)
125
Bernhard Wallec9cce832008-01-30 13:30:32 +0100126static struct resource data_resource = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 .name = "Kernel data",
128 .start = 0,
129 .end = 0,
130 .flags = IORESOURCE_RAM,
131};
Bernhard Wallec9cce832008-01-30 13:30:32 +0100132static struct resource code_resource = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 .name = "Kernel code",
134 .start = 0,
135 .end = 0,
136 .flags = IORESOURCE_RAM,
137};
Bernhard Wallec9cce832008-01-30 13:30:32 +0100138static struct resource bss_resource = {
Bernhard Walle00bf4092007-10-21 16:42:01 -0700139 .name = "Kernel bss",
140 .start = 0,
141 .end = 0,
142 .flags = IORESOURCE_RAM,
143};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144
Thomas Gleixner8c61b902008-01-30 13:30:16 +0100145static void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c);
146
Vivek Goyalaac04b32006-01-09 20:51:47 -0800147#ifdef CONFIG_PROC_VMCORE
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200148/* elfcorehdr= specifies the location of elf core header
149 * stored by the crashed kernel. This option will be passed
150 * by kexec loader to the capture kernel.
151 */
152static int __init setup_elfcorehdr(char *arg)
153{
154 char *end;
155 if (!arg)
156 return -EINVAL;
157 elfcorehdr_addr = memparse(arg, &end);
158 return end > arg ? 0 : -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159}
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200160early_param("elfcorehdr", setup_elfcorehdr);
161#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162
Matt Tolentino2b976902005-06-23 00:08:06 -0700163#ifndef CONFIG_NUMA
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700164static void __init
165contig_initmem_init(unsigned long start_pfn, unsigned long end_pfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166{
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700167 unsigned long bootmap_size, bootmap;
168
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700169 bootmap_size = bootmem_bootmap_pages(end_pfn)<<PAGE_SHIFT;
170 bootmap = find_e820_area(0, end_pfn<<PAGE_SHIFT, bootmap_size);
171 if (bootmap == -1L)
172 panic("Cannot find bootmem map of size %ld\n",bootmap_size);
173 bootmap_size = init_bootmem(bootmap >> PAGE_SHIFT, end_pfn);
Mel Gorman5cb248a2006-09-27 01:49:52 -0700174 e820_register_active_regions(0, start_pfn, end_pfn);
175 free_bootmem_with_active_regions(0, end_pfn);
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700176 reserve_bootmem(bootmap, bootmap_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177}
178#endif
179
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180#if defined(CONFIG_EDD) || defined(CONFIG_EDD_MODULE)
181struct edd edd;
182#ifdef CONFIG_EDD_MODULE
183EXPORT_SYMBOL(edd);
184#endif
185/**
186 * copy_edd() - Copy the BIOS EDD information
187 * from boot_params into a safe place.
188 *
189 */
190static inline void copy_edd(void)
191{
H. Peter Anvin30c82642007-10-15 17:13:22 -0700192 memcpy(edd.mbr_signature, boot_params.edd_mbr_sig_buffer,
193 sizeof(edd.mbr_signature));
194 memcpy(edd.edd_info, boot_params.eddbuf, sizeof(edd.edd_info));
195 edd.mbr_signature_nr = boot_params.edd_mbr_sig_buf_entries;
196 edd.edd_info_nr = boot_params.eddbuf_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197}
198#else
199static inline void copy_edd(void)
200{
201}
202#endif
203
Bernhard Walle5c3391f2007-10-18 23:40:59 -0700204#ifdef CONFIG_KEXEC
205static void __init reserve_crashkernel(void)
206{
207 unsigned long long free_mem;
208 unsigned long long crash_size, crash_base;
209 int ret;
210
211 free_mem = ((unsigned long long)max_low_pfn - min_low_pfn) << PAGE_SHIFT;
212
213 ret = parse_crashkernel(boot_command_line, free_mem,
214 &crash_size, &crash_base);
215 if (ret == 0 && crash_size) {
216 if (crash_base > 0) {
217 printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
218 "for crashkernel (System RAM: %ldMB)\n",
219 (unsigned long)(crash_size >> 20),
220 (unsigned long)(crash_base >> 20),
221 (unsigned long)(free_mem >> 20));
222 crashk_res.start = crash_base;
223 crashk_res.end = crash_base + crash_size - 1;
224 reserve_bootmem(crash_base, crash_size);
225 } else
226 printk(KERN_INFO "crashkernel reservation failed - "
227 "you have to specify a base address\n");
228 }
229}
230#else
231static inline void __init reserve_crashkernel(void)
232{}
233#endif
234
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235#define EBDA_ADDR_POINTER 0x40E
Andi Kleenac71d122006-05-08 15:17:28 +0200236
237unsigned __initdata ebda_addr;
238unsigned __initdata ebda_size;
239
240static void discover_ebda(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241{
Andi Kleenac71d122006-05-08 15:17:28 +0200242 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 * there is a real-mode segmented pointer pointing to the
244 * 4K EBDA area at 0x40E
245 */
Vivek Goyalbdb96a62007-05-02 19:27:07 +0200246 ebda_addr = *(unsigned short *)__va(EBDA_ADDR_POINTER);
Andi Kleenac71d122006-05-08 15:17:28 +0200247 ebda_addr <<= 4;
248
Vivek Goyalbdb96a62007-05-02 19:27:07 +0200249 ebda_size = *(unsigned short *)__va(ebda_addr);
Andi Kleenac71d122006-05-08 15:17:28 +0200250
251 /* Round EBDA up to pages */
252 if (ebda_size == 0)
253 ebda_size = 1;
254 ebda_size <<= 10;
255 ebda_size = round_up(ebda_size + (ebda_addr & ~PAGE_MASK), PAGE_SIZE);
256 if (ebda_size > 64*1024)
257 ebda_size = 64*1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258}
259
260void __init setup_arch(char **cmdline_p)
261{
Alon Bar-Levadf48852007-02-12 00:54:25 -0800262 printk(KERN_INFO "Command line: %s\n", boot_command_line);
Andi Kleen43c85c92006-09-26 10:52:32 +0200263
H. Peter Anvin30c82642007-10-15 17:13:22 -0700264 ROOT_DEV = old_decode_dev(boot_params.hdr.root_dev);
265 screen_info = boot_params.screen_info;
266 edid_info = boot_params.edid_info;
267 saved_video_mode = boot_params.hdr.vid_mode;
268 bootloader_type = boot_params.hdr.type_of_loader;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
270#ifdef CONFIG_BLK_DEV_RAM
H. Peter Anvin30c82642007-10-15 17:13:22 -0700271 rd_image_start = boot_params.hdr.ram_size & RAMDISK_IMAGE_START_MASK;
272 rd_prompt = ((boot_params.hdr.ram_size & RAMDISK_PROMPT_FLAG) != 0);
273 rd_doload = ((boot_params.hdr.ram_size & RAMDISK_LOAD_FLAG) != 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274#endif
275 setup_memory_region();
276 copy_edd();
277
H. Peter Anvin30c82642007-10-15 17:13:22 -0700278 if (!boot_params.hdr.root_flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 root_mountflags &= ~MS_RDONLY;
280 init_mm.start_code = (unsigned long) &_text;
281 init_mm.end_code = (unsigned long) &_etext;
282 init_mm.end_data = (unsigned long) &_edata;
283 init_mm.brk = (unsigned long) &_end;
284
Linus Torvaldse3ebadd2007-05-07 08:44:24 -0700285 code_resource.start = virt_to_phys(&_text);
286 code_resource.end = virt_to_phys(&_etext)-1;
287 data_resource.start = virt_to_phys(&_etext);
288 data_resource.end = virt_to_phys(&_edata)-1;
Bernhard Walle00bf4092007-10-21 16:42:01 -0700289 bss_resource.start = virt_to_phys(&__bss_start);
290 bss_resource.end = virt_to_phys(&__bss_stop)-1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 early_identify_cpu(&boot_cpu_data);
293
Alon Bar-Levadf48852007-02-12 00:54:25 -0800294 strlcpy(command_line, boot_command_line, COMMAND_LINE_SIZE);
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200295 *cmdline_p = command_line;
296
297 parse_early_param();
298
299 finish_e820_parsing();
Andi Kleen9ca33eb2006-09-26 10:52:32 +0200300
Mel Gorman5cb248a2006-09-27 01:49:52 -0700301 e820_register_active_regions(0, 0, -1UL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 /*
303 * partially used pages are not usable - thus
304 * we are rounding upwards:
305 */
306 end_pfn = e820_end_of_ram();
Jan Beulichcaff0712006-09-26 10:52:31 +0200307 num_physpages = end_pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
309 check_efer();
310
Andi Kleenac71d122006-05-08 15:17:28 +0200311 discover_ebda();
312
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 init_memory_mapping(0, (end_pfn_map << PAGE_SHIFT));
314
Andi Kleenf2d3efe2006-03-25 16:30:22 +0100315 dmi_scan_machine();
316
Rene Hermanb02aae92008-01-30 13:30:05 +0100317 io_delay_init();
318
Mike Travis71fff5e2007-10-19 20:35:03 +0200319#ifdef CONFIG_SMP
320 /* setup to use the static apicid table during kernel startup */
321 x86_cpu_to_apicid_ptr = (void *)&x86_cpu_to_apicid_init;
322#endif
323
Len Brown888ba6c2005-08-24 12:07:20 -0400324#ifdef CONFIG_ACPI
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 /*
326 * Initialize the ACPI boot-time table parser (gets the RSDP and SDT).
327 * Call this early for SRAT node setup.
328 */
329 acpi_boot_table_init();
330#endif
331
Jan Beulichcaff0712006-09-26 10:52:31 +0200332 /* How many end-of-memory variables you have, grandma! */
333 max_low_pfn = end_pfn;
334 max_pfn = end_pfn;
335 high_memory = (void *)__va(end_pfn * PAGE_SIZE - 1) + 1;
336
Mel Gorman5cb248a2006-09-27 01:49:52 -0700337 /* Remove active ranges so rediscovery with NUMA-awareness happens */
338 remove_all_active_ranges();
339
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340#ifdef CONFIG_ACPI_NUMA
341 /*
342 * Parse SRAT to discover nodes.
343 */
344 acpi_numa_init();
345#endif
346
Matt Tolentino2b976902005-06-23 00:08:06 -0700347#ifdef CONFIG_NUMA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 numa_initmem_init(0, end_pfn);
349#else
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700350 contig_initmem_init(0, end_pfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351#endif
352
353 /* Reserve direct mapping */
354 reserve_bootmem_generic(table_start << PAGE_SHIFT,
355 (table_end - table_start) << PAGE_SHIFT);
356
357 /* reserve kernel */
Andi Kleenceee8822006-08-30 19:37:12 +0200358 reserve_bootmem_generic(__pa_symbol(&_text),
359 __pa_symbol(&_end) - __pa_symbol(&_text));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360
361 /*
362 * reserve physical page 0 - it's a special BIOS page on many boxes,
363 * enabling clean reboots, SMP operation, laptop functions.
364 */
365 reserve_bootmem_generic(0, PAGE_SIZE);
366
367 /* reserve ebda region */
Andi Kleenac71d122006-05-08 15:17:28 +0200368 if (ebda_addr)
369 reserve_bootmem_generic(ebda_addr, ebda_size);
Amul Shah076422d2007-02-13 13:26:19 +0100370#ifdef CONFIG_NUMA
371 /* reserve nodemap region */
372 if (nodemap_addr)
373 reserve_bootmem_generic(nodemap_addr, nodemap_size);
374#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375
376#ifdef CONFIG_SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 /* Reserve SMP trampoline */
Vivek Goyal90b1c202007-05-02 19:27:07 +0200378 reserve_bootmem_generic(SMP_TRAMPOLINE_BASE, 2*PAGE_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379#endif
380
Len Brown673d5b42007-07-28 03:33:16 -0400381#ifdef CONFIG_ACPI_SLEEP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 /*
383 * Reserve low memory region for sleep support.
384 */
385 acpi_reserve_bootmem();
386#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 /*
388 * Find and reserve possible boot-time SMP configuration:
389 */
390 find_smp_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391#ifdef CONFIG_BLK_DEV_INITRD
H. Peter Anvin30c82642007-10-15 17:13:22 -0700392 if (boot_params.hdr.type_of_loader && boot_params.hdr.ramdisk_image) {
393 unsigned long ramdisk_image = boot_params.hdr.ramdisk_image;
394 unsigned long ramdisk_size = boot_params.hdr.ramdisk_size;
395 unsigned long ramdisk_end = ramdisk_image + ramdisk_size;
396 unsigned long end_of_mem = end_pfn << PAGE_SHIFT;
397
398 if (ramdisk_end <= end_of_mem) {
399 reserve_bootmem_generic(ramdisk_image, ramdisk_size);
400 initrd_start = ramdisk_image + PAGE_OFFSET;
401 initrd_end = initrd_start+ramdisk_size;
402 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 printk(KERN_ERR "initrd extends beyond end of memory "
H. Peter Anvin30c82642007-10-15 17:13:22 -0700404 "(0x%08lx > 0x%08lx)\ndisabling initrd\n",
405 ramdisk_end, end_of_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 initrd_start = 0;
407 }
408 }
409#endif
Bernhard Walle5c3391f2007-10-18 23:40:59 -0700410 reserve_crashkernel();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 paging_init();
412
Andi Kleendfa46982006-09-26 10:52:30 +0200413 early_quirks();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
Ashok Raj51f62e12006-03-25 16:29:28 +0100415 /*
416 * set this early, so we dont allocate cpu0
417 * if MADT list doesnt list BSP first
418 * mpparse.c/MP_processor_info() allocates logical cpu numbers.
419 */
420 cpu_set(0, cpu_present_map);
Len Brown888ba6c2005-08-24 12:07:20 -0400421#ifdef CONFIG_ACPI
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 /*
423 * Read APIC and some other early information from ACPI tables.
424 */
425 acpi_boot_init();
426#endif
427
Ravikiran Thirumalai05b3cbd2006-01-11 22:45:36 +0100428 init_cpu_to_node();
429
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 /*
431 * get boot-time SMP configuration:
432 */
433 if (smp_found_config)
434 get_smp_config();
435 init_apic_mappings();
Thomas Gleixner3e35a0e2008-01-30 13:30:19 +0100436 ioapic_init_mappings();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437
438 /*
Andi Kleenfc986db2007-02-13 13:26:24 +0100439 * We trust e820 completely. No explicit ROM probing in memory.
440 */
Bernhard Wallec9cce832008-01-30 13:30:32 +0100441 e820_reserve_resources(&code_resource, &data_resource, &bss_resource);
Rafael J. Wysockie8eff5a2006-09-25 23:32:46 -0700442 e820_mark_nosave_regions();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 {
445 unsigned i;
446 /* request I/O space for devices used on all i[345]86 PCs */
Andi Kleen9d0ef4f2006-09-30 01:47:55 +0200447 for (i = 0; i < ARRAY_SIZE(standard_io_resources); i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 request_resource(&ioport_resource, &standard_io_resources[i]);
449 }
450
Andi Kleena1e97782005-04-16 15:25:12 -0700451 e820_setup_gap();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453#ifdef CONFIG_VT
454#if defined(CONFIG_VGA_CONSOLE)
455 conswitchp = &vga_con;
456#elif defined(CONFIG_DUMMY_CONSOLE)
457 conswitchp = &dummy_con;
458#endif
459#endif
460}
461
Ashok Raje6982c62005-06-25 14:54:58 -0700462static int __cpuinit get_model_name(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463{
464 unsigned int *v;
465
Andi Kleenebfcaa92005-04-16 15:25:18 -0700466 if (c->extended_cpuid_level < 0x80000004)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 return 0;
468
469 v = (unsigned int *) c->x86_model_id;
470 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
471 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
472 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
473 c->x86_model_id[48] = 0;
474 return 1;
475}
476
477
Ashok Raje6982c62005-06-25 14:54:58 -0700478static void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479{
480 unsigned int n, dummy, eax, ebx, ecx, edx;
481
Andi Kleenebfcaa92005-04-16 15:25:18 -0700482 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483
484 if (n >= 0x80000005) {
485 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
486 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
487 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
488 c->x86_cache_size=(ecx>>24)+(edx>>24);
489 /* On K8 L1 TLB is inclusive, so don't count it */
490 c->x86_tlbsize = 0;
491 }
492
493 if (n >= 0x80000006) {
494 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
495 ecx = cpuid_ecx(0x80000006);
496 c->x86_cache_size = ecx >> 16;
497 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
498
499 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
500 c->x86_cache_size, ecx & 0xFF);
501 }
502
503 if (n >= 0x80000007)
504 cpuid(0x80000007, &dummy, &dummy, &dummy, &c->x86_power);
505 if (n >= 0x80000008) {
506 cpuid(0x80000008, &eax, &dummy, &dummy, &dummy);
507 c->x86_virt_bits = (eax >> 8) & 0xff;
508 c->x86_phys_bits = eax & 0xff;
509 }
510}
511
Andi Kleen3f098c22005-09-12 18:49:24 +0200512#ifdef CONFIG_NUMA
513static int nearby_node(int apicid)
514{
515 int i;
516 for (i = apicid - 1; i >= 0; i--) {
517 int node = apicid_to_node[i];
518 if (node != NUMA_NO_NODE && node_online(node))
519 return node;
520 }
521 for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
522 int node = apicid_to_node[i];
523 if (node != NUMA_NO_NODE && node_online(node))
524 return node;
525 }
526 return first_node(node_online_map); /* Shouldn't happen */
527}
528#endif
529
Andi Kleen63518642005-04-16 15:25:16 -0700530/*
531 * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
532 * Assumes number of cores is a power of two.
533 */
534static void __init amd_detect_cmp(struct cpuinfo_x86 *c)
535{
536#ifdef CONFIG_SMP
Andi Kleenb41e2932005-05-20 14:27:55 -0700537 unsigned bits;
Andi Kleen3f098c22005-09-12 18:49:24 +0200538#ifdef CONFIG_NUMA
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200539 int cpu = smp_processor_id();
Andi Kleen3f098c22005-09-12 18:49:24 +0200540 int node = 0;
Ravikiran G Thirumalai60c1bc82006-03-25 16:30:04 +0100541 unsigned apicid = hard_smp_processor_id();
Andi Kleen3f098c22005-09-12 18:49:24 +0200542#endif
Andi Kleenfaee9a52006-06-26 13:56:10 +0200543 unsigned ecx = cpuid_ecx(0x80000008);
Andi Kleenb41e2932005-05-20 14:27:55 -0700544
Andi Kleenfaee9a52006-06-26 13:56:10 +0200545 c->x86_max_cores = (ecx & 0xff) + 1;
546
547 /* CPU telling us the core id bits shift? */
548 bits = (ecx >> 12) & 0xF;
549
550 /* Otherwise recompute */
551 if (bits == 0) {
552 while ((1 << bits) < c->x86_max_cores)
553 bits++;
554 }
Andi Kleenb41e2932005-05-20 14:27:55 -0700555
556 /* Low order bits define the core id (index of core in socket) */
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200557 c->cpu_core_id = c->phys_proc_id & ((1 << bits)-1);
Andi Kleenb41e2932005-05-20 14:27:55 -0700558 /* Convert the APIC ID into the socket ID */
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200559 c->phys_proc_id = phys_pkg_id(bits);
Andi Kleen63518642005-04-16 15:25:16 -0700560
561#ifdef CONFIG_NUMA
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200562 node = c->phys_proc_id;
Andi Kleen3f098c22005-09-12 18:49:24 +0200563 if (apicid_to_node[apicid] != NUMA_NO_NODE)
564 node = apicid_to_node[apicid];
565 if (!node_online(node)) {
566 /* Two possibilities here:
567 - The CPU is missing memory and no node was created.
568 In that case try picking one from a nearby CPU
569 - The APIC IDs differ from the HyperTransport node IDs
570 which the K8 northbridge parsing fills in.
571 Assume they are all increased by a constant offset,
572 but in the same order as the HT nodeids.
573 If that doesn't result in a usable node fall back to the
574 path for the previous case. */
Mike Travis92cb7612007-10-19 20:35:04 +0200575 int ht_nodeid = apicid - (cpu_data(0).phys_proc_id << bits);
Andi Kleen3f098c22005-09-12 18:49:24 +0200576 if (ht_nodeid >= 0 &&
577 apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
578 node = apicid_to_node[ht_nodeid];
579 /* Pick a nearby node */
580 if (!node_online(node))
581 node = nearby_node(apicid);
582 }
Andi Kleen69d81fc2005-11-05 17:25:53 +0100583 numa_set_node(cpu, node);
Andi Kleena1586082005-05-16 21:53:21 -0700584
Rohit Sethe42f9432006-06-26 13:59:14 +0200585 printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
Andi Kleen3f098c22005-09-12 18:49:24 +0200586#endif
Andi Kleen63518642005-04-16 15:25:16 -0700587#endif
588}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589
Thomas Gleixnerfb79d222007-10-12 23:04:07 +0200590#define ENABLE_C1E_MASK 0x18000000
591#define CPUID_PROCESSOR_SIGNATURE 1
592#define CPUID_XFAM 0x0ff00000
593#define CPUID_XFAM_K8 0x00000000
594#define CPUID_XFAM_10H 0x00100000
595#define CPUID_XFAM_11H 0x00200000
596#define CPUID_XMOD 0x000f0000
597#define CPUID_XMOD_REV_F 0x00040000
598
599/* AMD systems with C1E don't have a working lAPIC timer. Check for that. */
600static __cpuinit int amd_apic_timer_broken(void)
601{
602 u32 lo, hi;
603 u32 eax = cpuid_eax(CPUID_PROCESSOR_SIGNATURE);
604 switch (eax & CPUID_XFAM) {
605 case CPUID_XFAM_K8:
606 if ((eax & CPUID_XMOD) < CPUID_XMOD_REV_F)
607 break;
608 case CPUID_XFAM_10H:
609 case CPUID_XFAM_11H:
610 rdmsr(MSR_K8_ENABLE_C1E, lo, hi);
611 if (lo & ENABLE_C1E_MASK)
612 return 1;
613 break;
614 default:
615 /* err on the side of caution */
616 return 1;
617 }
618 return 0;
619}
620
Magnus Dammed775042006-09-26 10:52:36 +0200621static void __cpuinit init_amd(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622{
Andi Kleen7bcd3f32006-02-03 21:51:02 +0100623 unsigned level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624
Linus Torvaldsbc5e8fd2005-09-17 15:41:04 -0700625#ifdef CONFIG_SMP
626 unsigned long value;
627
Andi Kleen7d318d72005-09-29 22:05:55 +0200628 /*
629 * Disable TLB flush filter by setting HWCR.FFDIS on K8
630 * bit 6 of msr C001_0015
631 *
632 * Errata 63 for SH-B3 steppings
633 * Errata 122 for all steppings (F+ have it disabled by default)
634 */
635 if (c->x86 == 15) {
636 rdmsrl(MSR_K8_HWCR, value);
637 value |= 1 << 6;
638 wrmsrl(MSR_K8_HWCR, value);
639 }
Linus Torvaldsbc5e8fd2005-09-17 15:41:04 -0700640#endif
641
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 /* Bit 31 in normal CPUID used for nonstandard 3DNow ID;
643 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway */
644 clear_bit(0*32+31, &c->x86_capability);
645
Andi Kleen7bcd3f32006-02-03 21:51:02 +0100646 /* On C+ stepping K8 rep microcode works well for copy/memset */
647 level = cpuid_eax(1);
648 if (c->x86 == 15 && ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58))
649 set_bit(X86_FEATURE_REP_GOOD, &c->x86_capability);
Andi Kleen99741fa2007-10-17 18:04:41 +0200650 if (c->x86 == 0x10 || c->x86 == 0x11)
Andi Kleen5b74e3a2007-07-21 17:09:57 +0200651 set_bit(X86_FEATURE_REP_GOOD, &c->x86_capability);
Andi Kleen7bcd3f32006-02-03 21:51:02 +0100652
Andi Kleen18bd0572006-04-20 02:36:45 +0200653 /* Enable workaround for FXSAVE leak */
654 if (c->x86 >= 6)
655 set_bit(X86_FEATURE_FXSAVE_LEAK, &c->x86_capability);
656
Rohit Sethe42f9432006-06-26 13:59:14 +0200657 level = get_model_name(c);
658 if (!level) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 switch (c->x86) {
660 case 15:
661 /* Should distinguish Models here, but this is only
662 a fallback anyways. */
663 strcpy(c->x86_model_id, "Hammer");
664 break;
665 }
666 }
667 display_cacheinfo(c);
668
Andi Kleen130951c2006-01-11 22:42:02 +0100669 /* c->x86_power is 8000_0007 edx. Bit 8 is constant TSC */
670 if (c->x86_power & (1<<8))
671 set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
672
Andi Kleenfaee9a52006-06-26 13:56:10 +0200673 /* Multi core CPU? */
674 if (c->extended_cpuid_level >= 0x80000008)
Andi Kleen63518642005-04-16 15:25:16 -0700675 amd_detect_cmp(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676
Andi Kleen67cddd92007-07-21 17:10:03 +0200677 if (c->extended_cpuid_level >= 0x80000006 &&
678 (cpuid_edx(0x80000006) & 0xf000))
679 num_cache_leaves = 4;
680 else
681 num_cache_leaves = 3;
Andi Kleen20493362006-09-26 10:52:41 +0200682
Andi Kleen0bd8acd2007-07-22 11:12:34 +0200683 if (c->x86 == 0xf || c->x86 == 0x10 || c->x86 == 0x11)
684 set_bit(X86_FEATURE_K8, &c->x86_capability);
685
Andi Kleen61677962006-12-07 02:14:12 +0100686 /* RDTSC can be speculated around */
687 clear_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
Andi Kleenf039b752007-05-02 19:27:12 +0200688
689 /* Family 10 doesn't support C states in MWAIT so don't use it */
690 if (c->x86 == 0x10 && !force_mwait)
691 clear_bit(X86_FEATURE_MWAIT, &c->x86_capability);
Thomas Gleixnerfb79d222007-10-12 23:04:07 +0200692
693 if (amd_apic_timer_broken())
694 disable_apic_timer = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695}
696
Ashok Raje6982c62005-06-25 14:54:58 -0700697static void __cpuinit detect_ht(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698{
699#ifdef CONFIG_SMP
700 u32 eax, ebx, ecx, edx;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100701 int index_msb, core_bits;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100702
703 cpuid(1, &eax, &ebx, &ecx, &edx);
704
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100705
Rohit Sethe42f9432006-06-26 13:59:14 +0200706 if (!cpu_has(c, X86_FEATURE_HT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 return;
Rohit Sethe42f9432006-06-26 13:59:14 +0200708 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
709 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 smp_num_siblings = (ebx & 0xff0000) >> 16;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100712
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 if (smp_num_siblings == 1) {
714 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100715 } else if (smp_num_siblings > 1 ) {
716
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 if (smp_num_siblings > NR_CPUS) {
718 printk(KERN_WARNING "CPU: Unsupported number of the siblings %d", smp_num_siblings);
719 smp_num_siblings = 1;
720 return;
721 }
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100722
723 index_msb = get_count_order(smp_num_siblings);
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200724 c->phys_proc_id = phys_pkg_id(index_msb);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700725
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100726 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700727
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100728 index_msb = get_count_order(smp_num_siblings) ;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700729
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100730 core_bits = get_count_order(c->x86_max_cores);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700731
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200732 c->cpu_core_id = phys_pkg_id(index_msb) &
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100733 ((1 << core_bits) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 }
Rohit Sethe42f9432006-06-26 13:59:14 +0200735out:
736 if ((c->x86_max_cores * smp_num_siblings) > 1) {
737 printk(KERN_INFO "CPU: Physical Processor ID: %d\n", c->phys_proc_id);
738 printk(KERN_INFO "CPU: Processor Core ID: %d\n", c->cpu_core_id);
739 }
740
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741#endif
742}
743
Andi Kleen3dd9d512005-04-16 15:25:15 -0700744/*
745 * find out the number of processor cores on the die
746 */
Ashok Raje6982c62005-06-25 14:54:58 -0700747static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
Andi Kleen3dd9d512005-04-16 15:25:15 -0700748{
Rohit Seth2bbc4192006-06-26 13:58:02 +0200749 unsigned int eax, t;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700750
751 if (c->cpuid_level < 4)
752 return 1;
753
Rohit Seth2bbc4192006-06-26 13:58:02 +0200754 cpuid_count(4, 0, &eax, &t, &t, &t);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700755
756 if (eax & 0x1f)
757 return ((eax >> 26) + 1);
758 else
759 return 1;
760}
761
Andi Kleendf0cc262005-09-12 18:49:24 +0200762static void srat_detect_node(void)
763{
764#ifdef CONFIG_NUMA
Ravikiran G Thirumalaiddea7be2005-10-03 10:36:28 -0700765 unsigned node;
Andi Kleendf0cc262005-09-12 18:49:24 +0200766 int cpu = smp_processor_id();
Rohit Sethe42f9432006-06-26 13:59:14 +0200767 int apicid = hard_smp_processor_id();
Andi Kleendf0cc262005-09-12 18:49:24 +0200768
769 /* Don't do the funky fallback heuristics the AMD version employs
770 for now. */
Rohit Sethe42f9432006-06-26 13:59:14 +0200771 node = apicid_to_node[apicid];
Andi Kleendf0cc262005-09-12 18:49:24 +0200772 if (node == NUMA_NO_NODE)
Daniel Yeisley0d015322006-05-30 22:47:57 +0200773 node = first_node(node_online_map);
Andi Kleen69d81fc2005-11-05 17:25:53 +0100774 numa_set_node(cpu, node);
Andi Kleendf0cc262005-09-12 18:49:24 +0200775
Andi Kleenc31fbb12006-09-26 10:52:33 +0200776 printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
Andi Kleendf0cc262005-09-12 18:49:24 +0200777#endif
778}
779
Ashok Raje6982c62005-06-25 14:54:58 -0700780static void __cpuinit init_intel(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781{
782 /* Cache sizes */
783 unsigned n;
784
785 init_intel_cacheinfo(c);
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +0200786 if (c->cpuid_level > 9 ) {
787 unsigned eax = cpuid_eax(10);
788 /* Check for version and the number of counters */
789 if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
790 set_bit(X86_FEATURE_ARCH_PERFMON, &c->x86_capability);
791 }
792
Stephane Eranian36b2a8d2006-12-07 02:14:01 +0100793 if (cpu_has_ds) {
794 unsigned int l1, l2;
795 rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
Stephane Eranianee58fad2006-12-07 02:14:11 +0100796 if (!(l1 & (1<<11)))
797 set_bit(X86_FEATURE_BTS, c->x86_capability);
Stephane Eranian36b2a8d2006-12-07 02:14:01 +0100798 if (!(l1 & (1<<12)))
799 set_bit(X86_FEATURE_PEBS, c->x86_capability);
800 }
801
Andi Kleenebfcaa92005-04-16 15:25:18 -0700802 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 if (n >= 0x80000008) {
804 unsigned eax = cpuid_eax(0x80000008);
805 c->x86_virt_bits = (eax >> 8) & 0xff;
806 c->x86_phys_bits = eax & 0xff;
Shaohua Liaf9c1422005-11-05 17:25:54 +0100807 /* CPUID workaround for Intel 0F34 CPU */
808 if (c->x86_vendor == X86_VENDOR_INTEL &&
809 c->x86 == 0xF && c->x86_model == 0x3 &&
810 c->x86_mask == 0x4)
811 c->x86_phys_bits = 36;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 }
813
814 if (c->x86 == 15)
815 c->x86_cache_alignment = c->x86_clflush_size * 2;
Andi Kleen39b3a792006-01-11 22:42:45 +0100816 if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
817 (c->x86 == 0x6 && c->x86_model >= 0x0e))
Andi Kleenc29601e2005-04-16 15:25:05 -0700818 set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
Andi Kleen27fbe5b2006-09-26 10:52:41 +0200819 if (c->x86 == 6)
820 set_bit(X86_FEATURE_REP_GOOD, &c->x86_capability);
Arjan van de Venf3d73702006-12-07 02:14:12 +0100821 if (c->x86 == 15)
822 set_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
823 else
824 clear_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100825 c->x86_max_cores = intel_num_cpu_cores(c);
Andi Kleendf0cc262005-09-12 18:49:24 +0200826
827 srat_detect_node();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828}
829
Adrian Bunk672289e2005-09-10 00:27:21 -0700830static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831{
832 char *v = c->x86_vendor_id;
833
834 if (!strcmp(v, "AuthenticAMD"))
835 c->x86_vendor = X86_VENDOR_AMD;
836 else if (!strcmp(v, "GenuineIntel"))
837 c->x86_vendor = X86_VENDOR_INTEL;
838 else
839 c->x86_vendor = X86_VENDOR_UNKNOWN;
840}
841
842struct cpu_model_info {
843 int vendor;
844 int family;
845 char *model_names[16];
846};
847
848/* Do some early cpuid on the boot CPU to get some parameter that are
849 needed before check_bugs. Everything advanced is in identify_cpu
850 below. */
Thomas Gleixner8c61b902008-01-30 13:30:16 +0100851static void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852{
853 u32 tfms;
854
855 c->loops_per_jiffy = loops_per_jiffy;
856 c->x86_cache_size = -1;
857 c->x86_vendor = X86_VENDOR_UNKNOWN;
858 c->x86_model = c->x86_mask = 0; /* So far unknown... */
859 c->x86_vendor_id[0] = '\0'; /* Unset */
860 c->x86_model_id[0] = '\0'; /* Unset */
861 c->x86_clflush_size = 64;
862 c->x86_cache_alignment = c->x86_clflush_size;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100863 c->x86_max_cores = 1;
Andi Kleenebfcaa92005-04-16 15:25:18 -0700864 c->extended_cpuid_level = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 memset(&c->x86_capability, 0, sizeof c->x86_capability);
866
867 /* Get vendor name */
868 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
869 (unsigned int *)&c->x86_vendor_id[0],
870 (unsigned int *)&c->x86_vendor_id[8],
871 (unsigned int *)&c->x86_vendor_id[4]);
872
873 get_cpu_vendor(c);
874
875 /* Initialize the standard set of capabilities */
876 /* Note that the vendor-specific code below might override */
877
878 /* Intel-defined flags: level 0x00000001 */
879 if (c->cpuid_level >= 0x00000001) {
880 __u32 misc;
881 cpuid(0x00000001, &tfms, &misc, &c->x86_capability[4],
882 &c->x86_capability[0]);
883 c->x86 = (tfms >> 8) & 0xf;
884 c->x86_model = (tfms >> 4) & 0xf;
885 c->x86_mask = tfms & 0xf;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100886 if (c->x86 == 0xf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887 c->x86 += (tfms >> 20) & 0xff;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100888 if (c->x86 >= 0x6)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889 c->x86_model += ((tfms >> 16) & 0xF) << 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890 if (c->x86_capability[0] & (1<<19))
891 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 } else {
893 /* Have CPUID level 0 only - unheard of */
894 c->x86 = 4;
895 }
Andi Kleena1586082005-05-16 21:53:21 -0700896
897#ifdef CONFIG_SMP
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200898 c->phys_proc_id = (cpuid_ebx(1) >> 24) & 0xff;
Andi Kleena1586082005-05-16 21:53:21 -0700899#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900}
901
902/*
903 * This does the hard work of actually picking apart the CPU stuff...
904 */
Ashok Raje6982c62005-06-25 14:54:58 -0700905void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906{
907 int i;
908 u32 xlvl;
909
910 early_identify_cpu(c);
911
912 /* AMD-defined flags: level 0x80000001 */
913 xlvl = cpuid_eax(0x80000000);
Andi Kleenebfcaa92005-04-16 15:25:18 -0700914 c->extended_cpuid_level = xlvl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915 if ((xlvl & 0xffff0000) == 0x80000000) {
916 if (xlvl >= 0x80000001) {
917 c->x86_capability[1] = cpuid_edx(0x80000001);
H. Peter Anvin5b7abc62005-05-01 08:58:49 -0700918 c->x86_capability[6] = cpuid_ecx(0x80000001);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 }
920 if (xlvl >= 0x80000004)
921 get_model_name(c); /* Default name */
922 }
923
924 /* Transmeta-defined flags: level 0x80860001 */
925 xlvl = cpuid_eax(0x80860000);
926 if ((xlvl & 0xffff0000) == 0x80860000) {
927 /* Don't set x86_cpuid_level here for now to not confuse. */
928 if (xlvl >= 0x80860001)
929 c->x86_capability[2] = cpuid_edx(0x80860001);
930 }
931
Venki Pallipadi1d679532007-07-11 12:18:32 -0700932 init_scattered_cpuid_features(c);
933
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800934 c->apicid = phys_pkg_id(0);
935
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936 /*
937 * Vendor-specific initialization. In this section we
938 * canonicalize the feature flags, meaning if there are
939 * features a certain CPU supports which CPUID doesn't
940 * tell us, CPUID claiming incorrect flags, or other bugs,
941 * we handle them here.
942 *
943 * At the end of this section, c->x86_capability better
944 * indicate the features this CPU genuinely supports!
945 */
946 switch (c->x86_vendor) {
947 case X86_VENDOR_AMD:
948 init_amd(c);
949 break;
950
951 case X86_VENDOR_INTEL:
952 init_intel(c);
953 break;
954
955 case X86_VENDOR_UNKNOWN:
956 default:
957 display_cacheinfo(c);
958 break;
959 }
960
961 select_idle_routine(c);
962 detect_ht(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963
964 /*
965 * On SMP, boot_cpu_data holds the common feature set between
966 * all CPUs; so make sure that we indicate which features are
967 * common between the CPUs. The first time this routine gets
968 * executed, c == &boot_cpu_data.
969 */
970 if (c != &boot_cpu_data) {
971 /* AND the already accumulated flags with these */
972 for (i = 0 ; i < NCAPINTS ; i++)
973 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
974 }
975
976#ifdef CONFIG_X86_MCE
977 mcheck_init(c);
978#endif
Andi Kleen8bd99482007-05-11 11:23:20 +0200979 if (c != &boot_cpu_data)
Shaohua Li3b520b22005-07-07 17:56:38 -0700980 mtrr_ap_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981#ifdef CONFIG_NUMA
Andi Kleen3019e8e2005-07-28 21:15:28 -0700982 numa_add_cpu(smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983#endif
984}
985
986
Ashok Raje6982c62005-06-25 14:54:58 -0700987void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988{
989 if (c->x86_model_id[0])
990 printk("%s", c->x86_model_id);
991
992 if (c->x86_mask || c->cpuid_level >= 0)
993 printk(" stepping %02x\n", c->x86_mask);
994 else
995 printk("\n");
996}
997
998/*
999 * Get CPU information for use by the procfs.
1000 */
1001
1002static int show_cpuinfo(struct seq_file *m, void *v)
1003{
1004 struct cpuinfo_x86 *c = v;
Mike Travis92cb7612007-10-19 20:35:04 +02001005 int cpu = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006
1007 /*
1008 * These flag bits must match the definitions in <asm/cpufeature.h>.
1009 * NULL means this bit is undefined or reserved; either way it doesn't
1010 * have meaning as far as Linux is concerned. Note that it's important
1011 * to realize there is a difference between this table and CPUID -- if
1012 * applications want to get the raw CPUID data, they should access
1013 * /dev/cpu/<cpu_nr>/cpuid instead.
1014 */
Jan Beulich121d7bf2007-10-17 18:04:37 +02001015 static const char *const x86_cap_flags[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 /* Intel-defined */
1017 "fpu", "vme", "de", "pse", "tsc", "msr", "pae", "mce",
1018 "cx8", "apic", NULL, "sep", "mtrr", "pge", "mca", "cmov",
1019 "pat", "pse36", "pn", "clflush", NULL, "dts", "acpi", "mmx",
H. Peter Anvinec481532007-07-11 12:18:29 -07001020 "fxsr", "sse", "sse2", "ss", "ht", "tm", "ia64", "pbe",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021
1022 /* AMD-defined */
Zwane Mwaikambo3c3b73b2005-05-01 08:58:51 -07001023 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024 NULL, NULL, NULL, "syscall", NULL, NULL, NULL, NULL,
1025 NULL, NULL, NULL, NULL, "nx", NULL, "mmxext", NULL,
Andi Kleenf790cd32007-02-13 13:26:25 +01001026 NULL, "fxsr_opt", "pdpe1gb", "rdtscp", NULL, "lm",
1027 "3dnowext", "3dnow",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028
1029 /* Transmeta-defined */
1030 "recovery", "longrun", NULL, "lrti", NULL, NULL, NULL, NULL,
1031 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1032 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1033 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1034
1035 /* Other (Linux-defined) */
H. Peter Anvinec481532007-07-11 12:18:29 -07001036 "cxmmx", "k6_mtrr", "cyrix_arr", "centaur_mcr",
1037 NULL, NULL, NULL, NULL,
1038 "constant_tsc", "up", NULL, "arch_perfmon",
1039 "pebs", "bts", NULL, "sync_rdtsc",
1040 "rep_good", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1042
1043 /* Intel-defined (#2) */
Andi Kleen9d95dd82006-03-25 16:31:22 +01001044 "pni", NULL, NULL, "monitor", "ds_cpl", "vmx", "smx", "est",
Dave Jonesdcf10302006-09-26 10:52:42 +02001045 "tm2", "ssse3", "cid", NULL, NULL, "cx16", "xtpr", NULL,
H. Peter Anvine1054b32007-10-26 14:09:09 -07001046 NULL, NULL, "dca", "sse4_1", "sse4_2", NULL, NULL, "popcnt",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1048
H. Peter Anvin5b7abc62005-05-01 08:58:49 -07001049 /* VIA/Cyrix/Centaur-defined */
1050 NULL, NULL, "rng", "rng_en", NULL, NULL, "ace", "ace_en",
H. Peter Anvinec481532007-07-11 12:18:29 -07001051 "ace2", "ace2_en", "phe", "phe_en", "pmm", "pmm_en", NULL, NULL,
H. Peter Anvin5b7abc62005-05-01 08:58:49 -07001052 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1053 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1054
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055 /* AMD-defined (#2) */
H. Peter Anvine1054b32007-10-26 14:09:09 -07001056 "lahf_lm", "cmp_legacy", "svm", "extapic",
1057 "cr8_legacy", "abm", "sse4a", "misalignsse",
1058 "3dnowprefetch", "osvw", "ibs", "sse5",
1059 "skinit", "wdt", NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
H. Peter Anvin5b7abc62005-05-01 08:58:49 -07001061 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Venki Pallipadi1d679532007-07-11 12:18:32 -07001062
1063 /* Auxiliary (Linux-defined) */
1064 "ida", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1065 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1066 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1067 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 };
Jan Beulich121d7bf2007-10-17 18:04:37 +02001069 static const char *const x86_power_flags[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070 "ts", /* temperature sensor */
1071 "fid", /* frequency id control */
1072 "vid", /* voltage id control */
1073 "ttp", /* thermal trip */
1074 "tm",
Andi Kleen3f98bc42006-01-11 22:42:51 +01001075 "stc",
Andi Kleenf790cd32007-02-13 13:26:25 +01001076 "100mhzsteps",
1077 "hwpstate",
Joerg Roedeld8243952007-05-02 19:27:09 +02001078 "", /* tsc invariant mapped to constant_tsc */
1079 /* nothing */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080 };
1081
1082
1083#ifdef CONFIG_SMP
Mike Travis92cb7612007-10-19 20:35:04 +02001084 cpu = c->cpu_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085#endif
1086
1087 seq_printf(m,"processor\t: %u\n"
1088 "vendor_id\t: %s\n"
1089 "cpu family\t: %d\n"
1090 "model\t\t: %d\n"
1091 "model name\t: %s\n",
Mike Travis92cb7612007-10-19 20:35:04 +02001092 (unsigned)cpu,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093 c->x86_vendor_id[0] ? c->x86_vendor_id : "unknown",
1094 c->x86,
1095 (int)c->x86_model,
1096 c->x86_model_id[0] ? c->x86_model_id : "unknown");
1097
1098 if (c->x86_mask || c->cpuid_level >= 0)
1099 seq_printf(m, "stepping\t: %d\n", c->x86_mask);
1100 else
1101 seq_printf(m, "stepping\t: unknown\n");
1102
1103 if (cpu_has(c,X86_FEATURE_TSC)) {
Mike Travis92cb7612007-10-19 20:35:04 +02001104 unsigned int freq = cpufreq_quick_get((unsigned)cpu);
Venkatesh Pallipadi95235ca2005-12-02 10:43:20 -08001105 if (!freq)
1106 freq = cpu_khz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107 seq_printf(m, "cpu MHz\t\t: %u.%03u\n",
Venkatesh Pallipadi95235ca2005-12-02 10:43:20 -08001108 freq / 1000, (freq % 1000));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109 }
1110
1111 /* Cache size */
1112 if (c->x86_cache_size >= 0)
1113 seq_printf(m, "cache size\t: %d KB\n", c->x86_cache_size);
1114
1115#ifdef CONFIG_SMP
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001116 if (smp_num_siblings * c->x86_max_cores > 1) {
Rohit Sethf3fa8eb2006-06-26 13:58:17 +02001117 seq_printf(m, "physical id\t: %d\n", c->phys_proc_id);
Mike Travis08357612007-10-16 01:24:04 -07001118 seq_printf(m, "siblings\t: %d\n",
1119 cpus_weight(per_cpu(cpu_core_map, cpu)));
Rohit Sethf3fa8eb2006-06-26 13:58:17 +02001120 seq_printf(m, "core id\t\t: %d\n", c->cpu_core_id);
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001121 seq_printf(m, "cpu cores\t: %d\n", c->booted_cores);
Andi Kleendb468682005-04-16 15:24:51 -07001122 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123#endif
1124
1125 seq_printf(m,
1126 "fpu\t\t: yes\n"
1127 "fpu_exception\t: yes\n"
1128 "cpuid level\t: %d\n"
1129 "wp\t\t: yes\n"
1130 "flags\t\t:",
1131 c->cpuid_level);
1132
1133 {
1134 int i;
1135 for ( i = 0 ; i < 32*NCAPINTS ; i++ )
Akinobu Mita3d1712c2006-03-24 03:15:11 -08001136 if (cpu_has(c, i) && x86_cap_flags[i] != NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137 seq_printf(m, " %s", x86_cap_flags[i]);
1138 }
1139
1140 seq_printf(m, "\nbogomips\t: %lu.%02lu\n",
1141 c->loops_per_jiffy/(500000/HZ),
1142 (c->loops_per_jiffy/(5000/HZ)) % 100);
1143
1144 if (c->x86_tlbsize > 0)
1145 seq_printf(m, "TLB size\t: %d 4K pages\n", c->x86_tlbsize);
1146 seq_printf(m, "clflush size\t: %d\n", c->x86_clflush_size);
1147 seq_printf(m, "cache_alignment\t: %d\n", c->x86_cache_alignment);
1148
1149 seq_printf(m, "address sizes\t: %u bits physical, %u bits virtual\n",
1150 c->x86_phys_bits, c->x86_virt_bits);
1151
1152 seq_printf(m, "power management:");
1153 {
1154 unsigned i;
1155 for (i = 0; i < 32; i++)
1156 if (c->x86_power & (1 << i)) {
Andi Kleen3f98bc42006-01-11 22:42:51 +01001157 if (i < ARRAY_SIZE(x86_power_flags) &&
1158 x86_power_flags[i])
1159 seq_printf(m, "%s%s",
1160 x86_power_flags[i][0]?" ":"",
1161 x86_power_flags[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 else
1163 seq_printf(m, " [%d]", i);
1164 }
1165 }
Andi Kleen3dd9d512005-04-16 15:25:15 -07001166
Siddha, Suresh Bd31ddaa2005-04-16 15:25:20 -07001167 seq_printf(m, "\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 return 0;
1170}
1171
1172static void *c_start(struct seq_file *m, loff_t *pos)
1173{
Mike Travis92cb7612007-10-19 20:35:04 +02001174 if (*pos == 0) /* just in case, cpu 0 is not the first */
Andreas Herrmannc0c52d22007-11-01 19:32:17 +01001175 *pos = first_cpu(cpu_online_map);
1176 if ((*pos) < NR_CPUS && cpu_online(*pos))
Mike Travis92cb7612007-10-19 20:35:04 +02001177 return &cpu_data(*pos);
1178 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179}
1180
1181static void *c_next(struct seq_file *m, void *v, loff_t *pos)
1182{
Andreas Herrmannc0c52d22007-11-01 19:32:17 +01001183 *pos = next_cpu(*pos, cpu_online_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 return c_start(m, pos);
1185}
1186
1187static void c_stop(struct seq_file *m, void *v)
1188{
1189}
1190
1191struct seq_operations cpuinfo_op = {
1192 .start =c_start,
1193 .next = c_next,
1194 .stop = c_stop,
1195 .show = show_cpuinfo,
1196};