| Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 1 | /* | 
|  | 2 | * Common interrupt code for 32 and 64 bit | 
|  | 3 | */ | 
|  | 4 | #include <linux/cpu.h> | 
|  | 5 | #include <linux/interrupt.h> | 
|  | 6 | #include <linux/kernel_stat.h> | 
| Andres Salomon | 4722d19 | 2010-11-12 05:45:26 +0000 | [diff] [blame] | 7 | #include <linux/of.h> | 
| Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 8 | #include <linux/seq_file.h> | 
| Jaswinder Singh Rajput | 6a02e71 | 2009-01-04 16:22:17 +0530 | [diff] [blame] | 9 | #include <linux/smp.h> | 
| Jeremy Fitzhardinge | 7c1d7cd | 2009-02-06 14:09:41 -0800 | [diff] [blame] | 10 | #include <linux/ftrace.h> | 
| Jean Delvare | ca44456 | 2011-03-25 15:20:14 +0100 | [diff] [blame] | 11 | #include <linux/delay.h> | 
| Paul Gortmaker | 69c60c8 | 2011-05-26 12:22:53 -0400 | [diff] [blame] | 12 | #include <linux/export.h> | 
| Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 13 |  | 
| Ingo Molnar | 7b6aa33 | 2009-02-17 13:58:15 +0100 | [diff] [blame] | 14 | #include <asm/apic.h> | 
| Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 15 | #include <asm/io_apic.h> | 
| Ingo Molnar | c3d8000 | 2008-12-23 15:15:17 +0100 | [diff] [blame] | 16 | #include <asm/irq.h> | 
| Jeremy Fitzhardinge | 7c1d7cd | 2009-02-06 14:09:41 -0800 | [diff] [blame] | 17 | #include <asm/idle.h> | 
| Andi Kleen | 01ca79f | 2009-05-27 21:56:52 +0200 | [diff] [blame] | 18 | #include <asm/mce.h> | 
| Jaswinder Singh Rajput | 2c1b284 | 2009-04-11 00:03:10 +0530 | [diff] [blame] | 19 | #include <asm/hw_irq.h> | 
| Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 20 |  | 
|  | 21 | atomic_t irq_err_count; | 
|  | 22 |  | 
| Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 23 | /* Function pointer for generic interrupt vector handling */ | 
| Dimitri Sivanich | 4a4de9c | 2009-10-14 09:22:57 -0500 | [diff] [blame] | 24 | void (*x86_platform_ipi_callback)(void) = NULL; | 
| Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 25 |  | 
| Thomas Gleixner | 249f6d9 | 2008-10-16 12:18:50 +0200 | [diff] [blame] | 26 | /* | 
|  | 27 | * 'what should we do if we get a hw irq event on an illegal vector'. | 
|  | 28 | * each architecture has to answer this themselves. | 
|  | 29 | */ | 
|  | 30 | void ack_bad_irq(unsigned int irq) | 
|  | 31 | { | 
| Cyrill Gorcunov | edea714 | 2009-04-12 20:47:39 +0400 | [diff] [blame] | 32 | if (printk_ratelimit()) | 
|  | 33 | pr_err("unexpected IRQ trap at vector %02x\n", irq); | 
| Thomas Gleixner | 249f6d9 | 2008-10-16 12:18:50 +0200 | [diff] [blame] | 34 |  | 
| Thomas Gleixner | 249f6d9 | 2008-10-16 12:18:50 +0200 | [diff] [blame] | 35 | /* | 
|  | 36 | * Currently unexpected vectors happen only on SMP and APIC. | 
|  | 37 | * We _must_ ack these because every local APIC has only N | 
|  | 38 | * irq slots per priority level, and a 'hanging, unacked' IRQ | 
|  | 39 | * holds up an irq slot - in excessive cases (when multiple | 
|  | 40 | * unexpected vectors occur) that might lock up the APIC | 
|  | 41 | * completely. | 
|  | 42 | * But only ack when the APIC is enabled -AK | 
|  | 43 | */ | 
| Cyrill Gorcunov | 08306ce | 2009-04-12 20:47:41 +0400 | [diff] [blame] | 44 | ack_APIC_irq(); | 
| Thomas Gleixner | 249f6d9 | 2008-10-16 12:18:50 +0200 | [diff] [blame] | 45 | } | 
|  | 46 |  | 
| Brian Gerst | 1b437c8 | 2009-01-19 00:38:57 +0900 | [diff] [blame] | 47 | #define irq_stats(x)		(&per_cpu(irq_stat, x)) | 
| Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 48 | /* | 
| Thomas Gleixner | 517e498 | 2010-12-16 17:59:57 +0100 | [diff] [blame] | 49 | * /proc/interrupts printing for arch specific interrupts | 
| Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 50 | */ | 
| Thomas Gleixner | 517e498 | 2010-12-16 17:59:57 +0100 | [diff] [blame] | 51 | int arch_show_interrupts(struct seq_file *p, int prec) | 
| Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 52 | { | 
|  | 53 | int j; | 
|  | 54 |  | 
| Jan Beulich | 7a81d9a | 2009-03-12 12:45:15 +0000 | [diff] [blame] | 55 | seq_printf(p, "%*s: ", prec, "NMI"); | 
| Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 56 | for_each_online_cpu(j) | 
|  | 57 | seq_printf(p, "%10u ", irq_stats(j)->__nmi_count); | 
|  | 58 | seq_printf(p, "  Non-maskable interrupts\n"); | 
|  | 59 | #ifdef CONFIG_X86_LOCAL_APIC | 
| Jan Beulich | 7a81d9a | 2009-03-12 12:45:15 +0000 | [diff] [blame] | 60 | seq_printf(p, "%*s: ", prec, "LOC"); | 
| Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 61 | for_each_online_cpu(j) | 
|  | 62 | seq_printf(p, "%10u ", irq_stats(j)->apic_timer_irqs); | 
|  | 63 | seq_printf(p, "  Local timer interrupts\n"); | 
| Jaswinder Singh Rajput | 474e56b | 2009-03-23 02:08:34 +0530 | [diff] [blame] | 64 |  | 
|  | 65 | seq_printf(p, "%*s: ", prec, "SPU"); | 
|  | 66 | for_each_online_cpu(j) | 
|  | 67 | seq_printf(p, "%10u ", irq_stats(j)->irq_spurious_count); | 
|  | 68 | seq_printf(p, "  Spurious interrupts\n"); | 
| Li Hong | 89ccf46 | 2009-10-14 18:50:39 +0800 | [diff] [blame] | 69 | seq_printf(p, "%*s: ", prec, "PMI"); | 
| Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 70 | for_each_online_cpu(j) | 
|  | 71 | seq_printf(p, "%10u ", irq_stats(j)->apic_perf_irqs); | 
| Li Hong | 89ccf46 | 2009-10-14 18:50:39 +0800 | [diff] [blame] | 72 | seq_printf(p, "  Performance monitoring interrupts\n"); | 
| Peter Zijlstra | e360adb | 2010-10-14 14:01:34 +0800 | [diff] [blame] | 73 | seq_printf(p, "%*s: ", prec, "IWI"); | 
| Peter Zijlstra | b6276f3 | 2009-04-06 11:45:03 +0200 | [diff] [blame] | 74 | for_each_online_cpu(j) | 
| Peter Zijlstra | e360adb | 2010-10-14 14:01:34 +0800 | [diff] [blame] | 75 | seq_printf(p, "%10u ", irq_stats(j)->apic_irq_work_irqs); | 
|  | 76 | seq_printf(p, "  IRQ work interrupts\n"); | 
| Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 77 | #endif | 
| Dimitri Sivanich | 4a4de9c | 2009-10-14 09:22:57 -0500 | [diff] [blame] | 78 | if (x86_platform_ipi_callback) { | 
| Hidetoshi Seto | 59d1381 | 2009-03-25 10:50:34 +0900 | [diff] [blame] | 79 | seq_printf(p, "%*s: ", prec, "PLT"); | 
| Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 80 | for_each_online_cpu(j) | 
| Dimitri Sivanich | 4a4de9c | 2009-10-14 09:22:57 -0500 | [diff] [blame] | 81 | seq_printf(p, "%10u ", irq_stats(j)->x86_platform_ipis); | 
| Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 82 | seq_printf(p, "  Platform interrupts\n"); | 
|  | 83 | } | 
| Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 84 | #ifdef CONFIG_SMP | 
| Jan Beulich | 7a81d9a | 2009-03-12 12:45:15 +0000 | [diff] [blame] | 85 | seq_printf(p, "%*s: ", prec, "RES"); | 
| Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 86 | for_each_online_cpu(j) | 
|  | 87 | seq_printf(p, "%10u ", irq_stats(j)->irq_resched_count); | 
|  | 88 | seq_printf(p, "  Rescheduling interrupts\n"); | 
| Jan Beulich | 7a81d9a | 2009-03-12 12:45:15 +0000 | [diff] [blame] | 89 | seq_printf(p, "%*s: ", prec, "CAL"); | 
| Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 90 | for_each_online_cpu(j) | 
|  | 91 | seq_printf(p, "%10u ", irq_stats(j)->irq_call_count); | 
|  | 92 | seq_printf(p, "  Function call interrupts\n"); | 
| Jan Beulich | 7a81d9a | 2009-03-12 12:45:15 +0000 | [diff] [blame] | 93 | seq_printf(p, "%*s: ", prec, "TLB"); | 
| Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 94 | for_each_online_cpu(j) | 
|  | 95 | seq_printf(p, "%10u ", irq_stats(j)->irq_tlb_count); | 
|  | 96 | seq_printf(p, "  TLB shootdowns\n"); | 
|  | 97 | #endif | 
| Jan Beulich | 0444c9b | 2009-11-20 14:03:05 +0000 | [diff] [blame] | 98 | #ifdef CONFIG_X86_THERMAL_VECTOR | 
| Jan Beulich | 7a81d9a | 2009-03-12 12:45:15 +0000 | [diff] [blame] | 99 | seq_printf(p, "%*s: ", prec, "TRM"); | 
| Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 100 | for_each_online_cpu(j) | 
|  | 101 | seq_printf(p, "%10u ", irq_stats(j)->irq_thermal_count); | 
|  | 102 | seq_printf(p, "  Thermal event interrupts\n"); | 
| Jan Beulich | 0444c9b | 2009-11-20 14:03:05 +0000 | [diff] [blame] | 103 | #endif | 
|  | 104 | #ifdef CONFIG_X86_MCE_THRESHOLD | 
| Jan Beulich | 7a81d9a | 2009-03-12 12:45:15 +0000 | [diff] [blame] | 105 | seq_printf(p, "%*s: ", prec, "THR"); | 
| Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 106 | for_each_online_cpu(j) | 
|  | 107 | seq_printf(p, "%10u ", irq_stats(j)->irq_threshold_count); | 
|  | 108 | seq_printf(p, "  Threshold APIC interrupts\n"); | 
| Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 109 | #endif | 
| Andi Kleen | c1ebf83 | 2009-07-09 00:31:41 +0200 | [diff] [blame] | 110 | #ifdef CONFIG_X86_MCE | 
| Andi Kleen | 01ca79f | 2009-05-27 21:56:52 +0200 | [diff] [blame] | 111 | seq_printf(p, "%*s: ", prec, "MCE"); | 
|  | 112 | for_each_online_cpu(j) | 
|  | 113 | seq_printf(p, "%10u ", per_cpu(mce_exception_count, j)); | 
|  | 114 | seq_printf(p, "  Machine check exceptions\n"); | 
| Andi Kleen | ca84f69 | 2009-05-27 21:56:57 +0200 | [diff] [blame] | 115 | seq_printf(p, "%*s: ", prec, "MCP"); | 
|  | 116 | for_each_online_cpu(j) | 
|  | 117 | seq_printf(p, "%10u ", per_cpu(mce_poll_count, j)); | 
|  | 118 | seq_printf(p, "  Machine check polls\n"); | 
| Andi Kleen | 01ca79f | 2009-05-27 21:56:52 +0200 | [diff] [blame] | 119 | #endif | 
| Jan Beulich | 7a81d9a | 2009-03-12 12:45:15 +0000 | [diff] [blame] | 120 | seq_printf(p, "%*s: %10u\n", prec, "ERR", atomic_read(&irq_err_count)); | 
| Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 121 | #if defined(CONFIG_X86_IO_APIC) | 
| Jan Beulich | 7a81d9a | 2009-03-12 12:45:15 +0000 | [diff] [blame] | 122 | seq_printf(p, "%*s: %10u\n", prec, "MIS", atomic_read(&irq_mis_count)); | 
| Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 123 | #endif | 
|  | 124 | return 0; | 
|  | 125 | } | 
|  | 126 |  | 
| Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 127 | /* | 
|  | 128 | * /proc/stat helpers | 
|  | 129 | */ | 
|  | 130 | u64 arch_irq_stat_cpu(unsigned int cpu) | 
|  | 131 | { | 
|  | 132 | u64 sum = irq_stats(cpu)->__nmi_count; | 
|  | 133 |  | 
|  | 134 | #ifdef CONFIG_X86_LOCAL_APIC | 
|  | 135 | sum += irq_stats(cpu)->apic_timer_irqs; | 
| Jaswinder Singh Rajput | 474e56b | 2009-03-23 02:08:34 +0530 | [diff] [blame] | 136 | sum += irq_stats(cpu)->irq_spurious_count; | 
| Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 137 | sum += irq_stats(cpu)->apic_perf_irqs; | 
| Peter Zijlstra | e360adb | 2010-10-14 14:01:34 +0800 | [diff] [blame] | 138 | sum += irq_stats(cpu)->apic_irq_work_irqs; | 
| Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 139 | #endif | 
| Dimitri Sivanich | 4a4de9c | 2009-10-14 09:22:57 -0500 | [diff] [blame] | 140 | if (x86_platform_ipi_callback) | 
|  | 141 | sum += irq_stats(cpu)->x86_platform_ipis; | 
| Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 142 | #ifdef CONFIG_SMP | 
|  | 143 | sum += irq_stats(cpu)->irq_resched_count; | 
|  | 144 | sum += irq_stats(cpu)->irq_call_count; | 
|  | 145 | sum += irq_stats(cpu)->irq_tlb_count; | 
|  | 146 | #endif | 
| Jan Beulich | 0444c9b | 2009-11-20 14:03:05 +0000 | [diff] [blame] | 147 | #ifdef CONFIG_X86_THERMAL_VECTOR | 
| Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 148 | sum += irq_stats(cpu)->irq_thermal_count; | 
| Jan Beulich | 0444c9b | 2009-11-20 14:03:05 +0000 | [diff] [blame] | 149 | #endif | 
|  | 150 | #ifdef CONFIG_X86_MCE_THRESHOLD | 
| Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 151 | sum += irq_stats(cpu)->irq_threshold_count; | 
| Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 152 | #endif | 
| Andi Kleen | c1ebf83 | 2009-07-09 00:31:41 +0200 | [diff] [blame] | 153 | #ifdef CONFIG_X86_MCE | 
| Hidetoshi Seto | 8051dbd | 2009-06-02 16:53:23 +0900 | [diff] [blame] | 154 | sum += per_cpu(mce_exception_count, cpu); | 
|  | 155 | sum += per_cpu(mce_poll_count, cpu); | 
|  | 156 | #endif | 
| Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 157 | return sum; | 
|  | 158 | } | 
|  | 159 |  | 
|  | 160 | u64 arch_irq_stat(void) | 
|  | 161 | { | 
|  | 162 | u64 sum = atomic_read(&irq_err_count); | 
|  | 163 |  | 
|  | 164 | #ifdef CONFIG_X86_IO_APIC | 
|  | 165 | sum += atomic_read(&irq_mis_count); | 
|  | 166 | #endif | 
|  | 167 | return sum; | 
|  | 168 | } | 
| Ingo Molnar | c3d8000 | 2008-12-23 15:15:17 +0100 | [diff] [blame] | 169 |  | 
| Jeremy Fitzhardinge | 7c1d7cd | 2009-02-06 14:09:41 -0800 | [diff] [blame] | 170 |  | 
|  | 171 | /* | 
|  | 172 | * do_IRQ handles all normal device IRQ's (the special | 
|  | 173 | * SMP cross-CPU interrupts have their own specific | 
|  | 174 | * handlers). | 
|  | 175 | */ | 
|  | 176 | unsigned int __irq_entry do_IRQ(struct pt_regs *regs) | 
|  | 177 | { | 
|  | 178 | struct pt_regs *old_regs = set_irq_regs(regs); | 
|  | 179 |  | 
|  | 180 | /* high bit used in ret_from_ code  */ | 
|  | 181 | unsigned vector = ~regs->orig_ax; | 
|  | 182 | unsigned irq; | 
|  | 183 |  | 
|  | 184 | exit_idle(); | 
|  | 185 | irq_enter(); | 
|  | 186 |  | 
| Tejun Heo | 0a3aee0 | 2010-12-18 16:28:55 +0100 | [diff] [blame] | 187 | irq = __this_cpu_read(vector_irq[vector]); | 
| Jeremy Fitzhardinge | 7c1d7cd | 2009-02-06 14:09:41 -0800 | [diff] [blame] | 188 |  | 
|  | 189 | if (!handle_irq(irq, regs)) { | 
| Cyrill Gorcunov | 08306ce | 2009-04-12 20:47:41 +0400 | [diff] [blame] | 190 | ack_APIC_irq(); | 
| Jeremy Fitzhardinge | 7c1d7cd | 2009-02-06 14:09:41 -0800 | [diff] [blame] | 191 |  | 
|  | 192 | if (printk_ratelimit()) | 
| Cyrill Gorcunov | edea714 | 2009-04-12 20:47:39 +0400 | [diff] [blame] | 193 | pr_emerg("%s: %d.%d No irq handler for vector (irq %d)\n", | 
|  | 194 | __func__, smp_processor_id(), vector, irq); | 
| Jeremy Fitzhardinge | 7c1d7cd | 2009-02-06 14:09:41 -0800 | [diff] [blame] | 195 | } | 
|  | 196 |  | 
|  | 197 | irq_exit(); | 
|  | 198 |  | 
|  | 199 | set_irq_regs(old_regs); | 
|  | 200 | return 1; | 
|  | 201 | } | 
|  | 202 |  | 
| Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 203 | /* | 
| Dimitri Sivanich | 4a4de9c | 2009-10-14 09:22:57 -0500 | [diff] [blame] | 204 | * Handler for X86_PLATFORM_IPI_VECTOR. | 
| Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 205 | */ | 
| Dimitri Sivanich | 4a4de9c | 2009-10-14 09:22:57 -0500 | [diff] [blame] | 206 | void smp_x86_platform_ipi(struct pt_regs *regs) | 
| Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 207 | { | 
|  | 208 | struct pt_regs *old_regs = set_irq_regs(regs); | 
|  | 209 |  | 
|  | 210 | ack_APIC_irq(); | 
|  | 211 |  | 
|  | 212 | exit_idle(); | 
|  | 213 |  | 
|  | 214 | irq_enter(); | 
|  | 215 |  | 
| Dimitri Sivanich | 4a4de9c | 2009-10-14 09:22:57 -0500 | [diff] [blame] | 216 | inc_irq_stat(x86_platform_ipis); | 
| Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 217 |  | 
| Dimitri Sivanich | 4a4de9c | 2009-10-14 09:22:57 -0500 | [diff] [blame] | 218 | if (x86_platform_ipi_callback) | 
|  | 219 | x86_platform_ipi_callback(); | 
| Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 220 |  | 
|  | 221 | irq_exit(); | 
|  | 222 |  | 
|  | 223 | set_irq_regs(old_regs); | 
|  | 224 | } | 
|  | 225 |  | 
| Ingo Molnar | c3d8000 | 2008-12-23 15:15:17 +0100 | [diff] [blame] | 226 | EXPORT_SYMBOL_GPL(vector_used_by_percpu_irq); | 
| Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 227 |  | 
|  | 228 | #ifdef CONFIG_HOTPLUG_CPU | 
|  | 229 | /* A cpu has been removed from cpu_online_mask.  Reset irq affinities. */ | 
|  | 230 | void fixup_irqs(void) | 
|  | 231 | { | 
| Suresh Siddha | 5231a68 | 2009-10-26 14:24:36 -0800 | [diff] [blame] | 232 | unsigned int irq, vector; | 
| Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 233 | static int warned; | 
|  | 234 | struct irq_desc *desc; | 
| Thomas Gleixner | a3c08e5 | 2010-10-08 20:24:58 +0200 | [diff] [blame] | 235 | struct irq_data *data; | 
| Thomas Gleixner | 51c43ac | 2011-02-10 21:40:36 +0100 | [diff] [blame] | 236 | struct irq_chip *chip; | 
| Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 237 |  | 
|  | 238 | for_each_irq_desc(irq, desc) { | 
|  | 239 | int break_affinity = 0; | 
|  | 240 | int set_affinity = 1; | 
|  | 241 | const struct cpumask *affinity; | 
|  | 242 |  | 
|  | 243 | if (!desc) | 
|  | 244 | continue; | 
|  | 245 | if (irq == 2) | 
|  | 246 | continue; | 
|  | 247 |  | 
|  | 248 | /* interrupt's are disabled at this point */ | 
| Thomas Gleixner | 239007b | 2009-11-17 16:46:45 +0100 | [diff] [blame] | 249 | raw_spin_lock(&desc->lock); | 
| Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 250 |  | 
| Thomas Gleixner | 51c43ac | 2011-02-10 21:40:36 +0100 | [diff] [blame] | 251 | data = irq_desc_get_irq_data(desc); | 
| Thomas Gleixner | a3c08e5 | 2010-10-08 20:24:58 +0200 | [diff] [blame] | 252 | affinity = data->affinity; | 
| Tian, Kevin | b87ba87 | 2011-05-06 14:43:36 +0800 | [diff] [blame] | 253 | if (!irq_has_action(irq) || irqd_is_per_cpu(data) || | 
| Jan Beulich | 58bff94 | 2011-02-17 15:54:26 +0000 | [diff] [blame] | 254 | cpumask_subset(affinity, cpu_online_mask)) { | 
| Thomas Gleixner | 239007b | 2009-11-17 16:46:45 +0100 | [diff] [blame] | 255 | raw_spin_unlock(&desc->lock); | 
| Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 256 | continue; | 
|  | 257 | } | 
|  | 258 |  | 
| Suresh Siddha | a5e74b8 | 2009-10-26 14:24:34 -0800 | [diff] [blame] | 259 | /* | 
|  | 260 | * Complete the irq move. This cpu is going down and for | 
|  | 261 | * non intr-remapping case, we can't wait till this interrupt | 
|  | 262 | * arrives at this cpu before completing the irq move. | 
|  | 263 | */ | 
|  | 264 | irq_force_complete_move(irq); | 
|  | 265 |  | 
| Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 266 | if (cpumask_any_and(affinity, cpu_online_mask) >= nr_cpu_ids) { | 
|  | 267 | break_affinity = 1; | 
|  | 268 | affinity = cpu_all_mask; | 
|  | 269 | } | 
|  | 270 |  | 
| Thomas Gleixner | 51c43ac | 2011-02-10 21:40:36 +0100 | [diff] [blame] | 271 | chip = irq_data_get_irq_chip(data); | 
|  | 272 | if (!irqd_can_move_in_process_context(data) && chip->irq_mask) | 
|  | 273 | chip->irq_mask(data); | 
| Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 274 |  | 
| Thomas Gleixner | 51c43ac | 2011-02-10 21:40:36 +0100 | [diff] [blame] | 275 | if (chip->irq_set_affinity) | 
|  | 276 | chip->irq_set_affinity(data, affinity, true); | 
| Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 277 | else if (!(warned++)) | 
|  | 278 | set_affinity = 0; | 
|  | 279 |  | 
| Tian, Kevin | 983bbf1 | 2011-05-06 14:43:56 +0800 | [diff] [blame] | 280 | if (!irqd_can_move_in_process_context(data) && | 
|  | 281 | !irqd_irq_disabled(data) && chip->irq_unmask) | 
| Thomas Gleixner | 51c43ac | 2011-02-10 21:40:36 +0100 | [diff] [blame] | 282 | chip->irq_unmask(data); | 
| Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 283 |  | 
| Thomas Gleixner | 239007b | 2009-11-17 16:46:45 +0100 | [diff] [blame] | 284 | raw_spin_unlock(&desc->lock); | 
| Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 285 |  | 
|  | 286 | if (break_affinity && set_affinity) | 
|  | 287 | printk("Broke affinity for irq %i\n", irq); | 
|  | 288 | else if (!set_affinity) | 
|  | 289 | printk("Cannot set affinity for irq %i\n", irq); | 
|  | 290 | } | 
|  | 291 |  | 
| Suresh Siddha | 5231a68 | 2009-10-26 14:24:36 -0800 | [diff] [blame] | 292 | /* | 
|  | 293 | * We can remove mdelay() and then send spuriuous interrupts to | 
|  | 294 | * new cpu targets for all the irqs that were handled previously by | 
|  | 295 | * this cpu. While it works, I have seen spurious interrupt messages | 
|  | 296 | * (nothing wrong but still...). | 
|  | 297 | * | 
|  | 298 | * So for now, retain mdelay(1) and check the IRR and then send those | 
|  | 299 | * interrupts to new targets as this cpu is already offlined... | 
|  | 300 | */ | 
| Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 301 | mdelay(1); | 
| Suresh Siddha | 5231a68 | 2009-10-26 14:24:36 -0800 | [diff] [blame] | 302 |  | 
|  | 303 | for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) { | 
|  | 304 | unsigned int irr; | 
|  | 305 |  | 
| Tejun Heo | 0a3aee0 | 2010-12-18 16:28:55 +0100 | [diff] [blame] | 306 | if (__this_cpu_read(vector_irq[vector]) < 0) | 
| Suresh Siddha | 5231a68 | 2009-10-26 14:24:36 -0800 | [diff] [blame] | 307 | continue; | 
|  | 308 |  | 
|  | 309 | irr = apic_read(APIC_IRR + (vector / 32 * 0x10)); | 
|  | 310 | if (irr  & (1 << (vector % 32))) { | 
| Tejun Heo | 0a3aee0 | 2010-12-18 16:28:55 +0100 | [diff] [blame] | 311 | irq = __this_cpu_read(vector_irq[vector]); | 
| Suresh Siddha | 5231a68 | 2009-10-26 14:24:36 -0800 | [diff] [blame] | 312 |  | 
| Thomas Gleixner | 5117348 | 2011-02-12 11:51:03 +0100 | [diff] [blame] | 313 | desc = irq_to_desc(irq); | 
| Thomas Gleixner | 51c43ac | 2011-02-10 21:40:36 +0100 | [diff] [blame] | 314 | data = irq_desc_get_irq_data(desc); | 
|  | 315 | chip = irq_data_get_irq_chip(data); | 
| Thomas Gleixner | 239007b | 2009-11-17 16:46:45 +0100 | [diff] [blame] | 316 | raw_spin_lock(&desc->lock); | 
| Thomas Gleixner | 51c43ac | 2011-02-10 21:40:36 +0100 | [diff] [blame] | 317 | if (chip->irq_retrigger) | 
|  | 318 | chip->irq_retrigger(data); | 
| Thomas Gleixner | 239007b | 2009-11-17 16:46:45 +0100 | [diff] [blame] | 319 | raw_spin_unlock(&desc->lock); | 
| Suresh Siddha | 5231a68 | 2009-10-26 14:24:36 -0800 | [diff] [blame] | 320 | } | 
|  | 321 | } | 
| Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 322 | } | 
|  | 323 | #endif |