| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1 | if (BF537 || BF534 || BF536) | 
 | 2 |  | 
| Mike Frysinger | 4f25eb8 | 2007-11-15 20:49:44 +0800 | [diff] [blame] | 3 | source "arch/blackfin/mach-bf537/boards/Kconfig" | 
 | 4 |  | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 5 | menu "BF537 Specific Configuration" | 
 | 6 |  | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 7 | comment "Interrupt Priority Assignment" | 
 | 8 | menu "Priority" | 
 | 9 |  | 
 | 10 | config IRQ_PLL_WAKEUP | 
 | 11 | 	int "IRQ_PLL_WAKEUP" | 
 | 12 | 	default 7 | 
 | 13 | config IRQ_DMA_ERROR | 
 | 14 | 	int "IRQ_DMA_ERROR Generic" | 
 | 15 | 	default 7 | 
 | 16 | config IRQ_ERROR | 
 | 17 | 	int "IRQ_ERROR: CAN MAC SPORT0 SPORT1 SPI UART0 UART1" | 
 | 18 | 	default 7 | 
 | 19 | config IRQ_RTC | 
 | 20 | 	int "IRQ_RTC" | 
 | 21 | 	default 8 | 
 | 22 | config IRQ_PPI | 
 | 23 | 	int "IRQ_PPI" | 
 | 24 | 	default 8 | 
 | 25 | config IRQ_SPORT0_RX | 
 | 26 | 	int "IRQ_SPORT0_RX" | 
 | 27 | 	default 9 | 
 | 28 | config IRQ_SPORT0_TX | 
 | 29 | 	int "IRQ_SPORT0_TX" | 
 | 30 | 	default 9 | 
 | 31 | config IRQ_SPORT1_RX | 
 | 32 | 	int "IRQ_SPORT1_RX" | 
 | 33 | 	default 9 | 
 | 34 | config IRQ_SPORT1_TX | 
 | 35 | 	int "IRQ_SPORT1_TX" | 
 | 36 | 	default 9 | 
 | 37 | config IRQ_TWI | 
 | 38 | 	int "IRQ_TWI" | 
 | 39 | 	default 10 | 
 | 40 | config IRQ_SPI | 
 | 41 | 	int "IRQ_SPI" | 
 | 42 | 	default 10 | 
 | 43 | config IRQ_UART0_RX | 
 | 44 | 	int "IRQ_UART0_RX" | 
 | 45 | 	default 10 | 
 | 46 | config IRQ_UART0_TX | 
 | 47 | 	int "IRQ_UART0_TX" | 
 | 48 | 	default 10 | 
 | 49 | config IRQ_UART1_RX | 
 | 50 | 	int "IRQ_UART1_RX" | 
 | 51 | 	default 10 | 
 | 52 | config IRQ_UART1_TX | 
 | 53 | 	int "IRQ_UART1_TX" | 
 | 54 | 	default 10 | 
 | 55 | config IRQ_CAN_RX | 
 | 56 | 	int "IRQ_CAN_RX" | 
 | 57 | 	default 11 | 
 | 58 | config IRQ_CAN_TX | 
 | 59 | 	int "IRQ_CAN_TX" | 
 | 60 | 	default 11 | 
 | 61 | config IRQ_MAC_RX | 
 | 62 | 	int "IRQ_MAC_RX" | 
 | 63 | 	default 11 | 
 | 64 | config IRQ_MAC_TX | 
 | 65 | 	int "IRQ_MAC_TX" | 
 | 66 | 	default 11 | 
 | 67 | config IRQ_TMR0 | 
 | 68 | 	int "IRQ_TMR0" | 
 | 69 | 	default 12 | 
 | 70 | config IRQ_TMR1 | 
 | 71 | 	int "IRQ_TMR1" | 
 | 72 | 	default 12 | 
 | 73 | config IRQ_TMR2 | 
 | 74 | 	int "IRQ_TMR2" | 
 | 75 | 	default 12 | 
 | 76 | config IRQ_TMR3 | 
 | 77 | 	int "IRQ_TMR3" | 
 | 78 | 	default 12 | 
 | 79 | config IRQ_TMR4 | 
 | 80 | 	int "IRQ_TMR4" | 
 | 81 | 	default 12 | 
 | 82 | config IRQ_TMR5 | 
 | 83 | 	int "IRQ_TMR5" | 
 | 84 | 	default 12 | 
 | 85 | config IRQ_TMR6 | 
 | 86 | 	int "IRQ_TMR6" | 
 | 87 | 	default 12 | 
 | 88 | config IRQ_TMR7 | 
 | 89 | 	int "IRQ_TMR7" | 
 | 90 | 	default 12 | 
 | 91 | config IRQ_PROG_INTA | 
 | 92 | 	int "IRQ_PROG_INTA" | 
 | 93 | 	default 12 | 
 | 94 | config IRQ_PORTG_INTB | 
 | 95 | 	int "IRQ_PORTG_INTB" | 
 | 96 | 	default 12 | 
 | 97 | config IRQ_MEM_DMA0 | 
 | 98 | 	int "IRQ_MEM_DMA0" | 
 | 99 | 	default 13 | 
 | 100 | config IRQ_MEM_DMA1 | 
 | 101 | 	int "IRQ_MEM_DMA1" | 
 | 102 | 	default 13 | 
 | 103 | config IRQ_WATCH | 
 | 104 | 	int "IRQ_WATCH" | 
 | 105 | 	default 13 | 
 | 106 |  | 
 | 107 | 	help | 
 | 108 | 	  Enter the priority numbers between 7-13 ONLY.  Others are Reserved. | 
 | 109 | 	  This applies to all the above.  It is not recommended to assign the | 
 | 110 | 	  highest priority number 7 to UART or any other device. | 
 | 111 |  | 
 | 112 | endmenu | 
 | 113 |  | 
 | 114 | endmenu | 
 | 115 |  | 
 | 116 | endif |