Suresh Siddha | 12a67cf | 2008-07-10 11:16:54 -0700 | [diff] [blame] | 1 | #include <linux/threads.h> |
| 2 | #include <linux/cpumask.h> |
| 3 | #include <linux/string.h> |
| 4 | #include <linux/kernel.h> |
| 5 | #include <linux/ctype.h> |
| 6 | #include <linux/init.h> |
Yinghai Lu | 1b9b89e | 2008-07-21 22:08:21 -0700 | [diff] [blame] | 7 | #include <linux/dmar.h> |
| 8 | |
Suresh Siddha | 12a67cf | 2008-07-10 11:16:54 -0700 | [diff] [blame] | 9 | #include <asm/smp.h> |
| 10 | #include <asm/ipi.h> |
| 11 | #include <asm/genapic.h> |
| 12 | |
| 13 | DEFINE_PER_CPU(u32, x86_cpu_to_logical_apicid); |
| 14 | |
Marcin Slusarz | 2caa371 | 2008-10-12 11:44:11 +0200 | [diff] [blame] | 15 | static int x2apic_acpi_madt_oem_check(char *oem_id, char *oem_table_id) |
Yinghai Lu | 1b9b89e | 2008-07-21 22:08:21 -0700 | [diff] [blame] | 16 | { |
Yinghai Lu | d25ae38 | 2008-07-25 19:39:03 -0700 | [diff] [blame] | 17 | if (cpu_has_x2apic) |
Yinghai Lu | 1b9b89e | 2008-07-21 22:08:21 -0700 | [diff] [blame] | 18 | return 1; |
| 19 | |
| 20 | return 0; |
| 21 | } |
| 22 | |
Suresh Siddha | 12a67cf | 2008-07-10 11:16:54 -0700 | [diff] [blame] | 23 | /* Start with all IRQs pointing to boot CPU. IRQ balancing will shift them. */ |
| 24 | |
Mike Travis | bcda016 | 2008-12-16 17:33:59 -0800 | [diff] [blame] | 25 | static const struct cpumask *x2apic_target_cpus(void) |
Suresh Siddha | 12a67cf | 2008-07-10 11:16:54 -0700 | [diff] [blame] | 26 | { |
Mike Travis | bcda016 | 2008-12-16 17:33:59 -0800 | [diff] [blame] | 27 | return cpumask_of(0); |
Suresh Siddha | 12a67cf | 2008-07-10 11:16:54 -0700 | [diff] [blame] | 28 | } |
| 29 | |
| 30 | /* |
| 31 | * for now each logical cpu is in its own vector allocation domain. |
| 32 | */ |
Mike Travis | bcda016 | 2008-12-16 17:33:59 -0800 | [diff] [blame] | 33 | static void x2apic_vector_allocation_domain(int cpu, struct cpumask *retmask) |
Suresh Siddha | 12a67cf | 2008-07-10 11:16:54 -0700 | [diff] [blame] | 34 | { |
Mike Travis | bcda016 | 2008-12-16 17:33:59 -0800 | [diff] [blame] | 35 | cpumask_clear(retmask); |
| 36 | cpumask_set_cpu(cpu, retmask); |
Suresh Siddha | 12a67cf | 2008-07-10 11:16:54 -0700 | [diff] [blame] | 37 | } |
| 38 | |
| 39 | static void __x2apic_send_IPI_dest(unsigned int apicid, int vector, |
| 40 | unsigned int dest) |
| 41 | { |
| 42 | unsigned long cfg; |
| 43 | |
| 44 | cfg = __prepare_ICR(0, vector, dest); |
| 45 | |
| 46 | /* |
| 47 | * send the IPI. |
| 48 | */ |
| 49 | x2apic_icr_write(cfg, apicid); |
| 50 | } |
| 51 | |
| 52 | /* |
| 53 | * for now, we send the IPI's one by one in the cpumask. |
| 54 | * TBD: Based on the cpu mask, we can send the IPI's to the cluster group |
| 55 | * at once. We have 16 cpu's in a cluster. This will minimize IPI register |
| 56 | * writes. |
| 57 | */ |
Mike Travis | bcda016 | 2008-12-16 17:33:59 -0800 | [diff] [blame] | 58 | static void x2apic_send_IPI_mask(const struct cpumask *mask, int vector) |
Suresh Siddha | 12a67cf | 2008-07-10 11:16:54 -0700 | [diff] [blame] | 59 | { |
| 60 | unsigned long flags; |
| 61 | unsigned long query_cpu; |
| 62 | |
| 63 | local_irq_save(flags); |
Mike Travis | bcda016 | 2008-12-16 17:33:59 -0800 | [diff] [blame] | 64 | for_each_cpu(query_cpu, mask) |
Mike Travis | e798673 | 2008-12-16 17:33:52 -0800 | [diff] [blame] | 65 | __x2apic_send_IPI_dest( |
| 66 | per_cpu(x86_cpu_to_logical_apicid, query_cpu), |
| 67 | vector, APIC_DEST_LOGICAL); |
| 68 | local_irq_restore(flags); |
| 69 | } |
| 70 | |
Mike Travis | bcda016 | 2008-12-16 17:33:59 -0800 | [diff] [blame] | 71 | static void x2apic_send_IPI_mask_allbutself(const struct cpumask *mask, |
| 72 | int vector) |
Mike Travis | e798673 | 2008-12-16 17:33:52 -0800 | [diff] [blame] | 73 | { |
| 74 | unsigned long flags; |
| 75 | unsigned long query_cpu; |
| 76 | unsigned long this_cpu = smp_processor_id(); |
| 77 | |
| 78 | local_irq_save(flags); |
Mike Travis | bcda016 | 2008-12-16 17:33:59 -0800 | [diff] [blame] | 79 | for_each_cpu(query_cpu, mask) |
Mike Travis | e798673 | 2008-12-16 17:33:52 -0800 | [diff] [blame] | 80 | if (query_cpu != this_cpu) |
| 81 | __x2apic_send_IPI_dest( |
| 82 | per_cpu(x86_cpu_to_logical_apicid, query_cpu), |
| 83 | vector, APIC_DEST_LOGICAL); |
Suresh Siddha | 12a67cf | 2008-07-10 11:16:54 -0700 | [diff] [blame] | 84 | local_irq_restore(flags); |
| 85 | } |
| 86 | |
| 87 | static void x2apic_send_IPI_allbutself(int vector) |
| 88 | { |
Mike Travis | e798673 | 2008-12-16 17:33:52 -0800 | [diff] [blame] | 89 | unsigned long flags; |
| 90 | unsigned long query_cpu; |
| 91 | unsigned long this_cpu = smp_processor_id(); |
Suresh Siddha | 12a67cf | 2008-07-10 11:16:54 -0700 | [diff] [blame] | 92 | |
Mike Travis | e798673 | 2008-12-16 17:33:52 -0800 | [diff] [blame] | 93 | local_irq_save(flags); |
| 94 | for_each_online_cpu(query_cpu) |
| 95 | if (query_cpu != this_cpu) |
| 96 | __x2apic_send_IPI_dest( |
| 97 | per_cpu(x86_cpu_to_logical_apicid, query_cpu), |
| 98 | vector, APIC_DEST_LOGICAL); |
| 99 | local_irq_restore(flags); |
Suresh Siddha | 12a67cf | 2008-07-10 11:16:54 -0700 | [diff] [blame] | 100 | } |
| 101 | |
| 102 | static void x2apic_send_IPI_all(int vector) |
| 103 | { |
Mike Travis | bcda016 | 2008-12-16 17:33:59 -0800 | [diff] [blame] | 104 | x2apic_send_IPI_mask(cpu_online_mask, vector); |
Suresh Siddha | 12a67cf | 2008-07-10 11:16:54 -0700 | [diff] [blame] | 105 | } |
| 106 | |
| 107 | static int x2apic_apic_id_registered(void) |
| 108 | { |
| 109 | return 1; |
| 110 | } |
| 111 | |
Mike Travis | bcda016 | 2008-12-16 17:33:59 -0800 | [diff] [blame] | 112 | static unsigned int x2apic_cpu_mask_to_apicid(const struct cpumask *cpumask) |
Suresh Siddha | 12a67cf | 2008-07-10 11:16:54 -0700 | [diff] [blame] | 113 | { |
| 114 | int cpu; |
| 115 | |
| 116 | /* |
Suresh Siddha | 7d87d53 | 2008-12-22 17:33:28 -0800 | [diff] [blame] | 117 | * We're using fixed IRQ delivery, can only return one logical APIC ID. |
Suresh Siddha | 12a67cf | 2008-07-10 11:16:54 -0700 | [diff] [blame] | 118 | * May as well be the first. |
| 119 | */ |
Mike Travis | bcda016 | 2008-12-16 17:33:59 -0800 | [diff] [blame] | 120 | cpu = cpumask_first(cpumask); |
Mike Travis | e798673 | 2008-12-16 17:33:52 -0800 | [diff] [blame] | 121 | if ((unsigned)cpu < nr_cpu_ids) |
Suresh Siddha | 12a67cf | 2008-07-10 11:16:54 -0700 | [diff] [blame] | 122 | return per_cpu(x86_cpu_to_logical_apicid, cpu); |
| 123 | else |
| 124 | return BAD_APICID; |
| 125 | } |
| 126 | |
Mike Travis | 6eeb7c5 | 2008-12-16 17:33:55 -0800 | [diff] [blame] | 127 | static unsigned int x2apic_cpu_mask_to_apicid_and(const struct cpumask *cpumask, |
| 128 | const struct cpumask *andmask) |
Mike Travis | 95d313c | 2008-12-16 17:33:54 -0800 | [diff] [blame] | 129 | { |
| 130 | int cpu; |
| 131 | |
| 132 | /* |
Suresh Siddha | 7d87d53 | 2008-12-22 17:33:28 -0800 | [diff] [blame] | 133 | * We're using fixed IRQ delivery, can only return one logical APIC ID. |
Mike Travis | 95d313c | 2008-12-16 17:33:54 -0800 | [diff] [blame] | 134 | * May as well be the first. |
| 135 | */ |
Mike Travis | a775a38 | 2008-12-17 15:21:39 -0800 | [diff] [blame] | 136 | for_each_cpu_and(cpu, cpumask, andmask) |
| 137 | if (cpumask_test_cpu(cpu, cpu_online_mask)) |
| 138 | break; |
Mike Travis | 6eeb7c5 | 2008-12-16 17:33:55 -0800 | [diff] [blame] | 139 | if (cpu < nr_cpu_ids) |
Suresh Siddha | 7d87d53 | 2008-12-22 17:33:28 -0800 | [diff] [blame] | 140 | return per_cpu(x86_cpu_to_logical_apicid, cpu); |
Mike Travis | 95d313c | 2008-12-16 17:33:54 -0800 | [diff] [blame] | 141 | return BAD_APICID; |
| 142 | } |
| 143 | |
Yinghai Lu | f910a9d | 2008-07-12 01:01:20 -0700 | [diff] [blame] | 144 | static unsigned int get_apic_id(unsigned long x) |
| 145 | { |
| 146 | unsigned int id; |
| 147 | |
| 148 | id = x; |
| 149 | return id; |
| 150 | } |
| 151 | |
| 152 | static unsigned long set_apic_id(unsigned int id) |
| 153 | { |
| 154 | unsigned long x; |
| 155 | |
| 156 | x = id; |
| 157 | return x; |
| 158 | } |
| 159 | |
Suresh Siddha | 12a67cf | 2008-07-10 11:16:54 -0700 | [diff] [blame] | 160 | static unsigned int phys_pkg_id(int index_msb) |
| 161 | { |
Suresh Siddha | e17941b | 2008-08-23 17:47:11 +0200 | [diff] [blame] | 162 | return current_cpu_data.initial_apicid >> index_msb; |
Suresh Siddha | 12a67cf | 2008-07-10 11:16:54 -0700 | [diff] [blame] | 163 | } |
| 164 | |
| 165 | static void x2apic_send_IPI_self(int vector) |
| 166 | { |
| 167 | apic_write(APIC_SELF_IPI, vector); |
| 168 | } |
| 169 | |
| 170 | static void init_x2apic_ldr(void) |
| 171 | { |
| 172 | int cpu = smp_processor_id(); |
| 173 | |
| 174 | per_cpu(x86_cpu_to_logical_apicid, cpu) = apic_read(APIC_LDR); |
| 175 | return; |
| 176 | } |
| 177 | |
| 178 | struct genapic apic_x2apic_cluster = { |
| 179 | .name = "cluster x2apic", |
Yinghai Lu | 1b9b89e | 2008-07-21 22:08:21 -0700 | [diff] [blame] | 180 | .acpi_madt_oem_check = x2apic_acpi_madt_oem_check, |
Suresh Siddha | 12a67cf | 2008-07-10 11:16:54 -0700 | [diff] [blame] | 181 | .int_delivery_mode = dest_LowestPrio, |
| 182 | .int_dest_mode = (APIC_DEST_LOGICAL != 0), |
| 183 | .target_cpus = x2apic_target_cpus, |
| 184 | .vector_allocation_domain = x2apic_vector_allocation_domain, |
| 185 | .apic_id_registered = x2apic_apic_id_registered, |
| 186 | .init_apic_ldr = init_x2apic_ldr, |
| 187 | .send_IPI_all = x2apic_send_IPI_all, |
| 188 | .send_IPI_allbutself = x2apic_send_IPI_allbutself, |
| 189 | .send_IPI_mask = x2apic_send_IPI_mask, |
Mike Travis | e798673 | 2008-12-16 17:33:52 -0800 | [diff] [blame] | 190 | .send_IPI_mask_allbutself = x2apic_send_IPI_mask_allbutself, |
Suresh Siddha | 12a67cf | 2008-07-10 11:16:54 -0700 | [diff] [blame] | 191 | .send_IPI_self = x2apic_send_IPI_self, |
| 192 | .cpu_mask_to_apicid = x2apic_cpu_mask_to_apicid, |
Mike Travis | 95d313c | 2008-12-16 17:33:54 -0800 | [diff] [blame] | 193 | .cpu_mask_to_apicid_and = x2apic_cpu_mask_to_apicid_and, |
Suresh Siddha | 12a67cf | 2008-07-10 11:16:54 -0700 | [diff] [blame] | 194 | .phys_pkg_id = phys_pkg_id, |
Yinghai Lu | f910a9d | 2008-07-12 01:01:20 -0700 | [diff] [blame] | 195 | .get_apic_id = get_apic_id, |
| 196 | .set_apic_id = set_apic_id, |
| 197 | .apic_id_mask = (0xFFFFFFFFu), |
Suresh Siddha | 12a67cf | 2008-07-10 11:16:54 -0700 | [diff] [blame] | 198 | }; |