blob: d4089b9cf6a8c62596e1df237420a0ee4395c10a [file] [log] [blame]
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -07001/* Copyright (c) 2002,2007-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13#include <linux/firmware.h>
14#include <linux/slab.h>
15#include <linux/sched.h>
16#include <linux/log2.h>
17
18#include "kgsl.h"
19#include "kgsl_sharedmem.h"
20#include "kgsl_cffdump.h"
21
22#include "adreno.h"
23#include "adreno_pm4types.h"
24#include "adreno_ringbuffer.h"
Jeremy Gebbend0ab6ad2012-04-06 11:13:35 -060025#include "adreno_debugfs.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070026
Jeremy Gebbeneebc4612011-08-31 10:15:21 -070027#include "a2xx_reg.h"
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070028#include "a3xx_reg.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070029
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070030#define GSL_RB_NOP_SIZEDWORDS 2
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070031
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070032void adreno_ringbuffer_submit(struct adreno_ringbuffer *rb)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070033{
34 BUG_ON(rb->wptr == 0);
35
Lucille Sylvester958dc942011-09-06 18:19:49 -060036 /* Let the pwrscale policy know that new commands have
37 been submitted. */
38 kgsl_pwrscale_busy(rb->device);
39
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040 /*synchronize memory before informing the hardware of the
41 *new commands.
42 */
43 mb();
44
45 adreno_regwrite(rb->device, REG_CP_RB_WPTR, rb->wptr);
46}
47
Carter Cooper6dd94c82011-10-13 14:43:53 -060048static void
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070049adreno_ringbuffer_waitspace(struct adreno_ringbuffer *rb, unsigned int numcmds,
50 int wptr_ahead)
51{
52 int nopcount;
53 unsigned int freecmds;
54 unsigned int *cmds;
55 uint cmds_gpu;
56
57 /* if wptr ahead, fill the remaining with NOPs */
58 if (wptr_ahead) {
59 /* -1 for header */
60 nopcount = rb->sizedwords - rb->wptr - 1;
61
62 cmds = (unsigned int *)rb->buffer_desc.hostptr + rb->wptr;
63 cmds_gpu = rb->buffer_desc.gpuaddr + sizeof(uint)*rb->wptr;
64
Jordan Crouse084427d2011-07-28 08:37:58 -060065 GSL_RB_WRITE(cmds, cmds_gpu, cp_nop_packet(nopcount));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070066
67 /* Make sure that rptr is not 0 before submitting
68 * commands at the end of ringbuffer. We do not
69 * want the rptr and wptr to become equal when
70 * the ringbuffer is not empty */
71 do {
72 GSL_RB_GET_READPTR(rb, &rb->rptr);
73 } while (!rb->rptr);
74
75 rb->wptr++;
76
77 adreno_ringbuffer_submit(rb);
78
79 rb->wptr = 0;
80 }
81
82 /* wait for space in ringbuffer */
83 do {
84 GSL_RB_GET_READPTR(rb, &rb->rptr);
85
86 freecmds = rb->rptr - rb->wptr;
87
88 } while ((freecmds != 0) && (freecmds <= numcmds));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070089}
90
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070091unsigned int *adreno_ringbuffer_allocspace(struct adreno_ringbuffer *rb,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070092 unsigned int numcmds)
93{
94 unsigned int *ptr = NULL;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070095
96 BUG_ON(numcmds >= rb->sizedwords);
97
98 GSL_RB_GET_READPTR(rb, &rb->rptr);
99 /* check for available space */
100 if (rb->wptr >= rb->rptr) {
101 /* wptr ahead or equal to rptr */
102 /* reserve dwords for nop packet */
103 if ((rb->wptr + numcmds) > (rb->sizedwords -
104 GSL_RB_NOP_SIZEDWORDS))
Carter Cooper6dd94c82011-10-13 14:43:53 -0600105 adreno_ringbuffer_waitspace(rb, numcmds, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700106 } else {
107 /* wptr behind rptr */
108 if ((rb->wptr + numcmds) >= rb->rptr)
Carter Cooper6dd94c82011-10-13 14:43:53 -0600109 adreno_ringbuffer_waitspace(rb, numcmds, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700110 /* check for remaining space */
111 /* reserve dwords for nop packet */
112 if ((rb->wptr + numcmds) > (rb->sizedwords -
113 GSL_RB_NOP_SIZEDWORDS))
Carter Cooper6dd94c82011-10-13 14:43:53 -0600114 adreno_ringbuffer_waitspace(rb, numcmds, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700115 }
116
Carter Cooper6dd94c82011-10-13 14:43:53 -0600117 ptr = (unsigned int *)rb->buffer_desc.hostptr + rb->wptr;
118 rb->wptr += numcmds;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700119
120 return ptr;
121}
122
123static int _load_firmware(struct kgsl_device *device, const char *fwfile,
124 void **data, int *len)
125{
126 const struct firmware *fw = NULL;
127 int ret;
128
129 ret = request_firmware(&fw, fwfile, device->dev);
130
131 if (ret) {
132 KGSL_DRV_ERR(device, "request_firmware(%s) failed: %d\n",
133 fwfile, ret);
134 return ret;
135 }
136
137 *data = kmalloc(fw->size, GFP_KERNEL);
138
139 if (*data) {
140 memcpy(*data, fw->data, fw->size);
141 *len = fw->size;
142 } else
143 KGSL_MEM_ERR(device, "kmalloc(%d) failed\n", fw->size);
144
145 release_firmware(fw);
146 return (*data != NULL) ? 0 : -ENOMEM;
147}
148
149static int adreno_ringbuffer_load_pm4_ucode(struct kgsl_device *device)
150{
151 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700152 int i, ret = 0;
153
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700154 if (adreno_dev->pm4_fw == NULL) {
155 int len;
Jordan Crouse505df9c2011-07-28 08:37:59 -0600156 void *ptr;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700157
Jordan Crouse505df9c2011-07-28 08:37:59 -0600158 ret = _load_firmware(device, adreno_dev->pm4_fwfile,
159 &ptr, &len);
160
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700161 if (ret)
162 goto err;
163
164 /* PM4 size is 3 dword aligned plus 1 dword of version */
165 if (len % ((sizeof(uint32_t) * 3)) != sizeof(uint32_t)) {
166 KGSL_DRV_ERR(device, "Bad firmware size: %d\n", len);
167 ret = -EINVAL;
Jeremy Gebben79acee62011-08-08 16:44:07 -0600168 kfree(ptr);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700169 goto err;
170 }
171
172 adreno_dev->pm4_fw_size = len / sizeof(uint32_t);
173 adreno_dev->pm4_fw = ptr;
174 }
175
176 KGSL_DRV_INFO(device, "loading pm4 ucode version: %d\n",
177 adreno_dev->pm4_fw[0]);
178
179 adreno_regwrite(device, REG_CP_DEBUG, 0x02000000);
180 adreno_regwrite(device, REG_CP_ME_RAM_WADDR, 0);
181 for (i = 1; i < adreno_dev->pm4_fw_size; i++)
182 adreno_regwrite(device, REG_CP_ME_RAM_DATA,
183 adreno_dev->pm4_fw[i]);
184err:
185 return ret;
186}
187
188static int adreno_ringbuffer_load_pfp_ucode(struct kgsl_device *device)
189{
190 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700191 int i, ret = 0;
192
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700193 if (adreno_dev->pfp_fw == NULL) {
194 int len;
Jordan Crouse505df9c2011-07-28 08:37:59 -0600195 void *ptr;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700196
Jordan Crouse505df9c2011-07-28 08:37:59 -0600197 ret = _load_firmware(device, adreno_dev->pfp_fwfile,
198 &ptr, &len);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700199 if (ret)
200 goto err;
201
202 /* PFP size shold be dword aligned */
203 if (len % sizeof(uint32_t) != 0) {
204 KGSL_DRV_ERR(device, "Bad firmware size: %d\n", len);
205 ret = -EINVAL;
Jeremy Gebben79acee62011-08-08 16:44:07 -0600206 kfree(ptr);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700207 goto err;
208 }
209
210 adreno_dev->pfp_fw_size = len / sizeof(uint32_t);
211 adreno_dev->pfp_fw = ptr;
212 }
213
214 KGSL_DRV_INFO(device, "loading pfp ucode version: %d\n",
215 adreno_dev->pfp_fw[0]);
216
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700217 adreno_regwrite(device, adreno_dev->gpudev->reg_cp_pfp_ucode_addr, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700218 for (i = 1; i < adreno_dev->pfp_fw_size; i++)
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700219 adreno_regwrite(device,
220 adreno_dev->gpudev->reg_cp_pfp_ucode_data,
221 adreno_dev->pfp_fw[i]);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700222err:
223 return ret;
224}
225
226int adreno_ringbuffer_start(struct adreno_ringbuffer *rb, unsigned int init_ram)
227{
228 int status;
229 /*cp_rb_cntl_u cp_rb_cntl; */
230 union reg_cp_rb_cntl cp_rb_cntl;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700231 unsigned int rb_cntl;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700232 struct kgsl_device *device = rb->device;
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700233 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700234
235 if (rb->flags & KGSL_FLAGS_STARTED)
236 return 0;
237
Carter Coopercb3e8eb2012-04-11 09:39:40 -0600238 if (init_ram)
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700239 rb->timestamp[KGSL_MEMSTORE_GLOBAL] = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700240
241 kgsl_sharedmem_set(&rb->memptrs_desc, 0, 0,
242 sizeof(struct kgsl_rbmemptrs));
243
244 kgsl_sharedmem_set(&rb->buffer_desc, 0, 0xAA,
245 (rb->sizedwords << 2));
246
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700247 if (adreno_is_a2xx(adreno_dev)) {
248 adreno_regwrite(device, REG_CP_RB_WPTR_BASE,
249 (rb->memptrs_desc.gpuaddr
250 + GSL_RB_MEMPTRS_WPTRPOLL_OFFSET));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700251
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700252 /* setup WPTR delay */
253 adreno_regwrite(device, REG_CP_RB_WPTR_DELAY,
254 0 /*0x70000010 */);
255 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700256
257 /*setup REG_CP_RB_CNTL */
258 adreno_regread(device, REG_CP_RB_CNTL, &rb_cntl);
259 cp_rb_cntl.val = rb_cntl;
260
261 /*
262 * The size of the ringbuffer in the hardware is the log2
263 * representation of the size in quadwords (sizedwords / 2)
264 */
265 cp_rb_cntl.f.rb_bufsz = ilog2(rb->sizedwords >> 1);
266
267 /*
268 * Specify the quadwords to read before updating mem RPTR.
269 * Like above, pass the log2 representation of the blocksize
270 * in quadwords.
271 */
272 cp_rb_cntl.f.rb_blksz = ilog2(KGSL_RB_BLKSIZE >> 3);
273
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700274 if (adreno_is_a2xx(adreno_dev)) {
275 /* WPTR polling */
276 cp_rb_cntl.f.rb_poll_en = GSL_RB_CNTL_POLL_EN;
277 }
278
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700279 /* mem RPTR writebacks */
280 cp_rb_cntl.f.rb_no_update = GSL_RB_CNTL_NO_UPDATE;
281
282 adreno_regwrite(device, REG_CP_RB_CNTL, cp_rb_cntl.val);
283
284 adreno_regwrite(device, REG_CP_RB_BASE, rb->buffer_desc.gpuaddr);
285
286 adreno_regwrite(device, REG_CP_RB_RPTR_ADDR,
287 rb->memptrs_desc.gpuaddr +
288 GSL_RB_MEMPTRS_RPTR_OFFSET);
289
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700290 if (adreno_is_a3xx(adreno_dev)) {
291 /* enable access protection to privileged registers */
292 adreno_regwrite(device, A3XX_CP_PROTECT_CTRL, 0x00000007);
293
294 /* RBBM registers */
295 adreno_regwrite(device, A3XX_CP_PROTECT_REG_0, 0x63000040);
296 adreno_regwrite(device, A3XX_CP_PROTECT_REG_1, 0x62000080);
297 adreno_regwrite(device, A3XX_CP_PROTECT_REG_2, 0x600000CC);
298 adreno_regwrite(device, A3XX_CP_PROTECT_REG_3, 0x60000108);
299 adreno_regwrite(device, A3XX_CP_PROTECT_REG_4, 0x64000140);
300 adreno_regwrite(device, A3XX_CP_PROTECT_REG_5, 0x66000400);
301
302 /* CP registers */
303 adreno_regwrite(device, A3XX_CP_PROTECT_REG_6, 0x65000700);
304 adreno_regwrite(device, A3XX_CP_PROTECT_REG_7, 0x610007D8);
305 adreno_regwrite(device, A3XX_CP_PROTECT_REG_8, 0x620007E0);
306 adreno_regwrite(device, A3XX_CP_PROTECT_REG_9, 0x61001178);
307 adreno_regwrite(device, A3XX_CP_PROTECT_REG_A, 0x64001180);
308
309 /* RB registers */
310 adreno_regwrite(device, A3XX_CP_PROTECT_REG_B, 0x60003300);
311
312 /* VBIF registers */
313 adreno_regwrite(device, A3XX_CP_PROTECT_REG_C, 0x6B00C000);
314 }
315
316 if (adreno_is_a2xx(adreno_dev)) {
317 /* explicitly clear all cp interrupts */
318 adreno_regwrite(device, REG_CP_INT_ACK, 0xFFFFFFFF);
319 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700320
321 /* setup scratch/timestamp */
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700322 adreno_regwrite(device, REG_SCRATCH_ADDR, device->memstore.gpuaddr +
323 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
324 soptimestamp));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700325
326 adreno_regwrite(device, REG_SCRATCH_UMSK,
327 GSL_RB_MEMPTRS_SCRATCH_MASK);
328
329 /* load the CP ucode */
330
331 status = adreno_ringbuffer_load_pm4_ucode(device);
332 if (status != 0)
333 return status;
334
335 /* load the prefetch parser ucode */
336 status = adreno_ringbuffer_load_pfp_ucode(device);
337 if (status != 0)
338 return status;
339
Kevin Matlagee8d35862012-04-26 12:58:15 -0600340 if (adreno_is_a305(adreno_dev) || adreno_is_a320(adreno_dev))
341 adreno_regwrite(device, REG_CP_QUEUE_THRESHOLDS, 0x000F0602);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700342
343 rb->rptr = 0;
344 rb->wptr = 0;
345
346 /* clear ME_HALT to start micro engine */
347 adreno_regwrite(device, REG_CP_ME_CNTL, 0);
348
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700349 /* ME init is GPU specific, so jump into the sub-function */
350 adreno_dev->gpudev->rb_init(adreno_dev, rb);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700351
352 /* idle device to validate ME INIT */
353 status = adreno_idle(device, KGSL_TIMEOUT_DEFAULT);
354
355 if (status == 0)
356 rb->flags |= KGSL_FLAGS_STARTED;
357
358 return status;
359}
360
Carter Cooper6dd94c82011-10-13 14:43:53 -0600361void adreno_ringbuffer_stop(struct adreno_ringbuffer *rb)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700362{
363 if (rb->flags & KGSL_FLAGS_STARTED) {
364 /* ME_HALT */
365 adreno_regwrite(rb->device, REG_CP_ME_CNTL, 0x10000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700366 rb->flags &= ~KGSL_FLAGS_STARTED;
367 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700368}
369
370int adreno_ringbuffer_init(struct kgsl_device *device)
371{
372 int status;
373 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
374 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
375
376 rb->device = device;
377 /*
378 * It is silly to convert this to words and then back to bytes
379 * immediately below, but most of the rest of the code deals
380 * in words, so we might as well only do the math once
381 */
382 rb->sizedwords = KGSL_RB_SIZE >> 2;
383
384 /* allocate memory for ringbuffer */
385 status = kgsl_allocate_contiguous(&rb->buffer_desc,
386 (rb->sizedwords << 2));
387
388 if (status != 0) {
389 adreno_ringbuffer_close(rb);
390 return status;
391 }
392
393 /* allocate memory for polling and timestamps */
394 /* This really can be at 4 byte alignment boundry but for using MMU
395 * we need to make it at page boundary */
396 status = kgsl_allocate_contiguous(&rb->memptrs_desc,
397 sizeof(struct kgsl_rbmemptrs));
398
399 if (status != 0) {
400 adreno_ringbuffer_close(rb);
401 return status;
402 }
403
404 /* overlay structure on memptrs memory */
405 rb->memptrs = (struct kgsl_rbmemptrs *) rb->memptrs_desc.hostptr;
406
407 return 0;
408}
409
Carter Cooper6dd94c82011-10-13 14:43:53 -0600410void adreno_ringbuffer_close(struct adreno_ringbuffer *rb)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700411{
412 struct adreno_device *adreno_dev = ADRENO_DEVICE(rb->device);
413
414 kgsl_sharedmem_free(&rb->buffer_desc);
415 kgsl_sharedmem_free(&rb->memptrs_desc);
416
417 kfree(adreno_dev->pfp_fw);
418 kfree(adreno_dev->pm4_fw);
419
420 adreno_dev->pfp_fw = NULL;
421 adreno_dev->pm4_fw = NULL;
422
423 memset(rb, 0, sizeof(struct adreno_ringbuffer));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700424}
425
426static uint32_t
427adreno_ringbuffer_addcmds(struct adreno_ringbuffer *rb,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700428 struct adreno_context *context,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700429 unsigned int flags, unsigned int *cmds,
430 int sizedwords)
431{
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700432 struct adreno_device *adreno_dev = ADRENO_DEVICE(rb->device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700433 unsigned int *ringcmds;
434 unsigned int timestamp;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700435 unsigned int total_sizedwords = sizedwords;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700436 unsigned int i;
437 unsigned int rcmd_gpu;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700438 unsigned int context_id = KGSL_MEMSTORE_GLOBAL;
439 unsigned int gpuaddr = rb->device->memstore.gpuaddr;
440
441 if (context != NULL) {
442 /*
443 * if the context was not created with per context timestamp
444 * support, we must use the global timestamp since issueibcmds
445 * will be returning that one.
446 */
447 if (context->flags & CTXT_FLAGS_PER_CONTEXT_TS)
448 context_id = context->id;
449 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700450
451 /* reserve space to temporarily turn off protected mode
452 * error checking if needed
453 */
454 total_sizedwords += flags & KGSL_CMD_FLAGS_PMODE ? 4 : 0;
455 total_sizedwords += !(flags & KGSL_CMD_FLAGS_NO_TS_CMP) ? 7 : 0;
456 total_sizedwords += !(flags & KGSL_CMD_FLAGS_NOT_KERNEL_CMD) ? 2 : 0;
457
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700458 if (adreno_is_a3xx(adreno_dev))
459 total_sizedwords += 7;
460
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700461 total_sizedwords += 2; /* scratchpad ts for recovery */
462 if (context) {
463 total_sizedwords += 3; /* sop timestamp */
464 total_sizedwords += 4; /* eop timestamp */
Rajesh Kemisettic5699302012-04-21 21:09:05 +0530465 total_sizedwords += 3; /* global timestamp without cache
466 * flush for non-zero context */
467 } else {
468 total_sizedwords += 4; /* global timestamp for recovery*/
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700469 }
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700470
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700471 ringcmds = adreno_ringbuffer_allocspace(rb, total_sizedwords);
472 rcmd_gpu = rb->buffer_desc.gpuaddr
473 + sizeof(uint)*(rb->wptr-total_sizedwords);
474
475 if (!(flags & KGSL_CMD_FLAGS_NOT_KERNEL_CMD)) {
Jordan Crouse084427d2011-07-28 08:37:58 -0600476 GSL_RB_WRITE(ringcmds, rcmd_gpu, cp_nop_packet(1));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700477 GSL_RB_WRITE(ringcmds, rcmd_gpu, KGSL_CMD_IDENTIFIER);
478 }
479 if (flags & KGSL_CMD_FLAGS_PMODE) {
480 /* disable protected mode error checking */
481 GSL_RB_WRITE(ringcmds, rcmd_gpu,
Jordan Crouse084427d2011-07-28 08:37:58 -0600482 cp_type3_packet(CP_SET_PROTECTED_MODE, 1));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700483 GSL_RB_WRITE(ringcmds, rcmd_gpu, 0);
484 }
485
486 for (i = 0; i < sizedwords; i++) {
487 GSL_RB_WRITE(ringcmds, rcmd_gpu, *cmds);
488 cmds++;
489 }
490
491 if (flags & KGSL_CMD_FLAGS_PMODE) {
492 /* re-enable protected mode error checking */
493 GSL_RB_WRITE(ringcmds, rcmd_gpu,
Jordan Crouse084427d2011-07-28 08:37:58 -0600494 cp_type3_packet(CP_SET_PROTECTED_MODE, 1));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700495 GSL_RB_WRITE(ringcmds, rcmd_gpu, 1);
496 }
497
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700498 /* always increment the global timestamp. once. */
499 rb->timestamp[KGSL_MEMSTORE_GLOBAL]++;
500 if (context) {
501 if (context_id == KGSL_MEMSTORE_GLOBAL)
502 rb->timestamp[context_id] =
503 rb->timestamp[KGSL_MEMSTORE_GLOBAL];
504 else
505 rb->timestamp[context_id]++;
506 }
507 timestamp = rb->timestamp[context_id];
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700508
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700509 /* scratchpad ts for recovery */
Jordan Crouse084427d2011-07-28 08:37:58 -0600510 GSL_RB_WRITE(ringcmds, rcmd_gpu, cp_type0_packet(REG_CP_TIMESTAMP, 1));
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700511 GSL_RB_WRITE(ringcmds, rcmd_gpu, rb->timestamp[KGSL_MEMSTORE_GLOBAL]);
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700512
513 if (adreno_is_a3xx(adreno_dev)) {
514 /*
515 * FLush HLSQ lazy updates to make sure there are no
516 * rsources pending for indirect loads after the timestamp
517 */
518
519 GSL_RB_WRITE(ringcmds, rcmd_gpu,
520 cp_type3_packet(CP_EVENT_WRITE, 1));
521 GSL_RB_WRITE(ringcmds, rcmd_gpu, 0x07); /* HLSQ_FLUSH */
522 GSL_RB_WRITE(ringcmds, rcmd_gpu,
523 cp_type3_packet(CP_WAIT_FOR_IDLE, 1));
524 GSL_RB_WRITE(ringcmds, rcmd_gpu, 0x00);
525 }
526
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700527 if (context) {
528 /* start-of-pipeline timestamp */
529 GSL_RB_WRITE(ringcmds, rcmd_gpu,
530 cp_type3_packet(CP_MEM_WRITE, 2));
531 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
532 KGSL_MEMSTORE_OFFSET(context->id, soptimestamp)));
533 GSL_RB_WRITE(ringcmds, rcmd_gpu, timestamp);
534
535 /* end-of-pipeline timestamp */
536 GSL_RB_WRITE(ringcmds, rcmd_gpu,
537 cp_type3_packet(CP_EVENT_WRITE, 3));
538 GSL_RB_WRITE(ringcmds, rcmd_gpu, CACHE_FLUSH_TS);
539 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
540 KGSL_MEMSTORE_OFFSET(context->id, eoptimestamp)));
541 GSL_RB_WRITE(ringcmds, rcmd_gpu, timestamp);
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700542
Rajesh Kemisettic5699302012-04-21 21:09:05 +0530543 GSL_RB_WRITE(ringcmds, rcmd_gpu,
544 cp_type3_packet(CP_MEM_WRITE, 2));
545 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
546 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
547 eoptimestamp)));
548 GSL_RB_WRITE(ringcmds, rcmd_gpu,
549 rb->timestamp[KGSL_MEMSTORE_GLOBAL]);
550 } else {
551 GSL_RB_WRITE(ringcmds, rcmd_gpu,
552 cp_type3_packet(CP_EVENT_WRITE, 3));
553 GSL_RB_WRITE(ringcmds, rcmd_gpu, CACHE_FLUSH_TS);
554 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
555 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
556 eoptimestamp)));
557 GSL_RB_WRITE(ringcmds, rcmd_gpu,
558 rb->timestamp[KGSL_MEMSTORE_GLOBAL]);
559 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700560
561 if (!(flags & KGSL_CMD_FLAGS_NO_TS_CMP)) {
562 /* Conditional execution based on memory values */
563 GSL_RB_WRITE(ringcmds, rcmd_gpu,
Jordan Crouse084427d2011-07-28 08:37:58 -0600564 cp_type3_packet(CP_COND_EXEC, 4));
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700565 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
566 KGSL_MEMSTORE_OFFSET(
567 context_id, ts_cmp_enable)) >> 2);
568 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
569 KGSL_MEMSTORE_OFFSET(
570 context_id, ref_wait_ts)) >> 2);
571 GSL_RB_WRITE(ringcmds, rcmd_gpu, timestamp);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700572 /* # of conditional command DWORDs */
573 GSL_RB_WRITE(ringcmds, rcmd_gpu, 2);
574 GSL_RB_WRITE(ringcmds, rcmd_gpu,
Jordan Crouse084427d2011-07-28 08:37:58 -0600575 cp_type3_packet(CP_INTERRUPT, 1));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700576 GSL_RB_WRITE(ringcmds, rcmd_gpu, CP_INT_CNTL__RB_INT_MASK);
577 }
578
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700579 if (adreno_is_a3xx(adreno_dev)) {
580 /* Dummy set-constant to trigger context rollover */
581 GSL_RB_WRITE(ringcmds, rcmd_gpu,
582 cp_type3_packet(CP_SET_CONSTANT, 2));
583 GSL_RB_WRITE(ringcmds, rcmd_gpu,
584 (0x4<<16)|(A3XX_HLSQ_CL_KERNEL_GROUP_X_REG - 0x2000));
585 GSL_RB_WRITE(ringcmds, rcmd_gpu, 0);
586 }
587
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700588 adreno_ringbuffer_submit(rb);
589
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700590 return timestamp;
591}
592
593void
594adreno_ringbuffer_issuecmds(struct kgsl_device *device,
595 unsigned int flags,
596 unsigned int *cmds,
597 int sizedwords)
598{
599 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
600 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
601
602 if (device->state & KGSL_STATE_HUNG)
603 return;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700604 adreno_ringbuffer_addcmds(rb, NULL, flags, cmds, sizedwords);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700605}
606
Jeremy Gebbend0ab6ad2012-04-06 11:13:35 -0600607static bool _parse_ibs(struct kgsl_device_private *dev_priv, uint gpuaddr,
608 int sizedwords);
609
610static bool
611_handle_type3(struct kgsl_device_private *dev_priv, uint *hostaddr)
612{
613 unsigned int opcode = cp_type3_opcode(*hostaddr);
614 switch (opcode) {
615 case CP_INDIRECT_BUFFER_PFD:
616 case CP_INDIRECT_BUFFER_PFE:
617 case CP_COND_INDIRECT_BUFFER_PFE:
618 case CP_COND_INDIRECT_BUFFER_PFD:
619 return _parse_ibs(dev_priv, hostaddr[1], hostaddr[2]);
620 case CP_NOP:
621 case CP_WAIT_FOR_IDLE:
622 case CP_WAIT_REG_MEM:
623 case CP_WAIT_REG_EQ:
624 case CP_WAT_REG_GTE:
625 case CP_WAIT_UNTIL_READ:
626 case CP_WAIT_IB_PFD_COMPLETE:
627 case CP_REG_RMW:
628 case CP_REG_TO_MEM:
629 case CP_MEM_WRITE:
630 case CP_MEM_WRITE_CNTR:
631 case CP_COND_EXEC:
632 case CP_COND_WRITE:
633 case CP_EVENT_WRITE:
634 case CP_EVENT_WRITE_SHD:
635 case CP_EVENT_WRITE_CFL:
636 case CP_EVENT_WRITE_ZPD:
637 case CP_DRAW_INDX:
638 case CP_DRAW_INDX_2:
639 case CP_DRAW_INDX_BIN:
640 case CP_DRAW_INDX_2_BIN:
641 case CP_VIZ_QUERY:
642 case CP_SET_STATE:
643 case CP_SET_CONSTANT:
644 case CP_IM_LOAD:
645 case CP_IM_LOAD_IMMEDIATE:
646 case CP_LOAD_CONSTANT_CONTEXT:
647 case CP_INVALIDATE_STATE:
648 case CP_SET_SHADER_BASES:
649 case CP_SET_BIN_MASK:
650 case CP_SET_BIN_SELECT:
651 case CP_SET_BIN_BASE_OFFSET:
652 case CP_SET_BIN_DATA:
653 case CP_CONTEXT_UPDATE:
654 case CP_INTERRUPT:
655 case CP_IM_STORE:
656 case CP_LOAD_STATE:
657 break;
658 /* these shouldn't come from userspace */
659 case CP_ME_INIT:
660 case CP_SET_PROTECTED_MODE:
661 default:
662 KGSL_CMD_ERR(dev_priv->device, "bad CP opcode %0x\n", opcode);
663 return false;
664 break;
665 }
666
667 return true;
668}
669
670static bool
671_handle_type0(struct kgsl_device_private *dev_priv, uint *hostaddr)
672{
673 unsigned int reg = type0_pkt_offset(*hostaddr);
674 unsigned int cnt = type0_pkt_size(*hostaddr);
675 if (reg < 0x0192 || (reg + cnt) >= 0x8000) {
676 KGSL_CMD_ERR(dev_priv->device, "bad type0 reg: 0x%0x cnt: %d\n",
677 reg, cnt);
678 return false;
679 }
680 return true;
681}
682
683/*
684 * Traverse IBs and dump them to test vector. Detect swap by inspecting
685 * register writes, keeping note of the current state, and dump
686 * framebuffer config to test vector
687 */
688static bool _parse_ibs(struct kgsl_device_private *dev_priv,
689 uint gpuaddr, int sizedwords)
690{
691 static uint level; /* recursion level */
692 bool ret = false;
693 uint *hostaddr, *hoststart;
694 int dwords_left = sizedwords; /* dwords left in the current command
695 buffer */
696 struct kgsl_mem_entry *entry;
697
698 spin_lock(&dev_priv->process_priv->mem_lock);
699 entry = kgsl_sharedmem_find_region(dev_priv->process_priv,
700 gpuaddr, sizedwords * sizeof(uint));
701 spin_unlock(&dev_priv->process_priv->mem_lock);
702 if (entry == NULL) {
703 KGSL_CMD_ERR(dev_priv->device,
704 "no mapping for gpuaddr: 0x%08x\n", gpuaddr);
705 return false;
706 }
707
708 hostaddr = (uint *)kgsl_gpuaddr_to_vaddr(&entry->memdesc, gpuaddr);
709 if (hostaddr == NULL) {
710 KGSL_CMD_ERR(dev_priv->device,
711 "no mapping for gpuaddr: 0x%08x\n", gpuaddr);
712 return false;
713 }
714
715 hoststart = hostaddr;
716
717 level++;
718
719 KGSL_CMD_INFO(dev_priv->device, "ib: gpuaddr:0x%08x, wc:%d, hptr:%p\n",
720 gpuaddr, sizedwords, hostaddr);
721
722 mb();
723 while (dwords_left > 0) {
724 bool cur_ret = true;
725 int count = 0; /* dword count including packet header */
726
727 switch (*hostaddr >> 30) {
728 case 0x0: /* type-0 */
729 count = (*hostaddr >> 16)+2;
730 cur_ret = _handle_type0(dev_priv, hostaddr);
731 break;
732 case 0x1: /* type-1 */
733 count = 2;
734 break;
735 case 0x3: /* type-3 */
736 count = ((*hostaddr >> 16) & 0x3fff) + 2;
737 cur_ret = _handle_type3(dev_priv, hostaddr);
738 break;
739 default:
740 KGSL_CMD_ERR(dev_priv->device, "unexpected type: "
741 "type:%d, word:0x%08x @ 0x%p, gpu:0x%08x\n",
742 *hostaddr >> 30, *hostaddr, hostaddr,
743 gpuaddr+4*(sizedwords-dwords_left));
744 cur_ret = false;
745 count = dwords_left;
746 break;
747 }
748
749 if (!cur_ret) {
750 KGSL_CMD_ERR(dev_priv->device,
751 "bad sub-type: #:%d/%d, v:0x%08x"
752 " @ 0x%p[gb:0x%08x], level:%d\n",
753 sizedwords-dwords_left, sizedwords, *hostaddr,
754 hostaddr, gpuaddr+4*(sizedwords-dwords_left),
755 level);
756
757 if (ADRENO_DEVICE(dev_priv->device)->ib_check_level
758 >= 2)
759 print_hex_dump(KERN_ERR,
760 level == 1 ? "IB1:" : "IB2:",
761 DUMP_PREFIX_OFFSET, 32, 4, hoststart,
762 sizedwords*4, 0);
763 goto done;
764 }
765
766 /* jump to next packet */
767 dwords_left -= count;
768 hostaddr += count;
769 if (dwords_left < 0) {
770 KGSL_CMD_ERR(dev_priv->device,
771 "bad count: c:%d, #:%d/%d, "
772 "v:0x%08x @ 0x%p[gb:0x%08x], level:%d\n",
773 count, sizedwords-(dwords_left+count),
774 sizedwords, *(hostaddr-count), hostaddr-count,
775 gpuaddr+4*(sizedwords-(dwords_left+count)),
776 level);
777 if (ADRENO_DEVICE(dev_priv->device)->ib_check_level
778 >= 2)
779 print_hex_dump(KERN_ERR,
780 level == 1 ? "IB1:" : "IB2:",
781 DUMP_PREFIX_OFFSET, 32, 4, hoststart,
782 sizedwords*4, 0);
783 goto done;
784 }
785 }
786
787 ret = true;
788done:
789 if (!ret)
790 KGSL_DRV_ERR(dev_priv->device,
791 "parsing failed: gpuaddr:0x%08x, "
792 "host:0x%p, wc:%d\n", gpuaddr, hoststart, sizedwords);
793
794 level--;
795
796 return ret;
797}
798
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700799int
800adreno_ringbuffer_issueibcmds(struct kgsl_device_private *dev_priv,
801 struct kgsl_context *context,
802 struct kgsl_ibdesc *ibdesc,
803 unsigned int numibs,
804 uint32_t *timestamp,
805 unsigned int flags)
806{
807 struct kgsl_device *device = dev_priv->device;
808 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
809 unsigned int *link;
810 unsigned int *cmds;
811 unsigned int i;
Jeremy Gebben3c127f52011-08-08 17:04:11 -0600812 struct adreno_context *drawctxt;
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -0700813 unsigned int start_index = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700814
815 if (device->state & KGSL_STATE_HUNG)
816 return -EBUSY;
817 if (!(adreno_dev->ringbuffer.flags & KGSL_FLAGS_STARTED) ||
Jeremy Gebben3c127f52011-08-08 17:04:11 -0600818 context == NULL || ibdesc == 0 || numibs == 0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700819 return -EINVAL;
820
Jeremy Gebben3c127f52011-08-08 17:04:11 -0600821 drawctxt = context->devctxt;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700822
823 if (drawctxt->flags & CTXT_FLAGS_GPU_HANG) {
824 KGSL_CTXT_WARN(device, "Context %p caused a gpu hang.."
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700825 " will not accept commands for context %d\n",
826 drawctxt, drawctxt->id);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700827 return -EDEADLK;
828 }
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -0600829
830 cmds = link = kzalloc(sizeof(unsigned int) * (numibs * 3 + 4),
831 GFP_KERNEL);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700832 if (!link) {
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -0600833 KGSL_CORE_ERR("kzalloc(%d) failed\n",
834 sizeof(unsigned int) * (numibs * 3 + 4));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700835 return -ENOMEM;
836 }
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -0700837
838 /*When preamble is enabled, the preamble buffer with state restoration
839 commands are stored in the first node of the IB chain. We can skip that
840 if a context switch hasn't occured */
841
842 if (drawctxt->flags & CTXT_FLAGS_PREAMBLE &&
843 adreno_dev->drawctxt_active == drawctxt)
844 start_index = 1;
845
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -0600846 if (!start_index) {
847 *cmds++ = cp_nop_packet(1);
848 *cmds++ = KGSL_START_OF_IB_IDENTIFIER;
849 } else {
850 *cmds++ = cp_nop_packet(4);
851 *cmds++ = KGSL_START_OF_IB_IDENTIFIER;
852 *cmds++ = CP_HDR_INDIRECT_BUFFER_PFD;
853 *cmds++ = ibdesc[0].gpuaddr;
854 *cmds++ = ibdesc[0].sizedwords;
855 }
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -0700856 for (i = start_index; i < numibs; i++) {
Jeremy Gebbend0ab6ad2012-04-06 11:13:35 -0600857 if (unlikely(adreno_dev->ib_check_level >= 1 &&
858 !_parse_ibs(dev_priv, ibdesc[i].gpuaddr,
859 ibdesc[i].sizedwords))) {
860 kfree(link);
861 return -EINVAL;
862 }
Jordan Crouse084427d2011-07-28 08:37:58 -0600863 *cmds++ = CP_HDR_INDIRECT_BUFFER_PFD;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700864 *cmds++ = ibdesc[i].gpuaddr;
865 *cmds++ = ibdesc[i].sizedwords;
866 }
867
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -0600868 *cmds++ = cp_nop_packet(1);
869 *cmds++ = KGSL_END_OF_IB_IDENTIFIER;
870
Shubhraprakash Das1c528262012-04-26 17:38:13 -0600871 kgsl_setstate(&device->mmu,
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600872 kgsl_mmu_pt_get_flags(device->mmu.hwpagetable,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700873 device->id));
874
875 adreno_drawctxt_switch(adreno_dev, drawctxt, flags);
876
877 *timestamp = adreno_ringbuffer_addcmds(&adreno_dev->ringbuffer,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700878 drawctxt,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700879 KGSL_CMD_FLAGS_NOT_KERNEL_CMD,
880 &link[0], (cmds - link));
881
882 KGSL_CMD_INFO(device, "ctxt %d g %08x numibs %d ts %d\n",
883 context->id, (unsigned int)ibdesc, numibs, *timestamp);
884
885 kfree(link);
886
887#ifdef CONFIG_MSM_KGSL_CFF_DUMP
888 /*
889 * insert wait for idle after every IB1
890 * this is conservative but works reliably and is ok
891 * even for performance simulations
892 */
893 adreno_idle(device, KGSL_TIMEOUT_DEFAULT);
894#endif
895
896 return 0;
897}
898
899int adreno_ringbuffer_extract(struct adreno_ringbuffer *rb,
900 unsigned int *temp_rb_buffer,
901 int *rb_size)
902{
903 struct kgsl_device *device = rb->device;
904 unsigned int rb_rptr;
905 unsigned int retired_timestamp;
906 unsigned int temp_idx = 0;
907 unsigned int value;
908 unsigned int val1;
909 unsigned int val2;
910 unsigned int val3;
911 unsigned int copy_rb_contents = 0;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700912 struct kgsl_context *context;
913 unsigned int context_id;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700914
915 GSL_RB_GET_READPTR(rb, &rb->rptr);
916
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700917 /* current_context is the context that is presently active in the
918 * GPU, i.e the context in which the hang is caused */
919 kgsl_sharedmem_readl(&device->memstore, &context_id,
920 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
921 current_context));
922 KGSL_DRV_ERR(device, "Last context id: %d\n", context_id);
923 context = idr_find(&device->context_idr, context_id);
924 if (context == NULL) {
925 KGSL_DRV_ERR(device,
926 "GPU recovery from hang not possible because last"
927 " context id is invalid.\n");
928 return -EINVAL;
929 }
930 retired_timestamp = device->ftbl->readtimestamp(device, context,
931 KGSL_TIMESTAMP_RETIRED);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700932 KGSL_DRV_ERR(device, "GPU successfully executed till ts: %x\n",
933 retired_timestamp);
934 /*
935 * We need to go back in history by 4 dwords from the current location
936 * of read pointer as 4 dwords are read to match the end of a command.
937 * Also, take care of wrap around when moving back
938 */
939 if (rb->rptr >= 4)
940 rb_rptr = (rb->rptr - 4) * sizeof(unsigned int);
941 else
942 rb_rptr = rb->buffer_desc.size -
943 ((4 - rb->rptr) * sizeof(unsigned int));
944 /* Read the rb contents going backwards to locate end of last
945 * sucessfully executed command */
946 while ((rb_rptr / sizeof(unsigned int)) != rb->wptr) {
947 kgsl_sharedmem_readl(&rb->buffer_desc, &value, rb_rptr);
948 if (value == retired_timestamp) {
949 rb_rptr = adreno_ringbuffer_inc_wrapped(rb_rptr,
950 rb->buffer_desc.size);
951 kgsl_sharedmem_readl(&rb->buffer_desc, &val1, rb_rptr);
952 rb_rptr = adreno_ringbuffer_inc_wrapped(rb_rptr,
953 rb->buffer_desc.size);
954 kgsl_sharedmem_readl(&rb->buffer_desc, &val2, rb_rptr);
955 rb_rptr = adreno_ringbuffer_inc_wrapped(rb_rptr,
956 rb->buffer_desc.size);
957 kgsl_sharedmem_readl(&rb->buffer_desc, &val3, rb_rptr);
958 /* match the pattern found at the end of a command */
959 if ((val1 == 2 &&
Jordan Crouse084427d2011-07-28 08:37:58 -0600960 val2 == cp_type3_packet(CP_INTERRUPT, 1)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700961 && val3 == CP_INT_CNTL__RB_INT_MASK) ||
Jordan Crouse084427d2011-07-28 08:37:58 -0600962 (val1 == cp_type3_packet(CP_EVENT_WRITE, 3)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700963 && val2 == CACHE_FLUSH_TS &&
964 val3 == (rb->device->memstore.gpuaddr +
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700965 KGSL_MEMSTORE_OFFSET(context_id,
966 eoptimestamp)))) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700967 rb_rptr = adreno_ringbuffer_inc_wrapped(rb_rptr,
968 rb->buffer_desc.size);
969 KGSL_DRV_ERR(device,
970 "Found end of last executed "
971 "command at offset: %x\n",
972 rb_rptr / sizeof(unsigned int));
973 break;
974 } else {
975 if (rb_rptr < (3 * sizeof(unsigned int)))
976 rb_rptr = rb->buffer_desc.size -
977 (3 * sizeof(unsigned int))
978 + rb_rptr;
979 else
980 rb_rptr -= (3 * sizeof(unsigned int));
981 }
982 }
983
984 if (rb_rptr == 0)
985 rb_rptr = rb->buffer_desc.size - sizeof(unsigned int);
986 else
987 rb_rptr -= sizeof(unsigned int);
988 }
989
990 if ((rb_rptr / sizeof(unsigned int)) == rb->wptr) {
991 KGSL_DRV_ERR(device,
992 "GPU recovery from hang not possible because last"
993 " successful timestamp is overwritten\n");
994 return -EINVAL;
995 }
996 /* rb_rptr is now pointing to the first dword of the command following
997 * the last sucessfully executed command sequence. Assumption is that
998 * GPU is hung in the command sequence pointed by rb_rptr */
999 /* make sure the GPU is not hung in a command submitted by kgsl
1000 * itself */
1001 kgsl_sharedmem_readl(&rb->buffer_desc, &val1, rb_rptr);
1002 kgsl_sharedmem_readl(&rb->buffer_desc, &val2,
1003 adreno_ringbuffer_inc_wrapped(rb_rptr,
1004 rb->buffer_desc.size));
Jordan Crouse084427d2011-07-28 08:37:58 -06001005 if (val1 == cp_nop_packet(1) && val2 == KGSL_CMD_IDENTIFIER) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001006 KGSL_DRV_ERR(device,
1007 "GPU recovery from hang not possible because "
1008 "of hang in kgsl command\n");
1009 return -EINVAL;
1010 }
1011
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001012 while ((rb_rptr / sizeof(unsigned int)) != rb->wptr) {
1013 kgsl_sharedmem_readl(&rb->buffer_desc, &value, rb_rptr);
1014 rb_rptr = adreno_ringbuffer_inc_wrapped(rb_rptr,
1015 rb->buffer_desc.size);
1016 /* check for context switch indicator */
1017 if (value == KGSL_CONTEXT_TO_MEM_IDENTIFIER) {
1018 kgsl_sharedmem_readl(&rb->buffer_desc, &value, rb_rptr);
1019 rb_rptr = adreno_ringbuffer_inc_wrapped(rb_rptr,
1020 rb->buffer_desc.size);
Jordan Crouse084427d2011-07-28 08:37:58 -06001021 BUG_ON(value != cp_type3_packet(CP_MEM_WRITE, 2));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001022 kgsl_sharedmem_readl(&rb->buffer_desc, &val1, rb_rptr);
1023 rb_rptr = adreno_ringbuffer_inc_wrapped(rb_rptr,
1024 rb->buffer_desc.size);
1025 BUG_ON(val1 != (device->memstore.gpuaddr +
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001026 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
1027 current_context)));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001028 kgsl_sharedmem_readl(&rb->buffer_desc, &value, rb_rptr);
1029 rb_rptr = adreno_ringbuffer_inc_wrapped(rb_rptr,
1030 rb->buffer_desc.size);
Jordan Crousea400d8d2012-03-16 14:53:39 -06001031
1032 /*
1033 * If other context switches were already lost and
1034 * and the current context is the one that is hanging,
1035 * then we cannot recover. Print an error message
1036 * and leave.
1037 */
1038
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001039 if ((copy_rb_contents == 0) && (value == context_id)) {
Jordan Crousea400d8d2012-03-16 14:53:39 -06001040 KGSL_DRV_ERR(device, "GPU recovery could not "
1041 "find the previous context\n");
1042 return -EINVAL;
1043 }
1044
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001045 /*
1046 * If we were copying the commands and got to this point
1047 * then we need to remove the 3 commands that appear
1048 * before KGSL_CONTEXT_TO_MEM_IDENTIFIER
1049 */
1050 if (temp_idx)
1051 temp_idx -= 3;
1052 /* if context switches to a context that did not cause
1053 * hang then start saving the rb contents as those
1054 * commands can be executed */
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001055 if (value != context_id) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001056 copy_rb_contents = 1;
Jordan Crouse084427d2011-07-28 08:37:58 -06001057 temp_rb_buffer[temp_idx++] = cp_nop_packet(1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001058 temp_rb_buffer[temp_idx++] =
1059 KGSL_CMD_IDENTIFIER;
Jordan Crouse084427d2011-07-28 08:37:58 -06001060 temp_rb_buffer[temp_idx++] = cp_nop_packet(1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001061 temp_rb_buffer[temp_idx++] =
1062 KGSL_CONTEXT_TO_MEM_IDENTIFIER;
1063 temp_rb_buffer[temp_idx++] =
Jordan Crouse084427d2011-07-28 08:37:58 -06001064 cp_type3_packet(CP_MEM_WRITE, 2);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001065 temp_rb_buffer[temp_idx++] = val1;
1066 temp_rb_buffer[temp_idx++] = value;
1067 } else {
1068 copy_rb_contents = 0;
1069 }
1070 } else if (copy_rb_contents)
1071 temp_rb_buffer[temp_idx++] = value;
1072 }
1073
1074 *rb_size = temp_idx;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001075 return 0;
1076}
1077
1078void
1079adreno_ringbuffer_restore(struct adreno_ringbuffer *rb, unsigned int *rb_buff,
1080 int num_rb_contents)
1081{
1082 int i;
1083 unsigned int *ringcmds;
1084 unsigned int rcmd_gpu;
1085
1086 if (!num_rb_contents)
1087 return;
1088
1089 if (num_rb_contents > (rb->buffer_desc.size - rb->wptr)) {
1090 adreno_regwrite(rb->device, REG_CP_RB_RPTR, 0);
1091 rb->rptr = 0;
1092 BUG_ON(num_rb_contents > rb->buffer_desc.size);
1093 }
1094 ringcmds = (unsigned int *)rb->buffer_desc.hostptr + rb->wptr;
1095 rcmd_gpu = rb->buffer_desc.gpuaddr + sizeof(unsigned int) * rb->wptr;
1096 for (i = 0; i < num_rb_contents; i++)
1097 GSL_RB_WRITE(ringcmds, rcmd_gpu, rb_buff[i]);
1098 rb->wptr += num_rb_contents;
1099 adreno_ringbuffer_submit(rb);
1100}